entry.S 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140
  1. /*
  2. * arch/s390/kernel/entry.S
  3. * S390 low-level entry points.
  4. *
  5. * Copyright (C) IBM Corp. 1999,2006
  6. * Author(s): Martin Schwidefsky (schwidefsky@de.ibm.com),
  7. * Hartmut Penner (hp@de.ibm.com),
  8. * Denis Joseph Barrow (djbarrow@de.ibm.com,barrow_dj@yahoo.com),
  9. * Heiko Carstens <heiko.carstens@de.ibm.com>
  10. */
  11. #include <linux/sys.h>
  12. #include <linux/linkage.h>
  13. #include <linux/init.h>
  14. #include <asm/cache.h>
  15. #include <asm/lowcore.h>
  16. #include <asm/errno.h>
  17. #include <asm/ptrace.h>
  18. #include <asm/thread_info.h>
  19. #include <asm/asm-offsets.h>
  20. #include <asm/unistd.h>
  21. #include <asm/page.h>
  22. /*
  23. * Stack layout for the system_call stack entry.
  24. * The first few entries are identical to the user_regs_struct.
  25. */
  26. SP_PTREGS = STACK_FRAME_OVERHEAD
  27. SP_ARGS = STACK_FRAME_OVERHEAD + __PT_ARGS
  28. SP_PSW = STACK_FRAME_OVERHEAD + __PT_PSW
  29. SP_R0 = STACK_FRAME_OVERHEAD + __PT_GPRS
  30. SP_R1 = STACK_FRAME_OVERHEAD + __PT_GPRS + 4
  31. SP_R2 = STACK_FRAME_OVERHEAD + __PT_GPRS + 8
  32. SP_R3 = STACK_FRAME_OVERHEAD + __PT_GPRS + 12
  33. SP_R4 = STACK_FRAME_OVERHEAD + __PT_GPRS + 16
  34. SP_R5 = STACK_FRAME_OVERHEAD + __PT_GPRS + 20
  35. SP_R6 = STACK_FRAME_OVERHEAD + __PT_GPRS + 24
  36. SP_R7 = STACK_FRAME_OVERHEAD + __PT_GPRS + 28
  37. SP_R8 = STACK_FRAME_OVERHEAD + __PT_GPRS + 32
  38. SP_R9 = STACK_FRAME_OVERHEAD + __PT_GPRS + 36
  39. SP_R10 = STACK_FRAME_OVERHEAD + __PT_GPRS + 40
  40. SP_R11 = STACK_FRAME_OVERHEAD + __PT_GPRS + 44
  41. SP_R12 = STACK_FRAME_OVERHEAD + __PT_GPRS + 48
  42. SP_R13 = STACK_FRAME_OVERHEAD + __PT_GPRS + 52
  43. SP_R14 = STACK_FRAME_OVERHEAD + __PT_GPRS + 56
  44. SP_R15 = STACK_FRAME_OVERHEAD + __PT_GPRS + 60
  45. SP_ORIG_R2 = STACK_FRAME_OVERHEAD + __PT_ORIG_GPR2
  46. SP_ILC = STACK_FRAME_OVERHEAD + __PT_ILC
  47. SP_SVCNR = STACK_FRAME_OVERHEAD + __PT_SVCNR
  48. SP_SIZE = STACK_FRAME_OVERHEAD + __PT_SIZE
  49. _TIF_WORK_SVC = (_TIF_SIGPENDING | _TIF_NOTIFY_RESUME | _TIF_NEED_RESCHED | \
  50. _TIF_MCCK_PENDING | _TIF_RESTART_SVC | _TIF_SINGLE_STEP )
  51. _TIF_WORK_INT = (_TIF_SIGPENDING | _TIF_NOTIFY_RESUME | _TIF_NEED_RESCHED | \
  52. _TIF_MCCK_PENDING)
  53. STACK_SHIFT = PAGE_SHIFT + THREAD_ORDER
  54. STACK_SIZE = 1 << STACK_SHIFT
  55. #define BASED(name) name-system_call(%r13)
  56. #ifdef CONFIG_TRACE_IRQFLAGS
  57. .macro TRACE_IRQS_ON
  58. basr %r2,%r0
  59. l %r1,BASED(.Ltrace_irq_on_caller)
  60. basr %r14,%r1
  61. .endm
  62. .macro TRACE_IRQS_OFF
  63. basr %r2,%r0
  64. l %r1,BASED(.Ltrace_irq_off_caller)
  65. basr %r14,%r1
  66. .endm
  67. .macro TRACE_IRQS_CHECK
  68. basr %r2,%r0
  69. tm SP_PSW(%r15),0x03 # irqs enabled?
  70. jz 0f
  71. l %r1,BASED(.Ltrace_irq_on_caller)
  72. basr %r14,%r1
  73. j 1f
  74. 0: l %r1,BASED(.Ltrace_irq_off_caller)
  75. basr %r14,%r1
  76. 1:
  77. .endm
  78. #else
  79. #define TRACE_IRQS_ON
  80. #define TRACE_IRQS_OFF
  81. #define TRACE_IRQS_CHECK
  82. #endif
  83. #ifdef CONFIG_LOCKDEP
  84. .macro LOCKDEP_SYS_EXIT
  85. tm SP_PSW+1(%r15),0x01 # returning to user ?
  86. jz 0f
  87. l %r1,BASED(.Llockdep_sys_exit)
  88. basr %r14,%r1
  89. 0:
  90. .endm
  91. #else
  92. #define LOCKDEP_SYS_EXIT
  93. #endif
  94. /*
  95. * Register usage in interrupt handlers:
  96. * R9 - pointer to current task structure
  97. * R13 - pointer to literal pool
  98. * R14 - return register for function calls
  99. * R15 - kernel stack pointer
  100. */
  101. .macro STORE_TIMER lc_offset
  102. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  103. stpt \lc_offset
  104. #endif
  105. .endm
  106. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  107. .macro UPDATE_VTIME lc_from,lc_to,lc_sum
  108. lm %r10,%r11,\lc_from
  109. sl %r10,\lc_to
  110. sl %r11,\lc_to+4
  111. bc 3,BASED(0f)
  112. sl %r10,BASED(.Lc_1)
  113. 0: al %r10,\lc_sum
  114. al %r11,\lc_sum+4
  115. bc 12,BASED(1f)
  116. al %r10,BASED(.Lc_1)
  117. 1: stm %r10,%r11,\lc_sum
  118. .endm
  119. #endif
  120. .macro SAVE_ALL_BASE savearea
  121. stm %r12,%r15,\savearea
  122. l %r13,__LC_SVC_NEW_PSW+4 # load &system_call to %r13
  123. .endm
  124. .macro SAVE_ALL_SVC psworg,savearea
  125. la %r12,\psworg
  126. l %r15,__LC_KERNEL_STACK # problem state -> load ksp
  127. .endm
  128. .macro SAVE_ALL_SYNC psworg,savearea
  129. la %r12,\psworg
  130. tm \psworg+1,0x01 # test problem state bit
  131. bz BASED(2f) # skip stack setup save
  132. l %r15,__LC_KERNEL_STACK # problem state -> load ksp
  133. #ifdef CONFIG_CHECK_STACK
  134. b BASED(3f)
  135. 2: tml %r15,STACK_SIZE - CONFIG_STACK_GUARD
  136. bz BASED(stack_overflow)
  137. 3:
  138. #endif
  139. 2:
  140. .endm
  141. .macro SAVE_ALL_ASYNC psworg,savearea
  142. la %r12,\psworg
  143. tm \psworg+1,0x01 # test problem state bit
  144. bnz BASED(1f) # from user -> load async stack
  145. clc \psworg+4(4),BASED(.Lcritical_end)
  146. bhe BASED(0f)
  147. clc \psworg+4(4),BASED(.Lcritical_start)
  148. bl BASED(0f)
  149. l %r14,BASED(.Lcleanup_critical)
  150. basr %r14,%r14
  151. tm 1(%r12),0x01 # retest problem state after cleanup
  152. bnz BASED(1f)
  153. 0: l %r14,__LC_ASYNC_STACK # are we already on the async stack ?
  154. slr %r14,%r15
  155. sra %r14,STACK_SHIFT
  156. be BASED(2f)
  157. 1: l %r15,__LC_ASYNC_STACK
  158. #ifdef CONFIG_CHECK_STACK
  159. b BASED(3f)
  160. 2: tml %r15,STACK_SIZE - CONFIG_STACK_GUARD
  161. bz BASED(stack_overflow)
  162. 3:
  163. #endif
  164. 2:
  165. .endm
  166. .macro CREATE_STACK_FRAME psworg,savearea
  167. s %r15,BASED(.Lc_spsize) # make room for registers & psw
  168. mvc SP_PSW(8,%r15),0(%r12) # move user PSW to stack
  169. st %r2,SP_ORIG_R2(%r15) # store original content of gpr 2
  170. icm %r12,3,__LC_SVC_ILC
  171. stm %r0,%r11,SP_R0(%r15) # store gprs %r0-%r11 to kernel stack
  172. st %r12,SP_SVCNR(%r15)
  173. mvc SP_R12(16,%r15),\savearea # move %r12-%r15 to stack
  174. la %r12,0
  175. st %r12,__SF_BACKCHAIN(%r15) # clear back chain
  176. .endm
  177. .macro RESTORE_ALL psworg,sync
  178. mvc \psworg(8),SP_PSW(%r15) # move user PSW to lowcore
  179. .if !\sync
  180. ni \psworg+1,0xfd # clear wait state bit
  181. .endif
  182. lm %r0,%r15,SP_R0(%r15) # load gprs 0-15 of user
  183. STORE_TIMER __LC_EXIT_TIMER
  184. lpsw \psworg # back to caller
  185. .endm
  186. /*
  187. * Scheduler resume function, called by switch_to
  188. * gpr2 = (task_struct *) prev
  189. * gpr3 = (task_struct *) next
  190. * Returns:
  191. * gpr2 = prev
  192. */
  193. .globl __switch_to
  194. __switch_to:
  195. basr %r1,0
  196. __switch_to_base:
  197. tm __THREAD_per(%r3),0xe8 # new process is using per ?
  198. bz __switch_to_noper-__switch_to_base(%r1) # if not we're fine
  199. stctl %c9,%c11,__SF_EMPTY(%r15) # We are using per stuff
  200. clc __THREAD_per(12,%r3),__SF_EMPTY(%r15)
  201. be __switch_to_noper-__switch_to_base(%r1) # we got away w/o bashing TLB's
  202. lctl %c9,%c11,__THREAD_per(%r3) # Nope we didn't
  203. __switch_to_noper:
  204. l %r4,__THREAD_info(%r2) # get thread_info of prev
  205. tm __TI_flags+3(%r4),_TIF_MCCK_PENDING # machine check pending?
  206. bz __switch_to_no_mcck-__switch_to_base(%r1)
  207. ni __TI_flags+3(%r4),255-_TIF_MCCK_PENDING # clear flag in prev
  208. l %r4,__THREAD_info(%r3) # get thread_info of next
  209. oi __TI_flags+3(%r4),_TIF_MCCK_PENDING # set it in next
  210. __switch_to_no_mcck:
  211. stm %r6,%r15,__SF_GPRS(%r15)# store __switch_to registers of prev task
  212. st %r15,__THREAD_ksp(%r2) # store kernel stack to prev->tss.ksp
  213. l %r15,__THREAD_ksp(%r3) # load kernel stack from next->tss.ksp
  214. lm %r6,%r15,__SF_GPRS(%r15)# load __switch_to registers of next task
  215. st %r3,__LC_CURRENT # __LC_CURRENT = current task struct
  216. lctl %c4,%c4,__TASK_pid(%r3) # load pid to control reg. 4
  217. l %r3,__THREAD_info(%r3) # load thread_info from task struct
  218. st %r3,__LC_THREAD_INFO
  219. ahi %r3,STACK_SIZE
  220. st %r3,__LC_KERNEL_STACK # __LC_KERNEL_STACK = new kernel stack
  221. br %r14
  222. __critical_start:
  223. /*
  224. * SVC interrupt handler routine. System calls are synchronous events and
  225. * are executed with interrupts enabled.
  226. */
  227. .globl system_call
  228. system_call:
  229. STORE_TIMER __LC_SYNC_ENTER_TIMER
  230. sysc_saveall:
  231. SAVE_ALL_BASE __LC_SAVE_AREA
  232. SAVE_ALL_SVC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  233. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  234. lh %r7,0x8a # get svc number from lowcore
  235. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  236. sysc_vtime:
  237. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  238. sysc_stime:
  239. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  240. sysc_update:
  241. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  242. #endif
  243. sysc_do_svc:
  244. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  245. ltr %r7,%r7 # test for svc 0
  246. bnz BASED(sysc_nr_ok) # svc number > 0
  247. # svc 0: system call number in %r1
  248. cl %r1,BASED(.Lnr_syscalls)
  249. bnl BASED(sysc_nr_ok)
  250. lr %r7,%r1 # copy svc number to %r7
  251. sysc_nr_ok:
  252. mvc SP_ARGS(4,%r15),SP_R7(%r15)
  253. sysc_do_restart:
  254. sth %r7,SP_SVCNR(%r15)
  255. sll %r7,2 # svc number *4
  256. l %r8,BASED(.Lsysc_table)
  257. tm __TI_flags+3(%r9),(_TIF_SYSCALL_TRACE|_TIF_SYSCALL_AUDIT)
  258. l %r8,0(%r7,%r8) # get system call addr.
  259. bnz BASED(sysc_tracesys)
  260. basr %r14,%r8 # call sys_xxxx
  261. st %r2,SP_R2(%r15) # store return value (change R2 on stack)
  262. sysc_return:
  263. tm __TI_flags+3(%r9),_TIF_WORK_SVC
  264. bnz BASED(sysc_work) # there is work to do (signals etc.)
  265. sysc_restore:
  266. #ifdef CONFIG_TRACE_IRQFLAGS
  267. la %r1,BASED(sysc_restore_trace_psw)
  268. lpsw 0(%r1)
  269. sysc_restore_trace:
  270. TRACE_IRQS_CHECK
  271. LOCKDEP_SYS_EXIT
  272. #endif
  273. sysc_leave:
  274. RESTORE_ALL __LC_RETURN_PSW,1
  275. sysc_done:
  276. #ifdef CONFIG_TRACE_IRQFLAGS
  277. .align 8
  278. .globl sysc_restore_trace_psw
  279. sysc_restore_trace_psw:
  280. .long 0, sysc_restore_trace + 0x80000000
  281. #endif
  282. #
  283. # recheck if there is more work to do
  284. #
  285. sysc_work_loop:
  286. tm __TI_flags+3(%r9),_TIF_WORK_SVC
  287. bz BASED(sysc_restore) # there is no work to do
  288. #
  289. # One of the work bits is on. Find out which one.
  290. #
  291. sysc_work:
  292. tm SP_PSW+1(%r15),0x01 # returning to user ?
  293. bno BASED(sysc_restore)
  294. tm __TI_flags+3(%r9),_TIF_MCCK_PENDING
  295. bo BASED(sysc_mcck_pending)
  296. tm __TI_flags+3(%r9),_TIF_NEED_RESCHED
  297. bo BASED(sysc_reschedule)
  298. tm __TI_flags+3(%r9),_TIF_SIGPENDING
  299. bnz BASED(sysc_sigpending)
  300. tm __TI_flags+3(%r9),_TIF_NOTIFY_RESUME
  301. bnz BASED(sysc_notify_resume)
  302. tm __TI_flags+3(%r9),_TIF_RESTART_SVC
  303. bo BASED(sysc_restart)
  304. tm __TI_flags+3(%r9),_TIF_SINGLE_STEP
  305. bo BASED(sysc_singlestep)
  306. b BASED(sysc_restore)
  307. sysc_work_done:
  308. #
  309. # _TIF_NEED_RESCHED is set, call schedule
  310. #
  311. sysc_reschedule:
  312. l %r1,BASED(.Lschedule)
  313. la %r14,BASED(sysc_work_loop)
  314. br %r1 # call scheduler
  315. #
  316. # _TIF_MCCK_PENDING is set, call handler
  317. #
  318. sysc_mcck_pending:
  319. l %r1,BASED(.Ls390_handle_mcck)
  320. la %r14,BASED(sysc_work_loop)
  321. br %r1 # TIF bit will be cleared by handler
  322. #
  323. # _TIF_SIGPENDING is set, call do_signal
  324. #
  325. sysc_sigpending:
  326. ni __TI_flags+3(%r9),255-_TIF_SINGLE_STEP # clear TIF_SINGLE_STEP
  327. la %r2,SP_PTREGS(%r15) # load pt_regs
  328. l %r1,BASED(.Ldo_signal)
  329. basr %r14,%r1 # call do_signal
  330. tm __TI_flags+3(%r9),_TIF_RESTART_SVC
  331. bo BASED(sysc_restart)
  332. tm __TI_flags+3(%r9),_TIF_SINGLE_STEP
  333. bo BASED(sysc_singlestep)
  334. b BASED(sysc_work_loop)
  335. #
  336. # _TIF_NOTIFY_RESUME is set, call do_notify_resume
  337. #
  338. sysc_notify_resume:
  339. la %r2,SP_PTREGS(%r15) # load pt_regs
  340. l %r1,BASED(.Ldo_notify_resume)
  341. la %r14,BASED(sysc_work_loop)
  342. br %r1 # call do_notify_resume
  343. #
  344. # _TIF_RESTART_SVC is set, set up registers and restart svc
  345. #
  346. sysc_restart:
  347. ni __TI_flags+3(%r9),255-_TIF_RESTART_SVC # clear TIF_RESTART_SVC
  348. l %r7,SP_R2(%r15) # load new svc number
  349. mvc SP_R2(4,%r15),SP_ORIG_R2(%r15) # restore first argument
  350. lm %r2,%r6,SP_R2(%r15) # load svc arguments
  351. b BASED(sysc_do_restart) # restart svc
  352. #
  353. # _TIF_SINGLE_STEP is set, call do_single_step
  354. #
  355. sysc_singlestep:
  356. ni __TI_flags+3(%r9),255-_TIF_SINGLE_STEP # clear TIF_SINGLE_STEP
  357. mvi SP_SVCNR(%r15),0xff # set trap indication to pgm check
  358. mvi SP_SVCNR+1(%r15),0xff
  359. la %r2,SP_PTREGS(%r15) # address of register-save area
  360. l %r1,BASED(.Lhandle_per) # load adr. of per handler
  361. la %r14,BASED(sysc_return) # load adr. of system return
  362. br %r1 # branch to do_single_step
  363. #
  364. # call tracehook_report_syscall_entry/tracehook_report_syscall_exit before
  365. # and after the system call
  366. #
  367. sysc_tracesys:
  368. l %r1,BASED(.Ltrace_entry)
  369. la %r2,SP_PTREGS(%r15) # load pt_regs
  370. la %r3,0
  371. srl %r7,2
  372. st %r7,SP_R2(%r15)
  373. basr %r14,%r1
  374. cl %r2,BASED(.Lnr_syscalls)
  375. bnl BASED(sysc_tracenogo)
  376. l %r8,BASED(.Lsysc_table)
  377. lr %r7,%r2
  378. sll %r7,2 # svc number *4
  379. l %r8,0(%r7,%r8)
  380. sysc_tracego:
  381. lm %r3,%r6,SP_R3(%r15)
  382. l %r2,SP_ORIG_R2(%r15)
  383. basr %r14,%r8 # call sys_xxx
  384. st %r2,SP_R2(%r15) # store return value
  385. sysc_tracenogo:
  386. tm __TI_flags+3(%r9),(_TIF_SYSCALL_TRACE|_TIF_SYSCALL_AUDIT)
  387. bz BASED(sysc_return)
  388. l %r1,BASED(.Ltrace_exit)
  389. la %r2,SP_PTREGS(%r15) # load pt_regs
  390. la %r14,BASED(sysc_return)
  391. br %r1
  392. #
  393. # a new process exits the kernel with ret_from_fork
  394. #
  395. .globl ret_from_fork
  396. ret_from_fork:
  397. l %r13,__LC_SVC_NEW_PSW+4
  398. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  399. tm SP_PSW+1(%r15),0x01 # forking a kernel thread ?
  400. bo BASED(0f)
  401. st %r15,SP_R15(%r15) # store stack pointer for new kthread
  402. 0: l %r1,BASED(.Lschedtail)
  403. basr %r14,%r1
  404. TRACE_IRQS_ON
  405. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  406. b BASED(sysc_tracenogo)
  407. #
  408. # kernel_execve function needs to deal with pt_regs that is not
  409. # at the usual place
  410. #
  411. .globl kernel_execve
  412. kernel_execve:
  413. stm %r12,%r15,48(%r15)
  414. lr %r14,%r15
  415. l %r13,__LC_SVC_NEW_PSW+4
  416. s %r15,BASED(.Lc_spsize)
  417. st %r14,__SF_BACKCHAIN(%r15)
  418. la %r12,SP_PTREGS(%r15)
  419. xc 0(__PT_SIZE,%r12),0(%r12)
  420. l %r1,BASED(.Ldo_execve)
  421. lr %r5,%r12
  422. basr %r14,%r1
  423. ltr %r2,%r2
  424. be BASED(0f)
  425. a %r15,BASED(.Lc_spsize)
  426. lm %r12,%r15,48(%r15)
  427. br %r14
  428. # execve succeeded.
  429. 0: stnsm __SF_EMPTY(%r15),0xfc # disable interrupts
  430. l %r15,__LC_KERNEL_STACK # load ksp
  431. s %r15,BASED(.Lc_spsize) # make room for registers & psw
  432. l %r9,__LC_THREAD_INFO
  433. mvc SP_PTREGS(__PT_SIZE,%r15),0(%r12) # copy pt_regs
  434. xc __SF_BACKCHAIN(4,%r15),__SF_BACKCHAIN(%r15)
  435. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  436. l %r1,BASED(.Lexecve_tail)
  437. basr %r14,%r1
  438. b BASED(sysc_return)
  439. /*
  440. * Program check handler routine
  441. */
  442. .globl pgm_check_handler
  443. pgm_check_handler:
  444. /*
  445. * First we need to check for a special case:
  446. * Single stepping an instruction that disables the PER event mask will
  447. * cause a PER event AFTER the mask has been set. Example: SVC or LPSW.
  448. * For a single stepped SVC the program check handler gets control after
  449. * the SVC new PSW has been loaded. But we want to execute the SVC first and
  450. * then handle the PER event. Therefore we update the SVC old PSW to point
  451. * to the pgm_check_handler and branch to the SVC handler after we checked
  452. * if we have to load the kernel stack register.
  453. * For every other possible cause for PER event without the PER mask set
  454. * we just ignore the PER event (FIXME: is there anything we have to do
  455. * for LPSW?).
  456. */
  457. STORE_TIMER __LC_SYNC_ENTER_TIMER
  458. SAVE_ALL_BASE __LC_SAVE_AREA
  459. tm __LC_PGM_INT_CODE+1,0x80 # check whether we got a per exception
  460. bnz BASED(pgm_per) # got per exception -> special case
  461. SAVE_ALL_SYNC __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  462. CREATE_STACK_FRAME __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  463. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  464. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  465. bz BASED(pgm_no_vtime)
  466. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  467. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  468. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  469. pgm_no_vtime:
  470. #endif
  471. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  472. TRACE_IRQS_OFF
  473. l %r3,__LC_PGM_ILC # load program interruption code
  474. la %r8,0x7f
  475. nr %r8,%r3
  476. pgm_do_call:
  477. l %r7,BASED(.Ljump_table)
  478. sll %r8,2
  479. l %r7,0(%r8,%r7) # load address of handler routine
  480. la %r2,SP_PTREGS(%r15) # address of register-save area
  481. la %r14,BASED(sysc_return)
  482. br %r7 # branch to interrupt-handler
  483. #
  484. # handle per exception
  485. #
  486. pgm_per:
  487. tm __LC_PGM_OLD_PSW,0x40 # test if per event recording is on
  488. bnz BASED(pgm_per_std) # ok, normal per event from user space
  489. # ok its one of the special cases, now we need to find out which one
  490. clc __LC_PGM_OLD_PSW(8),__LC_SVC_NEW_PSW
  491. be BASED(pgm_svcper)
  492. # no interesting special case, ignore PER event
  493. lm %r12,%r15,__LC_SAVE_AREA
  494. lpsw 0x28
  495. #
  496. # Normal per exception
  497. #
  498. pgm_per_std:
  499. SAVE_ALL_SYNC __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  500. CREATE_STACK_FRAME __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  501. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  502. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  503. bz BASED(pgm_no_vtime2)
  504. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  505. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  506. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  507. pgm_no_vtime2:
  508. #endif
  509. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  510. TRACE_IRQS_OFF
  511. l %r1,__TI_task(%r9)
  512. mvc __THREAD_per+__PER_atmid(2,%r1),__LC_PER_ATMID
  513. mvc __THREAD_per+__PER_address(4,%r1),__LC_PER_ADDRESS
  514. mvc __THREAD_per+__PER_access_id(1,%r1),__LC_PER_ACCESS_ID
  515. oi __TI_flags+3(%r9),_TIF_SINGLE_STEP # set TIF_SINGLE_STEP
  516. tm SP_PSW+1(%r15),0x01 # kernel per event ?
  517. bz BASED(kernel_per)
  518. l %r3,__LC_PGM_ILC # load program interruption code
  519. la %r8,0x7f
  520. nr %r8,%r3 # clear per-event-bit and ilc
  521. be BASED(sysc_return) # only per or per+check ?
  522. b BASED(pgm_do_call)
  523. #
  524. # it was a single stepped SVC that is causing all the trouble
  525. #
  526. pgm_svcper:
  527. SAVE_ALL_SYNC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  528. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  529. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  530. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  531. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  532. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  533. #endif
  534. lh %r7,0x8a # get svc number from lowcore
  535. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  536. TRACE_IRQS_OFF
  537. l %r1,__TI_task(%r9)
  538. mvc __THREAD_per+__PER_atmid(2,%r1),__LC_PER_ATMID
  539. mvc __THREAD_per+__PER_address(4,%r1),__LC_PER_ADDRESS
  540. mvc __THREAD_per+__PER_access_id(1,%r1),__LC_PER_ACCESS_ID
  541. oi __TI_flags+3(%r9),_TIF_SINGLE_STEP # set TIF_SINGLE_STEP
  542. TRACE_IRQS_ON
  543. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  544. b BASED(sysc_do_svc)
  545. #
  546. # per was called from kernel, must be kprobes
  547. #
  548. kernel_per:
  549. mvi SP_SVCNR(%r15),0xff # set trap indication to pgm check
  550. mvi SP_SVCNR+1(%r15),0xff
  551. la %r2,SP_PTREGS(%r15) # address of register-save area
  552. l %r1,BASED(.Lhandle_per) # load adr. of per handler
  553. la %r14,BASED(sysc_restore)# load adr. of system return
  554. br %r1 # branch to do_single_step
  555. /*
  556. * IO interrupt handler routine
  557. */
  558. .globl io_int_handler
  559. io_int_handler:
  560. STORE_TIMER __LC_ASYNC_ENTER_TIMER
  561. stck __LC_INT_CLOCK
  562. SAVE_ALL_BASE __LC_SAVE_AREA+16
  563. SAVE_ALL_ASYNC __LC_IO_OLD_PSW,__LC_SAVE_AREA+16
  564. CREATE_STACK_FRAME __LC_IO_OLD_PSW,__LC_SAVE_AREA+16
  565. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  566. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  567. bz BASED(io_no_vtime)
  568. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  569. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  570. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  571. io_no_vtime:
  572. #endif
  573. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  574. TRACE_IRQS_OFF
  575. l %r1,BASED(.Ldo_IRQ) # load address of do_IRQ
  576. la %r2,SP_PTREGS(%r15) # address of register-save area
  577. basr %r14,%r1 # branch to standard irq handler
  578. io_return:
  579. tm __TI_flags+3(%r9),_TIF_WORK_INT
  580. bnz BASED(io_work) # there is work to do (signals etc.)
  581. io_restore:
  582. #ifdef CONFIG_TRACE_IRQFLAGS
  583. la %r1,BASED(io_restore_trace_psw)
  584. lpsw 0(%r1)
  585. io_restore_trace:
  586. TRACE_IRQS_CHECK
  587. LOCKDEP_SYS_EXIT
  588. #endif
  589. io_leave:
  590. RESTORE_ALL __LC_RETURN_PSW,0
  591. io_done:
  592. #ifdef CONFIG_TRACE_IRQFLAGS
  593. .align 8
  594. .globl io_restore_trace_psw
  595. io_restore_trace_psw:
  596. .long 0, io_restore_trace + 0x80000000
  597. #endif
  598. #
  599. # switch to kernel stack, then check the TIF bits
  600. #
  601. io_work:
  602. tm SP_PSW+1(%r15),0x01 # returning to user ?
  603. #ifndef CONFIG_PREEMPT
  604. bno BASED(io_restore) # no-> skip resched & signal
  605. #else
  606. bnz BASED(io_work_user) # no -> check for preemptive scheduling
  607. # check for preemptive scheduling
  608. icm %r0,15,__TI_precount(%r9)
  609. bnz BASED(io_restore) # preemption disabled
  610. l %r1,SP_R15(%r15)
  611. s %r1,BASED(.Lc_spsize)
  612. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  613. xc __SF_BACKCHAIN(4,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  614. lr %r15,%r1
  615. io_resume_loop:
  616. tm __TI_flags+3(%r9),_TIF_NEED_RESCHED
  617. bno BASED(io_restore)
  618. l %r1,BASED(.Lpreempt_schedule_irq)
  619. la %r14,BASED(io_resume_loop)
  620. br %r1 # call schedule
  621. #endif
  622. io_work_user:
  623. l %r1,__LC_KERNEL_STACK
  624. s %r1,BASED(.Lc_spsize)
  625. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  626. xc __SF_BACKCHAIN(4,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  627. lr %r15,%r1
  628. #
  629. # One of the work bits is on. Find out which one.
  630. # Checked are: _TIF_SIGPENDING, _TIF_NEED_RESCHED
  631. # and _TIF_MCCK_PENDING
  632. #
  633. io_work_loop:
  634. tm __TI_flags+3(%r9),_TIF_MCCK_PENDING
  635. bo BASED(io_mcck_pending)
  636. tm __TI_flags+3(%r9),_TIF_NEED_RESCHED
  637. bo BASED(io_reschedule)
  638. tm __TI_flags+3(%r9),_TIF_SIGPENDING
  639. bnz BASED(io_sigpending)
  640. tm __TI_flags+3(%r9),_TIF_NOTIFY_RESUME
  641. bnz BASED(io_notify_resume)
  642. b BASED(io_restore)
  643. io_work_done:
  644. #
  645. # _TIF_MCCK_PENDING is set, call handler
  646. #
  647. io_mcck_pending:
  648. l %r1,BASED(.Ls390_handle_mcck)
  649. basr %r14,%r1 # TIF bit will be cleared by handler
  650. b BASED(io_work_loop)
  651. #
  652. # _TIF_NEED_RESCHED is set, call schedule
  653. #
  654. io_reschedule:
  655. TRACE_IRQS_ON
  656. l %r1,BASED(.Lschedule)
  657. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  658. basr %r14,%r1 # call scheduler
  659. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  660. TRACE_IRQS_OFF
  661. tm __TI_flags+3(%r9),_TIF_WORK_INT
  662. bz BASED(io_restore) # there is no work to do
  663. b BASED(io_work_loop)
  664. #
  665. # _TIF_SIGPENDING is set, call do_signal
  666. #
  667. io_sigpending:
  668. TRACE_IRQS_ON
  669. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  670. la %r2,SP_PTREGS(%r15) # load pt_regs
  671. l %r1,BASED(.Ldo_signal)
  672. basr %r14,%r1 # call do_signal
  673. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  674. TRACE_IRQS_OFF
  675. b BASED(io_work_loop)
  676. #
  677. # _TIF_SIGPENDING is set, call do_signal
  678. #
  679. io_notify_resume:
  680. TRACE_IRQS_ON
  681. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  682. la %r2,SP_PTREGS(%r15) # load pt_regs
  683. l %r1,BASED(.Ldo_notify_resume)
  684. basr %r14,%r1 # call do_signal
  685. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  686. TRACE_IRQS_OFF
  687. b BASED(io_work_loop)
  688. /*
  689. * External interrupt handler routine
  690. */
  691. .globl ext_int_handler
  692. ext_int_handler:
  693. STORE_TIMER __LC_ASYNC_ENTER_TIMER
  694. stck __LC_INT_CLOCK
  695. SAVE_ALL_BASE __LC_SAVE_AREA+16
  696. SAVE_ALL_ASYNC __LC_EXT_OLD_PSW,__LC_SAVE_AREA+16
  697. CREATE_STACK_FRAME __LC_EXT_OLD_PSW,__LC_SAVE_AREA+16
  698. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  699. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  700. bz BASED(ext_no_vtime)
  701. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  702. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  703. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  704. ext_no_vtime:
  705. #endif
  706. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  707. TRACE_IRQS_OFF
  708. la %r2,SP_PTREGS(%r15) # address of register-save area
  709. lh %r3,__LC_EXT_INT_CODE # get interruption code
  710. l %r1,BASED(.Ldo_extint)
  711. basr %r14,%r1
  712. b BASED(io_return)
  713. __critical_end:
  714. /*
  715. * Machine check handler routines
  716. */
  717. .globl mcck_int_handler
  718. mcck_int_handler:
  719. spt __LC_CPU_TIMER_SAVE_AREA # revalidate cpu timer
  720. lm %r0,%r15,__LC_GPREGS_SAVE_AREA # revalidate gprs
  721. SAVE_ALL_BASE __LC_SAVE_AREA+32
  722. la %r12,__LC_MCK_OLD_PSW
  723. tm __LC_MCCK_CODE,0x80 # system damage?
  724. bo BASED(mcck_int_main) # yes -> rest of mcck code invalid
  725. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  726. mvc __LC_SAVE_AREA+52(8),__LC_ASYNC_ENTER_TIMER
  727. mvc __LC_ASYNC_ENTER_TIMER(8),__LC_CPU_TIMER_SAVE_AREA
  728. tm __LC_MCCK_CODE+5,0x02 # stored cpu timer value valid?
  729. bo BASED(1f)
  730. la %r14,__LC_SYNC_ENTER_TIMER
  731. clc 0(8,%r14),__LC_ASYNC_ENTER_TIMER
  732. bl BASED(0f)
  733. la %r14,__LC_ASYNC_ENTER_TIMER
  734. 0: clc 0(8,%r14),__LC_EXIT_TIMER
  735. bl BASED(0f)
  736. la %r14,__LC_EXIT_TIMER
  737. 0: clc 0(8,%r14),__LC_LAST_UPDATE_TIMER
  738. bl BASED(0f)
  739. la %r14,__LC_LAST_UPDATE_TIMER
  740. 0: spt 0(%r14)
  741. mvc __LC_ASYNC_ENTER_TIMER(8),0(%r14)
  742. 1:
  743. #endif
  744. tm __LC_MCCK_CODE+2,0x09 # mwp + ia of old psw valid?
  745. bno BASED(mcck_int_main) # no -> skip cleanup critical
  746. tm __LC_MCK_OLD_PSW+1,0x01 # test problem state bit
  747. bnz BASED(mcck_int_main) # from user -> load async stack
  748. clc __LC_MCK_OLD_PSW+4(4),BASED(.Lcritical_end)
  749. bhe BASED(mcck_int_main)
  750. clc __LC_MCK_OLD_PSW+4(4),BASED(.Lcritical_start)
  751. bl BASED(mcck_int_main)
  752. l %r14,BASED(.Lcleanup_critical)
  753. basr %r14,%r14
  754. mcck_int_main:
  755. l %r14,__LC_PANIC_STACK # are we already on the panic stack?
  756. slr %r14,%r15
  757. sra %r14,PAGE_SHIFT
  758. be BASED(0f)
  759. l %r15,__LC_PANIC_STACK # load panic stack
  760. 0: CREATE_STACK_FRAME __LC_MCK_OLD_PSW,__LC_SAVE_AREA+32
  761. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  762. tm __LC_MCCK_CODE+2,0x08 # mwp of old psw valid?
  763. bno BASED(mcck_no_vtime) # no -> skip cleanup critical
  764. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  765. bz BASED(mcck_no_vtime)
  766. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  767. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  768. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  769. mcck_no_vtime:
  770. #endif
  771. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  772. la %r2,SP_PTREGS(%r15) # load pt_regs
  773. l %r1,BASED(.Ls390_mcck)
  774. basr %r14,%r1 # call machine check handler
  775. tm SP_PSW+1(%r15),0x01 # returning to user ?
  776. bno BASED(mcck_return)
  777. l %r1,__LC_KERNEL_STACK # switch to kernel stack
  778. s %r1,BASED(.Lc_spsize)
  779. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  780. xc __SF_BACKCHAIN(4,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  781. lr %r15,%r1
  782. stosm __SF_EMPTY(%r15),0x04 # turn dat on
  783. tm __TI_flags+3(%r9),_TIF_MCCK_PENDING
  784. bno BASED(mcck_return)
  785. TRACE_IRQS_OFF
  786. l %r1,BASED(.Ls390_handle_mcck)
  787. basr %r14,%r1 # call machine check handler
  788. TRACE_IRQS_ON
  789. mcck_return:
  790. mvc __LC_RETURN_MCCK_PSW(8),SP_PSW(%r15) # move return PSW
  791. ni __LC_RETURN_MCCK_PSW+1,0xfd # clear wait state bit
  792. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  793. mvc __LC_ASYNC_ENTER_TIMER(8),__LC_SAVE_AREA+52
  794. tm __LC_RETURN_MCCK_PSW+1,0x01 # returning to user ?
  795. bno BASED(0f)
  796. lm %r0,%r15,SP_R0(%r15) # load gprs 0-15
  797. stpt __LC_EXIT_TIMER
  798. lpsw __LC_RETURN_MCCK_PSW # back to caller
  799. 0:
  800. #endif
  801. lm %r0,%r15,SP_R0(%r15) # load gprs 0-15
  802. lpsw __LC_RETURN_MCCK_PSW # back to caller
  803. RESTORE_ALL __LC_RETURN_MCCK_PSW,0
  804. /*
  805. * Restart interruption handler, kick starter for additional CPUs
  806. */
  807. #ifdef CONFIG_SMP
  808. __CPUINIT
  809. .globl restart_int_handler
  810. restart_int_handler:
  811. l %r15,__LC_SAVE_AREA+60 # load ksp
  812. lctl %c0,%c15,__LC_CREGS_SAVE_AREA # get new ctl regs
  813. lam %a0,%a15,__LC_AREGS_SAVE_AREA
  814. lm %r6,%r15,__SF_GPRS(%r15) # load registers from clone
  815. stosm __SF_EMPTY(%r15),0x04 # now we can turn dat on
  816. basr %r14,0
  817. l %r14,restart_addr-.(%r14)
  818. br %r14 # branch to start_secondary
  819. restart_addr:
  820. .long start_secondary
  821. .previous
  822. #else
  823. /*
  824. * If we do not run with SMP enabled, let the new CPU crash ...
  825. */
  826. .globl restart_int_handler
  827. restart_int_handler:
  828. basr %r1,0
  829. restart_base:
  830. lpsw restart_crash-restart_base(%r1)
  831. .align 8
  832. restart_crash:
  833. .long 0x000a0000,0x00000000
  834. restart_go:
  835. #endif
  836. #ifdef CONFIG_CHECK_STACK
  837. /*
  838. * The synchronous or the asynchronous stack overflowed. We are dead.
  839. * No need to properly save the registers, we are going to panic anyway.
  840. * Setup a pt_regs so that show_trace can provide a good call trace.
  841. */
  842. stack_overflow:
  843. l %r15,__LC_PANIC_STACK # change to panic stack
  844. sl %r15,BASED(.Lc_spsize)
  845. mvc SP_PSW(8,%r15),0(%r12) # move user PSW to stack
  846. stm %r0,%r11,SP_R0(%r15) # store gprs %r0-%r11 to kernel stack
  847. la %r1,__LC_SAVE_AREA
  848. ch %r12,BASED(.L0x020) # old psw addr == __LC_SVC_OLD_PSW ?
  849. be BASED(0f)
  850. ch %r12,BASED(.L0x028) # old psw addr == __LC_PGM_OLD_PSW ?
  851. be BASED(0f)
  852. la %r1,__LC_SAVE_AREA+16
  853. 0: mvc SP_R12(16,%r15),0(%r1) # move %r12-%r15 to stack
  854. xc __SF_BACKCHAIN(4,%r15),__SF_BACKCHAIN(%r15) # clear back chain
  855. l %r1,BASED(1f) # branch to kernel_stack_overflow
  856. la %r2,SP_PTREGS(%r15) # load pt_regs
  857. br %r1
  858. 1: .long kernel_stack_overflow
  859. #endif
  860. cleanup_table_system_call:
  861. .long system_call + 0x80000000, sysc_do_svc + 0x80000000
  862. cleanup_table_sysc_return:
  863. .long sysc_return + 0x80000000, sysc_leave + 0x80000000
  864. cleanup_table_sysc_leave:
  865. .long sysc_leave + 0x80000000, sysc_done + 0x80000000
  866. cleanup_table_sysc_work_loop:
  867. .long sysc_work_loop + 0x80000000, sysc_work_done + 0x80000000
  868. cleanup_table_io_return:
  869. .long io_return + 0x80000000, io_leave + 0x80000000
  870. cleanup_table_io_leave:
  871. .long io_leave + 0x80000000, io_done + 0x80000000
  872. cleanup_table_io_work_loop:
  873. .long io_work_loop + 0x80000000, io_work_done + 0x80000000
  874. cleanup_critical:
  875. clc 4(4,%r12),BASED(cleanup_table_system_call)
  876. bl BASED(0f)
  877. clc 4(4,%r12),BASED(cleanup_table_system_call+4)
  878. bl BASED(cleanup_system_call)
  879. 0:
  880. clc 4(4,%r12),BASED(cleanup_table_sysc_return)
  881. bl BASED(0f)
  882. clc 4(4,%r12),BASED(cleanup_table_sysc_return+4)
  883. bl BASED(cleanup_sysc_return)
  884. 0:
  885. clc 4(4,%r12),BASED(cleanup_table_sysc_leave)
  886. bl BASED(0f)
  887. clc 4(4,%r12),BASED(cleanup_table_sysc_leave+4)
  888. bl BASED(cleanup_sysc_leave)
  889. 0:
  890. clc 4(4,%r12),BASED(cleanup_table_sysc_work_loop)
  891. bl BASED(0f)
  892. clc 4(4,%r12),BASED(cleanup_table_sysc_work_loop+4)
  893. bl BASED(cleanup_sysc_return)
  894. 0:
  895. clc 4(4,%r12),BASED(cleanup_table_io_return)
  896. bl BASED(0f)
  897. clc 4(4,%r12),BASED(cleanup_table_io_return+4)
  898. bl BASED(cleanup_io_return)
  899. 0:
  900. clc 4(4,%r12),BASED(cleanup_table_io_leave)
  901. bl BASED(0f)
  902. clc 4(4,%r12),BASED(cleanup_table_io_leave+4)
  903. bl BASED(cleanup_io_leave)
  904. 0:
  905. clc 4(4,%r12),BASED(cleanup_table_io_work_loop)
  906. bl BASED(0f)
  907. clc 4(4,%r12),BASED(cleanup_table_io_work_loop+4)
  908. bl BASED(cleanup_io_return)
  909. 0:
  910. br %r14
  911. cleanup_system_call:
  912. mvc __LC_RETURN_PSW(8),0(%r12)
  913. c %r12,BASED(.Lmck_old_psw)
  914. be BASED(0f)
  915. la %r12,__LC_SAVE_AREA+16
  916. b BASED(1f)
  917. 0: la %r12,__LC_SAVE_AREA+32
  918. 1:
  919. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  920. clc __LC_RETURN_PSW+4(4),BASED(cleanup_system_call_insn+4)
  921. bh BASED(0f)
  922. mvc __LC_SYNC_ENTER_TIMER(8),__LC_ASYNC_ENTER_TIMER
  923. 0: clc __LC_RETURN_PSW+4(4),BASED(cleanup_system_call_insn+8)
  924. bhe BASED(cleanup_vtime)
  925. #endif
  926. clc __LC_RETURN_PSW+4(4),BASED(cleanup_system_call_insn)
  927. bh BASED(0f)
  928. mvc __LC_SAVE_AREA(16),0(%r12)
  929. 0: st %r13,4(%r12)
  930. st %r12,__LC_SAVE_AREA+48 # argh
  931. SAVE_ALL_SYNC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  932. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  933. l %r12,__LC_SAVE_AREA+48 # argh
  934. st %r15,12(%r12)
  935. lh %r7,0x8a
  936. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  937. cleanup_vtime:
  938. clc __LC_RETURN_PSW+4(4),BASED(cleanup_system_call_insn+12)
  939. bhe BASED(cleanup_stime)
  940. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  941. cleanup_stime:
  942. clc __LC_RETURN_PSW+4(4),BASED(cleanup_system_call_insn+16)
  943. bh BASED(cleanup_update)
  944. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  945. cleanup_update:
  946. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  947. #endif
  948. mvc __LC_RETURN_PSW+4(4),BASED(cleanup_table_system_call+4)
  949. la %r12,__LC_RETURN_PSW
  950. br %r14
  951. cleanup_system_call_insn:
  952. .long sysc_saveall + 0x80000000
  953. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  954. .long system_call + 0x80000000
  955. .long sysc_vtime + 0x80000000
  956. .long sysc_stime + 0x80000000
  957. .long sysc_update + 0x80000000
  958. #endif
  959. cleanup_sysc_return:
  960. mvc __LC_RETURN_PSW(4),0(%r12)
  961. mvc __LC_RETURN_PSW+4(4),BASED(cleanup_table_sysc_return)
  962. la %r12,__LC_RETURN_PSW
  963. br %r14
  964. cleanup_sysc_leave:
  965. clc 4(4,%r12),BASED(cleanup_sysc_leave_insn)
  966. be BASED(2f)
  967. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  968. mvc __LC_EXIT_TIMER(8),__LC_ASYNC_ENTER_TIMER
  969. clc 4(4,%r12),BASED(cleanup_sysc_leave_insn+4)
  970. be BASED(2f)
  971. #endif
  972. mvc __LC_RETURN_PSW(8),SP_PSW(%r15)
  973. c %r12,BASED(.Lmck_old_psw)
  974. bne BASED(0f)
  975. mvc __LC_SAVE_AREA+32(16),SP_R12(%r15)
  976. b BASED(1f)
  977. 0: mvc __LC_SAVE_AREA+16(16),SP_R12(%r15)
  978. 1: lm %r0,%r11,SP_R0(%r15)
  979. l %r15,SP_R15(%r15)
  980. 2: la %r12,__LC_RETURN_PSW
  981. br %r14
  982. cleanup_sysc_leave_insn:
  983. .long sysc_done - 4 + 0x80000000
  984. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  985. .long sysc_done - 8 + 0x80000000
  986. #endif
  987. cleanup_io_return:
  988. mvc __LC_RETURN_PSW(4),0(%r12)
  989. mvc __LC_RETURN_PSW+4(4),BASED(cleanup_table_io_work_loop)
  990. la %r12,__LC_RETURN_PSW
  991. br %r14
  992. cleanup_io_leave:
  993. clc 4(4,%r12),BASED(cleanup_io_leave_insn)
  994. be BASED(2f)
  995. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  996. mvc __LC_EXIT_TIMER(8),__LC_ASYNC_ENTER_TIMER
  997. clc 4(4,%r12),BASED(cleanup_io_leave_insn+4)
  998. be BASED(2f)
  999. #endif
  1000. mvc __LC_RETURN_PSW(8),SP_PSW(%r15)
  1001. c %r12,BASED(.Lmck_old_psw)
  1002. bne BASED(0f)
  1003. mvc __LC_SAVE_AREA+32(16),SP_R12(%r15)
  1004. b BASED(1f)
  1005. 0: mvc __LC_SAVE_AREA+16(16),SP_R12(%r15)
  1006. 1: lm %r0,%r11,SP_R0(%r15)
  1007. l %r15,SP_R15(%r15)
  1008. 2: la %r12,__LC_RETURN_PSW
  1009. br %r14
  1010. cleanup_io_leave_insn:
  1011. .long io_done - 4 + 0x80000000
  1012. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  1013. .long io_done - 8 + 0x80000000
  1014. #endif
  1015. /*
  1016. * Integer constants
  1017. */
  1018. .align 4
  1019. .Lc_spsize: .long SP_SIZE
  1020. .Lc_overhead: .long STACK_FRAME_OVERHEAD
  1021. .Lnr_syscalls: .long NR_syscalls
  1022. .L0x018: .short 0x018
  1023. .L0x020: .short 0x020
  1024. .L0x028: .short 0x028
  1025. .L0x030: .short 0x030
  1026. .L0x038: .short 0x038
  1027. .Lc_1: .long 1
  1028. /*
  1029. * Symbol constants
  1030. */
  1031. .Ls390_mcck: .long s390_do_machine_check
  1032. .Ls390_handle_mcck:
  1033. .long s390_handle_mcck
  1034. .Lmck_old_psw: .long __LC_MCK_OLD_PSW
  1035. .Ldo_IRQ: .long do_IRQ
  1036. .Ldo_extint: .long do_extint
  1037. .Ldo_signal: .long do_signal
  1038. .Ldo_notify_resume:
  1039. .long do_notify_resume
  1040. .Lhandle_per: .long do_single_step
  1041. .Ldo_execve: .long do_execve
  1042. .Lexecve_tail: .long execve_tail
  1043. .Ljump_table: .long pgm_check_table
  1044. .Lschedule: .long schedule
  1045. #ifdef CONFIG_PREEMPT
  1046. .Lpreempt_schedule_irq:
  1047. .long preempt_schedule_irq
  1048. #endif
  1049. .Ltrace_entry: .long do_syscall_trace_enter
  1050. .Ltrace_exit: .long do_syscall_trace_exit
  1051. .Lschedtail: .long schedule_tail
  1052. .Lsysc_table: .long sys_call_table
  1053. #ifdef CONFIG_TRACE_IRQFLAGS
  1054. .Ltrace_irq_on_caller:
  1055. .long trace_hardirqs_on_caller
  1056. .Ltrace_irq_off_caller:
  1057. .long trace_hardirqs_off_caller
  1058. #endif
  1059. #ifdef CONFIG_LOCKDEP
  1060. .Llockdep_sys_exit:
  1061. .long lockdep_sys_exit
  1062. #endif
  1063. .Lcritical_start:
  1064. .long __critical_start + 0x80000000
  1065. .Lcritical_end:
  1066. .long __critical_end + 0x80000000
  1067. .Lcleanup_critical:
  1068. .long cleanup_critical
  1069. .section .rodata, "a"
  1070. #define SYSCALL(esa,esame,emu) .long esa
  1071. sys_call_table:
  1072. #include "syscalls.S"
  1073. #undef SYSCALL