system.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478
  1. /*
  2. * include/asm-s390/system.h
  3. *
  4. * S390 version
  5. * Copyright (C) 1999 IBM Deutschland Entwicklung GmbH, IBM Corporation
  6. * Author(s): Martin Schwidefsky (schwidefsky@de.ibm.com),
  7. *
  8. * Derived from "include/asm-i386/system.h"
  9. */
  10. #ifndef __ASM_SYSTEM_H
  11. #define __ASM_SYSTEM_H
  12. #include <linux/kernel.h>
  13. #include <linux/errno.h>
  14. #include <asm/types.h>
  15. #include <asm/ptrace.h>
  16. #include <asm/setup.h>
  17. #include <asm/processor.h>
  18. #include <asm/lowcore.h>
  19. #ifdef __KERNEL__
  20. struct task_struct;
  21. extern struct task_struct *__switch_to(void *, void *);
  22. static inline void save_fp_regs(s390_fp_regs *fpregs)
  23. {
  24. asm volatile(
  25. " std 0,8(%1)\n"
  26. " std 2,24(%1)\n"
  27. " std 4,40(%1)\n"
  28. " std 6,56(%1)"
  29. : "=m" (*fpregs) : "a" (fpregs), "m" (*fpregs) : "memory");
  30. if (!MACHINE_HAS_IEEE)
  31. return;
  32. asm volatile(
  33. " stfpc 0(%1)\n"
  34. " std 1,16(%1)\n"
  35. " std 3,32(%1)\n"
  36. " std 5,48(%1)\n"
  37. " std 7,64(%1)\n"
  38. " std 8,72(%1)\n"
  39. " std 9,80(%1)\n"
  40. " std 10,88(%1)\n"
  41. " std 11,96(%1)\n"
  42. " std 12,104(%1)\n"
  43. " std 13,112(%1)\n"
  44. " std 14,120(%1)\n"
  45. " std 15,128(%1)\n"
  46. : "=m" (*fpregs) : "a" (fpregs), "m" (*fpregs) : "memory");
  47. }
  48. static inline void restore_fp_regs(s390_fp_regs *fpregs)
  49. {
  50. asm volatile(
  51. " ld 0,8(%0)\n"
  52. " ld 2,24(%0)\n"
  53. " ld 4,40(%0)\n"
  54. " ld 6,56(%0)"
  55. : : "a" (fpregs), "m" (*fpregs));
  56. if (!MACHINE_HAS_IEEE)
  57. return;
  58. asm volatile(
  59. " lfpc 0(%0)\n"
  60. " ld 1,16(%0)\n"
  61. " ld 3,32(%0)\n"
  62. " ld 5,48(%0)\n"
  63. " ld 7,64(%0)\n"
  64. " ld 8,72(%0)\n"
  65. " ld 9,80(%0)\n"
  66. " ld 10,88(%0)\n"
  67. " ld 11,96(%0)\n"
  68. " ld 12,104(%0)\n"
  69. " ld 13,112(%0)\n"
  70. " ld 14,120(%0)\n"
  71. " ld 15,128(%0)\n"
  72. : : "a" (fpregs), "m" (*fpregs));
  73. }
  74. static inline void save_access_regs(unsigned int *acrs)
  75. {
  76. asm volatile("stam 0,15,0(%0)" : : "a" (acrs) : "memory");
  77. }
  78. static inline void restore_access_regs(unsigned int *acrs)
  79. {
  80. asm volatile("lam 0,15,0(%0)" : : "a" (acrs));
  81. }
  82. #define switch_to(prev,next,last) do { \
  83. if (prev == next) \
  84. break; \
  85. save_fp_regs(&prev->thread.fp_regs); \
  86. restore_fp_regs(&next->thread.fp_regs); \
  87. save_access_regs(&prev->thread.acrs[0]); \
  88. restore_access_regs(&next->thread.acrs[0]); \
  89. prev = __switch_to(prev,next); \
  90. } while (0)
  91. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  92. extern void account_vtime(struct task_struct *);
  93. extern void account_tick_vtime(struct task_struct *);
  94. extern void account_system_vtime(struct task_struct *);
  95. #else
  96. #define account_vtime(x) do { /* empty */ } while (0)
  97. #endif
  98. #ifdef CONFIG_PFAULT
  99. extern void pfault_irq_init(void);
  100. extern int pfault_init(void);
  101. extern void pfault_fini(void);
  102. #else /* CONFIG_PFAULT */
  103. #define pfault_irq_init() do { } while (0)
  104. #define pfault_init() ({-1;})
  105. #define pfault_fini() do { } while (0)
  106. #endif /* CONFIG_PFAULT */
  107. #ifdef CONFIG_PAGE_STATES
  108. extern void cmma_init(void);
  109. #else
  110. static inline void cmma_init(void) { }
  111. #endif
  112. #define finish_arch_switch(prev) do { \
  113. set_fs(current->thread.mm_segment); \
  114. account_vtime(prev); \
  115. } while (0)
  116. #define nop() asm volatile("nop")
  117. #define xchg(ptr,x) \
  118. ({ \
  119. __typeof__(*(ptr)) __ret; \
  120. __ret = (__typeof__(*(ptr))) \
  121. __xchg((unsigned long)(x), (void *)(ptr),sizeof(*(ptr))); \
  122. __ret; \
  123. })
  124. extern void __xchg_called_with_bad_pointer(void);
  125. static inline unsigned long __xchg(unsigned long x, void * ptr, int size)
  126. {
  127. unsigned long addr, old;
  128. int shift;
  129. switch (size) {
  130. case 1:
  131. addr = (unsigned long) ptr;
  132. shift = (3 ^ (addr & 3)) << 3;
  133. addr ^= addr & 3;
  134. asm volatile(
  135. " l %0,0(%4)\n"
  136. "0: lr 0,%0\n"
  137. " nr 0,%3\n"
  138. " or 0,%2\n"
  139. " cs %0,0,0(%4)\n"
  140. " jl 0b\n"
  141. : "=&d" (old), "=m" (*(int *) addr)
  142. : "d" (x << shift), "d" (~(255 << shift)), "a" (addr),
  143. "m" (*(int *) addr) : "memory", "cc", "0");
  144. return old >> shift;
  145. case 2:
  146. addr = (unsigned long) ptr;
  147. shift = (2 ^ (addr & 2)) << 3;
  148. addr ^= addr & 2;
  149. asm volatile(
  150. " l %0,0(%4)\n"
  151. "0: lr 0,%0\n"
  152. " nr 0,%3\n"
  153. " or 0,%2\n"
  154. " cs %0,0,0(%4)\n"
  155. " jl 0b\n"
  156. : "=&d" (old), "=m" (*(int *) addr)
  157. : "d" (x << shift), "d" (~(65535 << shift)), "a" (addr),
  158. "m" (*(int *) addr) : "memory", "cc", "0");
  159. return old >> shift;
  160. case 4:
  161. asm volatile(
  162. " l %0,0(%3)\n"
  163. "0: cs %0,%2,0(%3)\n"
  164. " jl 0b\n"
  165. : "=&d" (old), "=m" (*(int *) ptr)
  166. : "d" (x), "a" (ptr), "m" (*(int *) ptr)
  167. : "memory", "cc");
  168. return old;
  169. #ifdef __s390x__
  170. case 8:
  171. asm volatile(
  172. " lg %0,0(%3)\n"
  173. "0: csg %0,%2,0(%3)\n"
  174. " jl 0b\n"
  175. : "=&d" (old), "=m" (*(long *) ptr)
  176. : "d" (x), "a" (ptr), "m" (*(long *) ptr)
  177. : "memory", "cc");
  178. return old;
  179. #endif /* __s390x__ */
  180. }
  181. __xchg_called_with_bad_pointer();
  182. return x;
  183. }
  184. /*
  185. * Atomic compare and exchange. Compare OLD with MEM, if identical,
  186. * store NEW in MEM. Return the initial value in MEM. Success is
  187. * indicated by comparing RETURN with OLD.
  188. */
  189. #define __HAVE_ARCH_CMPXCHG 1
  190. #define cmpxchg(ptr, o, n) \
  191. ((__typeof__(*(ptr)))__cmpxchg((ptr), (unsigned long)(o), \
  192. (unsigned long)(n), sizeof(*(ptr))))
  193. extern void __cmpxchg_called_with_bad_pointer(void);
  194. static inline unsigned long
  195. __cmpxchg(volatile void *ptr, unsigned long old, unsigned long new, int size)
  196. {
  197. unsigned long addr, prev, tmp;
  198. int shift;
  199. switch (size) {
  200. case 1:
  201. addr = (unsigned long) ptr;
  202. shift = (3 ^ (addr & 3)) << 3;
  203. addr ^= addr & 3;
  204. asm volatile(
  205. " l %0,0(%4)\n"
  206. "0: nr %0,%5\n"
  207. " lr %1,%0\n"
  208. " or %0,%2\n"
  209. " or %1,%3\n"
  210. " cs %0,%1,0(%4)\n"
  211. " jnl 1f\n"
  212. " xr %1,%0\n"
  213. " nr %1,%5\n"
  214. " jnz 0b\n"
  215. "1:"
  216. : "=&d" (prev), "=&d" (tmp)
  217. : "d" (old << shift), "d" (new << shift), "a" (ptr),
  218. "d" (~(255 << shift))
  219. : "memory", "cc");
  220. return prev >> shift;
  221. case 2:
  222. addr = (unsigned long) ptr;
  223. shift = (2 ^ (addr & 2)) << 3;
  224. addr ^= addr & 2;
  225. asm volatile(
  226. " l %0,0(%4)\n"
  227. "0: nr %0,%5\n"
  228. " lr %1,%0\n"
  229. " or %0,%2\n"
  230. " or %1,%3\n"
  231. " cs %0,%1,0(%4)\n"
  232. " jnl 1f\n"
  233. " xr %1,%0\n"
  234. " nr %1,%5\n"
  235. " jnz 0b\n"
  236. "1:"
  237. : "=&d" (prev), "=&d" (tmp)
  238. : "d" (old << shift), "d" (new << shift), "a" (ptr),
  239. "d" (~(65535 << shift))
  240. : "memory", "cc");
  241. return prev >> shift;
  242. case 4:
  243. asm volatile(
  244. " cs %0,%2,0(%3)\n"
  245. : "=&d" (prev) : "0" (old), "d" (new), "a" (ptr)
  246. : "memory", "cc");
  247. return prev;
  248. #ifdef __s390x__
  249. case 8:
  250. asm volatile(
  251. " csg %0,%2,0(%3)\n"
  252. : "=&d" (prev) : "0" (old), "d" (new), "a" (ptr)
  253. : "memory", "cc");
  254. return prev;
  255. #endif /* __s390x__ */
  256. }
  257. __cmpxchg_called_with_bad_pointer();
  258. return old;
  259. }
  260. /*
  261. * Force strict CPU ordering.
  262. * And yes, this is required on UP too when we're talking
  263. * to devices.
  264. *
  265. * This is very similar to the ppc eieio/sync instruction in that is
  266. * does a checkpoint syncronisation & makes sure that
  267. * all memory ops have completed wrt other CPU's ( see 7-15 POP DJB ).
  268. */
  269. #define eieio() asm volatile("bcr 15,0" : : : "memory")
  270. #define SYNC_OTHER_CORES(x) eieio()
  271. #define mb() eieio()
  272. #define rmb() eieio()
  273. #define wmb() eieio()
  274. #define read_barrier_depends() do { } while(0)
  275. #define smp_mb() mb()
  276. #define smp_rmb() rmb()
  277. #define smp_wmb() wmb()
  278. #define smp_read_barrier_depends() read_barrier_depends()
  279. #define smp_mb__before_clear_bit() smp_mb()
  280. #define smp_mb__after_clear_bit() smp_mb()
  281. #define set_mb(var, value) do { var = value; mb(); } while (0)
  282. #ifdef __s390x__
  283. #define __ctl_load(array, low, high) ({ \
  284. typedef struct { char _[sizeof(array)]; } addrtype; \
  285. asm volatile( \
  286. " lctlg %1,%2,0(%0)\n" \
  287. : : "a" (&array), "i" (low), "i" (high), \
  288. "m" (*(addrtype *)(&array))); \
  289. })
  290. #define __ctl_store(array, low, high) ({ \
  291. typedef struct { char _[sizeof(array)]; } addrtype; \
  292. asm volatile( \
  293. " stctg %2,%3,0(%1)\n" \
  294. : "=m" (*(addrtype *)(&array)) \
  295. : "a" (&array), "i" (low), "i" (high)); \
  296. })
  297. #else /* __s390x__ */
  298. #define __ctl_load(array, low, high) ({ \
  299. typedef struct { char _[sizeof(array)]; } addrtype; \
  300. asm volatile( \
  301. " lctl %1,%2,0(%0)\n" \
  302. : : "a" (&array), "i" (low), "i" (high), \
  303. "m" (*(addrtype *)(&array))); \
  304. })
  305. #define __ctl_store(array, low, high) ({ \
  306. typedef struct { char _[sizeof(array)]; } addrtype; \
  307. asm volatile( \
  308. " stctl %2,%3,0(%1)\n" \
  309. : "=m" (*(addrtype *)(&array)) \
  310. : "a" (&array), "i" (low), "i" (high)); \
  311. })
  312. #endif /* __s390x__ */
  313. #define __ctl_set_bit(cr, bit) ({ \
  314. unsigned long __dummy; \
  315. __ctl_store(__dummy, cr, cr); \
  316. __dummy |= 1UL << (bit); \
  317. __ctl_load(__dummy, cr, cr); \
  318. })
  319. #define __ctl_clear_bit(cr, bit) ({ \
  320. unsigned long __dummy; \
  321. __ctl_store(__dummy, cr, cr); \
  322. __dummy &= ~(1UL << (bit)); \
  323. __ctl_load(__dummy, cr, cr); \
  324. })
  325. #include <linux/irqflags.h>
  326. #include <asm-generic/cmpxchg-local.h>
  327. static inline unsigned long __cmpxchg_local(volatile void *ptr,
  328. unsigned long old,
  329. unsigned long new, int size)
  330. {
  331. switch (size) {
  332. case 1:
  333. case 2:
  334. case 4:
  335. #ifdef __s390x__
  336. case 8:
  337. #endif
  338. return __cmpxchg(ptr, old, new, size);
  339. default:
  340. return __cmpxchg_local_generic(ptr, old, new, size);
  341. }
  342. return old;
  343. }
  344. /*
  345. * cmpxchg_local and cmpxchg64_local are atomic wrt current CPU. Always make
  346. * them available.
  347. */
  348. #define cmpxchg_local(ptr, o, n) \
  349. ((__typeof__(*(ptr)))__cmpxchg_local((ptr), (unsigned long)(o), \
  350. (unsigned long)(n), sizeof(*(ptr))))
  351. #ifdef __s390x__
  352. #define cmpxchg64_local(ptr, o, n) \
  353. ({ \
  354. BUILD_BUG_ON(sizeof(*(ptr)) != 8); \
  355. cmpxchg_local((ptr), (o), (n)); \
  356. })
  357. #else
  358. #define cmpxchg64_local(ptr, o, n) __cmpxchg64_local_generic((ptr), (o), (n))
  359. #endif
  360. /*
  361. * Use to set psw mask except for the first byte which
  362. * won't be changed by this function.
  363. */
  364. static inline void
  365. __set_psw_mask(unsigned long mask)
  366. {
  367. __load_psw_mask(mask | (__raw_local_irq_stosm(0x00) & ~(-1UL >> 8)));
  368. }
  369. #define local_mcck_enable() __set_psw_mask(psw_kernel_bits)
  370. #define local_mcck_disable() __set_psw_mask(psw_kernel_bits & ~PSW_MASK_MCHECK)
  371. #ifdef CONFIG_SMP
  372. extern void smp_ctl_set_bit(int cr, int bit);
  373. extern void smp_ctl_clear_bit(int cr, int bit);
  374. #define ctl_set_bit(cr, bit) smp_ctl_set_bit(cr, bit)
  375. #define ctl_clear_bit(cr, bit) smp_ctl_clear_bit(cr, bit)
  376. #else
  377. #define ctl_set_bit(cr, bit) __ctl_set_bit(cr, bit)
  378. #define ctl_clear_bit(cr, bit) __ctl_clear_bit(cr, bit)
  379. #endif /* CONFIG_SMP */
  380. static inline unsigned int stfl(void)
  381. {
  382. asm volatile(
  383. " .insn s,0xb2b10000,0(0)\n" /* stfl */
  384. "0:\n"
  385. EX_TABLE(0b,0b));
  386. return S390_lowcore.stfl_fac_list;
  387. }
  388. static inline int __stfle(unsigned long long *list, int doublewords)
  389. {
  390. typedef struct { unsigned long long _[doublewords]; } addrtype;
  391. register unsigned long __nr asm("0") = doublewords - 1;
  392. asm volatile(".insn s,0xb2b00000,%0" /* stfle */
  393. : "=m" (*(addrtype *) list), "+d" (__nr) : : "cc");
  394. return __nr + 1;
  395. }
  396. static inline int stfle(unsigned long long *list, int doublewords)
  397. {
  398. if (!(stfl() & (1UL << 24)))
  399. return -EOPNOTSUPP;
  400. return __stfle(list, doublewords);
  401. }
  402. static inline unsigned short stap(void)
  403. {
  404. unsigned short cpu_address;
  405. asm volatile("stap %0" : "=m" (cpu_address));
  406. return cpu_address;
  407. }
  408. extern void (*_machine_restart)(char *command);
  409. extern void (*_machine_halt)(void);
  410. extern void (*_machine_power_off)(void);
  411. #define arch_align_stack(x) (x)
  412. #ifdef CONFIG_TRACE_IRQFLAGS
  413. extern psw_t sysc_restore_trace_psw;
  414. extern psw_t io_restore_trace_psw;
  415. #endif
  416. #endif /* __KERNEL__ */
  417. #endif