at91sam9g45_devices.c 51 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983
  1. /*
  2. * On-Chip devices setup code for the AT91SAM9G45 family
  3. *
  4. * Copyright (C) 2009 Atmel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. */
  12. #include <asm/mach/arch.h>
  13. #include <asm/mach/map.h>
  14. #include <linux/dma-mapping.h>
  15. #include <linux/gpio.h>
  16. #include <linux/clk.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/i2c-gpio.h>
  19. #include <linux/atmel-mci.h>
  20. #include <linux/platform_data/atmel-aes.h>
  21. #include <linux/platform_data/at91_adc.h>
  22. #include <linux/fb.h>
  23. #include <video/atmel_lcdc.h>
  24. #include <mach/at91_adc.h>
  25. #include <mach/at91sam9g45.h>
  26. #include <mach/at91sam9g45_matrix.h>
  27. #include <mach/at91_matrix.h>
  28. #include <mach/at91sam9_smc.h>
  29. #include <linux/platform_data/dma-atmel.h>
  30. #include <mach/atmel-mci.h>
  31. #include <media/atmel-isi.h>
  32. #include "board.h"
  33. #include "generic.h"
  34. #include "clock.h"
  35. /* --------------------------------------------------------------------
  36. * HDMAC - AHB DMA Controller
  37. * -------------------------------------------------------------------- */
  38. #if defined(CONFIG_AT_HDMAC) || defined(CONFIG_AT_HDMAC_MODULE)
  39. static u64 hdmac_dmamask = DMA_BIT_MASK(32);
  40. static struct resource hdmac_resources[] = {
  41. [0] = {
  42. .start = AT91SAM9G45_BASE_DMA,
  43. .end = AT91SAM9G45_BASE_DMA + SZ_512 - 1,
  44. .flags = IORESOURCE_MEM,
  45. },
  46. [1] = {
  47. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_DMA,
  48. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_DMA,
  49. .flags = IORESOURCE_IRQ,
  50. },
  51. };
  52. static struct platform_device at_hdmac_device = {
  53. .name = "at91sam9g45_dma",
  54. .id = -1,
  55. .dev = {
  56. .dma_mask = &hdmac_dmamask,
  57. .coherent_dma_mask = DMA_BIT_MASK(32),
  58. },
  59. .resource = hdmac_resources,
  60. .num_resources = ARRAY_SIZE(hdmac_resources),
  61. };
  62. void __init at91_add_device_hdmac(void)
  63. {
  64. platform_device_register(&at_hdmac_device);
  65. }
  66. #else
  67. void __init at91_add_device_hdmac(void) {}
  68. #endif
  69. /* --------------------------------------------------------------------
  70. * USB Host (OHCI)
  71. * -------------------------------------------------------------------- */
  72. #if defined(CONFIG_USB_OHCI_HCD) || defined(CONFIG_USB_OHCI_HCD_MODULE)
  73. static u64 ohci_dmamask = DMA_BIT_MASK(32);
  74. static struct at91_usbh_data usbh_ohci_data;
  75. static struct resource usbh_ohci_resources[] = {
  76. [0] = {
  77. .start = AT91SAM9G45_OHCI_BASE,
  78. .end = AT91SAM9G45_OHCI_BASE + SZ_1M - 1,
  79. .flags = IORESOURCE_MEM,
  80. },
  81. [1] = {
  82. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_UHPHS,
  83. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_UHPHS,
  84. .flags = IORESOURCE_IRQ,
  85. },
  86. };
  87. static struct platform_device at91_usbh_ohci_device = {
  88. .name = "at91_ohci",
  89. .id = -1,
  90. .dev = {
  91. .dma_mask = &ohci_dmamask,
  92. .coherent_dma_mask = DMA_BIT_MASK(32),
  93. .platform_data = &usbh_ohci_data,
  94. },
  95. .resource = usbh_ohci_resources,
  96. .num_resources = ARRAY_SIZE(usbh_ohci_resources),
  97. };
  98. void __init at91_add_device_usbh_ohci(struct at91_usbh_data *data)
  99. {
  100. int i;
  101. if (!data)
  102. return;
  103. /* Enable VBus control for UHP ports */
  104. for (i = 0; i < data->ports; i++) {
  105. if (gpio_is_valid(data->vbus_pin[i]))
  106. at91_set_gpio_output(data->vbus_pin[i],
  107. data->vbus_pin_active_low[i]);
  108. }
  109. /* Enable overcurrent notification */
  110. for (i = 0; i < data->ports; i++) {
  111. if (gpio_is_valid(data->overcurrent_pin[i]))
  112. at91_set_gpio_input(data->overcurrent_pin[i], 1);
  113. }
  114. usbh_ohci_data = *data;
  115. platform_device_register(&at91_usbh_ohci_device);
  116. }
  117. #else
  118. void __init at91_add_device_usbh_ohci(struct at91_usbh_data *data) {}
  119. #endif
  120. /* --------------------------------------------------------------------
  121. * USB Host HS (EHCI)
  122. * Needs an OHCI host for low and full speed management
  123. * -------------------------------------------------------------------- */
  124. #if defined(CONFIG_USB_EHCI_HCD) || defined(CONFIG_USB_EHCI_HCD_MODULE)
  125. static u64 ehci_dmamask = DMA_BIT_MASK(32);
  126. static struct at91_usbh_data usbh_ehci_data;
  127. static struct resource usbh_ehci_resources[] = {
  128. [0] = {
  129. .start = AT91SAM9G45_EHCI_BASE,
  130. .end = AT91SAM9G45_EHCI_BASE + SZ_1M - 1,
  131. .flags = IORESOURCE_MEM,
  132. },
  133. [1] = {
  134. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_UHPHS,
  135. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_UHPHS,
  136. .flags = IORESOURCE_IRQ,
  137. },
  138. };
  139. static struct platform_device at91_usbh_ehci_device = {
  140. .name = "atmel-ehci",
  141. .id = -1,
  142. .dev = {
  143. .dma_mask = &ehci_dmamask,
  144. .coherent_dma_mask = DMA_BIT_MASK(32),
  145. .platform_data = &usbh_ehci_data,
  146. },
  147. .resource = usbh_ehci_resources,
  148. .num_resources = ARRAY_SIZE(usbh_ehci_resources),
  149. };
  150. void __init at91_add_device_usbh_ehci(struct at91_usbh_data *data)
  151. {
  152. int i;
  153. if (!data)
  154. return;
  155. /* Enable VBus control for UHP ports */
  156. for (i = 0; i < data->ports; i++) {
  157. if (gpio_is_valid(data->vbus_pin[i]))
  158. at91_set_gpio_output(data->vbus_pin[i],
  159. data->vbus_pin_active_low[i]);
  160. }
  161. usbh_ehci_data = *data;
  162. platform_device_register(&at91_usbh_ehci_device);
  163. }
  164. #else
  165. void __init at91_add_device_usbh_ehci(struct at91_usbh_data *data) {}
  166. #endif
  167. /* --------------------------------------------------------------------
  168. * USB HS Device (Gadget)
  169. * -------------------------------------------------------------------- */
  170. #if defined(CONFIG_USB_ATMEL_USBA) || defined(CONFIG_USB_ATMEL_USBA_MODULE)
  171. static struct resource usba_udc_resources[] = {
  172. [0] = {
  173. .start = AT91SAM9G45_UDPHS_FIFO,
  174. .end = AT91SAM9G45_UDPHS_FIFO + SZ_512K - 1,
  175. .flags = IORESOURCE_MEM,
  176. },
  177. [1] = {
  178. .start = AT91SAM9G45_BASE_UDPHS,
  179. .end = AT91SAM9G45_BASE_UDPHS + SZ_1K - 1,
  180. .flags = IORESOURCE_MEM,
  181. },
  182. [2] = {
  183. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_UDPHS,
  184. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_UDPHS,
  185. .flags = IORESOURCE_IRQ,
  186. },
  187. };
  188. #define EP(nam, idx, maxpkt, maxbk, dma, isoc) \
  189. [idx] = { \
  190. .name = nam, \
  191. .index = idx, \
  192. .fifo_size = maxpkt, \
  193. .nr_banks = maxbk, \
  194. .can_dma = dma, \
  195. .can_isoc = isoc, \
  196. }
  197. static struct usba_ep_data usba_udc_ep[] __initdata = {
  198. EP("ep0", 0, 64, 1, 0, 0),
  199. EP("ep1", 1, 1024, 2, 1, 1),
  200. EP("ep2", 2, 1024, 2, 1, 1),
  201. EP("ep3", 3, 1024, 3, 1, 0),
  202. EP("ep4", 4, 1024, 3, 1, 0),
  203. EP("ep5", 5, 1024, 3, 1, 1),
  204. EP("ep6", 6, 1024, 3, 1, 1),
  205. };
  206. #undef EP
  207. /*
  208. * pdata doesn't have room for any endpoints, so we need to
  209. * append room for the ones we need right after it.
  210. */
  211. static struct {
  212. struct usba_platform_data pdata;
  213. struct usba_ep_data ep[7];
  214. } usba_udc_data;
  215. static struct platform_device at91_usba_udc_device = {
  216. .name = "atmel_usba_udc",
  217. .id = -1,
  218. .dev = {
  219. .platform_data = &usba_udc_data.pdata,
  220. },
  221. .resource = usba_udc_resources,
  222. .num_resources = ARRAY_SIZE(usba_udc_resources),
  223. };
  224. void __init at91_add_device_usba(struct usba_platform_data *data)
  225. {
  226. usba_udc_data.pdata.vbus_pin = -EINVAL;
  227. usba_udc_data.pdata.num_ep = ARRAY_SIZE(usba_udc_ep);
  228. memcpy(usba_udc_data.ep, usba_udc_ep, sizeof(usba_udc_ep));
  229. if (data && gpio_is_valid(data->vbus_pin)) {
  230. at91_set_gpio_input(data->vbus_pin, 0);
  231. at91_set_deglitch(data->vbus_pin, 1);
  232. usba_udc_data.pdata.vbus_pin = data->vbus_pin;
  233. }
  234. /* Pullup pin is handled internally by USB device peripheral */
  235. platform_device_register(&at91_usba_udc_device);
  236. }
  237. #else
  238. void __init at91_add_device_usba(struct usba_platform_data *data) {}
  239. #endif
  240. /* --------------------------------------------------------------------
  241. * Ethernet
  242. * -------------------------------------------------------------------- */
  243. #if defined(CONFIG_MACB) || defined(CONFIG_MACB_MODULE)
  244. static u64 eth_dmamask = DMA_BIT_MASK(32);
  245. static struct macb_platform_data eth_data;
  246. static struct resource eth_resources[] = {
  247. [0] = {
  248. .start = AT91SAM9G45_BASE_EMAC,
  249. .end = AT91SAM9G45_BASE_EMAC + SZ_16K - 1,
  250. .flags = IORESOURCE_MEM,
  251. },
  252. [1] = {
  253. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_EMAC,
  254. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_EMAC,
  255. .flags = IORESOURCE_IRQ,
  256. },
  257. };
  258. static struct platform_device at91sam9g45_eth_device = {
  259. .name = "macb",
  260. .id = -1,
  261. .dev = {
  262. .dma_mask = &eth_dmamask,
  263. .coherent_dma_mask = DMA_BIT_MASK(32),
  264. .platform_data = &eth_data,
  265. },
  266. .resource = eth_resources,
  267. .num_resources = ARRAY_SIZE(eth_resources),
  268. };
  269. void __init at91_add_device_eth(struct macb_platform_data *data)
  270. {
  271. if (!data)
  272. return;
  273. if (gpio_is_valid(data->phy_irq_pin)) {
  274. at91_set_gpio_input(data->phy_irq_pin, 0);
  275. at91_set_deglitch(data->phy_irq_pin, 1);
  276. }
  277. /* Pins used for MII and RMII */
  278. at91_set_A_periph(AT91_PIN_PA17, 0); /* ETXCK_EREFCK */
  279. at91_set_A_periph(AT91_PIN_PA15, 0); /* ERXDV */
  280. at91_set_A_periph(AT91_PIN_PA12, 0); /* ERX0 */
  281. at91_set_A_periph(AT91_PIN_PA13, 0); /* ERX1 */
  282. at91_set_A_periph(AT91_PIN_PA16, 0); /* ERXER */
  283. at91_set_A_periph(AT91_PIN_PA14, 0); /* ETXEN */
  284. at91_set_A_periph(AT91_PIN_PA10, 0); /* ETX0 */
  285. at91_set_A_periph(AT91_PIN_PA11, 0); /* ETX1 */
  286. at91_set_A_periph(AT91_PIN_PA19, 0); /* EMDIO */
  287. at91_set_A_periph(AT91_PIN_PA18, 0); /* EMDC */
  288. if (!data->is_rmii) {
  289. at91_set_B_periph(AT91_PIN_PA29, 0); /* ECRS */
  290. at91_set_B_periph(AT91_PIN_PA30, 0); /* ECOL */
  291. at91_set_B_periph(AT91_PIN_PA8, 0); /* ERX2 */
  292. at91_set_B_periph(AT91_PIN_PA9, 0); /* ERX3 */
  293. at91_set_B_periph(AT91_PIN_PA28, 0); /* ERXCK */
  294. at91_set_B_periph(AT91_PIN_PA6, 0); /* ETX2 */
  295. at91_set_B_periph(AT91_PIN_PA7, 0); /* ETX3 */
  296. at91_set_B_periph(AT91_PIN_PA27, 0); /* ETXER */
  297. }
  298. eth_data = *data;
  299. platform_device_register(&at91sam9g45_eth_device);
  300. }
  301. #else
  302. void __init at91_add_device_eth(struct macb_platform_data *data) {}
  303. #endif
  304. /* --------------------------------------------------------------------
  305. * MMC / SD
  306. * -------------------------------------------------------------------- */
  307. #if defined(CONFIG_MMC_ATMELMCI) || defined(CONFIG_MMC_ATMELMCI_MODULE)
  308. static u64 mmc_dmamask = DMA_BIT_MASK(32);
  309. static struct mci_platform_data mmc0_data, mmc1_data;
  310. static struct resource mmc0_resources[] = {
  311. [0] = {
  312. .start = AT91SAM9G45_BASE_MCI0,
  313. .end = AT91SAM9G45_BASE_MCI0 + SZ_16K - 1,
  314. .flags = IORESOURCE_MEM,
  315. },
  316. [1] = {
  317. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_MCI0,
  318. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_MCI0,
  319. .flags = IORESOURCE_IRQ,
  320. },
  321. };
  322. static struct platform_device at91sam9g45_mmc0_device = {
  323. .name = "atmel_mci",
  324. .id = 0,
  325. .dev = {
  326. .dma_mask = &mmc_dmamask,
  327. .coherent_dma_mask = DMA_BIT_MASK(32),
  328. .platform_data = &mmc0_data,
  329. },
  330. .resource = mmc0_resources,
  331. .num_resources = ARRAY_SIZE(mmc0_resources),
  332. };
  333. static struct resource mmc1_resources[] = {
  334. [0] = {
  335. .start = AT91SAM9G45_BASE_MCI1,
  336. .end = AT91SAM9G45_BASE_MCI1 + SZ_16K - 1,
  337. .flags = IORESOURCE_MEM,
  338. },
  339. [1] = {
  340. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_MCI1,
  341. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_MCI1,
  342. .flags = IORESOURCE_IRQ,
  343. },
  344. };
  345. static struct platform_device at91sam9g45_mmc1_device = {
  346. .name = "atmel_mci",
  347. .id = 1,
  348. .dev = {
  349. .dma_mask = &mmc_dmamask,
  350. .coherent_dma_mask = DMA_BIT_MASK(32),
  351. .platform_data = &mmc1_data,
  352. },
  353. .resource = mmc1_resources,
  354. .num_resources = ARRAY_SIZE(mmc1_resources),
  355. };
  356. /* Consider only one slot : slot 0 */
  357. void __init at91_add_device_mci(short mmc_id, struct mci_platform_data *data)
  358. {
  359. if (!data)
  360. return;
  361. /* Must have at least one usable slot */
  362. if (!data->slot[0].bus_width)
  363. return;
  364. #if defined(CONFIG_AT_HDMAC) || defined(CONFIG_AT_HDMAC_MODULE)
  365. {
  366. struct at_dma_slave *atslave;
  367. struct mci_dma_data *alt_atslave;
  368. alt_atslave = kzalloc(sizeof(struct mci_dma_data), GFP_KERNEL);
  369. atslave = &alt_atslave->sdata;
  370. /* DMA slave channel configuration */
  371. atslave->dma_dev = &at_hdmac_device.dev;
  372. atslave->cfg = ATC_FIFOCFG_HALFFIFO
  373. | ATC_SRC_H2SEL_HW | ATC_DST_H2SEL_HW;
  374. if (mmc_id == 0) /* MCI0 */
  375. atslave->cfg |= ATC_SRC_PER(AT_DMA_ID_MCI0)
  376. | ATC_DST_PER(AT_DMA_ID_MCI0);
  377. else /* MCI1 */
  378. atslave->cfg |= ATC_SRC_PER(AT_DMA_ID_MCI1)
  379. | ATC_DST_PER(AT_DMA_ID_MCI1);
  380. data->dma_slave = alt_atslave;
  381. }
  382. #endif
  383. /* input/irq */
  384. if (gpio_is_valid(data->slot[0].detect_pin)) {
  385. at91_set_gpio_input(data->slot[0].detect_pin, 1);
  386. at91_set_deglitch(data->slot[0].detect_pin, 1);
  387. }
  388. if (gpio_is_valid(data->slot[0].wp_pin))
  389. at91_set_gpio_input(data->slot[0].wp_pin, 1);
  390. if (mmc_id == 0) { /* MCI0 */
  391. /* CLK */
  392. at91_set_A_periph(AT91_PIN_PA0, 0);
  393. /* CMD */
  394. at91_set_A_periph(AT91_PIN_PA1, 1);
  395. /* DAT0, maybe DAT1..DAT3 and maybe DAT4..DAT7 */
  396. at91_set_A_periph(AT91_PIN_PA2, 1);
  397. if (data->slot[0].bus_width == 4) {
  398. at91_set_A_periph(AT91_PIN_PA3, 1);
  399. at91_set_A_periph(AT91_PIN_PA4, 1);
  400. at91_set_A_periph(AT91_PIN_PA5, 1);
  401. if (data->slot[0].bus_width == 8) {
  402. at91_set_A_periph(AT91_PIN_PA6, 1);
  403. at91_set_A_periph(AT91_PIN_PA7, 1);
  404. at91_set_A_periph(AT91_PIN_PA8, 1);
  405. at91_set_A_periph(AT91_PIN_PA9, 1);
  406. }
  407. }
  408. mmc0_data = *data;
  409. platform_device_register(&at91sam9g45_mmc0_device);
  410. } else { /* MCI1 */
  411. /* CLK */
  412. at91_set_A_periph(AT91_PIN_PA31, 0);
  413. /* CMD */
  414. at91_set_A_periph(AT91_PIN_PA22, 1);
  415. /* DAT0, maybe DAT1..DAT3 and maybe DAT4..DAT7 */
  416. at91_set_A_periph(AT91_PIN_PA23, 1);
  417. if (data->slot[0].bus_width == 4) {
  418. at91_set_A_periph(AT91_PIN_PA24, 1);
  419. at91_set_A_periph(AT91_PIN_PA25, 1);
  420. at91_set_A_periph(AT91_PIN_PA26, 1);
  421. if (data->slot[0].bus_width == 8) {
  422. at91_set_A_periph(AT91_PIN_PA27, 1);
  423. at91_set_A_periph(AT91_PIN_PA28, 1);
  424. at91_set_A_periph(AT91_PIN_PA29, 1);
  425. at91_set_A_periph(AT91_PIN_PA30, 1);
  426. }
  427. }
  428. mmc1_data = *data;
  429. platform_device_register(&at91sam9g45_mmc1_device);
  430. }
  431. }
  432. #else
  433. void __init at91_add_device_mci(short mmc_id, struct mci_platform_data *data) {}
  434. #endif
  435. /* --------------------------------------------------------------------
  436. * NAND / SmartMedia
  437. * -------------------------------------------------------------------- */
  438. #if defined(CONFIG_MTD_NAND_ATMEL) || defined(CONFIG_MTD_NAND_ATMEL_MODULE)
  439. static struct atmel_nand_data nand_data;
  440. #define NAND_BASE AT91_CHIPSELECT_3
  441. static struct resource nand_resources[] = {
  442. [0] = {
  443. .start = NAND_BASE,
  444. .end = NAND_BASE + SZ_256M - 1,
  445. .flags = IORESOURCE_MEM,
  446. },
  447. [1] = {
  448. .start = AT91SAM9G45_BASE_ECC,
  449. .end = AT91SAM9G45_BASE_ECC + SZ_512 - 1,
  450. .flags = IORESOURCE_MEM,
  451. }
  452. };
  453. static struct platform_device at91sam9g45_nand_device = {
  454. .name = "atmel_nand",
  455. .id = -1,
  456. .dev = {
  457. .platform_data = &nand_data,
  458. },
  459. .resource = nand_resources,
  460. .num_resources = ARRAY_SIZE(nand_resources),
  461. };
  462. void __init at91_add_device_nand(struct atmel_nand_data *data)
  463. {
  464. unsigned long csa;
  465. if (!data)
  466. return;
  467. csa = at91_matrix_read(AT91_MATRIX_EBICSA);
  468. at91_matrix_write(AT91_MATRIX_EBICSA, csa | AT91_MATRIX_EBI_CS3A_SMC_SMARTMEDIA);
  469. /* enable pin */
  470. if (gpio_is_valid(data->enable_pin))
  471. at91_set_gpio_output(data->enable_pin, 1);
  472. /* ready/busy pin */
  473. if (gpio_is_valid(data->rdy_pin))
  474. at91_set_gpio_input(data->rdy_pin, 1);
  475. /* card detect pin */
  476. if (gpio_is_valid(data->det_pin))
  477. at91_set_gpio_input(data->det_pin, 1);
  478. nand_data = *data;
  479. platform_device_register(&at91sam9g45_nand_device);
  480. }
  481. #else
  482. void __init at91_add_device_nand(struct atmel_nand_data *data) {}
  483. #endif
  484. /* --------------------------------------------------------------------
  485. * TWI (i2c)
  486. * -------------------------------------------------------------------- */
  487. /*
  488. * Prefer the GPIO code since the TWI controller isn't robust
  489. * (gets overruns and underruns under load) and can only issue
  490. * repeated STARTs in one scenario (the driver doesn't yet handle them).
  491. */
  492. #if defined(CONFIG_I2C_GPIO) || defined(CONFIG_I2C_GPIO_MODULE)
  493. static struct i2c_gpio_platform_data pdata_i2c0 = {
  494. .sda_pin = AT91_PIN_PA20,
  495. .sda_is_open_drain = 1,
  496. .scl_pin = AT91_PIN_PA21,
  497. .scl_is_open_drain = 1,
  498. .udelay = 5, /* ~100 kHz */
  499. };
  500. static struct platform_device at91sam9g45_twi0_device = {
  501. .name = "i2c-gpio",
  502. .id = 0,
  503. .dev.platform_data = &pdata_i2c0,
  504. };
  505. static struct i2c_gpio_platform_data pdata_i2c1 = {
  506. .sda_pin = AT91_PIN_PB10,
  507. .sda_is_open_drain = 1,
  508. .scl_pin = AT91_PIN_PB11,
  509. .scl_is_open_drain = 1,
  510. .udelay = 5, /* ~100 kHz */
  511. };
  512. static struct platform_device at91sam9g45_twi1_device = {
  513. .name = "i2c-gpio",
  514. .id = 1,
  515. .dev.platform_data = &pdata_i2c1,
  516. };
  517. void __init at91_add_device_i2c(short i2c_id, struct i2c_board_info *devices, int nr_devices)
  518. {
  519. i2c_register_board_info(i2c_id, devices, nr_devices);
  520. if (i2c_id == 0) {
  521. at91_set_GPIO_periph(AT91_PIN_PA20, 1); /* TWD (SDA) */
  522. at91_set_multi_drive(AT91_PIN_PA20, 1);
  523. at91_set_GPIO_periph(AT91_PIN_PA21, 1); /* TWCK (SCL) */
  524. at91_set_multi_drive(AT91_PIN_PA21, 1);
  525. platform_device_register(&at91sam9g45_twi0_device);
  526. } else {
  527. at91_set_GPIO_periph(AT91_PIN_PB10, 1); /* TWD (SDA) */
  528. at91_set_multi_drive(AT91_PIN_PB10, 1);
  529. at91_set_GPIO_periph(AT91_PIN_PB11, 1); /* TWCK (SCL) */
  530. at91_set_multi_drive(AT91_PIN_PB11, 1);
  531. platform_device_register(&at91sam9g45_twi1_device);
  532. }
  533. }
  534. #elif defined(CONFIG_I2C_AT91) || defined(CONFIG_I2C_AT91_MODULE)
  535. static struct resource twi0_resources[] = {
  536. [0] = {
  537. .start = AT91SAM9G45_BASE_TWI0,
  538. .end = AT91SAM9G45_BASE_TWI0 + SZ_16K - 1,
  539. .flags = IORESOURCE_MEM,
  540. },
  541. [1] = {
  542. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_TWI0,
  543. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_TWI0,
  544. .flags = IORESOURCE_IRQ,
  545. },
  546. };
  547. static struct platform_device at91sam9g45_twi0_device = {
  548. .name = "i2c-at91sam9g10",
  549. .id = 0,
  550. .resource = twi0_resources,
  551. .num_resources = ARRAY_SIZE(twi0_resources),
  552. };
  553. static struct resource twi1_resources[] = {
  554. [0] = {
  555. .start = AT91SAM9G45_BASE_TWI1,
  556. .end = AT91SAM9G45_BASE_TWI1 + SZ_16K - 1,
  557. .flags = IORESOURCE_MEM,
  558. },
  559. [1] = {
  560. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_TWI1,
  561. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_TWI1,
  562. .flags = IORESOURCE_IRQ,
  563. },
  564. };
  565. static struct platform_device at91sam9g45_twi1_device = {
  566. .name = "i2c-at91sam9g10",
  567. .id = 1,
  568. .resource = twi1_resources,
  569. .num_resources = ARRAY_SIZE(twi1_resources),
  570. };
  571. void __init at91_add_device_i2c(short i2c_id, struct i2c_board_info *devices, int nr_devices)
  572. {
  573. i2c_register_board_info(i2c_id, devices, nr_devices);
  574. /* pins used for TWI interface */
  575. if (i2c_id == 0) {
  576. at91_set_A_periph(AT91_PIN_PA20, 0); /* TWD */
  577. at91_set_A_periph(AT91_PIN_PA21, 0); /* TWCK */
  578. platform_device_register(&at91sam9g45_twi0_device);
  579. } else {
  580. at91_set_A_periph(AT91_PIN_PB10, 0); /* TWD */
  581. at91_set_A_periph(AT91_PIN_PB11, 0); /* TWCK */
  582. platform_device_register(&at91sam9g45_twi1_device);
  583. }
  584. }
  585. #else
  586. void __init at91_add_device_i2c(short i2c_id, struct i2c_board_info *devices, int nr_devices) {}
  587. #endif
  588. /* --------------------------------------------------------------------
  589. * SPI
  590. * -------------------------------------------------------------------- */
  591. #if defined(CONFIG_SPI_ATMEL) || defined(CONFIG_SPI_ATMEL_MODULE)
  592. static u64 spi_dmamask = DMA_BIT_MASK(32);
  593. static struct resource spi0_resources[] = {
  594. [0] = {
  595. .start = AT91SAM9G45_BASE_SPI0,
  596. .end = AT91SAM9G45_BASE_SPI0 + SZ_16K - 1,
  597. .flags = IORESOURCE_MEM,
  598. },
  599. [1] = {
  600. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_SPI0,
  601. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_SPI0,
  602. .flags = IORESOURCE_IRQ,
  603. },
  604. };
  605. static struct platform_device at91sam9g45_spi0_device = {
  606. .name = "atmel_spi",
  607. .id = 0,
  608. .dev = {
  609. .dma_mask = &spi_dmamask,
  610. .coherent_dma_mask = DMA_BIT_MASK(32),
  611. },
  612. .resource = spi0_resources,
  613. .num_resources = ARRAY_SIZE(spi0_resources),
  614. };
  615. static const unsigned spi0_standard_cs[4] = { AT91_PIN_PB3, AT91_PIN_PB18, AT91_PIN_PB19, AT91_PIN_PD27 };
  616. static struct resource spi1_resources[] = {
  617. [0] = {
  618. .start = AT91SAM9G45_BASE_SPI1,
  619. .end = AT91SAM9G45_BASE_SPI1 + SZ_16K - 1,
  620. .flags = IORESOURCE_MEM,
  621. },
  622. [1] = {
  623. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_SPI1,
  624. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_SPI1,
  625. .flags = IORESOURCE_IRQ,
  626. },
  627. };
  628. static struct platform_device at91sam9g45_spi1_device = {
  629. .name = "atmel_spi",
  630. .id = 1,
  631. .dev = {
  632. .dma_mask = &spi_dmamask,
  633. .coherent_dma_mask = DMA_BIT_MASK(32),
  634. },
  635. .resource = spi1_resources,
  636. .num_resources = ARRAY_SIZE(spi1_resources),
  637. };
  638. static const unsigned spi1_standard_cs[4] = { AT91_PIN_PB17, AT91_PIN_PD28, AT91_PIN_PD18, AT91_PIN_PD19 };
  639. void __init at91_add_device_spi(struct spi_board_info *devices, int nr_devices)
  640. {
  641. int i;
  642. unsigned long cs_pin;
  643. short enable_spi0 = 0;
  644. short enable_spi1 = 0;
  645. /* Choose SPI chip-selects */
  646. for (i = 0; i < nr_devices; i++) {
  647. if (devices[i].controller_data)
  648. cs_pin = (unsigned long) devices[i].controller_data;
  649. else if (devices[i].bus_num == 0)
  650. cs_pin = spi0_standard_cs[devices[i].chip_select];
  651. else
  652. cs_pin = spi1_standard_cs[devices[i].chip_select];
  653. if (!gpio_is_valid(cs_pin))
  654. continue;
  655. if (devices[i].bus_num == 0)
  656. enable_spi0 = 1;
  657. else
  658. enable_spi1 = 1;
  659. /* enable chip-select pin */
  660. at91_set_gpio_output(cs_pin, 1);
  661. /* pass chip-select pin to driver */
  662. devices[i].controller_data = (void *) cs_pin;
  663. }
  664. spi_register_board_info(devices, nr_devices);
  665. /* Configure SPI bus(es) */
  666. if (enable_spi0) {
  667. at91_set_A_periph(AT91_PIN_PB0, 0); /* SPI0_MISO */
  668. at91_set_A_periph(AT91_PIN_PB1, 0); /* SPI0_MOSI */
  669. at91_set_A_periph(AT91_PIN_PB2, 0); /* SPI0_SPCK */
  670. platform_device_register(&at91sam9g45_spi0_device);
  671. }
  672. if (enable_spi1) {
  673. at91_set_A_periph(AT91_PIN_PB14, 0); /* SPI1_MISO */
  674. at91_set_A_periph(AT91_PIN_PB15, 0); /* SPI1_MOSI */
  675. at91_set_A_periph(AT91_PIN_PB16, 0); /* SPI1_SPCK */
  676. platform_device_register(&at91sam9g45_spi1_device);
  677. }
  678. }
  679. #else
  680. void __init at91_add_device_spi(struct spi_board_info *devices, int nr_devices) {}
  681. #endif
  682. /* --------------------------------------------------------------------
  683. * AC97
  684. * -------------------------------------------------------------------- */
  685. #if defined(CONFIG_SND_ATMEL_AC97C) || defined(CONFIG_SND_ATMEL_AC97C_MODULE)
  686. static u64 ac97_dmamask = DMA_BIT_MASK(32);
  687. static struct ac97c_platform_data ac97_data;
  688. static struct resource ac97_resources[] = {
  689. [0] = {
  690. .start = AT91SAM9G45_BASE_AC97C,
  691. .end = AT91SAM9G45_BASE_AC97C + SZ_16K - 1,
  692. .flags = IORESOURCE_MEM,
  693. },
  694. [1] = {
  695. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_AC97C,
  696. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_AC97C,
  697. .flags = IORESOURCE_IRQ,
  698. },
  699. };
  700. static struct platform_device at91sam9g45_ac97_device = {
  701. .name = "atmel_ac97c",
  702. .id = 0,
  703. .dev = {
  704. .dma_mask = &ac97_dmamask,
  705. .coherent_dma_mask = DMA_BIT_MASK(32),
  706. .platform_data = &ac97_data,
  707. },
  708. .resource = ac97_resources,
  709. .num_resources = ARRAY_SIZE(ac97_resources),
  710. };
  711. void __init at91_add_device_ac97(struct ac97c_platform_data *data)
  712. {
  713. if (!data)
  714. return;
  715. at91_set_A_periph(AT91_PIN_PD8, 0); /* AC97FS */
  716. at91_set_A_periph(AT91_PIN_PD9, 0); /* AC97CK */
  717. at91_set_A_periph(AT91_PIN_PD7, 0); /* AC97TX */
  718. at91_set_A_periph(AT91_PIN_PD6, 0); /* AC97RX */
  719. /* reset */
  720. if (gpio_is_valid(data->reset_pin))
  721. at91_set_gpio_output(data->reset_pin, 0);
  722. ac97_data = *data;
  723. platform_device_register(&at91sam9g45_ac97_device);
  724. }
  725. #else
  726. void __init at91_add_device_ac97(struct ac97c_platform_data *data) {}
  727. #endif
  728. /* --------------------------------------------------------------------
  729. * Image Sensor Interface
  730. * -------------------------------------------------------------------- */
  731. #if defined(CONFIG_VIDEO_ATMEL_ISI) || defined(CONFIG_VIDEO_ATMEL_ISI_MODULE)
  732. static u64 isi_dmamask = DMA_BIT_MASK(32);
  733. static struct isi_platform_data isi_data;
  734. struct resource isi_resources[] = {
  735. [0] = {
  736. .start = AT91SAM9G45_BASE_ISI,
  737. .end = AT91SAM9G45_BASE_ISI + SZ_16K - 1,
  738. .flags = IORESOURCE_MEM,
  739. },
  740. [1] = {
  741. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_ISI,
  742. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_ISI,
  743. .flags = IORESOURCE_IRQ,
  744. },
  745. };
  746. static struct platform_device at91sam9g45_isi_device = {
  747. .name = "atmel_isi",
  748. .id = 0,
  749. .dev = {
  750. .dma_mask = &isi_dmamask,
  751. .coherent_dma_mask = DMA_BIT_MASK(32),
  752. .platform_data = &isi_data,
  753. },
  754. .resource = isi_resources,
  755. .num_resources = ARRAY_SIZE(isi_resources),
  756. };
  757. static struct clk_lookup isi_mck_lookups[] = {
  758. CLKDEV_CON_DEV_ID("isi_mck", "atmel_isi.0", NULL),
  759. };
  760. void __init at91_add_device_isi(struct isi_platform_data *data,
  761. bool use_pck_as_mck)
  762. {
  763. struct clk *pck;
  764. struct clk *parent;
  765. if (!data)
  766. return;
  767. isi_data = *data;
  768. at91_set_A_periph(AT91_PIN_PB20, 0); /* ISI_D0 */
  769. at91_set_A_periph(AT91_PIN_PB21, 0); /* ISI_D1 */
  770. at91_set_A_periph(AT91_PIN_PB22, 0); /* ISI_D2 */
  771. at91_set_A_periph(AT91_PIN_PB23, 0); /* ISI_D3 */
  772. at91_set_A_periph(AT91_PIN_PB24, 0); /* ISI_D4 */
  773. at91_set_A_periph(AT91_PIN_PB25, 0); /* ISI_D5 */
  774. at91_set_A_periph(AT91_PIN_PB26, 0); /* ISI_D6 */
  775. at91_set_A_periph(AT91_PIN_PB27, 0); /* ISI_D7 */
  776. at91_set_A_periph(AT91_PIN_PB28, 0); /* ISI_PCK */
  777. at91_set_A_periph(AT91_PIN_PB30, 0); /* ISI_HSYNC */
  778. at91_set_A_periph(AT91_PIN_PB29, 0); /* ISI_VSYNC */
  779. at91_set_B_periph(AT91_PIN_PB8, 0); /* ISI_PD8 */
  780. at91_set_B_periph(AT91_PIN_PB9, 0); /* ISI_PD9 */
  781. at91_set_B_periph(AT91_PIN_PB10, 0); /* ISI_PD10 */
  782. at91_set_B_periph(AT91_PIN_PB11, 0); /* ISI_PD11 */
  783. platform_device_register(&at91sam9g45_isi_device);
  784. if (use_pck_as_mck) {
  785. at91_set_B_periph(AT91_PIN_PB31, 0); /* ISI_MCK (PCK1) */
  786. pck = clk_get(NULL, "pck1");
  787. parent = clk_get(NULL, "plla");
  788. BUG_ON(IS_ERR(pck) || IS_ERR(parent));
  789. if (clk_set_parent(pck, parent)) {
  790. pr_err("Failed to set PCK's parent\n");
  791. } else {
  792. /* Register PCK as ISI_MCK */
  793. isi_mck_lookups[0].clk = pck;
  794. clkdev_add_table(isi_mck_lookups,
  795. ARRAY_SIZE(isi_mck_lookups));
  796. }
  797. clk_put(pck);
  798. clk_put(parent);
  799. }
  800. }
  801. #else
  802. void __init at91_add_device_isi(struct isi_platform_data *data,
  803. bool use_pck_as_mck) {}
  804. #endif
  805. /* --------------------------------------------------------------------
  806. * LCD Controller
  807. * -------------------------------------------------------------------- */
  808. #if defined(CONFIG_FB_ATMEL) || defined(CONFIG_FB_ATMEL_MODULE)
  809. static u64 lcdc_dmamask = DMA_BIT_MASK(32);
  810. static struct atmel_lcdfb_info lcdc_data;
  811. static struct resource lcdc_resources[] = {
  812. [0] = {
  813. .start = AT91SAM9G45_LCDC_BASE,
  814. .end = AT91SAM9G45_LCDC_BASE + SZ_4K - 1,
  815. .flags = IORESOURCE_MEM,
  816. },
  817. [1] = {
  818. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_LCDC,
  819. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_LCDC,
  820. .flags = IORESOURCE_IRQ,
  821. },
  822. };
  823. static struct platform_device at91_lcdc_device = {
  824. .id = 0,
  825. .dev = {
  826. .dma_mask = &lcdc_dmamask,
  827. .coherent_dma_mask = DMA_BIT_MASK(32),
  828. .platform_data = &lcdc_data,
  829. },
  830. .resource = lcdc_resources,
  831. .num_resources = ARRAY_SIZE(lcdc_resources),
  832. };
  833. void __init at91_add_device_lcdc(struct atmel_lcdfb_info *data)
  834. {
  835. if (!data)
  836. return;
  837. if (cpu_is_at91sam9g45es())
  838. at91_lcdc_device.name = "at91sam9g45es-lcdfb";
  839. else
  840. at91_lcdc_device.name = "at91sam9g45-lcdfb";
  841. at91_set_A_periph(AT91_PIN_PE0, 0); /* LCDDPWR */
  842. at91_set_A_periph(AT91_PIN_PE2, 0); /* LCDCC */
  843. at91_set_A_periph(AT91_PIN_PE3, 0); /* LCDVSYNC */
  844. at91_set_A_periph(AT91_PIN_PE4, 0); /* LCDHSYNC */
  845. at91_set_A_periph(AT91_PIN_PE5, 0); /* LCDDOTCK */
  846. at91_set_A_periph(AT91_PIN_PE6, 0); /* LCDDEN */
  847. at91_set_A_periph(AT91_PIN_PE7, 0); /* LCDD0 */
  848. at91_set_A_periph(AT91_PIN_PE8, 0); /* LCDD1 */
  849. at91_set_A_periph(AT91_PIN_PE9, 0); /* LCDD2 */
  850. at91_set_A_periph(AT91_PIN_PE10, 0); /* LCDD3 */
  851. at91_set_A_periph(AT91_PIN_PE11, 0); /* LCDD4 */
  852. at91_set_A_periph(AT91_PIN_PE12, 0); /* LCDD5 */
  853. at91_set_A_periph(AT91_PIN_PE13, 0); /* LCDD6 */
  854. at91_set_A_periph(AT91_PIN_PE14, 0); /* LCDD7 */
  855. at91_set_A_periph(AT91_PIN_PE15, 0); /* LCDD8 */
  856. at91_set_A_periph(AT91_PIN_PE16, 0); /* LCDD9 */
  857. at91_set_A_periph(AT91_PIN_PE17, 0); /* LCDD10 */
  858. at91_set_A_periph(AT91_PIN_PE18, 0); /* LCDD11 */
  859. at91_set_A_periph(AT91_PIN_PE19, 0); /* LCDD12 */
  860. at91_set_A_periph(AT91_PIN_PE20, 0); /* LCDD13 */
  861. at91_set_A_periph(AT91_PIN_PE21, 0); /* LCDD14 */
  862. at91_set_A_periph(AT91_PIN_PE22, 0); /* LCDD15 */
  863. at91_set_A_periph(AT91_PIN_PE23, 0); /* LCDD16 */
  864. at91_set_A_periph(AT91_PIN_PE24, 0); /* LCDD17 */
  865. at91_set_A_periph(AT91_PIN_PE25, 0); /* LCDD18 */
  866. at91_set_A_periph(AT91_PIN_PE26, 0); /* LCDD19 */
  867. at91_set_A_periph(AT91_PIN_PE27, 0); /* LCDD20 */
  868. at91_set_A_periph(AT91_PIN_PE28, 0); /* LCDD21 */
  869. at91_set_A_periph(AT91_PIN_PE29, 0); /* LCDD22 */
  870. at91_set_A_periph(AT91_PIN_PE30, 0); /* LCDD23 */
  871. lcdc_data = *data;
  872. platform_device_register(&at91_lcdc_device);
  873. }
  874. #else
  875. void __init at91_add_device_lcdc(struct atmel_lcdfb_info *data) {}
  876. #endif
  877. /* --------------------------------------------------------------------
  878. * Timer/Counter block
  879. * -------------------------------------------------------------------- */
  880. #ifdef CONFIG_ATMEL_TCLIB
  881. static struct resource tcb0_resources[] = {
  882. [0] = {
  883. .start = AT91SAM9G45_BASE_TCB0,
  884. .end = AT91SAM9G45_BASE_TCB0 + SZ_256 - 1,
  885. .flags = IORESOURCE_MEM,
  886. },
  887. [1] = {
  888. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_TCB,
  889. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_TCB,
  890. .flags = IORESOURCE_IRQ,
  891. },
  892. };
  893. static struct platform_device at91sam9g45_tcb0_device = {
  894. .name = "atmel_tcb",
  895. .id = 0,
  896. .resource = tcb0_resources,
  897. .num_resources = ARRAY_SIZE(tcb0_resources),
  898. };
  899. /* TCB1 begins with TC3 */
  900. static struct resource tcb1_resources[] = {
  901. [0] = {
  902. .start = AT91SAM9G45_BASE_TCB1,
  903. .end = AT91SAM9G45_BASE_TCB1 + SZ_256 - 1,
  904. .flags = IORESOURCE_MEM,
  905. },
  906. [1] = {
  907. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_TCB,
  908. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_TCB,
  909. .flags = IORESOURCE_IRQ,
  910. },
  911. };
  912. static struct platform_device at91sam9g45_tcb1_device = {
  913. .name = "atmel_tcb",
  914. .id = 1,
  915. .resource = tcb1_resources,
  916. .num_resources = ARRAY_SIZE(tcb1_resources),
  917. };
  918. static void __init at91_add_device_tc(void)
  919. {
  920. platform_device_register(&at91sam9g45_tcb0_device);
  921. platform_device_register(&at91sam9g45_tcb1_device);
  922. }
  923. #else
  924. static void __init at91_add_device_tc(void) { }
  925. #endif
  926. /* --------------------------------------------------------------------
  927. * RTC
  928. * -------------------------------------------------------------------- */
  929. #if defined(CONFIG_RTC_DRV_AT91RM9200) || defined(CONFIG_RTC_DRV_AT91RM9200_MODULE)
  930. static struct resource rtc_resources[] = {
  931. [0] = {
  932. .start = AT91SAM9G45_BASE_RTC,
  933. .end = AT91SAM9G45_BASE_RTC + SZ_256 - 1,
  934. .flags = IORESOURCE_MEM,
  935. },
  936. [1] = {
  937. .start = NR_IRQS_LEGACY + AT91_ID_SYS,
  938. .end = NR_IRQS_LEGACY + AT91_ID_SYS,
  939. .flags = IORESOURCE_IRQ,
  940. },
  941. };
  942. static struct platform_device at91sam9g45_rtc_device = {
  943. .name = "at91_rtc",
  944. .id = -1,
  945. .resource = rtc_resources,
  946. .num_resources = ARRAY_SIZE(rtc_resources),
  947. };
  948. static void __init at91_add_device_rtc(void)
  949. {
  950. platform_device_register(&at91sam9g45_rtc_device);
  951. }
  952. #else
  953. static void __init at91_add_device_rtc(void) {}
  954. #endif
  955. /* --------------------------------------------------------------------
  956. * Touchscreen
  957. * -------------------------------------------------------------------- */
  958. #if defined(CONFIG_TOUCHSCREEN_ATMEL_TSADCC) || defined(CONFIG_TOUCHSCREEN_ATMEL_TSADCC_MODULE)
  959. static u64 tsadcc_dmamask = DMA_BIT_MASK(32);
  960. static struct at91_tsadcc_data tsadcc_data;
  961. static struct resource tsadcc_resources[] = {
  962. [0] = {
  963. .start = AT91SAM9G45_BASE_TSC,
  964. .end = AT91SAM9G45_BASE_TSC + SZ_16K - 1,
  965. .flags = IORESOURCE_MEM,
  966. },
  967. [1] = {
  968. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_TSC,
  969. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_TSC,
  970. .flags = IORESOURCE_IRQ,
  971. }
  972. };
  973. static struct platform_device at91sam9g45_tsadcc_device = {
  974. .name = "atmel_tsadcc",
  975. .id = -1,
  976. .dev = {
  977. .dma_mask = &tsadcc_dmamask,
  978. .coherent_dma_mask = DMA_BIT_MASK(32),
  979. .platform_data = &tsadcc_data,
  980. },
  981. .resource = tsadcc_resources,
  982. .num_resources = ARRAY_SIZE(tsadcc_resources),
  983. };
  984. void __init at91_add_device_tsadcc(struct at91_tsadcc_data *data)
  985. {
  986. if (!data)
  987. return;
  988. at91_set_gpio_input(AT91_PIN_PD20, 0); /* AD0_XR */
  989. at91_set_gpio_input(AT91_PIN_PD21, 0); /* AD1_XL */
  990. at91_set_gpio_input(AT91_PIN_PD22, 0); /* AD2_YT */
  991. at91_set_gpio_input(AT91_PIN_PD23, 0); /* AD3_TB */
  992. tsadcc_data = *data;
  993. platform_device_register(&at91sam9g45_tsadcc_device);
  994. }
  995. #else
  996. void __init at91_add_device_tsadcc(struct at91_tsadcc_data *data) {}
  997. #endif
  998. /* --------------------------------------------------------------------
  999. * ADC
  1000. * -------------------------------------------------------------------- */
  1001. #if IS_ENABLED(CONFIG_AT91_ADC)
  1002. static struct at91_adc_data adc_data;
  1003. static struct resource adc_resources[] = {
  1004. [0] = {
  1005. .start = AT91SAM9G45_BASE_TSC,
  1006. .end = AT91SAM9G45_BASE_TSC + SZ_16K - 1,
  1007. .flags = IORESOURCE_MEM,
  1008. },
  1009. [1] = {
  1010. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_TSC,
  1011. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_TSC,
  1012. .flags = IORESOURCE_IRQ,
  1013. }
  1014. };
  1015. static struct platform_device at91_adc_device = {
  1016. .name = "at91_adc",
  1017. .id = -1,
  1018. .dev = {
  1019. .platform_data = &adc_data,
  1020. },
  1021. .resource = adc_resources,
  1022. .num_resources = ARRAY_SIZE(adc_resources),
  1023. };
  1024. static struct at91_adc_trigger at91_adc_triggers[] = {
  1025. [0] = {
  1026. .name = "external-rising",
  1027. .value = 1,
  1028. .is_external = true,
  1029. },
  1030. [1] = {
  1031. .name = "external-falling",
  1032. .value = 2,
  1033. .is_external = true,
  1034. },
  1035. [2] = {
  1036. .name = "external-any",
  1037. .value = 3,
  1038. .is_external = true,
  1039. },
  1040. [3] = {
  1041. .name = "continuous",
  1042. .value = 6,
  1043. .is_external = false,
  1044. },
  1045. };
  1046. static struct at91_adc_reg_desc at91_adc_register_g45 = {
  1047. .channel_base = AT91_ADC_CHR(0),
  1048. .drdy_mask = AT91_ADC_DRDY,
  1049. .status_register = AT91_ADC_SR,
  1050. .trigger_register = 0x08,
  1051. };
  1052. void __init at91_add_device_adc(struct at91_adc_data *data)
  1053. {
  1054. if (!data)
  1055. return;
  1056. if (test_bit(0, &data->channels_used))
  1057. at91_set_gpio_input(AT91_PIN_PD20, 0);
  1058. if (test_bit(1, &data->channels_used))
  1059. at91_set_gpio_input(AT91_PIN_PD21, 0);
  1060. if (test_bit(2, &data->channels_used))
  1061. at91_set_gpio_input(AT91_PIN_PD22, 0);
  1062. if (test_bit(3, &data->channels_used))
  1063. at91_set_gpio_input(AT91_PIN_PD23, 0);
  1064. if (test_bit(4, &data->channels_used))
  1065. at91_set_gpio_input(AT91_PIN_PD24, 0);
  1066. if (test_bit(5, &data->channels_used))
  1067. at91_set_gpio_input(AT91_PIN_PD25, 0);
  1068. if (test_bit(6, &data->channels_used))
  1069. at91_set_gpio_input(AT91_PIN_PD26, 0);
  1070. if (test_bit(7, &data->channels_used))
  1071. at91_set_gpio_input(AT91_PIN_PD27, 0);
  1072. if (data->use_external_triggers)
  1073. at91_set_A_periph(AT91_PIN_PD28, 0);
  1074. data->num_channels = 8;
  1075. data->startup_time = 40;
  1076. data->registers = &at91_adc_register_g45;
  1077. data->trigger_number = 4;
  1078. data->trigger_list = at91_adc_triggers;
  1079. adc_data = *data;
  1080. platform_device_register(&at91_adc_device);
  1081. }
  1082. #else
  1083. void __init at91_add_device_adc(struct at91_adc_data *data) {}
  1084. #endif
  1085. /* --------------------------------------------------------------------
  1086. * RTT
  1087. * -------------------------------------------------------------------- */
  1088. static struct resource rtt_resources[] = {
  1089. {
  1090. .start = AT91SAM9G45_BASE_RTT,
  1091. .end = AT91SAM9G45_BASE_RTT + SZ_16 - 1,
  1092. .flags = IORESOURCE_MEM,
  1093. }, {
  1094. .flags = IORESOURCE_MEM,
  1095. }, {
  1096. .flags = IORESOURCE_IRQ,
  1097. }
  1098. };
  1099. static struct platform_device at91sam9g45_rtt_device = {
  1100. .name = "at91_rtt",
  1101. .id = 0,
  1102. .resource = rtt_resources,
  1103. };
  1104. #if IS_ENABLED(CONFIG_RTC_DRV_AT91SAM9)
  1105. static void __init at91_add_device_rtt_rtc(void)
  1106. {
  1107. at91sam9g45_rtt_device.name = "rtc-at91sam9";
  1108. /*
  1109. * The second resource is needed:
  1110. * GPBR will serve as the storage for RTC time offset
  1111. */
  1112. at91sam9g45_rtt_device.num_resources = 3;
  1113. rtt_resources[1].start = AT91SAM9G45_BASE_GPBR +
  1114. 4 * CONFIG_RTC_DRV_AT91SAM9_GPBR;
  1115. rtt_resources[1].end = rtt_resources[1].start + 3;
  1116. rtt_resources[2].start = NR_IRQS_LEGACY + AT91_ID_SYS;
  1117. rtt_resources[2].end = NR_IRQS_LEGACY + AT91_ID_SYS;
  1118. }
  1119. #else
  1120. static void __init at91_add_device_rtt_rtc(void)
  1121. {
  1122. /* Only one resource is needed: RTT not used as RTC */
  1123. at91sam9g45_rtt_device.num_resources = 1;
  1124. }
  1125. #endif
  1126. static void __init at91_add_device_rtt(void)
  1127. {
  1128. at91_add_device_rtt_rtc();
  1129. platform_device_register(&at91sam9g45_rtt_device);
  1130. }
  1131. /* --------------------------------------------------------------------
  1132. * TRNG
  1133. * -------------------------------------------------------------------- */
  1134. #if defined(CONFIG_HW_RANDOM_ATMEL) || defined(CONFIG_HW_RANDOM_ATMEL_MODULE)
  1135. static struct resource trng_resources[] = {
  1136. {
  1137. .start = AT91SAM9G45_BASE_TRNG,
  1138. .end = AT91SAM9G45_BASE_TRNG + SZ_16K - 1,
  1139. .flags = IORESOURCE_MEM,
  1140. },
  1141. };
  1142. static struct platform_device at91sam9g45_trng_device = {
  1143. .name = "atmel-trng",
  1144. .id = -1,
  1145. .resource = trng_resources,
  1146. .num_resources = ARRAY_SIZE(trng_resources),
  1147. };
  1148. static void __init at91_add_device_trng(void)
  1149. {
  1150. platform_device_register(&at91sam9g45_trng_device);
  1151. }
  1152. #else
  1153. static void __init at91_add_device_trng(void) {}
  1154. #endif
  1155. /* --------------------------------------------------------------------
  1156. * Watchdog
  1157. * -------------------------------------------------------------------- */
  1158. #if defined(CONFIG_AT91SAM9X_WATCHDOG) || defined(CONFIG_AT91SAM9X_WATCHDOG_MODULE)
  1159. static struct resource wdt_resources[] = {
  1160. {
  1161. .start = AT91SAM9G45_BASE_WDT,
  1162. .end = AT91SAM9G45_BASE_WDT + SZ_16 - 1,
  1163. .flags = IORESOURCE_MEM,
  1164. }
  1165. };
  1166. static struct platform_device at91sam9g45_wdt_device = {
  1167. .name = "at91_wdt",
  1168. .id = -1,
  1169. .resource = wdt_resources,
  1170. .num_resources = ARRAY_SIZE(wdt_resources),
  1171. };
  1172. static void __init at91_add_device_watchdog(void)
  1173. {
  1174. platform_device_register(&at91sam9g45_wdt_device);
  1175. }
  1176. #else
  1177. static void __init at91_add_device_watchdog(void) {}
  1178. #endif
  1179. /* --------------------------------------------------------------------
  1180. * PWM
  1181. * --------------------------------------------------------------------*/
  1182. #if defined(CONFIG_ATMEL_PWM) || defined(CONFIG_ATMEL_PWM_MODULE)
  1183. static u32 pwm_mask;
  1184. static struct resource pwm_resources[] = {
  1185. [0] = {
  1186. .start = AT91SAM9G45_BASE_PWMC,
  1187. .end = AT91SAM9G45_BASE_PWMC + SZ_16K - 1,
  1188. .flags = IORESOURCE_MEM,
  1189. },
  1190. [1] = {
  1191. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_PWMC,
  1192. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_PWMC,
  1193. .flags = IORESOURCE_IRQ,
  1194. },
  1195. };
  1196. static struct platform_device at91sam9g45_pwm0_device = {
  1197. .name = "atmel_pwm",
  1198. .id = -1,
  1199. .dev = {
  1200. .platform_data = &pwm_mask,
  1201. },
  1202. .resource = pwm_resources,
  1203. .num_resources = ARRAY_SIZE(pwm_resources),
  1204. };
  1205. void __init at91_add_device_pwm(u32 mask)
  1206. {
  1207. if (mask & (1 << AT91_PWM0))
  1208. at91_set_B_periph(AT91_PIN_PD24, 1); /* enable PWM0 */
  1209. if (mask & (1 << AT91_PWM1))
  1210. at91_set_B_periph(AT91_PIN_PD31, 1); /* enable PWM1 */
  1211. if (mask & (1 << AT91_PWM2))
  1212. at91_set_B_periph(AT91_PIN_PD26, 1); /* enable PWM2 */
  1213. if (mask & (1 << AT91_PWM3))
  1214. at91_set_B_periph(AT91_PIN_PD0, 1); /* enable PWM3 */
  1215. pwm_mask = mask;
  1216. platform_device_register(&at91sam9g45_pwm0_device);
  1217. }
  1218. #else
  1219. void __init at91_add_device_pwm(u32 mask) {}
  1220. #endif
  1221. /* --------------------------------------------------------------------
  1222. * SSC -- Synchronous Serial Controller
  1223. * -------------------------------------------------------------------- */
  1224. #if defined(CONFIG_ATMEL_SSC) || defined(CONFIG_ATMEL_SSC_MODULE)
  1225. static u64 ssc0_dmamask = DMA_BIT_MASK(32);
  1226. static struct resource ssc0_resources[] = {
  1227. [0] = {
  1228. .start = AT91SAM9G45_BASE_SSC0,
  1229. .end = AT91SAM9G45_BASE_SSC0 + SZ_16K - 1,
  1230. .flags = IORESOURCE_MEM,
  1231. },
  1232. [1] = {
  1233. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_SSC0,
  1234. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_SSC0,
  1235. .flags = IORESOURCE_IRQ,
  1236. },
  1237. };
  1238. static struct platform_device at91sam9g45_ssc0_device = {
  1239. .name = "at91sam9g45_ssc",
  1240. .id = 0,
  1241. .dev = {
  1242. .dma_mask = &ssc0_dmamask,
  1243. .coherent_dma_mask = DMA_BIT_MASK(32),
  1244. },
  1245. .resource = ssc0_resources,
  1246. .num_resources = ARRAY_SIZE(ssc0_resources),
  1247. };
  1248. static inline void configure_ssc0_pins(unsigned pins)
  1249. {
  1250. if (pins & ATMEL_SSC_TF)
  1251. at91_set_A_periph(AT91_PIN_PD1, 1);
  1252. if (pins & ATMEL_SSC_TK)
  1253. at91_set_A_periph(AT91_PIN_PD0, 1);
  1254. if (pins & ATMEL_SSC_TD)
  1255. at91_set_A_periph(AT91_PIN_PD2, 1);
  1256. if (pins & ATMEL_SSC_RD)
  1257. at91_set_A_periph(AT91_PIN_PD3, 1);
  1258. if (pins & ATMEL_SSC_RK)
  1259. at91_set_A_periph(AT91_PIN_PD4, 1);
  1260. if (pins & ATMEL_SSC_RF)
  1261. at91_set_A_periph(AT91_PIN_PD5, 1);
  1262. }
  1263. static u64 ssc1_dmamask = DMA_BIT_MASK(32);
  1264. static struct resource ssc1_resources[] = {
  1265. [0] = {
  1266. .start = AT91SAM9G45_BASE_SSC1,
  1267. .end = AT91SAM9G45_BASE_SSC1 + SZ_16K - 1,
  1268. .flags = IORESOURCE_MEM,
  1269. },
  1270. [1] = {
  1271. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_SSC1,
  1272. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_SSC1,
  1273. .flags = IORESOURCE_IRQ,
  1274. },
  1275. };
  1276. static struct platform_device at91sam9g45_ssc1_device = {
  1277. .name = "at91sam9g45_ssc",
  1278. .id = 1,
  1279. .dev = {
  1280. .dma_mask = &ssc1_dmamask,
  1281. .coherent_dma_mask = DMA_BIT_MASK(32),
  1282. },
  1283. .resource = ssc1_resources,
  1284. .num_resources = ARRAY_SIZE(ssc1_resources),
  1285. };
  1286. static inline void configure_ssc1_pins(unsigned pins)
  1287. {
  1288. if (pins & ATMEL_SSC_TF)
  1289. at91_set_A_periph(AT91_PIN_PD14, 1);
  1290. if (pins & ATMEL_SSC_TK)
  1291. at91_set_A_periph(AT91_PIN_PD12, 1);
  1292. if (pins & ATMEL_SSC_TD)
  1293. at91_set_A_periph(AT91_PIN_PD10, 1);
  1294. if (pins & ATMEL_SSC_RD)
  1295. at91_set_A_periph(AT91_PIN_PD11, 1);
  1296. if (pins & ATMEL_SSC_RK)
  1297. at91_set_A_periph(AT91_PIN_PD13, 1);
  1298. if (pins & ATMEL_SSC_RF)
  1299. at91_set_A_periph(AT91_PIN_PD15, 1);
  1300. }
  1301. /*
  1302. * SSC controllers are accessed through library code, instead of any
  1303. * kind of all-singing/all-dancing driver. For example one could be
  1304. * used by a particular I2S audio codec's driver, while another one
  1305. * on the same system might be used by a custom data capture driver.
  1306. */
  1307. void __init at91_add_device_ssc(unsigned id, unsigned pins)
  1308. {
  1309. struct platform_device *pdev;
  1310. /*
  1311. * NOTE: caller is responsible for passing information matching
  1312. * "pins" to whatever will be using each particular controller.
  1313. */
  1314. switch (id) {
  1315. case AT91SAM9G45_ID_SSC0:
  1316. pdev = &at91sam9g45_ssc0_device;
  1317. configure_ssc0_pins(pins);
  1318. break;
  1319. case AT91SAM9G45_ID_SSC1:
  1320. pdev = &at91sam9g45_ssc1_device;
  1321. configure_ssc1_pins(pins);
  1322. break;
  1323. default:
  1324. return;
  1325. }
  1326. platform_device_register(pdev);
  1327. }
  1328. #else
  1329. void __init at91_add_device_ssc(unsigned id, unsigned pins) {}
  1330. #endif
  1331. /* --------------------------------------------------------------------
  1332. * UART
  1333. * -------------------------------------------------------------------- */
  1334. #if defined(CONFIG_SERIAL_ATMEL)
  1335. static struct resource dbgu_resources[] = {
  1336. [0] = {
  1337. .start = AT91SAM9G45_BASE_DBGU,
  1338. .end = AT91SAM9G45_BASE_DBGU + SZ_512 - 1,
  1339. .flags = IORESOURCE_MEM,
  1340. },
  1341. [1] = {
  1342. .start = NR_IRQS_LEGACY + AT91_ID_SYS,
  1343. .end = NR_IRQS_LEGACY + AT91_ID_SYS,
  1344. .flags = IORESOURCE_IRQ,
  1345. },
  1346. };
  1347. static struct atmel_uart_data dbgu_data = {
  1348. .use_dma_tx = 0,
  1349. .use_dma_rx = 0,
  1350. };
  1351. static u64 dbgu_dmamask = DMA_BIT_MASK(32);
  1352. static struct platform_device at91sam9g45_dbgu_device = {
  1353. .name = "atmel_usart",
  1354. .id = 0,
  1355. .dev = {
  1356. .dma_mask = &dbgu_dmamask,
  1357. .coherent_dma_mask = DMA_BIT_MASK(32),
  1358. .platform_data = &dbgu_data,
  1359. },
  1360. .resource = dbgu_resources,
  1361. .num_resources = ARRAY_SIZE(dbgu_resources),
  1362. };
  1363. static inline void configure_dbgu_pins(void)
  1364. {
  1365. at91_set_A_periph(AT91_PIN_PB12, 0); /* DRXD */
  1366. at91_set_A_periph(AT91_PIN_PB13, 1); /* DTXD */
  1367. }
  1368. static struct resource uart0_resources[] = {
  1369. [0] = {
  1370. .start = AT91SAM9G45_BASE_US0,
  1371. .end = AT91SAM9G45_BASE_US0 + SZ_16K - 1,
  1372. .flags = IORESOURCE_MEM,
  1373. },
  1374. [1] = {
  1375. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_US0,
  1376. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_US0,
  1377. .flags = IORESOURCE_IRQ,
  1378. },
  1379. };
  1380. static struct atmel_uart_data uart0_data = {
  1381. .use_dma_tx = 1,
  1382. .use_dma_rx = 1,
  1383. };
  1384. static u64 uart0_dmamask = DMA_BIT_MASK(32);
  1385. static struct platform_device at91sam9g45_uart0_device = {
  1386. .name = "atmel_usart",
  1387. .id = 1,
  1388. .dev = {
  1389. .dma_mask = &uart0_dmamask,
  1390. .coherent_dma_mask = DMA_BIT_MASK(32),
  1391. .platform_data = &uart0_data,
  1392. },
  1393. .resource = uart0_resources,
  1394. .num_resources = ARRAY_SIZE(uart0_resources),
  1395. };
  1396. static inline void configure_usart0_pins(unsigned pins)
  1397. {
  1398. at91_set_A_periph(AT91_PIN_PB19, 1); /* TXD0 */
  1399. at91_set_A_periph(AT91_PIN_PB18, 0); /* RXD0 */
  1400. if (pins & ATMEL_UART_RTS)
  1401. at91_set_B_periph(AT91_PIN_PB17, 0); /* RTS0 */
  1402. if (pins & ATMEL_UART_CTS)
  1403. at91_set_B_periph(AT91_PIN_PB15, 0); /* CTS0 */
  1404. }
  1405. static struct resource uart1_resources[] = {
  1406. [0] = {
  1407. .start = AT91SAM9G45_BASE_US1,
  1408. .end = AT91SAM9G45_BASE_US1 + SZ_16K - 1,
  1409. .flags = IORESOURCE_MEM,
  1410. },
  1411. [1] = {
  1412. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_US1,
  1413. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_US1,
  1414. .flags = IORESOURCE_IRQ,
  1415. },
  1416. };
  1417. static struct atmel_uart_data uart1_data = {
  1418. .use_dma_tx = 1,
  1419. .use_dma_rx = 1,
  1420. };
  1421. static u64 uart1_dmamask = DMA_BIT_MASK(32);
  1422. static struct platform_device at91sam9g45_uart1_device = {
  1423. .name = "atmel_usart",
  1424. .id = 2,
  1425. .dev = {
  1426. .dma_mask = &uart1_dmamask,
  1427. .coherent_dma_mask = DMA_BIT_MASK(32),
  1428. .platform_data = &uart1_data,
  1429. },
  1430. .resource = uart1_resources,
  1431. .num_resources = ARRAY_SIZE(uart1_resources),
  1432. };
  1433. static inline void configure_usart1_pins(unsigned pins)
  1434. {
  1435. at91_set_A_periph(AT91_PIN_PB4, 1); /* TXD1 */
  1436. at91_set_A_periph(AT91_PIN_PB5, 0); /* RXD1 */
  1437. if (pins & ATMEL_UART_RTS)
  1438. at91_set_A_periph(AT91_PIN_PD16, 0); /* RTS1 */
  1439. if (pins & ATMEL_UART_CTS)
  1440. at91_set_A_periph(AT91_PIN_PD17, 0); /* CTS1 */
  1441. }
  1442. static struct resource uart2_resources[] = {
  1443. [0] = {
  1444. .start = AT91SAM9G45_BASE_US2,
  1445. .end = AT91SAM9G45_BASE_US2 + SZ_16K - 1,
  1446. .flags = IORESOURCE_MEM,
  1447. },
  1448. [1] = {
  1449. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_US2,
  1450. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_US2,
  1451. .flags = IORESOURCE_IRQ,
  1452. },
  1453. };
  1454. static struct atmel_uart_data uart2_data = {
  1455. .use_dma_tx = 1,
  1456. .use_dma_rx = 1,
  1457. };
  1458. static u64 uart2_dmamask = DMA_BIT_MASK(32);
  1459. static struct platform_device at91sam9g45_uart2_device = {
  1460. .name = "atmel_usart",
  1461. .id = 3,
  1462. .dev = {
  1463. .dma_mask = &uart2_dmamask,
  1464. .coherent_dma_mask = DMA_BIT_MASK(32),
  1465. .platform_data = &uart2_data,
  1466. },
  1467. .resource = uart2_resources,
  1468. .num_resources = ARRAY_SIZE(uart2_resources),
  1469. };
  1470. static inline void configure_usart2_pins(unsigned pins)
  1471. {
  1472. at91_set_A_periph(AT91_PIN_PB6, 1); /* TXD2 */
  1473. at91_set_A_periph(AT91_PIN_PB7, 0); /* RXD2 */
  1474. if (pins & ATMEL_UART_RTS)
  1475. at91_set_B_periph(AT91_PIN_PC9, 0); /* RTS2 */
  1476. if (pins & ATMEL_UART_CTS)
  1477. at91_set_B_periph(AT91_PIN_PC11, 0); /* CTS2 */
  1478. }
  1479. static struct resource uart3_resources[] = {
  1480. [0] = {
  1481. .start = AT91SAM9G45_BASE_US3,
  1482. .end = AT91SAM9G45_BASE_US3 + SZ_16K - 1,
  1483. .flags = IORESOURCE_MEM,
  1484. },
  1485. [1] = {
  1486. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_US3,
  1487. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_US3,
  1488. .flags = IORESOURCE_IRQ,
  1489. },
  1490. };
  1491. static struct atmel_uart_data uart3_data = {
  1492. .use_dma_tx = 1,
  1493. .use_dma_rx = 1,
  1494. };
  1495. static u64 uart3_dmamask = DMA_BIT_MASK(32);
  1496. static struct platform_device at91sam9g45_uart3_device = {
  1497. .name = "atmel_usart",
  1498. .id = 4,
  1499. .dev = {
  1500. .dma_mask = &uart3_dmamask,
  1501. .coherent_dma_mask = DMA_BIT_MASK(32),
  1502. .platform_data = &uart3_data,
  1503. },
  1504. .resource = uart3_resources,
  1505. .num_resources = ARRAY_SIZE(uart3_resources),
  1506. };
  1507. static inline void configure_usart3_pins(unsigned pins)
  1508. {
  1509. at91_set_A_periph(AT91_PIN_PB8, 1); /* TXD3 */
  1510. at91_set_A_periph(AT91_PIN_PB9, 0); /* RXD3 */
  1511. if (pins & ATMEL_UART_RTS)
  1512. at91_set_B_periph(AT91_PIN_PA23, 0); /* RTS3 */
  1513. if (pins & ATMEL_UART_CTS)
  1514. at91_set_B_periph(AT91_PIN_PA24, 0); /* CTS3 */
  1515. }
  1516. static struct platform_device *__initdata at91_uarts[ATMEL_MAX_UART]; /* the UARTs to use */
  1517. void __init at91_register_uart(unsigned id, unsigned portnr, unsigned pins)
  1518. {
  1519. struct platform_device *pdev;
  1520. struct atmel_uart_data *pdata;
  1521. switch (id) {
  1522. case 0: /* DBGU */
  1523. pdev = &at91sam9g45_dbgu_device;
  1524. configure_dbgu_pins();
  1525. break;
  1526. case AT91SAM9G45_ID_US0:
  1527. pdev = &at91sam9g45_uart0_device;
  1528. configure_usart0_pins(pins);
  1529. break;
  1530. case AT91SAM9G45_ID_US1:
  1531. pdev = &at91sam9g45_uart1_device;
  1532. configure_usart1_pins(pins);
  1533. break;
  1534. case AT91SAM9G45_ID_US2:
  1535. pdev = &at91sam9g45_uart2_device;
  1536. configure_usart2_pins(pins);
  1537. break;
  1538. case AT91SAM9G45_ID_US3:
  1539. pdev = &at91sam9g45_uart3_device;
  1540. configure_usart3_pins(pins);
  1541. break;
  1542. default:
  1543. return;
  1544. }
  1545. pdata = pdev->dev.platform_data;
  1546. pdata->num = portnr; /* update to mapped ID */
  1547. if (portnr < ATMEL_MAX_UART)
  1548. at91_uarts[portnr] = pdev;
  1549. }
  1550. void __init at91_add_device_serial(void)
  1551. {
  1552. int i;
  1553. for (i = 0; i < ATMEL_MAX_UART; i++) {
  1554. if (at91_uarts[i])
  1555. platform_device_register(at91_uarts[i]);
  1556. }
  1557. }
  1558. #else
  1559. void __init at91_register_uart(unsigned id, unsigned portnr, unsigned pins) {}
  1560. void __init at91_add_device_serial(void) {}
  1561. #endif
  1562. /* --------------------------------------------------------------------
  1563. * SHA1/SHA256
  1564. * -------------------------------------------------------------------- */
  1565. #if defined(CONFIG_CRYPTO_DEV_ATMEL_SHA) || defined(CONFIG_CRYPTO_DEV_ATMEL_SHA_MODULE)
  1566. static struct resource sha_resources[] = {
  1567. {
  1568. .start = AT91SAM9G45_BASE_SHA,
  1569. .end = AT91SAM9G45_BASE_SHA + SZ_16K - 1,
  1570. .flags = IORESOURCE_MEM,
  1571. },
  1572. [1] = {
  1573. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_AESTDESSHA,
  1574. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_AESTDESSHA,
  1575. .flags = IORESOURCE_IRQ,
  1576. },
  1577. };
  1578. static struct platform_device at91sam9g45_sha_device = {
  1579. .name = "atmel_sha",
  1580. .id = -1,
  1581. .resource = sha_resources,
  1582. .num_resources = ARRAY_SIZE(sha_resources),
  1583. };
  1584. static void __init at91_add_device_sha(void)
  1585. {
  1586. platform_device_register(&at91sam9g45_sha_device);
  1587. }
  1588. #else
  1589. static void __init at91_add_device_sha(void) {}
  1590. #endif
  1591. /* --------------------------------------------------------------------
  1592. * DES/TDES
  1593. * -------------------------------------------------------------------- */
  1594. #if defined(CONFIG_CRYPTO_DEV_ATMEL_TDES) || defined(CONFIG_CRYPTO_DEV_ATMEL_TDES_MODULE)
  1595. static struct resource tdes_resources[] = {
  1596. [0] = {
  1597. .start = AT91SAM9G45_BASE_TDES,
  1598. .end = AT91SAM9G45_BASE_TDES + SZ_16K - 1,
  1599. .flags = IORESOURCE_MEM,
  1600. },
  1601. [1] = {
  1602. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_AESTDESSHA,
  1603. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_AESTDESSHA,
  1604. .flags = IORESOURCE_IRQ,
  1605. },
  1606. };
  1607. static struct platform_device at91sam9g45_tdes_device = {
  1608. .name = "atmel_tdes",
  1609. .id = -1,
  1610. .resource = tdes_resources,
  1611. .num_resources = ARRAY_SIZE(tdes_resources),
  1612. };
  1613. static void __init at91_add_device_tdes(void)
  1614. {
  1615. platform_device_register(&at91sam9g45_tdes_device);
  1616. }
  1617. #else
  1618. static void __init at91_add_device_tdes(void) {}
  1619. #endif
  1620. /* --------------------------------------------------------------------
  1621. * AES
  1622. * -------------------------------------------------------------------- */
  1623. #if defined(CONFIG_CRYPTO_DEV_ATMEL_AES) || defined(CONFIG_CRYPTO_DEV_ATMEL_AES_MODULE)
  1624. static struct aes_platform_data aes_data;
  1625. static u64 aes_dmamask = DMA_BIT_MASK(32);
  1626. static struct resource aes_resources[] = {
  1627. [0] = {
  1628. .start = AT91SAM9G45_BASE_AES,
  1629. .end = AT91SAM9G45_BASE_AES + SZ_16K - 1,
  1630. .flags = IORESOURCE_MEM,
  1631. },
  1632. [1] = {
  1633. .start = NR_IRQS_LEGACY + AT91SAM9G45_ID_AESTDESSHA,
  1634. .end = NR_IRQS_LEGACY + AT91SAM9G45_ID_AESTDESSHA,
  1635. .flags = IORESOURCE_IRQ,
  1636. },
  1637. };
  1638. static struct platform_device at91sam9g45_aes_device = {
  1639. .name = "atmel_aes",
  1640. .id = -1,
  1641. .dev = {
  1642. .dma_mask = &aes_dmamask,
  1643. .coherent_dma_mask = DMA_BIT_MASK(32),
  1644. .platform_data = &aes_data,
  1645. },
  1646. .resource = aes_resources,
  1647. .num_resources = ARRAY_SIZE(aes_resources),
  1648. };
  1649. static void __init at91_add_device_aes(void)
  1650. {
  1651. struct at_dma_slave *atslave;
  1652. struct aes_dma_data *alt_atslave;
  1653. alt_atslave = kzalloc(sizeof(struct aes_dma_data), GFP_KERNEL);
  1654. /* DMA TX slave channel configuration */
  1655. atslave = &alt_atslave->txdata;
  1656. atslave->dma_dev = &at_hdmac_device.dev;
  1657. atslave->cfg = ATC_FIFOCFG_ENOUGHSPACE | ATC_SRC_H2SEL_HW |
  1658. ATC_SRC_PER(AT_DMA_ID_AES_RX);
  1659. /* DMA RX slave channel configuration */
  1660. atslave = &alt_atslave->rxdata;
  1661. atslave->dma_dev = &at_hdmac_device.dev;
  1662. atslave->cfg = ATC_FIFOCFG_ENOUGHSPACE | ATC_DST_H2SEL_HW |
  1663. ATC_DST_PER(AT_DMA_ID_AES_TX);
  1664. aes_data.dma_slave = alt_atslave;
  1665. platform_device_register(&at91sam9g45_aes_device);
  1666. }
  1667. #else
  1668. static void __init at91_add_device_aes(void) {}
  1669. #endif
  1670. /* -------------------------------------------------------------------- */
  1671. /*
  1672. * These devices are always present and don't need any board-specific
  1673. * setup.
  1674. */
  1675. static int __init at91_add_standard_devices(void)
  1676. {
  1677. if (of_have_populated_dt())
  1678. return 0;
  1679. at91_add_device_hdmac();
  1680. at91_add_device_rtc();
  1681. at91_add_device_rtt();
  1682. at91_add_device_trng();
  1683. at91_add_device_watchdog();
  1684. at91_add_device_tc();
  1685. at91_add_device_sha();
  1686. at91_add_device_tdes();
  1687. at91_add_device_aes();
  1688. return 0;
  1689. }
  1690. arch_initcall(at91_add_standard_devices);