io_apic.c 104 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336
  1. /*
  2. * Intel IO-APIC support for multi-Pentium hosts.
  3. *
  4. * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
  5. *
  6. * Many thanks to Stig Venaas for trying out countless experimental
  7. * patches and reporting/debugging problems patiently!
  8. *
  9. * (c) 1999, Multiple IO-APIC support, developed by
  10. * Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
  11. * Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
  12. * further tested and cleaned up by Zach Brown <zab@redhat.com>
  13. * and Ingo Molnar <mingo@redhat.com>
  14. *
  15. * Fixes
  16. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  17. * thanks to Eric Gilmore
  18. * and Rolf G. Tews
  19. * for testing these extensively
  20. * Paul Diefenbaugh : Added full ACPI support
  21. */
  22. #include <linux/mm.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/init.h>
  25. #include <linux/delay.h>
  26. #include <linux/sched.h>
  27. #include <linux/pci.h>
  28. #include <linux/mc146818rtc.h>
  29. #include <linux/compiler.h>
  30. #include <linux/acpi.h>
  31. #include <linux/module.h>
  32. #include <linux/sysdev.h>
  33. #include <linux/msi.h>
  34. #include <linux/htirq.h>
  35. #include <linux/freezer.h>
  36. #include <linux/kthread.h>
  37. #include <linux/jiffies.h> /* time_after() */
  38. #include <linux/slab.h>
  39. #ifdef CONFIG_ACPI
  40. #include <acpi/acpi_bus.h>
  41. #endif
  42. #include <linux/bootmem.h>
  43. #include <linux/dmar.h>
  44. #include <linux/hpet.h>
  45. #include <asm/idle.h>
  46. #include <asm/io.h>
  47. #include <asm/smp.h>
  48. #include <asm/cpu.h>
  49. #include <asm/desc.h>
  50. #include <asm/proto.h>
  51. #include <asm/acpi.h>
  52. #include <asm/dma.h>
  53. #include <asm/timer.h>
  54. #include <asm/i8259.h>
  55. #include <asm/nmi.h>
  56. #include <asm/msidef.h>
  57. #include <asm/hypertransport.h>
  58. #include <asm/setup.h>
  59. #include <asm/irq_remapping.h>
  60. #include <asm/hpet.h>
  61. #include <asm/hw_irq.h>
  62. #include <asm/apic.h>
  63. #define __apicdebuginit(type) static type __init
  64. #define for_each_irq_pin(entry, head) \
  65. for (entry = head; entry; entry = entry->next)
  66. /*
  67. * Is the SiS APIC rmw bug present ?
  68. * -1 = don't know, 0 = no, 1 = yes
  69. */
  70. int sis_apic_bug = -1;
  71. static DEFINE_RAW_SPINLOCK(ioapic_lock);
  72. static DEFINE_RAW_SPINLOCK(vector_lock);
  73. /*
  74. * # of IRQ routing registers
  75. */
  76. int nr_ioapic_registers[MAX_IO_APICS];
  77. /* I/O APIC entries */
  78. struct mpc_ioapic mp_ioapics[MAX_IO_APICS];
  79. int nr_ioapics;
  80. /* IO APIC gsi routing info */
  81. struct mp_ioapic_gsi mp_gsi_routing[MAX_IO_APICS];
  82. /* MP IRQ source entries */
  83. struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
  84. /* # of MP IRQ source entries */
  85. int mp_irq_entries;
  86. /* GSI interrupts */
  87. static int nr_irqs_gsi = NR_IRQS_LEGACY;
  88. #if defined (CONFIG_MCA) || defined (CONFIG_EISA)
  89. int mp_bus_id_to_type[MAX_MP_BUSSES];
  90. #endif
  91. DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
  92. int skip_ioapic_setup;
  93. void arch_disable_smp_support(void)
  94. {
  95. #ifdef CONFIG_PCI
  96. noioapicquirk = 1;
  97. noioapicreroute = -1;
  98. #endif
  99. skip_ioapic_setup = 1;
  100. }
  101. static int __init parse_noapic(char *str)
  102. {
  103. /* disable IO-APIC */
  104. arch_disable_smp_support();
  105. return 0;
  106. }
  107. early_param("noapic", parse_noapic);
  108. struct irq_pin_list {
  109. int apic, pin;
  110. struct irq_pin_list *next;
  111. };
  112. static struct irq_pin_list *get_one_free_irq_2_pin(int node)
  113. {
  114. struct irq_pin_list *pin;
  115. pin = kzalloc_node(sizeof(*pin), GFP_ATOMIC, node);
  116. return pin;
  117. }
  118. /* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
  119. #ifdef CONFIG_SPARSE_IRQ
  120. static struct irq_cfg irq_cfgx[NR_IRQS_LEGACY];
  121. #else
  122. static struct irq_cfg irq_cfgx[NR_IRQS];
  123. #endif
  124. int __init arch_early_irq_init(void)
  125. {
  126. struct irq_cfg *cfg;
  127. struct irq_desc *desc;
  128. int count;
  129. int node;
  130. int i;
  131. if (!legacy_pic->nr_legacy_irqs) {
  132. nr_irqs_gsi = 0;
  133. io_apic_irqs = ~0UL;
  134. }
  135. cfg = irq_cfgx;
  136. count = ARRAY_SIZE(irq_cfgx);
  137. node= cpu_to_node(boot_cpu_id);
  138. for (i = 0; i < count; i++) {
  139. desc = irq_to_desc(i);
  140. desc->chip_data = &cfg[i];
  141. zalloc_cpumask_var_node(&cfg[i].domain, GFP_NOWAIT, node);
  142. zalloc_cpumask_var_node(&cfg[i].old_domain, GFP_NOWAIT, node);
  143. /*
  144. * For legacy IRQ's, start with assigning irq0 to irq15 to
  145. * IRQ0_VECTOR to IRQ15_VECTOR on cpu 0.
  146. */
  147. if (i < legacy_pic->nr_legacy_irqs) {
  148. cfg[i].vector = IRQ0_VECTOR + i;
  149. cpumask_set_cpu(0, cfg[i].domain);
  150. }
  151. }
  152. return 0;
  153. }
  154. #ifdef CONFIG_SPARSE_IRQ
  155. struct irq_cfg *irq_cfg(unsigned int irq)
  156. {
  157. struct irq_cfg *cfg = NULL;
  158. struct irq_desc *desc;
  159. desc = irq_to_desc(irq);
  160. if (desc)
  161. cfg = desc->chip_data;
  162. return cfg;
  163. }
  164. static struct irq_cfg *get_one_free_irq_cfg(int node)
  165. {
  166. struct irq_cfg *cfg;
  167. cfg = kzalloc_node(sizeof(*cfg), GFP_ATOMIC, node);
  168. if (cfg) {
  169. if (!zalloc_cpumask_var_node(&cfg->domain, GFP_ATOMIC, node)) {
  170. kfree(cfg);
  171. cfg = NULL;
  172. } else if (!zalloc_cpumask_var_node(&cfg->old_domain,
  173. GFP_ATOMIC, node)) {
  174. free_cpumask_var(cfg->domain);
  175. kfree(cfg);
  176. cfg = NULL;
  177. }
  178. }
  179. return cfg;
  180. }
  181. int arch_init_chip_data(struct irq_desc *desc, int node)
  182. {
  183. struct irq_cfg *cfg;
  184. cfg = desc->chip_data;
  185. if (!cfg) {
  186. desc->chip_data = get_one_free_irq_cfg(node);
  187. if (!desc->chip_data) {
  188. printk(KERN_ERR "can not alloc irq_cfg\n");
  189. BUG_ON(1);
  190. }
  191. }
  192. return 0;
  193. }
  194. /* for move_irq_desc */
  195. static void
  196. init_copy_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg, int node)
  197. {
  198. struct irq_pin_list *old_entry, *head, *tail, *entry;
  199. cfg->irq_2_pin = NULL;
  200. old_entry = old_cfg->irq_2_pin;
  201. if (!old_entry)
  202. return;
  203. entry = get_one_free_irq_2_pin(node);
  204. if (!entry)
  205. return;
  206. entry->apic = old_entry->apic;
  207. entry->pin = old_entry->pin;
  208. head = entry;
  209. tail = entry;
  210. old_entry = old_entry->next;
  211. while (old_entry) {
  212. entry = get_one_free_irq_2_pin(node);
  213. if (!entry) {
  214. entry = head;
  215. while (entry) {
  216. head = entry->next;
  217. kfree(entry);
  218. entry = head;
  219. }
  220. /* still use the old one */
  221. return;
  222. }
  223. entry->apic = old_entry->apic;
  224. entry->pin = old_entry->pin;
  225. tail->next = entry;
  226. tail = entry;
  227. old_entry = old_entry->next;
  228. }
  229. tail->next = NULL;
  230. cfg->irq_2_pin = head;
  231. }
  232. static void free_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg)
  233. {
  234. struct irq_pin_list *entry, *next;
  235. if (old_cfg->irq_2_pin == cfg->irq_2_pin)
  236. return;
  237. entry = old_cfg->irq_2_pin;
  238. while (entry) {
  239. next = entry->next;
  240. kfree(entry);
  241. entry = next;
  242. }
  243. old_cfg->irq_2_pin = NULL;
  244. }
  245. void arch_init_copy_chip_data(struct irq_desc *old_desc,
  246. struct irq_desc *desc, int node)
  247. {
  248. struct irq_cfg *cfg;
  249. struct irq_cfg *old_cfg;
  250. cfg = get_one_free_irq_cfg(node);
  251. if (!cfg)
  252. return;
  253. desc->chip_data = cfg;
  254. old_cfg = old_desc->chip_data;
  255. memcpy(cfg, old_cfg, sizeof(struct irq_cfg));
  256. init_copy_irq_2_pin(old_cfg, cfg, node);
  257. }
  258. static void free_irq_cfg(struct irq_cfg *old_cfg)
  259. {
  260. kfree(old_cfg);
  261. }
  262. void arch_free_chip_data(struct irq_desc *old_desc, struct irq_desc *desc)
  263. {
  264. struct irq_cfg *old_cfg, *cfg;
  265. old_cfg = old_desc->chip_data;
  266. cfg = desc->chip_data;
  267. if (old_cfg == cfg)
  268. return;
  269. if (old_cfg) {
  270. free_irq_2_pin(old_cfg, cfg);
  271. free_irq_cfg(old_cfg);
  272. old_desc->chip_data = NULL;
  273. }
  274. }
  275. /* end for move_irq_desc */
  276. #else
  277. struct irq_cfg *irq_cfg(unsigned int irq)
  278. {
  279. return irq < nr_irqs ? irq_cfgx + irq : NULL;
  280. }
  281. #endif
  282. struct io_apic {
  283. unsigned int index;
  284. unsigned int unused[3];
  285. unsigned int data;
  286. unsigned int unused2[11];
  287. unsigned int eoi;
  288. };
  289. static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
  290. {
  291. return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
  292. + (mp_ioapics[idx].apicaddr & ~PAGE_MASK);
  293. }
  294. static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
  295. {
  296. struct io_apic __iomem *io_apic = io_apic_base(apic);
  297. writel(vector, &io_apic->eoi);
  298. }
  299. static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
  300. {
  301. struct io_apic __iomem *io_apic = io_apic_base(apic);
  302. writel(reg, &io_apic->index);
  303. return readl(&io_apic->data);
  304. }
  305. static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
  306. {
  307. struct io_apic __iomem *io_apic = io_apic_base(apic);
  308. writel(reg, &io_apic->index);
  309. writel(value, &io_apic->data);
  310. }
  311. /*
  312. * Re-write a value: to be used for read-modify-write
  313. * cycles where the read already set up the index register.
  314. *
  315. * Older SiS APIC requires we rewrite the index register
  316. */
  317. static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
  318. {
  319. struct io_apic __iomem *io_apic = io_apic_base(apic);
  320. if (sis_apic_bug)
  321. writel(reg, &io_apic->index);
  322. writel(value, &io_apic->data);
  323. }
  324. static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
  325. {
  326. struct irq_pin_list *entry;
  327. unsigned long flags;
  328. raw_spin_lock_irqsave(&ioapic_lock, flags);
  329. for_each_irq_pin(entry, cfg->irq_2_pin) {
  330. unsigned int reg;
  331. int pin;
  332. pin = entry->pin;
  333. reg = io_apic_read(entry->apic, 0x10 + pin*2);
  334. /* Is the remote IRR bit set? */
  335. if (reg & IO_APIC_REDIR_REMOTE_IRR) {
  336. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  337. return true;
  338. }
  339. }
  340. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  341. return false;
  342. }
  343. union entry_union {
  344. struct { u32 w1, w2; };
  345. struct IO_APIC_route_entry entry;
  346. };
  347. static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
  348. {
  349. union entry_union eu;
  350. unsigned long flags;
  351. raw_spin_lock_irqsave(&ioapic_lock, flags);
  352. eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
  353. eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
  354. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  355. return eu.entry;
  356. }
  357. /*
  358. * When we write a new IO APIC routing entry, we need to write the high
  359. * word first! If the mask bit in the low word is clear, we will enable
  360. * the interrupt, and we need to make sure the entry is fully populated
  361. * before that happens.
  362. */
  363. static void
  364. __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  365. {
  366. union entry_union eu = {{0, 0}};
  367. eu.entry = e;
  368. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  369. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  370. }
  371. void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  372. {
  373. unsigned long flags;
  374. raw_spin_lock_irqsave(&ioapic_lock, flags);
  375. __ioapic_write_entry(apic, pin, e);
  376. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  377. }
  378. /*
  379. * When we mask an IO APIC routing entry, we need to write the low
  380. * word first, in order to set the mask bit before we change the
  381. * high bits!
  382. */
  383. static void ioapic_mask_entry(int apic, int pin)
  384. {
  385. unsigned long flags;
  386. union entry_union eu = { .entry.mask = 1 };
  387. raw_spin_lock_irqsave(&ioapic_lock, flags);
  388. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  389. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  390. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  391. }
  392. /*
  393. * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
  394. * shared ISA-space IRQs, so we have to support them. We are super
  395. * fast in the common case, and fast for shared ISA-space IRQs.
  396. */
  397. static int
  398. add_pin_to_irq_node_nopanic(struct irq_cfg *cfg, int node, int apic, int pin)
  399. {
  400. struct irq_pin_list **last, *entry;
  401. /* don't allow duplicates */
  402. last = &cfg->irq_2_pin;
  403. for_each_irq_pin(entry, cfg->irq_2_pin) {
  404. if (entry->apic == apic && entry->pin == pin)
  405. return 0;
  406. last = &entry->next;
  407. }
  408. entry = get_one_free_irq_2_pin(node);
  409. if (!entry) {
  410. printk(KERN_ERR "can not alloc irq_pin_list (%d,%d,%d)\n",
  411. node, apic, pin);
  412. return -ENOMEM;
  413. }
  414. entry->apic = apic;
  415. entry->pin = pin;
  416. *last = entry;
  417. return 0;
  418. }
  419. static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
  420. {
  421. if (add_pin_to_irq_node_nopanic(cfg, node, apic, pin))
  422. panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
  423. }
  424. /*
  425. * Reroute an IRQ to a different pin.
  426. */
  427. static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
  428. int oldapic, int oldpin,
  429. int newapic, int newpin)
  430. {
  431. struct irq_pin_list *entry;
  432. for_each_irq_pin(entry, cfg->irq_2_pin) {
  433. if (entry->apic == oldapic && entry->pin == oldpin) {
  434. entry->apic = newapic;
  435. entry->pin = newpin;
  436. /* every one is different, right? */
  437. return;
  438. }
  439. }
  440. /* old apic/pin didn't exist, so just add new ones */
  441. add_pin_to_irq_node(cfg, node, newapic, newpin);
  442. }
  443. static void __io_apic_modify_irq(struct irq_pin_list *entry,
  444. int mask_and, int mask_or,
  445. void (*final)(struct irq_pin_list *entry))
  446. {
  447. unsigned int reg, pin;
  448. pin = entry->pin;
  449. reg = io_apic_read(entry->apic, 0x10 + pin * 2);
  450. reg &= mask_and;
  451. reg |= mask_or;
  452. io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
  453. if (final)
  454. final(entry);
  455. }
  456. static void io_apic_modify_irq(struct irq_cfg *cfg,
  457. int mask_and, int mask_or,
  458. void (*final)(struct irq_pin_list *entry))
  459. {
  460. struct irq_pin_list *entry;
  461. for_each_irq_pin(entry, cfg->irq_2_pin)
  462. __io_apic_modify_irq(entry, mask_and, mask_or, final);
  463. }
  464. static void __mask_and_edge_IO_APIC_irq(struct irq_pin_list *entry)
  465. {
  466. __io_apic_modify_irq(entry, ~IO_APIC_REDIR_LEVEL_TRIGGER,
  467. IO_APIC_REDIR_MASKED, NULL);
  468. }
  469. static void __unmask_and_level_IO_APIC_irq(struct irq_pin_list *entry)
  470. {
  471. __io_apic_modify_irq(entry, ~IO_APIC_REDIR_MASKED,
  472. IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
  473. }
  474. static void __unmask_IO_APIC_irq(struct irq_cfg *cfg)
  475. {
  476. io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
  477. }
  478. static void io_apic_sync(struct irq_pin_list *entry)
  479. {
  480. /*
  481. * Synchronize the IO-APIC and the CPU by doing
  482. * a dummy read from the IO-APIC
  483. */
  484. struct io_apic __iomem *io_apic;
  485. io_apic = io_apic_base(entry->apic);
  486. readl(&io_apic->data);
  487. }
  488. static void __mask_IO_APIC_irq(struct irq_cfg *cfg)
  489. {
  490. io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
  491. }
  492. static void mask_IO_APIC_irq_desc(struct irq_desc *desc)
  493. {
  494. struct irq_cfg *cfg = desc->chip_data;
  495. unsigned long flags;
  496. BUG_ON(!cfg);
  497. raw_spin_lock_irqsave(&ioapic_lock, flags);
  498. __mask_IO_APIC_irq(cfg);
  499. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  500. }
  501. static void unmask_IO_APIC_irq_desc(struct irq_desc *desc)
  502. {
  503. struct irq_cfg *cfg = desc->chip_data;
  504. unsigned long flags;
  505. raw_spin_lock_irqsave(&ioapic_lock, flags);
  506. __unmask_IO_APIC_irq(cfg);
  507. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  508. }
  509. static void mask_IO_APIC_irq(unsigned int irq)
  510. {
  511. struct irq_desc *desc = irq_to_desc(irq);
  512. mask_IO_APIC_irq_desc(desc);
  513. }
  514. static void unmask_IO_APIC_irq(unsigned int irq)
  515. {
  516. struct irq_desc *desc = irq_to_desc(irq);
  517. unmask_IO_APIC_irq_desc(desc);
  518. }
  519. static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
  520. {
  521. struct IO_APIC_route_entry entry;
  522. /* Check delivery_mode to be sure we're not clearing an SMI pin */
  523. entry = ioapic_read_entry(apic, pin);
  524. if (entry.delivery_mode == dest_SMI)
  525. return;
  526. /*
  527. * Disable it in the IO-APIC irq-routing table:
  528. */
  529. ioapic_mask_entry(apic, pin);
  530. }
  531. static void clear_IO_APIC (void)
  532. {
  533. int apic, pin;
  534. for (apic = 0; apic < nr_ioapics; apic++)
  535. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  536. clear_IO_APIC_pin(apic, pin);
  537. }
  538. #ifdef CONFIG_X86_32
  539. /*
  540. * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
  541. * specific CPU-side IRQs.
  542. */
  543. #define MAX_PIRQS 8
  544. static int pirq_entries[MAX_PIRQS] = {
  545. [0 ... MAX_PIRQS - 1] = -1
  546. };
  547. static int __init ioapic_pirq_setup(char *str)
  548. {
  549. int i, max;
  550. int ints[MAX_PIRQS+1];
  551. get_options(str, ARRAY_SIZE(ints), ints);
  552. apic_printk(APIC_VERBOSE, KERN_INFO
  553. "PIRQ redirection, working around broken MP-BIOS.\n");
  554. max = MAX_PIRQS;
  555. if (ints[0] < MAX_PIRQS)
  556. max = ints[0];
  557. for (i = 0; i < max; i++) {
  558. apic_printk(APIC_VERBOSE, KERN_DEBUG
  559. "... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
  560. /*
  561. * PIRQs are mapped upside down, usually.
  562. */
  563. pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
  564. }
  565. return 1;
  566. }
  567. __setup("pirq=", ioapic_pirq_setup);
  568. #endif /* CONFIG_X86_32 */
  569. struct IO_APIC_route_entry **alloc_ioapic_entries(void)
  570. {
  571. int apic;
  572. struct IO_APIC_route_entry **ioapic_entries;
  573. ioapic_entries = kzalloc(sizeof(*ioapic_entries) * nr_ioapics,
  574. GFP_ATOMIC);
  575. if (!ioapic_entries)
  576. return 0;
  577. for (apic = 0; apic < nr_ioapics; apic++) {
  578. ioapic_entries[apic] =
  579. kzalloc(sizeof(struct IO_APIC_route_entry) *
  580. nr_ioapic_registers[apic], GFP_ATOMIC);
  581. if (!ioapic_entries[apic])
  582. goto nomem;
  583. }
  584. return ioapic_entries;
  585. nomem:
  586. while (--apic >= 0)
  587. kfree(ioapic_entries[apic]);
  588. kfree(ioapic_entries);
  589. return 0;
  590. }
  591. /*
  592. * Saves all the IO-APIC RTE's
  593. */
  594. int save_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
  595. {
  596. int apic, pin;
  597. if (!ioapic_entries)
  598. return -ENOMEM;
  599. for (apic = 0; apic < nr_ioapics; apic++) {
  600. if (!ioapic_entries[apic])
  601. return -ENOMEM;
  602. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  603. ioapic_entries[apic][pin] =
  604. ioapic_read_entry(apic, pin);
  605. }
  606. return 0;
  607. }
  608. /*
  609. * Mask all IO APIC entries.
  610. */
  611. void mask_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
  612. {
  613. int apic, pin;
  614. if (!ioapic_entries)
  615. return;
  616. for (apic = 0; apic < nr_ioapics; apic++) {
  617. if (!ioapic_entries[apic])
  618. break;
  619. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  620. struct IO_APIC_route_entry entry;
  621. entry = ioapic_entries[apic][pin];
  622. if (!entry.mask) {
  623. entry.mask = 1;
  624. ioapic_write_entry(apic, pin, entry);
  625. }
  626. }
  627. }
  628. }
  629. /*
  630. * Restore IO APIC entries which was saved in ioapic_entries.
  631. */
  632. int restore_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
  633. {
  634. int apic, pin;
  635. if (!ioapic_entries)
  636. return -ENOMEM;
  637. for (apic = 0; apic < nr_ioapics; apic++) {
  638. if (!ioapic_entries[apic])
  639. return -ENOMEM;
  640. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  641. ioapic_write_entry(apic, pin,
  642. ioapic_entries[apic][pin]);
  643. }
  644. return 0;
  645. }
  646. void free_ioapic_entries(struct IO_APIC_route_entry **ioapic_entries)
  647. {
  648. int apic;
  649. for (apic = 0; apic < nr_ioapics; apic++)
  650. kfree(ioapic_entries[apic]);
  651. kfree(ioapic_entries);
  652. }
  653. /*
  654. * Find the IRQ entry number of a certain pin.
  655. */
  656. static int find_irq_entry(int apic, int pin, int type)
  657. {
  658. int i;
  659. for (i = 0; i < mp_irq_entries; i++)
  660. if (mp_irqs[i].irqtype == type &&
  661. (mp_irqs[i].dstapic == mp_ioapics[apic].apicid ||
  662. mp_irqs[i].dstapic == MP_APIC_ALL) &&
  663. mp_irqs[i].dstirq == pin)
  664. return i;
  665. return -1;
  666. }
  667. /*
  668. * Find the pin to which IRQ[irq] (ISA) is connected
  669. */
  670. static int __init find_isa_irq_pin(int irq, int type)
  671. {
  672. int i;
  673. for (i = 0; i < mp_irq_entries; i++) {
  674. int lbus = mp_irqs[i].srcbus;
  675. if (test_bit(lbus, mp_bus_not_pci) &&
  676. (mp_irqs[i].irqtype == type) &&
  677. (mp_irqs[i].srcbusirq == irq))
  678. return mp_irqs[i].dstirq;
  679. }
  680. return -1;
  681. }
  682. static int __init find_isa_irq_apic(int irq, int type)
  683. {
  684. int i;
  685. for (i = 0; i < mp_irq_entries; i++) {
  686. int lbus = mp_irqs[i].srcbus;
  687. if (test_bit(lbus, mp_bus_not_pci) &&
  688. (mp_irqs[i].irqtype == type) &&
  689. (mp_irqs[i].srcbusirq == irq))
  690. break;
  691. }
  692. if (i < mp_irq_entries) {
  693. int apic;
  694. for(apic = 0; apic < nr_ioapics; apic++) {
  695. if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic)
  696. return apic;
  697. }
  698. }
  699. return -1;
  700. }
  701. #if defined(CONFIG_EISA) || defined(CONFIG_MCA)
  702. /*
  703. * EISA Edge/Level control register, ELCR
  704. */
  705. static int EISA_ELCR(unsigned int irq)
  706. {
  707. if (irq < legacy_pic->nr_legacy_irqs) {
  708. unsigned int port = 0x4d0 + (irq >> 3);
  709. return (inb(port) >> (irq & 7)) & 1;
  710. }
  711. apic_printk(APIC_VERBOSE, KERN_INFO
  712. "Broken MPtable reports ISA irq %d\n", irq);
  713. return 0;
  714. }
  715. #endif
  716. /* ISA interrupts are always polarity zero edge triggered,
  717. * when listed as conforming in the MP table. */
  718. #define default_ISA_trigger(idx) (0)
  719. #define default_ISA_polarity(idx) (0)
  720. /* EISA interrupts are always polarity zero and can be edge or level
  721. * trigger depending on the ELCR value. If an interrupt is listed as
  722. * EISA conforming in the MP table, that means its trigger type must
  723. * be read in from the ELCR */
  724. #define default_EISA_trigger(idx) (EISA_ELCR(mp_irqs[idx].srcbusirq))
  725. #define default_EISA_polarity(idx) default_ISA_polarity(idx)
  726. /* PCI interrupts are always polarity one level triggered,
  727. * when listed as conforming in the MP table. */
  728. #define default_PCI_trigger(idx) (1)
  729. #define default_PCI_polarity(idx) (1)
  730. /* MCA interrupts are always polarity zero level triggered,
  731. * when listed as conforming in the MP table. */
  732. #define default_MCA_trigger(idx) (1)
  733. #define default_MCA_polarity(idx) default_ISA_polarity(idx)
  734. static int MPBIOS_polarity(int idx)
  735. {
  736. int bus = mp_irqs[idx].srcbus;
  737. int polarity;
  738. /*
  739. * Determine IRQ line polarity (high active or low active):
  740. */
  741. switch (mp_irqs[idx].irqflag & 3)
  742. {
  743. case 0: /* conforms, ie. bus-type dependent polarity */
  744. if (test_bit(bus, mp_bus_not_pci))
  745. polarity = default_ISA_polarity(idx);
  746. else
  747. polarity = default_PCI_polarity(idx);
  748. break;
  749. case 1: /* high active */
  750. {
  751. polarity = 0;
  752. break;
  753. }
  754. case 2: /* reserved */
  755. {
  756. printk(KERN_WARNING "broken BIOS!!\n");
  757. polarity = 1;
  758. break;
  759. }
  760. case 3: /* low active */
  761. {
  762. polarity = 1;
  763. break;
  764. }
  765. default: /* invalid */
  766. {
  767. printk(KERN_WARNING "broken BIOS!!\n");
  768. polarity = 1;
  769. break;
  770. }
  771. }
  772. return polarity;
  773. }
  774. static int MPBIOS_trigger(int idx)
  775. {
  776. int bus = mp_irqs[idx].srcbus;
  777. int trigger;
  778. /*
  779. * Determine IRQ trigger mode (edge or level sensitive):
  780. */
  781. switch ((mp_irqs[idx].irqflag>>2) & 3)
  782. {
  783. case 0: /* conforms, ie. bus-type dependent */
  784. if (test_bit(bus, mp_bus_not_pci))
  785. trigger = default_ISA_trigger(idx);
  786. else
  787. trigger = default_PCI_trigger(idx);
  788. #if defined(CONFIG_EISA) || defined(CONFIG_MCA)
  789. switch (mp_bus_id_to_type[bus]) {
  790. case MP_BUS_ISA: /* ISA pin */
  791. {
  792. /* set before the switch */
  793. break;
  794. }
  795. case MP_BUS_EISA: /* EISA pin */
  796. {
  797. trigger = default_EISA_trigger(idx);
  798. break;
  799. }
  800. case MP_BUS_PCI: /* PCI pin */
  801. {
  802. /* set before the switch */
  803. break;
  804. }
  805. case MP_BUS_MCA: /* MCA pin */
  806. {
  807. trigger = default_MCA_trigger(idx);
  808. break;
  809. }
  810. default:
  811. {
  812. printk(KERN_WARNING "broken BIOS!!\n");
  813. trigger = 1;
  814. break;
  815. }
  816. }
  817. #endif
  818. break;
  819. case 1: /* edge */
  820. {
  821. trigger = 0;
  822. break;
  823. }
  824. case 2: /* reserved */
  825. {
  826. printk(KERN_WARNING "broken BIOS!!\n");
  827. trigger = 1;
  828. break;
  829. }
  830. case 3: /* level */
  831. {
  832. trigger = 1;
  833. break;
  834. }
  835. default: /* invalid */
  836. {
  837. printk(KERN_WARNING "broken BIOS!!\n");
  838. trigger = 0;
  839. break;
  840. }
  841. }
  842. return trigger;
  843. }
  844. static inline int irq_polarity(int idx)
  845. {
  846. return MPBIOS_polarity(idx);
  847. }
  848. static inline int irq_trigger(int idx)
  849. {
  850. return MPBIOS_trigger(idx);
  851. }
  852. int (*ioapic_renumber_irq)(int ioapic, int irq);
  853. static int pin_2_irq(int idx, int apic, int pin)
  854. {
  855. int irq, i;
  856. int bus = mp_irqs[idx].srcbus;
  857. /*
  858. * Debugging check, we are in big trouble if this message pops up!
  859. */
  860. if (mp_irqs[idx].dstirq != pin)
  861. printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");
  862. if (test_bit(bus, mp_bus_not_pci)) {
  863. irq = mp_irqs[idx].srcbusirq;
  864. } else {
  865. /*
  866. * PCI IRQs are mapped in order
  867. */
  868. i = irq = 0;
  869. while (i < apic)
  870. irq += nr_ioapic_registers[i++];
  871. irq += pin;
  872. /*
  873. * For MPS mode, so far only needed by ES7000 platform
  874. */
  875. if (ioapic_renumber_irq)
  876. irq = ioapic_renumber_irq(apic, irq);
  877. }
  878. #ifdef CONFIG_X86_32
  879. /*
  880. * PCI IRQ command line redirection. Yes, limits are hardcoded.
  881. */
  882. if ((pin >= 16) && (pin <= 23)) {
  883. if (pirq_entries[pin-16] != -1) {
  884. if (!pirq_entries[pin-16]) {
  885. apic_printk(APIC_VERBOSE, KERN_DEBUG
  886. "disabling PIRQ%d\n", pin-16);
  887. } else {
  888. irq = pirq_entries[pin-16];
  889. apic_printk(APIC_VERBOSE, KERN_DEBUG
  890. "using PIRQ%d -> IRQ %d\n",
  891. pin-16, irq);
  892. }
  893. }
  894. }
  895. #endif
  896. return irq;
  897. }
  898. /*
  899. * Find a specific PCI IRQ entry.
  900. * Not an __init, possibly needed by modules
  901. */
  902. int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
  903. struct io_apic_irq_attr *irq_attr)
  904. {
  905. int apic, i, best_guess = -1;
  906. apic_printk(APIC_DEBUG,
  907. "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
  908. bus, slot, pin);
  909. if (test_bit(bus, mp_bus_not_pci)) {
  910. apic_printk(APIC_VERBOSE,
  911. "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
  912. return -1;
  913. }
  914. for (i = 0; i < mp_irq_entries; i++) {
  915. int lbus = mp_irqs[i].srcbus;
  916. for (apic = 0; apic < nr_ioapics; apic++)
  917. if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic ||
  918. mp_irqs[i].dstapic == MP_APIC_ALL)
  919. break;
  920. if (!test_bit(lbus, mp_bus_not_pci) &&
  921. !mp_irqs[i].irqtype &&
  922. (bus == lbus) &&
  923. (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
  924. int irq = pin_2_irq(i, apic, mp_irqs[i].dstirq);
  925. if (!(apic || IO_APIC_IRQ(irq)))
  926. continue;
  927. if (pin == (mp_irqs[i].srcbusirq & 3)) {
  928. set_io_apic_irq_attr(irq_attr, apic,
  929. mp_irqs[i].dstirq,
  930. irq_trigger(i),
  931. irq_polarity(i));
  932. return irq;
  933. }
  934. /*
  935. * Use the first all-but-pin matching entry as a
  936. * best-guess fuzzy result for broken mptables.
  937. */
  938. if (best_guess < 0) {
  939. set_io_apic_irq_attr(irq_attr, apic,
  940. mp_irqs[i].dstirq,
  941. irq_trigger(i),
  942. irq_polarity(i));
  943. best_guess = irq;
  944. }
  945. }
  946. }
  947. return best_guess;
  948. }
  949. EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
  950. void lock_vector_lock(void)
  951. {
  952. /* Used to the online set of cpus does not change
  953. * during assign_irq_vector.
  954. */
  955. raw_spin_lock(&vector_lock);
  956. }
  957. void unlock_vector_lock(void)
  958. {
  959. raw_spin_unlock(&vector_lock);
  960. }
  961. static int
  962. __assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
  963. {
  964. /*
  965. * NOTE! The local APIC isn't very good at handling
  966. * multiple interrupts at the same interrupt level.
  967. * As the interrupt level is determined by taking the
  968. * vector number and shifting that right by 4, we
  969. * want to spread these out a bit so that they don't
  970. * all fall in the same interrupt level.
  971. *
  972. * Also, we've got to be careful not to trash gate
  973. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  974. */
  975. static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
  976. static int current_offset = VECTOR_OFFSET_START % 8;
  977. unsigned int old_vector;
  978. int cpu, err;
  979. cpumask_var_t tmp_mask;
  980. if (cfg->move_in_progress)
  981. return -EBUSY;
  982. if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
  983. return -ENOMEM;
  984. old_vector = cfg->vector;
  985. if (old_vector) {
  986. cpumask_and(tmp_mask, mask, cpu_online_mask);
  987. cpumask_and(tmp_mask, cfg->domain, tmp_mask);
  988. if (!cpumask_empty(tmp_mask)) {
  989. free_cpumask_var(tmp_mask);
  990. return 0;
  991. }
  992. }
  993. /* Only try and allocate irqs on cpus that are present */
  994. err = -ENOSPC;
  995. for_each_cpu_and(cpu, mask, cpu_online_mask) {
  996. int new_cpu;
  997. int vector, offset;
  998. apic->vector_allocation_domain(cpu, tmp_mask);
  999. vector = current_vector;
  1000. offset = current_offset;
  1001. next:
  1002. vector += 8;
  1003. if (vector >= first_system_vector) {
  1004. /* If out of vectors on large boxen, must share them. */
  1005. offset = (offset + 1) % 8;
  1006. vector = FIRST_EXTERNAL_VECTOR + offset;
  1007. }
  1008. if (unlikely(current_vector == vector))
  1009. continue;
  1010. if (test_bit(vector, used_vectors))
  1011. goto next;
  1012. for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
  1013. if (per_cpu(vector_irq, new_cpu)[vector] != -1)
  1014. goto next;
  1015. /* Found one! */
  1016. current_vector = vector;
  1017. current_offset = offset;
  1018. if (old_vector) {
  1019. cfg->move_in_progress = 1;
  1020. cpumask_copy(cfg->old_domain, cfg->domain);
  1021. }
  1022. for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
  1023. per_cpu(vector_irq, new_cpu)[vector] = irq;
  1024. cfg->vector = vector;
  1025. cpumask_copy(cfg->domain, tmp_mask);
  1026. err = 0;
  1027. break;
  1028. }
  1029. free_cpumask_var(tmp_mask);
  1030. return err;
  1031. }
  1032. int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
  1033. {
  1034. int err;
  1035. unsigned long flags;
  1036. raw_spin_lock_irqsave(&vector_lock, flags);
  1037. err = __assign_irq_vector(irq, cfg, mask);
  1038. raw_spin_unlock_irqrestore(&vector_lock, flags);
  1039. return err;
  1040. }
  1041. static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
  1042. {
  1043. int cpu, vector;
  1044. BUG_ON(!cfg->vector);
  1045. vector = cfg->vector;
  1046. for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
  1047. per_cpu(vector_irq, cpu)[vector] = -1;
  1048. cfg->vector = 0;
  1049. cpumask_clear(cfg->domain);
  1050. if (likely(!cfg->move_in_progress))
  1051. return;
  1052. for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
  1053. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
  1054. vector++) {
  1055. if (per_cpu(vector_irq, cpu)[vector] != irq)
  1056. continue;
  1057. per_cpu(vector_irq, cpu)[vector] = -1;
  1058. break;
  1059. }
  1060. }
  1061. cfg->move_in_progress = 0;
  1062. }
  1063. void __setup_vector_irq(int cpu)
  1064. {
  1065. /* Initialize vector_irq on a new cpu */
  1066. int irq, vector;
  1067. struct irq_cfg *cfg;
  1068. struct irq_desc *desc;
  1069. /*
  1070. * vector_lock will make sure that we don't run into irq vector
  1071. * assignments that might be happening on another cpu in parallel,
  1072. * while we setup our initial vector to irq mappings.
  1073. */
  1074. raw_spin_lock(&vector_lock);
  1075. /* Mark the inuse vectors */
  1076. for_each_irq_desc(irq, desc) {
  1077. cfg = desc->chip_data;
  1078. /*
  1079. * If it is a legacy IRQ handled by the legacy PIC, this cpu
  1080. * will be part of the irq_cfg's domain.
  1081. */
  1082. if (irq < legacy_pic->nr_legacy_irqs && !IO_APIC_IRQ(irq))
  1083. cpumask_set_cpu(cpu, cfg->domain);
  1084. if (!cpumask_test_cpu(cpu, cfg->domain))
  1085. continue;
  1086. vector = cfg->vector;
  1087. per_cpu(vector_irq, cpu)[vector] = irq;
  1088. }
  1089. /* Mark the free vectors */
  1090. for (vector = 0; vector < NR_VECTORS; ++vector) {
  1091. irq = per_cpu(vector_irq, cpu)[vector];
  1092. if (irq < 0)
  1093. continue;
  1094. cfg = irq_cfg(irq);
  1095. if (!cpumask_test_cpu(cpu, cfg->domain))
  1096. per_cpu(vector_irq, cpu)[vector] = -1;
  1097. }
  1098. raw_spin_unlock(&vector_lock);
  1099. }
  1100. static struct irq_chip ioapic_chip;
  1101. static struct irq_chip ir_ioapic_chip;
  1102. #define IOAPIC_AUTO -1
  1103. #define IOAPIC_EDGE 0
  1104. #define IOAPIC_LEVEL 1
  1105. #ifdef CONFIG_X86_32
  1106. static inline int IO_APIC_irq_trigger(int irq)
  1107. {
  1108. int apic, idx, pin;
  1109. for (apic = 0; apic < nr_ioapics; apic++) {
  1110. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1111. idx = find_irq_entry(apic, pin, mp_INT);
  1112. if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
  1113. return irq_trigger(idx);
  1114. }
  1115. }
  1116. /*
  1117. * nonexistent IRQs are edge default
  1118. */
  1119. return 0;
  1120. }
  1121. #else
  1122. static inline int IO_APIC_irq_trigger(int irq)
  1123. {
  1124. return 1;
  1125. }
  1126. #endif
  1127. static void ioapic_register_intr(int irq, struct irq_desc *desc, unsigned long trigger)
  1128. {
  1129. if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
  1130. trigger == IOAPIC_LEVEL)
  1131. desc->status |= IRQ_LEVEL;
  1132. else
  1133. desc->status &= ~IRQ_LEVEL;
  1134. if (irq_remapped(irq)) {
  1135. desc->status |= IRQ_MOVE_PCNTXT;
  1136. if (trigger)
  1137. set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
  1138. handle_fasteoi_irq,
  1139. "fasteoi");
  1140. else
  1141. set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
  1142. handle_edge_irq, "edge");
  1143. return;
  1144. }
  1145. if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
  1146. trigger == IOAPIC_LEVEL)
  1147. set_irq_chip_and_handler_name(irq, &ioapic_chip,
  1148. handle_fasteoi_irq,
  1149. "fasteoi");
  1150. else
  1151. set_irq_chip_and_handler_name(irq, &ioapic_chip,
  1152. handle_edge_irq, "edge");
  1153. }
  1154. int setup_ioapic_entry(int apic_id, int irq,
  1155. struct IO_APIC_route_entry *entry,
  1156. unsigned int destination, int trigger,
  1157. int polarity, int vector, int pin)
  1158. {
  1159. /*
  1160. * add it to the IO-APIC irq-routing table:
  1161. */
  1162. memset(entry,0,sizeof(*entry));
  1163. if (intr_remapping_enabled) {
  1164. struct intel_iommu *iommu = map_ioapic_to_ir(apic_id);
  1165. struct irte irte;
  1166. struct IR_IO_APIC_route_entry *ir_entry =
  1167. (struct IR_IO_APIC_route_entry *) entry;
  1168. int index;
  1169. if (!iommu)
  1170. panic("No mapping iommu for ioapic %d\n", apic_id);
  1171. index = alloc_irte(iommu, irq, 1);
  1172. if (index < 0)
  1173. panic("Failed to allocate IRTE for ioapic %d\n", apic_id);
  1174. memset(&irte, 0, sizeof(irte));
  1175. irte.present = 1;
  1176. irte.dst_mode = apic->irq_dest_mode;
  1177. /*
  1178. * Trigger mode in the IRTE will always be edge, and the
  1179. * actual level or edge trigger will be setup in the IO-APIC
  1180. * RTE. This will help simplify level triggered irq migration.
  1181. * For more details, see the comments above explainig IO-APIC
  1182. * irq migration in the presence of interrupt-remapping.
  1183. */
  1184. irte.trigger_mode = 0;
  1185. irte.dlvry_mode = apic->irq_delivery_mode;
  1186. irte.vector = vector;
  1187. irte.dest_id = IRTE_DEST(destination);
  1188. /* Set source-id of interrupt request */
  1189. set_ioapic_sid(&irte, apic_id);
  1190. modify_irte(irq, &irte);
  1191. ir_entry->index2 = (index >> 15) & 0x1;
  1192. ir_entry->zero = 0;
  1193. ir_entry->format = 1;
  1194. ir_entry->index = (index & 0x7fff);
  1195. /*
  1196. * IO-APIC RTE will be configured with virtual vector.
  1197. * irq handler will do the explicit EOI to the io-apic.
  1198. */
  1199. ir_entry->vector = pin;
  1200. } else {
  1201. entry->delivery_mode = apic->irq_delivery_mode;
  1202. entry->dest_mode = apic->irq_dest_mode;
  1203. entry->dest = destination;
  1204. entry->vector = vector;
  1205. }
  1206. entry->mask = 0; /* enable IRQ */
  1207. entry->trigger = trigger;
  1208. entry->polarity = polarity;
  1209. /* Mask level triggered irqs.
  1210. * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
  1211. */
  1212. if (trigger)
  1213. entry->mask = 1;
  1214. return 0;
  1215. }
  1216. static void setup_IO_APIC_irq(int apic_id, int pin, unsigned int irq, struct irq_desc *desc,
  1217. int trigger, int polarity)
  1218. {
  1219. struct irq_cfg *cfg;
  1220. struct IO_APIC_route_entry entry;
  1221. unsigned int dest;
  1222. if (!IO_APIC_IRQ(irq))
  1223. return;
  1224. cfg = desc->chip_data;
  1225. /*
  1226. * For legacy irqs, cfg->domain starts with cpu 0 for legacy
  1227. * controllers like 8259. Now that IO-APIC can handle this irq, update
  1228. * the cfg->domain.
  1229. */
  1230. if (irq < legacy_pic->nr_legacy_irqs && cpumask_test_cpu(0, cfg->domain))
  1231. apic->vector_allocation_domain(0, cfg->domain);
  1232. if (assign_irq_vector(irq, cfg, apic->target_cpus()))
  1233. return;
  1234. dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
  1235. apic_printk(APIC_VERBOSE,KERN_DEBUG
  1236. "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
  1237. "IRQ %d Mode:%i Active:%i)\n",
  1238. apic_id, mp_ioapics[apic_id].apicid, pin, cfg->vector,
  1239. irq, trigger, polarity);
  1240. if (setup_ioapic_entry(mp_ioapics[apic_id].apicid, irq, &entry,
  1241. dest, trigger, polarity, cfg->vector, pin)) {
  1242. printk("Failed to setup ioapic entry for ioapic %d, pin %d\n",
  1243. mp_ioapics[apic_id].apicid, pin);
  1244. __clear_irq_vector(irq, cfg);
  1245. return;
  1246. }
  1247. ioapic_register_intr(irq, desc, trigger);
  1248. if (irq < legacy_pic->nr_legacy_irqs)
  1249. legacy_pic->chip->mask(irq);
  1250. ioapic_write_entry(apic_id, pin, entry);
  1251. }
  1252. static struct {
  1253. DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
  1254. } mp_ioapic_routing[MAX_IO_APICS];
  1255. static void __init setup_IO_APIC_irqs(void)
  1256. {
  1257. int apic_id, pin, idx, irq;
  1258. int notcon = 0;
  1259. struct irq_desc *desc;
  1260. struct irq_cfg *cfg;
  1261. int node = cpu_to_node(boot_cpu_id);
  1262. apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");
  1263. for (apic_id = 0; apic_id < nr_ioapics; apic_id++)
  1264. for (pin = 0; pin < nr_ioapic_registers[apic_id]; pin++) {
  1265. idx = find_irq_entry(apic_id, pin, mp_INT);
  1266. if (idx == -1) {
  1267. if (!notcon) {
  1268. notcon = 1;
  1269. apic_printk(APIC_VERBOSE,
  1270. KERN_DEBUG " %d-%d",
  1271. mp_ioapics[apic_id].apicid, pin);
  1272. } else
  1273. apic_printk(APIC_VERBOSE, " %d-%d",
  1274. mp_ioapics[apic_id].apicid, pin);
  1275. continue;
  1276. }
  1277. if (notcon) {
  1278. apic_printk(APIC_VERBOSE,
  1279. " (apicid-pin) not connected\n");
  1280. notcon = 0;
  1281. }
  1282. irq = pin_2_irq(idx, apic_id, pin);
  1283. if ((apic_id > 0) && (irq > 16))
  1284. continue;
  1285. /*
  1286. * Skip the timer IRQ if there's a quirk handler
  1287. * installed and if it returns 1:
  1288. */
  1289. if (apic->multi_timer_check &&
  1290. apic->multi_timer_check(apic_id, irq))
  1291. continue;
  1292. desc = irq_to_desc_alloc_node(irq, node);
  1293. if (!desc) {
  1294. printk(KERN_INFO "can not get irq_desc for %d\n", irq);
  1295. continue;
  1296. }
  1297. cfg = desc->chip_data;
  1298. add_pin_to_irq_node(cfg, node, apic_id, pin);
  1299. /*
  1300. * don't mark it in pin_programmed, so later acpi could
  1301. * set it correctly when irq < 16
  1302. */
  1303. setup_IO_APIC_irq(apic_id, pin, irq, desc,
  1304. irq_trigger(idx), irq_polarity(idx));
  1305. }
  1306. if (notcon)
  1307. apic_printk(APIC_VERBOSE,
  1308. " (apicid-pin) not connected\n");
  1309. }
  1310. /*
  1311. * for the gsit that is not in first ioapic
  1312. * but could not use acpi_register_gsi()
  1313. * like some special sci in IBM x3330
  1314. */
  1315. void setup_IO_APIC_irq_extra(u32 gsi)
  1316. {
  1317. int apic_id = 0, pin, idx, irq;
  1318. int node = cpu_to_node(boot_cpu_id);
  1319. struct irq_desc *desc;
  1320. struct irq_cfg *cfg;
  1321. /*
  1322. * Convert 'gsi' to 'ioapic.pin'.
  1323. */
  1324. apic_id = mp_find_ioapic(gsi);
  1325. if (apic_id < 0)
  1326. return;
  1327. pin = mp_find_ioapic_pin(apic_id, gsi);
  1328. idx = find_irq_entry(apic_id, pin, mp_INT);
  1329. if (idx == -1)
  1330. return;
  1331. irq = pin_2_irq(idx, apic_id, pin);
  1332. #ifdef CONFIG_SPARSE_IRQ
  1333. desc = irq_to_desc(irq);
  1334. if (desc)
  1335. return;
  1336. #endif
  1337. desc = irq_to_desc_alloc_node(irq, node);
  1338. if (!desc) {
  1339. printk(KERN_INFO "can not get irq_desc for %d\n", irq);
  1340. return;
  1341. }
  1342. cfg = desc->chip_data;
  1343. add_pin_to_irq_node(cfg, node, apic_id, pin);
  1344. if (test_bit(pin, mp_ioapic_routing[apic_id].pin_programmed)) {
  1345. pr_debug("Pin %d-%d already programmed\n",
  1346. mp_ioapics[apic_id].apicid, pin);
  1347. return;
  1348. }
  1349. set_bit(pin, mp_ioapic_routing[apic_id].pin_programmed);
  1350. setup_IO_APIC_irq(apic_id, pin, irq, desc,
  1351. irq_trigger(idx), irq_polarity(idx));
  1352. }
  1353. /*
  1354. * Set up the timer pin, possibly with the 8259A-master behind.
  1355. */
  1356. static void __init setup_timer_IRQ0_pin(unsigned int apic_id, unsigned int pin,
  1357. int vector)
  1358. {
  1359. struct IO_APIC_route_entry entry;
  1360. if (intr_remapping_enabled)
  1361. return;
  1362. memset(&entry, 0, sizeof(entry));
  1363. /*
  1364. * We use logical delivery to get the timer IRQ
  1365. * to the first CPU.
  1366. */
  1367. entry.dest_mode = apic->irq_dest_mode;
  1368. entry.mask = 0; /* don't mask IRQ for edge */
  1369. entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
  1370. entry.delivery_mode = apic->irq_delivery_mode;
  1371. entry.polarity = 0;
  1372. entry.trigger = 0;
  1373. entry.vector = vector;
  1374. /*
  1375. * The timer IRQ doesn't have to know that behind the
  1376. * scene we may have a 8259A-master in AEOI mode ...
  1377. */
  1378. set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
  1379. /*
  1380. * Add it to the IO-APIC irq-routing table:
  1381. */
  1382. ioapic_write_entry(apic_id, pin, entry);
  1383. }
  1384. __apicdebuginit(void) print_IO_APIC(void)
  1385. {
  1386. int apic, i;
  1387. union IO_APIC_reg_00 reg_00;
  1388. union IO_APIC_reg_01 reg_01;
  1389. union IO_APIC_reg_02 reg_02;
  1390. union IO_APIC_reg_03 reg_03;
  1391. unsigned long flags;
  1392. struct irq_cfg *cfg;
  1393. struct irq_desc *desc;
  1394. unsigned int irq;
  1395. printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
  1396. for (i = 0; i < nr_ioapics; i++)
  1397. printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
  1398. mp_ioapics[i].apicid, nr_ioapic_registers[i]);
  1399. /*
  1400. * We are a bit conservative about what we expect. We have to
  1401. * know about every hardware change ASAP.
  1402. */
  1403. printk(KERN_INFO "testing the IO APIC.......................\n");
  1404. for (apic = 0; apic < nr_ioapics; apic++) {
  1405. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1406. reg_00.raw = io_apic_read(apic, 0);
  1407. reg_01.raw = io_apic_read(apic, 1);
  1408. if (reg_01.bits.version >= 0x10)
  1409. reg_02.raw = io_apic_read(apic, 2);
  1410. if (reg_01.bits.version >= 0x20)
  1411. reg_03.raw = io_apic_read(apic, 3);
  1412. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1413. printk("\n");
  1414. printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].apicid);
  1415. printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
  1416. printk(KERN_DEBUG "....... : physical APIC id: %02X\n", reg_00.bits.ID);
  1417. printk(KERN_DEBUG "....... : Delivery Type: %X\n", reg_00.bits.delivery_type);
  1418. printk(KERN_DEBUG "....... : LTS : %X\n", reg_00.bits.LTS);
  1419. printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
  1420. printk(KERN_DEBUG "....... : max redirection entries: %04X\n", reg_01.bits.entries);
  1421. printk(KERN_DEBUG "....... : PRQ implemented: %X\n", reg_01.bits.PRQ);
  1422. printk(KERN_DEBUG "....... : IO APIC version: %04X\n", reg_01.bits.version);
  1423. /*
  1424. * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
  1425. * but the value of reg_02 is read as the previous read register
  1426. * value, so ignore it if reg_02 == reg_01.
  1427. */
  1428. if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
  1429. printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
  1430. printk(KERN_DEBUG "....... : arbitration: %02X\n", reg_02.bits.arbitration);
  1431. }
  1432. /*
  1433. * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
  1434. * or reg_03, but the value of reg_0[23] is read as the previous read
  1435. * register value, so ignore it if reg_03 == reg_0[12].
  1436. */
  1437. if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
  1438. reg_03.raw != reg_01.raw) {
  1439. printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
  1440. printk(KERN_DEBUG "....... : Boot DT : %X\n", reg_03.bits.boot_DT);
  1441. }
  1442. printk(KERN_DEBUG ".... IRQ redirection table:\n");
  1443. printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
  1444. " Stat Dmod Deli Vect:\n");
  1445. for (i = 0; i <= reg_01.bits.entries; i++) {
  1446. struct IO_APIC_route_entry entry;
  1447. entry = ioapic_read_entry(apic, i);
  1448. printk(KERN_DEBUG " %02x %03X ",
  1449. i,
  1450. entry.dest
  1451. );
  1452. printk("%1d %1d %1d %1d %1d %1d %1d %02X\n",
  1453. entry.mask,
  1454. entry.trigger,
  1455. entry.irr,
  1456. entry.polarity,
  1457. entry.delivery_status,
  1458. entry.dest_mode,
  1459. entry.delivery_mode,
  1460. entry.vector
  1461. );
  1462. }
  1463. }
  1464. printk(KERN_DEBUG "IRQ to pin mappings:\n");
  1465. for_each_irq_desc(irq, desc) {
  1466. struct irq_pin_list *entry;
  1467. cfg = desc->chip_data;
  1468. entry = cfg->irq_2_pin;
  1469. if (!entry)
  1470. continue;
  1471. printk(KERN_DEBUG "IRQ%d ", irq);
  1472. for_each_irq_pin(entry, cfg->irq_2_pin)
  1473. printk("-> %d:%d", entry->apic, entry->pin);
  1474. printk("\n");
  1475. }
  1476. printk(KERN_INFO ".................................... done.\n");
  1477. return;
  1478. }
  1479. __apicdebuginit(void) print_APIC_field(int base)
  1480. {
  1481. int i;
  1482. printk(KERN_DEBUG);
  1483. for (i = 0; i < 8; i++)
  1484. printk(KERN_CONT "%08x", apic_read(base + i*0x10));
  1485. printk(KERN_CONT "\n");
  1486. }
  1487. __apicdebuginit(void) print_local_APIC(void *dummy)
  1488. {
  1489. unsigned int i, v, ver, maxlvt;
  1490. u64 icr;
  1491. printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
  1492. smp_processor_id(), hard_smp_processor_id());
  1493. v = apic_read(APIC_ID);
  1494. printk(KERN_INFO "... APIC ID: %08x (%01x)\n", v, read_apic_id());
  1495. v = apic_read(APIC_LVR);
  1496. printk(KERN_INFO "... APIC VERSION: %08x\n", v);
  1497. ver = GET_APIC_VERSION(v);
  1498. maxlvt = lapic_get_maxlvt();
  1499. v = apic_read(APIC_TASKPRI);
  1500. printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
  1501. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1502. if (!APIC_XAPIC(ver)) {
  1503. v = apic_read(APIC_ARBPRI);
  1504. printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
  1505. v & APIC_ARBPRI_MASK);
  1506. }
  1507. v = apic_read(APIC_PROCPRI);
  1508. printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
  1509. }
  1510. /*
  1511. * Remote read supported only in the 82489DX and local APIC for
  1512. * Pentium processors.
  1513. */
  1514. if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
  1515. v = apic_read(APIC_RRR);
  1516. printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
  1517. }
  1518. v = apic_read(APIC_LDR);
  1519. printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
  1520. if (!x2apic_enabled()) {
  1521. v = apic_read(APIC_DFR);
  1522. printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
  1523. }
  1524. v = apic_read(APIC_SPIV);
  1525. printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);
  1526. printk(KERN_DEBUG "... APIC ISR field:\n");
  1527. print_APIC_field(APIC_ISR);
  1528. printk(KERN_DEBUG "... APIC TMR field:\n");
  1529. print_APIC_field(APIC_TMR);
  1530. printk(KERN_DEBUG "... APIC IRR field:\n");
  1531. print_APIC_field(APIC_IRR);
  1532. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1533. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  1534. apic_write(APIC_ESR, 0);
  1535. v = apic_read(APIC_ESR);
  1536. printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
  1537. }
  1538. icr = apic_icr_read();
  1539. printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
  1540. printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
  1541. v = apic_read(APIC_LVTT);
  1542. printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);
  1543. if (maxlvt > 3) { /* PC is LVT#4. */
  1544. v = apic_read(APIC_LVTPC);
  1545. printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
  1546. }
  1547. v = apic_read(APIC_LVT0);
  1548. printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
  1549. v = apic_read(APIC_LVT1);
  1550. printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);
  1551. if (maxlvt > 2) { /* ERR is LVT#3. */
  1552. v = apic_read(APIC_LVTERR);
  1553. printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
  1554. }
  1555. v = apic_read(APIC_TMICT);
  1556. printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
  1557. v = apic_read(APIC_TMCCT);
  1558. printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
  1559. v = apic_read(APIC_TDCR);
  1560. printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
  1561. if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
  1562. v = apic_read(APIC_EFEAT);
  1563. maxlvt = (v >> 16) & 0xff;
  1564. printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
  1565. v = apic_read(APIC_ECTRL);
  1566. printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
  1567. for (i = 0; i < maxlvt; i++) {
  1568. v = apic_read(APIC_EILVTn(i));
  1569. printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
  1570. }
  1571. }
  1572. printk("\n");
  1573. }
  1574. __apicdebuginit(void) print_local_APICs(int maxcpu)
  1575. {
  1576. int cpu;
  1577. if (!maxcpu)
  1578. return;
  1579. preempt_disable();
  1580. for_each_online_cpu(cpu) {
  1581. if (cpu >= maxcpu)
  1582. break;
  1583. smp_call_function_single(cpu, print_local_APIC, NULL, 1);
  1584. }
  1585. preempt_enable();
  1586. }
  1587. __apicdebuginit(void) print_PIC(void)
  1588. {
  1589. unsigned int v;
  1590. unsigned long flags;
  1591. if (!legacy_pic->nr_legacy_irqs)
  1592. return;
  1593. printk(KERN_DEBUG "\nprinting PIC contents\n");
  1594. raw_spin_lock_irqsave(&i8259A_lock, flags);
  1595. v = inb(0xa1) << 8 | inb(0x21);
  1596. printk(KERN_DEBUG "... PIC IMR: %04x\n", v);
  1597. v = inb(0xa0) << 8 | inb(0x20);
  1598. printk(KERN_DEBUG "... PIC IRR: %04x\n", v);
  1599. outb(0x0b,0xa0);
  1600. outb(0x0b,0x20);
  1601. v = inb(0xa0) << 8 | inb(0x20);
  1602. outb(0x0a,0xa0);
  1603. outb(0x0a,0x20);
  1604. raw_spin_unlock_irqrestore(&i8259A_lock, flags);
  1605. printk(KERN_DEBUG "... PIC ISR: %04x\n", v);
  1606. v = inb(0x4d1) << 8 | inb(0x4d0);
  1607. printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
  1608. }
  1609. static int __initdata show_lapic = 1;
  1610. static __init int setup_show_lapic(char *arg)
  1611. {
  1612. int num = -1;
  1613. if (strcmp(arg, "all") == 0) {
  1614. show_lapic = CONFIG_NR_CPUS;
  1615. } else {
  1616. get_option(&arg, &num);
  1617. if (num >= 0)
  1618. show_lapic = num;
  1619. }
  1620. return 1;
  1621. }
  1622. __setup("show_lapic=", setup_show_lapic);
  1623. __apicdebuginit(int) print_ICs(void)
  1624. {
  1625. if (apic_verbosity == APIC_QUIET)
  1626. return 0;
  1627. print_PIC();
  1628. /* don't print out if apic is not there */
  1629. if (!cpu_has_apic && !apic_from_smp_config())
  1630. return 0;
  1631. print_local_APICs(show_lapic);
  1632. print_IO_APIC();
  1633. return 0;
  1634. }
  1635. fs_initcall(print_ICs);
  1636. /* Where if anywhere is the i8259 connect in external int mode */
  1637. static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };
  1638. void __init enable_IO_APIC(void)
  1639. {
  1640. union IO_APIC_reg_01 reg_01;
  1641. int i8259_apic, i8259_pin;
  1642. int apic;
  1643. unsigned long flags;
  1644. /*
  1645. * The number of IO-APIC IRQ registers (== #pins):
  1646. */
  1647. for (apic = 0; apic < nr_ioapics; apic++) {
  1648. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1649. reg_01.raw = io_apic_read(apic, 1);
  1650. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1651. nr_ioapic_registers[apic] = reg_01.bits.entries+1;
  1652. }
  1653. if (!legacy_pic->nr_legacy_irqs)
  1654. return;
  1655. for(apic = 0; apic < nr_ioapics; apic++) {
  1656. int pin;
  1657. /* See if any of the pins is in ExtINT mode */
  1658. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1659. struct IO_APIC_route_entry entry;
  1660. entry = ioapic_read_entry(apic, pin);
  1661. /* If the interrupt line is enabled and in ExtInt mode
  1662. * I have found the pin where the i8259 is connected.
  1663. */
  1664. if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
  1665. ioapic_i8259.apic = apic;
  1666. ioapic_i8259.pin = pin;
  1667. goto found_i8259;
  1668. }
  1669. }
  1670. }
  1671. found_i8259:
  1672. /* Look to see what if the MP table has reported the ExtINT */
  1673. /* If we could not find the appropriate pin by looking at the ioapic
  1674. * the i8259 probably is not connected the ioapic but give the
  1675. * mptable a chance anyway.
  1676. */
  1677. i8259_pin = find_isa_irq_pin(0, mp_ExtINT);
  1678. i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
  1679. /* Trust the MP table if nothing is setup in the hardware */
  1680. if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
  1681. printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
  1682. ioapic_i8259.pin = i8259_pin;
  1683. ioapic_i8259.apic = i8259_apic;
  1684. }
  1685. /* Complain if the MP table and the hardware disagree */
  1686. if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
  1687. (i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
  1688. {
  1689. printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
  1690. }
  1691. /*
  1692. * Do not trust the IO-APIC being empty at bootup
  1693. */
  1694. clear_IO_APIC();
  1695. }
  1696. /*
  1697. * Not an __init, needed by the reboot code
  1698. */
  1699. void disable_IO_APIC(void)
  1700. {
  1701. /*
  1702. * Clear the IO-APIC before rebooting:
  1703. */
  1704. clear_IO_APIC();
  1705. if (!legacy_pic->nr_legacy_irqs)
  1706. return;
  1707. /*
  1708. * If the i8259 is routed through an IOAPIC
  1709. * Put that IOAPIC in virtual wire mode
  1710. * so legacy interrupts can be delivered.
  1711. *
  1712. * With interrupt-remapping, for now we will use virtual wire A mode,
  1713. * as virtual wire B is little complex (need to configure both
  1714. * IOAPIC RTE aswell as interrupt-remapping table entry).
  1715. * As this gets called during crash dump, keep this simple for now.
  1716. */
  1717. if (ioapic_i8259.pin != -1 && !intr_remapping_enabled) {
  1718. struct IO_APIC_route_entry entry;
  1719. memset(&entry, 0, sizeof(entry));
  1720. entry.mask = 0; /* Enabled */
  1721. entry.trigger = 0; /* Edge */
  1722. entry.irr = 0;
  1723. entry.polarity = 0; /* High */
  1724. entry.delivery_status = 0;
  1725. entry.dest_mode = 0; /* Physical */
  1726. entry.delivery_mode = dest_ExtINT; /* ExtInt */
  1727. entry.vector = 0;
  1728. entry.dest = read_apic_id();
  1729. /*
  1730. * Add it to the IO-APIC irq-routing table:
  1731. */
  1732. ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
  1733. }
  1734. /*
  1735. * Use virtual wire A mode when interrupt remapping is enabled.
  1736. */
  1737. if (cpu_has_apic || apic_from_smp_config())
  1738. disconnect_bsp_APIC(!intr_remapping_enabled &&
  1739. ioapic_i8259.pin != -1);
  1740. }
  1741. #ifdef CONFIG_X86_32
  1742. /*
  1743. * function to set the IO-APIC physical IDs based on the
  1744. * values stored in the MPC table.
  1745. *
  1746. * by Matt Domsch <Matt_Domsch@dell.com> Tue Dec 21 12:25:05 CST 1999
  1747. */
  1748. void __init setup_ioapic_ids_from_mpc(void)
  1749. {
  1750. union IO_APIC_reg_00 reg_00;
  1751. physid_mask_t phys_id_present_map;
  1752. int apic_id;
  1753. int i;
  1754. unsigned char old_id;
  1755. unsigned long flags;
  1756. if (acpi_ioapic)
  1757. return;
  1758. /*
  1759. * Don't check I/O APIC IDs for xAPIC systems. They have
  1760. * no meaning without the serial APIC bus.
  1761. */
  1762. if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
  1763. || APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
  1764. return;
  1765. /*
  1766. * This is broken; anything with a real cpu count has to
  1767. * circumvent this idiocy regardless.
  1768. */
  1769. apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
  1770. /*
  1771. * Set the IOAPIC ID to the value stored in the MPC table.
  1772. */
  1773. for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
  1774. /* Read the register 0 value */
  1775. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1776. reg_00.raw = io_apic_read(apic_id, 0);
  1777. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1778. old_id = mp_ioapics[apic_id].apicid;
  1779. if (mp_ioapics[apic_id].apicid >= get_physical_broadcast()) {
  1780. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
  1781. apic_id, mp_ioapics[apic_id].apicid);
  1782. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1783. reg_00.bits.ID);
  1784. mp_ioapics[apic_id].apicid = reg_00.bits.ID;
  1785. }
  1786. /*
  1787. * Sanity check, is the ID really free? Every APIC in a
  1788. * system must have a unique ID or we get lots of nice
  1789. * 'stuck on smp_invalidate_needed IPI wait' messages.
  1790. */
  1791. if (apic->check_apicid_used(&phys_id_present_map,
  1792. mp_ioapics[apic_id].apicid)) {
  1793. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
  1794. apic_id, mp_ioapics[apic_id].apicid);
  1795. for (i = 0; i < get_physical_broadcast(); i++)
  1796. if (!physid_isset(i, phys_id_present_map))
  1797. break;
  1798. if (i >= get_physical_broadcast())
  1799. panic("Max APIC ID exceeded!\n");
  1800. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1801. i);
  1802. physid_set(i, phys_id_present_map);
  1803. mp_ioapics[apic_id].apicid = i;
  1804. } else {
  1805. physid_mask_t tmp;
  1806. apic->apicid_to_cpu_present(mp_ioapics[apic_id].apicid, &tmp);
  1807. apic_printk(APIC_VERBOSE, "Setting %d in the "
  1808. "phys_id_present_map\n",
  1809. mp_ioapics[apic_id].apicid);
  1810. physids_or(phys_id_present_map, phys_id_present_map, tmp);
  1811. }
  1812. /*
  1813. * We need to adjust the IRQ routing table
  1814. * if the ID changed.
  1815. */
  1816. if (old_id != mp_ioapics[apic_id].apicid)
  1817. for (i = 0; i < mp_irq_entries; i++)
  1818. if (mp_irqs[i].dstapic == old_id)
  1819. mp_irqs[i].dstapic
  1820. = mp_ioapics[apic_id].apicid;
  1821. /*
  1822. * Read the right value from the MPC table and
  1823. * write it into the ID register.
  1824. */
  1825. apic_printk(APIC_VERBOSE, KERN_INFO
  1826. "...changing IO-APIC physical APIC ID to %d ...",
  1827. mp_ioapics[apic_id].apicid);
  1828. reg_00.bits.ID = mp_ioapics[apic_id].apicid;
  1829. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1830. io_apic_write(apic_id, 0, reg_00.raw);
  1831. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1832. /*
  1833. * Sanity check
  1834. */
  1835. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1836. reg_00.raw = io_apic_read(apic_id, 0);
  1837. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1838. if (reg_00.bits.ID != mp_ioapics[apic_id].apicid)
  1839. printk("could not set ID!\n");
  1840. else
  1841. apic_printk(APIC_VERBOSE, " ok.\n");
  1842. }
  1843. }
  1844. #endif
  1845. int no_timer_check __initdata;
  1846. static int __init notimercheck(char *s)
  1847. {
  1848. no_timer_check = 1;
  1849. return 1;
  1850. }
  1851. __setup("no_timer_check", notimercheck);
  1852. /*
  1853. * There is a nasty bug in some older SMP boards, their mptable lies
  1854. * about the timer IRQ. We do the following to work around the situation:
  1855. *
  1856. * - timer IRQ defaults to IO-APIC IRQ
  1857. * - if this function detects that timer IRQs are defunct, then we fall
  1858. * back to ISA timer IRQs
  1859. */
  1860. static int __init timer_irq_works(void)
  1861. {
  1862. unsigned long t1 = jiffies;
  1863. unsigned long flags;
  1864. if (no_timer_check)
  1865. return 1;
  1866. local_save_flags(flags);
  1867. local_irq_enable();
  1868. /* Let ten ticks pass... */
  1869. mdelay((10 * 1000) / HZ);
  1870. local_irq_restore(flags);
  1871. /*
  1872. * Expect a few ticks at least, to be sure some possible
  1873. * glue logic does not lock up after one or two first
  1874. * ticks in a non-ExtINT mode. Also the local APIC
  1875. * might have cached one ExtINT interrupt. Finally, at
  1876. * least one tick may be lost due to delays.
  1877. */
  1878. /* jiffies wrap? */
  1879. if (time_after(jiffies, t1 + 4))
  1880. return 1;
  1881. return 0;
  1882. }
  1883. /*
  1884. * In the SMP+IOAPIC case it might happen that there are an unspecified
  1885. * number of pending IRQ events unhandled. These cases are very rare,
  1886. * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
  1887. * better to do it this way as thus we do not have to be aware of
  1888. * 'pending' interrupts in the IRQ path, except at this point.
  1889. */
  1890. /*
  1891. * Edge triggered needs to resend any interrupt
  1892. * that was delayed but this is now handled in the device
  1893. * independent code.
  1894. */
  1895. /*
  1896. * Starting up a edge-triggered IO-APIC interrupt is
  1897. * nasty - we need to make sure that we get the edge.
  1898. * If it is already asserted for some reason, we need
  1899. * return 1 to indicate that is was pending.
  1900. *
  1901. * This is not complete - we should be able to fake
  1902. * an edge even if it isn't on the 8259A...
  1903. */
  1904. static unsigned int startup_ioapic_irq(unsigned int irq)
  1905. {
  1906. int was_pending = 0;
  1907. unsigned long flags;
  1908. struct irq_cfg *cfg;
  1909. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1910. if (irq < legacy_pic->nr_legacy_irqs) {
  1911. legacy_pic->chip->mask(irq);
  1912. if (legacy_pic->irq_pending(irq))
  1913. was_pending = 1;
  1914. }
  1915. cfg = irq_cfg(irq);
  1916. __unmask_IO_APIC_irq(cfg);
  1917. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1918. return was_pending;
  1919. }
  1920. static int ioapic_retrigger_irq(unsigned int irq)
  1921. {
  1922. struct irq_cfg *cfg = irq_cfg(irq);
  1923. unsigned long flags;
  1924. raw_spin_lock_irqsave(&vector_lock, flags);
  1925. apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
  1926. raw_spin_unlock_irqrestore(&vector_lock, flags);
  1927. return 1;
  1928. }
  1929. /*
  1930. * Level and edge triggered IO-APIC interrupts need different handling,
  1931. * so we use two separate IRQ descriptors. Edge triggered IRQs can be
  1932. * handled with the level-triggered descriptor, but that one has slightly
  1933. * more overhead. Level-triggered interrupts cannot be handled with the
  1934. * edge-triggered handler, without risking IRQ storms and other ugly
  1935. * races.
  1936. */
  1937. #ifdef CONFIG_SMP
  1938. void send_cleanup_vector(struct irq_cfg *cfg)
  1939. {
  1940. cpumask_var_t cleanup_mask;
  1941. if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
  1942. unsigned int i;
  1943. for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
  1944. apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
  1945. } else {
  1946. cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
  1947. apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
  1948. free_cpumask_var(cleanup_mask);
  1949. }
  1950. cfg->move_in_progress = 0;
  1951. }
  1952. static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
  1953. {
  1954. int apic, pin;
  1955. struct irq_pin_list *entry;
  1956. u8 vector = cfg->vector;
  1957. for_each_irq_pin(entry, cfg->irq_2_pin) {
  1958. unsigned int reg;
  1959. apic = entry->apic;
  1960. pin = entry->pin;
  1961. /*
  1962. * With interrupt-remapping, destination information comes
  1963. * from interrupt-remapping table entry.
  1964. */
  1965. if (!irq_remapped(irq))
  1966. io_apic_write(apic, 0x11 + pin*2, dest);
  1967. reg = io_apic_read(apic, 0x10 + pin*2);
  1968. reg &= ~IO_APIC_REDIR_VECTOR_MASK;
  1969. reg |= vector;
  1970. io_apic_modify(apic, 0x10 + pin*2, reg);
  1971. }
  1972. }
  1973. /*
  1974. * Either sets desc->affinity to a valid value, and returns
  1975. * ->cpu_mask_to_apicid of that in dest_id, or returns -1 and
  1976. * leaves desc->affinity untouched.
  1977. */
  1978. unsigned int
  1979. set_desc_affinity(struct irq_desc *desc, const struct cpumask *mask,
  1980. unsigned int *dest_id)
  1981. {
  1982. struct irq_cfg *cfg;
  1983. unsigned int irq;
  1984. if (!cpumask_intersects(mask, cpu_online_mask))
  1985. return -1;
  1986. irq = desc->irq;
  1987. cfg = desc->chip_data;
  1988. if (assign_irq_vector(irq, cfg, mask))
  1989. return -1;
  1990. cpumask_copy(desc->affinity, mask);
  1991. *dest_id = apic->cpu_mask_to_apicid_and(desc->affinity, cfg->domain);
  1992. return 0;
  1993. }
  1994. static int
  1995. set_ioapic_affinity_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
  1996. {
  1997. struct irq_cfg *cfg;
  1998. unsigned long flags;
  1999. unsigned int dest;
  2000. unsigned int irq;
  2001. int ret = -1;
  2002. irq = desc->irq;
  2003. cfg = desc->chip_data;
  2004. raw_spin_lock_irqsave(&ioapic_lock, flags);
  2005. ret = set_desc_affinity(desc, mask, &dest);
  2006. if (!ret) {
  2007. /* Only the high 8 bits are valid. */
  2008. dest = SET_APIC_LOGICAL_ID(dest);
  2009. __target_IO_APIC_irq(irq, dest, cfg);
  2010. }
  2011. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  2012. return ret;
  2013. }
  2014. static int
  2015. set_ioapic_affinity_irq(unsigned int irq, const struct cpumask *mask)
  2016. {
  2017. struct irq_desc *desc;
  2018. desc = irq_to_desc(irq);
  2019. return set_ioapic_affinity_irq_desc(desc, mask);
  2020. }
  2021. #ifdef CONFIG_INTR_REMAP
  2022. /*
  2023. * Migrate the IO-APIC irq in the presence of intr-remapping.
  2024. *
  2025. * For both level and edge triggered, irq migration is a simple atomic
  2026. * update(of vector and cpu destination) of IRTE and flush the hardware cache.
  2027. *
  2028. * For level triggered, we eliminate the io-apic RTE modification (with the
  2029. * updated vector information), by using a virtual vector (io-apic pin number).
  2030. * Real vector that is used for interrupting cpu will be coming from
  2031. * the interrupt-remapping table entry.
  2032. */
  2033. static int
  2034. migrate_ioapic_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
  2035. {
  2036. struct irq_cfg *cfg;
  2037. struct irte irte;
  2038. unsigned int dest;
  2039. unsigned int irq;
  2040. int ret = -1;
  2041. if (!cpumask_intersects(mask, cpu_online_mask))
  2042. return ret;
  2043. irq = desc->irq;
  2044. if (get_irte(irq, &irte))
  2045. return ret;
  2046. cfg = desc->chip_data;
  2047. if (assign_irq_vector(irq, cfg, mask))
  2048. return ret;
  2049. dest = apic->cpu_mask_to_apicid_and(cfg->domain, mask);
  2050. irte.vector = cfg->vector;
  2051. irte.dest_id = IRTE_DEST(dest);
  2052. /*
  2053. * Modified the IRTE and flushes the Interrupt entry cache.
  2054. */
  2055. modify_irte(irq, &irte);
  2056. if (cfg->move_in_progress)
  2057. send_cleanup_vector(cfg);
  2058. cpumask_copy(desc->affinity, mask);
  2059. return 0;
  2060. }
  2061. /*
  2062. * Migrates the IRQ destination in the process context.
  2063. */
  2064. static int set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
  2065. const struct cpumask *mask)
  2066. {
  2067. return migrate_ioapic_irq_desc(desc, mask);
  2068. }
  2069. static int set_ir_ioapic_affinity_irq(unsigned int irq,
  2070. const struct cpumask *mask)
  2071. {
  2072. struct irq_desc *desc = irq_to_desc(irq);
  2073. return set_ir_ioapic_affinity_irq_desc(desc, mask);
  2074. }
  2075. #else
  2076. static inline int set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
  2077. const struct cpumask *mask)
  2078. {
  2079. return 0;
  2080. }
  2081. #endif
  2082. asmlinkage void smp_irq_move_cleanup_interrupt(void)
  2083. {
  2084. unsigned vector, me;
  2085. ack_APIC_irq();
  2086. exit_idle();
  2087. irq_enter();
  2088. me = smp_processor_id();
  2089. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
  2090. unsigned int irq;
  2091. unsigned int irr;
  2092. struct irq_desc *desc;
  2093. struct irq_cfg *cfg;
  2094. irq = __get_cpu_var(vector_irq)[vector];
  2095. if (irq == -1)
  2096. continue;
  2097. desc = irq_to_desc(irq);
  2098. if (!desc)
  2099. continue;
  2100. cfg = irq_cfg(irq);
  2101. raw_spin_lock(&desc->lock);
  2102. /*
  2103. * Check if the irq migration is in progress. If so, we
  2104. * haven't received the cleanup request yet for this irq.
  2105. */
  2106. if (cfg->move_in_progress)
  2107. goto unlock;
  2108. if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
  2109. goto unlock;
  2110. irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
  2111. /*
  2112. * Check if the vector that needs to be cleanedup is
  2113. * registered at the cpu's IRR. If so, then this is not
  2114. * the best time to clean it up. Lets clean it up in the
  2115. * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
  2116. * to myself.
  2117. */
  2118. if (irr & (1 << (vector % 32))) {
  2119. apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
  2120. goto unlock;
  2121. }
  2122. __get_cpu_var(vector_irq)[vector] = -1;
  2123. unlock:
  2124. raw_spin_unlock(&desc->lock);
  2125. }
  2126. irq_exit();
  2127. }
  2128. static void __irq_complete_move(struct irq_desc **descp, unsigned vector)
  2129. {
  2130. struct irq_desc *desc = *descp;
  2131. struct irq_cfg *cfg = desc->chip_data;
  2132. unsigned me;
  2133. if (likely(!cfg->move_in_progress))
  2134. return;
  2135. me = smp_processor_id();
  2136. if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
  2137. send_cleanup_vector(cfg);
  2138. }
  2139. static void irq_complete_move(struct irq_desc **descp)
  2140. {
  2141. __irq_complete_move(descp, ~get_irq_regs()->orig_ax);
  2142. }
  2143. void irq_force_complete_move(int irq)
  2144. {
  2145. struct irq_desc *desc = irq_to_desc(irq);
  2146. struct irq_cfg *cfg = desc->chip_data;
  2147. if (!cfg)
  2148. return;
  2149. __irq_complete_move(&desc, cfg->vector);
  2150. }
  2151. #else
  2152. static inline void irq_complete_move(struct irq_desc **descp) {}
  2153. #endif
  2154. static void ack_apic_edge(unsigned int irq)
  2155. {
  2156. struct irq_desc *desc = irq_to_desc(irq);
  2157. irq_complete_move(&desc);
  2158. move_native_irq(irq);
  2159. ack_APIC_irq();
  2160. }
  2161. atomic_t irq_mis_count;
  2162. /*
  2163. * IO-APIC versions below 0x20 don't support EOI register.
  2164. * For the record, here is the information about various versions:
  2165. * 0Xh 82489DX
  2166. * 1Xh I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
  2167. * 2Xh I/O(x)APIC which is PCI 2.2 Compliant
  2168. * 30h-FFh Reserved
  2169. *
  2170. * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
  2171. * version as 0x2. This is an error with documentation and these ICH chips
  2172. * use io-apic's of version 0x20.
  2173. *
  2174. * For IO-APIC's with EOI register, we use that to do an explicit EOI.
  2175. * Otherwise, we simulate the EOI message manually by changing the trigger
  2176. * mode to edge and then back to level, with RTE being masked during this.
  2177. */
  2178. static void __eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
  2179. {
  2180. struct irq_pin_list *entry;
  2181. for_each_irq_pin(entry, cfg->irq_2_pin) {
  2182. if (mp_ioapics[entry->apic].apicver >= 0x20) {
  2183. /*
  2184. * Intr-remapping uses pin number as the virtual vector
  2185. * in the RTE. Actual vector is programmed in
  2186. * intr-remapping table entry. Hence for the io-apic
  2187. * EOI we use the pin number.
  2188. */
  2189. if (irq_remapped(irq))
  2190. io_apic_eoi(entry->apic, entry->pin);
  2191. else
  2192. io_apic_eoi(entry->apic, cfg->vector);
  2193. } else {
  2194. __mask_and_edge_IO_APIC_irq(entry);
  2195. __unmask_and_level_IO_APIC_irq(entry);
  2196. }
  2197. }
  2198. }
  2199. static void eoi_ioapic_irq(struct irq_desc *desc)
  2200. {
  2201. struct irq_cfg *cfg;
  2202. unsigned long flags;
  2203. unsigned int irq;
  2204. irq = desc->irq;
  2205. cfg = desc->chip_data;
  2206. raw_spin_lock_irqsave(&ioapic_lock, flags);
  2207. __eoi_ioapic_irq(irq, cfg);
  2208. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  2209. }
  2210. static void ack_apic_level(unsigned int irq)
  2211. {
  2212. struct irq_desc *desc = irq_to_desc(irq);
  2213. unsigned long v;
  2214. int i;
  2215. struct irq_cfg *cfg;
  2216. int do_unmask_irq = 0;
  2217. irq_complete_move(&desc);
  2218. #ifdef CONFIG_GENERIC_PENDING_IRQ
  2219. /* If we are moving the irq we need to mask it */
  2220. if (unlikely(desc->status & IRQ_MOVE_PENDING)) {
  2221. do_unmask_irq = 1;
  2222. mask_IO_APIC_irq_desc(desc);
  2223. }
  2224. #endif
  2225. /*
  2226. * It appears there is an erratum which affects at least version 0x11
  2227. * of I/O APIC (that's the 82093AA and cores integrated into various
  2228. * chipsets). Under certain conditions a level-triggered interrupt is
  2229. * erroneously delivered as edge-triggered one but the respective IRR
  2230. * bit gets set nevertheless. As a result the I/O unit expects an EOI
  2231. * message but it will never arrive and further interrupts are blocked
  2232. * from the source. The exact reason is so far unknown, but the
  2233. * phenomenon was observed when two consecutive interrupt requests
  2234. * from a given source get delivered to the same CPU and the source is
  2235. * temporarily disabled in between.
  2236. *
  2237. * A workaround is to simulate an EOI message manually. We achieve it
  2238. * by setting the trigger mode to edge and then to level when the edge
  2239. * trigger mode gets detected in the TMR of a local APIC for a
  2240. * level-triggered interrupt. We mask the source for the time of the
  2241. * operation to prevent an edge-triggered interrupt escaping meanwhile.
  2242. * The idea is from Manfred Spraul. --macro
  2243. *
  2244. * Also in the case when cpu goes offline, fixup_irqs() will forward
  2245. * any unhandled interrupt on the offlined cpu to the new cpu
  2246. * destination that is handling the corresponding interrupt. This
  2247. * interrupt forwarding is done via IPI's. Hence, in this case also
  2248. * level-triggered io-apic interrupt will be seen as an edge
  2249. * interrupt in the IRR. And we can't rely on the cpu's EOI
  2250. * to be broadcasted to the IO-APIC's which will clear the remoteIRR
  2251. * corresponding to the level-triggered interrupt. Hence on IO-APIC's
  2252. * supporting EOI register, we do an explicit EOI to clear the
  2253. * remote IRR and on IO-APIC's which don't have an EOI register,
  2254. * we use the above logic (mask+edge followed by unmask+level) from
  2255. * Manfred Spraul to clear the remote IRR.
  2256. */
  2257. cfg = desc->chip_data;
  2258. i = cfg->vector;
  2259. v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
  2260. /*
  2261. * We must acknowledge the irq before we move it or the acknowledge will
  2262. * not propagate properly.
  2263. */
  2264. ack_APIC_irq();
  2265. /*
  2266. * Tail end of clearing remote IRR bit (either by delivering the EOI
  2267. * message via io-apic EOI register write or simulating it using
  2268. * mask+edge followed by unnask+level logic) manually when the
  2269. * level triggered interrupt is seen as the edge triggered interrupt
  2270. * at the cpu.
  2271. */
  2272. if (!(v & (1 << (i & 0x1f)))) {
  2273. atomic_inc(&irq_mis_count);
  2274. eoi_ioapic_irq(desc);
  2275. }
  2276. /* Now we can move and renable the irq */
  2277. if (unlikely(do_unmask_irq)) {
  2278. /* Only migrate the irq if the ack has been received.
  2279. *
  2280. * On rare occasions the broadcast level triggered ack gets
  2281. * delayed going to ioapics, and if we reprogram the
  2282. * vector while Remote IRR is still set the irq will never
  2283. * fire again.
  2284. *
  2285. * To prevent this scenario we read the Remote IRR bit
  2286. * of the ioapic. This has two effects.
  2287. * - On any sane system the read of the ioapic will
  2288. * flush writes (and acks) going to the ioapic from
  2289. * this cpu.
  2290. * - We get to see if the ACK has actually been delivered.
  2291. *
  2292. * Based on failed experiments of reprogramming the
  2293. * ioapic entry from outside of irq context starting
  2294. * with masking the ioapic entry and then polling until
  2295. * Remote IRR was clear before reprogramming the
  2296. * ioapic I don't trust the Remote IRR bit to be
  2297. * completey accurate.
  2298. *
  2299. * However there appears to be no other way to plug
  2300. * this race, so if the Remote IRR bit is not
  2301. * accurate and is causing problems then it is a hardware bug
  2302. * and you can go talk to the chipset vendor about it.
  2303. */
  2304. cfg = desc->chip_data;
  2305. if (!io_apic_level_ack_pending(cfg))
  2306. move_masked_irq(irq);
  2307. unmask_IO_APIC_irq_desc(desc);
  2308. }
  2309. }
  2310. #ifdef CONFIG_INTR_REMAP
  2311. static void ir_ack_apic_edge(unsigned int irq)
  2312. {
  2313. ack_APIC_irq();
  2314. }
  2315. static void ir_ack_apic_level(unsigned int irq)
  2316. {
  2317. struct irq_desc *desc = irq_to_desc(irq);
  2318. ack_APIC_irq();
  2319. eoi_ioapic_irq(desc);
  2320. }
  2321. #endif /* CONFIG_INTR_REMAP */
  2322. static struct irq_chip ioapic_chip __read_mostly = {
  2323. .name = "IO-APIC",
  2324. .startup = startup_ioapic_irq,
  2325. .mask = mask_IO_APIC_irq,
  2326. .unmask = unmask_IO_APIC_irq,
  2327. .ack = ack_apic_edge,
  2328. .eoi = ack_apic_level,
  2329. #ifdef CONFIG_SMP
  2330. .set_affinity = set_ioapic_affinity_irq,
  2331. #endif
  2332. .retrigger = ioapic_retrigger_irq,
  2333. };
  2334. static struct irq_chip ir_ioapic_chip __read_mostly = {
  2335. .name = "IR-IO-APIC",
  2336. .startup = startup_ioapic_irq,
  2337. .mask = mask_IO_APIC_irq,
  2338. .unmask = unmask_IO_APIC_irq,
  2339. #ifdef CONFIG_INTR_REMAP
  2340. .ack = ir_ack_apic_edge,
  2341. .eoi = ir_ack_apic_level,
  2342. #ifdef CONFIG_SMP
  2343. .set_affinity = set_ir_ioapic_affinity_irq,
  2344. #endif
  2345. #endif
  2346. .retrigger = ioapic_retrigger_irq,
  2347. };
  2348. static inline void init_IO_APIC_traps(void)
  2349. {
  2350. int irq;
  2351. struct irq_desc *desc;
  2352. struct irq_cfg *cfg;
  2353. /*
  2354. * NOTE! The local APIC isn't very good at handling
  2355. * multiple interrupts at the same interrupt level.
  2356. * As the interrupt level is determined by taking the
  2357. * vector number and shifting that right by 4, we
  2358. * want to spread these out a bit so that they don't
  2359. * all fall in the same interrupt level.
  2360. *
  2361. * Also, we've got to be careful not to trash gate
  2362. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  2363. */
  2364. for_each_irq_desc(irq, desc) {
  2365. cfg = desc->chip_data;
  2366. if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
  2367. /*
  2368. * Hmm.. We don't have an entry for this,
  2369. * so default to an old-fashioned 8259
  2370. * interrupt if we can..
  2371. */
  2372. if (irq < legacy_pic->nr_legacy_irqs)
  2373. legacy_pic->make_irq(irq);
  2374. else
  2375. /* Strange. Oh, well.. */
  2376. desc->chip = &no_irq_chip;
  2377. }
  2378. }
  2379. }
  2380. /*
  2381. * The local APIC irq-chip implementation:
  2382. */
  2383. static void mask_lapic_irq(unsigned int irq)
  2384. {
  2385. unsigned long v;
  2386. v = apic_read(APIC_LVT0);
  2387. apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
  2388. }
  2389. static void unmask_lapic_irq(unsigned int irq)
  2390. {
  2391. unsigned long v;
  2392. v = apic_read(APIC_LVT0);
  2393. apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
  2394. }
  2395. static void ack_lapic_irq(unsigned int irq)
  2396. {
  2397. ack_APIC_irq();
  2398. }
  2399. static struct irq_chip lapic_chip __read_mostly = {
  2400. .name = "local-APIC",
  2401. .mask = mask_lapic_irq,
  2402. .unmask = unmask_lapic_irq,
  2403. .ack = ack_lapic_irq,
  2404. };
  2405. static void lapic_register_intr(int irq, struct irq_desc *desc)
  2406. {
  2407. desc->status &= ~IRQ_LEVEL;
  2408. set_irq_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
  2409. "edge");
  2410. }
  2411. static void __init setup_nmi(void)
  2412. {
  2413. /*
  2414. * Dirty trick to enable the NMI watchdog ...
  2415. * We put the 8259A master into AEOI mode and
  2416. * unmask on all local APICs LVT0 as NMI.
  2417. *
  2418. * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
  2419. * is from Maciej W. Rozycki - so we do not have to EOI from
  2420. * the NMI handler or the timer interrupt.
  2421. */
  2422. apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");
  2423. enable_NMI_through_LVT0();
  2424. apic_printk(APIC_VERBOSE, " done.\n");
  2425. }
  2426. /*
  2427. * This looks a bit hackish but it's about the only one way of sending
  2428. * a few INTA cycles to 8259As and any associated glue logic. ICR does
  2429. * not support the ExtINT mode, unfortunately. We need to send these
  2430. * cycles as some i82489DX-based boards have glue logic that keeps the
  2431. * 8259A interrupt line asserted until INTA. --macro
  2432. */
  2433. static inline void __init unlock_ExtINT_logic(void)
  2434. {
  2435. int apic, pin, i;
  2436. struct IO_APIC_route_entry entry0, entry1;
  2437. unsigned char save_control, save_freq_select;
  2438. pin = find_isa_irq_pin(8, mp_INT);
  2439. if (pin == -1) {
  2440. WARN_ON_ONCE(1);
  2441. return;
  2442. }
  2443. apic = find_isa_irq_apic(8, mp_INT);
  2444. if (apic == -1) {
  2445. WARN_ON_ONCE(1);
  2446. return;
  2447. }
  2448. entry0 = ioapic_read_entry(apic, pin);
  2449. clear_IO_APIC_pin(apic, pin);
  2450. memset(&entry1, 0, sizeof(entry1));
  2451. entry1.dest_mode = 0; /* physical delivery */
  2452. entry1.mask = 0; /* unmask IRQ now */
  2453. entry1.dest = hard_smp_processor_id();
  2454. entry1.delivery_mode = dest_ExtINT;
  2455. entry1.polarity = entry0.polarity;
  2456. entry1.trigger = 0;
  2457. entry1.vector = 0;
  2458. ioapic_write_entry(apic, pin, entry1);
  2459. save_control = CMOS_READ(RTC_CONTROL);
  2460. save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
  2461. CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
  2462. RTC_FREQ_SELECT);
  2463. CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);
  2464. i = 100;
  2465. while (i-- > 0) {
  2466. mdelay(10);
  2467. if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
  2468. i -= 10;
  2469. }
  2470. CMOS_WRITE(save_control, RTC_CONTROL);
  2471. CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
  2472. clear_IO_APIC_pin(apic, pin);
  2473. ioapic_write_entry(apic, pin, entry0);
  2474. }
  2475. static int disable_timer_pin_1 __initdata;
  2476. /* Actually the next is obsolete, but keep it for paranoid reasons -AK */
  2477. static int __init disable_timer_pin_setup(char *arg)
  2478. {
  2479. disable_timer_pin_1 = 1;
  2480. return 0;
  2481. }
  2482. early_param("disable_timer_pin_1", disable_timer_pin_setup);
  2483. int timer_through_8259 __initdata;
  2484. /*
  2485. * This code may look a bit paranoid, but it's supposed to cooperate with
  2486. * a wide range of boards and BIOS bugs. Fortunately only the timer IRQ
  2487. * is so screwy. Thanks to Brian Perkins for testing/hacking this beast
  2488. * fanatically on his truly buggy board.
  2489. *
  2490. * FIXME: really need to revamp this for all platforms.
  2491. */
  2492. static inline void __init check_timer(void)
  2493. {
  2494. struct irq_desc *desc = irq_to_desc(0);
  2495. struct irq_cfg *cfg = desc->chip_data;
  2496. int node = cpu_to_node(boot_cpu_id);
  2497. int apic1, pin1, apic2, pin2;
  2498. unsigned long flags;
  2499. int no_pin1 = 0;
  2500. local_irq_save(flags);
  2501. /*
  2502. * get/set the timer IRQ vector:
  2503. */
  2504. legacy_pic->chip->mask(0);
  2505. assign_irq_vector(0, cfg, apic->target_cpus());
  2506. /*
  2507. * As IRQ0 is to be enabled in the 8259A, the virtual
  2508. * wire has to be disabled in the local APIC. Also
  2509. * timer interrupts need to be acknowledged manually in
  2510. * the 8259A for the i82489DX when using the NMI
  2511. * watchdog as that APIC treats NMIs as level-triggered.
  2512. * The AEOI mode will finish them in the 8259A
  2513. * automatically.
  2514. */
  2515. apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
  2516. legacy_pic->init(1);
  2517. #ifdef CONFIG_X86_32
  2518. {
  2519. unsigned int ver;
  2520. ver = apic_read(APIC_LVR);
  2521. ver = GET_APIC_VERSION(ver);
  2522. timer_ack = (nmi_watchdog == NMI_IO_APIC && !APIC_INTEGRATED(ver));
  2523. }
  2524. #endif
  2525. pin1 = find_isa_irq_pin(0, mp_INT);
  2526. apic1 = find_isa_irq_apic(0, mp_INT);
  2527. pin2 = ioapic_i8259.pin;
  2528. apic2 = ioapic_i8259.apic;
  2529. apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
  2530. "apic1=%d pin1=%d apic2=%d pin2=%d\n",
  2531. cfg->vector, apic1, pin1, apic2, pin2);
  2532. /*
  2533. * Some BIOS writers are clueless and report the ExtINTA
  2534. * I/O APIC input from the cascaded 8259A as the timer
  2535. * interrupt input. So just in case, if only one pin
  2536. * was found above, try it both directly and through the
  2537. * 8259A.
  2538. */
  2539. if (pin1 == -1) {
  2540. if (intr_remapping_enabled)
  2541. panic("BIOS bug: timer not connected to IO-APIC");
  2542. pin1 = pin2;
  2543. apic1 = apic2;
  2544. no_pin1 = 1;
  2545. } else if (pin2 == -1) {
  2546. pin2 = pin1;
  2547. apic2 = apic1;
  2548. }
  2549. if (pin1 != -1) {
  2550. /*
  2551. * Ok, does IRQ0 through the IOAPIC work?
  2552. */
  2553. if (no_pin1) {
  2554. add_pin_to_irq_node(cfg, node, apic1, pin1);
  2555. setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
  2556. } else {
  2557. /* for edge trigger, setup_IO_APIC_irq already
  2558. * leave it unmasked.
  2559. * so only need to unmask if it is level-trigger
  2560. * do we really have level trigger timer?
  2561. */
  2562. int idx;
  2563. idx = find_irq_entry(apic1, pin1, mp_INT);
  2564. if (idx != -1 && irq_trigger(idx))
  2565. unmask_IO_APIC_irq_desc(desc);
  2566. }
  2567. if (timer_irq_works()) {
  2568. if (nmi_watchdog == NMI_IO_APIC) {
  2569. setup_nmi();
  2570. legacy_pic->chip->unmask(0);
  2571. }
  2572. if (disable_timer_pin_1 > 0)
  2573. clear_IO_APIC_pin(0, pin1);
  2574. goto out;
  2575. }
  2576. if (intr_remapping_enabled)
  2577. panic("timer doesn't work through Interrupt-remapped IO-APIC");
  2578. local_irq_disable();
  2579. clear_IO_APIC_pin(apic1, pin1);
  2580. if (!no_pin1)
  2581. apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
  2582. "8254 timer not connected to IO-APIC\n");
  2583. apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
  2584. "(IRQ0) through the 8259A ...\n");
  2585. apic_printk(APIC_QUIET, KERN_INFO
  2586. "..... (found apic %d pin %d) ...\n", apic2, pin2);
  2587. /*
  2588. * legacy devices should be connected to IO APIC #0
  2589. */
  2590. replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
  2591. setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
  2592. legacy_pic->chip->unmask(0);
  2593. if (timer_irq_works()) {
  2594. apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
  2595. timer_through_8259 = 1;
  2596. if (nmi_watchdog == NMI_IO_APIC) {
  2597. legacy_pic->chip->mask(0);
  2598. setup_nmi();
  2599. legacy_pic->chip->unmask(0);
  2600. }
  2601. goto out;
  2602. }
  2603. /*
  2604. * Cleanup, just in case ...
  2605. */
  2606. local_irq_disable();
  2607. legacy_pic->chip->mask(0);
  2608. clear_IO_APIC_pin(apic2, pin2);
  2609. apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
  2610. }
  2611. if (nmi_watchdog == NMI_IO_APIC) {
  2612. apic_printk(APIC_QUIET, KERN_WARNING "timer doesn't work "
  2613. "through the IO-APIC - disabling NMI Watchdog!\n");
  2614. nmi_watchdog = NMI_NONE;
  2615. }
  2616. #ifdef CONFIG_X86_32
  2617. timer_ack = 0;
  2618. #endif
  2619. apic_printk(APIC_QUIET, KERN_INFO
  2620. "...trying to set up timer as Virtual Wire IRQ...\n");
  2621. lapic_register_intr(0, desc);
  2622. apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector); /* Fixed mode */
  2623. legacy_pic->chip->unmask(0);
  2624. if (timer_irq_works()) {
  2625. apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
  2626. goto out;
  2627. }
  2628. local_irq_disable();
  2629. legacy_pic->chip->mask(0);
  2630. apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
  2631. apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
  2632. apic_printk(APIC_QUIET, KERN_INFO
  2633. "...trying to set up timer as ExtINT IRQ...\n");
  2634. legacy_pic->init(0);
  2635. legacy_pic->make_irq(0);
  2636. apic_write(APIC_LVT0, APIC_DM_EXTINT);
  2637. unlock_ExtINT_logic();
  2638. if (timer_irq_works()) {
  2639. apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
  2640. goto out;
  2641. }
  2642. local_irq_disable();
  2643. apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
  2644. panic("IO-APIC + timer doesn't work! Boot with apic=debug and send a "
  2645. "report. Then try booting with the 'noapic' option.\n");
  2646. out:
  2647. local_irq_restore(flags);
  2648. }
  2649. /*
  2650. * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
  2651. * to devices. However there may be an I/O APIC pin available for
  2652. * this interrupt regardless. The pin may be left unconnected, but
  2653. * typically it will be reused as an ExtINT cascade interrupt for
  2654. * the master 8259A. In the MPS case such a pin will normally be
  2655. * reported as an ExtINT interrupt in the MP table. With ACPI
  2656. * there is no provision for ExtINT interrupts, and in the absence
  2657. * of an override it would be treated as an ordinary ISA I/O APIC
  2658. * interrupt, that is edge-triggered and unmasked by default. We
  2659. * used to do this, but it caused problems on some systems because
  2660. * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
  2661. * the same ExtINT cascade interrupt to drive the local APIC of the
  2662. * bootstrap processor. Therefore we refrain from routing IRQ2 to
  2663. * the I/O APIC in all cases now. No actual device should request
  2664. * it anyway. --macro
  2665. */
  2666. #define PIC_IRQS (1UL << PIC_CASCADE_IR)
  2667. void __init setup_IO_APIC(void)
  2668. {
  2669. /*
  2670. * calling enable_IO_APIC() is moved to setup_local_APIC for BP
  2671. */
  2672. io_apic_irqs = legacy_pic->nr_legacy_irqs ? ~PIC_IRQS : ~0UL;
  2673. apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
  2674. /*
  2675. * Set up IO-APIC IRQ routing.
  2676. */
  2677. x86_init.mpparse.setup_ioapic_ids();
  2678. sync_Arb_IDs();
  2679. setup_IO_APIC_irqs();
  2680. init_IO_APIC_traps();
  2681. if (legacy_pic->nr_legacy_irqs)
  2682. check_timer();
  2683. }
  2684. /*
  2685. * Called after all the initialization is done. If we didnt find any
  2686. * APIC bugs then we can allow the modify fast path
  2687. */
  2688. static int __init io_apic_bug_finalize(void)
  2689. {
  2690. if (sis_apic_bug == -1)
  2691. sis_apic_bug = 0;
  2692. return 0;
  2693. }
  2694. late_initcall(io_apic_bug_finalize);
  2695. struct sysfs_ioapic_data {
  2696. struct sys_device dev;
  2697. struct IO_APIC_route_entry entry[0];
  2698. };
  2699. static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
  2700. static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
  2701. {
  2702. struct IO_APIC_route_entry *entry;
  2703. struct sysfs_ioapic_data *data;
  2704. int i;
  2705. data = container_of(dev, struct sysfs_ioapic_data, dev);
  2706. entry = data->entry;
  2707. for (i = 0; i < nr_ioapic_registers[dev->id]; i ++, entry ++ )
  2708. *entry = ioapic_read_entry(dev->id, i);
  2709. return 0;
  2710. }
  2711. static int ioapic_resume(struct sys_device *dev)
  2712. {
  2713. struct IO_APIC_route_entry *entry;
  2714. struct sysfs_ioapic_data *data;
  2715. unsigned long flags;
  2716. union IO_APIC_reg_00 reg_00;
  2717. int i;
  2718. data = container_of(dev, struct sysfs_ioapic_data, dev);
  2719. entry = data->entry;
  2720. raw_spin_lock_irqsave(&ioapic_lock, flags);
  2721. reg_00.raw = io_apic_read(dev->id, 0);
  2722. if (reg_00.bits.ID != mp_ioapics[dev->id].apicid) {
  2723. reg_00.bits.ID = mp_ioapics[dev->id].apicid;
  2724. io_apic_write(dev->id, 0, reg_00.raw);
  2725. }
  2726. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  2727. for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
  2728. ioapic_write_entry(dev->id, i, entry[i]);
  2729. return 0;
  2730. }
  2731. static struct sysdev_class ioapic_sysdev_class = {
  2732. .name = "ioapic",
  2733. .suspend = ioapic_suspend,
  2734. .resume = ioapic_resume,
  2735. };
  2736. static int __init ioapic_init_sysfs(void)
  2737. {
  2738. struct sys_device * dev;
  2739. int i, size, error;
  2740. error = sysdev_class_register(&ioapic_sysdev_class);
  2741. if (error)
  2742. return error;
  2743. for (i = 0; i < nr_ioapics; i++ ) {
  2744. size = sizeof(struct sys_device) + nr_ioapic_registers[i]
  2745. * sizeof(struct IO_APIC_route_entry);
  2746. mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
  2747. if (!mp_ioapic_data[i]) {
  2748. printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
  2749. continue;
  2750. }
  2751. dev = &mp_ioapic_data[i]->dev;
  2752. dev->id = i;
  2753. dev->cls = &ioapic_sysdev_class;
  2754. error = sysdev_register(dev);
  2755. if (error) {
  2756. kfree(mp_ioapic_data[i]);
  2757. mp_ioapic_data[i] = NULL;
  2758. printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
  2759. continue;
  2760. }
  2761. }
  2762. return 0;
  2763. }
  2764. device_initcall(ioapic_init_sysfs);
  2765. /*
  2766. * Dynamic irq allocate and deallocation
  2767. */
  2768. unsigned int create_irq_nr(unsigned int irq_want, int node)
  2769. {
  2770. /* Allocate an unused irq */
  2771. unsigned int irq;
  2772. unsigned int new;
  2773. unsigned long flags;
  2774. struct irq_cfg *cfg_new = NULL;
  2775. struct irq_desc *desc_new = NULL;
  2776. irq = 0;
  2777. if (irq_want < nr_irqs_gsi)
  2778. irq_want = nr_irqs_gsi;
  2779. raw_spin_lock_irqsave(&vector_lock, flags);
  2780. for (new = irq_want; new < nr_irqs; new++) {
  2781. desc_new = irq_to_desc_alloc_node(new, node);
  2782. if (!desc_new) {
  2783. printk(KERN_INFO "can not get irq_desc for %d\n", new);
  2784. continue;
  2785. }
  2786. cfg_new = desc_new->chip_data;
  2787. if (cfg_new->vector != 0)
  2788. continue;
  2789. desc_new = move_irq_desc(desc_new, node);
  2790. cfg_new = desc_new->chip_data;
  2791. if (__assign_irq_vector(new, cfg_new, apic->target_cpus()) == 0)
  2792. irq = new;
  2793. break;
  2794. }
  2795. raw_spin_unlock_irqrestore(&vector_lock, flags);
  2796. if (irq > 0)
  2797. dynamic_irq_init_keep_chip_data(irq);
  2798. return irq;
  2799. }
  2800. int create_irq(void)
  2801. {
  2802. int node = cpu_to_node(boot_cpu_id);
  2803. unsigned int irq_want;
  2804. int irq;
  2805. irq_want = nr_irqs_gsi;
  2806. irq = create_irq_nr(irq_want, node);
  2807. if (irq == 0)
  2808. irq = -1;
  2809. return irq;
  2810. }
  2811. void destroy_irq(unsigned int irq)
  2812. {
  2813. unsigned long flags;
  2814. dynamic_irq_cleanup_keep_chip_data(irq);
  2815. free_irte(irq);
  2816. raw_spin_lock_irqsave(&vector_lock, flags);
  2817. __clear_irq_vector(irq, get_irq_chip_data(irq));
  2818. raw_spin_unlock_irqrestore(&vector_lock, flags);
  2819. }
  2820. /*
  2821. * MSI message composition
  2822. */
  2823. #ifdef CONFIG_PCI_MSI
  2824. static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq,
  2825. struct msi_msg *msg, u8 hpet_id)
  2826. {
  2827. struct irq_cfg *cfg;
  2828. int err;
  2829. unsigned dest;
  2830. if (disable_apic)
  2831. return -ENXIO;
  2832. cfg = irq_cfg(irq);
  2833. err = assign_irq_vector(irq, cfg, apic->target_cpus());
  2834. if (err)
  2835. return err;
  2836. dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
  2837. if (irq_remapped(irq)) {
  2838. struct irte irte;
  2839. int ir_index;
  2840. u16 sub_handle;
  2841. ir_index = map_irq_to_irte_handle(irq, &sub_handle);
  2842. BUG_ON(ir_index == -1);
  2843. memset (&irte, 0, sizeof(irte));
  2844. irte.present = 1;
  2845. irte.dst_mode = apic->irq_dest_mode;
  2846. irte.trigger_mode = 0; /* edge */
  2847. irte.dlvry_mode = apic->irq_delivery_mode;
  2848. irte.vector = cfg->vector;
  2849. irte.dest_id = IRTE_DEST(dest);
  2850. /* Set source-id of interrupt request */
  2851. if (pdev)
  2852. set_msi_sid(&irte, pdev);
  2853. else
  2854. set_hpet_sid(&irte, hpet_id);
  2855. modify_irte(irq, &irte);
  2856. msg->address_hi = MSI_ADDR_BASE_HI;
  2857. msg->data = sub_handle;
  2858. msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
  2859. MSI_ADDR_IR_SHV |
  2860. MSI_ADDR_IR_INDEX1(ir_index) |
  2861. MSI_ADDR_IR_INDEX2(ir_index);
  2862. } else {
  2863. if (x2apic_enabled())
  2864. msg->address_hi = MSI_ADDR_BASE_HI |
  2865. MSI_ADDR_EXT_DEST_ID(dest);
  2866. else
  2867. msg->address_hi = MSI_ADDR_BASE_HI;
  2868. msg->address_lo =
  2869. MSI_ADDR_BASE_LO |
  2870. ((apic->irq_dest_mode == 0) ?
  2871. MSI_ADDR_DEST_MODE_PHYSICAL:
  2872. MSI_ADDR_DEST_MODE_LOGICAL) |
  2873. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  2874. MSI_ADDR_REDIRECTION_CPU:
  2875. MSI_ADDR_REDIRECTION_LOWPRI) |
  2876. MSI_ADDR_DEST_ID(dest);
  2877. msg->data =
  2878. MSI_DATA_TRIGGER_EDGE |
  2879. MSI_DATA_LEVEL_ASSERT |
  2880. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  2881. MSI_DATA_DELIVERY_FIXED:
  2882. MSI_DATA_DELIVERY_LOWPRI) |
  2883. MSI_DATA_VECTOR(cfg->vector);
  2884. }
  2885. return err;
  2886. }
  2887. #ifdef CONFIG_SMP
  2888. static int set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
  2889. {
  2890. struct irq_desc *desc = irq_to_desc(irq);
  2891. struct irq_cfg *cfg;
  2892. struct msi_msg msg;
  2893. unsigned int dest;
  2894. if (set_desc_affinity(desc, mask, &dest))
  2895. return -1;
  2896. cfg = desc->chip_data;
  2897. read_msi_msg_desc(desc, &msg);
  2898. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2899. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  2900. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2901. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  2902. write_msi_msg_desc(desc, &msg);
  2903. return 0;
  2904. }
  2905. #ifdef CONFIG_INTR_REMAP
  2906. /*
  2907. * Migrate the MSI irq to another cpumask. This migration is
  2908. * done in the process context using interrupt-remapping hardware.
  2909. */
  2910. static int
  2911. ir_set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
  2912. {
  2913. struct irq_desc *desc = irq_to_desc(irq);
  2914. struct irq_cfg *cfg = desc->chip_data;
  2915. unsigned int dest;
  2916. struct irte irte;
  2917. if (get_irte(irq, &irte))
  2918. return -1;
  2919. if (set_desc_affinity(desc, mask, &dest))
  2920. return -1;
  2921. irte.vector = cfg->vector;
  2922. irte.dest_id = IRTE_DEST(dest);
  2923. /*
  2924. * atomically update the IRTE with the new destination and vector.
  2925. */
  2926. modify_irte(irq, &irte);
  2927. /*
  2928. * After this point, all the interrupts will start arriving
  2929. * at the new destination. So, time to cleanup the previous
  2930. * vector allocation.
  2931. */
  2932. if (cfg->move_in_progress)
  2933. send_cleanup_vector(cfg);
  2934. return 0;
  2935. }
  2936. #endif
  2937. #endif /* CONFIG_SMP */
  2938. /*
  2939. * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
  2940. * which implement the MSI or MSI-X Capability Structure.
  2941. */
  2942. static struct irq_chip msi_chip = {
  2943. .name = "PCI-MSI",
  2944. .unmask = unmask_msi_irq,
  2945. .mask = mask_msi_irq,
  2946. .ack = ack_apic_edge,
  2947. #ifdef CONFIG_SMP
  2948. .set_affinity = set_msi_irq_affinity,
  2949. #endif
  2950. .retrigger = ioapic_retrigger_irq,
  2951. };
  2952. static struct irq_chip msi_ir_chip = {
  2953. .name = "IR-PCI-MSI",
  2954. .unmask = unmask_msi_irq,
  2955. .mask = mask_msi_irq,
  2956. #ifdef CONFIG_INTR_REMAP
  2957. .ack = ir_ack_apic_edge,
  2958. #ifdef CONFIG_SMP
  2959. .set_affinity = ir_set_msi_irq_affinity,
  2960. #endif
  2961. #endif
  2962. .retrigger = ioapic_retrigger_irq,
  2963. };
  2964. /*
  2965. * Map the PCI dev to the corresponding remapping hardware unit
  2966. * and allocate 'nvec' consecutive interrupt-remapping table entries
  2967. * in it.
  2968. */
  2969. static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
  2970. {
  2971. struct intel_iommu *iommu;
  2972. int index;
  2973. iommu = map_dev_to_ir(dev);
  2974. if (!iommu) {
  2975. printk(KERN_ERR
  2976. "Unable to map PCI %s to iommu\n", pci_name(dev));
  2977. return -ENOENT;
  2978. }
  2979. index = alloc_irte(iommu, irq, nvec);
  2980. if (index < 0) {
  2981. printk(KERN_ERR
  2982. "Unable to allocate %d IRTE for PCI %s\n", nvec,
  2983. pci_name(dev));
  2984. return -ENOSPC;
  2985. }
  2986. return index;
  2987. }
  2988. static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
  2989. {
  2990. int ret;
  2991. struct msi_msg msg;
  2992. ret = msi_compose_msg(dev, irq, &msg, -1);
  2993. if (ret < 0)
  2994. return ret;
  2995. set_irq_msi(irq, msidesc);
  2996. write_msi_msg(irq, &msg);
  2997. if (irq_remapped(irq)) {
  2998. struct irq_desc *desc = irq_to_desc(irq);
  2999. /*
  3000. * irq migration in process context
  3001. */
  3002. desc->status |= IRQ_MOVE_PCNTXT;
  3003. set_irq_chip_and_handler_name(irq, &msi_ir_chip, handle_edge_irq, "edge");
  3004. } else
  3005. set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq, "edge");
  3006. dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);
  3007. return 0;
  3008. }
  3009. int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
  3010. {
  3011. unsigned int irq;
  3012. int ret, sub_handle;
  3013. struct msi_desc *msidesc;
  3014. unsigned int irq_want;
  3015. struct intel_iommu *iommu = NULL;
  3016. int index = 0;
  3017. int node;
  3018. /* x86 doesn't support multiple MSI yet */
  3019. if (type == PCI_CAP_ID_MSI && nvec > 1)
  3020. return 1;
  3021. node = dev_to_node(&dev->dev);
  3022. irq_want = nr_irqs_gsi;
  3023. sub_handle = 0;
  3024. list_for_each_entry(msidesc, &dev->msi_list, list) {
  3025. irq = create_irq_nr(irq_want, node);
  3026. if (irq == 0)
  3027. return -1;
  3028. irq_want = irq + 1;
  3029. if (!intr_remapping_enabled)
  3030. goto no_ir;
  3031. if (!sub_handle) {
  3032. /*
  3033. * allocate the consecutive block of IRTE's
  3034. * for 'nvec'
  3035. */
  3036. index = msi_alloc_irte(dev, irq, nvec);
  3037. if (index < 0) {
  3038. ret = index;
  3039. goto error;
  3040. }
  3041. } else {
  3042. iommu = map_dev_to_ir(dev);
  3043. if (!iommu) {
  3044. ret = -ENOENT;
  3045. goto error;
  3046. }
  3047. /*
  3048. * setup the mapping between the irq and the IRTE
  3049. * base index, the sub_handle pointing to the
  3050. * appropriate interrupt remap table entry.
  3051. */
  3052. set_irte_irq(irq, iommu, index, sub_handle);
  3053. }
  3054. no_ir:
  3055. ret = setup_msi_irq(dev, msidesc, irq);
  3056. if (ret < 0)
  3057. goto error;
  3058. sub_handle++;
  3059. }
  3060. return 0;
  3061. error:
  3062. destroy_irq(irq);
  3063. return ret;
  3064. }
  3065. void arch_teardown_msi_irq(unsigned int irq)
  3066. {
  3067. destroy_irq(irq);
  3068. }
  3069. #if defined (CONFIG_DMAR) || defined (CONFIG_INTR_REMAP)
  3070. #ifdef CONFIG_SMP
  3071. static int dmar_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
  3072. {
  3073. struct irq_desc *desc = irq_to_desc(irq);
  3074. struct irq_cfg *cfg;
  3075. struct msi_msg msg;
  3076. unsigned int dest;
  3077. if (set_desc_affinity(desc, mask, &dest))
  3078. return -1;
  3079. cfg = desc->chip_data;
  3080. dmar_msi_read(irq, &msg);
  3081. msg.data &= ~MSI_DATA_VECTOR_MASK;
  3082. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  3083. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  3084. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  3085. dmar_msi_write(irq, &msg);
  3086. return 0;
  3087. }
  3088. #endif /* CONFIG_SMP */
  3089. static struct irq_chip dmar_msi_type = {
  3090. .name = "DMAR_MSI",
  3091. .unmask = dmar_msi_unmask,
  3092. .mask = dmar_msi_mask,
  3093. .ack = ack_apic_edge,
  3094. #ifdef CONFIG_SMP
  3095. .set_affinity = dmar_msi_set_affinity,
  3096. #endif
  3097. .retrigger = ioapic_retrigger_irq,
  3098. };
  3099. int arch_setup_dmar_msi(unsigned int irq)
  3100. {
  3101. int ret;
  3102. struct msi_msg msg;
  3103. ret = msi_compose_msg(NULL, irq, &msg, -1);
  3104. if (ret < 0)
  3105. return ret;
  3106. dmar_msi_write(irq, &msg);
  3107. set_irq_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
  3108. "edge");
  3109. return 0;
  3110. }
  3111. #endif
  3112. #ifdef CONFIG_HPET_TIMER
  3113. #ifdef CONFIG_SMP
  3114. static int hpet_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
  3115. {
  3116. struct irq_desc *desc = irq_to_desc(irq);
  3117. struct irq_cfg *cfg;
  3118. struct msi_msg msg;
  3119. unsigned int dest;
  3120. if (set_desc_affinity(desc, mask, &dest))
  3121. return -1;
  3122. cfg = desc->chip_data;
  3123. hpet_msi_read(irq, &msg);
  3124. msg.data &= ~MSI_DATA_VECTOR_MASK;
  3125. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  3126. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  3127. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  3128. hpet_msi_write(irq, &msg);
  3129. return 0;
  3130. }
  3131. #endif /* CONFIG_SMP */
  3132. static struct irq_chip ir_hpet_msi_type = {
  3133. .name = "IR-HPET_MSI",
  3134. .unmask = hpet_msi_unmask,
  3135. .mask = hpet_msi_mask,
  3136. #ifdef CONFIG_INTR_REMAP
  3137. .ack = ir_ack_apic_edge,
  3138. #ifdef CONFIG_SMP
  3139. .set_affinity = ir_set_msi_irq_affinity,
  3140. #endif
  3141. #endif
  3142. .retrigger = ioapic_retrigger_irq,
  3143. };
  3144. static struct irq_chip hpet_msi_type = {
  3145. .name = "HPET_MSI",
  3146. .unmask = hpet_msi_unmask,
  3147. .mask = hpet_msi_mask,
  3148. .ack = ack_apic_edge,
  3149. #ifdef CONFIG_SMP
  3150. .set_affinity = hpet_msi_set_affinity,
  3151. #endif
  3152. .retrigger = ioapic_retrigger_irq,
  3153. };
  3154. int arch_setup_hpet_msi(unsigned int irq, unsigned int id)
  3155. {
  3156. int ret;
  3157. struct msi_msg msg;
  3158. struct irq_desc *desc = irq_to_desc(irq);
  3159. if (intr_remapping_enabled) {
  3160. struct intel_iommu *iommu = map_hpet_to_ir(id);
  3161. int index;
  3162. if (!iommu)
  3163. return -1;
  3164. index = alloc_irte(iommu, irq, 1);
  3165. if (index < 0)
  3166. return -1;
  3167. }
  3168. ret = msi_compose_msg(NULL, irq, &msg, id);
  3169. if (ret < 0)
  3170. return ret;
  3171. hpet_msi_write(irq, &msg);
  3172. desc->status |= IRQ_MOVE_PCNTXT;
  3173. if (irq_remapped(irq))
  3174. set_irq_chip_and_handler_name(irq, &ir_hpet_msi_type,
  3175. handle_edge_irq, "edge");
  3176. else
  3177. set_irq_chip_and_handler_name(irq, &hpet_msi_type,
  3178. handle_edge_irq, "edge");
  3179. return 0;
  3180. }
  3181. #endif
  3182. #endif /* CONFIG_PCI_MSI */
  3183. /*
  3184. * Hypertransport interrupt support
  3185. */
  3186. #ifdef CONFIG_HT_IRQ
  3187. #ifdef CONFIG_SMP
  3188. static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
  3189. {
  3190. struct ht_irq_msg msg;
  3191. fetch_ht_irq_msg(irq, &msg);
  3192. msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
  3193. msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
  3194. msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
  3195. msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
  3196. write_ht_irq_msg(irq, &msg);
  3197. }
  3198. static int set_ht_irq_affinity(unsigned int irq, const struct cpumask *mask)
  3199. {
  3200. struct irq_desc *desc = irq_to_desc(irq);
  3201. struct irq_cfg *cfg;
  3202. unsigned int dest;
  3203. if (set_desc_affinity(desc, mask, &dest))
  3204. return -1;
  3205. cfg = desc->chip_data;
  3206. target_ht_irq(irq, dest, cfg->vector);
  3207. return 0;
  3208. }
  3209. #endif
  3210. static struct irq_chip ht_irq_chip = {
  3211. .name = "PCI-HT",
  3212. .mask = mask_ht_irq,
  3213. .unmask = unmask_ht_irq,
  3214. .ack = ack_apic_edge,
  3215. #ifdef CONFIG_SMP
  3216. .set_affinity = set_ht_irq_affinity,
  3217. #endif
  3218. .retrigger = ioapic_retrigger_irq,
  3219. };
  3220. int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
  3221. {
  3222. struct irq_cfg *cfg;
  3223. int err;
  3224. if (disable_apic)
  3225. return -ENXIO;
  3226. cfg = irq_cfg(irq);
  3227. err = assign_irq_vector(irq, cfg, apic->target_cpus());
  3228. if (!err) {
  3229. struct ht_irq_msg msg;
  3230. unsigned dest;
  3231. dest = apic->cpu_mask_to_apicid_and(cfg->domain,
  3232. apic->target_cpus());
  3233. msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
  3234. msg.address_lo =
  3235. HT_IRQ_LOW_BASE |
  3236. HT_IRQ_LOW_DEST_ID(dest) |
  3237. HT_IRQ_LOW_VECTOR(cfg->vector) |
  3238. ((apic->irq_dest_mode == 0) ?
  3239. HT_IRQ_LOW_DM_PHYSICAL :
  3240. HT_IRQ_LOW_DM_LOGICAL) |
  3241. HT_IRQ_LOW_RQEOI_EDGE |
  3242. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  3243. HT_IRQ_LOW_MT_FIXED :
  3244. HT_IRQ_LOW_MT_ARBITRATED) |
  3245. HT_IRQ_LOW_IRQ_MASKED;
  3246. write_ht_irq_msg(irq, &msg);
  3247. set_irq_chip_and_handler_name(irq, &ht_irq_chip,
  3248. handle_edge_irq, "edge");
  3249. dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
  3250. }
  3251. return err;
  3252. }
  3253. #endif /* CONFIG_HT_IRQ */
  3254. int __init io_apic_get_redir_entries (int ioapic)
  3255. {
  3256. union IO_APIC_reg_01 reg_01;
  3257. unsigned long flags;
  3258. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3259. reg_01.raw = io_apic_read(ioapic, 1);
  3260. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3261. return reg_01.bits.entries;
  3262. }
  3263. void __init probe_nr_irqs_gsi(void)
  3264. {
  3265. int nr = 0;
  3266. nr = acpi_probe_gsi();
  3267. if (nr > nr_irqs_gsi) {
  3268. nr_irqs_gsi = nr;
  3269. } else {
  3270. /* for acpi=off or acpi is not compiled in */
  3271. int idx;
  3272. nr = 0;
  3273. for (idx = 0; idx < nr_ioapics; idx++)
  3274. nr += io_apic_get_redir_entries(idx) + 1;
  3275. if (nr > nr_irqs_gsi)
  3276. nr_irqs_gsi = nr;
  3277. }
  3278. printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
  3279. }
  3280. #ifdef CONFIG_SPARSE_IRQ
  3281. int __init arch_probe_nr_irqs(void)
  3282. {
  3283. int nr;
  3284. if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
  3285. nr_irqs = NR_VECTORS * nr_cpu_ids;
  3286. nr = nr_irqs_gsi + 8 * nr_cpu_ids;
  3287. #if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
  3288. /*
  3289. * for MSI and HT dyn irq
  3290. */
  3291. nr += nr_irqs_gsi * 16;
  3292. #endif
  3293. if (nr < nr_irqs)
  3294. nr_irqs = nr;
  3295. return 0;
  3296. }
  3297. #endif
  3298. static int __io_apic_set_pci_routing(struct device *dev, int irq,
  3299. struct io_apic_irq_attr *irq_attr)
  3300. {
  3301. struct irq_desc *desc;
  3302. struct irq_cfg *cfg;
  3303. int node;
  3304. int ioapic, pin;
  3305. int trigger, polarity;
  3306. ioapic = irq_attr->ioapic;
  3307. if (!IO_APIC_IRQ(irq)) {
  3308. apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
  3309. ioapic);
  3310. return -EINVAL;
  3311. }
  3312. if (dev)
  3313. node = dev_to_node(dev);
  3314. else
  3315. node = cpu_to_node(boot_cpu_id);
  3316. desc = irq_to_desc_alloc_node(irq, node);
  3317. if (!desc) {
  3318. printk(KERN_INFO "can not get irq_desc %d\n", irq);
  3319. return 0;
  3320. }
  3321. pin = irq_attr->ioapic_pin;
  3322. trigger = irq_attr->trigger;
  3323. polarity = irq_attr->polarity;
  3324. /*
  3325. * IRQs < 16 are already in the irq_2_pin[] map
  3326. */
  3327. if (irq >= legacy_pic->nr_legacy_irqs) {
  3328. cfg = desc->chip_data;
  3329. if (add_pin_to_irq_node_nopanic(cfg, node, ioapic, pin)) {
  3330. printk(KERN_INFO "can not add pin %d for irq %d\n",
  3331. pin, irq);
  3332. return 0;
  3333. }
  3334. }
  3335. setup_IO_APIC_irq(ioapic, pin, irq, desc, trigger, polarity);
  3336. return 0;
  3337. }
  3338. int io_apic_set_pci_routing(struct device *dev, int irq,
  3339. struct io_apic_irq_attr *irq_attr)
  3340. {
  3341. int ioapic, pin;
  3342. /*
  3343. * Avoid pin reprogramming. PRTs typically include entries
  3344. * with redundant pin->gsi mappings (but unique PCI devices);
  3345. * we only program the IOAPIC on the first.
  3346. */
  3347. ioapic = irq_attr->ioapic;
  3348. pin = irq_attr->ioapic_pin;
  3349. if (test_bit(pin, mp_ioapic_routing[ioapic].pin_programmed)) {
  3350. pr_debug("Pin %d-%d already programmed\n",
  3351. mp_ioapics[ioapic].apicid, pin);
  3352. return 0;
  3353. }
  3354. set_bit(pin, mp_ioapic_routing[ioapic].pin_programmed);
  3355. return __io_apic_set_pci_routing(dev, irq, irq_attr);
  3356. }
  3357. u8 __init io_apic_unique_id(u8 id)
  3358. {
  3359. #ifdef CONFIG_X86_32
  3360. if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
  3361. !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
  3362. return io_apic_get_unique_id(nr_ioapics, id);
  3363. else
  3364. return id;
  3365. #else
  3366. int i;
  3367. DECLARE_BITMAP(used, 256);
  3368. bitmap_zero(used, 256);
  3369. for (i = 0; i < nr_ioapics; i++) {
  3370. struct mpc_ioapic *ia = &mp_ioapics[i];
  3371. __set_bit(ia->apicid, used);
  3372. }
  3373. if (!test_bit(id, used))
  3374. return id;
  3375. return find_first_zero_bit(used, 256);
  3376. #endif
  3377. }
  3378. #ifdef CONFIG_X86_32
  3379. int __init io_apic_get_unique_id(int ioapic, int apic_id)
  3380. {
  3381. union IO_APIC_reg_00 reg_00;
  3382. static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
  3383. physid_mask_t tmp;
  3384. unsigned long flags;
  3385. int i = 0;
  3386. /*
  3387. * The P4 platform supports up to 256 APIC IDs on two separate APIC
  3388. * buses (one for LAPICs, one for IOAPICs), where predecessors only
  3389. * supports up to 16 on one shared APIC bus.
  3390. *
  3391. * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
  3392. * advantage of new APIC bus architecture.
  3393. */
  3394. if (physids_empty(apic_id_map))
  3395. apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
  3396. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3397. reg_00.raw = io_apic_read(ioapic, 0);
  3398. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3399. if (apic_id >= get_physical_broadcast()) {
  3400. printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
  3401. "%d\n", ioapic, apic_id, reg_00.bits.ID);
  3402. apic_id = reg_00.bits.ID;
  3403. }
  3404. /*
  3405. * Every APIC in a system must have a unique ID or we get lots of nice
  3406. * 'stuck on smp_invalidate_needed IPI wait' messages.
  3407. */
  3408. if (apic->check_apicid_used(&apic_id_map, apic_id)) {
  3409. for (i = 0; i < get_physical_broadcast(); i++) {
  3410. if (!apic->check_apicid_used(&apic_id_map, i))
  3411. break;
  3412. }
  3413. if (i == get_physical_broadcast())
  3414. panic("Max apic_id exceeded!\n");
  3415. printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
  3416. "trying %d\n", ioapic, apic_id, i);
  3417. apic_id = i;
  3418. }
  3419. apic->apicid_to_cpu_present(apic_id, &tmp);
  3420. physids_or(apic_id_map, apic_id_map, tmp);
  3421. if (reg_00.bits.ID != apic_id) {
  3422. reg_00.bits.ID = apic_id;
  3423. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3424. io_apic_write(ioapic, 0, reg_00.raw);
  3425. reg_00.raw = io_apic_read(ioapic, 0);
  3426. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3427. /* Sanity check */
  3428. if (reg_00.bits.ID != apic_id) {
  3429. printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
  3430. return -1;
  3431. }
  3432. }
  3433. apic_printk(APIC_VERBOSE, KERN_INFO
  3434. "IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);
  3435. return apic_id;
  3436. }
  3437. #endif
  3438. int __init io_apic_get_version(int ioapic)
  3439. {
  3440. union IO_APIC_reg_01 reg_01;
  3441. unsigned long flags;
  3442. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3443. reg_01.raw = io_apic_read(ioapic, 1);
  3444. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3445. return reg_01.bits.version;
  3446. }
  3447. int acpi_get_override_irq(int bus_irq, int *trigger, int *polarity)
  3448. {
  3449. int i;
  3450. if (skip_ioapic_setup)
  3451. return -1;
  3452. for (i = 0; i < mp_irq_entries; i++)
  3453. if (mp_irqs[i].irqtype == mp_INT &&
  3454. mp_irqs[i].srcbusirq == bus_irq)
  3455. break;
  3456. if (i >= mp_irq_entries)
  3457. return -1;
  3458. *trigger = irq_trigger(i);
  3459. *polarity = irq_polarity(i);
  3460. return 0;
  3461. }
  3462. /*
  3463. * This function currently is only a helper for the i386 smp boot process where
  3464. * we need to reprogram the ioredtbls to cater for the cpus which have come online
  3465. * so mask in all cases should simply be apic->target_cpus()
  3466. */
  3467. #ifdef CONFIG_SMP
  3468. void __init setup_ioapic_dest(void)
  3469. {
  3470. int pin, ioapic, irq, irq_entry;
  3471. struct irq_desc *desc;
  3472. const struct cpumask *mask;
  3473. if (skip_ioapic_setup == 1)
  3474. return;
  3475. for (ioapic = 0; ioapic < nr_ioapics; ioapic++)
  3476. for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
  3477. irq_entry = find_irq_entry(ioapic, pin, mp_INT);
  3478. if (irq_entry == -1)
  3479. continue;
  3480. irq = pin_2_irq(irq_entry, ioapic, pin);
  3481. if ((ioapic > 0) && (irq > 16))
  3482. continue;
  3483. desc = irq_to_desc(irq);
  3484. /*
  3485. * Honour affinities which have been set in early boot
  3486. */
  3487. if (desc->status &
  3488. (IRQ_NO_BALANCING | IRQ_AFFINITY_SET))
  3489. mask = desc->affinity;
  3490. else
  3491. mask = apic->target_cpus();
  3492. if (intr_remapping_enabled)
  3493. set_ir_ioapic_affinity_irq_desc(desc, mask);
  3494. else
  3495. set_ioapic_affinity_irq_desc(desc, mask);
  3496. }
  3497. }
  3498. #endif
  3499. #define IOAPIC_RESOURCE_NAME_SIZE 11
  3500. static struct resource *ioapic_resources;
  3501. static struct resource * __init ioapic_setup_resources(int nr_ioapics)
  3502. {
  3503. unsigned long n;
  3504. struct resource *res;
  3505. char *mem;
  3506. int i;
  3507. if (nr_ioapics <= 0)
  3508. return NULL;
  3509. n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
  3510. n *= nr_ioapics;
  3511. mem = alloc_bootmem(n);
  3512. res = (void *)mem;
  3513. mem += sizeof(struct resource) * nr_ioapics;
  3514. for (i = 0; i < nr_ioapics; i++) {
  3515. res[i].name = mem;
  3516. res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
  3517. snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
  3518. mem += IOAPIC_RESOURCE_NAME_SIZE;
  3519. }
  3520. ioapic_resources = res;
  3521. return res;
  3522. }
  3523. void __init ioapic_init_mappings(void)
  3524. {
  3525. unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
  3526. struct resource *ioapic_res;
  3527. int i;
  3528. ioapic_res = ioapic_setup_resources(nr_ioapics);
  3529. for (i = 0; i < nr_ioapics; i++) {
  3530. if (smp_found_config) {
  3531. ioapic_phys = mp_ioapics[i].apicaddr;
  3532. #ifdef CONFIG_X86_32
  3533. if (!ioapic_phys) {
  3534. printk(KERN_ERR
  3535. "WARNING: bogus zero IO-APIC "
  3536. "address found in MPTABLE, "
  3537. "disabling IO/APIC support!\n");
  3538. smp_found_config = 0;
  3539. skip_ioapic_setup = 1;
  3540. goto fake_ioapic_page;
  3541. }
  3542. #endif
  3543. } else {
  3544. #ifdef CONFIG_X86_32
  3545. fake_ioapic_page:
  3546. #endif
  3547. ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
  3548. ioapic_phys = __pa(ioapic_phys);
  3549. }
  3550. set_fixmap_nocache(idx, ioapic_phys);
  3551. apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
  3552. __fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
  3553. ioapic_phys);
  3554. idx++;
  3555. ioapic_res->start = ioapic_phys;
  3556. ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
  3557. ioapic_res++;
  3558. }
  3559. }
  3560. void __init ioapic_insert_resources(void)
  3561. {
  3562. int i;
  3563. struct resource *r = ioapic_resources;
  3564. if (!r) {
  3565. if (nr_ioapics > 0)
  3566. printk(KERN_ERR
  3567. "IO APIC resources couldn't be allocated.\n");
  3568. return;
  3569. }
  3570. for (i = 0; i < nr_ioapics; i++) {
  3571. insert_resource(&iomem_resource, r);
  3572. r++;
  3573. }
  3574. }
  3575. int mp_find_ioapic(int gsi)
  3576. {
  3577. int i = 0;
  3578. /* Find the IOAPIC that manages this GSI. */
  3579. for (i = 0; i < nr_ioapics; i++) {
  3580. if ((gsi >= mp_gsi_routing[i].gsi_base)
  3581. && (gsi <= mp_gsi_routing[i].gsi_end))
  3582. return i;
  3583. }
  3584. printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
  3585. return -1;
  3586. }
  3587. int mp_find_ioapic_pin(int ioapic, int gsi)
  3588. {
  3589. if (WARN_ON(ioapic == -1))
  3590. return -1;
  3591. if (WARN_ON(gsi > mp_gsi_routing[ioapic].gsi_end))
  3592. return -1;
  3593. return gsi - mp_gsi_routing[ioapic].gsi_base;
  3594. }
  3595. static int bad_ioapic(unsigned long address)
  3596. {
  3597. if (nr_ioapics >= MAX_IO_APICS) {
  3598. printk(KERN_WARNING "WARING: Max # of I/O APICs (%d) exceeded "
  3599. "(found %d), skipping\n", MAX_IO_APICS, nr_ioapics);
  3600. return 1;
  3601. }
  3602. if (!address) {
  3603. printk(KERN_WARNING "WARNING: Bogus (zero) I/O APIC address"
  3604. " found in table, skipping!\n");
  3605. return 1;
  3606. }
  3607. return 0;
  3608. }
  3609. void __init mp_register_ioapic(int id, u32 address, u32 gsi_base)
  3610. {
  3611. int idx = 0;
  3612. if (bad_ioapic(address))
  3613. return;
  3614. idx = nr_ioapics;
  3615. mp_ioapics[idx].type = MP_IOAPIC;
  3616. mp_ioapics[idx].flags = MPC_APIC_USABLE;
  3617. mp_ioapics[idx].apicaddr = address;
  3618. set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
  3619. mp_ioapics[idx].apicid = io_apic_unique_id(id);
  3620. mp_ioapics[idx].apicver = io_apic_get_version(idx);
  3621. /*
  3622. * Build basic GSI lookup table to facilitate gsi->io_apic lookups
  3623. * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
  3624. */
  3625. mp_gsi_routing[idx].gsi_base = gsi_base;
  3626. mp_gsi_routing[idx].gsi_end = gsi_base +
  3627. io_apic_get_redir_entries(idx);
  3628. printk(KERN_INFO "IOAPIC[%d]: apic_id %d, version %d, address 0x%x, "
  3629. "GSI %d-%d\n", idx, mp_ioapics[idx].apicid,
  3630. mp_ioapics[idx].apicver, mp_ioapics[idx].apicaddr,
  3631. mp_gsi_routing[idx].gsi_base, mp_gsi_routing[idx].gsi_end);
  3632. nr_ioapics++;
  3633. }
  3634. /* Enable IOAPIC early just for system timer */
  3635. void __init pre_init_apic_IRQ0(void)
  3636. {
  3637. struct irq_cfg *cfg;
  3638. struct irq_desc *desc;
  3639. printk(KERN_INFO "Early APIC setup for system timer0\n");
  3640. #ifndef CONFIG_SMP
  3641. phys_cpu_present_map = physid_mask_of_physid(boot_cpu_physical_apicid);
  3642. #endif
  3643. desc = irq_to_desc_alloc_node(0, 0);
  3644. setup_local_APIC();
  3645. cfg = irq_cfg(0);
  3646. add_pin_to_irq_node(cfg, 0, 0, 0);
  3647. set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
  3648. setup_IO_APIC_irq(0, 0, 0, desc, 0, 0);
  3649. }