i915_irq.c 78 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <linux/sysrq.h>
  30. #include <linux/slab.h>
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "i915_drm.h"
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include "intel_drv.h"
  37. #define MAX_NOPID ((u32)~0)
  38. #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
  39. PIPE_VBLANK_INTERRUPT_STATUS)
  40. #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
  41. PIPE_VBLANK_INTERRUPT_ENABLE)
  42. #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
  43. DRM_I915_VBLANK_PIPE_B)
  44. /* For display hotplug interrupt */
  45. static void
  46. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  47. {
  48. if ((dev_priv->irq_mask & mask) != 0) {
  49. dev_priv->irq_mask &= ~mask;
  50. I915_WRITE(DEIMR, dev_priv->irq_mask);
  51. POSTING_READ(DEIMR);
  52. }
  53. }
  54. static inline void
  55. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  56. {
  57. if ((dev_priv->irq_mask & mask) != mask) {
  58. dev_priv->irq_mask |= mask;
  59. I915_WRITE(DEIMR, dev_priv->irq_mask);
  60. POSTING_READ(DEIMR);
  61. }
  62. }
  63. void
  64. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  65. {
  66. if ((dev_priv->pipestat[pipe] & mask) != mask) {
  67. u32 reg = PIPESTAT(pipe);
  68. dev_priv->pipestat[pipe] |= mask;
  69. /* Enable the interrupt, clear any pending status */
  70. I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
  71. POSTING_READ(reg);
  72. }
  73. }
  74. void
  75. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  76. {
  77. if ((dev_priv->pipestat[pipe] & mask) != 0) {
  78. u32 reg = PIPESTAT(pipe);
  79. dev_priv->pipestat[pipe] &= ~mask;
  80. I915_WRITE(reg, dev_priv->pipestat[pipe]);
  81. POSTING_READ(reg);
  82. }
  83. }
  84. /**
  85. * intel_enable_asle - enable ASLE interrupt for OpRegion
  86. */
  87. void intel_enable_asle(struct drm_device *dev)
  88. {
  89. drm_i915_private_t *dev_priv = dev->dev_private;
  90. unsigned long irqflags;
  91. /* FIXME: opregion/asle for VLV */
  92. if (IS_VALLEYVIEW(dev))
  93. return;
  94. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  95. if (HAS_PCH_SPLIT(dev))
  96. ironlake_enable_display_irq(dev_priv, DE_GSE);
  97. else {
  98. i915_enable_pipestat(dev_priv, 1,
  99. PIPE_LEGACY_BLC_EVENT_ENABLE);
  100. if (INTEL_INFO(dev)->gen >= 4)
  101. i915_enable_pipestat(dev_priv, 0,
  102. PIPE_LEGACY_BLC_EVENT_ENABLE);
  103. }
  104. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  105. }
  106. /**
  107. * i915_pipe_enabled - check if a pipe is enabled
  108. * @dev: DRM device
  109. * @pipe: pipe to check
  110. *
  111. * Reading certain registers when the pipe is disabled can hang the chip.
  112. * Use this routine to make sure the PLL is running and the pipe is active
  113. * before reading such registers if unsure.
  114. */
  115. static int
  116. i915_pipe_enabled(struct drm_device *dev, int pipe)
  117. {
  118. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  119. return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
  120. }
  121. /* Called from drm generic code, passed a 'crtc', which
  122. * we use as a pipe index
  123. */
  124. static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  125. {
  126. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  127. unsigned long high_frame;
  128. unsigned long low_frame;
  129. u32 high1, high2, low;
  130. if (!i915_pipe_enabled(dev, pipe)) {
  131. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  132. "pipe %c\n", pipe_name(pipe));
  133. return 0;
  134. }
  135. high_frame = PIPEFRAME(pipe);
  136. low_frame = PIPEFRAMEPIXEL(pipe);
  137. /*
  138. * High & low register fields aren't synchronized, so make sure
  139. * we get a low value that's stable across two reads of the high
  140. * register.
  141. */
  142. do {
  143. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  144. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  145. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  146. } while (high1 != high2);
  147. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  148. low >>= PIPE_FRAME_LOW_SHIFT;
  149. return (high1 << 8) | low;
  150. }
  151. static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  152. {
  153. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  154. int reg = PIPE_FRMCOUNT_GM45(pipe);
  155. if (!i915_pipe_enabled(dev, pipe)) {
  156. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  157. "pipe %c\n", pipe_name(pipe));
  158. return 0;
  159. }
  160. return I915_READ(reg);
  161. }
  162. static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
  163. int *vpos, int *hpos)
  164. {
  165. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  166. u32 vbl = 0, position = 0;
  167. int vbl_start, vbl_end, htotal, vtotal;
  168. bool in_vbl = true;
  169. int ret = 0;
  170. if (!i915_pipe_enabled(dev, pipe)) {
  171. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  172. "pipe %c\n", pipe_name(pipe));
  173. return 0;
  174. }
  175. /* Get vtotal. */
  176. vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
  177. if (INTEL_INFO(dev)->gen >= 4) {
  178. /* No obvious pixelcount register. Only query vertical
  179. * scanout position from Display scan line register.
  180. */
  181. position = I915_READ(PIPEDSL(pipe));
  182. /* Decode into vertical scanout position. Don't have
  183. * horizontal scanout position.
  184. */
  185. *vpos = position & 0x1fff;
  186. *hpos = 0;
  187. } else {
  188. /* Have access to pixelcount since start of frame.
  189. * We can split this into vertical and horizontal
  190. * scanout position.
  191. */
  192. position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  193. htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
  194. *vpos = position / htotal;
  195. *hpos = position - (*vpos * htotal);
  196. }
  197. /* Query vblank area. */
  198. vbl = I915_READ(VBLANK(pipe));
  199. /* Test position against vblank region. */
  200. vbl_start = vbl & 0x1fff;
  201. vbl_end = (vbl >> 16) & 0x1fff;
  202. if ((*vpos < vbl_start) || (*vpos > vbl_end))
  203. in_vbl = false;
  204. /* Inside "upper part" of vblank area? Apply corrective offset: */
  205. if (in_vbl && (*vpos >= vbl_start))
  206. *vpos = *vpos - vtotal;
  207. /* Readouts valid? */
  208. if (vbl > 0)
  209. ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
  210. /* In vblank? */
  211. if (in_vbl)
  212. ret |= DRM_SCANOUTPOS_INVBL;
  213. return ret;
  214. }
  215. static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
  216. int *max_error,
  217. struct timeval *vblank_time,
  218. unsigned flags)
  219. {
  220. struct drm_i915_private *dev_priv = dev->dev_private;
  221. struct drm_crtc *crtc;
  222. if (pipe < 0 || pipe >= dev_priv->num_pipe) {
  223. DRM_ERROR("Invalid crtc %d\n", pipe);
  224. return -EINVAL;
  225. }
  226. /* Get drm_crtc to timestamp: */
  227. crtc = intel_get_crtc_for_pipe(dev, pipe);
  228. if (crtc == NULL) {
  229. DRM_ERROR("Invalid crtc %d\n", pipe);
  230. return -EINVAL;
  231. }
  232. if (!crtc->enabled) {
  233. DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
  234. return -EBUSY;
  235. }
  236. /* Helper routine in DRM core does all the work: */
  237. return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
  238. vblank_time, flags,
  239. crtc);
  240. }
  241. /*
  242. * Handle hotplug events outside the interrupt handler proper.
  243. */
  244. static void i915_hotplug_work_func(struct work_struct *work)
  245. {
  246. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  247. hotplug_work);
  248. struct drm_device *dev = dev_priv->dev;
  249. struct drm_mode_config *mode_config = &dev->mode_config;
  250. struct intel_encoder *encoder;
  251. mutex_lock(&mode_config->mutex);
  252. DRM_DEBUG_KMS("running encoder hotplug functions\n");
  253. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  254. if (encoder->hot_plug)
  255. encoder->hot_plug(encoder);
  256. mutex_unlock(&mode_config->mutex);
  257. /* Just fire off a uevent and let userspace tell us what to do */
  258. drm_helper_hpd_irq_event(dev);
  259. }
  260. static void i915_handle_rps_change(struct drm_device *dev)
  261. {
  262. drm_i915_private_t *dev_priv = dev->dev_private;
  263. u32 busy_up, busy_down, max_avg, min_avg;
  264. u8 new_delay = dev_priv->cur_delay;
  265. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  266. busy_up = I915_READ(RCPREVBSYTUPAVG);
  267. busy_down = I915_READ(RCPREVBSYTDNAVG);
  268. max_avg = I915_READ(RCBMAXAVG);
  269. min_avg = I915_READ(RCBMINAVG);
  270. /* Handle RCS change request from hw */
  271. if (busy_up > max_avg) {
  272. if (dev_priv->cur_delay != dev_priv->max_delay)
  273. new_delay = dev_priv->cur_delay - 1;
  274. if (new_delay < dev_priv->max_delay)
  275. new_delay = dev_priv->max_delay;
  276. } else if (busy_down < min_avg) {
  277. if (dev_priv->cur_delay != dev_priv->min_delay)
  278. new_delay = dev_priv->cur_delay + 1;
  279. if (new_delay > dev_priv->min_delay)
  280. new_delay = dev_priv->min_delay;
  281. }
  282. if (ironlake_set_drps(dev, new_delay))
  283. dev_priv->cur_delay = new_delay;
  284. return;
  285. }
  286. static void notify_ring(struct drm_device *dev,
  287. struct intel_ring_buffer *ring)
  288. {
  289. struct drm_i915_private *dev_priv = dev->dev_private;
  290. u32 seqno;
  291. if (ring->obj == NULL)
  292. return;
  293. seqno = ring->get_seqno(ring);
  294. trace_i915_gem_request_complete(ring, seqno);
  295. ring->irq_seqno = seqno;
  296. wake_up_all(&ring->irq_queue);
  297. if (i915_enable_hangcheck) {
  298. dev_priv->hangcheck_count = 0;
  299. mod_timer(&dev_priv->hangcheck_timer,
  300. jiffies +
  301. msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  302. }
  303. }
  304. static void gen6_pm_rps_work(struct work_struct *work)
  305. {
  306. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  307. rps_work);
  308. u8 new_delay = dev_priv->cur_delay;
  309. u32 pm_iir, pm_imr;
  310. spin_lock_irq(&dev_priv->rps_lock);
  311. pm_iir = dev_priv->pm_iir;
  312. dev_priv->pm_iir = 0;
  313. pm_imr = I915_READ(GEN6_PMIMR);
  314. I915_WRITE(GEN6_PMIMR, 0);
  315. spin_unlock_irq(&dev_priv->rps_lock);
  316. if (!pm_iir)
  317. return;
  318. mutex_lock(&dev_priv->dev->struct_mutex);
  319. if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
  320. if (dev_priv->cur_delay != dev_priv->max_delay)
  321. new_delay = dev_priv->cur_delay + 1;
  322. if (new_delay > dev_priv->max_delay)
  323. new_delay = dev_priv->max_delay;
  324. } else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) {
  325. gen6_gt_force_wake_get(dev_priv);
  326. if (dev_priv->cur_delay != dev_priv->min_delay)
  327. new_delay = dev_priv->cur_delay - 1;
  328. if (new_delay < dev_priv->min_delay) {
  329. new_delay = dev_priv->min_delay;
  330. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  331. I915_READ(GEN6_RP_INTERRUPT_LIMITS) |
  332. ((new_delay << 16) & 0x3f0000));
  333. } else {
  334. /* Make sure we continue to get down interrupts
  335. * until we hit the minimum frequency */
  336. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  337. I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000);
  338. }
  339. gen6_gt_force_wake_put(dev_priv);
  340. }
  341. gen6_set_rps(dev_priv->dev, new_delay);
  342. dev_priv->cur_delay = new_delay;
  343. /*
  344. * rps_lock not held here because clearing is non-destructive. There is
  345. * an *extremely* unlikely race with gen6_rps_enable() that is prevented
  346. * by holding struct_mutex for the duration of the write.
  347. */
  348. mutex_unlock(&dev_priv->dev->struct_mutex);
  349. }
  350. static void snb_gt_irq_handler(struct drm_device *dev,
  351. struct drm_i915_private *dev_priv,
  352. u32 gt_iir)
  353. {
  354. if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
  355. GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
  356. notify_ring(dev, &dev_priv->ring[RCS]);
  357. if (gt_iir & GEN6_BSD_USER_INTERRUPT)
  358. notify_ring(dev, &dev_priv->ring[VCS]);
  359. if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
  360. notify_ring(dev, &dev_priv->ring[BCS]);
  361. if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
  362. GT_GEN6_BSD_CS_ERROR_INTERRUPT |
  363. GT_RENDER_CS_ERROR_INTERRUPT)) {
  364. DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
  365. i915_handle_error(dev, false);
  366. }
  367. }
  368. static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
  369. u32 pm_iir)
  370. {
  371. unsigned long flags;
  372. /*
  373. * IIR bits should never already be set because IMR should
  374. * prevent an interrupt from being shown in IIR. The warning
  375. * displays a case where we've unsafely cleared
  376. * dev_priv->pm_iir. Although missing an interrupt of the same
  377. * type is not a problem, it displays a problem in the logic.
  378. *
  379. * The mask bit in IMR is cleared by rps_work.
  380. */
  381. spin_lock_irqsave(&dev_priv->rps_lock, flags);
  382. WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
  383. dev_priv->pm_iir |= pm_iir;
  384. I915_WRITE(GEN6_PMIMR, dev_priv->pm_iir);
  385. POSTING_READ(GEN6_PMIMR);
  386. spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
  387. queue_work(dev_priv->wq, &dev_priv->rps_work);
  388. }
  389. static irqreturn_t valleyview_irq_handler(DRM_IRQ_ARGS)
  390. {
  391. struct drm_device *dev = (struct drm_device *) arg;
  392. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  393. u32 iir, gt_iir, pm_iir;
  394. irqreturn_t ret = IRQ_NONE;
  395. unsigned long irqflags;
  396. int pipe;
  397. u32 pipe_stats[I915_MAX_PIPES];
  398. u32 vblank_status;
  399. int vblank = 0;
  400. bool blc_event;
  401. atomic_inc(&dev_priv->irq_received);
  402. vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS |
  403. PIPE_VBLANK_INTERRUPT_STATUS;
  404. while (true) {
  405. iir = I915_READ(VLV_IIR);
  406. gt_iir = I915_READ(GTIIR);
  407. pm_iir = I915_READ(GEN6_PMIIR);
  408. if (gt_iir == 0 && pm_iir == 0 && iir == 0)
  409. goto out;
  410. ret = IRQ_HANDLED;
  411. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  412. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  413. for_each_pipe(pipe) {
  414. int reg = PIPESTAT(pipe);
  415. pipe_stats[pipe] = I915_READ(reg);
  416. /*
  417. * Clear the PIPE*STAT regs before the IIR
  418. */
  419. if (pipe_stats[pipe] & 0x8000ffff) {
  420. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  421. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  422. pipe_name(pipe));
  423. I915_WRITE(reg, pipe_stats[pipe]);
  424. }
  425. }
  426. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  427. /* Consume port. Then clear IIR or we'll miss events */
  428. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  429. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  430. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  431. hotplug_status);
  432. if (hotplug_status & dev_priv->hotplug_supported_mask)
  433. queue_work(dev_priv->wq,
  434. &dev_priv->hotplug_work);
  435. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  436. I915_READ(PORT_HOTPLUG_STAT);
  437. }
  438. if (iir & I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT) {
  439. drm_handle_vblank(dev, 0);
  440. vblank++;
  441. intel_finish_page_flip(dev, 0);
  442. }
  443. if (iir & I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT) {
  444. drm_handle_vblank(dev, 1);
  445. vblank++;
  446. intel_finish_page_flip(dev, 0);
  447. }
  448. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  449. blc_event = true;
  450. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  451. gen6_queue_rps_work(dev_priv, pm_iir);
  452. I915_WRITE(GTIIR, gt_iir);
  453. I915_WRITE(GEN6_PMIIR, pm_iir);
  454. I915_WRITE(VLV_IIR, iir);
  455. }
  456. out:
  457. return ret;
  458. }
  459. static void pch_irq_handler(struct drm_device *dev)
  460. {
  461. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  462. u32 pch_iir;
  463. int pipe;
  464. pch_iir = I915_READ(SDEIIR);
  465. if (pch_iir & SDE_AUDIO_POWER_MASK)
  466. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  467. (pch_iir & SDE_AUDIO_POWER_MASK) >>
  468. SDE_AUDIO_POWER_SHIFT);
  469. if (pch_iir & SDE_GMBUS)
  470. DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
  471. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  472. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  473. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  474. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  475. if (pch_iir & SDE_POISON)
  476. DRM_ERROR("PCH poison interrupt\n");
  477. if (pch_iir & SDE_FDI_MASK)
  478. for_each_pipe(pipe)
  479. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  480. pipe_name(pipe),
  481. I915_READ(FDI_RX_IIR(pipe)));
  482. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  483. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  484. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  485. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  486. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  487. DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
  488. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  489. DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
  490. }
  491. static irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS)
  492. {
  493. struct drm_device *dev = (struct drm_device *) arg;
  494. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  495. int ret = IRQ_NONE;
  496. u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
  497. struct drm_i915_master_private *master_priv;
  498. atomic_inc(&dev_priv->irq_received);
  499. /* disable master interrupt before clearing iir */
  500. de_ier = I915_READ(DEIER);
  501. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  502. POSTING_READ(DEIER);
  503. de_iir = I915_READ(DEIIR);
  504. gt_iir = I915_READ(GTIIR);
  505. pch_iir = I915_READ(SDEIIR);
  506. pm_iir = I915_READ(GEN6_PMIIR);
  507. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 && pm_iir == 0)
  508. goto done;
  509. ret = IRQ_HANDLED;
  510. if (dev->primary->master) {
  511. master_priv = dev->primary->master->driver_priv;
  512. if (master_priv->sarea_priv)
  513. master_priv->sarea_priv->last_dispatch =
  514. READ_BREADCRUMB(dev_priv);
  515. }
  516. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  517. if (de_iir & DE_GSE_IVB)
  518. intel_opregion_gse_intr(dev);
  519. if (de_iir & DE_PLANEA_FLIP_DONE_IVB) {
  520. intel_prepare_page_flip(dev, 0);
  521. intel_finish_page_flip_plane(dev, 0);
  522. }
  523. if (de_iir & DE_PLANEB_FLIP_DONE_IVB) {
  524. intel_prepare_page_flip(dev, 1);
  525. intel_finish_page_flip_plane(dev, 1);
  526. }
  527. if (de_iir & DE_PIPEA_VBLANK_IVB)
  528. drm_handle_vblank(dev, 0);
  529. if (de_iir & DE_PIPEB_VBLANK_IVB)
  530. drm_handle_vblank(dev, 1);
  531. /* check event from PCH */
  532. if (de_iir & DE_PCH_EVENT_IVB) {
  533. if (pch_iir & SDE_HOTPLUG_MASK_CPT)
  534. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  535. pch_irq_handler(dev);
  536. }
  537. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  538. gen6_queue_rps_work(dev_priv, pm_iir);
  539. /* should clear PCH hotplug event before clear CPU irq */
  540. I915_WRITE(SDEIIR, pch_iir);
  541. I915_WRITE(GTIIR, gt_iir);
  542. I915_WRITE(DEIIR, de_iir);
  543. I915_WRITE(GEN6_PMIIR, pm_iir);
  544. done:
  545. I915_WRITE(DEIER, de_ier);
  546. POSTING_READ(DEIER);
  547. return ret;
  548. }
  549. static void ilk_gt_irq_handler(struct drm_device *dev,
  550. struct drm_i915_private *dev_priv,
  551. u32 gt_iir)
  552. {
  553. if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
  554. notify_ring(dev, &dev_priv->ring[RCS]);
  555. if (gt_iir & GT_BSD_USER_INTERRUPT)
  556. notify_ring(dev, &dev_priv->ring[VCS]);
  557. }
  558. static irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS)
  559. {
  560. struct drm_device *dev = (struct drm_device *) arg;
  561. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  562. int ret = IRQ_NONE;
  563. u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
  564. u32 hotplug_mask;
  565. struct drm_i915_master_private *master_priv;
  566. atomic_inc(&dev_priv->irq_received);
  567. /* disable master interrupt before clearing iir */
  568. de_ier = I915_READ(DEIER);
  569. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  570. POSTING_READ(DEIER);
  571. de_iir = I915_READ(DEIIR);
  572. gt_iir = I915_READ(GTIIR);
  573. pch_iir = I915_READ(SDEIIR);
  574. pm_iir = I915_READ(GEN6_PMIIR);
  575. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
  576. (!IS_GEN6(dev) || pm_iir == 0))
  577. goto done;
  578. if (HAS_PCH_CPT(dev))
  579. hotplug_mask = SDE_HOTPLUG_MASK_CPT;
  580. else
  581. hotplug_mask = SDE_HOTPLUG_MASK;
  582. ret = IRQ_HANDLED;
  583. if (dev->primary->master) {
  584. master_priv = dev->primary->master->driver_priv;
  585. if (master_priv->sarea_priv)
  586. master_priv->sarea_priv->last_dispatch =
  587. READ_BREADCRUMB(dev_priv);
  588. }
  589. if (IS_GEN5(dev))
  590. ilk_gt_irq_handler(dev, dev_priv, gt_iir);
  591. else
  592. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  593. if (de_iir & DE_GSE)
  594. intel_opregion_gse_intr(dev);
  595. if (de_iir & DE_PLANEA_FLIP_DONE) {
  596. intel_prepare_page_flip(dev, 0);
  597. intel_finish_page_flip_plane(dev, 0);
  598. }
  599. if (de_iir & DE_PLANEB_FLIP_DONE) {
  600. intel_prepare_page_flip(dev, 1);
  601. intel_finish_page_flip_plane(dev, 1);
  602. }
  603. if (de_iir & DE_PIPEA_VBLANK)
  604. drm_handle_vblank(dev, 0);
  605. if (de_iir & DE_PIPEB_VBLANK)
  606. drm_handle_vblank(dev, 1);
  607. /* check event from PCH */
  608. if (de_iir & DE_PCH_EVENT) {
  609. if (pch_iir & hotplug_mask)
  610. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  611. pch_irq_handler(dev);
  612. }
  613. if (de_iir & DE_PCU_EVENT) {
  614. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  615. i915_handle_rps_change(dev);
  616. }
  617. if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
  618. gen6_queue_rps_work(dev_priv, pm_iir);
  619. /* should clear PCH hotplug event before clear CPU irq */
  620. I915_WRITE(SDEIIR, pch_iir);
  621. I915_WRITE(GTIIR, gt_iir);
  622. I915_WRITE(DEIIR, de_iir);
  623. I915_WRITE(GEN6_PMIIR, pm_iir);
  624. done:
  625. I915_WRITE(DEIER, de_ier);
  626. POSTING_READ(DEIER);
  627. return ret;
  628. }
  629. /**
  630. * i915_error_work_func - do process context error handling work
  631. * @work: work struct
  632. *
  633. * Fire an error uevent so userspace can see that a hang or error
  634. * was detected.
  635. */
  636. static void i915_error_work_func(struct work_struct *work)
  637. {
  638. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  639. error_work);
  640. struct drm_device *dev = dev_priv->dev;
  641. char *error_event[] = { "ERROR=1", NULL };
  642. char *reset_event[] = { "RESET=1", NULL };
  643. char *reset_done_event[] = { "ERROR=0", NULL };
  644. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  645. if (atomic_read(&dev_priv->mm.wedged)) {
  646. DRM_DEBUG_DRIVER("resetting chip\n");
  647. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
  648. if (!i915_reset(dev, GRDOM_RENDER)) {
  649. atomic_set(&dev_priv->mm.wedged, 0);
  650. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
  651. }
  652. complete_all(&dev_priv->error_completion);
  653. }
  654. }
  655. #ifdef CONFIG_DEBUG_FS
  656. static struct drm_i915_error_object *
  657. i915_error_object_create(struct drm_i915_private *dev_priv,
  658. struct drm_i915_gem_object *src)
  659. {
  660. struct drm_i915_error_object *dst;
  661. int page, page_count;
  662. u32 reloc_offset;
  663. if (src == NULL || src->pages == NULL)
  664. return NULL;
  665. page_count = src->base.size / PAGE_SIZE;
  666. dst = kmalloc(sizeof(*dst) + page_count * sizeof(u32 *), GFP_ATOMIC);
  667. if (dst == NULL)
  668. return NULL;
  669. reloc_offset = src->gtt_offset;
  670. for (page = 0; page < page_count; page++) {
  671. unsigned long flags;
  672. void *d;
  673. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  674. if (d == NULL)
  675. goto unwind;
  676. local_irq_save(flags);
  677. if (reloc_offset < dev_priv->mm.gtt_mappable_end &&
  678. src->has_global_gtt_mapping) {
  679. void __iomem *s;
  680. /* Simply ignore tiling or any overlapping fence.
  681. * It's part of the error state, and this hopefully
  682. * captures what the GPU read.
  683. */
  684. s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  685. reloc_offset);
  686. memcpy_fromio(d, s, PAGE_SIZE);
  687. io_mapping_unmap_atomic(s);
  688. } else {
  689. void *s;
  690. drm_clflush_pages(&src->pages[page], 1);
  691. s = kmap_atomic(src->pages[page]);
  692. memcpy(d, s, PAGE_SIZE);
  693. kunmap_atomic(s);
  694. drm_clflush_pages(&src->pages[page], 1);
  695. }
  696. local_irq_restore(flags);
  697. dst->pages[page] = d;
  698. reloc_offset += PAGE_SIZE;
  699. }
  700. dst->page_count = page_count;
  701. dst->gtt_offset = src->gtt_offset;
  702. return dst;
  703. unwind:
  704. while (page--)
  705. kfree(dst->pages[page]);
  706. kfree(dst);
  707. return NULL;
  708. }
  709. static void
  710. i915_error_object_free(struct drm_i915_error_object *obj)
  711. {
  712. int page;
  713. if (obj == NULL)
  714. return;
  715. for (page = 0; page < obj->page_count; page++)
  716. kfree(obj->pages[page]);
  717. kfree(obj);
  718. }
  719. static void
  720. i915_error_state_free(struct drm_device *dev,
  721. struct drm_i915_error_state *error)
  722. {
  723. int i;
  724. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  725. i915_error_object_free(error->ring[i].batchbuffer);
  726. i915_error_object_free(error->ring[i].ringbuffer);
  727. kfree(error->ring[i].requests);
  728. }
  729. kfree(error->active_bo);
  730. kfree(error->overlay);
  731. kfree(error);
  732. }
  733. static void capture_bo(struct drm_i915_error_buffer *err,
  734. struct drm_i915_gem_object *obj)
  735. {
  736. err->size = obj->base.size;
  737. err->name = obj->base.name;
  738. err->seqno = obj->last_rendering_seqno;
  739. err->gtt_offset = obj->gtt_offset;
  740. err->read_domains = obj->base.read_domains;
  741. err->write_domain = obj->base.write_domain;
  742. err->fence_reg = obj->fence_reg;
  743. err->pinned = 0;
  744. if (obj->pin_count > 0)
  745. err->pinned = 1;
  746. if (obj->user_pin_count > 0)
  747. err->pinned = -1;
  748. err->tiling = obj->tiling_mode;
  749. err->dirty = obj->dirty;
  750. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  751. err->ring = obj->ring ? obj->ring->id : -1;
  752. err->cache_level = obj->cache_level;
  753. }
  754. static u32 capture_active_bo(struct drm_i915_error_buffer *err,
  755. int count, struct list_head *head)
  756. {
  757. struct drm_i915_gem_object *obj;
  758. int i = 0;
  759. list_for_each_entry(obj, head, mm_list) {
  760. capture_bo(err++, obj);
  761. if (++i == count)
  762. break;
  763. }
  764. return i;
  765. }
  766. static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
  767. int count, struct list_head *head)
  768. {
  769. struct drm_i915_gem_object *obj;
  770. int i = 0;
  771. list_for_each_entry(obj, head, gtt_list) {
  772. if (obj->pin_count == 0)
  773. continue;
  774. capture_bo(err++, obj);
  775. if (++i == count)
  776. break;
  777. }
  778. return i;
  779. }
  780. static void i915_gem_record_fences(struct drm_device *dev,
  781. struct drm_i915_error_state *error)
  782. {
  783. struct drm_i915_private *dev_priv = dev->dev_private;
  784. int i;
  785. /* Fences */
  786. switch (INTEL_INFO(dev)->gen) {
  787. case 7:
  788. case 6:
  789. for (i = 0; i < 16; i++)
  790. error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  791. break;
  792. case 5:
  793. case 4:
  794. for (i = 0; i < 16; i++)
  795. error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  796. break;
  797. case 3:
  798. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  799. for (i = 0; i < 8; i++)
  800. error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  801. case 2:
  802. for (i = 0; i < 8; i++)
  803. error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  804. break;
  805. }
  806. }
  807. static struct drm_i915_error_object *
  808. i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
  809. struct intel_ring_buffer *ring)
  810. {
  811. struct drm_i915_gem_object *obj;
  812. u32 seqno;
  813. if (!ring->get_seqno)
  814. return NULL;
  815. seqno = ring->get_seqno(ring);
  816. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
  817. if (obj->ring != ring)
  818. continue;
  819. if (i915_seqno_passed(seqno, obj->last_rendering_seqno))
  820. continue;
  821. if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
  822. continue;
  823. /* We need to copy these to an anonymous buffer as the simplest
  824. * method to avoid being overwritten by userspace.
  825. */
  826. return i915_error_object_create(dev_priv, obj);
  827. }
  828. return NULL;
  829. }
  830. static void i915_record_ring_state(struct drm_device *dev,
  831. struct drm_i915_error_state *error,
  832. struct intel_ring_buffer *ring)
  833. {
  834. struct drm_i915_private *dev_priv = dev->dev_private;
  835. if (INTEL_INFO(dev)->gen >= 6) {
  836. error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
  837. error->semaphore_mboxes[ring->id][0]
  838. = I915_READ(RING_SYNC_0(ring->mmio_base));
  839. error->semaphore_mboxes[ring->id][1]
  840. = I915_READ(RING_SYNC_1(ring->mmio_base));
  841. }
  842. if (INTEL_INFO(dev)->gen >= 4) {
  843. error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
  844. error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
  845. error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
  846. error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
  847. error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
  848. if (ring->id == RCS) {
  849. error->instdone1 = I915_READ(INSTDONE1);
  850. error->bbaddr = I915_READ64(BB_ADDR);
  851. }
  852. } else {
  853. error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
  854. error->ipeir[ring->id] = I915_READ(IPEIR);
  855. error->ipehr[ring->id] = I915_READ(IPEHR);
  856. error->instdone[ring->id] = I915_READ(INSTDONE);
  857. }
  858. error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
  859. error->seqno[ring->id] = ring->get_seqno(ring);
  860. error->acthd[ring->id] = intel_ring_get_active_head(ring);
  861. error->head[ring->id] = I915_READ_HEAD(ring);
  862. error->tail[ring->id] = I915_READ_TAIL(ring);
  863. error->cpu_ring_head[ring->id] = ring->head;
  864. error->cpu_ring_tail[ring->id] = ring->tail;
  865. }
  866. static void i915_gem_record_rings(struct drm_device *dev,
  867. struct drm_i915_error_state *error)
  868. {
  869. struct drm_i915_private *dev_priv = dev->dev_private;
  870. struct drm_i915_gem_request *request;
  871. int i, count;
  872. for (i = 0; i < I915_NUM_RINGS; i++) {
  873. struct intel_ring_buffer *ring = &dev_priv->ring[i];
  874. if (ring->obj == NULL)
  875. continue;
  876. i915_record_ring_state(dev, error, ring);
  877. error->ring[i].batchbuffer =
  878. i915_error_first_batchbuffer(dev_priv, ring);
  879. error->ring[i].ringbuffer =
  880. i915_error_object_create(dev_priv, ring->obj);
  881. count = 0;
  882. list_for_each_entry(request, &ring->request_list, list)
  883. count++;
  884. error->ring[i].num_requests = count;
  885. error->ring[i].requests =
  886. kmalloc(count*sizeof(struct drm_i915_error_request),
  887. GFP_ATOMIC);
  888. if (error->ring[i].requests == NULL) {
  889. error->ring[i].num_requests = 0;
  890. continue;
  891. }
  892. count = 0;
  893. list_for_each_entry(request, &ring->request_list, list) {
  894. struct drm_i915_error_request *erq;
  895. erq = &error->ring[i].requests[count++];
  896. erq->seqno = request->seqno;
  897. erq->jiffies = request->emitted_jiffies;
  898. erq->tail = request->tail;
  899. }
  900. }
  901. }
  902. /**
  903. * i915_capture_error_state - capture an error record for later analysis
  904. * @dev: drm device
  905. *
  906. * Should be called when an error is detected (either a hang or an error
  907. * interrupt) to capture error state from the time of the error. Fills
  908. * out a structure which becomes available in debugfs for user level tools
  909. * to pick up.
  910. */
  911. static void i915_capture_error_state(struct drm_device *dev)
  912. {
  913. struct drm_i915_private *dev_priv = dev->dev_private;
  914. struct drm_i915_gem_object *obj;
  915. struct drm_i915_error_state *error;
  916. unsigned long flags;
  917. int i, pipe;
  918. spin_lock_irqsave(&dev_priv->error_lock, flags);
  919. error = dev_priv->first_error;
  920. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  921. if (error)
  922. return;
  923. /* Account for pipe specific data like PIPE*STAT */
  924. error = kzalloc(sizeof(*error), GFP_ATOMIC);
  925. if (!error) {
  926. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  927. return;
  928. }
  929. DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
  930. dev->primary->index);
  931. error->eir = I915_READ(EIR);
  932. error->pgtbl_er = I915_READ(PGTBL_ER);
  933. for_each_pipe(pipe)
  934. error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
  935. if (INTEL_INFO(dev)->gen >= 6) {
  936. error->error = I915_READ(ERROR_GEN6);
  937. error->done_reg = I915_READ(DONE_REG);
  938. }
  939. i915_gem_record_fences(dev, error);
  940. i915_gem_record_rings(dev, error);
  941. /* Record buffers on the active and pinned lists. */
  942. error->active_bo = NULL;
  943. error->pinned_bo = NULL;
  944. i = 0;
  945. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
  946. i++;
  947. error->active_bo_count = i;
  948. list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list)
  949. if (obj->pin_count)
  950. i++;
  951. error->pinned_bo_count = i - error->active_bo_count;
  952. error->active_bo = NULL;
  953. error->pinned_bo = NULL;
  954. if (i) {
  955. error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
  956. GFP_ATOMIC);
  957. if (error->active_bo)
  958. error->pinned_bo =
  959. error->active_bo + error->active_bo_count;
  960. }
  961. if (error->active_bo)
  962. error->active_bo_count =
  963. capture_active_bo(error->active_bo,
  964. error->active_bo_count,
  965. &dev_priv->mm.active_list);
  966. if (error->pinned_bo)
  967. error->pinned_bo_count =
  968. capture_pinned_bo(error->pinned_bo,
  969. error->pinned_bo_count,
  970. &dev_priv->mm.gtt_list);
  971. do_gettimeofday(&error->time);
  972. error->overlay = intel_overlay_capture_error_state(dev);
  973. error->display = intel_display_capture_error_state(dev);
  974. spin_lock_irqsave(&dev_priv->error_lock, flags);
  975. if (dev_priv->first_error == NULL) {
  976. dev_priv->first_error = error;
  977. error = NULL;
  978. }
  979. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  980. if (error)
  981. i915_error_state_free(dev, error);
  982. }
  983. void i915_destroy_error_state(struct drm_device *dev)
  984. {
  985. struct drm_i915_private *dev_priv = dev->dev_private;
  986. struct drm_i915_error_state *error;
  987. unsigned long flags;
  988. spin_lock_irqsave(&dev_priv->error_lock, flags);
  989. error = dev_priv->first_error;
  990. dev_priv->first_error = NULL;
  991. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  992. if (error)
  993. i915_error_state_free(dev, error);
  994. }
  995. #else
  996. #define i915_capture_error_state(x)
  997. #endif
  998. static void i915_report_and_clear_eir(struct drm_device *dev)
  999. {
  1000. struct drm_i915_private *dev_priv = dev->dev_private;
  1001. u32 eir = I915_READ(EIR);
  1002. int pipe;
  1003. if (!eir)
  1004. return;
  1005. pr_err("render error detected, EIR: 0x%08x\n", eir);
  1006. if (IS_G4X(dev)) {
  1007. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  1008. u32 ipeir = I915_READ(IPEIR_I965);
  1009. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1010. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1011. pr_err(" INSTDONE: 0x%08x\n",
  1012. I915_READ(INSTDONE_I965));
  1013. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1014. pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
  1015. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1016. I915_WRITE(IPEIR_I965, ipeir);
  1017. POSTING_READ(IPEIR_I965);
  1018. }
  1019. if (eir & GM45_ERROR_PAGE_TABLE) {
  1020. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1021. pr_err("page table error\n");
  1022. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1023. I915_WRITE(PGTBL_ER, pgtbl_err);
  1024. POSTING_READ(PGTBL_ER);
  1025. }
  1026. }
  1027. if (!IS_GEN2(dev)) {
  1028. if (eir & I915_ERROR_PAGE_TABLE) {
  1029. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1030. pr_err("page table error\n");
  1031. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1032. I915_WRITE(PGTBL_ER, pgtbl_err);
  1033. POSTING_READ(PGTBL_ER);
  1034. }
  1035. }
  1036. if (eir & I915_ERROR_MEMORY_REFRESH) {
  1037. pr_err("memory refresh error:\n");
  1038. for_each_pipe(pipe)
  1039. pr_err("pipe %c stat: 0x%08x\n",
  1040. pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
  1041. /* pipestat has already been acked */
  1042. }
  1043. if (eir & I915_ERROR_INSTRUCTION) {
  1044. pr_err("instruction error\n");
  1045. pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
  1046. if (INTEL_INFO(dev)->gen < 4) {
  1047. u32 ipeir = I915_READ(IPEIR);
  1048. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
  1049. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
  1050. pr_err(" INSTDONE: 0x%08x\n", I915_READ(INSTDONE));
  1051. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
  1052. I915_WRITE(IPEIR, ipeir);
  1053. POSTING_READ(IPEIR);
  1054. } else {
  1055. u32 ipeir = I915_READ(IPEIR_I965);
  1056. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1057. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1058. pr_err(" INSTDONE: 0x%08x\n",
  1059. I915_READ(INSTDONE_I965));
  1060. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1061. pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
  1062. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1063. I915_WRITE(IPEIR_I965, ipeir);
  1064. POSTING_READ(IPEIR_I965);
  1065. }
  1066. }
  1067. I915_WRITE(EIR, eir);
  1068. POSTING_READ(EIR);
  1069. eir = I915_READ(EIR);
  1070. if (eir) {
  1071. /*
  1072. * some errors might have become stuck,
  1073. * mask them.
  1074. */
  1075. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  1076. I915_WRITE(EMR, I915_READ(EMR) | eir);
  1077. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1078. }
  1079. }
  1080. /**
  1081. * i915_handle_error - handle an error interrupt
  1082. * @dev: drm device
  1083. *
  1084. * Do some basic checking of regsiter state at error interrupt time and
  1085. * dump it to the syslog. Also call i915_capture_error_state() to make
  1086. * sure we get a record and make it available in debugfs. Fire a uevent
  1087. * so userspace knows something bad happened (should trigger collection
  1088. * of a ring dump etc.).
  1089. */
  1090. void i915_handle_error(struct drm_device *dev, bool wedged)
  1091. {
  1092. struct drm_i915_private *dev_priv = dev->dev_private;
  1093. i915_capture_error_state(dev);
  1094. i915_report_and_clear_eir(dev);
  1095. if (wedged) {
  1096. INIT_COMPLETION(dev_priv->error_completion);
  1097. atomic_set(&dev_priv->mm.wedged, 1);
  1098. /*
  1099. * Wakeup waiting processes so they don't hang
  1100. */
  1101. wake_up_all(&dev_priv->ring[RCS].irq_queue);
  1102. if (HAS_BSD(dev))
  1103. wake_up_all(&dev_priv->ring[VCS].irq_queue);
  1104. if (HAS_BLT(dev))
  1105. wake_up_all(&dev_priv->ring[BCS].irq_queue);
  1106. }
  1107. queue_work(dev_priv->wq, &dev_priv->error_work);
  1108. }
  1109. static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  1110. {
  1111. drm_i915_private_t *dev_priv = dev->dev_private;
  1112. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  1113. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1114. struct drm_i915_gem_object *obj;
  1115. struct intel_unpin_work *work;
  1116. unsigned long flags;
  1117. bool stall_detected;
  1118. /* Ignore early vblank irqs */
  1119. if (intel_crtc == NULL)
  1120. return;
  1121. spin_lock_irqsave(&dev->event_lock, flags);
  1122. work = intel_crtc->unpin_work;
  1123. if (work == NULL || work->pending || !work->enable_stall_check) {
  1124. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  1125. spin_unlock_irqrestore(&dev->event_lock, flags);
  1126. return;
  1127. }
  1128. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  1129. obj = work->pending_flip_obj;
  1130. if (INTEL_INFO(dev)->gen >= 4) {
  1131. int dspsurf = DSPSURF(intel_crtc->plane);
  1132. stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
  1133. obj->gtt_offset;
  1134. } else {
  1135. int dspaddr = DSPADDR(intel_crtc->plane);
  1136. stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
  1137. crtc->y * crtc->fb->pitches[0] +
  1138. crtc->x * crtc->fb->bits_per_pixel/8);
  1139. }
  1140. spin_unlock_irqrestore(&dev->event_lock, flags);
  1141. if (stall_detected) {
  1142. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  1143. intel_prepare_page_flip(dev, intel_crtc->plane);
  1144. }
  1145. }
  1146. static int i915_emit_irq(struct drm_device * dev)
  1147. {
  1148. drm_i915_private_t *dev_priv = dev->dev_private;
  1149. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1150. i915_kernel_lost_context(dev);
  1151. DRM_DEBUG_DRIVER("\n");
  1152. dev_priv->counter++;
  1153. if (dev_priv->counter > 0x7FFFFFFFUL)
  1154. dev_priv->counter = 1;
  1155. if (master_priv->sarea_priv)
  1156. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  1157. if (BEGIN_LP_RING(4) == 0) {
  1158. OUT_RING(MI_STORE_DWORD_INDEX);
  1159. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  1160. OUT_RING(dev_priv->counter);
  1161. OUT_RING(MI_USER_INTERRUPT);
  1162. ADVANCE_LP_RING();
  1163. }
  1164. return dev_priv->counter;
  1165. }
  1166. static int i915_wait_irq(struct drm_device * dev, int irq_nr)
  1167. {
  1168. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1169. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1170. int ret = 0;
  1171. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  1172. DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
  1173. READ_BREADCRUMB(dev_priv));
  1174. if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
  1175. if (master_priv->sarea_priv)
  1176. master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  1177. return 0;
  1178. }
  1179. if (master_priv->sarea_priv)
  1180. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  1181. if (ring->irq_get(ring)) {
  1182. DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
  1183. READ_BREADCRUMB(dev_priv) >= irq_nr);
  1184. ring->irq_put(ring);
  1185. } else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000))
  1186. ret = -EBUSY;
  1187. if (ret == -EBUSY) {
  1188. DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
  1189. READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
  1190. }
  1191. return ret;
  1192. }
  1193. /* Needs the lock as it touches the ring.
  1194. */
  1195. int i915_irq_emit(struct drm_device *dev, void *data,
  1196. struct drm_file *file_priv)
  1197. {
  1198. drm_i915_private_t *dev_priv = dev->dev_private;
  1199. drm_i915_irq_emit_t *emit = data;
  1200. int result;
  1201. if (drm_core_check_feature(dev, DRIVER_MODESET))
  1202. return -ENODEV;
  1203. if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
  1204. DRM_ERROR("called with no initialization\n");
  1205. return -EINVAL;
  1206. }
  1207. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  1208. mutex_lock(&dev->struct_mutex);
  1209. result = i915_emit_irq(dev);
  1210. mutex_unlock(&dev->struct_mutex);
  1211. if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
  1212. DRM_ERROR("copy_to_user\n");
  1213. return -EFAULT;
  1214. }
  1215. return 0;
  1216. }
  1217. /* Doesn't need the hardware lock.
  1218. */
  1219. int i915_irq_wait(struct drm_device *dev, void *data,
  1220. struct drm_file *file_priv)
  1221. {
  1222. drm_i915_private_t *dev_priv = dev->dev_private;
  1223. drm_i915_irq_wait_t *irqwait = data;
  1224. if (drm_core_check_feature(dev, DRIVER_MODESET))
  1225. return -ENODEV;
  1226. if (!dev_priv) {
  1227. DRM_ERROR("called with no initialization\n");
  1228. return -EINVAL;
  1229. }
  1230. return i915_wait_irq(dev, irqwait->irq_seq);
  1231. }
  1232. /* Called from drm generic code, passed 'crtc' which
  1233. * we use as a pipe index
  1234. */
  1235. static int i915_enable_vblank(struct drm_device *dev, int pipe)
  1236. {
  1237. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1238. unsigned long irqflags;
  1239. if (!i915_pipe_enabled(dev, pipe))
  1240. return -EINVAL;
  1241. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1242. if (INTEL_INFO(dev)->gen >= 4)
  1243. i915_enable_pipestat(dev_priv, pipe,
  1244. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1245. else
  1246. i915_enable_pipestat(dev_priv, pipe,
  1247. PIPE_VBLANK_INTERRUPT_ENABLE);
  1248. /* maintain vblank delivery even in deep C-states */
  1249. if (dev_priv->info->gen == 3)
  1250. I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
  1251. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1252. return 0;
  1253. }
  1254. static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
  1255. {
  1256. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1257. unsigned long irqflags;
  1258. if (!i915_pipe_enabled(dev, pipe))
  1259. return -EINVAL;
  1260. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1261. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1262. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1263. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1264. return 0;
  1265. }
  1266. static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
  1267. {
  1268. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1269. unsigned long irqflags;
  1270. if (!i915_pipe_enabled(dev, pipe))
  1271. return -EINVAL;
  1272. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1273. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1274. DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB);
  1275. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1276. return 0;
  1277. }
  1278. static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
  1279. {
  1280. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1281. unsigned long irqflags;
  1282. u32 dpfl, imr;
  1283. if (!i915_pipe_enabled(dev, pipe))
  1284. return -EINVAL;
  1285. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1286. dpfl = I915_READ(VLV_DPFLIPSTAT);
  1287. imr = I915_READ(VLV_IMR);
  1288. if (pipe == 0) {
  1289. dpfl |= PIPEA_VBLANK_INT_EN;
  1290. imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1291. } else {
  1292. dpfl |= PIPEA_VBLANK_INT_EN;
  1293. imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1294. }
  1295. I915_WRITE(VLV_DPFLIPSTAT, dpfl);
  1296. I915_WRITE(VLV_IMR, imr);
  1297. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1298. return 0;
  1299. }
  1300. /* Called from drm generic code, passed 'crtc' which
  1301. * we use as a pipe index
  1302. */
  1303. static void i915_disable_vblank(struct drm_device *dev, int pipe)
  1304. {
  1305. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1306. unsigned long irqflags;
  1307. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1308. if (dev_priv->info->gen == 3)
  1309. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
  1310. i915_disable_pipestat(dev_priv, pipe,
  1311. PIPE_VBLANK_INTERRUPT_ENABLE |
  1312. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1313. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1314. }
  1315. static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
  1316. {
  1317. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1318. unsigned long irqflags;
  1319. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1320. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1321. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1322. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1323. }
  1324. static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
  1325. {
  1326. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1327. unsigned long irqflags;
  1328. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1329. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1330. DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB);
  1331. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1332. }
  1333. static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
  1334. {
  1335. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1336. unsigned long irqflags;
  1337. u32 dpfl, imr;
  1338. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1339. dpfl = I915_READ(VLV_DPFLIPSTAT);
  1340. imr = I915_READ(VLV_IMR);
  1341. if (pipe == 0) {
  1342. dpfl &= ~PIPEA_VBLANK_INT_EN;
  1343. imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1344. } else {
  1345. dpfl &= ~PIPEB_VBLANK_INT_EN;
  1346. imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1347. }
  1348. I915_WRITE(VLV_IMR, imr);
  1349. I915_WRITE(VLV_DPFLIPSTAT, dpfl);
  1350. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1351. }
  1352. /* Set the vblank monitor pipe
  1353. */
  1354. int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  1355. struct drm_file *file_priv)
  1356. {
  1357. drm_i915_private_t *dev_priv = dev->dev_private;
  1358. if (drm_core_check_feature(dev, DRIVER_MODESET))
  1359. return -ENODEV;
  1360. if (!dev_priv) {
  1361. DRM_ERROR("called with no initialization\n");
  1362. return -EINVAL;
  1363. }
  1364. return 0;
  1365. }
  1366. int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  1367. struct drm_file *file_priv)
  1368. {
  1369. drm_i915_private_t *dev_priv = dev->dev_private;
  1370. drm_i915_vblank_pipe_t *pipe = data;
  1371. if (drm_core_check_feature(dev, DRIVER_MODESET))
  1372. return -ENODEV;
  1373. if (!dev_priv) {
  1374. DRM_ERROR("called with no initialization\n");
  1375. return -EINVAL;
  1376. }
  1377. pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1378. return 0;
  1379. }
  1380. /**
  1381. * Schedule buffer swap at given vertical blank.
  1382. */
  1383. int i915_vblank_swap(struct drm_device *dev, void *data,
  1384. struct drm_file *file_priv)
  1385. {
  1386. /* The delayed swap mechanism was fundamentally racy, and has been
  1387. * removed. The model was that the client requested a delayed flip/swap
  1388. * from the kernel, then waited for vblank before continuing to perform
  1389. * rendering. The problem was that the kernel might wake the client
  1390. * up before it dispatched the vblank swap (since the lock has to be
  1391. * held while touching the ringbuffer), in which case the client would
  1392. * clear and start the next frame before the swap occurred, and
  1393. * flicker would occur in addition to likely missing the vblank.
  1394. *
  1395. * In the absence of this ioctl, userland falls back to a correct path
  1396. * of waiting for a vblank, then dispatching the swap on its own.
  1397. * Context switching to userland and back is plenty fast enough for
  1398. * meeting the requirements of vblank swapping.
  1399. */
  1400. return -EINVAL;
  1401. }
  1402. static u32
  1403. ring_last_seqno(struct intel_ring_buffer *ring)
  1404. {
  1405. return list_entry(ring->request_list.prev,
  1406. struct drm_i915_gem_request, list)->seqno;
  1407. }
  1408. static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
  1409. {
  1410. if (list_empty(&ring->request_list) ||
  1411. i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
  1412. /* Issue a wake-up to catch stuck h/w. */
  1413. if (ring->waiting_seqno && waitqueue_active(&ring->irq_queue)) {
  1414. DRM_ERROR("Hangcheck timer elapsed... %s idle [waiting on %d, at %d], missed IRQ?\n",
  1415. ring->name,
  1416. ring->waiting_seqno,
  1417. ring->get_seqno(ring));
  1418. wake_up_all(&ring->irq_queue);
  1419. *err = true;
  1420. }
  1421. return true;
  1422. }
  1423. return false;
  1424. }
  1425. static bool kick_ring(struct intel_ring_buffer *ring)
  1426. {
  1427. struct drm_device *dev = ring->dev;
  1428. struct drm_i915_private *dev_priv = dev->dev_private;
  1429. u32 tmp = I915_READ_CTL(ring);
  1430. if (tmp & RING_WAIT) {
  1431. DRM_ERROR("Kicking stuck wait on %s\n",
  1432. ring->name);
  1433. I915_WRITE_CTL(ring, tmp);
  1434. return true;
  1435. }
  1436. return false;
  1437. }
  1438. static bool i915_hangcheck_hung(struct drm_device *dev)
  1439. {
  1440. drm_i915_private_t *dev_priv = dev->dev_private;
  1441. if (dev_priv->hangcheck_count++ > 1) {
  1442. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1443. i915_handle_error(dev, true);
  1444. if (!IS_GEN2(dev)) {
  1445. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1446. * If so we can simply poke the RB_WAIT bit
  1447. * and break the hang. This should work on
  1448. * all but the second generation chipsets.
  1449. */
  1450. if (kick_ring(&dev_priv->ring[RCS]))
  1451. return false;
  1452. if (HAS_BSD(dev) && kick_ring(&dev_priv->ring[VCS]))
  1453. return false;
  1454. if (HAS_BLT(dev) && kick_ring(&dev_priv->ring[BCS]))
  1455. return false;
  1456. }
  1457. return true;
  1458. }
  1459. return false;
  1460. }
  1461. /**
  1462. * This is called when the chip hasn't reported back with completed
  1463. * batchbuffers in a long time. The first time this is called we simply record
  1464. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1465. * again, we assume the chip is wedged and try to fix it.
  1466. */
  1467. void i915_hangcheck_elapsed(unsigned long data)
  1468. {
  1469. struct drm_device *dev = (struct drm_device *)data;
  1470. drm_i915_private_t *dev_priv = dev->dev_private;
  1471. uint32_t acthd, instdone, instdone1, acthd_bsd, acthd_blt;
  1472. bool err = false;
  1473. if (!i915_enable_hangcheck)
  1474. return;
  1475. /* If all work is done then ACTHD clearly hasn't advanced. */
  1476. if (i915_hangcheck_ring_idle(&dev_priv->ring[RCS], &err) &&
  1477. i915_hangcheck_ring_idle(&dev_priv->ring[VCS], &err) &&
  1478. i915_hangcheck_ring_idle(&dev_priv->ring[BCS], &err)) {
  1479. if (err) {
  1480. if (i915_hangcheck_hung(dev))
  1481. return;
  1482. goto repeat;
  1483. }
  1484. dev_priv->hangcheck_count = 0;
  1485. return;
  1486. }
  1487. if (INTEL_INFO(dev)->gen < 4) {
  1488. instdone = I915_READ(INSTDONE);
  1489. instdone1 = 0;
  1490. } else {
  1491. instdone = I915_READ(INSTDONE_I965);
  1492. instdone1 = I915_READ(INSTDONE1);
  1493. }
  1494. acthd = intel_ring_get_active_head(&dev_priv->ring[RCS]);
  1495. acthd_bsd = HAS_BSD(dev) ?
  1496. intel_ring_get_active_head(&dev_priv->ring[VCS]) : 0;
  1497. acthd_blt = HAS_BLT(dev) ?
  1498. intel_ring_get_active_head(&dev_priv->ring[BCS]) : 0;
  1499. if (dev_priv->last_acthd == acthd &&
  1500. dev_priv->last_acthd_bsd == acthd_bsd &&
  1501. dev_priv->last_acthd_blt == acthd_blt &&
  1502. dev_priv->last_instdone == instdone &&
  1503. dev_priv->last_instdone1 == instdone1) {
  1504. if (i915_hangcheck_hung(dev))
  1505. return;
  1506. } else {
  1507. dev_priv->hangcheck_count = 0;
  1508. dev_priv->last_acthd = acthd;
  1509. dev_priv->last_acthd_bsd = acthd_bsd;
  1510. dev_priv->last_acthd_blt = acthd_blt;
  1511. dev_priv->last_instdone = instdone;
  1512. dev_priv->last_instdone1 = instdone1;
  1513. }
  1514. repeat:
  1515. /* Reset timer case chip hangs without another request being added */
  1516. mod_timer(&dev_priv->hangcheck_timer,
  1517. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  1518. }
  1519. /* drm_dma.h hooks
  1520. */
  1521. static void ironlake_irq_preinstall(struct drm_device *dev)
  1522. {
  1523. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1524. atomic_set(&dev_priv->irq_received, 0);
  1525. I915_WRITE(HWSTAM, 0xeffe);
  1526. /* XXX hotplug from PCH */
  1527. I915_WRITE(DEIMR, 0xffffffff);
  1528. I915_WRITE(DEIER, 0x0);
  1529. POSTING_READ(DEIER);
  1530. /* and GT */
  1531. I915_WRITE(GTIMR, 0xffffffff);
  1532. I915_WRITE(GTIER, 0x0);
  1533. POSTING_READ(GTIER);
  1534. /* south display irq */
  1535. I915_WRITE(SDEIMR, 0xffffffff);
  1536. I915_WRITE(SDEIER, 0x0);
  1537. POSTING_READ(SDEIER);
  1538. }
  1539. static void valleyview_irq_preinstall(struct drm_device *dev)
  1540. {
  1541. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1542. int pipe;
  1543. atomic_set(&dev_priv->irq_received, 0);
  1544. /* VLV magic */
  1545. I915_WRITE(VLV_IMR, 0);
  1546. I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
  1547. I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
  1548. I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
  1549. /* and GT */
  1550. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1551. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1552. I915_WRITE(GTIMR, 0xffffffff);
  1553. I915_WRITE(GTIER, 0x0);
  1554. POSTING_READ(GTIER);
  1555. I915_WRITE(DPINVGTT, 0xff);
  1556. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1557. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1558. for_each_pipe(pipe)
  1559. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1560. I915_WRITE(VLV_IIR, 0xffffffff);
  1561. I915_WRITE(VLV_IMR, 0xffffffff);
  1562. I915_WRITE(VLV_IER, 0x0);
  1563. POSTING_READ(VLV_IER);
  1564. }
  1565. /*
  1566. * Enable digital hotplug on the PCH, and configure the DP short pulse
  1567. * duration to 2ms (which is the minimum in the Display Port spec)
  1568. *
  1569. * This register is the same on all known PCH chips.
  1570. */
  1571. static void ironlake_enable_pch_hotplug(struct drm_device *dev)
  1572. {
  1573. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1574. u32 hotplug;
  1575. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  1576. hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
  1577. hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
  1578. hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
  1579. hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
  1580. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  1581. }
  1582. static int ironlake_irq_postinstall(struct drm_device *dev)
  1583. {
  1584. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1585. /* enable kind of interrupts always enabled */
  1586. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1587. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
  1588. u32 render_irqs;
  1589. u32 hotplug_mask;
  1590. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1591. dev_priv->irq_mask = ~display_mask;
  1592. /* should always can generate irq */
  1593. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1594. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1595. I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
  1596. POSTING_READ(DEIER);
  1597. dev_priv->gt_irq_mask = ~0;
  1598. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1599. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1600. if (IS_GEN6(dev))
  1601. render_irqs =
  1602. GT_USER_INTERRUPT |
  1603. GEN6_BSD_USER_INTERRUPT |
  1604. GEN6_BLITTER_USER_INTERRUPT;
  1605. else
  1606. render_irqs =
  1607. GT_USER_INTERRUPT |
  1608. GT_PIPE_NOTIFY |
  1609. GT_BSD_USER_INTERRUPT;
  1610. I915_WRITE(GTIER, render_irqs);
  1611. POSTING_READ(GTIER);
  1612. if (HAS_PCH_CPT(dev)) {
  1613. hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
  1614. SDE_PORTB_HOTPLUG_CPT |
  1615. SDE_PORTC_HOTPLUG_CPT |
  1616. SDE_PORTD_HOTPLUG_CPT);
  1617. } else {
  1618. hotplug_mask = (SDE_CRT_HOTPLUG |
  1619. SDE_PORTB_HOTPLUG |
  1620. SDE_PORTC_HOTPLUG |
  1621. SDE_PORTD_HOTPLUG |
  1622. SDE_AUX_MASK);
  1623. }
  1624. dev_priv->pch_irq_mask = ~hotplug_mask;
  1625. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1626. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
  1627. I915_WRITE(SDEIER, hotplug_mask);
  1628. POSTING_READ(SDEIER);
  1629. ironlake_enable_pch_hotplug(dev);
  1630. if (IS_IRONLAKE_M(dev)) {
  1631. /* Clear & enable PCU event interrupts */
  1632. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1633. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1634. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1635. }
  1636. return 0;
  1637. }
  1638. static int ivybridge_irq_postinstall(struct drm_device *dev)
  1639. {
  1640. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1641. /* enable kind of interrupts always enabled */
  1642. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
  1643. DE_PCH_EVENT_IVB | DE_PLANEA_FLIP_DONE_IVB |
  1644. DE_PLANEB_FLIP_DONE_IVB;
  1645. u32 render_irqs;
  1646. u32 hotplug_mask;
  1647. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1648. dev_priv->irq_mask = ~display_mask;
  1649. /* should always can generate irq */
  1650. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1651. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1652. I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK_IVB |
  1653. DE_PIPEB_VBLANK_IVB);
  1654. POSTING_READ(DEIER);
  1655. dev_priv->gt_irq_mask = ~0;
  1656. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1657. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1658. render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
  1659. GEN6_BLITTER_USER_INTERRUPT;
  1660. I915_WRITE(GTIER, render_irqs);
  1661. POSTING_READ(GTIER);
  1662. hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
  1663. SDE_PORTB_HOTPLUG_CPT |
  1664. SDE_PORTC_HOTPLUG_CPT |
  1665. SDE_PORTD_HOTPLUG_CPT);
  1666. dev_priv->pch_irq_mask = ~hotplug_mask;
  1667. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1668. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
  1669. I915_WRITE(SDEIER, hotplug_mask);
  1670. POSTING_READ(SDEIER);
  1671. ironlake_enable_pch_hotplug(dev);
  1672. return 0;
  1673. }
  1674. static int valleyview_irq_postinstall(struct drm_device *dev)
  1675. {
  1676. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1677. u32 render_irqs;
  1678. u32 enable_mask;
  1679. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1680. u16 msid;
  1681. enable_mask = I915_DISPLAY_PORT_INTERRUPT;
  1682. enable_mask |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  1683. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1684. dev_priv->irq_mask = ~enable_mask;
  1685. dev_priv->pipestat[0] = 0;
  1686. dev_priv->pipestat[1] = 0;
  1687. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1688. /* Hack for broken MSIs on VLV */
  1689. pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
  1690. pci_read_config_word(dev->pdev, 0x98, &msid);
  1691. msid &= 0xff; /* mask out delivery bits */
  1692. msid |= (1<<14);
  1693. pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
  1694. I915_WRITE(VLV_IMR, dev_priv->irq_mask);
  1695. I915_WRITE(VLV_IER, enable_mask);
  1696. I915_WRITE(VLV_IIR, 0xffffffff);
  1697. I915_WRITE(PIPESTAT(0), 0xffff);
  1698. I915_WRITE(PIPESTAT(1), 0xffff);
  1699. POSTING_READ(VLV_IER);
  1700. I915_WRITE(VLV_IIR, 0xffffffff);
  1701. I915_WRITE(VLV_IIR, 0xffffffff);
  1702. render_irqs = GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT |
  1703. GT_GEN6_BLT_CS_ERROR_INTERRUPT |
  1704. GT_GEN6_BLT_USER_INTERRUPT |
  1705. GT_GEN6_BSD_USER_INTERRUPT |
  1706. GT_GEN6_BSD_CS_ERROR_INTERRUPT |
  1707. GT_GEN7_L3_PARITY_ERROR_INTERRUPT |
  1708. GT_PIPE_NOTIFY |
  1709. GT_RENDER_CS_ERROR_INTERRUPT |
  1710. GT_SYNC_STATUS |
  1711. GT_USER_INTERRUPT;
  1712. dev_priv->gt_irq_mask = ~render_irqs;
  1713. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1714. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1715. I915_WRITE(GTIMR, 0);
  1716. I915_WRITE(GTIER, render_irqs);
  1717. POSTING_READ(GTIER);
  1718. /* ack & enable invalid PTE error interrupts */
  1719. #if 0 /* FIXME: add support to irq handler for checking these bits */
  1720. I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
  1721. I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
  1722. #endif
  1723. I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
  1724. #if 0 /* FIXME: check register definitions; some have moved */
  1725. /* Note HDMI and DP share bits */
  1726. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1727. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1728. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1729. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1730. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1731. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1732. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1733. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1734. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1735. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1736. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1737. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1738. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1739. }
  1740. #endif
  1741. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1742. return 0;
  1743. }
  1744. static void valleyview_irq_uninstall(struct drm_device *dev)
  1745. {
  1746. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1747. int pipe;
  1748. if (!dev_priv)
  1749. return;
  1750. dev_priv->vblank_pipe = 0;
  1751. for_each_pipe(pipe)
  1752. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1753. I915_WRITE(HWSTAM, 0xffffffff);
  1754. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1755. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1756. for_each_pipe(pipe)
  1757. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1758. I915_WRITE(VLV_IIR, 0xffffffff);
  1759. I915_WRITE(VLV_IMR, 0xffffffff);
  1760. I915_WRITE(VLV_IER, 0x0);
  1761. POSTING_READ(VLV_IER);
  1762. }
  1763. static void ironlake_irq_uninstall(struct drm_device *dev)
  1764. {
  1765. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1766. if (!dev_priv)
  1767. return;
  1768. dev_priv->vblank_pipe = 0;
  1769. I915_WRITE(HWSTAM, 0xffffffff);
  1770. I915_WRITE(DEIMR, 0xffffffff);
  1771. I915_WRITE(DEIER, 0x0);
  1772. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1773. I915_WRITE(GTIMR, 0xffffffff);
  1774. I915_WRITE(GTIER, 0x0);
  1775. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1776. I915_WRITE(SDEIMR, 0xffffffff);
  1777. I915_WRITE(SDEIER, 0x0);
  1778. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1779. }
  1780. static void i8xx_irq_preinstall(struct drm_device * dev)
  1781. {
  1782. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1783. int pipe;
  1784. atomic_set(&dev_priv->irq_received, 0);
  1785. for_each_pipe(pipe)
  1786. I915_WRITE(PIPESTAT(pipe), 0);
  1787. I915_WRITE16(IMR, 0xffff);
  1788. I915_WRITE16(IER, 0x0);
  1789. POSTING_READ16(IER);
  1790. }
  1791. static int i8xx_irq_postinstall(struct drm_device *dev)
  1792. {
  1793. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1794. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1795. dev_priv->pipestat[0] = 0;
  1796. dev_priv->pipestat[1] = 0;
  1797. I915_WRITE16(EMR,
  1798. ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  1799. /* Unmask the interrupts that we always want on. */
  1800. dev_priv->irq_mask =
  1801. ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1802. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1803. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1804. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  1805. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1806. I915_WRITE16(IMR, dev_priv->irq_mask);
  1807. I915_WRITE16(IER,
  1808. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1809. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1810. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  1811. I915_USER_INTERRUPT);
  1812. POSTING_READ16(IER);
  1813. return 0;
  1814. }
  1815. static irqreturn_t i8xx_irq_handler(DRM_IRQ_ARGS)
  1816. {
  1817. struct drm_device *dev = (struct drm_device *) arg;
  1818. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1819. struct drm_i915_master_private *master_priv;
  1820. u16 iir, new_iir;
  1821. u32 pipe_stats[2];
  1822. unsigned long irqflags;
  1823. int irq_received;
  1824. int pipe;
  1825. u16 flip_mask =
  1826. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1827. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1828. atomic_inc(&dev_priv->irq_received);
  1829. iir = I915_READ16(IIR);
  1830. if (iir == 0)
  1831. return IRQ_NONE;
  1832. while (iir & ~flip_mask) {
  1833. /* Can't rely on pipestat interrupt bit in iir as it might
  1834. * have been cleared after the pipestat interrupt was received.
  1835. * It doesn't set the bit in iir again, but it still produces
  1836. * interrupts (for non-MSI).
  1837. */
  1838. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1839. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  1840. i915_handle_error(dev, false);
  1841. for_each_pipe(pipe) {
  1842. int reg = PIPESTAT(pipe);
  1843. pipe_stats[pipe] = I915_READ(reg);
  1844. /*
  1845. * Clear the PIPE*STAT regs before the IIR
  1846. */
  1847. if (pipe_stats[pipe] & 0x8000ffff) {
  1848. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1849. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  1850. pipe_name(pipe));
  1851. I915_WRITE(reg, pipe_stats[pipe]);
  1852. irq_received = 1;
  1853. }
  1854. }
  1855. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1856. I915_WRITE16(IIR, iir & ~flip_mask);
  1857. new_iir = I915_READ16(IIR); /* Flush posted writes */
  1858. if (dev->primary->master) {
  1859. master_priv = dev->primary->master->driver_priv;
  1860. if (master_priv->sarea_priv)
  1861. master_priv->sarea_priv->last_dispatch =
  1862. READ_BREADCRUMB(dev_priv);
  1863. }
  1864. if (iir & I915_USER_INTERRUPT)
  1865. notify_ring(dev, &dev_priv->ring[RCS]);
  1866. if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1867. drm_handle_vblank(dev, 0)) {
  1868. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
  1869. intel_prepare_page_flip(dev, 0);
  1870. intel_finish_page_flip(dev, 0);
  1871. flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT;
  1872. }
  1873. }
  1874. if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1875. drm_handle_vblank(dev, 1)) {
  1876. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
  1877. intel_prepare_page_flip(dev, 1);
  1878. intel_finish_page_flip(dev, 1);
  1879. flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1880. }
  1881. }
  1882. iir = new_iir;
  1883. }
  1884. return IRQ_HANDLED;
  1885. }
  1886. static void i8xx_irq_uninstall(struct drm_device * dev)
  1887. {
  1888. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1889. int pipe;
  1890. dev_priv->vblank_pipe = 0;
  1891. for_each_pipe(pipe) {
  1892. /* Clear enable bits; then clear status bits */
  1893. I915_WRITE(PIPESTAT(pipe), 0);
  1894. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  1895. }
  1896. I915_WRITE16(IMR, 0xffff);
  1897. I915_WRITE16(IER, 0x0);
  1898. I915_WRITE16(IIR, I915_READ16(IIR));
  1899. }
  1900. static void i915_irq_preinstall(struct drm_device * dev)
  1901. {
  1902. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1903. int pipe;
  1904. atomic_set(&dev_priv->irq_received, 0);
  1905. if (I915_HAS_HOTPLUG(dev)) {
  1906. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1907. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1908. }
  1909. I915_WRITE16(HWSTAM, 0xeffe);
  1910. for_each_pipe(pipe)
  1911. I915_WRITE(PIPESTAT(pipe), 0);
  1912. I915_WRITE(IMR, 0xffffffff);
  1913. I915_WRITE(IER, 0x0);
  1914. POSTING_READ(IER);
  1915. }
  1916. static int i915_irq_postinstall(struct drm_device *dev)
  1917. {
  1918. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1919. u32 enable_mask;
  1920. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1921. dev_priv->pipestat[0] = 0;
  1922. dev_priv->pipestat[1] = 0;
  1923. I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  1924. /* Unmask the interrupts that we always want on. */
  1925. dev_priv->irq_mask =
  1926. ~(I915_ASLE_INTERRUPT |
  1927. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1928. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1929. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1930. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  1931. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1932. enable_mask =
  1933. I915_ASLE_INTERRUPT |
  1934. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1935. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1936. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  1937. I915_USER_INTERRUPT;
  1938. if (I915_HAS_HOTPLUG(dev)) {
  1939. /* Enable in IER... */
  1940. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1941. /* and unmask in IMR */
  1942. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  1943. }
  1944. I915_WRITE(IMR, dev_priv->irq_mask);
  1945. I915_WRITE(IER, enable_mask);
  1946. POSTING_READ(IER);
  1947. if (I915_HAS_HOTPLUG(dev)) {
  1948. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1949. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1950. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1951. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1952. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1953. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1954. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1955. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1956. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1957. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1958. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1959. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1960. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1961. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1962. }
  1963. /* Ignore TV since it's buggy */
  1964. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1965. }
  1966. intel_opregion_enable_asle(dev);
  1967. return 0;
  1968. }
  1969. static irqreturn_t i915_irq_handler(DRM_IRQ_ARGS)
  1970. {
  1971. struct drm_device *dev = (struct drm_device *) arg;
  1972. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1973. struct drm_i915_master_private *master_priv;
  1974. u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
  1975. unsigned long irqflags;
  1976. u32 flip_mask =
  1977. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1978. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1979. u32 flip[2] = {
  1980. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT,
  1981. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT
  1982. };
  1983. int pipe, ret = IRQ_NONE;
  1984. atomic_inc(&dev_priv->irq_received);
  1985. iir = I915_READ(IIR);
  1986. do {
  1987. bool irq_received = (iir & ~flip_mask) != 0;
  1988. bool blc_event = false;
  1989. /* Can't rely on pipestat interrupt bit in iir as it might
  1990. * have been cleared after the pipestat interrupt was received.
  1991. * It doesn't set the bit in iir again, but it still produces
  1992. * interrupts (for non-MSI).
  1993. */
  1994. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1995. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  1996. i915_handle_error(dev, false);
  1997. for_each_pipe(pipe) {
  1998. int reg = PIPESTAT(pipe);
  1999. pipe_stats[pipe] = I915_READ(reg);
  2000. /* Clear the PIPE*STAT regs before the IIR */
  2001. if (pipe_stats[pipe] & 0x8000ffff) {
  2002. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2003. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2004. pipe_name(pipe));
  2005. I915_WRITE(reg, pipe_stats[pipe]);
  2006. irq_received = true;
  2007. }
  2008. }
  2009. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2010. if (!irq_received)
  2011. break;
  2012. /* Consume port. Then clear IIR or we'll miss events */
  2013. if ((I915_HAS_HOTPLUG(dev)) &&
  2014. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  2015. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  2016. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  2017. hotplug_status);
  2018. if (hotplug_status & dev_priv->hotplug_supported_mask)
  2019. queue_work(dev_priv->wq,
  2020. &dev_priv->hotplug_work);
  2021. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  2022. POSTING_READ(PORT_HOTPLUG_STAT);
  2023. }
  2024. I915_WRITE(IIR, iir & ~flip_mask);
  2025. new_iir = I915_READ(IIR); /* Flush posted writes */
  2026. if (iir & I915_USER_INTERRUPT)
  2027. notify_ring(dev, &dev_priv->ring[RCS]);
  2028. for_each_pipe(pipe) {
  2029. int plane = pipe;
  2030. if (IS_MOBILE(dev))
  2031. plane = !plane;
  2032. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
  2033. drm_handle_vblank(dev, pipe)) {
  2034. if (iir & flip[plane]) {
  2035. intel_prepare_page_flip(dev, plane);
  2036. intel_finish_page_flip(dev, pipe);
  2037. flip_mask &= ~flip[plane];
  2038. }
  2039. }
  2040. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  2041. blc_event = true;
  2042. }
  2043. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  2044. intel_opregion_asle_intr(dev);
  2045. /* With MSI, interrupts are only generated when iir
  2046. * transitions from zero to nonzero. If another bit got
  2047. * set while we were handling the existing iir bits, then
  2048. * we would never get another interrupt.
  2049. *
  2050. * This is fine on non-MSI as well, as if we hit this path
  2051. * we avoid exiting the interrupt handler only to generate
  2052. * another one.
  2053. *
  2054. * Note that for MSI this could cause a stray interrupt report
  2055. * if an interrupt landed in the time between writing IIR and
  2056. * the posting read. This should be rare enough to never
  2057. * trigger the 99% of 100,000 interrupts test for disabling
  2058. * stray interrupts.
  2059. */
  2060. ret = IRQ_HANDLED;
  2061. iir = new_iir;
  2062. } while (iir & ~flip_mask);
  2063. if (dev->primary->master) {
  2064. master_priv = dev->primary->master->driver_priv;
  2065. if (master_priv->sarea_priv)
  2066. master_priv->sarea_priv->last_dispatch =
  2067. READ_BREADCRUMB(dev_priv);
  2068. }
  2069. return ret;
  2070. }
  2071. static void i915_irq_uninstall(struct drm_device * dev)
  2072. {
  2073. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2074. int pipe;
  2075. dev_priv->vblank_pipe = 0;
  2076. if (I915_HAS_HOTPLUG(dev)) {
  2077. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2078. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2079. }
  2080. I915_WRITE16(HWSTAM, 0xffff);
  2081. for_each_pipe(pipe) {
  2082. /* Clear enable bits; then clear status bits */
  2083. I915_WRITE(PIPESTAT(pipe), 0);
  2084. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  2085. }
  2086. I915_WRITE(IMR, 0xffffffff);
  2087. I915_WRITE(IER, 0x0);
  2088. I915_WRITE(IIR, I915_READ(IIR));
  2089. }
  2090. static void i965_irq_preinstall(struct drm_device * dev)
  2091. {
  2092. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2093. int pipe;
  2094. atomic_set(&dev_priv->irq_received, 0);
  2095. if (I915_HAS_HOTPLUG(dev)) {
  2096. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2097. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2098. }
  2099. I915_WRITE(HWSTAM, 0xeffe);
  2100. for_each_pipe(pipe)
  2101. I915_WRITE(PIPESTAT(pipe), 0);
  2102. I915_WRITE(IMR, 0xffffffff);
  2103. I915_WRITE(IER, 0x0);
  2104. POSTING_READ(IER);
  2105. }
  2106. static int i965_irq_postinstall(struct drm_device *dev)
  2107. {
  2108. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2109. u32 enable_mask;
  2110. u32 error_mask;
  2111. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  2112. /* Unmask the interrupts that we always want on. */
  2113. dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
  2114. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2115. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2116. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2117. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2118. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2119. enable_mask = ~dev_priv->irq_mask;
  2120. enable_mask |= I915_USER_INTERRUPT;
  2121. if (IS_G4X(dev))
  2122. enable_mask |= I915_BSD_USER_INTERRUPT;
  2123. dev_priv->pipestat[0] = 0;
  2124. dev_priv->pipestat[1] = 0;
  2125. if (I915_HAS_HOTPLUG(dev)) {
  2126. /* Enable in IER... */
  2127. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  2128. /* and unmask in IMR */
  2129. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  2130. }
  2131. /*
  2132. * Enable some error detection, note the instruction error mask
  2133. * bit is reserved, so we leave it masked.
  2134. */
  2135. if (IS_G4X(dev)) {
  2136. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  2137. GM45_ERROR_MEM_PRIV |
  2138. GM45_ERROR_CP_PRIV |
  2139. I915_ERROR_MEMORY_REFRESH);
  2140. } else {
  2141. error_mask = ~(I915_ERROR_PAGE_TABLE |
  2142. I915_ERROR_MEMORY_REFRESH);
  2143. }
  2144. I915_WRITE(EMR, error_mask);
  2145. I915_WRITE(IMR, dev_priv->irq_mask);
  2146. I915_WRITE(IER, enable_mask);
  2147. POSTING_READ(IER);
  2148. if (I915_HAS_HOTPLUG(dev)) {
  2149. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  2150. /* Note HDMI and DP share bits */
  2151. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  2152. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  2153. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  2154. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  2155. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  2156. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  2157. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  2158. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  2159. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  2160. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  2161. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  2162. hotplug_en |= CRT_HOTPLUG_INT_EN;
  2163. /* Programming the CRT detection parameters tends
  2164. to generate a spurious hotplug event about three
  2165. seconds later. So just do it once.
  2166. */
  2167. if (IS_G4X(dev))
  2168. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  2169. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  2170. }
  2171. /* Ignore TV since it's buggy */
  2172. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  2173. }
  2174. intel_opregion_enable_asle(dev);
  2175. return 0;
  2176. }
  2177. static irqreturn_t i965_irq_handler(DRM_IRQ_ARGS)
  2178. {
  2179. struct drm_device *dev = (struct drm_device *) arg;
  2180. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2181. struct drm_i915_master_private *master_priv;
  2182. u32 iir, new_iir;
  2183. u32 pipe_stats[I915_MAX_PIPES];
  2184. unsigned long irqflags;
  2185. int irq_received;
  2186. int ret = IRQ_NONE, pipe;
  2187. atomic_inc(&dev_priv->irq_received);
  2188. iir = I915_READ(IIR);
  2189. for (;;) {
  2190. bool blc_event = false;
  2191. irq_received = iir != 0;
  2192. /* Can't rely on pipestat interrupt bit in iir as it might
  2193. * have been cleared after the pipestat interrupt was received.
  2194. * It doesn't set the bit in iir again, but it still produces
  2195. * interrupts (for non-MSI).
  2196. */
  2197. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2198. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2199. i915_handle_error(dev, false);
  2200. for_each_pipe(pipe) {
  2201. int reg = PIPESTAT(pipe);
  2202. pipe_stats[pipe] = I915_READ(reg);
  2203. /*
  2204. * Clear the PIPE*STAT regs before the IIR
  2205. */
  2206. if (pipe_stats[pipe] & 0x8000ffff) {
  2207. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2208. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2209. pipe_name(pipe));
  2210. I915_WRITE(reg, pipe_stats[pipe]);
  2211. irq_received = 1;
  2212. }
  2213. }
  2214. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2215. if (!irq_received)
  2216. break;
  2217. ret = IRQ_HANDLED;
  2218. /* Consume port. Then clear IIR or we'll miss events */
  2219. if ((I915_HAS_HOTPLUG(dev)) &&
  2220. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  2221. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  2222. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  2223. hotplug_status);
  2224. if (hotplug_status & dev_priv->hotplug_supported_mask)
  2225. queue_work(dev_priv->wq,
  2226. &dev_priv->hotplug_work);
  2227. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  2228. I915_READ(PORT_HOTPLUG_STAT);
  2229. }
  2230. I915_WRITE(IIR, iir);
  2231. new_iir = I915_READ(IIR); /* Flush posted writes */
  2232. if (iir & I915_USER_INTERRUPT)
  2233. notify_ring(dev, &dev_priv->ring[RCS]);
  2234. if (iir & I915_BSD_USER_INTERRUPT)
  2235. notify_ring(dev, &dev_priv->ring[VCS]);
  2236. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
  2237. intel_prepare_page_flip(dev, 0);
  2238. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
  2239. intel_prepare_page_flip(dev, 1);
  2240. for_each_pipe(pipe) {
  2241. if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
  2242. drm_handle_vblank(dev, pipe)) {
  2243. i915_pageflip_stall_check(dev, pipe);
  2244. intel_finish_page_flip(dev, pipe);
  2245. }
  2246. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  2247. blc_event = true;
  2248. }
  2249. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  2250. intel_opregion_asle_intr(dev);
  2251. /* With MSI, interrupts are only generated when iir
  2252. * transitions from zero to nonzero. If another bit got
  2253. * set while we were handling the existing iir bits, then
  2254. * we would never get another interrupt.
  2255. *
  2256. * This is fine on non-MSI as well, as if we hit this path
  2257. * we avoid exiting the interrupt handler only to generate
  2258. * another one.
  2259. *
  2260. * Note that for MSI this could cause a stray interrupt report
  2261. * if an interrupt landed in the time between writing IIR and
  2262. * the posting read. This should be rare enough to never
  2263. * trigger the 99% of 100,000 interrupts test for disabling
  2264. * stray interrupts.
  2265. */
  2266. iir = new_iir;
  2267. }
  2268. if (dev->primary->master) {
  2269. master_priv = dev->primary->master->driver_priv;
  2270. if (master_priv->sarea_priv)
  2271. master_priv->sarea_priv->last_dispatch =
  2272. READ_BREADCRUMB(dev_priv);
  2273. }
  2274. return ret;
  2275. }
  2276. static void i965_irq_uninstall(struct drm_device * dev)
  2277. {
  2278. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2279. int pipe;
  2280. if (!dev_priv)
  2281. return;
  2282. dev_priv->vblank_pipe = 0;
  2283. if (I915_HAS_HOTPLUG(dev)) {
  2284. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2285. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2286. }
  2287. I915_WRITE(HWSTAM, 0xffffffff);
  2288. for_each_pipe(pipe)
  2289. I915_WRITE(PIPESTAT(pipe), 0);
  2290. I915_WRITE(IMR, 0xffffffff);
  2291. I915_WRITE(IER, 0x0);
  2292. for_each_pipe(pipe)
  2293. I915_WRITE(PIPESTAT(pipe),
  2294. I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
  2295. I915_WRITE(IIR, I915_READ(IIR));
  2296. }
  2297. void intel_irq_init(struct drm_device *dev)
  2298. {
  2299. struct drm_i915_private *dev_priv = dev->dev_private;
  2300. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  2301. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  2302. INIT_WORK(&dev_priv->rps_work, gen6_pm_rps_work);
  2303. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  2304. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  2305. if (IS_G4X(dev) || IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev) ||
  2306. IS_VALLEYVIEW(dev)) {
  2307. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  2308. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  2309. }
  2310. if (drm_core_check_feature(dev, DRIVER_MODESET))
  2311. dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
  2312. else
  2313. dev->driver->get_vblank_timestamp = NULL;
  2314. dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
  2315. if (IS_VALLEYVIEW(dev)) {
  2316. dev->driver->irq_handler = valleyview_irq_handler;
  2317. dev->driver->irq_preinstall = valleyview_irq_preinstall;
  2318. dev->driver->irq_postinstall = valleyview_irq_postinstall;
  2319. dev->driver->irq_uninstall = valleyview_irq_uninstall;
  2320. dev->driver->enable_vblank = valleyview_enable_vblank;
  2321. dev->driver->disable_vblank = valleyview_disable_vblank;
  2322. } else if (IS_IVYBRIDGE(dev)) {
  2323. /* Share pre & uninstall handlers with ILK/SNB */
  2324. dev->driver->irq_handler = ivybridge_irq_handler;
  2325. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2326. dev->driver->irq_postinstall = ivybridge_irq_postinstall;
  2327. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2328. dev->driver->enable_vblank = ivybridge_enable_vblank;
  2329. dev->driver->disable_vblank = ivybridge_disable_vblank;
  2330. } else if (HAS_PCH_SPLIT(dev)) {
  2331. dev->driver->irq_handler = ironlake_irq_handler;
  2332. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2333. dev->driver->irq_postinstall = ironlake_irq_postinstall;
  2334. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2335. dev->driver->enable_vblank = ironlake_enable_vblank;
  2336. dev->driver->disable_vblank = ironlake_disable_vblank;
  2337. } else {
  2338. if (INTEL_INFO(dev)->gen == 2) {
  2339. dev->driver->irq_preinstall = i8xx_irq_preinstall;
  2340. dev->driver->irq_postinstall = i8xx_irq_postinstall;
  2341. dev->driver->irq_handler = i8xx_irq_handler;
  2342. dev->driver->irq_uninstall = i8xx_irq_uninstall;
  2343. } else if (INTEL_INFO(dev)->gen == 3) {
  2344. /* IIR "flip pending" means done if this bit is set */
  2345. I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
  2346. dev->driver->irq_preinstall = i915_irq_preinstall;
  2347. dev->driver->irq_postinstall = i915_irq_postinstall;
  2348. dev->driver->irq_uninstall = i915_irq_uninstall;
  2349. dev->driver->irq_handler = i915_irq_handler;
  2350. } else {
  2351. dev->driver->irq_preinstall = i965_irq_preinstall;
  2352. dev->driver->irq_postinstall = i965_irq_postinstall;
  2353. dev->driver->irq_uninstall = i965_irq_uninstall;
  2354. dev->driver->irq_handler = i965_irq_handler;
  2355. }
  2356. dev->driver->enable_vblank = i915_enable_vblank;
  2357. dev->driver->disable_vblank = i915_disable_vblank;
  2358. }
  2359. }