phy_lcn.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n LCN-PHY support
  4. Copyright (c) 2011 Rafał Miłecki <zajec5@gmail.com>
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; see the file COPYING. If not, write to
  15. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  16. Boston, MA 02110-1301, USA.
  17. This file incorporates work covered by the following copyright and
  18. permission notice:
  19. Copyright (c) 2010 Broadcom Corporation
  20. Permission to use, copy, modify, and/or distribute this software for any
  21. purpose with or without fee is hereby granted, provided that the above
  22. copyright notice and this permission notice appear in all copies.
  23. */
  24. #include <linux/slab.h>
  25. #include "b43.h"
  26. #include "phy_lcn.h"
  27. #include "tables_phy_lcn.h"
  28. #include "main.h"
  29. struct lcn_tx_gains {
  30. u16 gm_gain;
  31. u16 pga_gain;
  32. u16 pad_gain;
  33. u16 dac_gain;
  34. };
  35. struct lcn_tx_iir_filter {
  36. u8 type;
  37. u16 values[16];
  38. };
  39. /* In theory it's PHY common function, move if needed */
  40. /* brcms_b_switch_macfreq */
  41. static void b43_phy_switch_macfreq(struct b43_wldev *dev, u8 spurmode)
  42. {
  43. if (dev->dev->chip_id == 43224 || dev->dev->chip_id == 43225) {
  44. switch (spurmode) {
  45. case 2: /* 126 Mhz */
  46. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW, 0x2082);
  47. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0x8);
  48. break;
  49. case 1: /* 123 Mhz */
  50. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW, 0x5341);
  51. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0x8);
  52. break;
  53. default: /* 120 Mhz */
  54. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW, 0x8889);
  55. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0x8);
  56. break;
  57. }
  58. } else if (dev->phy.type == B43_PHYTYPE_LCN) {
  59. switch (spurmode) {
  60. case 1: /* 82 Mhz */
  61. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW, 0x7CE0);
  62. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0xC);
  63. break;
  64. default: /* 80 Mhz */
  65. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW, 0xCCCD);
  66. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0xC);
  67. break;
  68. }
  69. }
  70. }
  71. /**************************************************
  72. * Radio 2064.
  73. **************************************************/
  74. /* wlc_lcnphy_radio_2064_channel_tune_4313 */
  75. static void b43_radio_2064_channel_setup(struct b43_wldev *dev)
  76. {
  77. u16 save[2];
  78. b43_radio_set(dev, 0x09d, 0x4);
  79. b43_radio_write(dev, 0x09e, 0xf);
  80. /* Channel specific values in theory, in practice always the same */
  81. b43_radio_write(dev, 0x02a, 0xb);
  82. b43_radio_maskset(dev, 0x030, ~0x3, 0xa);
  83. b43_radio_maskset(dev, 0x091, ~0x3, 0);
  84. b43_radio_maskset(dev, 0x038, ~0xf, 0x7);
  85. b43_radio_maskset(dev, 0x030, ~0xc, 0x8);
  86. b43_radio_maskset(dev, 0x05e, ~0xf, 0x8);
  87. b43_radio_maskset(dev, 0x05e, ~0xf0, 0x80);
  88. b43_radio_write(dev, 0x06c, 0x80);
  89. save[0] = b43_radio_read(dev, 0x044);
  90. save[1] = b43_radio_read(dev, 0x12b);
  91. b43_radio_set(dev, 0x044, 0x7);
  92. b43_radio_set(dev, 0x12b, 0xe);
  93. /* TODO */
  94. b43_radio_write(dev, 0x040, 0xfb);
  95. b43_radio_write(dev, 0x041, 0x9a);
  96. b43_radio_write(dev, 0x042, 0xa3);
  97. b43_radio_write(dev, 0x043, 0x0c);
  98. /* TODO */
  99. b43_radio_set(dev, 0x044, 0x0c);
  100. udelay(1);
  101. b43_radio_write(dev, 0x044, save[0]);
  102. b43_radio_write(dev, 0x12b, save[1]);
  103. if (dev->phy.rev == 1) {
  104. /* brcmsmac uses outdated 0x3 for 0x038 */
  105. b43_radio_write(dev, 0x038, 0x0);
  106. b43_radio_write(dev, 0x091, 0x7);
  107. }
  108. }
  109. /* wlc_radio_2064_init */
  110. static void b43_radio_2064_init(struct b43_wldev *dev)
  111. {
  112. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  113. b43_radio_write(dev, 0x09c, 0x0020);
  114. b43_radio_write(dev, 0x105, 0x0008);
  115. } else {
  116. /* TODO */
  117. }
  118. b43_radio_write(dev, 0x032, 0x0062);
  119. b43_radio_write(dev, 0x033, 0x0019);
  120. b43_radio_write(dev, 0x090, 0x0010);
  121. b43_radio_write(dev, 0x010, 0x0000);
  122. if (dev->phy.rev == 1) {
  123. b43_radio_write(dev, 0x060, 0x007f);
  124. b43_radio_write(dev, 0x061, 0x0072);
  125. b43_radio_write(dev, 0x062, 0x007f);
  126. }
  127. b43_radio_write(dev, 0x01d, 0x0002);
  128. b43_radio_write(dev, 0x01e, 0x0006);
  129. b43_phy_write(dev, 0x4ea, 0x4688);
  130. b43_phy_maskset(dev, 0x4eb, ~0x7, 0x2);
  131. b43_phy_mask(dev, 0x4eb, ~0x01c0);
  132. b43_phy_maskset(dev, 0x46a, 0xff00, 0x19);
  133. b43_lcntab_write(dev, B43_LCNTAB16(0x00, 0x55), 0);
  134. b43_radio_mask(dev, 0x05b, (u16) ~0xff02);
  135. b43_radio_set(dev, 0x004, 0x40);
  136. b43_radio_set(dev, 0x120, 0x10);
  137. b43_radio_set(dev, 0x078, 0x80);
  138. b43_radio_set(dev, 0x129, 0x2);
  139. b43_radio_set(dev, 0x057, 0x1);
  140. b43_radio_set(dev, 0x05b, 0x2);
  141. /* TODO: wait for some bit to be set */
  142. b43_radio_read(dev, 0x05c);
  143. b43_radio_mask(dev, 0x05b, (u16) ~0xff02);
  144. b43_radio_mask(dev, 0x057, (u16) ~0xff01);
  145. b43_phy_write(dev, 0x933, 0x2d6b);
  146. b43_phy_write(dev, 0x934, 0x2d6b);
  147. b43_phy_write(dev, 0x935, 0x2d6b);
  148. b43_phy_write(dev, 0x936, 0x2d6b);
  149. b43_phy_write(dev, 0x937, 0x016b);
  150. b43_radio_mask(dev, 0x057, (u16) ~0xff02);
  151. b43_radio_write(dev, 0x0c2, 0x006f);
  152. }
  153. /**************************************************
  154. * Various PHY ops
  155. **************************************************/
  156. /* wlc_lcnphy_toggle_afe_pwdn */
  157. static void b43_phy_lcn_afe_set_unset(struct b43_wldev *dev)
  158. {
  159. u16 afe_ctl2 = b43_phy_read(dev, B43_PHY_LCN_AFE_CTL2);
  160. u16 afe_ctl1 = b43_phy_read(dev, B43_PHY_LCN_AFE_CTL1);
  161. b43_phy_write(dev, B43_PHY_LCN_AFE_CTL2, afe_ctl2 | 0x1);
  162. b43_phy_write(dev, B43_PHY_LCN_AFE_CTL1, afe_ctl1 | 0x1);
  163. b43_phy_write(dev, B43_PHY_LCN_AFE_CTL2, afe_ctl2 & ~0x1);
  164. b43_phy_write(dev, B43_PHY_LCN_AFE_CTL1, afe_ctl1 & ~0x1);
  165. b43_phy_write(dev, B43_PHY_LCN_AFE_CTL2, afe_ctl2);
  166. b43_phy_write(dev, B43_PHY_LCN_AFE_CTL1, afe_ctl1);
  167. }
  168. /* wlc_lcnphy_get_pa_gain */
  169. static u16 b43_phy_lcn_get_pa_gain(struct b43_wldev *dev)
  170. {
  171. return (b43_phy_read(dev, 0x4fb) & 0x7f00) >> 8;
  172. }
  173. /* wlc_lcnphy_set_dac_gain */
  174. static void b43_phy_lcn_set_dac_gain(struct b43_wldev *dev, u16 dac_gain)
  175. {
  176. u16 dac_ctrl;
  177. dac_ctrl = b43_phy_read(dev, 0x439);
  178. dac_ctrl = dac_ctrl & 0xc7f;
  179. dac_ctrl = dac_ctrl | (dac_gain << 7);
  180. b43_phy_maskset(dev, 0x439, ~0xfff, dac_ctrl);
  181. }
  182. /* wlc_lcnphy_set_bbmult */
  183. static void b43_phy_lcn_set_bbmult(struct b43_wldev *dev, u8 m0)
  184. {
  185. b43_lcntab_write(dev, B43_LCNTAB16(0x00, 0x57), m0 << 8);
  186. }
  187. /* wlc_lcnphy_clear_tx_power_offsets */
  188. static void b43_phy_lcn_clear_tx_power_offsets(struct b43_wldev *dev)
  189. {
  190. u8 i;
  191. if (1) { /* FIXME */
  192. b43_phy_write(dev, B43_PHY_LCN_TABLE_ADDR, (0x7 << 10) | 0x340);
  193. for (i = 0; i < 30; i++) {
  194. b43_phy_write(dev, B43_PHY_LCN_TABLE_DATAHI, 0);
  195. b43_phy_write(dev, B43_PHY_LCN_TABLE_DATALO, 0);
  196. }
  197. }
  198. b43_phy_write(dev, B43_PHY_LCN_TABLE_ADDR, (0x7 << 10) | 0x80);
  199. for (i = 0; i < 64; i++) {
  200. b43_phy_write(dev, B43_PHY_LCN_TABLE_DATAHI, 0);
  201. b43_phy_write(dev, B43_PHY_LCN_TABLE_DATALO, 0);
  202. }
  203. }
  204. /* wlc_lcnphy_rev0_baseband_init */
  205. static void b43_phy_lcn_rev0_baseband_init(struct b43_wldev *dev)
  206. {
  207. b43_radio_write(dev, 0x11c, 0);
  208. b43_phy_write(dev, 0x43b, 0);
  209. b43_phy_write(dev, 0x43c, 0);
  210. b43_phy_write(dev, 0x44c, 0);
  211. b43_phy_write(dev, 0x4e6, 0);
  212. b43_phy_write(dev, 0x4f9, 0);
  213. b43_phy_write(dev, 0x4b0, 0);
  214. b43_phy_write(dev, 0x938, 0);
  215. b43_phy_write(dev, 0x4b0, 0);
  216. b43_phy_write(dev, 0x44e, 0);
  217. b43_phy_set(dev, 0x567, 0x03);
  218. b43_phy_set(dev, 0x44a, 0x44);
  219. b43_phy_write(dev, 0x44a, 0x80);
  220. if (!(dev->dev->bus_sprom->boardflags_lo & B43_BFL_FEM))
  221. ; /* TODO */
  222. b43_phy_maskset(dev, 0x634, ~0xff, 0xc);
  223. if (dev->dev->bus_sprom->boardflags_lo & B43_BFL_FEM) {
  224. b43_phy_maskset(dev, 0x634, ~0xff, 0xa);
  225. b43_phy_write(dev, 0x910, 0x1);
  226. }
  227. b43_phy_write(dev, 0x910, 0x1);
  228. b43_phy_maskset(dev, 0x448, ~0x300, 0x100);
  229. b43_phy_maskset(dev, 0x608, ~0xff, 0x17);
  230. b43_phy_maskset(dev, 0x604, ~0x7ff, 0x3ea);
  231. }
  232. /* wlc_lcnphy_bu_tweaks */
  233. static void b43_phy_lcn_bu_tweaks(struct b43_wldev *dev)
  234. {
  235. b43_phy_set(dev, 0x805, 0x1);
  236. b43_phy_maskset(dev, 0x42f, ~0x7, 0x3);
  237. b43_phy_maskset(dev, 0x030, ~0x7, 0x3);
  238. b43_phy_write(dev, 0x414, 0x1e10);
  239. b43_phy_write(dev, 0x415, 0x0640);
  240. b43_phy_maskset(dev, 0x4df, (u16) ~0xff00, 0xf700);
  241. b43_phy_set(dev, 0x44a, 0x44);
  242. b43_phy_write(dev, 0x44a, 0x80);
  243. b43_phy_maskset(dev, 0x434, ~0xff, 0xfd);
  244. b43_phy_maskset(dev, 0x420, ~0xff, 0x10);
  245. if (dev->dev->bus_sprom->board_rev >= 0x1204)
  246. b43_radio_set(dev, 0x09b, 0xf0);
  247. b43_phy_write(dev, 0x7d6, 0x0902);
  248. b43_phy_maskset(dev, 0x429, ~0xf, 0x9);
  249. b43_phy_maskset(dev, 0x429, ~(0x3f << 4), 0xe << 4);
  250. if (dev->phy.rev == 1) {
  251. b43_phy_maskset(dev, 0x423, ~0xff, 0x46);
  252. b43_phy_maskset(dev, 0x411, ~0xff, 1);
  253. b43_phy_set(dev, 0x434, 0xff); /* FIXME: update to wl */
  254. /* TODO: wl operates on PHY 0x416, brcmsmac is outdated here */
  255. b43_phy_maskset(dev, 0x656, ~0xf, 2);
  256. b43_phy_set(dev, 0x44d, 4);
  257. b43_radio_set(dev, 0x0f7, 0x4);
  258. b43_radio_mask(dev, 0x0f1, ~0x3);
  259. b43_radio_maskset(dev, 0x0f2, ~0xf8, 0x90);
  260. b43_radio_maskset(dev, 0x0f3, ~0x3, 0x2);
  261. b43_radio_maskset(dev, 0x0f3, ~0xf0, 0xa0);
  262. b43_radio_set(dev, 0x11f, 0x2);
  263. b43_phy_lcn_clear_tx_power_offsets(dev);
  264. /* TODO: something more? */
  265. }
  266. }
  267. /* wlc_lcnphy_vbat_temp_sense_setup */
  268. static void b43_phy_lcn_sense_setup(struct b43_wldev *dev)
  269. {
  270. u8 i;
  271. u16 save_radio_regs[6][2] = {
  272. { 0x007, 0 }, { 0x0ff, 0 }, { 0x11f, 0 }, { 0x005, 0 },
  273. { 0x025, 0 }, { 0x112, 0 },
  274. };
  275. u16 save_phy_regs[14][2] = {
  276. { 0x503, 0 }, { 0x4a4, 0 }, { 0x4d0, 0 }, { 0x4d9, 0 },
  277. { 0x4da, 0 }, { 0x4a6, 0 }, { 0x938, 0 }, { 0x939, 0 },
  278. { 0x4d8, 0 }, { 0x4d0, 0 }, { 0x4d7, 0 }, { 0x4a5, 0 },
  279. { 0x40d, 0 }, { 0x4a2, 0 },
  280. };
  281. u16 save_radio_4a4;
  282. for (i = 0; i < 6; i++)
  283. save_radio_regs[i][1] = b43_radio_read(dev,
  284. save_radio_regs[i][0]);
  285. for (i = 0; i < 14; i++)
  286. save_phy_regs[i][1] = b43_phy_read(dev, save_phy_regs[i][0]);
  287. save_radio_4a4 = b43_radio_read(dev, 0x4a4);
  288. /* TODO: config sth */
  289. for (i = 0; i < 6; i++)
  290. b43_radio_write(dev, save_radio_regs[i][0],
  291. save_radio_regs[i][1]);
  292. for (i = 0; i < 14; i++)
  293. b43_phy_write(dev, save_phy_regs[i][0], save_phy_regs[i][1]);
  294. b43_radio_write(dev, 0x4a4, save_radio_4a4);
  295. }
  296. static bool b43_phy_lcn_load_tx_iir_cck_filter(struct b43_wldev *dev,
  297. u8 filter_type)
  298. {
  299. int i, j;
  300. u16 phy_regs[] = { 0x910, 0x91e, 0x91f, 0x924, 0x925, 0x926, 0x920,
  301. 0x921, 0x927, 0x928, 0x929, 0x922, 0x923, 0x930,
  302. 0x931, 0x932 };
  303. /* Table is from brcmsmac, values for type 25 were outdated, probably
  304. * others need updating too */
  305. struct lcn_tx_iir_filter tx_iir_filters_cck[] = {
  306. { 0, { 1, 415, 1874, 64, 128, 64, 792, 1656, 64, 128, 64, 778,
  307. 1582, 64, 128, 64 } },
  308. { 1, { 1, 402, 1847, 259, 59, 259, 671, 1794, 68, 54, 68, 608,
  309. 1863, 93, 167, 93 } },
  310. { 2, { 1, 415, 1874, 64, 128, 64, 792, 1656, 192, 384, 192,
  311. 778, 1582, 64, 128, 64 } },
  312. { 3, { 1, 302, 1841, 129, 258, 129, 658, 1720, 205, 410, 205,
  313. 754, 1760, 170, 340, 170 } },
  314. { 20, { 1, 360, 1884, 242, 1734, 242, 752, 1720, 205, 1845, 205,
  315. 767, 1760, 256, 185, 256 } },
  316. { 21, { 1, 360, 1884, 149, 1874, 149, 752, 1720, 205, 1883, 205,
  317. 767, 1760, 256, 273, 256 } },
  318. { 22, { 1, 360, 1884, 98, 1948, 98, 752, 1720, 205, 1924, 205,
  319. 767, 1760, 256, 352, 256 } },
  320. { 23, { 1, 350, 1884, 116, 1966, 116, 752, 1720, 205, 2008, 205,
  321. 767, 1760, 128, 233, 128 } },
  322. { 24, { 1, 325, 1884, 32, 40, 32, 756, 1720, 256, 471, 256, 766,
  323. 1760, 256, 1881, 256 } },
  324. { 25, { 1, 299, 1884, 51, 64, 51, 736, 1720, 256, 471, 256, 765,
  325. 1760, 262, 1878, 262 } },
  326. /* brcmsmac version { 25, { 1, 299, 1884, 51, 64, 51, 736, 1720,
  327. * 256, 471, 256, 765, 1760, 256, 1881, 256 } }, */
  328. { 26, { 1, 277, 1943, 39, 117, 88, 637, 1838, 64, 192, 144, 614,
  329. 1864, 128, 384, 288 } },
  330. { 27, { 1, 245, 1943, 49, 147, 110, 626, 1838, 256, 768, 576,
  331. 613, 1864, 128, 384, 288 } },
  332. { 30, { 1, 302, 1841, 61, 122, 61, 658, 1720, 205, 410, 205,
  333. 754, 1760, 170, 340, 170 } },
  334. };
  335. for (i = 0; i < ARRAY_SIZE(tx_iir_filters_cck); i++) {
  336. if (tx_iir_filters_cck[i].type == filter_type) {
  337. for (j = 0; j < 16; j++)
  338. b43_phy_write(dev, phy_regs[j],
  339. tx_iir_filters_cck[i].values[j]);
  340. return true;
  341. }
  342. }
  343. return false;
  344. }
  345. static bool b43_phy_lcn_load_tx_iir_ofdm_filter(struct b43_wldev *dev,
  346. u8 filter_type)
  347. {
  348. int i, j;
  349. u16 phy_regs[] = { 0x90f, 0x900, 0x901, 0x906, 0x907, 0x908, 0x902,
  350. 0x903, 0x909, 0x90a, 0x90b, 0x904, 0x905, 0x90c,
  351. 0x90d, 0x90e };
  352. struct lcn_tx_iir_filter tx_iir_filters_ofdm[] = {
  353. { 0, { 0, 0xa2, 0x0, 0x100, 0x100, 0x0, 0x0, 0x0, 0x100, 0x0,
  354. 0x0, 0x278, 0xfea0, 0x80, 0x100, 0x80 } },
  355. { 1, { 0, 374, 0xFF79, 16, 32, 16, 799, 0xFE74, 50, 32, 50, 750,
  356. 0xFE2B, 212, 0xFFCE, 212 } },
  357. { 2, { 0, 375, 0xFF16, 37, 76, 37, 799, 0xFE74, 32, 20, 32, 748,
  358. 0xFEF2, 128, 0xFFE2, 128 } },
  359. };
  360. for (i = 0; i < ARRAY_SIZE(tx_iir_filters_ofdm); i++) {
  361. if (tx_iir_filters_ofdm[i].type == filter_type) {
  362. for (j = 0; j < 16; j++)
  363. b43_phy_write(dev, phy_regs[j],
  364. tx_iir_filters_ofdm[i].values[j]);
  365. return true;
  366. }
  367. }
  368. return false;
  369. }
  370. /* wlc_lcnphy_set_tx_gain_override */
  371. static void b43_phy_lcn_set_tx_gain_override(struct b43_wldev *dev, bool enable)
  372. {
  373. b43_phy_maskset(dev, 0x4b0, ~(0x1 << 7), enable << 7);
  374. b43_phy_maskset(dev, 0x4b0, ~(0x1 << 14), enable << 14);
  375. b43_phy_maskset(dev, 0x43b, ~(0x1 << 6), enable << 6);
  376. }
  377. /* wlc_lcnphy_set_tx_gain */
  378. static void b43_phy_lcn_set_tx_gain(struct b43_wldev *dev,
  379. struct lcn_tx_gains *target_gains)
  380. {
  381. u16 pa_gain = b43_phy_lcn_get_pa_gain(dev);
  382. b43_phy_write(dev, 0x4b5,
  383. (target_gains->gm_gain | (target_gains->pga_gain << 8)));
  384. b43_phy_maskset(dev, 0x4fb, ~0x7fff,
  385. (target_gains->pad_gain | (pa_gain << 8)));
  386. b43_phy_write(dev, 0x4fc,
  387. (target_gains->gm_gain | (target_gains->pga_gain << 8)));
  388. b43_phy_maskset(dev, 0x4fd, ~0x7fff,
  389. (target_gains->pad_gain | (pa_gain << 8)));
  390. b43_phy_lcn_set_dac_gain(dev, target_gains->dac_gain);
  391. b43_phy_lcn_set_tx_gain_override(dev, true);
  392. }
  393. /* wlc_lcnphy_tx_pwr_ctrl_init */
  394. static void b43_phy_lcn_tx_pwr_ctl_init(struct b43_wldev *dev)
  395. {
  396. struct lcn_tx_gains tx_gains;
  397. u8 bbmult;
  398. b43_mac_suspend(dev);
  399. if (!dev->phy.lcn->hw_pwr_ctl_capable) {
  400. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  401. tx_gains.gm_gain = 4;
  402. tx_gains.pga_gain = 12;
  403. tx_gains.pad_gain = 12;
  404. tx_gains.dac_gain = 0;
  405. bbmult = 150;
  406. } else {
  407. tx_gains.gm_gain = 7;
  408. tx_gains.pga_gain = 15;
  409. tx_gains.pad_gain = 14;
  410. tx_gains.dac_gain = 0;
  411. bbmult = 150;
  412. }
  413. b43_phy_lcn_set_tx_gain(dev, &tx_gains);
  414. b43_phy_lcn_set_bbmult(dev, bbmult);
  415. b43_phy_lcn_sense_setup(dev); /* TODO: TEMPSENSE as arg */
  416. } else {
  417. b43err(dev->wl, "TX power control not supported for this HW\n");
  418. }
  419. b43_mac_enable(dev);
  420. }
  421. /* wlc_lcnphy_txrx_spur_avoidance_mode */
  422. static void b43_phy_lcn_txrx_spur_avoidance_mode(struct b43_wldev *dev,
  423. bool enable)
  424. {
  425. if (enable) {
  426. b43_phy_write(dev, 0x942, 0x7);
  427. b43_phy_write(dev, 0x93b, ((1 << 13) + 23));
  428. b43_phy_write(dev, 0x93c, ((1 << 13) + 1989));
  429. b43_phy_write(dev, 0x44a, 0x084);
  430. b43_phy_write(dev, 0x44a, 0x080);
  431. b43_phy_write(dev, 0x6d3, 0x2222);
  432. b43_phy_write(dev, 0x6d3, 0x2220);
  433. } else {
  434. b43_phy_write(dev, 0x942, 0x0);
  435. b43_phy_write(dev, 0x93b, ((0 << 13) + 23));
  436. b43_phy_write(dev, 0x93c, ((0 << 13) + 1989));
  437. }
  438. b43_phy_switch_macfreq(dev, enable);
  439. }
  440. /**************************************************
  441. * Channel switching ops.
  442. **************************************************/
  443. /* wlc_lcnphy_set_chanspec_tweaks */
  444. static void b43_phy_lcn_set_channel_tweaks(struct b43_wldev *dev, int channel)
  445. {
  446. struct bcma_drv_cc *cc = &dev->dev->bdev->bus->drv_cc;
  447. b43_phy_maskset(dev, 0x448, ~0x300, (channel == 14) ? 0x200 : 0x100);
  448. if (channel == 1 || channel == 2 || channel == 3 || channel == 4 ||
  449. channel == 9 || channel == 10 || channel == 11 || channel == 12) {
  450. bcma_chipco_pll_write(cc, 0x2, 0x03000c04);
  451. bcma_chipco_pll_maskset(cc, 0x3, 0x00ffffff, 0x0);
  452. bcma_chipco_pll_write(cc, 0x4, 0x200005c0);
  453. bcma_cc_set32(cc, BCMA_CC_PMU_CTL, 0x400);
  454. b43_phy_write(dev, 0x942, 0);
  455. b43_phy_lcn_txrx_spur_avoidance_mode(dev, false);
  456. b43_phy_maskset(dev, 0x424, (u16) ~0xff00, 0x1b00);
  457. b43_phy_write(dev, 0x425, 0x5907);
  458. } else {
  459. bcma_chipco_pll_write(cc, 0x2, 0x03140c04);
  460. bcma_chipco_pll_maskset(cc, 0x3, 0x00ffffff, 0x333333);
  461. bcma_chipco_pll_write(cc, 0x4, 0x202c2820);
  462. bcma_cc_set32(cc, BCMA_CC_PMU_CTL, 0x400);
  463. b43_phy_write(dev, 0x942, 0);
  464. b43_phy_lcn_txrx_spur_avoidance_mode(dev, true);
  465. b43_phy_maskset(dev, 0x424, (u16) ~0xff00, 0x1f00);
  466. b43_phy_write(dev, 0x425, 0x590a);
  467. }
  468. b43_phy_set(dev, 0x44a, 0x44);
  469. b43_phy_write(dev, 0x44a, 0x80);
  470. }
  471. /* wlc_phy_chanspec_set_lcnphy */
  472. static int b43_phy_lcn_set_channel(struct b43_wldev *dev,
  473. struct ieee80211_channel *channel,
  474. enum nl80211_channel_type channel_type)
  475. {
  476. static const u16 sfo_cfg[14][2] = {
  477. {965, 1087}, {967, 1085}, {969, 1082}, {971, 1080}, {973, 1078},
  478. {975, 1076}, {977, 1073}, {979, 1071}, {981, 1069}, {983, 1067},
  479. {985, 1065}, {987, 1063}, {989, 1060}, {994, 1055},
  480. };
  481. b43_phy_lcn_set_channel_tweaks(dev, channel->hw_value);
  482. b43_phy_set(dev, 0x44a, 0x44);
  483. b43_phy_write(dev, 0x44a, 0x80);
  484. b43_radio_2064_channel_setup(dev);
  485. mdelay(1);
  486. b43_phy_lcn_afe_set_unset(dev);
  487. b43_phy_write(dev, 0x657, sfo_cfg[channel->hw_value - 1][0]);
  488. b43_phy_write(dev, 0x658, sfo_cfg[channel->hw_value - 1][1]);
  489. if (channel->hw_value == 14) {
  490. b43_phy_maskset(dev, 0x448, ~(0x3 << 8), (2) << 8);
  491. b43_phy_lcn_load_tx_iir_cck_filter(dev, 3);
  492. } else {
  493. b43_phy_maskset(dev, 0x448, ~(0x3 << 8), (1) << 8);
  494. /* brcmsmac uses filter_type 2, we follow wl with 25 */
  495. b43_phy_lcn_load_tx_iir_cck_filter(dev, 25);
  496. }
  497. /* brcmsmac uses filter_type 2, we follow wl with 0 */
  498. b43_phy_lcn_load_tx_iir_ofdm_filter(dev, 0);
  499. b43_phy_maskset(dev, 0x4eb, ~(0x7 << 3), 0x1 << 3);
  500. return 0;
  501. }
  502. /**************************************************
  503. * Basic PHY ops.
  504. **************************************************/
  505. static int b43_phy_lcn_op_allocate(struct b43_wldev *dev)
  506. {
  507. struct b43_phy_lcn *phy_lcn;
  508. phy_lcn = kzalloc(sizeof(*phy_lcn), GFP_KERNEL);
  509. if (!phy_lcn)
  510. return -ENOMEM;
  511. dev->phy.lcn = phy_lcn;
  512. return 0;
  513. }
  514. static void b43_phy_lcn_op_free(struct b43_wldev *dev)
  515. {
  516. struct b43_phy *phy = &dev->phy;
  517. struct b43_phy_lcn *phy_lcn = phy->lcn;
  518. kfree(phy_lcn);
  519. phy->lcn = NULL;
  520. }
  521. static void b43_phy_lcn_op_prepare_structs(struct b43_wldev *dev)
  522. {
  523. struct b43_phy *phy = &dev->phy;
  524. struct b43_phy_lcn *phy_lcn = phy->lcn;
  525. memset(phy_lcn, 0, sizeof(*phy_lcn));
  526. }
  527. /* wlc_phy_init_lcnphy */
  528. static int b43_phy_lcn_op_init(struct b43_wldev *dev)
  529. {
  530. struct bcma_drv_cc *cc = &dev->dev->bdev->bus->drv_cc;
  531. b43_phy_set(dev, 0x44a, 0x80);
  532. b43_phy_mask(dev, 0x44a, 0x7f);
  533. b43_phy_set(dev, 0x6d1, 0x80);
  534. b43_phy_write(dev, 0x6d0, 0x7);
  535. b43_phy_lcn_afe_set_unset(dev);
  536. b43_phy_write(dev, 0x60a, 0xa0);
  537. b43_phy_write(dev, 0x46a, 0x19);
  538. b43_phy_maskset(dev, 0x663, 0xFF00, 0x64);
  539. b43_phy_lcn_tables_init(dev);
  540. b43_phy_lcn_rev0_baseband_init(dev);
  541. b43_phy_lcn_bu_tweaks(dev);
  542. if (dev->phy.radio_ver == 0x2064)
  543. b43_radio_2064_init(dev);
  544. else
  545. B43_WARN_ON(1);
  546. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  547. b43_phy_lcn_tx_pwr_ctl_init(dev);
  548. b43_switch_channel(dev, dev->phy.channel);
  549. bcma_chipco_regctl_maskset(cc, 0, 0xf, 0x9);
  550. bcma_chipco_chipctl_maskset(cc, 0, 0, 0x03cddddd);
  551. /* TODO */
  552. b43_phy_set(dev, 0x448, 0x4000);
  553. udelay(100);
  554. b43_phy_mask(dev, 0x448, ~0x4000);
  555. /* TODO */
  556. return 0;
  557. }
  558. static void b43_phy_lcn_op_software_rfkill(struct b43_wldev *dev,
  559. bool blocked)
  560. {
  561. if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
  562. b43err(dev->wl, "MAC not suspended\n");
  563. if (blocked) {
  564. b43_phy_mask(dev, B43_PHY_LCN_RF_CTL2, ~0x7c00);
  565. b43_phy_set(dev, B43_PHY_LCN_RF_CTL1, 0x1f00);
  566. b43_phy_mask(dev, B43_PHY_LCN_RF_CTL5, ~0x7f00);
  567. b43_phy_mask(dev, B43_PHY_LCN_RF_CTL4, ~0x2);
  568. b43_phy_set(dev, B43_PHY_LCN_RF_CTL3, 0x808);
  569. b43_phy_mask(dev, B43_PHY_LCN_RF_CTL7, ~0x8);
  570. b43_phy_set(dev, B43_PHY_LCN_RF_CTL6, 0x8);
  571. } else {
  572. b43_phy_mask(dev, B43_PHY_LCN_RF_CTL1, ~0x1f00);
  573. b43_phy_mask(dev, B43_PHY_LCN_RF_CTL3, ~0x808);
  574. b43_phy_mask(dev, B43_PHY_LCN_RF_CTL6, ~0x8);
  575. }
  576. }
  577. static void b43_phy_lcn_op_switch_analog(struct b43_wldev *dev, bool on)
  578. {
  579. if (on) {
  580. b43_phy_mask(dev, B43_PHY_LCN_AFE_CTL1, ~0x7);
  581. } else {
  582. b43_phy_set(dev, B43_PHY_LCN_AFE_CTL2, 0x7);
  583. b43_phy_set(dev, B43_PHY_LCN_AFE_CTL1, 0x7);
  584. }
  585. }
  586. static int b43_phy_lcn_op_switch_channel(struct b43_wldev *dev,
  587. unsigned int new_channel)
  588. {
  589. struct ieee80211_channel *channel = dev->wl->hw->conf.channel;
  590. enum nl80211_channel_type channel_type = dev->wl->hw->conf.channel_type;
  591. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  592. if ((new_channel < 1) || (new_channel > 14))
  593. return -EINVAL;
  594. } else {
  595. return -EINVAL;
  596. }
  597. return b43_phy_lcn_set_channel(dev, channel, channel_type);
  598. }
  599. static unsigned int b43_phy_lcn_op_get_default_chan(struct b43_wldev *dev)
  600. {
  601. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  602. return 1;
  603. return 36;
  604. }
  605. static enum b43_txpwr_result
  606. b43_phy_lcn_op_recalc_txpower(struct b43_wldev *dev, bool ignore_tssi)
  607. {
  608. return B43_TXPWR_RES_DONE;
  609. }
  610. static void b43_phy_lcn_op_adjust_txpower(struct b43_wldev *dev)
  611. {
  612. }
  613. /**************************************************
  614. * R/W ops.
  615. **************************************************/
  616. static u16 b43_phy_lcn_op_read(struct b43_wldev *dev, u16 reg)
  617. {
  618. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  619. return b43_read16(dev, B43_MMIO_PHY_DATA);
  620. }
  621. static void b43_phy_lcn_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  622. {
  623. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  624. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  625. }
  626. static void b43_phy_lcn_op_maskset(struct b43_wldev *dev, u16 reg, u16 mask,
  627. u16 set)
  628. {
  629. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  630. b43_write16(dev, B43_MMIO_PHY_DATA,
  631. (b43_read16(dev, B43_MMIO_PHY_DATA) & mask) | set);
  632. }
  633. static u16 b43_phy_lcn_op_radio_read(struct b43_wldev *dev, u16 reg)
  634. {
  635. /* LCN-PHY needs 0x200 for read access */
  636. reg |= 0x200;
  637. b43_write16(dev, B43_MMIO_RADIO24_CONTROL, reg);
  638. return b43_read16(dev, B43_MMIO_RADIO24_DATA);
  639. }
  640. static void b43_phy_lcn_op_radio_write(struct b43_wldev *dev, u16 reg,
  641. u16 value)
  642. {
  643. b43_write16(dev, B43_MMIO_RADIO24_CONTROL, reg);
  644. b43_write16(dev, B43_MMIO_RADIO24_DATA, value);
  645. }
  646. /**************************************************
  647. * PHY ops struct.
  648. **************************************************/
  649. const struct b43_phy_operations b43_phyops_lcn = {
  650. .allocate = b43_phy_lcn_op_allocate,
  651. .free = b43_phy_lcn_op_free,
  652. .prepare_structs = b43_phy_lcn_op_prepare_structs,
  653. .init = b43_phy_lcn_op_init,
  654. .phy_read = b43_phy_lcn_op_read,
  655. .phy_write = b43_phy_lcn_op_write,
  656. .phy_maskset = b43_phy_lcn_op_maskset,
  657. .radio_read = b43_phy_lcn_op_radio_read,
  658. .radio_write = b43_phy_lcn_op_radio_write,
  659. .software_rfkill = b43_phy_lcn_op_software_rfkill,
  660. .switch_analog = b43_phy_lcn_op_switch_analog,
  661. .switch_channel = b43_phy_lcn_op_switch_channel,
  662. .get_default_chan = b43_phy_lcn_op_get_default_chan,
  663. .recalc_txpower = b43_phy_lcn_op_recalc_txpower,
  664. .adjust_txpower = b43_phy_lcn_op_adjust_txpower,
  665. };