marvell.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973
  1. /*
  2. * drivers/net/phy/marvell.c
  3. *
  4. * Driver for Marvell PHYs
  5. *
  6. * Author: Andy Fleming
  7. *
  8. * Copyright (c) 2004 Freescale Semiconductor, Inc.
  9. *
  10. * Copyright (c) 2013 Michael Stapelberg <michael@stapelberg.de>
  11. *
  12. * This program is free software; you can redistribute it and/or modify it
  13. * under the terms of the GNU General Public License as published by the
  14. * Free Software Foundation; either version 2 of the License, or (at your
  15. * option) any later version.
  16. *
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/string.h>
  20. #include <linux/errno.h>
  21. #include <linux/unistd.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/init.h>
  24. #include <linux/delay.h>
  25. #include <linux/netdevice.h>
  26. #include <linux/etherdevice.h>
  27. #include <linux/skbuff.h>
  28. #include <linux/spinlock.h>
  29. #include <linux/mm.h>
  30. #include <linux/module.h>
  31. #include <linux/mii.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/phy.h>
  34. #include <linux/marvell_phy.h>
  35. #include <linux/of.h>
  36. #include <asm/io.h>
  37. #include <asm/irq.h>
  38. #include <asm/uaccess.h>
  39. #define MII_MARVELL_PHY_PAGE 22
  40. #define MII_M1011_IEVENT 0x13
  41. #define MII_M1011_IEVENT_CLEAR 0x0000
  42. #define MII_M1011_IMASK 0x12
  43. #define MII_M1011_IMASK_INIT 0x6400
  44. #define MII_M1011_IMASK_CLEAR 0x0000
  45. #define MII_M1011_PHY_SCR 0x10
  46. #define MII_M1011_PHY_SCR_AUTO_CROSS 0x0060
  47. #define MII_M1145_PHY_EXT_CR 0x14
  48. #define MII_M1145_RGMII_RX_DELAY 0x0080
  49. #define MII_M1145_RGMII_TX_DELAY 0x0002
  50. #define MII_M1111_PHY_LED_CONTROL 0x18
  51. #define MII_M1111_PHY_LED_DIRECT 0x4100
  52. #define MII_M1111_PHY_LED_COMBINE 0x411c
  53. #define MII_M1111_PHY_EXT_CR 0x14
  54. #define MII_M1111_RX_DELAY 0x80
  55. #define MII_M1111_TX_DELAY 0x2
  56. #define MII_M1111_PHY_EXT_SR 0x1b
  57. #define MII_M1111_HWCFG_MODE_MASK 0xf
  58. #define MII_M1111_HWCFG_MODE_COPPER_RGMII 0xb
  59. #define MII_M1111_HWCFG_MODE_FIBER_RGMII 0x3
  60. #define MII_M1111_HWCFG_MODE_SGMII_NO_CLK 0x4
  61. #define MII_M1111_HWCFG_MODE_COPPER_RTBI 0x9
  62. #define MII_M1111_HWCFG_FIBER_COPPER_AUTO 0x8000
  63. #define MII_M1111_HWCFG_FIBER_COPPER_RES 0x2000
  64. #define MII_M1111_COPPER 0
  65. #define MII_M1111_FIBER 1
  66. #define MII_88E1121_PHY_MSCR_PAGE 2
  67. #define MII_88E1121_PHY_MSCR_REG 21
  68. #define MII_88E1121_PHY_MSCR_RX_DELAY BIT(5)
  69. #define MII_88E1121_PHY_MSCR_TX_DELAY BIT(4)
  70. #define MII_88E1121_PHY_MSCR_DELAY_MASK (~(0x3 << 4))
  71. #define MII_88E1318S_PHY_MSCR1_REG 16
  72. #define MII_88E1318S_PHY_MSCR1_PAD_ODD BIT(6)
  73. /* Copper Specific Interrupt Enable Register */
  74. #define MII_88E1318S_PHY_CSIER 0x12
  75. /* WOL Event Interrupt Enable */
  76. #define MII_88E1318S_PHY_CSIER_WOL_EIE BIT(7)
  77. /* LED Timer Control Register */
  78. #define MII_88E1318S_PHY_LED_PAGE 0x03
  79. #define MII_88E1318S_PHY_LED_TCR 0x12
  80. #define MII_88E1318S_PHY_LED_TCR_FORCE_INT BIT(15)
  81. #define MII_88E1318S_PHY_LED_TCR_INTn_ENABLE BIT(7)
  82. #define MII_88E1318S_PHY_LED_TCR_INT_ACTIVE_LOW BIT(11)
  83. /* Magic Packet MAC address registers */
  84. #define MII_88E1318S_PHY_MAGIC_PACKET_WORD2 0x17
  85. #define MII_88E1318S_PHY_MAGIC_PACKET_WORD1 0x18
  86. #define MII_88E1318S_PHY_MAGIC_PACKET_WORD0 0x19
  87. #define MII_88E1318S_PHY_WOL_PAGE 0x11
  88. #define MII_88E1318S_PHY_WOL_CTRL 0x10
  89. #define MII_88E1318S_PHY_WOL_CTRL_CLEAR_WOL_STATUS BIT(12)
  90. #define MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE BIT(14)
  91. #define MII_88E1121_PHY_LED_CTRL 16
  92. #define MII_88E1121_PHY_LED_PAGE 3
  93. #define MII_88E1121_PHY_LED_DEF 0x0030
  94. #define MII_M1011_PHY_STATUS 0x11
  95. #define MII_M1011_PHY_STATUS_1000 0x8000
  96. #define MII_M1011_PHY_STATUS_100 0x4000
  97. #define MII_M1011_PHY_STATUS_SPD_MASK 0xc000
  98. #define MII_M1011_PHY_STATUS_FULLDUPLEX 0x2000
  99. #define MII_M1011_PHY_STATUS_RESOLVED 0x0800
  100. #define MII_M1011_PHY_STATUS_LINK 0x0400
  101. MODULE_DESCRIPTION("Marvell PHY driver");
  102. MODULE_AUTHOR("Andy Fleming");
  103. MODULE_LICENSE("GPL");
  104. static int marvell_ack_interrupt(struct phy_device *phydev)
  105. {
  106. int err;
  107. /* Clear the interrupts by reading the reg */
  108. err = phy_read(phydev, MII_M1011_IEVENT);
  109. if (err < 0)
  110. return err;
  111. return 0;
  112. }
  113. static int marvell_config_intr(struct phy_device *phydev)
  114. {
  115. int err;
  116. if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
  117. err = phy_write(phydev, MII_M1011_IMASK, MII_M1011_IMASK_INIT);
  118. else
  119. err = phy_write(phydev, MII_M1011_IMASK, MII_M1011_IMASK_CLEAR);
  120. return err;
  121. }
  122. static int marvell_config_aneg(struct phy_device *phydev)
  123. {
  124. int err;
  125. /* The Marvell PHY has an errata which requires
  126. * that certain registers get written in order
  127. * to restart autonegotiation */
  128. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  129. if (err < 0)
  130. return err;
  131. err = phy_write(phydev, 0x1d, 0x1f);
  132. if (err < 0)
  133. return err;
  134. err = phy_write(phydev, 0x1e, 0x200c);
  135. if (err < 0)
  136. return err;
  137. err = phy_write(phydev, 0x1d, 0x5);
  138. if (err < 0)
  139. return err;
  140. err = phy_write(phydev, 0x1e, 0);
  141. if (err < 0)
  142. return err;
  143. err = phy_write(phydev, 0x1e, 0x100);
  144. if (err < 0)
  145. return err;
  146. err = phy_write(phydev, MII_M1011_PHY_SCR,
  147. MII_M1011_PHY_SCR_AUTO_CROSS);
  148. if (err < 0)
  149. return err;
  150. err = phy_write(phydev, MII_M1111_PHY_LED_CONTROL,
  151. MII_M1111_PHY_LED_DIRECT);
  152. if (err < 0)
  153. return err;
  154. err = genphy_config_aneg(phydev);
  155. if (err < 0)
  156. return err;
  157. if (phydev->autoneg != AUTONEG_ENABLE) {
  158. int bmcr;
  159. /*
  160. * A write to speed/duplex bits (that is performed by
  161. * genphy_config_aneg() call above) must be followed by
  162. * a software reset. Otherwise, the write has no effect.
  163. */
  164. bmcr = phy_read(phydev, MII_BMCR);
  165. if (bmcr < 0)
  166. return bmcr;
  167. err = phy_write(phydev, MII_BMCR, bmcr | BMCR_RESET);
  168. if (err < 0)
  169. return err;
  170. }
  171. return 0;
  172. }
  173. #ifdef CONFIG_OF_MDIO
  174. /*
  175. * Set and/or override some configuration registers based on the
  176. * marvell,reg-init property stored in the of_node for the phydev.
  177. *
  178. * marvell,reg-init = <reg-page reg mask value>,...;
  179. *
  180. * There may be one or more sets of <reg-page reg mask value>:
  181. *
  182. * reg-page: which register bank to use.
  183. * reg: the register.
  184. * mask: if non-zero, ANDed with existing register value.
  185. * value: ORed with the masked value and written to the regiser.
  186. *
  187. */
  188. static int marvell_of_reg_init(struct phy_device *phydev)
  189. {
  190. const __be32 *paddr;
  191. int len, i, saved_page, current_page, page_changed, ret;
  192. if (!phydev->dev.of_node)
  193. return 0;
  194. paddr = of_get_property(phydev->dev.of_node, "marvell,reg-init", &len);
  195. if (!paddr || len < (4 * sizeof(*paddr)))
  196. return 0;
  197. saved_page = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  198. if (saved_page < 0)
  199. return saved_page;
  200. page_changed = 0;
  201. current_page = saved_page;
  202. ret = 0;
  203. len /= sizeof(*paddr);
  204. for (i = 0; i < len - 3; i += 4) {
  205. u16 reg_page = be32_to_cpup(paddr + i);
  206. u16 reg = be32_to_cpup(paddr + i + 1);
  207. u16 mask = be32_to_cpup(paddr + i + 2);
  208. u16 val_bits = be32_to_cpup(paddr + i + 3);
  209. int val;
  210. if (reg_page != current_page) {
  211. current_page = reg_page;
  212. page_changed = 1;
  213. ret = phy_write(phydev, MII_MARVELL_PHY_PAGE, reg_page);
  214. if (ret < 0)
  215. goto err;
  216. }
  217. val = 0;
  218. if (mask) {
  219. val = phy_read(phydev, reg);
  220. if (val < 0) {
  221. ret = val;
  222. goto err;
  223. }
  224. val &= mask;
  225. }
  226. val |= val_bits;
  227. ret = phy_write(phydev, reg, val);
  228. if (ret < 0)
  229. goto err;
  230. }
  231. err:
  232. if (page_changed) {
  233. i = phy_write(phydev, MII_MARVELL_PHY_PAGE, saved_page);
  234. if (ret == 0)
  235. ret = i;
  236. }
  237. return ret;
  238. }
  239. #else
  240. static int marvell_of_reg_init(struct phy_device *phydev)
  241. {
  242. return 0;
  243. }
  244. #endif /* CONFIG_OF_MDIO */
  245. static int m88e1121_config_aneg(struct phy_device *phydev)
  246. {
  247. int err, oldpage, mscr;
  248. oldpage = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  249. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  250. MII_88E1121_PHY_MSCR_PAGE);
  251. if (err < 0)
  252. return err;
  253. if ((phydev->interface == PHY_INTERFACE_MODE_RGMII) ||
  254. (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) ||
  255. (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
  256. (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
  257. mscr = phy_read(phydev, MII_88E1121_PHY_MSCR_REG) &
  258. MII_88E1121_PHY_MSCR_DELAY_MASK;
  259. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
  260. mscr |= (MII_88E1121_PHY_MSCR_RX_DELAY |
  261. MII_88E1121_PHY_MSCR_TX_DELAY);
  262. else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)
  263. mscr |= MII_88E1121_PHY_MSCR_RX_DELAY;
  264. else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
  265. mscr |= MII_88E1121_PHY_MSCR_TX_DELAY;
  266. err = phy_write(phydev, MII_88E1121_PHY_MSCR_REG, mscr);
  267. if (err < 0)
  268. return err;
  269. }
  270. phy_write(phydev, MII_MARVELL_PHY_PAGE, oldpage);
  271. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  272. if (err < 0)
  273. return err;
  274. err = phy_write(phydev, MII_M1011_PHY_SCR,
  275. MII_M1011_PHY_SCR_AUTO_CROSS);
  276. if (err < 0)
  277. return err;
  278. oldpage = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  279. phy_write(phydev, MII_MARVELL_PHY_PAGE, MII_88E1121_PHY_LED_PAGE);
  280. phy_write(phydev, MII_88E1121_PHY_LED_CTRL, MII_88E1121_PHY_LED_DEF);
  281. phy_write(phydev, MII_MARVELL_PHY_PAGE, oldpage);
  282. err = genphy_config_aneg(phydev);
  283. return err;
  284. }
  285. static int m88e1318_config_aneg(struct phy_device *phydev)
  286. {
  287. int err, oldpage, mscr;
  288. oldpage = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  289. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  290. MII_88E1121_PHY_MSCR_PAGE);
  291. if (err < 0)
  292. return err;
  293. mscr = phy_read(phydev, MII_88E1318S_PHY_MSCR1_REG);
  294. mscr |= MII_88E1318S_PHY_MSCR1_PAD_ODD;
  295. err = phy_write(phydev, MII_88E1318S_PHY_MSCR1_REG, mscr);
  296. if (err < 0)
  297. return err;
  298. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, oldpage);
  299. if (err < 0)
  300. return err;
  301. return m88e1121_config_aneg(phydev);
  302. }
  303. static int m88e1111_config_init(struct phy_device *phydev)
  304. {
  305. int err;
  306. int temp;
  307. if ((phydev->interface == PHY_INTERFACE_MODE_RGMII) ||
  308. (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) ||
  309. (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
  310. (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
  311. temp = phy_read(phydev, MII_M1111_PHY_EXT_CR);
  312. if (temp < 0)
  313. return temp;
  314. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) {
  315. temp |= (MII_M1111_RX_DELAY | MII_M1111_TX_DELAY);
  316. } else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) {
  317. temp &= ~MII_M1111_TX_DELAY;
  318. temp |= MII_M1111_RX_DELAY;
  319. } else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID) {
  320. temp &= ~MII_M1111_RX_DELAY;
  321. temp |= MII_M1111_TX_DELAY;
  322. }
  323. err = phy_write(phydev, MII_M1111_PHY_EXT_CR, temp);
  324. if (err < 0)
  325. return err;
  326. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  327. if (temp < 0)
  328. return temp;
  329. temp &= ~(MII_M1111_HWCFG_MODE_MASK);
  330. if (temp & MII_M1111_HWCFG_FIBER_COPPER_RES)
  331. temp |= MII_M1111_HWCFG_MODE_FIBER_RGMII;
  332. else
  333. temp |= MII_M1111_HWCFG_MODE_COPPER_RGMII;
  334. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  335. if (err < 0)
  336. return err;
  337. }
  338. if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
  339. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  340. if (temp < 0)
  341. return temp;
  342. temp &= ~(MII_M1111_HWCFG_MODE_MASK);
  343. temp |= MII_M1111_HWCFG_MODE_SGMII_NO_CLK;
  344. temp |= MII_M1111_HWCFG_FIBER_COPPER_AUTO;
  345. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  346. if (err < 0)
  347. return err;
  348. }
  349. if (phydev->interface == PHY_INTERFACE_MODE_RTBI) {
  350. temp = phy_read(phydev, MII_M1111_PHY_EXT_CR);
  351. if (temp < 0)
  352. return temp;
  353. temp |= (MII_M1111_RX_DELAY | MII_M1111_TX_DELAY);
  354. err = phy_write(phydev, MII_M1111_PHY_EXT_CR, temp);
  355. if (err < 0)
  356. return err;
  357. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  358. if (temp < 0)
  359. return temp;
  360. temp &= ~(MII_M1111_HWCFG_MODE_MASK | MII_M1111_HWCFG_FIBER_COPPER_RES);
  361. temp |= 0x7 | MII_M1111_HWCFG_FIBER_COPPER_AUTO;
  362. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  363. if (err < 0)
  364. return err;
  365. /* soft reset */
  366. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  367. if (err < 0)
  368. return err;
  369. do
  370. temp = phy_read(phydev, MII_BMCR);
  371. while (temp & BMCR_RESET);
  372. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  373. if (temp < 0)
  374. return temp;
  375. temp &= ~(MII_M1111_HWCFG_MODE_MASK | MII_M1111_HWCFG_FIBER_COPPER_RES);
  376. temp |= MII_M1111_HWCFG_MODE_COPPER_RTBI | MII_M1111_HWCFG_FIBER_COPPER_AUTO;
  377. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  378. if (err < 0)
  379. return err;
  380. }
  381. err = marvell_of_reg_init(phydev);
  382. if (err < 0)
  383. return err;
  384. return phy_write(phydev, MII_BMCR, BMCR_RESET);
  385. }
  386. static int m88e1118_config_aneg(struct phy_device *phydev)
  387. {
  388. int err;
  389. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  390. if (err < 0)
  391. return err;
  392. err = phy_write(phydev, MII_M1011_PHY_SCR,
  393. MII_M1011_PHY_SCR_AUTO_CROSS);
  394. if (err < 0)
  395. return err;
  396. err = genphy_config_aneg(phydev);
  397. return 0;
  398. }
  399. static int m88e1118_config_init(struct phy_device *phydev)
  400. {
  401. int err;
  402. /* Change address */
  403. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0002);
  404. if (err < 0)
  405. return err;
  406. /* Enable 1000 Mbit */
  407. err = phy_write(phydev, 0x15, 0x1070);
  408. if (err < 0)
  409. return err;
  410. /* Change address */
  411. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0003);
  412. if (err < 0)
  413. return err;
  414. /* Adjust LED Control */
  415. if (phydev->dev_flags & MARVELL_PHY_M1118_DNS323_LEDS)
  416. err = phy_write(phydev, 0x10, 0x1100);
  417. else
  418. err = phy_write(phydev, 0x10, 0x021e);
  419. if (err < 0)
  420. return err;
  421. err = marvell_of_reg_init(phydev);
  422. if (err < 0)
  423. return err;
  424. /* Reset address */
  425. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0);
  426. if (err < 0)
  427. return err;
  428. return phy_write(phydev, MII_BMCR, BMCR_RESET);
  429. }
  430. static int m88e1149_config_init(struct phy_device *phydev)
  431. {
  432. int err;
  433. /* Change address */
  434. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0002);
  435. if (err < 0)
  436. return err;
  437. /* Enable 1000 Mbit */
  438. err = phy_write(phydev, 0x15, 0x1048);
  439. if (err < 0)
  440. return err;
  441. err = marvell_of_reg_init(phydev);
  442. if (err < 0)
  443. return err;
  444. /* Reset address */
  445. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0);
  446. if (err < 0)
  447. return err;
  448. return phy_write(phydev, MII_BMCR, BMCR_RESET);
  449. }
  450. static int m88e1145_config_init(struct phy_device *phydev)
  451. {
  452. int err;
  453. /* Take care of errata E0 & E1 */
  454. err = phy_write(phydev, 0x1d, 0x001b);
  455. if (err < 0)
  456. return err;
  457. err = phy_write(phydev, 0x1e, 0x418f);
  458. if (err < 0)
  459. return err;
  460. err = phy_write(phydev, 0x1d, 0x0016);
  461. if (err < 0)
  462. return err;
  463. err = phy_write(phydev, 0x1e, 0xa2da);
  464. if (err < 0)
  465. return err;
  466. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) {
  467. int temp = phy_read(phydev, MII_M1145_PHY_EXT_CR);
  468. if (temp < 0)
  469. return temp;
  470. temp |= (MII_M1145_RGMII_RX_DELAY | MII_M1145_RGMII_TX_DELAY);
  471. err = phy_write(phydev, MII_M1145_PHY_EXT_CR, temp);
  472. if (err < 0)
  473. return err;
  474. if (phydev->dev_flags & MARVELL_PHY_M1145_FLAGS_RESISTANCE) {
  475. err = phy_write(phydev, 0x1d, 0x0012);
  476. if (err < 0)
  477. return err;
  478. temp = phy_read(phydev, 0x1e);
  479. if (temp < 0)
  480. return temp;
  481. temp &= 0xf03f;
  482. temp |= 2 << 9; /* 36 ohm */
  483. temp |= 2 << 6; /* 39 ohm */
  484. err = phy_write(phydev, 0x1e, temp);
  485. if (err < 0)
  486. return err;
  487. err = phy_write(phydev, 0x1d, 0x3);
  488. if (err < 0)
  489. return err;
  490. err = phy_write(phydev, 0x1e, 0x8000);
  491. if (err < 0)
  492. return err;
  493. }
  494. }
  495. err = marvell_of_reg_init(phydev);
  496. if (err < 0)
  497. return err;
  498. return 0;
  499. }
  500. /* marvell_read_status
  501. *
  502. * Generic status code does not detect Fiber correctly!
  503. * Description:
  504. * Check the link, then figure out the current state
  505. * by comparing what we advertise with what the link partner
  506. * advertises. Start by checking the gigabit possibilities,
  507. * then move on to 10/100.
  508. */
  509. static int marvell_read_status(struct phy_device *phydev)
  510. {
  511. int adv;
  512. int err;
  513. int lpa;
  514. int status = 0;
  515. /* Update the link, but return if there
  516. * was an error */
  517. err = genphy_update_link(phydev);
  518. if (err)
  519. return err;
  520. if (AUTONEG_ENABLE == phydev->autoneg) {
  521. status = phy_read(phydev, MII_M1011_PHY_STATUS);
  522. if (status < 0)
  523. return status;
  524. lpa = phy_read(phydev, MII_LPA);
  525. if (lpa < 0)
  526. return lpa;
  527. adv = phy_read(phydev, MII_ADVERTISE);
  528. if (adv < 0)
  529. return adv;
  530. lpa &= adv;
  531. if (status & MII_M1011_PHY_STATUS_FULLDUPLEX)
  532. phydev->duplex = DUPLEX_FULL;
  533. else
  534. phydev->duplex = DUPLEX_HALF;
  535. status = status & MII_M1011_PHY_STATUS_SPD_MASK;
  536. phydev->pause = phydev->asym_pause = 0;
  537. switch (status) {
  538. case MII_M1011_PHY_STATUS_1000:
  539. phydev->speed = SPEED_1000;
  540. break;
  541. case MII_M1011_PHY_STATUS_100:
  542. phydev->speed = SPEED_100;
  543. break;
  544. default:
  545. phydev->speed = SPEED_10;
  546. break;
  547. }
  548. if (phydev->duplex == DUPLEX_FULL) {
  549. phydev->pause = lpa & LPA_PAUSE_CAP ? 1 : 0;
  550. phydev->asym_pause = lpa & LPA_PAUSE_ASYM ? 1 : 0;
  551. }
  552. } else {
  553. int bmcr = phy_read(phydev, MII_BMCR);
  554. if (bmcr < 0)
  555. return bmcr;
  556. if (bmcr & BMCR_FULLDPLX)
  557. phydev->duplex = DUPLEX_FULL;
  558. else
  559. phydev->duplex = DUPLEX_HALF;
  560. if (bmcr & BMCR_SPEED1000)
  561. phydev->speed = SPEED_1000;
  562. else if (bmcr & BMCR_SPEED100)
  563. phydev->speed = SPEED_100;
  564. else
  565. phydev->speed = SPEED_10;
  566. phydev->pause = phydev->asym_pause = 0;
  567. }
  568. return 0;
  569. }
  570. static int m88e1121_did_interrupt(struct phy_device *phydev)
  571. {
  572. int imask;
  573. imask = phy_read(phydev, MII_M1011_IEVENT);
  574. if (imask & MII_M1011_IMASK_INIT)
  575. return 1;
  576. return 0;
  577. }
  578. static void m88e1318_get_wol(struct phy_device *phydev, struct ethtool_wolinfo *wol)
  579. {
  580. wol->supported = WAKE_MAGIC;
  581. wol->wolopts = 0;
  582. if (phy_write(phydev, MII_MARVELL_PHY_PAGE,
  583. MII_88E1318S_PHY_WOL_PAGE) < 0)
  584. return;
  585. if (phy_read(phydev, MII_88E1318S_PHY_WOL_CTRL) &
  586. MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE)
  587. wol->wolopts |= WAKE_MAGIC;
  588. if (phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x00) < 0)
  589. return;
  590. }
  591. static int m88e1318_set_wol(struct phy_device *phydev, struct ethtool_wolinfo *wol)
  592. {
  593. int err, oldpage, temp;
  594. oldpage = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  595. if (wol->wolopts & WAKE_MAGIC) {
  596. /* Explicitly switch to page 0x00, just to be sure */
  597. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x00);
  598. if (err < 0)
  599. return err;
  600. /* Enable the WOL interrupt */
  601. temp = phy_read(phydev, MII_88E1318S_PHY_CSIER);
  602. temp |= MII_88E1318S_PHY_CSIER_WOL_EIE;
  603. err = phy_write(phydev, MII_88E1318S_PHY_CSIER, temp);
  604. if (err < 0)
  605. return err;
  606. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  607. MII_88E1318S_PHY_LED_PAGE);
  608. if (err < 0)
  609. return err;
  610. /* Setup LED[2] as interrupt pin (active low) */
  611. temp = phy_read(phydev, MII_88E1318S_PHY_LED_TCR);
  612. temp &= ~MII_88E1318S_PHY_LED_TCR_FORCE_INT;
  613. temp |= MII_88E1318S_PHY_LED_TCR_INTn_ENABLE;
  614. temp |= MII_88E1318S_PHY_LED_TCR_INT_ACTIVE_LOW;
  615. err = phy_write(phydev, MII_88E1318S_PHY_LED_TCR, temp);
  616. if (err < 0)
  617. return err;
  618. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  619. MII_88E1318S_PHY_WOL_PAGE);
  620. if (err < 0)
  621. return err;
  622. /* Store the device address for the magic packet */
  623. err = phy_write(phydev, MII_88E1318S_PHY_MAGIC_PACKET_WORD2,
  624. ((phydev->attached_dev->dev_addr[5] << 8) |
  625. phydev->attached_dev->dev_addr[4]));
  626. if (err < 0)
  627. return err;
  628. err = phy_write(phydev, MII_88E1318S_PHY_MAGIC_PACKET_WORD1,
  629. ((phydev->attached_dev->dev_addr[3] << 8) |
  630. phydev->attached_dev->dev_addr[2]));
  631. if (err < 0)
  632. return err;
  633. err = phy_write(phydev, MII_88E1318S_PHY_MAGIC_PACKET_WORD0,
  634. ((phydev->attached_dev->dev_addr[1] << 8) |
  635. phydev->attached_dev->dev_addr[0]));
  636. if (err < 0)
  637. return err;
  638. /* Clear WOL status and enable magic packet matching */
  639. temp = phy_read(phydev, MII_88E1318S_PHY_WOL_CTRL);
  640. temp |= MII_88E1318S_PHY_WOL_CTRL_CLEAR_WOL_STATUS;
  641. temp |= MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE;
  642. err = phy_write(phydev, MII_88E1318S_PHY_WOL_CTRL, temp);
  643. if (err < 0)
  644. return err;
  645. } else {
  646. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  647. MII_88E1318S_PHY_WOL_PAGE);
  648. if (err < 0)
  649. return err;
  650. /* Clear WOL status and disable magic packet matching */
  651. temp = phy_read(phydev, MII_88E1318S_PHY_WOL_CTRL);
  652. temp |= MII_88E1318S_PHY_WOL_CTRL_CLEAR_WOL_STATUS;
  653. temp &= ~MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE;
  654. err = phy_write(phydev, MII_88E1318S_PHY_WOL_CTRL, temp);
  655. if (err < 0)
  656. return err;
  657. }
  658. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, oldpage);
  659. if (err < 0)
  660. return err;
  661. return 0;
  662. }
  663. static struct phy_driver marvell_drivers[] = {
  664. {
  665. .phy_id = MARVELL_PHY_ID_88E1101,
  666. .phy_id_mask = MARVELL_PHY_ID_MASK,
  667. .name = "Marvell 88E1101",
  668. .features = PHY_GBIT_FEATURES,
  669. .flags = PHY_HAS_INTERRUPT,
  670. .config_aneg = &marvell_config_aneg,
  671. .read_status = &genphy_read_status,
  672. .ack_interrupt = &marvell_ack_interrupt,
  673. .config_intr = &marvell_config_intr,
  674. .driver = { .owner = THIS_MODULE },
  675. },
  676. {
  677. .phy_id = MARVELL_PHY_ID_88E1112,
  678. .phy_id_mask = MARVELL_PHY_ID_MASK,
  679. .name = "Marvell 88E1112",
  680. .features = PHY_GBIT_FEATURES,
  681. .flags = PHY_HAS_INTERRUPT,
  682. .config_init = &m88e1111_config_init,
  683. .config_aneg = &marvell_config_aneg,
  684. .read_status = &genphy_read_status,
  685. .ack_interrupt = &marvell_ack_interrupt,
  686. .config_intr = &marvell_config_intr,
  687. .driver = { .owner = THIS_MODULE },
  688. },
  689. {
  690. .phy_id = MARVELL_PHY_ID_88E1111,
  691. .phy_id_mask = MARVELL_PHY_ID_MASK,
  692. .name = "Marvell 88E1111",
  693. .features = PHY_GBIT_FEATURES,
  694. .flags = PHY_HAS_INTERRUPT,
  695. .config_init = &m88e1111_config_init,
  696. .config_aneg = &marvell_config_aneg,
  697. .read_status = &marvell_read_status,
  698. .ack_interrupt = &marvell_ack_interrupt,
  699. .config_intr = &marvell_config_intr,
  700. .driver = { .owner = THIS_MODULE },
  701. },
  702. {
  703. .phy_id = MARVELL_PHY_ID_88E1118,
  704. .phy_id_mask = MARVELL_PHY_ID_MASK,
  705. .name = "Marvell 88E1118",
  706. .features = PHY_GBIT_FEATURES,
  707. .flags = PHY_HAS_INTERRUPT,
  708. .config_init = &m88e1118_config_init,
  709. .config_aneg = &m88e1118_config_aneg,
  710. .read_status = &genphy_read_status,
  711. .ack_interrupt = &marvell_ack_interrupt,
  712. .config_intr = &marvell_config_intr,
  713. .driver = {.owner = THIS_MODULE,},
  714. },
  715. {
  716. .phy_id = MARVELL_PHY_ID_88E1121R,
  717. .phy_id_mask = MARVELL_PHY_ID_MASK,
  718. .name = "Marvell 88E1121R",
  719. .features = PHY_GBIT_FEATURES,
  720. .flags = PHY_HAS_INTERRUPT,
  721. .config_aneg = &m88e1121_config_aneg,
  722. .read_status = &marvell_read_status,
  723. .ack_interrupt = &marvell_ack_interrupt,
  724. .config_intr = &marvell_config_intr,
  725. .did_interrupt = &m88e1121_did_interrupt,
  726. .driver = { .owner = THIS_MODULE },
  727. },
  728. {
  729. .phy_id = MARVELL_PHY_ID_88E1318S,
  730. .phy_id_mask = MARVELL_PHY_ID_MASK,
  731. .name = "Marvell 88E1318S",
  732. .features = PHY_GBIT_FEATURES,
  733. .flags = PHY_HAS_INTERRUPT,
  734. .config_aneg = &m88e1318_config_aneg,
  735. .read_status = &marvell_read_status,
  736. .ack_interrupt = &marvell_ack_interrupt,
  737. .config_intr = &marvell_config_intr,
  738. .did_interrupt = &m88e1121_did_interrupt,
  739. .get_wol = &m88e1318_get_wol,
  740. .set_wol = &m88e1318_set_wol,
  741. .driver = { .owner = THIS_MODULE },
  742. },
  743. {
  744. .phy_id = MARVELL_PHY_ID_88E1145,
  745. .phy_id_mask = MARVELL_PHY_ID_MASK,
  746. .name = "Marvell 88E1145",
  747. .features = PHY_GBIT_FEATURES,
  748. .flags = PHY_HAS_INTERRUPT,
  749. .config_init = &m88e1145_config_init,
  750. .config_aneg = &marvell_config_aneg,
  751. .read_status = &genphy_read_status,
  752. .ack_interrupt = &marvell_ack_interrupt,
  753. .config_intr = &marvell_config_intr,
  754. .driver = { .owner = THIS_MODULE },
  755. },
  756. {
  757. .phy_id = MARVELL_PHY_ID_88E1149R,
  758. .phy_id_mask = MARVELL_PHY_ID_MASK,
  759. .name = "Marvell 88E1149R",
  760. .features = PHY_GBIT_FEATURES,
  761. .flags = PHY_HAS_INTERRUPT,
  762. .config_init = &m88e1149_config_init,
  763. .config_aneg = &m88e1118_config_aneg,
  764. .read_status = &genphy_read_status,
  765. .ack_interrupt = &marvell_ack_interrupt,
  766. .config_intr = &marvell_config_intr,
  767. .driver = { .owner = THIS_MODULE },
  768. },
  769. {
  770. .phy_id = MARVELL_PHY_ID_88E1240,
  771. .phy_id_mask = MARVELL_PHY_ID_MASK,
  772. .name = "Marvell 88E1240",
  773. .features = PHY_GBIT_FEATURES,
  774. .flags = PHY_HAS_INTERRUPT,
  775. .config_init = &m88e1111_config_init,
  776. .config_aneg = &marvell_config_aneg,
  777. .read_status = &genphy_read_status,
  778. .ack_interrupt = &marvell_ack_interrupt,
  779. .config_intr = &marvell_config_intr,
  780. .driver = { .owner = THIS_MODULE },
  781. },
  782. };
  783. static int __init marvell_init(void)
  784. {
  785. return phy_drivers_register(marvell_drivers,
  786. ARRAY_SIZE(marvell_drivers));
  787. }
  788. static void __exit marvell_exit(void)
  789. {
  790. phy_drivers_unregister(marvell_drivers,
  791. ARRAY_SIZE(marvell_drivers));
  792. }
  793. module_init(marvell_init);
  794. module_exit(marvell_exit);
  795. static struct mdio_device_id __maybe_unused marvell_tbl[] = {
  796. { 0x01410c60, 0xfffffff0 },
  797. { 0x01410c90, 0xfffffff0 },
  798. { 0x01410cc0, 0xfffffff0 },
  799. { 0x01410e10, 0xfffffff0 },
  800. { 0x01410cb0, 0xfffffff0 },
  801. { 0x01410cd0, 0xfffffff0 },
  802. { 0x01410e50, 0xfffffff0 },
  803. { 0x01410e30, 0xfffffff0 },
  804. { 0x01410e90, 0xfffffff0 },
  805. { }
  806. };
  807. MODULE_DEVICE_TABLE(mdio, marvell_tbl);