nv84_fence.c 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241
  1. /*
  2. * Copyright 2012 Red Hat Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Ben Skeggs
  23. */
  24. #include <core/object.h>
  25. #include <core/client.h>
  26. #include <core/class.h>
  27. #include <engine/fifo.h>
  28. #include "nouveau_drm.h"
  29. #include "nouveau_dma.h"
  30. #include "nouveau_fence.h"
  31. #include "nv50_display.h"
  32. u64
  33. nv84_fence_crtc(struct nouveau_channel *chan, int crtc)
  34. {
  35. struct nv84_fence_chan *fctx = chan->fence;
  36. return fctx->dispc_vma[crtc].offset;
  37. }
  38. static int
  39. nv84_fence_emit32(struct nouveau_channel *chan, u64 virtual, u32 sequence)
  40. {
  41. int ret = RING_SPACE(chan, 8);
  42. if (ret == 0) {
  43. BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 1);
  44. OUT_RING (chan, chan->vram);
  45. BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 5);
  46. OUT_RING (chan, upper_32_bits(virtual));
  47. OUT_RING (chan, lower_32_bits(virtual));
  48. OUT_RING (chan, sequence);
  49. OUT_RING (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG);
  50. OUT_RING (chan, 0x00000000);
  51. FIRE_RING (chan);
  52. }
  53. return ret;
  54. }
  55. static int
  56. nv84_fence_sync32(struct nouveau_channel *chan, u64 virtual, u32 sequence)
  57. {
  58. int ret = RING_SPACE(chan, 7);
  59. if (ret == 0) {
  60. BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 1);
  61. OUT_RING (chan, chan->vram);
  62. BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
  63. OUT_RING (chan, upper_32_bits(virtual));
  64. OUT_RING (chan, lower_32_bits(virtual));
  65. OUT_RING (chan, sequence);
  66. OUT_RING (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_GEQUAL);
  67. FIRE_RING (chan);
  68. }
  69. return ret;
  70. }
  71. int
  72. nv84_fence_emit(struct nouveau_fence *fence)
  73. {
  74. struct nouveau_channel *chan = fence->channel;
  75. struct nv84_fence_priv *priv = chan->drm->fence;
  76. struct nv84_fence_chan *fctx = chan->fence;
  77. struct nouveau_fifo_chan *fifo = (void *)chan->object;
  78. u64 addr = fctx->vma.offset + fifo->chid * 16;
  79. return priv->base.emit32(chan, addr, fence->sequence);
  80. }
  81. int
  82. nv84_fence_sync(struct nouveau_fence *fence,
  83. struct nouveau_channel *prev, struct nouveau_channel *chan)
  84. {
  85. struct nv84_fence_priv *priv = chan->drm->fence;
  86. struct nv84_fence_chan *fctx = chan->fence;
  87. struct nouveau_fifo_chan *fifo = (void *)prev->object;
  88. u64 addr = fctx->vma.offset + fifo->chid * 16;
  89. return priv->base.sync32(chan, addr, fence->sequence);
  90. }
  91. u32
  92. nv84_fence_read(struct nouveau_channel *chan)
  93. {
  94. struct nouveau_fifo_chan *fifo = (void *)chan->object;
  95. struct nv84_fence_priv *priv = chan->drm->fence;
  96. return nouveau_bo_rd32(priv->bo, fifo->chid * 16/4);
  97. }
  98. void
  99. nv84_fence_context_del(struct nouveau_channel *chan)
  100. {
  101. struct drm_device *dev = chan->drm->dev;
  102. struct nv84_fence_priv *priv = chan->drm->fence;
  103. struct nv84_fence_chan *fctx = chan->fence;
  104. int i;
  105. for (i = 0; i < dev->mode_config.num_crtc; i++) {
  106. struct nouveau_bo *bo = nv50_display_crtc_sema(dev, i);
  107. nouveau_bo_vma_del(bo, &fctx->dispc_vma[i]);
  108. }
  109. nouveau_bo_vma_del(priv->bo, &fctx->vma);
  110. nouveau_fence_context_del(&fctx->base);
  111. chan->fence = NULL;
  112. kfree(fctx);
  113. }
  114. int
  115. nv84_fence_context_new(struct nouveau_channel *chan)
  116. {
  117. struct nouveau_fifo_chan *fifo = (void *)chan->object;
  118. struct nouveau_client *client = nouveau_client(fifo);
  119. struct nv84_fence_priv *priv = chan->drm->fence;
  120. struct nv84_fence_chan *fctx;
  121. int ret, i;
  122. fctx = chan->fence = kzalloc(sizeof(*fctx), GFP_KERNEL);
  123. if (!fctx)
  124. return -ENOMEM;
  125. nouveau_fence_context_new(&fctx->base);
  126. ret = nouveau_bo_vma_add(priv->bo, client->vm, &fctx->vma);
  127. if (ret)
  128. nv84_fence_context_del(chan);
  129. /* map display semaphore buffers into channel's vm */
  130. for (i = 0; !ret && i < chan->drm->dev->mode_config.num_crtc; i++) {
  131. struct nouveau_bo *bo = nv50_display_crtc_sema(chan->drm->dev, i);
  132. ret = nouveau_bo_vma_add(bo, client->vm, &fctx->dispc_vma[i]);
  133. }
  134. nouveau_bo_wr32(priv->bo, fifo->chid * 16/4, 0x00000000);
  135. return ret;
  136. }
  137. bool
  138. nv84_fence_suspend(struct nouveau_drm *drm)
  139. {
  140. struct nouveau_fifo *pfifo = nouveau_fifo(drm->device);
  141. struct nv84_fence_priv *priv = drm->fence;
  142. int i;
  143. priv->suspend = vmalloc((pfifo->max + 1) * sizeof(u32));
  144. if (priv->suspend) {
  145. for (i = 0; i <= pfifo->max; i++)
  146. priv->suspend[i] = nouveau_bo_rd32(priv->bo, i*4);
  147. }
  148. return priv->suspend != NULL;
  149. }
  150. void
  151. nv84_fence_resume(struct nouveau_drm *drm)
  152. {
  153. struct nouveau_fifo *pfifo = nouveau_fifo(drm->device);
  154. struct nv84_fence_priv *priv = drm->fence;
  155. int i;
  156. if (priv->suspend) {
  157. for (i = 0; i <= pfifo->max; i++)
  158. nouveau_bo_wr32(priv->bo, i*4, priv->suspend[i]);
  159. vfree(priv->suspend);
  160. priv->suspend = NULL;
  161. }
  162. }
  163. void
  164. nv84_fence_destroy(struct nouveau_drm *drm)
  165. {
  166. struct nv84_fence_priv *priv = drm->fence;
  167. nouveau_bo_unmap(priv->bo);
  168. if (priv->bo)
  169. nouveau_bo_unpin(priv->bo);
  170. nouveau_bo_ref(NULL, &priv->bo);
  171. drm->fence = NULL;
  172. kfree(priv);
  173. }
  174. int
  175. nv84_fence_create(struct nouveau_drm *drm)
  176. {
  177. struct nouveau_fifo *pfifo = nouveau_fifo(drm->device);
  178. struct nv84_fence_priv *priv;
  179. int ret;
  180. priv = drm->fence = kzalloc(sizeof(*priv), GFP_KERNEL);
  181. if (!priv)
  182. return -ENOMEM;
  183. priv->base.dtor = nv84_fence_destroy;
  184. priv->base.suspend = nv84_fence_suspend;
  185. priv->base.resume = nv84_fence_resume;
  186. priv->base.context_new = nv84_fence_context_new;
  187. priv->base.context_del = nv84_fence_context_del;
  188. priv->base.emit32 = nv84_fence_emit32;
  189. priv->base.emit = nv84_fence_emit;
  190. priv->base.sync32 = nv84_fence_sync32;
  191. priv->base.sync = nv84_fence_sync;
  192. priv->base.read = nv84_fence_read;
  193. init_waitqueue_head(&priv->base.waiting);
  194. priv->base.uevent = true;
  195. ret = nouveau_bo_new(drm->dev, 16 * (pfifo->max + 1), 0,
  196. TTM_PL_FLAG_VRAM, 0, 0, NULL, &priv->bo);
  197. if (ret == 0) {
  198. ret = nouveau_bo_pin(priv->bo, TTM_PL_FLAG_VRAM);
  199. if (ret == 0) {
  200. ret = nouveau_bo_map(priv->bo);
  201. if (ret)
  202. nouveau_bo_unpin(priv->bo);
  203. }
  204. if (ret)
  205. nouveau_bo_ref(NULL, &priv->bo);
  206. }
  207. if (ret)
  208. nv84_fence_destroy(drm);
  209. return ret;
  210. }