intel_dp.c 53 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Keith Packard <keithp@keithp.com>
  25. *
  26. */
  27. #include <linux/i2c.h>
  28. #include <linux/slab.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "drm_crtc.h"
  32. #include "drm_crtc_helper.h"
  33. #include "intel_drv.h"
  34. #include "i915_drm.h"
  35. #include "i915_drv.h"
  36. #include "drm_dp_helper.h"
  37. #define DP_LINK_STATUS_SIZE 6
  38. #define DP_LINK_CHECK_TIMEOUT (10 * 1000)
  39. #define DP_LINK_CONFIGURATION_SIZE 9
  40. struct intel_dp {
  41. struct intel_encoder base;
  42. uint32_t output_reg;
  43. uint32_t DP;
  44. uint8_t link_configuration[DP_LINK_CONFIGURATION_SIZE];
  45. bool has_audio;
  46. int force_audio;
  47. uint32_t color_range;
  48. uint8_t link_bw;
  49. uint8_t lane_count;
  50. uint8_t dpcd[4];
  51. struct i2c_adapter adapter;
  52. struct i2c_algo_dp_aux_data algo;
  53. bool is_pch_edp;
  54. uint8_t train_set[4];
  55. uint8_t link_status[DP_LINK_STATUS_SIZE];
  56. };
  57. /**
  58. * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
  59. * @intel_dp: DP struct
  60. *
  61. * If a CPU or PCH DP output is attached to an eDP panel, this function
  62. * will return true, and false otherwise.
  63. */
  64. static bool is_edp(struct intel_dp *intel_dp)
  65. {
  66. return intel_dp->base.type == INTEL_OUTPUT_EDP;
  67. }
  68. /**
  69. * is_pch_edp - is the port on the PCH and attached to an eDP panel?
  70. * @intel_dp: DP struct
  71. *
  72. * Returns true if the given DP struct corresponds to a PCH DP port attached
  73. * to an eDP panel, false otherwise. Helpful for determining whether we
  74. * may need FDI resources for a given DP output or not.
  75. */
  76. static bool is_pch_edp(struct intel_dp *intel_dp)
  77. {
  78. return intel_dp->is_pch_edp;
  79. }
  80. static struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
  81. {
  82. return container_of(encoder, struct intel_dp, base.base);
  83. }
  84. static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
  85. {
  86. return container_of(intel_attached_encoder(connector),
  87. struct intel_dp, base);
  88. }
  89. /**
  90. * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
  91. * @encoder: DRM encoder
  92. *
  93. * Return true if @encoder corresponds to a PCH attached eDP panel. Needed
  94. * by intel_display.c.
  95. */
  96. bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
  97. {
  98. struct intel_dp *intel_dp;
  99. if (!encoder)
  100. return false;
  101. intel_dp = enc_to_intel_dp(encoder);
  102. return is_pch_edp(intel_dp);
  103. }
  104. static void intel_dp_start_link_train(struct intel_dp *intel_dp);
  105. static void intel_dp_complete_link_train(struct intel_dp *intel_dp);
  106. static void intel_dp_link_down(struct intel_dp *intel_dp);
  107. void
  108. intel_edp_link_config (struct intel_encoder *intel_encoder,
  109. int *lane_num, int *link_bw)
  110. {
  111. struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
  112. *lane_num = intel_dp->lane_count;
  113. if (intel_dp->link_bw == DP_LINK_BW_1_62)
  114. *link_bw = 162000;
  115. else if (intel_dp->link_bw == DP_LINK_BW_2_7)
  116. *link_bw = 270000;
  117. }
  118. static int
  119. intel_dp_max_lane_count(struct intel_dp *intel_dp)
  120. {
  121. int max_lane_count = 4;
  122. if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
  123. max_lane_count = intel_dp->dpcd[DP_MAX_LANE_COUNT] & 0x1f;
  124. switch (max_lane_count) {
  125. case 1: case 2: case 4:
  126. break;
  127. default:
  128. max_lane_count = 4;
  129. }
  130. }
  131. return max_lane_count;
  132. }
  133. static int
  134. intel_dp_max_link_bw(struct intel_dp *intel_dp)
  135. {
  136. int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
  137. switch (max_link_bw) {
  138. case DP_LINK_BW_1_62:
  139. case DP_LINK_BW_2_7:
  140. break;
  141. default:
  142. max_link_bw = DP_LINK_BW_1_62;
  143. break;
  144. }
  145. return max_link_bw;
  146. }
  147. static int
  148. intel_dp_link_clock(uint8_t link_bw)
  149. {
  150. if (link_bw == DP_LINK_BW_2_7)
  151. return 270000;
  152. else
  153. return 162000;
  154. }
  155. /* I think this is a fiction */
  156. static int
  157. intel_dp_link_required(struct drm_device *dev, struct intel_dp *intel_dp, int pixel_clock)
  158. {
  159. struct drm_crtc *crtc = intel_dp->base.base.crtc;
  160. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  161. int bpp = 24;
  162. if (intel_crtc)
  163. bpp = intel_crtc->bpp;
  164. return (pixel_clock * bpp + 7) / 8;
  165. }
  166. static int
  167. intel_dp_max_data_rate(int max_link_clock, int max_lanes)
  168. {
  169. return (max_link_clock * max_lanes * 8) / 10;
  170. }
  171. static int
  172. intel_dp_mode_valid(struct drm_connector *connector,
  173. struct drm_display_mode *mode)
  174. {
  175. struct intel_dp *intel_dp = intel_attached_dp(connector);
  176. struct drm_device *dev = connector->dev;
  177. struct drm_i915_private *dev_priv = dev->dev_private;
  178. int max_link_clock = intel_dp_link_clock(intel_dp_max_link_bw(intel_dp));
  179. int max_lanes = intel_dp_max_lane_count(intel_dp);
  180. if (is_edp(intel_dp) && dev_priv->panel_fixed_mode) {
  181. if (mode->hdisplay > dev_priv->panel_fixed_mode->hdisplay)
  182. return MODE_PANEL;
  183. if (mode->vdisplay > dev_priv->panel_fixed_mode->vdisplay)
  184. return MODE_PANEL;
  185. }
  186. /* only refuse the mode on non eDP since we have seen some weird eDP panels
  187. which are outside spec tolerances but somehow work by magic */
  188. if (!is_edp(intel_dp) &&
  189. (intel_dp_link_required(connector->dev, intel_dp, mode->clock)
  190. > intel_dp_max_data_rate(max_link_clock, max_lanes)))
  191. return MODE_CLOCK_HIGH;
  192. if (mode->clock < 10000)
  193. return MODE_CLOCK_LOW;
  194. return MODE_OK;
  195. }
  196. static uint32_t
  197. pack_aux(uint8_t *src, int src_bytes)
  198. {
  199. int i;
  200. uint32_t v = 0;
  201. if (src_bytes > 4)
  202. src_bytes = 4;
  203. for (i = 0; i < src_bytes; i++)
  204. v |= ((uint32_t) src[i]) << ((3-i) * 8);
  205. return v;
  206. }
  207. static void
  208. unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
  209. {
  210. int i;
  211. if (dst_bytes > 4)
  212. dst_bytes = 4;
  213. for (i = 0; i < dst_bytes; i++)
  214. dst[i] = src >> ((3-i) * 8);
  215. }
  216. /* hrawclock is 1/4 the FSB frequency */
  217. static int
  218. intel_hrawclk(struct drm_device *dev)
  219. {
  220. struct drm_i915_private *dev_priv = dev->dev_private;
  221. uint32_t clkcfg;
  222. clkcfg = I915_READ(CLKCFG);
  223. switch (clkcfg & CLKCFG_FSB_MASK) {
  224. case CLKCFG_FSB_400:
  225. return 100;
  226. case CLKCFG_FSB_533:
  227. return 133;
  228. case CLKCFG_FSB_667:
  229. return 166;
  230. case CLKCFG_FSB_800:
  231. return 200;
  232. case CLKCFG_FSB_1067:
  233. return 266;
  234. case CLKCFG_FSB_1333:
  235. return 333;
  236. /* these two are just a guess; one of them might be right */
  237. case CLKCFG_FSB_1600:
  238. case CLKCFG_FSB_1600_ALT:
  239. return 400;
  240. default:
  241. return 133;
  242. }
  243. }
  244. static int
  245. intel_dp_aux_ch(struct intel_dp *intel_dp,
  246. uint8_t *send, int send_bytes,
  247. uint8_t *recv, int recv_size)
  248. {
  249. uint32_t output_reg = intel_dp->output_reg;
  250. struct drm_device *dev = intel_dp->base.base.dev;
  251. struct drm_i915_private *dev_priv = dev->dev_private;
  252. uint32_t ch_ctl = output_reg + 0x10;
  253. uint32_t ch_data = ch_ctl + 4;
  254. int i;
  255. int recv_bytes;
  256. uint32_t status;
  257. uint32_t aux_clock_divider;
  258. int try, precharge;
  259. /* The clock divider is based off the hrawclk,
  260. * and would like to run at 2MHz. So, take the
  261. * hrawclk value and divide by 2 and use that
  262. *
  263. * Note that PCH attached eDP panels should use a 125MHz input
  264. * clock divider.
  265. */
  266. if (is_edp(intel_dp) && !is_pch_edp(intel_dp)) {
  267. if (IS_GEN6(dev))
  268. aux_clock_divider = 200; /* SNB eDP input clock at 400Mhz */
  269. else
  270. aux_clock_divider = 225; /* eDP input clock at 450Mhz */
  271. } else if (HAS_PCH_SPLIT(dev))
  272. aux_clock_divider = 62; /* IRL input clock fixed at 125Mhz */
  273. else
  274. aux_clock_divider = intel_hrawclk(dev) / 2;
  275. if (IS_GEN6(dev))
  276. precharge = 3;
  277. else
  278. precharge = 5;
  279. if (I915_READ(ch_ctl) & DP_AUX_CH_CTL_SEND_BUSY) {
  280. DRM_ERROR("dp_aux_ch not started status 0x%08x\n",
  281. I915_READ(ch_ctl));
  282. return -EBUSY;
  283. }
  284. /* Must try at least 3 times according to DP spec */
  285. for (try = 0; try < 5; try++) {
  286. /* Load the send data into the aux channel data registers */
  287. for (i = 0; i < send_bytes; i += 4)
  288. I915_WRITE(ch_data + i,
  289. pack_aux(send + i, send_bytes - i));
  290. /* Send the command and wait for it to complete */
  291. I915_WRITE(ch_ctl,
  292. DP_AUX_CH_CTL_SEND_BUSY |
  293. DP_AUX_CH_CTL_TIME_OUT_400us |
  294. (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
  295. (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
  296. (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
  297. DP_AUX_CH_CTL_DONE |
  298. DP_AUX_CH_CTL_TIME_OUT_ERROR |
  299. DP_AUX_CH_CTL_RECEIVE_ERROR);
  300. for (;;) {
  301. status = I915_READ(ch_ctl);
  302. if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
  303. break;
  304. udelay(100);
  305. }
  306. /* Clear done status and any errors */
  307. I915_WRITE(ch_ctl,
  308. status |
  309. DP_AUX_CH_CTL_DONE |
  310. DP_AUX_CH_CTL_TIME_OUT_ERROR |
  311. DP_AUX_CH_CTL_RECEIVE_ERROR);
  312. if (status & DP_AUX_CH_CTL_DONE)
  313. break;
  314. }
  315. if ((status & DP_AUX_CH_CTL_DONE) == 0) {
  316. DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
  317. return -EBUSY;
  318. }
  319. /* Check for timeout or receive error.
  320. * Timeouts occur when the sink is not connected
  321. */
  322. if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
  323. DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
  324. return -EIO;
  325. }
  326. /* Timeouts occur when the device isn't connected, so they're
  327. * "normal" -- don't fill the kernel log with these */
  328. if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
  329. DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
  330. return -ETIMEDOUT;
  331. }
  332. /* Unload any bytes sent back from the other side */
  333. recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
  334. DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
  335. if (recv_bytes > recv_size)
  336. recv_bytes = recv_size;
  337. for (i = 0; i < recv_bytes; i += 4)
  338. unpack_aux(I915_READ(ch_data + i),
  339. recv + i, recv_bytes - i);
  340. return recv_bytes;
  341. }
  342. /* Write data to the aux channel in native mode */
  343. static int
  344. intel_dp_aux_native_write(struct intel_dp *intel_dp,
  345. uint16_t address, uint8_t *send, int send_bytes)
  346. {
  347. int ret;
  348. uint8_t msg[20];
  349. int msg_bytes;
  350. uint8_t ack;
  351. if (send_bytes > 16)
  352. return -1;
  353. msg[0] = AUX_NATIVE_WRITE << 4;
  354. msg[1] = address >> 8;
  355. msg[2] = address & 0xff;
  356. msg[3] = send_bytes - 1;
  357. memcpy(&msg[4], send, send_bytes);
  358. msg_bytes = send_bytes + 4;
  359. for (;;) {
  360. ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
  361. if (ret < 0)
  362. return ret;
  363. if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
  364. break;
  365. else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
  366. udelay(100);
  367. else
  368. return -EIO;
  369. }
  370. return send_bytes;
  371. }
  372. /* Write a single byte to the aux channel in native mode */
  373. static int
  374. intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
  375. uint16_t address, uint8_t byte)
  376. {
  377. return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
  378. }
  379. /* read bytes from a native aux channel */
  380. static int
  381. intel_dp_aux_native_read(struct intel_dp *intel_dp,
  382. uint16_t address, uint8_t *recv, int recv_bytes)
  383. {
  384. uint8_t msg[4];
  385. int msg_bytes;
  386. uint8_t reply[20];
  387. int reply_bytes;
  388. uint8_t ack;
  389. int ret;
  390. msg[0] = AUX_NATIVE_READ << 4;
  391. msg[1] = address >> 8;
  392. msg[2] = address & 0xff;
  393. msg[3] = recv_bytes - 1;
  394. msg_bytes = 4;
  395. reply_bytes = recv_bytes + 1;
  396. for (;;) {
  397. ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
  398. reply, reply_bytes);
  399. if (ret == 0)
  400. return -EPROTO;
  401. if (ret < 0)
  402. return ret;
  403. ack = reply[0];
  404. if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
  405. memcpy(recv, reply + 1, ret - 1);
  406. return ret - 1;
  407. }
  408. else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
  409. udelay(100);
  410. else
  411. return -EIO;
  412. }
  413. }
  414. static int
  415. intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
  416. uint8_t write_byte, uint8_t *read_byte)
  417. {
  418. struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
  419. struct intel_dp *intel_dp = container_of(adapter,
  420. struct intel_dp,
  421. adapter);
  422. uint16_t address = algo_data->address;
  423. uint8_t msg[5];
  424. uint8_t reply[2];
  425. unsigned retry;
  426. int msg_bytes;
  427. int reply_bytes;
  428. int ret;
  429. /* Set up the command byte */
  430. if (mode & MODE_I2C_READ)
  431. msg[0] = AUX_I2C_READ << 4;
  432. else
  433. msg[0] = AUX_I2C_WRITE << 4;
  434. if (!(mode & MODE_I2C_STOP))
  435. msg[0] |= AUX_I2C_MOT << 4;
  436. msg[1] = address >> 8;
  437. msg[2] = address;
  438. switch (mode) {
  439. case MODE_I2C_WRITE:
  440. msg[3] = 0;
  441. msg[4] = write_byte;
  442. msg_bytes = 5;
  443. reply_bytes = 1;
  444. break;
  445. case MODE_I2C_READ:
  446. msg[3] = 0;
  447. msg_bytes = 4;
  448. reply_bytes = 2;
  449. break;
  450. default:
  451. msg_bytes = 3;
  452. reply_bytes = 1;
  453. break;
  454. }
  455. for (retry = 0; retry < 5; retry++) {
  456. ret = intel_dp_aux_ch(intel_dp,
  457. msg, msg_bytes,
  458. reply, reply_bytes);
  459. if (ret < 0) {
  460. DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
  461. return ret;
  462. }
  463. switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
  464. case AUX_NATIVE_REPLY_ACK:
  465. /* I2C-over-AUX Reply field is only valid
  466. * when paired with AUX ACK.
  467. */
  468. break;
  469. case AUX_NATIVE_REPLY_NACK:
  470. DRM_DEBUG_KMS("aux_ch native nack\n");
  471. return -EREMOTEIO;
  472. case AUX_NATIVE_REPLY_DEFER:
  473. udelay(100);
  474. continue;
  475. default:
  476. DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
  477. reply[0]);
  478. return -EREMOTEIO;
  479. }
  480. switch (reply[0] & AUX_I2C_REPLY_MASK) {
  481. case AUX_I2C_REPLY_ACK:
  482. if (mode == MODE_I2C_READ) {
  483. *read_byte = reply[1];
  484. }
  485. return reply_bytes - 1;
  486. case AUX_I2C_REPLY_NACK:
  487. DRM_DEBUG_KMS("aux_i2c nack\n");
  488. return -EREMOTEIO;
  489. case AUX_I2C_REPLY_DEFER:
  490. DRM_DEBUG_KMS("aux_i2c defer\n");
  491. udelay(100);
  492. break;
  493. default:
  494. DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
  495. return -EREMOTEIO;
  496. }
  497. }
  498. DRM_ERROR("too many retries, giving up\n");
  499. return -EREMOTEIO;
  500. }
  501. static int
  502. intel_dp_i2c_init(struct intel_dp *intel_dp,
  503. struct intel_connector *intel_connector, const char *name)
  504. {
  505. DRM_DEBUG_KMS("i2c_init %s\n", name);
  506. intel_dp->algo.running = false;
  507. intel_dp->algo.address = 0;
  508. intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
  509. memset(&intel_dp->adapter, '\0', sizeof (intel_dp->adapter));
  510. intel_dp->adapter.owner = THIS_MODULE;
  511. intel_dp->adapter.class = I2C_CLASS_DDC;
  512. strncpy (intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
  513. intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
  514. intel_dp->adapter.algo_data = &intel_dp->algo;
  515. intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
  516. return i2c_dp_aux_add_bus(&intel_dp->adapter);
  517. }
  518. static bool
  519. intel_dp_mode_fixup(struct drm_encoder *encoder, struct drm_display_mode *mode,
  520. struct drm_display_mode *adjusted_mode)
  521. {
  522. struct drm_device *dev = encoder->dev;
  523. struct drm_i915_private *dev_priv = dev->dev_private;
  524. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  525. int lane_count, clock;
  526. int max_lane_count = intel_dp_max_lane_count(intel_dp);
  527. int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
  528. static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
  529. if (is_edp(intel_dp) && dev_priv->panel_fixed_mode) {
  530. intel_fixed_panel_mode(dev_priv->panel_fixed_mode, adjusted_mode);
  531. intel_pch_panel_fitting(dev, DRM_MODE_SCALE_FULLSCREEN,
  532. mode, adjusted_mode);
  533. /*
  534. * the mode->clock is used to calculate the Data&Link M/N
  535. * of the pipe. For the eDP the fixed clock should be used.
  536. */
  537. mode->clock = dev_priv->panel_fixed_mode->clock;
  538. }
  539. for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
  540. for (clock = 0; clock <= max_clock; clock++) {
  541. int link_avail = intel_dp_max_data_rate(intel_dp_link_clock(bws[clock]), lane_count);
  542. if (intel_dp_link_required(encoder->dev, intel_dp, mode->clock)
  543. <= link_avail) {
  544. intel_dp->link_bw = bws[clock];
  545. intel_dp->lane_count = lane_count;
  546. adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
  547. DRM_DEBUG_KMS("Display port link bw %02x lane "
  548. "count %d clock %d\n",
  549. intel_dp->link_bw, intel_dp->lane_count,
  550. adjusted_mode->clock);
  551. return true;
  552. }
  553. }
  554. }
  555. if (is_edp(intel_dp)) {
  556. /* okay we failed just pick the highest */
  557. intel_dp->lane_count = max_lane_count;
  558. intel_dp->link_bw = bws[max_clock];
  559. adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
  560. DRM_DEBUG_KMS("Force picking display port link bw %02x lane "
  561. "count %d clock %d\n",
  562. intel_dp->link_bw, intel_dp->lane_count,
  563. adjusted_mode->clock);
  564. return true;
  565. }
  566. return false;
  567. }
  568. struct intel_dp_m_n {
  569. uint32_t tu;
  570. uint32_t gmch_m;
  571. uint32_t gmch_n;
  572. uint32_t link_m;
  573. uint32_t link_n;
  574. };
  575. static void
  576. intel_reduce_ratio(uint32_t *num, uint32_t *den)
  577. {
  578. while (*num > 0xffffff || *den > 0xffffff) {
  579. *num >>= 1;
  580. *den >>= 1;
  581. }
  582. }
  583. static void
  584. intel_dp_compute_m_n(int bpp,
  585. int nlanes,
  586. int pixel_clock,
  587. int link_clock,
  588. struct intel_dp_m_n *m_n)
  589. {
  590. m_n->tu = 64;
  591. m_n->gmch_m = (pixel_clock * bpp) >> 3;
  592. m_n->gmch_n = link_clock * nlanes;
  593. intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
  594. m_n->link_m = pixel_clock;
  595. m_n->link_n = link_clock;
  596. intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
  597. }
  598. void
  599. intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
  600. struct drm_display_mode *adjusted_mode)
  601. {
  602. struct drm_device *dev = crtc->dev;
  603. struct drm_mode_config *mode_config = &dev->mode_config;
  604. struct drm_encoder *encoder;
  605. struct drm_i915_private *dev_priv = dev->dev_private;
  606. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  607. int lane_count = 4;
  608. struct intel_dp_m_n m_n;
  609. int pipe = intel_crtc->pipe;
  610. /*
  611. * Find the lane count in the intel_encoder private
  612. */
  613. list_for_each_entry(encoder, &mode_config->encoder_list, head) {
  614. struct intel_dp *intel_dp;
  615. if (encoder->crtc != crtc)
  616. continue;
  617. intel_dp = enc_to_intel_dp(encoder);
  618. if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT) {
  619. lane_count = intel_dp->lane_count;
  620. break;
  621. } else if (is_edp(intel_dp)) {
  622. lane_count = dev_priv->edp.lanes;
  623. break;
  624. }
  625. }
  626. /*
  627. * Compute the GMCH and Link ratios. The '3' here is
  628. * the number of bytes_per_pixel post-LUT, which we always
  629. * set up for 8-bits of R/G/B, or 3 bytes total.
  630. */
  631. intel_dp_compute_m_n(intel_crtc->bpp, lane_count,
  632. mode->clock, adjusted_mode->clock, &m_n);
  633. if (HAS_PCH_SPLIT(dev)) {
  634. I915_WRITE(TRANSDATA_M1(pipe),
  635. ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
  636. m_n.gmch_m);
  637. I915_WRITE(TRANSDATA_N1(pipe), m_n.gmch_n);
  638. I915_WRITE(TRANSDPLINK_M1(pipe), m_n.link_m);
  639. I915_WRITE(TRANSDPLINK_N1(pipe), m_n.link_n);
  640. } else {
  641. I915_WRITE(PIPE_GMCH_DATA_M(pipe),
  642. ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
  643. m_n.gmch_m);
  644. I915_WRITE(PIPE_GMCH_DATA_N(pipe), m_n.gmch_n);
  645. I915_WRITE(PIPE_DP_LINK_M(pipe), m_n.link_m);
  646. I915_WRITE(PIPE_DP_LINK_N(pipe), m_n.link_n);
  647. }
  648. }
  649. static void
  650. intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
  651. struct drm_display_mode *adjusted_mode)
  652. {
  653. struct drm_device *dev = encoder->dev;
  654. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  655. struct drm_crtc *crtc = intel_dp->base.base.crtc;
  656. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  657. intel_dp->DP = DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
  658. intel_dp->DP |= intel_dp->color_range;
  659. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  660. intel_dp->DP |= DP_SYNC_HS_HIGH;
  661. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  662. intel_dp->DP |= DP_SYNC_VS_HIGH;
  663. if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
  664. intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
  665. else
  666. intel_dp->DP |= DP_LINK_TRAIN_OFF;
  667. switch (intel_dp->lane_count) {
  668. case 1:
  669. intel_dp->DP |= DP_PORT_WIDTH_1;
  670. break;
  671. case 2:
  672. intel_dp->DP |= DP_PORT_WIDTH_2;
  673. break;
  674. case 4:
  675. intel_dp->DP |= DP_PORT_WIDTH_4;
  676. break;
  677. }
  678. if (intel_dp->has_audio)
  679. intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
  680. memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
  681. intel_dp->link_configuration[0] = intel_dp->link_bw;
  682. intel_dp->link_configuration[1] = intel_dp->lane_count;
  683. /*
  684. * Check for DPCD version > 1.1 and enhanced framing support
  685. */
  686. if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
  687. (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
  688. intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
  689. intel_dp->DP |= DP_ENHANCED_FRAMING;
  690. }
  691. /* CPT DP's pipe select is decided in TRANS_DP_CTL */
  692. if (intel_crtc->pipe == 1 && !HAS_PCH_CPT(dev))
  693. intel_dp->DP |= DP_PIPEB_SELECT;
  694. if (is_edp(intel_dp) && !is_pch_edp(intel_dp)) {
  695. /* don't miss out required setting for eDP */
  696. intel_dp->DP |= DP_PLL_ENABLE;
  697. if (adjusted_mode->clock < 200000)
  698. intel_dp->DP |= DP_PLL_FREQ_160MHZ;
  699. else
  700. intel_dp->DP |= DP_PLL_FREQ_270MHZ;
  701. }
  702. }
  703. static void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
  704. {
  705. struct drm_device *dev = intel_dp->base.base.dev;
  706. struct drm_i915_private *dev_priv = dev->dev_private;
  707. u32 pp;
  708. /*
  709. * If the panel wasn't on, make sure there's not a currently
  710. * active PP sequence before enabling AUX VDD.
  711. */
  712. if (!(I915_READ(PCH_PP_STATUS) & PP_ON))
  713. msleep(dev_priv->panel_t3);
  714. pp = I915_READ(PCH_PP_CONTROL);
  715. pp |= EDP_FORCE_VDD;
  716. I915_WRITE(PCH_PP_CONTROL, pp);
  717. POSTING_READ(PCH_PP_CONTROL);
  718. }
  719. static void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp)
  720. {
  721. struct drm_device *dev = intel_dp->base.base.dev;
  722. struct drm_i915_private *dev_priv = dev->dev_private;
  723. u32 pp;
  724. pp = I915_READ(PCH_PP_CONTROL);
  725. pp &= ~EDP_FORCE_VDD;
  726. I915_WRITE(PCH_PP_CONTROL, pp);
  727. POSTING_READ(PCH_PP_CONTROL);
  728. /* Make sure sequencer is idle before allowing subsequent activity */
  729. msleep(dev_priv->panel_t12);
  730. }
  731. /* Returns true if the panel was already on when called */
  732. static bool ironlake_edp_panel_on (struct intel_dp *intel_dp)
  733. {
  734. struct drm_device *dev = intel_dp->base.base.dev;
  735. struct drm_i915_private *dev_priv = dev->dev_private;
  736. u32 pp, idle_on_mask = PP_ON | PP_SEQUENCE_STATE_ON_IDLE;
  737. if (I915_READ(PCH_PP_STATUS) & PP_ON)
  738. return true;
  739. pp = I915_READ(PCH_PP_CONTROL);
  740. /* ILK workaround: disable reset around power sequence */
  741. pp &= ~PANEL_POWER_RESET;
  742. I915_WRITE(PCH_PP_CONTROL, pp);
  743. POSTING_READ(PCH_PP_CONTROL);
  744. pp |= PANEL_UNLOCK_REGS | POWER_TARGET_ON;
  745. I915_WRITE(PCH_PP_CONTROL, pp);
  746. POSTING_READ(PCH_PP_CONTROL);
  747. if (wait_for((I915_READ(PCH_PP_STATUS) & idle_on_mask) == idle_on_mask,
  748. 5000))
  749. DRM_ERROR("panel on wait timed out: 0x%08x\n",
  750. I915_READ(PCH_PP_STATUS));
  751. pp |= PANEL_POWER_RESET; /* restore panel reset bit */
  752. I915_WRITE(PCH_PP_CONTROL, pp);
  753. POSTING_READ(PCH_PP_CONTROL);
  754. return false;
  755. }
  756. static void ironlake_edp_panel_off (struct drm_device *dev)
  757. {
  758. struct drm_i915_private *dev_priv = dev->dev_private;
  759. u32 pp, idle_off_mask = PP_ON | PP_SEQUENCE_MASK |
  760. PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK;
  761. pp = I915_READ(PCH_PP_CONTROL);
  762. /* ILK workaround: disable reset around power sequence */
  763. pp &= ~PANEL_POWER_RESET;
  764. I915_WRITE(PCH_PP_CONTROL, pp);
  765. POSTING_READ(PCH_PP_CONTROL);
  766. pp &= ~POWER_TARGET_ON;
  767. I915_WRITE(PCH_PP_CONTROL, pp);
  768. POSTING_READ(PCH_PP_CONTROL);
  769. if (wait_for((I915_READ(PCH_PP_STATUS) & idle_off_mask) == 0, 5000))
  770. DRM_ERROR("panel off wait timed out: 0x%08x\n",
  771. I915_READ(PCH_PP_STATUS));
  772. pp |= PANEL_POWER_RESET; /* restore panel reset bit */
  773. I915_WRITE(PCH_PP_CONTROL, pp);
  774. POSTING_READ(PCH_PP_CONTROL);
  775. }
  776. static void ironlake_edp_backlight_on (struct drm_device *dev)
  777. {
  778. struct drm_i915_private *dev_priv = dev->dev_private;
  779. u32 pp;
  780. DRM_DEBUG_KMS("\n");
  781. /*
  782. * If we enable the backlight right away following a panel power
  783. * on, we may see slight flicker as the panel syncs with the eDP
  784. * link. So delay a bit to make sure the image is solid before
  785. * allowing it to appear.
  786. */
  787. msleep(300);
  788. pp = I915_READ(PCH_PP_CONTROL);
  789. pp |= EDP_BLC_ENABLE;
  790. I915_WRITE(PCH_PP_CONTROL, pp);
  791. }
  792. static void ironlake_edp_backlight_off (struct drm_device *dev)
  793. {
  794. struct drm_i915_private *dev_priv = dev->dev_private;
  795. u32 pp;
  796. DRM_DEBUG_KMS("\n");
  797. pp = I915_READ(PCH_PP_CONTROL);
  798. pp &= ~EDP_BLC_ENABLE;
  799. I915_WRITE(PCH_PP_CONTROL, pp);
  800. }
  801. static void ironlake_edp_pll_on(struct drm_encoder *encoder)
  802. {
  803. struct drm_device *dev = encoder->dev;
  804. struct drm_i915_private *dev_priv = dev->dev_private;
  805. u32 dpa_ctl;
  806. DRM_DEBUG_KMS("\n");
  807. dpa_ctl = I915_READ(DP_A);
  808. dpa_ctl |= DP_PLL_ENABLE;
  809. I915_WRITE(DP_A, dpa_ctl);
  810. POSTING_READ(DP_A);
  811. udelay(200);
  812. }
  813. static void ironlake_edp_pll_off(struct drm_encoder *encoder)
  814. {
  815. struct drm_device *dev = encoder->dev;
  816. struct drm_i915_private *dev_priv = dev->dev_private;
  817. u32 dpa_ctl;
  818. dpa_ctl = I915_READ(DP_A);
  819. dpa_ctl &= ~DP_PLL_ENABLE;
  820. I915_WRITE(DP_A, dpa_ctl);
  821. POSTING_READ(DP_A);
  822. udelay(200);
  823. }
  824. /* If the sink supports it, try to set the power state appropriately */
  825. static void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
  826. {
  827. int ret, i;
  828. /* Should have a valid DPCD by this point */
  829. if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
  830. return;
  831. if (mode != DRM_MODE_DPMS_ON) {
  832. ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
  833. DP_SET_POWER_D3);
  834. if (ret != 1)
  835. DRM_DEBUG_DRIVER("failed to write sink power state\n");
  836. } else {
  837. /*
  838. * When turning on, we need to retry for 1ms to give the sink
  839. * time to wake up.
  840. */
  841. for (i = 0; i < 3; i++) {
  842. ret = intel_dp_aux_native_write_1(intel_dp,
  843. DP_SET_POWER,
  844. DP_SET_POWER_D0);
  845. if (ret == 1)
  846. break;
  847. msleep(1);
  848. }
  849. }
  850. }
  851. static void intel_dp_prepare(struct drm_encoder *encoder)
  852. {
  853. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  854. struct drm_device *dev = encoder->dev;
  855. /* Wake up the sink first */
  856. intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
  857. if (is_edp(intel_dp)) {
  858. ironlake_edp_backlight_off(dev);
  859. ironlake_edp_panel_off(dev);
  860. if (!is_pch_edp(intel_dp))
  861. ironlake_edp_pll_on(encoder);
  862. else
  863. ironlake_edp_pll_off(encoder);
  864. }
  865. intel_dp_link_down(intel_dp);
  866. }
  867. static void intel_dp_commit(struct drm_encoder *encoder)
  868. {
  869. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  870. struct drm_device *dev = encoder->dev;
  871. if (is_edp(intel_dp))
  872. ironlake_edp_panel_vdd_on(intel_dp);
  873. intel_dp_start_link_train(intel_dp);
  874. if (is_edp(intel_dp)) {
  875. ironlake_edp_panel_on(intel_dp);
  876. ironlake_edp_panel_vdd_off(intel_dp);
  877. }
  878. intel_dp_complete_link_train(intel_dp);
  879. if (is_edp(intel_dp))
  880. ironlake_edp_backlight_on(dev);
  881. }
  882. static void
  883. intel_dp_dpms(struct drm_encoder *encoder, int mode)
  884. {
  885. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  886. struct drm_device *dev = encoder->dev;
  887. struct drm_i915_private *dev_priv = dev->dev_private;
  888. uint32_t dp_reg = I915_READ(intel_dp->output_reg);
  889. if (mode != DRM_MODE_DPMS_ON) {
  890. if (is_edp(intel_dp))
  891. ironlake_edp_backlight_off(dev);
  892. intel_dp_sink_dpms(intel_dp, mode);
  893. intel_dp_link_down(intel_dp);
  894. if (is_edp(intel_dp))
  895. ironlake_edp_panel_off(dev);
  896. if (is_edp(intel_dp) && !is_pch_edp(intel_dp))
  897. ironlake_edp_pll_off(encoder);
  898. } else {
  899. if (is_edp(intel_dp))
  900. ironlake_edp_panel_vdd_on(intel_dp);
  901. intel_dp_sink_dpms(intel_dp, mode);
  902. if (!(dp_reg & DP_PORT_EN)) {
  903. intel_dp_start_link_train(intel_dp);
  904. if (is_edp(intel_dp)) {
  905. ironlake_edp_panel_on(intel_dp);
  906. ironlake_edp_panel_vdd_off(intel_dp);
  907. }
  908. intel_dp_complete_link_train(intel_dp);
  909. }
  910. if (is_edp(intel_dp))
  911. ironlake_edp_backlight_on(dev);
  912. }
  913. }
  914. /*
  915. * Native read with retry for link status and receiver capability reads for
  916. * cases where the sink may still be asleep.
  917. */
  918. static bool
  919. intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
  920. uint8_t *recv, int recv_bytes)
  921. {
  922. int ret, i;
  923. /*
  924. * Sinks are *supposed* to come up within 1ms from an off state,
  925. * but we're also supposed to retry 3 times per the spec.
  926. */
  927. for (i = 0; i < 3; i++) {
  928. ret = intel_dp_aux_native_read(intel_dp, address, recv,
  929. recv_bytes);
  930. if (ret == recv_bytes)
  931. return true;
  932. msleep(1);
  933. }
  934. return false;
  935. }
  936. /*
  937. * Fetch AUX CH registers 0x202 - 0x207 which contain
  938. * link status information
  939. */
  940. static bool
  941. intel_dp_get_link_status(struct intel_dp *intel_dp)
  942. {
  943. return intel_dp_aux_native_read_retry(intel_dp,
  944. DP_LANE0_1_STATUS,
  945. intel_dp->link_status,
  946. DP_LINK_STATUS_SIZE);
  947. }
  948. static uint8_t
  949. intel_dp_link_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
  950. int r)
  951. {
  952. return link_status[r - DP_LANE0_1_STATUS];
  953. }
  954. static uint8_t
  955. intel_get_adjust_request_voltage(uint8_t link_status[DP_LINK_STATUS_SIZE],
  956. int lane)
  957. {
  958. int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
  959. int s = ((lane & 1) ?
  960. DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
  961. DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
  962. uint8_t l = intel_dp_link_status(link_status, i);
  963. return ((l >> s) & 3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
  964. }
  965. static uint8_t
  966. intel_get_adjust_request_pre_emphasis(uint8_t link_status[DP_LINK_STATUS_SIZE],
  967. int lane)
  968. {
  969. int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
  970. int s = ((lane & 1) ?
  971. DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
  972. DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
  973. uint8_t l = intel_dp_link_status(link_status, i);
  974. return ((l >> s) & 3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
  975. }
  976. #if 0
  977. static char *voltage_names[] = {
  978. "0.4V", "0.6V", "0.8V", "1.2V"
  979. };
  980. static char *pre_emph_names[] = {
  981. "0dB", "3.5dB", "6dB", "9.5dB"
  982. };
  983. static char *link_train_names[] = {
  984. "pattern 1", "pattern 2", "idle", "off"
  985. };
  986. #endif
  987. /*
  988. * These are source-specific values; current Intel hardware supports
  989. * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
  990. */
  991. #define I830_DP_VOLTAGE_MAX DP_TRAIN_VOLTAGE_SWING_800
  992. static uint8_t
  993. intel_dp_pre_emphasis_max(uint8_t voltage_swing)
  994. {
  995. switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
  996. case DP_TRAIN_VOLTAGE_SWING_400:
  997. return DP_TRAIN_PRE_EMPHASIS_6;
  998. case DP_TRAIN_VOLTAGE_SWING_600:
  999. return DP_TRAIN_PRE_EMPHASIS_6;
  1000. case DP_TRAIN_VOLTAGE_SWING_800:
  1001. return DP_TRAIN_PRE_EMPHASIS_3_5;
  1002. case DP_TRAIN_VOLTAGE_SWING_1200:
  1003. default:
  1004. return DP_TRAIN_PRE_EMPHASIS_0;
  1005. }
  1006. }
  1007. static void
  1008. intel_get_adjust_train(struct intel_dp *intel_dp)
  1009. {
  1010. uint8_t v = 0;
  1011. uint8_t p = 0;
  1012. int lane;
  1013. for (lane = 0; lane < intel_dp->lane_count; lane++) {
  1014. uint8_t this_v = intel_get_adjust_request_voltage(intel_dp->link_status, lane);
  1015. uint8_t this_p = intel_get_adjust_request_pre_emphasis(intel_dp->link_status, lane);
  1016. if (this_v > v)
  1017. v = this_v;
  1018. if (this_p > p)
  1019. p = this_p;
  1020. }
  1021. if (v >= I830_DP_VOLTAGE_MAX)
  1022. v = I830_DP_VOLTAGE_MAX | DP_TRAIN_MAX_SWING_REACHED;
  1023. if (p >= intel_dp_pre_emphasis_max(v))
  1024. p = intel_dp_pre_emphasis_max(v) | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  1025. for (lane = 0; lane < 4; lane++)
  1026. intel_dp->train_set[lane] = v | p;
  1027. }
  1028. static uint32_t
  1029. intel_dp_signal_levels(uint8_t train_set, int lane_count)
  1030. {
  1031. uint32_t signal_levels = 0;
  1032. switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
  1033. case DP_TRAIN_VOLTAGE_SWING_400:
  1034. default:
  1035. signal_levels |= DP_VOLTAGE_0_4;
  1036. break;
  1037. case DP_TRAIN_VOLTAGE_SWING_600:
  1038. signal_levels |= DP_VOLTAGE_0_6;
  1039. break;
  1040. case DP_TRAIN_VOLTAGE_SWING_800:
  1041. signal_levels |= DP_VOLTAGE_0_8;
  1042. break;
  1043. case DP_TRAIN_VOLTAGE_SWING_1200:
  1044. signal_levels |= DP_VOLTAGE_1_2;
  1045. break;
  1046. }
  1047. switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
  1048. case DP_TRAIN_PRE_EMPHASIS_0:
  1049. default:
  1050. signal_levels |= DP_PRE_EMPHASIS_0;
  1051. break;
  1052. case DP_TRAIN_PRE_EMPHASIS_3_5:
  1053. signal_levels |= DP_PRE_EMPHASIS_3_5;
  1054. break;
  1055. case DP_TRAIN_PRE_EMPHASIS_6:
  1056. signal_levels |= DP_PRE_EMPHASIS_6;
  1057. break;
  1058. case DP_TRAIN_PRE_EMPHASIS_9_5:
  1059. signal_levels |= DP_PRE_EMPHASIS_9_5;
  1060. break;
  1061. }
  1062. return signal_levels;
  1063. }
  1064. /* Gen6's DP voltage swing and pre-emphasis control */
  1065. static uint32_t
  1066. intel_gen6_edp_signal_levels(uint8_t train_set)
  1067. {
  1068. int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
  1069. DP_TRAIN_PRE_EMPHASIS_MASK);
  1070. switch (signal_levels) {
  1071. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
  1072. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
  1073. return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
  1074. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1075. return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
  1076. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
  1077. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
  1078. return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
  1079. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1080. case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1081. return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
  1082. case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
  1083. case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
  1084. return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
  1085. default:
  1086. DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
  1087. "0x%x\n", signal_levels);
  1088. return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
  1089. }
  1090. }
  1091. static uint8_t
  1092. intel_get_lane_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
  1093. int lane)
  1094. {
  1095. int i = DP_LANE0_1_STATUS + (lane >> 1);
  1096. int s = (lane & 1) * 4;
  1097. uint8_t l = intel_dp_link_status(link_status, i);
  1098. return (l >> s) & 0xf;
  1099. }
  1100. /* Check for clock recovery is done on all channels */
  1101. static bool
  1102. intel_clock_recovery_ok(uint8_t link_status[DP_LINK_STATUS_SIZE], int lane_count)
  1103. {
  1104. int lane;
  1105. uint8_t lane_status;
  1106. for (lane = 0; lane < lane_count; lane++) {
  1107. lane_status = intel_get_lane_status(link_status, lane);
  1108. if ((lane_status & DP_LANE_CR_DONE) == 0)
  1109. return false;
  1110. }
  1111. return true;
  1112. }
  1113. /* Check to see if channel eq is done on all channels */
  1114. #define CHANNEL_EQ_BITS (DP_LANE_CR_DONE|\
  1115. DP_LANE_CHANNEL_EQ_DONE|\
  1116. DP_LANE_SYMBOL_LOCKED)
  1117. static bool
  1118. intel_channel_eq_ok(struct intel_dp *intel_dp)
  1119. {
  1120. uint8_t lane_align;
  1121. uint8_t lane_status;
  1122. int lane;
  1123. lane_align = intel_dp_link_status(intel_dp->link_status,
  1124. DP_LANE_ALIGN_STATUS_UPDATED);
  1125. if ((lane_align & DP_INTERLANE_ALIGN_DONE) == 0)
  1126. return false;
  1127. for (lane = 0; lane < intel_dp->lane_count; lane++) {
  1128. lane_status = intel_get_lane_status(intel_dp->link_status, lane);
  1129. if ((lane_status & CHANNEL_EQ_BITS) != CHANNEL_EQ_BITS)
  1130. return false;
  1131. }
  1132. return true;
  1133. }
  1134. static bool
  1135. intel_dp_set_link_train(struct intel_dp *intel_dp,
  1136. uint32_t dp_reg_value,
  1137. uint8_t dp_train_pat)
  1138. {
  1139. struct drm_device *dev = intel_dp->base.base.dev;
  1140. struct drm_i915_private *dev_priv = dev->dev_private;
  1141. int ret;
  1142. I915_WRITE(intel_dp->output_reg, dp_reg_value);
  1143. POSTING_READ(intel_dp->output_reg);
  1144. intel_dp_aux_native_write_1(intel_dp,
  1145. DP_TRAINING_PATTERN_SET,
  1146. dp_train_pat);
  1147. ret = intel_dp_aux_native_write(intel_dp,
  1148. DP_TRAINING_LANE0_SET,
  1149. intel_dp->train_set, 4);
  1150. if (ret != 4)
  1151. return false;
  1152. return true;
  1153. }
  1154. /* Enable corresponding port and start training pattern 1 */
  1155. static void
  1156. intel_dp_start_link_train(struct intel_dp *intel_dp)
  1157. {
  1158. struct drm_device *dev = intel_dp->base.base.dev;
  1159. struct drm_i915_private *dev_priv = dev->dev_private;
  1160. struct intel_crtc *intel_crtc = to_intel_crtc(intel_dp->base.base.crtc);
  1161. int i;
  1162. uint8_t voltage;
  1163. bool clock_recovery = false;
  1164. int tries;
  1165. u32 reg;
  1166. uint32_t DP = intel_dp->DP;
  1167. /* Enable output, wait for it to become active */
  1168. I915_WRITE(intel_dp->output_reg, intel_dp->DP);
  1169. POSTING_READ(intel_dp->output_reg);
  1170. intel_wait_for_vblank(dev, intel_crtc->pipe);
  1171. /* Write the link configuration data */
  1172. intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
  1173. intel_dp->link_configuration,
  1174. DP_LINK_CONFIGURATION_SIZE);
  1175. DP |= DP_PORT_EN;
  1176. if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
  1177. DP &= ~DP_LINK_TRAIN_MASK_CPT;
  1178. else
  1179. DP &= ~DP_LINK_TRAIN_MASK;
  1180. memset(intel_dp->train_set, 0, 4);
  1181. voltage = 0xff;
  1182. tries = 0;
  1183. clock_recovery = false;
  1184. for (;;) {
  1185. /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
  1186. uint32_t signal_levels;
  1187. if (IS_GEN6(dev) && is_edp(intel_dp)) {
  1188. signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
  1189. DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
  1190. } else {
  1191. signal_levels = intel_dp_signal_levels(intel_dp->train_set[0], intel_dp->lane_count);
  1192. DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
  1193. }
  1194. if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
  1195. reg = DP | DP_LINK_TRAIN_PAT_1_CPT;
  1196. else
  1197. reg = DP | DP_LINK_TRAIN_PAT_1;
  1198. if (!intel_dp_set_link_train(intel_dp, reg,
  1199. DP_TRAINING_PATTERN_1))
  1200. break;
  1201. /* Set training pattern 1 */
  1202. udelay(100);
  1203. if (!intel_dp_get_link_status(intel_dp))
  1204. break;
  1205. if (intel_clock_recovery_ok(intel_dp->link_status, intel_dp->lane_count)) {
  1206. clock_recovery = true;
  1207. break;
  1208. }
  1209. /* Check to see if we've tried the max voltage */
  1210. for (i = 0; i < intel_dp->lane_count; i++)
  1211. if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
  1212. break;
  1213. if (i == intel_dp->lane_count)
  1214. break;
  1215. /* Check to see if we've tried the same voltage 5 times */
  1216. if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
  1217. ++tries;
  1218. if (tries == 5)
  1219. break;
  1220. } else
  1221. tries = 0;
  1222. voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
  1223. /* Compute new intel_dp->train_set as requested by target */
  1224. intel_get_adjust_train(intel_dp);
  1225. }
  1226. intel_dp->DP = DP;
  1227. }
  1228. static void
  1229. intel_dp_complete_link_train(struct intel_dp *intel_dp)
  1230. {
  1231. struct drm_device *dev = intel_dp->base.base.dev;
  1232. struct drm_i915_private *dev_priv = dev->dev_private;
  1233. bool channel_eq = false;
  1234. int tries, cr_tries;
  1235. u32 reg;
  1236. uint32_t DP = intel_dp->DP;
  1237. /* channel equalization */
  1238. tries = 0;
  1239. cr_tries = 0;
  1240. channel_eq = false;
  1241. for (;;) {
  1242. /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
  1243. uint32_t signal_levels;
  1244. if (cr_tries > 5) {
  1245. DRM_ERROR("failed to train DP, aborting\n");
  1246. intel_dp_link_down(intel_dp);
  1247. break;
  1248. }
  1249. if (IS_GEN6(dev) && is_edp(intel_dp)) {
  1250. signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
  1251. DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
  1252. } else {
  1253. signal_levels = intel_dp_signal_levels(intel_dp->train_set[0], intel_dp->lane_count);
  1254. DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
  1255. }
  1256. if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
  1257. reg = DP | DP_LINK_TRAIN_PAT_2_CPT;
  1258. else
  1259. reg = DP | DP_LINK_TRAIN_PAT_2;
  1260. /* channel eq pattern */
  1261. if (!intel_dp_set_link_train(intel_dp, reg,
  1262. DP_TRAINING_PATTERN_2))
  1263. break;
  1264. udelay(400);
  1265. if (!intel_dp_get_link_status(intel_dp))
  1266. break;
  1267. /* Make sure clock is still ok */
  1268. if (!intel_clock_recovery_ok(intel_dp->link_status, intel_dp->lane_count)) {
  1269. intel_dp_start_link_train(intel_dp);
  1270. cr_tries++;
  1271. continue;
  1272. }
  1273. if (intel_channel_eq_ok(intel_dp)) {
  1274. channel_eq = true;
  1275. break;
  1276. }
  1277. /* Try 5 times, then try clock recovery if that fails */
  1278. if (tries > 5) {
  1279. intel_dp_link_down(intel_dp);
  1280. intel_dp_start_link_train(intel_dp);
  1281. tries = 0;
  1282. cr_tries++;
  1283. continue;
  1284. }
  1285. /* Compute new intel_dp->train_set as requested by target */
  1286. intel_get_adjust_train(intel_dp);
  1287. ++tries;
  1288. }
  1289. if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
  1290. reg = DP | DP_LINK_TRAIN_OFF_CPT;
  1291. else
  1292. reg = DP | DP_LINK_TRAIN_OFF;
  1293. I915_WRITE(intel_dp->output_reg, reg);
  1294. POSTING_READ(intel_dp->output_reg);
  1295. intel_dp_aux_native_write_1(intel_dp,
  1296. DP_TRAINING_PATTERN_SET, DP_TRAINING_PATTERN_DISABLE);
  1297. }
  1298. static void
  1299. intel_dp_link_down(struct intel_dp *intel_dp)
  1300. {
  1301. struct drm_device *dev = intel_dp->base.base.dev;
  1302. struct drm_i915_private *dev_priv = dev->dev_private;
  1303. uint32_t DP = intel_dp->DP;
  1304. if ((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0)
  1305. return;
  1306. DRM_DEBUG_KMS("\n");
  1307. if (is_edp(intel_dp)) {
  1308. DP &= ~DP_PLL_ENABLE;
  1309. I915_WRITE(intel_dp->output_reg, DP);
  1310. POSTING_READ(intel_dp->output_reg);
  1311. udelay(100);
  1312. }
  1313. if (HAS_PCH_CPT(dev) && !is_edp(intel_dp)) {
  1314. DP &= ~DP_LINK_TRAIN_MASK_CPT;
  1315. I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
  1316. } else {
  1317. DP &= ~DP_LINK_TRAIN_MASK;
  1318. I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
  1319. }
  1320. POSTING_READ(intel_dp->output_reg);
  1321. msleep(17);
  1322. if (is_edp(intel_dp))
  1323. DP |= DP_LINK_TRAIN_OFF;
  1324. if (!HAS_PCH_CPT(dev) &&
  1325. I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
  1326. struct drm_crtc *crtc = intel_dp->base.base.crtc;
  1327. /* Hardware workaround: leaving our transcoder select
  1328. * set to transcoder B while it's off will prevent the
  1329. * corresponding HDMI output on transcoder A.
  1330. *
  1331. * Combine this with another hardware workaround:
  1332. * transcoder select bit can only be cleared while the
  1333. * port is enabled.
  1334. */
  1335. DP &= ~DP_PIPEB_SELECT;
  1336. I915_WRITE(intel_dp->output_reg, DP);
  1337. /* Changes to enable or select take place the vblank
  1338. * after being written.
  1339. */
  1340. if (crtc == NULL) {
  1341. /* We can arrive here never having been attached
  1342. * to a CRTC, for instance, due to inheriting
  1343. * random state from the BIOS.
  1344. *
  1345. * If the pipe is not running, play safe and
  1346. * wait for the clocks to stabilise before
  1347. * continuing.
  1348. */
  1349. POSTING_READ(intel_dp->output_reg);
  1350. msleep(50);
  1351. } else
  1352. intel_wait_for_vblank(dev, to_intel_crtc(crtc)->pipe);
  1353. }
  1354. I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
  1355. POSTING_READ(intel_dp->output_reg);
  1356. }
  1357. /*
  1358. * According to DP spec
  1359. * 5.1.2:
  1360. * 1. Read DPCD
  1361. * 2. Configure link according to Receiver Capabilities
  1362. * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
  1363. * 4. Check link status on receipt of hot-plug interrupt
  1364. */
  1365. static void
  1366. intel_dp_check_link_status(struct intel_dp *intel_dp)
  1367. {
  1368. int ret;
  1369. if (!intel_dp->base.base.crtc)
  1370. return;
  1371. if (!intel_dp_get_link_status(intel_dp)) {
  1372. intel_dp_link_down(intel_dp);
  1373. return;
  1374. }
  1375. /* Try to read receiver status if the link appears to be up */
  1376. ret = intel_dp_aux_native_read(intel_dp,
  1377. 0x000, intel_dp->dpcd,
  1378. sizeof (intel_dp->dpcd));
  1379. if (ret != sizeof(intel_dp->dpcd)) {
  1380. intel_dp_link_down(intel_dp);
  1381. return;
  1382. }
  1383. if (!intel_channel_eq_ok(intel_dp)) {
  1384. intel_dp_start_link_train(intel_dp);
  1385. intel_dp_complete_link_train(intel_dp);
  1386. }
  1387. }
  1388. static enum drm_connector_status
  1389. ironlake_dp_detect(struct intel_dp *intel_dp)
  1390. {
  1391. enum drm_connector_status status;
  1392. bool ret;
  1393. /* Can't disconnect eDP, but you can close the lid... */
  1394. if (is_edp(intel_dp)) {
  1395. status = intel_panel_detect(intel_dp->base.base.dev);
  1396. if (status == connector_status_unknown)
  1397. status = connector_status_connected;
  1398. return status;
  1399. }
  1400. status = connector_status_disconnected;
  1401. ret = intel_dp_aux_native_read_retry(intel_dp,
  1402. 0x000, intel_dp->dpcd,
  1403. sizeof (intel_dp->dpcd));
  1404. if (ret && intel_dp->dpcd[DP_DPCD_REV] != 0)
  1405. status = connector_status_connected;
  1406. DRM_DEBUG_KMS("DPCD: %hx%hx%hx%hx\n", intel_dp->dpcd[0],
  1407. intel_dp->dpcd[1], intel_dp->dpcd[2], intel_dp->dpcd[3]);
  1408. return status;
  1409. }
  1410. static enum drm_connector_status
  1411. g4x_dp_detect(struct intel_dp *intel_dp)
  1412. {
  1413. struct drm_device *dev = intel_dp->base.base.dev;
  1414. struct drm_i915_private *dev_priv = dev->dev_private;
  1415. enum drm_connector_status status;
  1416. uint32_t temp, bit;
  1417. switch (intel_dp->output_reg) {
  1418. case DP_B:
  1419. bit = DPB_HOTPLUG_INT_STATUS;
  1420. break;
  1421. case DP_C:
  1422. bit = DPC_HOTPLUG_INT_STATUS;
  1423. break;
  1424. case DP_D:
  1425. bit = DPD_HOTPLUG_INT_STATUS;
  1426. break;
  1427. default:
  1428. return connector_status_unknown;
  1429. }
  1430. temp = I915_READ(PORT_HOTPLUG_STAT);
  1431. if ((temp & bit) == 0)
  1432. return connector_status_disconnected;
  1433. status = connector_status_disconnected;
  1434. if (intel_dp_aux_native_read(intel_dp, 0x000, intel_dp->dpcd,
  1435. sizeof (intel_dp->dpcd)) == sizeof (intel_dp->dpcd))
  1436. {
  1437. if (intel_dp->dpcd[DP_DPCD_REV] != 0)
  1438. status = connector_status_connected;
  1439. }
  1440. return status;
  1441. }
  1442. /**
  1443. * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect DP connection.
  1444. *
  1445. * \return true if DP port is connected.
  1446. * \return false if DP port is disconnected.
  1447. */
  1448. static enum drm_connector_status
  1449. intel_dp_detect(struct drm_connector *connector, bool force)
  1450. {
  1451. struct intel_dp *intel_dp = intel_attached_dp(connector);
  1452. struct drm_device *dev = intel_dp->base.base.dev;
  1453. enum drm_connector_status status;
  1454. struct edid *edid = NULL;
  1455. intel_dp->has_audio = false;
  1456. if (HAS_PCH_SPLIT(dev))
  1457. status = ironlake_dp_detect(intel_dp);
  1458. else
  1459. status = g4x_dp_detect(intel_dp);
  1460. if (status != connector_status_connected)
  1461. return status;
  1462. if (intel_dp->force_audio) {
  1463. intel_dp->has_audio = intel_dp->force_audio > 0;
  1464. } else {
  1465. edid = drm_get_edid(connector, &intel_dp->adapter);
  1466. if (edid) {
  1467. intel_dp->has_audio = drm_detect_monitor_audio(edid);
  1468. connector->display_info.raw_edid = NULL;
  1469. kfree(edid);
  1470. }
  1471. }
  1472. return connector_status_connected;
  1473. }
  1474. static int intel_dp_get_modes(struct drm_connector *connector)
  1475. {
  1476. struct intel_dp *intel_dp = intel_attached_dp(connector);
  1477. struct drm_device *dev = intel_dp->base.base.dev;
  1478. struct drm_i915_private *dev_priv = dev->dev_private;
  1479. int ret;
  1480. /* We should parse the EDID data and find out if it has an audio sink
  1481. */
  1482. ret = intel_ddc_get_modes(connector, &intel_dp->adapter);
  1483. if (ret) {
  1484. if (is_edp(intel_dp) && !dev_priv->panel_fixed_mode) {
  1485. struct drm_display_mode *newmode;
  1486. list_for_each_entry(newmode, &connector->probed_modes,
  1487. head) {
  1488. if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
  1489. dev_priv->panel_fixed_mode =
  1490. drm_mode_duplicate(dev, newmode);
  1491. break;
  1492. }
  1493. }
  1494. }
  1495. return ret;
  1496. }
  1497. /* if eDP has no EDID, try to use fixed panel mode from VBT */
  1498. if (is_edp(intel_dp)) {
  1499. if (dev_priv->panel_fixed_mode != NULL) {
  1500. struct drm_display_mode *mode;
  1501. mode = drm_mode_duplicate(dev, dev_priv->panel_fixed_mode);
  1502. drm_mode_probed_add(connector, mode);
  1503. return 1;
  1504. }
  1505. }
  1506. return 0;
  1507. }
  1508. static bool
  1509. intel_dp_detect_audio(struct drm_connector *connector)
  1510. {
  1511. struct intel_dp *intel_dp = intel_attached_dp(connector);
  1512. struct edid *edid;
  1513. bool has_audio = false;
  1514. edid = drm_get_edid(connector, &intel_dp->adapter);
  1515. if (edid) {
  1516. has_audio = drm_detect_monitor_audio(edid);
  1517. connector->display_info.raw_edid = NULL;
  1518. kfree(edid);
  1519. }
  1520. return has_audio;
  1521. }
  1522. static int
  1523. intel_dp_set_property(struct drm_connector *connector,
  1524. struct drm_property *property,
  1525. uint64_t val)
  1526. {
  1527. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  1528. struct intel_dp *intel_dp = intel_attached_dp(connector);
  1529. int ret;
  1530. ret = drm_connector_property_set_value(connector, property, val);
  1531. if (ret)
  1532. return ret;
  1533. if (property == dev_priv->force_audio_property) {
  1534. int i = val;
  1535. bool has_audio;
  1536. if (i == intel_dp->force_audio)
  1537. return 0;
  1538. intel_dp->force_audio = i;
  1539. if (i == 0)
  1540. has_audio = intel_dp_detect_audio(connector);
  1541. else
  1542. has_audio = i > 0;
  1543. if (has_audio == intel_dp->has_audio)
  1544. return 0;
  1545. intel_dp->has_audio = has_audio;
  1546. goto done;
  1547. }
  1548. if (property == dev_priv->broadcast_rgb_property) {
  1549. if (val == !!intel_dp->color_range)
  1550. return 0;
  1551. intel_dp->color_range = val ? DP_COLOR_RANGE_16_235 : 0;
  1552. goto done;
  1553. }
  1554. return -EINVAL;
  1555. done:
  1556. if (intel_dp->base.base.crtc) {
  1557. struct drm_crtc *crtc = intel_dp->base.base.crtc;
  1558. drm_crtc_helper_set_mode(crtc, &crtc->mode,
  1559. crtc->x, crtc->y,
  1560. crtc->fb);
  1561. }
  1562. return 0;
  1563. }
  1564. static void
  1565. intel_dp_destroy (struct drm_connector *connector)
  1566. {
  1567. drm_sysfs_connector_remove(connector);
  1568. drm_connector_cleanup(connector);
  1569. kfree(connector);
  1570. }
  1571. static void intel_dp_encoder_destroy(struct drm_encoder *encoder)
  1572. {
  1573. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1574. i2c_del_adapter(&intel_dp->adapter);
  1575. drm_encoder_cleanup(encoder);
  1576. kfree(intel_dp);
  1577. }
  1578. static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
  1579. .dpms = intel_dp_dpms,
  1580. .mode_fixup = intel_dp_mode_fixup,
  1581. .prepare = intel_dp_prepare,
  1582. .mode_set = intel_dp_mode_set,
  1583. .commit = intel_dp_commit,
  1584. };
  1585. static const struct drm_connector_funcs intel_dp_connector_funcs = {
  1586. .dpms = drm_helper_connector_dpms,
  1587. .detect = intel_dp_detect,
  1588. .fill_modes = drm_helper_probe_single_connector_modes,
  1589. .set_property = intel_dp_set_property,
  1590. .destroy = intel_dp_destroy,
  1591. };
  1592. static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
  1593. .get_modes = intel_dp_get_modes,
  1594. .mode_valid = intel_dp_mode_valid,
  1595. .best_encoder = intel_best_encoder,
  1596. };
  1597. static const struct drm_encoder_funcs intel_dp_enc_funcs = {
  1598. .destroy = intel_dp_encoder_destroy,
  1599. };
  1600. static void
  1601. intel_dp_hot_plug(struct intel_encoder *intel_encoder)
  1602. {
  1603. struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
  1604. intel_dp_check_link_status(intel_dp);
  1605. }
  1606. /* Return which DP Port should be selected for Transcoder DP control */
  1607. int
  1608. intel_trans_dp_port_sel (struct drm_crtc *crtc)
  1609. {
  1610. struct drm_device *dev = crtc->dev;
  1611. struct drm_mode_config *mode_config = &dev->mode_config;
  1612. struct drm_encoder *encoder;
  1613. list_for_each_entry(encoder, &mode_config->encoder_list, head) {
  1614. struct intel_dp *intel_dp;
  1615. if (encoder->crtc != crtc)
  1616. continue;
  1617. intel_dp = enc_to_intel_dp(encoder);
  1618. if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT)
  1619. return intel_dp->output_reg;
  1620. }
  1621. return -1;
  1622. }
  1623. /* check the VBT to see whether the eDP is on DP-D port */
  1624. bool intel_dpd_is_edp(struct drm_device *dev)
  1625. {
  1626. struct drm_i915_private *dev_priv = dev->dev_private;
  1627. struct child_device_config *p_child;
  1628. int i;
  1629. if (!dev_priv->child_dev_num)
  1630. return false;
  1631. for (i = 0; i < dev_priv->child_dev_num; i++) {
  1632. p_child = dev_priv->child_dev + i;
  1633. if (p_child->dvo_port == PORT_IDPD &&
  1634. p_child->device_type == DEVICE_TYPE_eDP)
  1635. return true;
  1636. }
  1637. return false;
  1638. }
  1639. static void
  1640. intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
  1641. {
  1642. intel_attach_force_audio_property(connector);
  1643. intel_attach_broadcast_rgb_property(connector);
  1644. }
  1645. void
  1646. intel_dp_init(struct drm_device *dev, int output_reg)
  1647. {
  1648. struct drm_i915_private *dev_priv = dev->dev_private;
  1649. struct drm_connector *connector;
  1650. struct intel_dp *intel_dp;
  1651. struct intel_encoder *intel_encoder;
  1652. struct intel_connector *intel_connector;
  1653. const char *name = NULL;
  1654. int type;
  1655. intel_dp = kzalloc(sizeof(struct intel_dp), GFP_KERNEL);
  1656. if (!intel_dp)
  1657. return;
  1658. intel_dp->output_reg = output_reg;
  1659. intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  1660. if (!intel_connector) {
  1661. kfree(intel_dp);
  1662. return;
  1663. }
  1664. intel_encoder = &intel_dp->base;
  1665. if (HAS_PCH_SPLIT(dev) && output_reg == PCH_DP_D)
  1666. if (intel_dpd_is_edp(dev))
  1667. intel_dp->is_pch_edp = true;
  1668. if (output_reg == DP_A || is_pch_edp(intel_dp)) {
  1669. type = DRM_MODE_CONNECTOR_eDP;
  1670. intel_encoder->type = INTEL_OUTPUT_EDP;
  1671. } else {
  1672. type = DRM_MODE_CONNECTOR_DisplayPort;
  1673. intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
  1674. }
  1675. connector = &intel_connector->base;
  1676. drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
  1677. drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
  1678. connector->polled = DRM_CONNECTOR_POLL_HPD;
  1679. if (output_reg == DP_B || output_reg == PCH_DP_B)
  1680. intel_encoder->clone_mask = (1 << INTEL_DP_B_CLONE_BIT);
  1681. else if (output_reg == DP_C || output_reg == PCH_DP_C)
  1682. intel_encoder->clone_mask = (1 << INTEL_DP_C_CLONE_BIT);
  1683. else if (output_reg == DP_D || output_reg == PCH_DP_D)
  1684. intel_encoder->clone_mask = (1 << INTEL_DP_D_CLONE_BIT);
  1685. if (is_edp(intel_dp))
  1686. intel_encoder->clone_mask = (1 << INTEL_EDP_CLONE_BIT);
  1687. intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
  1688. connector->interlace_allowed = true;
  1689. connector->doublescan_allowed = 0;
  1690. drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
  1691. DRM_MODE_ENCODER_TMDS);
  1692. drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
  1693. intel_connector_attach_encoder(intel_connector, intel_encoder);
  1694. drm_sysfs_connector_add(connector);
  1695. /* Set up the DDC bus. */
  1696. switch (output_reg) {
  1697. case DP_A:
  1698. name = "DPDDC-A";
  1699. break;
  1700. case DP_B:
  1701. case PCH_DP_B:
  1702. dev_priv->hotplug_supported_mask |=
  1703. HDMIB_HOTPLUG_INT_STATUS;
  1704. name = "DPDDC-B";
  1705. break;
  1706. case DP_C:
  1707. case PCH_DP_C:
  1708. dev_priv->hotplug_supported_mask |=
  1709. HDMIC_HOTPLUG_INT_STATUS;
  1710. name = "DPDDC-C";
  1711. break;
  1712. case DP_D:
  1713. case PCH_DP_D:
  1714. dev_priv->hotplug_supported_mask |=
  1715. HDMID_HOTPLUG_INT_STATUS;
  1716. name = "DPDDC-D";
  1717. break;
  1718. }
  1719. intel_dp_i2c_init(intel_dp, intel_connector, name);
  1720. /* Cache some DPCD data in the eDP case */
  1721. if (is_edp(intel_dp)) {
  1722. int ret;
  1723. u32 pp_on, pp_div;
  1724. pp_on = I915_READ(PCH_PP_ON_DELAYS);
  1725. pp_div = I915_READ(PCH_PP_DIVISOR);
  1726. /* Get T3 & T12 values (note: VESA not bspec terminology) */
  1727. dev_priv->panel_t3 = (pp_on & 0x1fff0000) >> 16;
  1728. dev_priv->panel_t3 /= 10; /* t3 in 100us units */
  1729. dev_priv->panel_t12 = pp_div & 0xf;
  1730. dev_priv->panel_t12 *= 100; /* t12 in 100ms units */
  1731. ironlake_edp_panel_vdd_on(intel_dp);
  1732. ret = intel_dp_aux_native_read(intel_dp, DP_DPCD_REV,
  1733. intel_dp->dpcd,
  1734. sizeof(intel_dp->dpcd));
  1735. ironlake_edp_panel_vdd_off(intel_dp);
  1736. if (ret == sizeof(intel_dp->dpcd)) {
  1737. if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
  1738. dev_priv->no_aux_handshake =
  1739. intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
  1740. DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
  1741. } else {
  1742. /* if this fails, presume the device is a ghost */
  1743. DRM_INFO("failed to retrieve link info, disabling eDP\n");
  1744. intel_dp_encoder_destroy(&intel_dp->base.base);
  1745. intel_dp_destroy(&intel_connector->base);
  1746. return;
  1747. }
  1748. }
  1749. intel_encoder->hot_plug = intel_dp_hot_plug;
  1750. if (is_edp(intel_dp)) {
  1751. /* initialize panel mode from VBT if available for eDP */
  1752. if (dev_priv->lfp_lvds_vbt_mode) {
  1753. dev_priv->panel_fixed_mode =
  1754. drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
  1755. if (dev_priv->panel_fixed_mode) {
  1756. dev_priv->panel_fixed_mode->type |=
  1757. DRM_MODE_TYPE_PREFERRED;
  1758. }
  1759. }
  1760. }
  1761. intel_dp_add_properties(intel_dp, connector);
  1762. /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
  1763. * 0xd. Failure to do so will result in spurious interrupts being
  1764. * generated on the port when a cable is not attached.
  1765. */
  1766. if (IS_G4X(dev) && !IS_GM45(dev)) {
  1767. u32 temp = I915_READ(PEG_BAND_GAP_DATA);
  1768. I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
  1769. }
  1770. }