pasemi_mac.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232
  1. /*
  2. * Copyright (C) 2006-2007 PA Semi, Inc
  3. *
  4. * Driver for the PA Semi PWRficient onchip 1G/10G Ethernet MACs
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  18. */
  19. #include <linux/init.h>
  20. #include <linux/module.h>
  21. #include <linux/pci.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/dmaengine.h>
  24. #include <linux/delay.h>
  25. #include <linux/netdevice.h>
  26. #include <linux/etherdevice.h>
  27. #include <asm/dma-mapping.h>
  28. #include <linux/in.h>
  29. #include <linux/skbuff.h>
  30. #include <linux/ip.h>
  31. #include <linux/tcp.h>
  32. #include <net/checksum.h>
  33. #include <asm/irq.h>
  34. #include "pasemi_mac.h"
  35. /* TODO list
  36. *
  37. * - Get rid of pci_{read,write}_config(), map registers with ioremap
  38. * for performance
  39. * - PHY support
  40. * - Multicast support
  41. * - Large MTU support
  42. * - Other performance improvements
  43. */
  44. /* Must be a power of two */
  45. #define RX_RING_SIZE 512
  46. #define TX_RING_SIZE 512
  47. #define DEFAULT_MSG_ENABLE \
  48. (NETIF_MSG_DRV | \
  49. NETIF_MSG_PROBE | \
  50. NETIF_MSG_LINK | \
  51. NETIF_MSG_TIMER | \
  52. NETIF_MSG_IFDOWN | \
  53. NETIF_MSG_IFUP | \
  54. NETIF_MSG_RX_ERR | \
  55. NETIF_MSG_TX_ERR)
  56. #define TX_DESC(mac, num) ((mac)->tx->desc[(num) & (TX_RING_SIZE-1)])
  57. #define TX_DESC_INFO(mac, num) ((mac)->tx->desc_info[(num) & (TX_RING_SIZE-1)])
  58. #define RX_DESC(mac, num) ((mac)->rx->desc[(num) & (RX_RING_SIZE-1)])
  59. #define RX_DESC_INFO(mac, num) ((mac)->rx->desc_info[(num) & (RX_RING_SIZE-1)])
  60. #define RX_BUFF(mac, num) ((mac)->rx->buffers[(num) & (RX_RING_SIZE-1)])
  61. #define BUF_SIZE 1646 /* 1500 MTU + ETH_HLEN + VLAN_HLEN + 2 64B cachelines */
  62. MODULE_LICENSE("GPL");
  63. MODULE_AUTHOR ("Olof Johansson <olof@lixom.net>");
  64. MODULE_DESCRIPTION("PA Semi PWRficient Ethernet driver");
  65. static int debug = -1; /* -1 == use DEFAULT_MSG_ENABLE as value */
  66. module_param(debug, int, 0);
  67. MODULE_PARM_DESC(debug, "PA Semi MAC bitmapped debugging message enable value");
  68. static struct pasdma_status *dma_status;
  69. static int pasemi_get_mac_addr(struct pasemi_mac *mac)
  70. {
  71. struct pci_dev *pdev = mac->pdev;
  72. struct device_node *dn = pci_device_to_OF_node(pdev);
  73. const u8 *maddr;
  74. u8 addr[6];
  75. if (!dn) {
  76. dev_dbg(&pdev->dev,
  77. "No device node for mac, not configuring\n");
  78. return -ENOENT;
  79. }
  80. maddr = get_property(dn, "mac-address", NULL);
  81. if (maddr == NULL) {
  82. dev_warn(&pdev->dev,
  83. "no mac address in device tree, not configuring\n");
  84. return -ENOENT;
  85. }
  86. if (sscanf(maddr, "%hhx:%hhx:%hhx:%hhx:%hhx:%hhx", &addr[0],
  87. &addr[1], &addr[2], &addr[3], &addr[4], &addr[5]) != 6) {
  88. dev_warn(&pdev->dev,
  89. "can't parse mac address, not configuring\n");
  90. return -EINVAL;
  91. }
  92. memcpy(mac->mac_addr, addr, sizeof(addr));
  93. return 0;
  94. }
  95. static int pasemi_mac_setup_rx_resources(struct net_device *dev)
  96. {
  97. struct pasemi_mac_rxring *ring;
  98. struct pasemi_mac *mac = netdev_priv(dev);
  99. int chan_id = mac->dma_rxch;
  100. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  101. if (!ring)
  102. goto out_ring;
  103. spin_lock_init(&ring->lock);
  104. ring->desc_info = kzalloc(sizeof(struct pasemi_mac_buffer) *
  105. RX_RING_SIZE, GFP_KERNEL);
  106. if (!ring->desc_info)
  107. goto out_desc_info;
  108. /* Allocate descriptors */
  109. ring->desc = dma_alloc_coherent(&mac->dma_pdev->dev,
  110. RX_RING_SIZE *
  111. sizeof(struct pas_dma_xct_descr),
  112. &ring->dma, GFP_KERNEL);
  113. if (!ring->desc)
  114. goto out_desc;
  115. memset(ring->desc, 0, RX_RING_SIZE * sizeof(struct pas_dma_xct_descr));
  116. ring->buffers = dma_alloc_coherent(&mac->dma_pdev->dev,
  117. RX_RING_SIZE * sizeof(u64),
  118. &ring->buf_dma, GFP_KERNEL);
  119. if (!ring->buffers)
  120. goto out_buffers;
  121. memset(ring->buffers, 0, RX_RING_SIZE * sizeof(u64));
  122. pci_write_config_dword(mac->dma_pdev, PAS_DMA_RXCHAN_BASEL(chan_id),
  123. PAS_DMA_RXCHAN_BASEL_BRBL(ring->dma));
  124. pci_write_config_dword(mac->dma_pdev, PAS_DMA_RXCHAN_BASEU(chan_id),
  125. PAS_DMA_RXCHAN_BASEU_BRBH(ring->dma >> 32) |
  126. PAS_DMA_RXCHAN_BASEU_SIZ(RX_RING_SIZE >> 2));
  127. pci_write_config_dword(mac->dma_pdev, PAS_DMA_RXCHAN_CFG(chan_id),
  128. PAS_DMA_RXCHAN_CFG_HBU(1));
  129. pci_write_config_dword(mac->dma_pdev, PAS_DMA_RXINT_BASEL(mac->dma_if),
  130. PAS_DMA_RXINT_BASEL_BRBL(__pa(ring->buffers)));
  131. pci_write_config_dword(mac->dma_pdev, PAS_DMA_RXINT_BASEU(mac->dma_if),
  132. PAS_DMA_RXINT_BASEU_BRBH(__pa(ring->buffers) >> 32) |
  133. PAS_DMA_RXINT_BASEU_SIZ(RX_RING_SIZE >> 3));
  134. ring->next_to_fill = 0;
  135. ring->next_to_clean = 0;
  136. snprintf(ring->irq_name, sizeof(ring->irq_name),
  137. "%s rx", dev->name);
  138. mac->rx = ring;
  139. return 0;
  140. out_buffers:
  141. dma_free_coherent(&mac->dma_pdev->dev,
  142. RX_RING_SIZE * sizeof(struct pas_dma_xct_descr),
  143. mac->rx->desc, mac->rx->dma);
  144. out_desc:
  145. kfree(ring->desc_info);
  146. out_desc_info:
  147. kfree(ring);
  148. out_ring:
  149. return -ENOMEM;
  150. }
  151. static int pasemi_mac_setup_tx_resources(struct net_device *dev)
  152. {
  153. struct pasemi_mac *mac = netdev_priv(dev);
  154. u32 val;
  155. int chan_id = mac->dma_txch;
  156. struct pasemi_mac_txring *ring;
  157. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  158. if (!ring)
  159. goto out_ring;
  160. spin_lock_init(&ring->lock);
  161. ring->desc_info = kzalloc(sizeof(struct pasemi_mac_buffer) *
  162. TX_RING_SIZE, GFP_KERNEL);
  163. if (!ring->desc_info)
  164. goto out_desc_info;
  165. /* Allocate descriptors */
  166. ring->desc = dma_alloc_coherent(&mac->dma_pdev->dev,
  167. TX_RING_SIZE *
  168. sizeof(struct pas_dma_xct_descr),
  169. &ring->dma, GFP_KERNEL);
  170. if (!ring->desc)
  171. goto out_desc;
  172. memset(ring->desc, 0, TX_RING_SIZE * sizeof(struct pas_dma_xct_descr));
  173. pci_write_config_dword(mac->dma_pdev, PAS_DMA_TXCHAN_BASEL(chan_id),
  174. PAS_DMA_TXCHAN_BASEL_BRBL(ring->dma));
  175. val = PAS_DMA_TXCHAN_BASEU_BRBH(ring->dma >> 32);
  176. val |= PAS_DMA_TXCHAN_BASEU_SIZ(TX_RING_SIZE >> 2);
  177. pci_write_config_dword(mac->dma_pdev, PAS_DMA_TXCHAN_BASEU(chan_id), val);
  178. pci_write_config_dword(mac->dma_pdev, PAS_DMA_TXCHAN_CFG(chan_id),
  179. PAS_DMA_TXCHAN_CFG_TY_IFACE |
  180. PAS_DMA_TXCHAN_CFG_TATTR(mac->dma_if) |
  181. PAS_DMA_TXCHAN_CFG_UP |
  182. PAS_DMA_TXCHAN_CFG_WT(2));
  183. ring->next_to_use = 0;
  184. ring->next_to_clean = 0;
  185. snprintf(ring->irq_name, sizeof(ring->irq_name),
  186. "%s tx", dev->name);
  187. mac->tx = ring;
  188. return 0;
  189. out_desc:
  190. kfree(ring->desc_info);
  191. out_desc_info:
  192. kfree(ring);
  193. out_ring:
  194. return -ENOMEM;
  195. }
  196. static void pasemi_mac_free_tx_resources(struct net_device *dev)
  197. {
  198. struct pasemi_mac *mac = netdev_priv(dev);
  199. unsigned int i;
  200. struct pasemi_mac_buffer *info;
  201. struct pas_dma_xct_descr *dp;
  202. for (i = 0; i < TX_RING_SIZE; i++) {
  203. info = &TX_DESC_INFO(mac, i);
  204. dp = &TX_DESC(mac, i);
  205. if (info->dma) {
  206. if (info->skb) {
  207. pci_unmap_single(mac->dma_pdev,
  208. info->dma,
  209. info->skb->len,
  210. PCI_DMA_TODEVICE);
  211. dev_kfree_skb_any(info->skb);
  212. }
  213. info->dma = 0;
  214. info->skb = NULL;
  215. dp->mactx = 0;
  216. dp->ptr = 0;
  217. }
  218. }
  219. dma_free_coherent(&mac->dma_pdev->dev,
  220. TX_RING_SIZE * sizeof(struct pas_dma_xct_descr),
  221. mac->tx->desc, mac->tx->dma);
  222. kfree(mac->tx->desc_info);
  223. kfree(mac->tx);
  224. mac->tx = NULL;
  225. }
  226. static void pasemi_mac_free_rx_resources(struct net_device *dev)
  227. {
  228. struct pasemi_mac *mac = netdev_priv(dev);
  229. unsigned int i;
  230. struct pasemi_mac_buffer *info;
  231. struct pas_dma_xct_descr *dp;
  232. for (i = 0; i < RX_RING_SIZE; i++) {
  233. info = &RX_DESC_INFO(mac, i);
  234. dp = &RX_DESC(mac, i);
  235. if (info->skb) {
  236. if (info->dma) {
  237. pci_unmap_single(mac->dma_pdev,
  238. info->dma,
  239. info->skb->len,
  240. PCI_DMA_FROMDEVICE);
  241. dev_kfree_skb_any(info->skb);
  242. }
  243. info->dma = 0;
  244. info->skb = NULL;
  245. dp->macrx = 0;
  246. dp->ptr = 0;
  247. }
  248. }
  249. dma_free_coherent(&mac->dma_pdev->dev,
  250. RX_RING_SIZE * sizeof(struct pas_dma_xct_descr),
  251. mac->rx->desc, mac->rx->dma);
  252. dma_free_coherent(&mac->dma_pdev->dev, RX_RING_SIZE * sizeof(u64),
  253. mac->rx->buffers, mac->rx->buf_dma);
  254. kfree(mac->rx->desc_info);
  255. kfree(mac->rx);
  256. mac->rx = NULL;
  257. }
  258. static void pasemi_mac_replenish_rx_ring(struct net_device *dev)
  259. {
  260. struct pasemi_mac *mac = netdev_priv(dev);
  261. unsigned int i;
  262. int start = mac->rx->next_to_fill;
  263. unsigned int limit, count;
  264. limit = (mac->rx->next_to_clean + RX_RING_SIZE -
  265. mac->rx->next_to_fill) & (RX_RING_SIZE - 1);
  266. /* Check to see if we're doing first-time setup */
  267. if (unlikely(mac->rx->next_to_clean == 0 && mac->rx->next_to_fill == 0))
  268. limit = RX_RING_SIZE;
  269. if (limit <= 0)
  270. return;
  271. i = start;
  272. for (count = limit; count; count--) {
  273. struct pasemi_mac_buffer *info = &RX_DESC_INFO(mac, i);
  274. u64 *buff = &RX_BUFF(mac, i);
  275. struct sk_buff *skb;
  276. dma_addr_t dma;
  277. /* skb might still be in there for recycle on short receives */
  278. if (info->skb)
  279. skb = info->skb;
  280. else
  281. skb = dev_alloc_skb(BUF_SIZE);
  282. if (unlikely(!skb))
  283. break;
  284. dma = pci_map_single(mac->dma_pdev, skb->data, skb->len,
  285. PCI_DMA_FROMDEVICE);
  286. if (unlikely(dma_mapping_error(dma))) {
  287. dev_kfree_skb_irq(info->skb);
  288. break;
  289. }
  290. info->skb = skb;
  291. info->dma = dma;
  292. *buff = XCT_RXB_LEN(BUF_SIZE) | XCT_RXB_ADDR(dma);
  293. i++;
  294. }
  295. wmb();
  296. pci_write_config_dword(mac->dma_pdev,
  297. PAS_DMA_RXCHAN_INCR(mac->dma_rxch),
  298. limit - count);
  299. pci_write_config_dword(mac->dma_pdev,
  300. PAS_DMA_RXINT_INCR(mac->dma_if),
  301. limit - count);
  302. mac->rx->next_to_fill += limit - count;
  303. }
  304. static void pasemi_mac_restart_rx_intr(struct pasemi_mac *mac)
  305. {
  306. unsigned int reg, stat;
  307. /* Re-enable packet count interrupts: finally
  308. * ack the packet count interrupt we got in rx_intr.
  309. */
  310. pci_read_config_dword(mac->iob_pdev,
  311. PAS_IOB_DMA_RXCH_STAT(mac->dma_rxch),
  312. &stat);
  313. reg = PAS_IOB_DMA_RXCH_RESET_PCNT(stat & PAS_IOB_DMA_RXCH_STAT_CNTDEL_M)
  314. | PAS_IOB_DMA_RXCH_RESET_PINTC;
  315. pci_write_config_dword(mac->iob_pdev,
  316. PAS_IOB_DMA_RXCH_RESET(mac->dma_rxch),
  317. reg);
  318. }
  319. static void pasemi_mac_restart_tx_intr(struct pasemi_mac *mac)
  320. {
  321. unsigned int reg, stat;
  322. /* Re-enable packet count interrupts */
  323. pci_read_config_dword(mac->iob_pdev,
  324. PAS_IOB_DMA_TXCH_STAT(mac->dma_txch), &stat);
  325. reg = PAS_IOB_DMA_TXCH_RESET_PCNT(stat & PAS_IOB_DMA_TXCH_STAT_CNTDEL_M)
  326. | PAS_IOB_DMA_TXCH_RESET_PINTC;
  327. pci_write_config_dword(mac->iob_pdev,
  328. PAS_IOB_DMA_TXCH_RESET(mac->dma_txch), reg);
  329. }
  330. static int pasemi_mac_clean_rx(struct pasemi_mac *mac, int limit)
  331. {
  332. unsigned int n;
  333. int count;
  334. struct pas_dma_xct_descr *dp;
  335. struct pasemi_mac_buffer *info;
  336. struct sk_buff *skb;
  337. unsigned int i, len;
  338. u64 macrx;
  339. dma_addr_t dma;
  340. spin_lock(&mac->rx->lock);
  341. n = mac->rx->next_to_clean;
  342. for (count = limit; count; count--) {
  343. rmb();
  344. dp = &RX_DESC(mac, n);
  345. macrx = dp->macrx;
  346. if (!(macrx & XCT_MACRX_O))
  347. break;
  348. info = NULL;
  349. /* We have to scan for our skb since there's no way
  350. * to back-map them from the descriptor, and if we
  351. * have several receive channels then they might not
  352. * show up in the same order as they were put on the
  353. * interface ring.
  354. */
  355. dma = (dp->ptr & XCT_PTR_ADDR_M);
  356. for (i = n; i < (n + RX_RING_SIZE); i++) {
  357. info = &RX_DESC_INFO(mac, i);
  358. if (info->dma == dma)
  359. break;
  360. }
  361. skb = info->skb;
  362. info->dma = 0;
  363. pci_unmap_single(mac->dma_pdev, dma, skb->len,
  364. PCI_DMA_FROMDEVICE);
  365. len = (macrx & XCT_MACRX_LLEN_M) >> XCT_MACRX_LLEN_S;
  366. if (len < 256) {
  367. struct sk_buff *new_skb =
  368. netdev_alloc_skb(mac->netdev, len + NET_IP_ALIGN);
  369. if (new_skb) {
  370. skb_reserve(new_skb, NET_IP_ALIGN);
  371. memcpy(new_skb->data - NET_IP_ALIGN,
  372. skb->data - NET_IP_ALIGN,
  373. len + NET_IP_ALIGN);
  374. /* save the skb in buffer_info as good */
  375. skb = new_skb;
  376. }
  377. /* else just continue with the old one */
  378. } else
  379. info->skb = NULL;
  380. skb_put(skb, len);
  381. skb->protocol = eth_type_trans(skb, mac->netdev);
  382. if ((macrx & XCT_MACRX_HTY_M) == XCT_MACRX_HTY_IPV4_OK) {
  383. skb->ip_summed = CHECKSUM_COMPLETE;
  384. skb->csum = (macrx & XCT_MACRX_CSUM_M) >>
  385. XCT_MACRX_CSUM_S;
  386. } else
  387. skb->ip_summed = CHECKSUM_NONE;
  388. mac->stats.rx_bytes += len;
  389. mac->stats.rx_packets++;
  390. netif_receive_skb(skb);
  391. dp->ptr = 0;
  392. dp->macrx = 0;
  393. n++;
  394. }
  395. mac->rx->next_to_clean += limit - count;
  396. pasemi_mac_replenish_rx_ring(mac->netdev);
  397. spin_unlock(&mac->rx->lock);
  398. return count;
  399. }
  400. static int pasemi_mac_clean_tx(struct pasemi_mac *mac)
  401. {
  402. int i;
  403. struct pasemi_mac_buffer *info;
  404. struct pas_dma_xct_descr *dp;
  405. int start, count;
  406. int flags;
  407. spin_lock_irqsave(&mac->tx->lock, flags);
  408. start = mac->tx->next_to_clean;
  409. count = 0;
  410. for (i = start; i < mac->tx->next_to_use; i++) {
  411. dp = &TX_DESC(mac, i);
  412. if (!dp || (dp->mactx & XCT_MACTX_O))
  413. break;
  414. count++;
  415. info = &TX_DESC_INFO(mac, i);
  416. pci_unmap_single(mac->dma_pdev, info->dma,
  417. info->skb->len, PCI_DMA_TODEVICE);
  418. dev_kfree_skb_irq(info->skb);
  419. info->skb = NULL;
  420. info->dma = 0;
  421. dp->mactx = 0;
  422. dp->ptr = 0;
  423. }
  424. mac->tx->next_to_clean += count;
  425. spin_unlock_irqrestore(&mac->tx->lock, flags);
  426. netif_wake_queue(mac->netdev);
  427. return count;
  428. }
  429. static irqreturn_t pasemi_mac_rx_intr(int irq, void *data)
  430. {
  431. struct net_device *dev = data;
  432. struct pasemi_mac *mac = netdev_priv(dev);
  433. unsigned int reg;
  434. if (!(*mac->rx_status & PAS_STATUS_CAUSE_M))
  435. return IRQ_NONE;
  436. if (*mac->rx_status & PAS_STATUS_ERROR)
  437. printk("rx_status reported error\n");
  438. /* Don't reset packet count so it won't fire again but clear
  439. * all others.
  440. */
  441. pci_read_config_dword(mac->dma_pdev, PAS_DMA_RXINT_RCMDSTA(mac->dma_if), &reg);
  442. reg = 0;
  443. if (*mac->rx_status & PAS_STATUS_SOFT)
  444. reg |= PAS_IOB_DMA_RXCH_RESET_SINTC;
  445. if (*mac->rx_status & PAS_STATUS_ERROR)
  446. reg |= PAS_IOB_DMA_RXCH_RESET_DINTC;
  447. if (*mac->rx_status & PAS_STATUS_TIMER)
  448. reg |= PAS_IOB_DMA_RXCH_RESET_TINTC;
  449. netif_rx_schedule(dev);
  450. pci_write_config_dword(mac->iob_pdev,
  451. PAS_IOB_DMA_RXCH_RESET(mac->dma_rxch), reg);
  452. return IRQ_HANDLED;
  453. }
  454. static irqreturn_t pasemi_mac_tx_intr(int irq, void *data)
  455. {
  456. struct net_device *dev = data;
  457. struct pasemi_mac *mac = netdev_priv(dev);
  458. unsigned int reg;
  459. if (!(*mac->tx_status & PAS_STATUS_CAUSE_M))
  460. return IRQ_NONE;
  461. pasemi_mac_clean_tx(mac);
  462. reg = PAS_IOB_DMA_TXCH_RESET_PINTC;
  463. if (*mac->tx_status & PAS_STATUS_SOFT)
  464. reg |= PAS_IOB_DMA_TXCH_RESET_SINTC;
  465. if (*mac->tx_status & PAS_STATUS_ERROR)
  466. reg |= PAS_IOB_DMA_TXCH_RESET_DINTC;
  467. pci_write_config_dword(mac->iob_pdev, PAS_IOB_DMA_TXCH_RESET(mac->dma_txch),
  468. reg);
  469. return IRQ_HANDLED;
  470. }
  471. static void pasemi_adjust_link(struct net_device *dev)
  472. {
  473. struct pasemi_mac *mac = netdev_priv(dev);
  474. int msg;
  475. unsigned int flags;
  476. unsigned int new_flags;
  477. if (!mac->phydev->link) {
  478. /* If no link, MAC speed settings don't matter. Just report
  479. * link down and return.
  480. */
  481. if (mac->link && netif_msg_link(mac))
  482. printk(KERN_INFO "%s: Link is down.\n", dev->name);
  483. netif_carrier_off(dev);
  484. mac->link = 0;
  485. return;
  486. } else
  487. netif_carrier_on(dev);
  488. pci_read_config_dword(mac->pdev, PAS_MAC_CFG_PCFG, &flags);
  489. new_flags = flags & ~(PAS_MAC_CFG_PCFG_HD | PAS_MAC_CFG_PCFG_SPD_M |
  490. PAS_MAC_CFG_PCFG_TSR_M);
  491. if (!mac->phydev->duplex)
  492. new_flags |= PAS_MAC_CFG_PCFG_HD;
  493. switch (mac->phydev->speed) {
  494. case 1000:
  495. new_flags |= PAS_MAC_CFG_PCFG_SPD_1G |
  496. PAS_MAC_CFG_PCFG_TSR_1G;
  497. break;
  498. case 100:
  499. new_flags |= PAS_MAC_CFG_PCFG_SPD_100M |
  500. PAS_MAC_CFG_PCFG_TSR_100M;
  501. break;
  502. case 10:
  503. new_flags |= PAS_MAC_CFG_PCFG_SPD_10M |
  504. PAS_MAC_CFG_PCFG_TSR_10M;
  505. break;
  506. default:
  507. printk("Unsupported speed %d\n", mac->phydev->speed);
  508. }
  509. /* Print on link or speed/duplex change */
  510. msg = mac->link != mac->phydev->link || flags != new_flags;
  511. mac->duplex = mac->phydev->duplex;
  512. mac->speed = mac->phydev->speed;
  513. mac->link = mac->phydev->link;
  514. if (new_flags != flags)
  515. pci_write_config_dword(mac->pdev, PAS_MAC_CFG_PCFG, new_flags);
  516. if (msg && netif_msg_link(mac))
  517. printk(KERN_INFO "%s: Link is up at %d Mbps, %s duplex.\n",
  518. dev->name, mac->speed, mac->duplex ? "full" : "half");
  519. }
  520. static int pasemi_mac_phy_init(struct net_device *dev)
  521. {
  522. struct pasemi_mac *mac = netdev_priv(dev);
  523. struct device_node *dn, *phy_dn;
  524. struct phy_device *phydev;
  525. unsigned int phy_id;
  526. const phandle *ph;
  527. const unsigned int *prop;
  528. struct resource r;
  529. int ret;
  530. dn = pci_device_to_OF_node(mac->pdev);
  531. ph = get_property(dn, "phy-handle", NULL);
  532. if (!ph)
  533. return -ENODEV;
  534. phy_dn = of_find_node_by_phandle(*ph);
  535. prop = get_property(phy_dn, "reg", NULL);
  536. ret = of_address_to_resource(phy_dn->parent, 0, &r);
  537. if (ret)
  538. goto err;
  539. phy_id = *prop;
  540. snprintf(mac->phy_id, BUS_ID_SIZE, PHY_ID_FMT, (int)r.start, phy_id);
  541. of_node_put(phy_dn);
  542. mac->link = 0;
  543. mac->speed = 0;
  544. mac->duplex = -1;
  545. phydev = phy_connect(dev, mac->phy_id, &pasemi_adjust_link, 0, PHY_INTERFACE_MODE_SGMII);
  546. if (IS_ERR(phydev)) {
  547. printk(KERN_ERR "%s: Could not attach to phy\n", dev->name);
  548. return PTR_ERR(phydev);
  549. }
  550. mac->phydev = phydev;
  551. return 0;
  552. err:
  553. of_node_put(phy_dn);
  554. return -ENODEV;
  555. }
  556. static int pasemi_mac_open(struct net_device *dev)
  557. {
  558. struct pasemi_mac *mac = netdev_priv(dev);
  559. int base_irq;
  560. unsigned int flags;
  561. int ret;
  562. /* enable rx section */
  563. pci_write_config_dword(mac->dma_pdev, PAS_DMA_COM_RXCMD,
  564. PAS_DMA_COM_RXCMD_EN);
  565. /* enable tx section */
  566. pci_write_config_dword(mac->dma_pdev, PAS_DMA_COM_TXCMD,
  567. PAS_DMA_COM_TXCMD_EN);
  568. flags = PAS_MAC_CFG_TXP_FCE | PAS_MAC_CFG_TXP_FPC(3) |
  569. PAS_MAC_CFG_TXP_SL(3) | PAS_MAC_CFG_TXP_COB(0xf) |
  570. PAS_MAC_CFG_TXP_TIFT(8) | PAS_MAC_CFG_TXP_TIFG(12);
  571. pci_write_config_dword(mac->pdev, PAS_MAC_CFG_TXP, flags);
  572. flags = PAS_MAC_CFG_PCFG_S1 | PAS_MAC_CFG_PCFG_PE |
  573. PAS_MAC_CFG_PCFG_PR | PAS_MAC_CFG_PCFG_CE;
  574. flags |= PAS_MAC_CFG_PCFG_TSR_1G | PAS_MAC_CFG_PCFG_SPD_1G;
  575. pci_write_config_dword(mac->iob_pdev, PAS_IOB_DMA_RXCH_CFG(mac->dma_rxch),
  576. PAS_IOB_DMA_RXCH_CFG_CNTTH(1));
  577. pci_write_config_dword(mac->iob_pdev, PAS_IOB_DMA_TXCH_CFG(mac->dma_txch),
  578. PAS_IOB_DMA_TXCH_CFG_CNTTH(32));
  579. /* Clear out any residual packet count state from firmware */
  580. pasemi_mac_restart_rx_intr(mac);
  581. pasemi_mac_restart_tx_intr(mac);
  582. /* 0xffffff is max value, about 16ms */
  583. pci_write_config_dword(mac->iob_pdev, PAS_IOB_DMA_COM_TIMEOUTCFG,
  584. PAS_IOB_DMA_COM_TIMEOUTCFG_TCNT(0xffffff));
  585. pci_write_config_dword(mac->pdev, PAS_MAC_CFG_PCFG, flags);
  586. ret = pasemi_mac_setup_rx_resources(dev);
  587. if (ret)
  588. goto out_rx_resources;
  589. ret = pasemi_mac_setup_tx_resources(dev);
  590. if (ret)
  591. goto out_tx_resources;
  592. pci_write_config_dword(mac->pdev, PAS_MAC_IPC_CHNL,
  593. PAS_MAC_IPC_CHNL_DCHNO(mac->dma_rxch) |
  594. PAS_MAC_IPC_CHNL_BCH(mac->dma_rxch));
  595. /* enable rx if */
  596. pci_write_config_dword(mac->dma_pdev,
  597. PAS_DMA_RXINT_RCMDSTA(mac->dma_if),
  598. PAS_DMA_RXINT_RCMDSTA_EN);
  599. /* enable rx channel */
  600. pci_write_config_dword(mac->dma_pdev,
  601. PAS_DMA_RXCHAN_CCMDSTA(mac->dma_rxch),
  602. PAS_DMA_RXCHAN_CCMDSTA_EN |
  603. PAS_DMA_RXCHAN_CCMDSTA_DU);
  604. /* enable tx channel */
  605. pci_write_config_dword(mac->dma_pdev,
  606. PAS_DMA_TXCHAN_TCMDSTA(mac->dma_txch),
  607. PAS_DMA_TXCHAN_TCMDSTA_EN);
  608. pasemi_mac_replenish_rx_ring(dev);
  609. ret = pasemi_mac_phy_init(dev);
  610. /* Some configs don't have PHYs (XAUI etc), so don't complain about
  611. * failed init due to -ENODEV.
  612. */
  613. if (ret && ret != -ENODEV)
  614. dev_warn(&mac->pdev->dev, "phy init failed: %d\n", ret);
  615. netif_start_queue(dev);
  616. netif_poll_enable(dev);
  617. /* Interrupts are a bit different for our DMA controller: While
  618. * it's got one a regular PCI device header, the interrupt there
  619. * is really the base of the range it's using. Each tx and rx
  620. * channel has it's own interrupt source.
  621. */
  622. base_irq = virq_to_hw(mac->dma_pdev->irq);
  623. mac->tx_irq = irq_create_mapping(NULL, base_irq + mac->dma_txch);
  624. mac->rx_irq = irq_create_mapping(NULL, base_irq + 20 + mac->dma_txch);
  625. ret = request_irq(mac->tx_irq, &pasemi_mac_tx_intr, IRQF_DISABLED,
  626. mac->tx->irq_name, dev);
  627. if (ret) {
  628. dev_err(&mac->pdev->dev, "request_irq of irq %d failed: %d\n",
  629. base_irq + mac->dma_txch, ret);
  630. goto out_tx_int;
  631. }
  632. ret = request_irq(mac->rx_irq, &pasemi_mac_rx_intr, IRQF_DISABLED,
  633. mac->rx->irq_name, dev);
  634. if (ret) {
  635. dev_err(&mac->pdev->dev, "request_irq of irq %d failed: %d\n",
  636. base_irq + 20 + mac->dma_rxch, ret);
  637. goto out_rx_int;
  638. }
  639. if (mac->phydev)
  640. phy_start(mac->phydev);
  641. return 0;
  642. out_rx_int:
  643. free_irq(mac->tx_irq, dev);
  644. out_tx_int:
  645. netif_poll_disable(dev);
  646. netif_stop_queue(dev);
  647. pasemi_mac_free_tx_resources(dev);
  648. out_tx_resources:
  649. pasemi_mac_free_rx_resources(dev);
  650. out_rx_resources:
  651. return ret;
  652. }
  653. #define MAX_RETRIES 5000
  654. static int pasemi_mac_close(struct net_device *dev)
  655. {
  656. struct pasemi_mac *mac = netdev_priv(dev);
  657. unsigned int stat;
  658. int retries;
  659. if (mac->phydev) {
  660. phy_stop(mac->phydev);
  661. phy_disconnect(mac->phydev);
  662. }
  663. netif_stop_queue(dev);
  664. /* Clean out any pending buffers */
  665. pasemi_mac_clean_tx(mac);
  666. pasemi_mac_clean_rx(mac, RX_RING_SIZE);
  667. /* Disable interface */
  668. pci_write_config_dword(mac->dma_pdev,
  669. PAS_DMA_TXCHAN_TCMDSTA(mac->dma_txch),
  670. PAS_DMA_TXCHAN_TCMDSTA_ST);
  671. pci_write_config_dword(mac->dma_pdev,
  672. PAS_DMA_RXINT_RCMDSTA(mac->dma_if),
  673. PAS_DMA_RXINT_RCMDSTA_ST);
  674. pci_write_config_dword(mac->dma_pdev,
  675. PAS_DMA_RXCHAN_CCMDSTA(mac->dma_rxch),
  676. PAS_DMA_RXCHAN_CCMDSTA_ST);
  677. for (retries = 0; retries < MAX_RETRIES; retries++) {
  678. pci_read_config_dword(mac->dma_pdev,
  679. PAS_DMA_TXCHAN_TCMDSTA(mac->dma_txch),
  680. &stat);
  681. if (!(stat & PAS_DMA_TXCHAN_TCMDSTA_ACT))
  682. break;
  683. cond_resched();
  684. }
  685. if (stat & PAS_DMA_TXCHAN_TCMDSTA_ACT)
  686. dev_err(&mac->dma_pdev->dev, "Failed to stop tx channel\n");
  687. for (retries = 0; retries < MAX_RETRIES; retries++) {
  688. pci_read_config_dword(mac->dma_pdev,
  689. PAS_DMA_RXCHAN_CCMDSTA(mac->dma_rxch),
  690. &stat);
  691. if (!(stat & PAS_DMA_RXCHAN_CCMDSTA_ACT))
  692. break;
  693. cond_resched();
  694. }
  695. if (stat & PAS_DMA_RXCHAN_CCMDSTA_ACT)
  696. dev_err(&mac->dma_pdev->dev, "Failed to stop rx channel\n");
  697. for (retries = 0; retries < MAX_RETRIES; retries++) {
  698. pci_read_config_dword(mac->dma_pdev,
  699. PAS_DMA_RXINT_RCMDSTA(mac->dma_if),
  700. &stat);
  701. if (!(stat & PAS_DMA_RXINT_RCMDSTA_ACT))
  702. break;
  703. cond_resched();
  704. }
  705. if (stat & PAS_DMA_RXINT_RCMDSTA_ACT)
  706. dev_err(&mac->dma_pdev->dev, "Failed to stop rx interface\n");
  707. /* Then, disable the channel. This must be done separately from
  708. * stopping, since you can't disable when active.
  709. */
  710. pci_write_config_dword(mac->dma_pdev,
  711. PAS_DMA_TXCHAN_TCMDSTA(mac->dma_txch), 0);
  712. pci_write_config_dword(mac->dma_pdev,
  713. PAS_DMA_RXCHAN_CCMDSTA(mac->dma_rxch), 0);
  714. pci_write_config_dword(mac->dma_pdev,
  715. PAS_DMA_RXINT_RCMDSTA(mac->dma_if), 0);
  716. free_irq(mac->tx_irq, dev);
  717. free_irq(mac->rx_irq, dev);
  718. /* Free resources */
  719. pasemi_mac_free_rx_resources(dev);
  720. pasemi_mac_free_tx_resources(dev);
  721. return 0;
  722. }
  723. static int pasemi_mac_start_tx(struct sk_buff *skb, struct net_device *dev)
  724. {
  725. struct pasemi_mac *mac = netdev_priv(dev);
  726. struct pasemi_mac_txring *txring;
  727. struct pasemi_mac_buffer *info;
  728. struct pas_dma_xct_descr *dp;
  729. u64 dflags;
  730. dma_addr_t map;
  731. int flags;
  732. dflags = XCT_MACTX_O | XCT_MACTX_ST | XCT_MACTX_SS | XCT_MACTX_CRC_PAD;
  733. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  734. const unsigned char *nh = skb_network_header(skb);
  735. switch (ip_hdr(skb)->protocol) {
  736. case IPPROTO_TCP:
  737. dflags |= XCT_MACTX_CSUM_TCP;
  738. dflags |= XCT_MACTX_IPH(skb_network_header_len(skb) >> 2);
  739. dflags |= XCT_MACTX_IPO(nh - skb->data);
  740. break;
  741. case IPPROTO_UDP:
  742. dflags |= XCT_MACTX_CSUM_UDP;
  743. dflags |= XCT_MACTX_IPH(skb_network_header_len(skb) >> 2);
  744. dflags |= XCT_MACTX_IPO(nh - skb->data);
  745. break;
  746. }
  747. }
  748. map = pci_map_single(mac->dma_pdev, skb->data, skb->len, PCI_DMA_TODEVICE);
  749. if (dma_mapping_error(map))
  750. return NETDEV_TX_BUSY;
  751. txring = mac->tx;
  752. spin_lock_irqsave(&txring->lock, flags);
  753. if (txring->next_to_clean - txring->next_to_use == TX_RING_SIZE) {
  754. spin_unlock_irqrestore(&txring->lock, flags);
  755. pasemi_mac_clean_tx(mac);
  756. spin_lock_irqsave(&txring->lock, flags);
  757. if (txring->next_to_clean - txring->next_to_use ==
  758. TX_RING_SIZE) {
  759. /* Still no room -- stop the queue and wait for tx
  760. * intr when there's room.
  761. */
  762. netif_stop_queue(dev);
  763. goto out_err;
  764. }
  765. }
  766. dp = &TX_DESC(mac, txring->next_to_use);
  767. info = &TX_DESC_INFO(mac, txring->next_to_use);
  768. dp->mactx = dflags | XCT_MACTX_LLEN(skb->len);
  769. dp->ptr = XCT_PTR_LEN(skb->len) | XCT_PTR_ADDR(map);
  770. info->dma = map;
  771. info->skb = skb;
  772. txring->next_to_use++;
  773. mac->stats.tx_packets++;
  774. mac->stats.tx_bytes += skb->len;
  775. spin_unlock_irqrestore(&txring->lock, flags);
  776. pci_write_config_dword(mac->dma_pdev,
  777. PAS_DMA_TXCHAN_INCR(mac->dma_txch), 1);
  778. return NETDEV_TX_OK;
  779. out_err:
  780. spin_unlock_irqrestore(&txring->lock, flags);
  781. pci_unmap_single(mac->dma_pdev, map, skb->len, PCI_DMA_TODEVICE);
  782. return NETDEV_TX_BUSY;
  783. }
  784. static struct net_device_stats *pasemi_mac_get_stats(struct net_device *dev)
  785. {
  786. struct pasemi_mac *mac = netdev_priv(dev);
  787. return &mac->stats;
  788. }
  789. static void pasemi_mac_set_rx_mode(struct net_device *dev)
  790. {
  791. struct pasemi_mac *mac = netdev_priv(dev);
  792. unsigned int flags;
  793. pci_read_config_dword(mac->pdev, PAS_MAC_CFG_PCFG, &flags);
  794. /* Set promiscuous */
  795. if (dev->flags & IFF_PROMISC)
  796. flags |= PAS_MAC_CFG_PCFG_PR;
  797. else
  798. flags &= ~PAS_MAC_CFG_PCFG_PR;
  799. pci_write_config_dword(mac->pdev, PAS_MAC_CFG_PCFG, flags);
  800. }
  801. static int pasemi_mac_poll(struct net_device *dev, int *budget)
  802. {
  803. int pkts, limit = min(*budget, dev->quota);
  804. struct pasemi_mac *mac = netdev_priv(dev);
  805. pkts = pasemi_mac_clean_rx(mac, limit);
  806. dev->quota -= pkts;
  807. *budget -= pkts;
  808. if (pkts < limit) {
  809. /* all done, no more packets present */
  810. netif_rx_complete(dev);
  811. pasemi_mac_restart_rx_intr(mac);
  812. return 0;
  813. } else {
  814. /* used up our quantum, so reschedule */
  815. return 1;
  816. }
  817. }
  818. static int __devinit
  819. pasemi_mac_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  820. {
  821. static int index = 0;
  822. struct net_device *dev;
  823. struct pasemi_mac *mac;
  824. int err;
  825. err = pci_enable_device(pdev);
  826. if (err)
  827. return err;
  828. dev = alloc_etherdev(sizeof(struct pasemi_mac));
  829. if (dev == NULL) {
  830. dev_err(&pdev->dev,
  831. "pasemi_mac: Could not allocate ethernet device.\n");
  832. err = -ENOMEM;
  833. goto out_disable_device;
  834. }
  835. SET_MODULE_OWNER(dev);
  836. pci_set_drvdata(pdev, dev);
  837. SET_NETDEV_DEV(dev, &pdev->dev);
  838. mac = netdev_priv(dev);
  839. mac->pdev = pdev;
  840. mac->netdev = dev;
  841. mac->dma_pdev = pci_get_device(PCI_VENDOR_ID_PASEMI, 0xa007, NULL);
  842. if (!mac->dma_pdev) {
  843. dev_err(&pdev->dev, "Can't find DMA Controller\n");
  844. err = -ENODEV;
  845. goto out_free_netdev;
  846. }
  847. mac->iob_pdev = pci_get_device(PCI_VENDOR_ID_PASEMI, 0xa001, NULL);
  848. if (!mac->iob_pdev) {
  849. dev_err(&pdev->dev, "Can't find I/O Bridge\n");
  850. err = -ENODEV;
  851. goto out_put_dma_pdev;
  852. }
  853. /* These should come out of the device tree eventually */
  854. mac->dma_txch = index;
  855. mac->dma_rxch = index;
  856. /* We probe GMAC before XAUI, but the DMA interfaces are
  857. * in XAUI, GMAC order.
  858. */
  859. if (index < 4)
  860. mac->dma_if = index + 2;
  861. else
  862. mac->dma_if = index - 4;
  863. index++;
  864. switch (pdev->device) {
  865. case 0xa005:
  866. mac->type = MAC_TYPE_GMAC;
  867. break;
  868. case 0xa006:
  869. mac->type = MAC_TYPE_XAUI;
  870. break;
  871. default:
  872. err = -ENODEV;
  873. goto out;
  874. }
  875. /* get mac addr from device tree */
  876. if (pasemi_get_mac_addr(mac) || !is_valid_ether_addr(mac->mac_addr)) {
  877. err = -ENODEV;
  878. goto out;
  879. }
  880. memcpy(dev->dev_addr, mac->mac_addr, sizeof(mac->mac_addr));
  881. dev->open = pasemi_mac_open;
  882. dev->stop = pasemi_mac_close;
  883. dev->hard_start_xmit = pasemi_mac_start_tx;
  884. dev->get_stats = pasemi_mac_get_stats;
  885. dev->set_multicast_list = pasemi_mac_set_rx_mode;
  886. dev->weight = 64;
  887. dev->poll = pasemi_mac_poll;
  888. dev->features = NETIF_F_HW_CSUM;
  889. /* The dma status structure is located in the I/O bridge, and
  890. * is cache coherent.
  891. */
  892. if (!dma_status)
  893. /* XXXOJN This should come from the device tree */
  894. dma_status = __ioremap(0xfd800000, 0x1000, 0);
  895. mac->rx_status = &dma_status->rx_sta[mac->dma_rxch];
  896. mac->tx_status = &dma_status->tx_sta[mac->dma_txch];
  897. mac->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
  898. /* Enable most messages by default */
  899. mac->msg_enable = (NETIF_MSG_IFUP << 1 ) - 1;
  900. err = register_netdev(dev);
  901. if (err) {
  902. dev_err(&mac->pdev->dev, "register_netdev failed with error %d\n",
  903. err);
  904. goto out;
  905. } else
  906. printk(KERN_INFO "%s: PA Semi %s: intf %d, txch %d, rxch %d, "
  907. "hw addr %02x:%02x:%02x:%02x:%02x:%02x\n",
  908. dev->name, mac->type == MAC_TYPE_GMAC ? "GMAC" : "XAUI",
  909. mac->dma_if, mac->dma_txch, mac->dma_rxch,
  910. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  911. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  912. return err;
  913. out:
  914. pci_dev_put(mac->iob_pdev);
  915. out_put_dma_pdev:
  916. pci_dev_put(mac->dma_pdev);
  917. out_free_netdev:
  918. free_netdev(dev);
  919. out_disable_device:
  920. pci_disable_device(pdev);
  921. return err;
  922. }
  923. static void __devexit pasemi_mac_remove(struct pci_dev *pdev)
  924. {
  925. struct net_device *netdev = pci_get_drvdata(pdev);
  926. struct pasemi_mac *mac;
  927. if (!netdev)
  928. return;
  929. mac = netdev_priv(netdev);
  930. unregister_netdev(netdev);
  931. pci_disable_device(pdev);
  932. pci_dev_put(mac->dma_pdev);
  933. pci_dev_put(mac->iob_pdev);
  934. pci_set_drvdata(pdev, NULL);
  935. free_netdev(netdev);
  936. }
  937. static struct pci_device_id pasemi_mac_pci_tbl[] = {
  938. { PCI_DEVICE(PCI_VENDOR_ID_PASEMI, 0xa005) },
  939. { PCI_DEVICE(PCI_VENDOR_ID_PASEMI, 0xa006) },
  940. };
  941. MODULE_DEVICE_TABLE(pci, pasemi_mac_pci_tbl);
  942. static struct pci_driver pasemi_mac_driver = {
  943. .name = "pasemi_mac",
  944. .id_table = pasemi_mac_pci_tbl,
  945. .probe = pasemi_mac_probe,
  946. .remove = __devexit_p(pasemi_mac_remove),
  947. };
  948. static void __exit pasemi_mac_cleanup_module(void)
  949. {
  950. pci_unregister_driver(&pasemi_mac_driver);
  951. __iounmap(dma_status);
  952. dma_status = NULL;
  953. }
  954. int pasemi_mac_init_module(void)
  955. {
  956. return pci_register_driver(&pasemi_mac_driver);
  957. }
  958. module_init(pasemi_mac_init_module);
  959. module_exit(pasemi_mac_cleanup_module);