ahci.c 46 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759
  1. /*
  2. * ahci.c - AHCI SATA support
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2004-2005 Red Hat, Inc.
  9. *
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; see the file COPYING. If not, write to
  23. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. *
  26. * libata documentation is available via 'make {ps|pdf}docs',
  27. * as Documentation/DocBook/libata.*
  28. *
  29. * AHCI hardware documentation:
  30. * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
  31. * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
  32. *
  33. */
  34. #include <linux/kernel.h>
  35. #include <linux/module.h>
  36. #include <linux/pci.h>
  37. #include <linux/init.h>
  38. #include <linux/blkdev.h>
  39. #include <linux/delay.h>
  40. #include <linux/interrupt.h>
  41. #include <linux/dma-mapping.h>
  42. #include <linux/device.h>
  43. #include <scsi/scsi_host.h>
  44. #include <scsi/scsi_cmnd.h>
  45. #include <linux/libata.h>
  46. #define DRV_NAME "ahci"
  47. #define DRV_VERSION "2.1"
  48. enum {
  49. AHCI_PCI_BAR = 5,
  50. AHCI_MAX_PORTS = 32,
  51. AHCI_MAX_SG = 168, /* hardware max is 64K */
  52. AHCI_DMA_BOUNDARY = 0xffffffff,
  53. AHCI_USE_CLUSTERING = 0,
  54. AHCI_MAX_CMDS = 32,
  55. AHCI_CMD_SZ = 32,
  56. AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
  57. AHCI_RX_FIS_SZ = 256,
  58. AHCI_CMD_TBL_CDB = 0x40,
  59. AHCI_CMD_TBL_HDR_SZ = 0x80,
  60. AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
  61. AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
  62. AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
  63. AHCI_RX_FIS_SZ,
  64. AHCI_IRQ_ON_SG = (1 << 31),
  65. AHCI_CMD_ATAPI = (1 << 5),
  66. AHCI_CMD_WRITE = (1 << 6),
  67. AHCI_CMD_PREFETCH = (1 << 7),
  68. AHCI_CMD_RESET = (1 << 8),
  69. AHCI_CMD_CLR_BUSY = (1 << 10),
  70. RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
  71. RX_FIS_SDB = 0x58, /* offset of SDB FIS data */
  72. RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
  73. board_ahci = 0,
  74. board_ahci_pi = 1,
  75. board_ahci_vt8251 = 2,
  76. board_ahci_ign_iferr = 3,
  77. /* global controller registers */
  78. HOST_CAP = 0x00, /* host capabilities */
  79. HOST_CTL = 0x04, /* global host control */
  80. HOST_IRQ_STAT = 0x08, /* interrupt status */
  81. HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
  82. HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
  83. /* HOST_CTL bits */
  84. HOST_RESET = (1 << 0), /* reset controller; self-clear */
  85. HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
  86. HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
  87. /* HOST_CAP bits */
  88. HOST_CAP_SSC = (1 << 14), /* Slumber capable */
  89. HOST_CAP_CLO = (1 << 24), /* Command List Override support */
  90. HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */
  91. HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */
  92. HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
  93. /* registers for each SATA port */
  94. PORT_LST_ADDR = 0x00, /* command list DMA addr */
  95. PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
  96. PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
  97. PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
  98. PORT_IRQ_STAT = 0x10, /* interrupt status */
  99. PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
  100. PORT_CMD = 0x18, /* port command */
  101. PORT_TFDATA = 0x20, /* taskfile data */
  102. PORT_SIG = 0x24, /* device TF signature */
  103. PORT_CMD_ISSUE = 0x38, /* command issue */
  104. PORT_SCR = 0x28, /* SATA phy register block */
  105. PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
  106. PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
  107. PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
  108. PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
  109. /* PORT_IRQ_{STAT,MASK} bits */
  110. PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
  111. PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
  112. PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
  113. PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
  114. PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
  115. PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
  116. PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
  117. PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
  118. PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
  119. PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
  120. PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
  121. PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
  122. PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
  123. PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
  124. PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
  125. PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
  126. PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
  127. PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
  128. PORT_IRQ_IF_ERR |
  129. PORT_IRQ_CONNECT |
  130. PORT_IRQ_PHYRDY |
  131. PORT_IRQ_UNK_FIS,
  132. PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
  133. PORT_IRQ_TF_ERR |
  134. PORT_IRQ_HBUS_DATA_ERR,
  135. DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
  136. PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
  137. PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
  138. /* PORT_CMD bits */
  139. PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
  140. PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
  141. PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
  142. PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
  143. PORT_CMD_CLO = (1 << 3), /* Command list override */
  144. PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
  145. PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
  146. PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
  147. PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */
  148. PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
  149. PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
  150. PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
  151. /* ap->flags bits */
  152. AHCI_FLAG_NO_NCQ = (1 << 24),
  153. AHCI_FLAG_IGN_IRQ_IF_ERR = (1 << 25), /* ignore IRQ_IF_ERR */
  154. AHCI_FLAG_HONOR_PI = (1 << 26), /* honor PORTS_IMPL */
  155. };
  156. struct ahci_cmd_hdr {
  157. u32 opts;
  158. u32 status;
  159. u32 tbl_addr;
  160. u32 tbl_addr_hi;
  161. u32 reserved[4];
  162. };
  163. struct ahci_sg {
  164. u32 addr;
  165. u32 addr_hi;
  166. u32 reserved;
  167. u32 flags_size;
  168. };
  169. struct ahci_host_priv {
  170. u32 cap; /* cache of HOST_CAP register */
  171. u32 port_map; /* cache of HOST_PORTS_IMPL reg */
  172. };
  173. struct ahci_port_priv {
  174. struct ahci_cmd_hdr *cmd_slot;
  175. dma_addr_t cmd_slot_dma;
  176. void *cmd_tbl;
  177. dma_addr_t cmd_tbl_dma;
  178. void *rx_fis;
  179. dma_addr_t rx_fis_dma;
  180. /* for NCQ spurious interrupt analysis */
  181. unsigned int ncq_saw_d2h:1;
  182. unsigned int ncq_saw_dmas:1;
  183. unsigned int ncq_saw_sdb:1;
  184. };
  185. static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg);
  186. static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
  187. static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  188. static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
  189. static irqreturn_t ahci_interrupt (int irq, void *dev_instance);
  190. static void ahci_irq_clear(struct ata_port *ap);
  191. static int ahci_port_start(struct ata_port *ap);
  192. static void ahci_port_stop(struct ata_port *ap);
  193. static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
  194. static void ahci_qc_prep(struct ata_queued_cmd *qc);
  195. static u8 ahci_check_status(struct ata_port *ap);
  196. static void ahci_freeze(struct ata_port *ap);
  197. static void ahci_thaw(struct ata_port *ap);
  198. static void ahci_error_handler(struct ata_port *ap);
  199. static void ahci_vt8251_error_handler(struct ata_port *ap);
  200. static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
  201. #ifdef CONFIG_PM
  202. static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
  203. static int ahci_port_resume(struct ata_port *ap);
  204. static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
  205. static int ahci_pci_device_resume(struct pci_dev *pdev);
  206. #endif
  207. static struct scsi_host_template ahci_sht = {
  208. .module = THIS_MODULE,
  209. .name = DRV_NAME,
  210. .ioctl = ata_scsi_ioctl,
  211. .queuecommand = ata_scsi_queuecmd,
  212. .change_queue_depth = ata_scsi_change_queue_depth,
  213. .can_queue = AHCI_MAX_CMDS - 1,
  214. .this_id = ATA_SHT_THIS_ID,
  215. .sg_tablesize = AHCI_MAX_SG,
  216. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  217. .emulated = ATA_SHT_EMULATED,
  218. .use_clustering = AHCI_USE_CLUSTERING,
  219. .proc_name = DRV_NAME,
  220. .dma_boundary = AHCI_DMA_BOUNDARY,
  221. .slave_configure = ata_scsi_slave_config,
  222. .slave_destroy = ata_scsi_slave_destroy,
  223. .bios_param = ata_std_bios_param,
  224. #ifdef CONFIG_PM
  225. .suspend = ata_scsi_device_suspend,
  226. .resume = ata_scsi_device_resume,
  227. #endif
  228. };
  229. static const struct ata_port_operations ahci_ops = {
  230. .port_disable = ata_port_disable,
  231. .check_status = ahci_check_status,
  232. .check_altstatus = ahci_check_status,
  233. .dev_select = ata_noop_dev_select,
  234. .tf_read = ahci_tf_read,
  235. .qc_prep = ahci_qc_prep,
  236. .qc_issue = ahci_qc_issue,
  237. .irq_handler = ahci_interrupt,
  238. .irq_clear = ahci_irq_clear,
  239. .irq_on = ata_dummy_irq_on,
  240. .irq_ack = ata_dummy_irq_ack,
  241. .scr_read = ahci_scr_read,
  242. .scr_write = ahci_scr_write,
  243. .freeze = ahci_freeze,
  244. .thaw = ahci_thaw,
  245. .error_handler = ahci_error_handler,
  246. .post_internal_cmd = ahci_post_internal_cmd,
  247. #ifdef CONFIG_PM
  248. .port_suspend = ahci_port_suspend,
  249. .port_resume = ahci_port_resume,
  250. #endif
  251. .port_start = ahci_port_start,
  252. .port_stop = ahci_port_stop,
  253. };
  254. static const struct ata_port_operations ahci_vt8251_ops = {
  255. .port_disable = ata_port_disable,
  256. .check_status = ahci_check_status,
  257. .check_altstatus = ahci_check_status,
  258. .dev_select = ata_noop_dev_select,
  259. .tf_read = ahci_tf_read,
  260. .qc_prep = ahci_qc_prep,
  261. .qc_issue = ahci_qc_issue,
  262. .irq_handler = ahci_interrupt,
  263. .irq_clear = ahci_irq_clear,
  264. .irq_on = ata_dummy_irq_on,
  265. .irq_ack = ata_dummy_irq_ack,
  266. .scr_read = ahci_scr_read,
  267. .scr_write = ahci_scr_write,
  268. .freeze = ahci_freeze,
  269. .thaw = ahci_thaw,
  270. .error_handler = ahci_vt8251_error_handler,
  271. .post_internal_cmd = ahci_post_internal_cmd,
  272. #ifdef CONFIG_PM
  273. .port_suspend = ahci_port_suspend,
  274. .port_resume = ahci_port_resume,
  275. #endif
  276. .port_start = ahci_port_start,
  277. .port_stop = ahci_port_stop,
  278. };
  279. static const struct ata_port_info ahci_port_info[] = {
  280. /* board_ahci */
  281. {
  282. .sht = &ahci_sht,
  283. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  284. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  285. ATA_FLAG_SKIP_D2H_BSY,
  286. .pio_mask = 0x1f, /* pio0-4 */
  287. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  288. .port_ops = &ahci_ops,
  289. },
  290. /* board_ahci_pi */
  291. {
  292. .sht = &ahci_sht,
  293. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  294. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  295. ATA_FLAG_SKIP_D2H_BSY | AHCI_FLAG_HONOR_PI,
  296. .pio_mask = 0x1f, /* pio0-4 */
  297. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  298. .port_ops = &ahci_ops,
  299. },
  300. /* board_ahci_vt8251 */
  301. {
  302. .sht = &ahci_sht,
  303. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  304. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  305. ATA_FLAG_SKIP_D2H_BSY |
  306. ATA_FLAG_HRST_TO_RESUME | AHCI_FLAG_NO_NCQ,
  307. .pio_mask = 0x1f, /* pio0-4 */
  308. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  309. .port_ops = &ahci_vt8251_ops,
  310. },
  311. /* board_ahci_ign_iferr */
  312. {
  313. .sht = &ahci_sht,
  314. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  315. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  316. ATA_FLAG_SKIP_D2H_BSY |
  317. AHCI_FLAG_IGN_IRQ_IF_ERR,
  318. .pio_mask = 0x1f, /* pio0-4 */
  319. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  320. .port_ops = &ahci_ops,
  321. },
  322. };
  323. static const struct pci_device_id ahci_pci_tbl[] = {
  324. /* Intel */
  325. { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
  326. { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
  327. { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
  328. { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
  329. { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
  330. { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
  331. { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
  332. { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
  333. { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
  334. { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
  335. { PCI_VDEVICE(INTEL, 0x2821), board_ahci_pi }, /* ICH8 */
  336. { PCI_VDEVICE(INTEL, 0x2822), board_ahci_pi }, /* ICH8 */
  337. { PCI_VDEVICE(INTEL, 0x2824), board_ahci_pi }, /* ICH8 */
  338. { PCI_VDEVICE(INTEL, 0x2829), board_ahci_pi }, /* ICH8M */
  339. { PCI_VDEVICE(INTEL, 0x282a), board_ahci_pi }, /* ICH8M */
  340. { PCI_VDEVICE(INTEL, 0x2922), board_ahci_pi }, /* ICH9 */
  341. { PCI_VDEVICE(INTEL, 0x2923), board_ahci_pi }, /* ICH9 */
  342. { PCI_VDEVICE(INTEL, 0x2924), board_ahci_pi }, /* ICH9 */
  343. { PCI_VDEVICE(INTEL, 0x2925), board_ahci_pi }, /* ICH9 */
  344. { PCI_VDEVICE(INTEL, 0x2927), board_ahci_pi }, /* ICH9 */
  345. { PCI_VDEVICE(INTEL, 0x2929), board_ahci_pi }, /* ICH9M */
  346. { PCI_VDEVICE(INTEL, 0x292a), board_ahci_pi }, /* ICH9M */
  347. { PCI_VDEVICE(INTEL, 0x292b), board_ahci_pi }, /* ICH9M */
  348. { PCI_VDEVICE(INTEL, 0x292f), board_ahci_pi }, /* ICH9M */
  349. { PCI_VDEVICE(INTEL, 0x294d), board_ahci_pi }, /* ICH9 */
  350. { PCI_VDEVICE(INTEL, 0x294e), board_ahci_pi }, /* ICH9M */
  351. /* JMicron 360/1/3/5/6, match class to avoid IDE function */
  352. { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
  353. PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
  354. /* ATI */
  355. { PCI_VDEVICE(ATI, 0x4380), board_ahci }, /* ATI SB600 non-raid */
  356. { PCI_VDEVICE(ATI, 0x4381), board_ahci }, /* ATI SB600 raid */
  357. /* VIA */
  358. { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
  359. /* NVIDIA */
  360. { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci }, /* MCP65 */
  361. { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci }, /* MCP65 */
  362. { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci }, /* MCP65 */
  363. { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci }, /* MCP65 */
  364. { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci }, /* MCP65 */
  365. { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci }, /* MCP65 */
  366. { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci }, /* MCP65 */
  367. { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci }, /* MCP65 */
  368. { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci }, /* MCP67 */
  369. { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci }, /* MCP67 */
  370. { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci }, /* MCP67 */
  371. { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci }, /* MCP67 */
  372. { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci }, /* MCP67 */
  373. { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci }, /* MCP67 */
  374. { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci }, /* MCP67 */
  375. { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci }, /* MCP67 */
  376. { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci }, /* MCP67 */
  377. { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci }, /* MCP67 */
  378. { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci }, /* MCP67 */
  379. { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci }, /* MCP67 */
  380. /* SiS */
  381. { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
  382. { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */
  383. { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
  384. /* Generic, PCI class code for AHCI */
  385. { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
  386. PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
  387. { } /* terminate list */
  388. };
  389. static struct pci_driver ahci_pci_driver = {
  390. .name = DRV_NAME,
  391. .id_table = ahci_pci_tbl,
  392. .probe = ahci_init_one,
  393. .remove = ata_pci_remove_one,
  394. #ifdef CONFIG_PM
  395. .suspend = ahci_pci_device_suspend,
  396. .resume = ahci_pci_device_resume,
  397. #endif
  398. };
  399. static inline int ahci_nr_ports(u32 cap)
  400. {
  401. return (cap & 0x1f) + 1;
  402. }
  403. static inline void __iomem *ahci_port_base(void __iomem *base,
  404. unsigned int port)
  405. {
  406. return base + 0x100 + (port * 0x80);
  407. }
  408. static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg_in)
  409. {
  410. unsigned int sc_reg;
  411. switch (sc_reg_in) {
  412. case SCR_STATUS: sc_reg = 0; break;
  413. case SCR_CONTROL: sc_reg = 1; break;
  414. case SCR_ERROR: sc_reg = 2; break;
  415. case SCR_ACTIVE: sc_reg = 3; break;
  416. default:
  417. return 0xffffffffU;
  418. }
  419. return readl(ap->ioaddr.scr_addr + (sc_reg * 4));
  420. }
  421. static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg_in,
  422. u32 val)
  423. {
  424. unsigned int sc_reg;
  425. switch (sc_reg_in) {
  426. case SCR_STATUS: sc_reg = 0; break;
  427. case SCR_CONTROL: sc_reg = 1; break;
  428. case SCR_ERROR: sc_reg = 2; break;
  429. case SCR_ACTIVE: sc_reg = 3; break;
  430. default:
  431. return;
  432. }
  433. writel(val, ap->ioaddr.scr_addr + (sc_reg * 4));
  434. }
  435. static void ahci_start_engine(void __iomem *port_mmio)
  436. {
  437. u32 tmp;
  438. /* start DMA */
  439. tmp = readl(port_mmio + PORT_CMD);
  440. tmp |= PORT_CMD_START;
  441. writel(tmp, port_mmio + PORT_CMD);
  442. readl(port_mmio + PORT_CMD); /* flush */
  443. }
  444. static int ahci_stop_engine(void __iomem *port_mmio)
  445. {
  446. u32 tmp;
  447. tmp = readl(port_mmio + PORT_CMD);
  448. /* check if the HBA is idle */
  449. if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
  450. return 0;
  451. /* setting HBA to idle */
  452. tmp &= ~PORT_CMD_START;
  453. writel(tmp, port_mmio + PORT_CMD);
  454. /* wait for engine to stop. This could be as long as 500 msec */
  455. tmp = ata_wait_register(port_mmio + PORT_CMD,
  456. PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
  457. if (tmp & PORT_CMD_LIST_ON)
  458. return -EIO;
  459. return 0;
  460. }
  461. static void ahci_start_fis_rx(void __iomem *port_mmio, u32 cap,
  462. dma_addr_t cmd_slot_dma, dma_addr_t rx_fis_dma)
  463. {
  464. u32 tmp;
  465. /* set FIS registers */
  466. if (cap & HOST_CAP_64)
  467. writel((cmd_slot_dma >> 16) >> 16, port_mmio + PORT_LST_ADDR_HI);
  468. writel(cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
  469. if (cap & HOST_CAP_64)
  470. writel((rx_fis_dma >> 16) >> 16, port_mmio + PORT_FIS_ADDR_HI);
  471. writel(rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
  472. /* enable FIS reception */
  473. tmp = readl(port_mmio + PORT_CMD);
  474. tmp |= PORT_CMD_FIS_RX;
  475. writel(tmp, port_mmio + PORT_CMD);
  476. /* flush */
  477. readl(port_mmio + PORT_CMD);
  478. }
  479. static int ahci_stop_fis_rx(void __iomem *port_mmio)
  480. {
  481. u32 tmp;
  482. /* disable FIS reception */
  483. tmp = readl(port_mmio + PORT_CMD);
  484. tmp &= ~PORT_CMD_FIS_RX;
  485. writel(tmp, port_mmio + PORT_CMD);
  486. /* wait for completion, spec says 500ms, give it 1000 */
  487. tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
  488. PORT_CMD_FIS_ON, 10, 1000);
  489. if (tmp & PORT_CMD_FIS_ON)
  490. return -EBUSY;
  491. return 0;
  492. }
  493. static void ahci_power_up(void __iomem *port_mmio, u32 cap)
  494. {
  495. u32 cmd;
  496. cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
  497. /* spin up device */
  498. if (cap & HOST_CAP_SSS) {
  499. cmd |= PORT_CMD_SPIN_UP;
  500. writel(cmd, port_mmio + PORT_CMD);
  501. }
  502. /* wake up link */
  503. writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
  504. }
  505. #ifdef CONFIG_PM
  506. static void ahci_power_down(void __iomem *port_mmio, u32 cap)
  507. {
  508. u32 cmd, scontrol;
  509. if (!(cap & HOST_CAP_SSS))
  510. return;
  511. /* put device into listen mode, first set PxSCTL.DET to 0 */
  512. scontrol = readl(port_mmio + PORT_SCR_CTL);
  513. scontrol &= ~0xf;
  514. writel(scontrol, port_mmio + PORT_SCR_CTL);
  515. /* then set PxCMD.SUD to 0 */
  516. cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
  517. cmd &= ~PORT_CMD_SPIN_UP;
  518. writel(cmd, port_mmio + PORT_CMD);
  519. }
  520. #endif
  521. static void ahci_init_port(void __iomem *port_mmio, u32 cap,
  522. dma_addr_t cmd_slot_dma, dma_addr_t rx_fis_dma)
  523. {
  524. /* enable FIS reception */
  525. ahci_start_fis_rx(port_mmio, cap, cmd_slot_dma, rx_fis_dma);
  526. /* enable DMA */
  527. ahci_start_engine(port_mmio);
  528. }
  529. static int ahci_deinit_port(void __iomem *port_mmio, u32 cap, const char **emsg)
  530. {
  531. int rc;
  532. /* disable DMA */
  533. rc = ahci_stop_engine(port_mmio);
  534. if (rc) {
  535. *emsg = "failed to stop engine";
  536. return rc;
  537. }
  538. /* disable FIS reception */
  539. rc = ahci_stop_fis_rx(port_mmio);
  540. if (rc) {
  541. *emsg = "failed stop FIS RX";
  542. return rc;
  543. }
  544. return 0;
  545. }
  546. static int ahci_reset_controller(void __iomem *mmio, struct pci_dev *pdev)
  547. {
  548. u32 cap_save, impl_save, tmp;
  549. cap_save = readl(mmio + HOST_CAP);
  550. impl_save = readl(mmio + HOST_PORTS_IMPL);
  551. /* global controller reset */
  552. tmp = readl(mmio + HOST_CTL);
  553. if ((tmp & HOST_RESET) == 0) {
  554. writel(tmp | HOST_RESET, mmio + HOST_CTL);
  555. readl(mmio + HOST_CTL); /* flush */
  556. }
  557. /* reset must complete within 1 second, or
  558. * the hardware should be considered fried.
  559. */
  560. ssleep(1);
  561. tmp = readl(mmio + HOST_CTL);
  562. if (tmp & HOST_RESET) {
  563. dev_printk(KERN_ERR, &pdev->dev,
  564. "controller reset failed (0x%x)\n", tmp);
  565. return -EIO;
  566. }
  567. /* turn on AHCI mode */
  568. writel(HOST_AHCI_EN, mmio + HOST_CTL);
  569. (void) readl(mmio + HOST_CTL); /* flush */
  570. /* These write-once registers are normally cleared on reset.
  571. * Restore BIOS values... which we HOPE were present before
  572. * reset.
  573. */
  574. if (!impl_save) {
  575. impl_save = (1 << ahci_nr_ports(cap_save)) - 1;
  576. dev_printk(KERN_WARNING, &pdev->dev,
  577. "PORTS_IMPL is zero, forcing 0x%x\n", impl_save);
  578. }
  579. writel(cap_save, mmio + HOST_CAP);
  580. writel(impl_save, mmio + HOST_PORTS_IMPL);
  581. (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
  582. if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
  583. u16 tmp16;
  584. /* configure PCS */
  585. pci_read_config_word(pdev, 0x92, &tmp16);
  586. tmp16 |= 0xf;
  587. pci_write_config_word(pdev, 0x92, tmp16);
  588. }
  589. return 0;
  590. }
  591. static void ahci_init_controller(void __iomem *mmio, struct pci_dev *pdev,
  592. int n_ports, unsigned int port_flags,
  593. struct ahci_host_priv *hpriv)
  594. {
  595. int i, rc;
  596. u32 tmp;
  597. for (i = 0; i < n_ports; i++) {
  598. void __iomem *port_mmio = ahci_port_base(mmio, i);
  599. const char *emsg = NULL;
  600. if ((port_flags & AHCI_FLAG_HONOR_PI) &&
  601. !(hpriv->port_map & (1 << i)))
  602. continue;
  603. /* make sure port is not active */
  604. rc = ahci_deinit_port(port_mmio, hpriv->cap, &emsg);
  605. if (rc)
  606. dev_printk(KERN_WARNING, &pdev->dev,
  607. "%s (%d)\n", emsg, rc);
  608. /* clear SError */
  609. tmp = readl(port_mmio + PORT_SCR_ERR);
  610. VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
  611. writel(tmp, port_mmio + PORT_SCR_ERR);
  612. /* clear port IRQ */
  613. tmp = readl(port_mmio + PORT_IRQ_STAT);
  614. VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
  615. if (tmp)
  616. writel(tmp, port_mmio + PORT_IRQ_STAT);
  617. writel(1 << i, mmio + HOST_IRQ_STAT);
  618. }
  619. tmp = readl(mmio + HOST_CTL);
  620. VPRINTK("HOST_CTL 0x%x\n", tmp);
  621. writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
  622. tmp = readl(mmio + HOST_CTL);
  623. VPRINTK("HOST_CTL 0x%x\n", tmp);
  624. }
  625. static unsigned int ahci_dev_classify(struct ata_port *ap)
  626. {
  627. void __iomem *port_mmio = ap->ioaddr.cmd_addr;
  628. struct ata_taskfile tf;
  629. u32 tmp;
  630. tmp = readl(port_mmio + PORT_SIG);
  631. tf.lbah = (tmp >> 24) & 0xff;
  632. tf.lbam = (tmp >> 16) & 0xff;
  633. tf.lbal = (tmp >> 8) & 0xff;
  634. tf.nsect = (tmp) & 0xff;
  635. return ata_dev_classify(&tf);
  636. }
  637. static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
  638. u32 opts)
  639. {
  640. dma_addr_t cmd_tbl_dma;
  641. cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
  642. pp->cmd_slot[tag].opts = cpu_to_le32(opts);
  643. pp->cmd_slot[tag].status = 0;
  644. pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
  645. pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
  646. }
  647. static int ahci_clo(struct ata_port *ap)
  648. {
  649. void __iomem *port_mmio = ap->ioaddr.cmd_addr;
  650. struct ahci_host_priv *hpriv = ap->host->private_data;
  651. u32 tmp;
  652. if (!(hpriv->cap & HOST_CAP_CLO))
  653. return -EOPNOTSUPP;
  654. tmp = readl(port_mmio + PORT_CMD);
  655. tmp |= PORT_CMD_CLO;
  656. writel(tmp, port_mmio + PORT_CMD);
  657. tmp = ata_wait_register(port_mmio + PORT_CMD,
  658. PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
  659. if (tmp & PORT_CMD_CLO)
  660. return -EIO;
  661. return 0;
  662. }
  663. static int ahci_softreset(struct ata_port *ap, unsigned int *class)
  664. {
  665. struct ahci_port_priv *pp = ap->private_data;
  666. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  667. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  668. const u32 cmd_fis_len = 5; /* five dwords */
  669. const char *reason = NULL;
  670. struct ata_taskfile tf;
  671. u32 tmp;
  672. u8 *fis;
  673. int rc;
  674. DPRINTK("ENTER\n");
  675. if (ata_port_offline(ap)) {
  676. DPRINTK("PHY reports no device\n");
  677. *class = ATA_DEV_NONE;
  678. return 0;
  679. }
  680. /* prepare for SRST (AHCI-1.1 10.4.1) */
  681. rc = ahci_stop_engine(port_mmio);
  682. if (rc) {
  683. reason = "failed to stop engine";
  684. goto fail_restart;
  685. }
  686. /* check BUSY/DRQ, perform Command List Override if necessary */
  687. if (ahci_check_status(ap) & (ATA_BUSY | ATA_DRQ)) {
  688. rc = ahci_clo(ap);
  689. if (rc == -EOPNOTSUPP) {
  690. reason = "port busy but CLO unavailable";
  691. goto fail_restart;
  692. } else if (rc) {
  693. reason = "port busy but CLO failed";
  694. goto fail_restart;
  695. }
  696. }
  697. /* restart engine */
  698. ahci_start_engine(port_mmio);
  699. ata_tf_init(ap->device, &tf);
  700. fis = pp->cmd_tbl;
  701. /* issue the first D2H Register FIS */
  702. ahci_fill_cmd_slot(pp, 0,
  703. cmd_fis_len | AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY);
  704. tf.ctl |= ATA_SRST;
  705. ata_tf_to_fis(&tf, fis, 0);
  706. fis[1] &= ~(1 << 7); /* turn off Command FIS bit */
  707. writel(1, port_mmio + PORT_CMD_ISSUE);
  708. tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1, 1, 500);
  709. if (tmp & 0x1) {
  710. rc = -EIO;
  711. reason = "1st FIS failed";
  712. goto fail;
  713. }
  714. /* spec says at least 5us, but be generous and sleep for 1ms */
  715. msleep(1);
  716. /* issue the second D2H Register FIS */
  717. ahci_fill_cmd_slot(pp, 0, cmd_fis_len);
  718. tf.ctl &= ~ATA_SRST;
  719. ata_tf_to_fis(&tf, fis, 0);
  720. fis[1] &= ~(1 << 7); /* turn off Command FIS bit */
  721. writel(1, port_mmio + PORT_CMD_ISSUE);
  722. readl(port_mmio + PORT_CMD_ISSUE); /* flush */
  723. /* spec mandates ">= 2ms" before checking status.
  724. * We wait 150ms, because that was the magic delay used for
  725. * ATAPI devices in Hale Landis's ATADRVR, for the period of time
  726. * between when the ATA command register is written, and then
  727. * status is checked. Because waiting for "a while" before
  728. * checking status is fine, post SRST, we perform this magic
  729. * delay here as well.
  730. */
  731. msleep(150);
  732. *class = ATA_DEV_NONE;
  733. if (ata_port_online(ap)) {
  734. if (ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT)) {
  735. rc = -EIO;
  736. reason = "device not ready";
  737. goto fail;
  738. }
  739. *class = ahci_dev_classify(ap);
  740. }
  741. DPRINTK("EXIT, class=%u\n", *class);
  742. return 0;
  743. fail_restart:
  744. ahci_start_engine(port_mmio);
  745. fail:
  746. ata_port_printk(ap, KERN_ERR, "softreset failed (%s)\n", reason);
  747. return rc;
  748. }
  749. static int ahci_hardreset(struct ata_port *ap, unsigned int *class)
  750. {
  751. struct ahci_port_priv *pp = ap->private_data;
  752. u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
  753. struct ata_taskfile tf;
  754. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  755. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  756. int rc;
  757. DPRINTK("ENTER\n");
  758. ahci_stop_engine(port_mmio);
  759. /* clear D2H reception area to properly wait for D2H FIS */
  760. ata_tf_init(ap->device, &tf);
  761. tf.command = 0x80;
  762. ata_tf_to_fis(&tf, d2h_fis, 0);
  763. rc = sata_std_hardreset(ap, class);
  764. ahci_start_engine(port_mmio);
  765. if (rc == 0 && ata_port_online(ap))
  766. *class = ahci_dev_classify(ap);
  767. if (*class == ATA_DEV_UNKNOWN)
  768. *class = ATA_DEV_NONE;
  769. DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
  770. return rc;
  771. }
  772. static int ahci_vt8251_hardreset(struct ata_port *ap, unsigned int *class)
  773. {
  774. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  775. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  776. int rc;
  777. DPRINTK("ENTER\n");
  778. ahci_stop_engine(port_mmio);
  779. rc = sata_port_hardreset(ap, sata_ehc_deb_timing(&ap->eh_context));
  780. /* vt8251 needs SError cleared for the port to operate */
  781. ahci_scr_write(ap, SCR_ERROR, ahci_scr_read(ap, SCR_ERROR));
  782. ahci_start_engine(port_mmio);
  783. DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
  784. /* vt8251 doesn't clear BSY on signature FIS reception,
  785. * request follow-up softreset.
  786. */
  787. return rc ?: -EAGAIN;
  788. }
  789. static void ahci_postreset(struct ata_port *ap, unsigned int *class)
  790. {
  791. void __iomem *port_mmio = ap->ioaddr.cmd_addr;
  792. u32 new_tmp, tmp;
  793. ata_std_postreset(ap, class);
  794. /* Make sure port's ATAPI bit is set appropriately */
  795. new_tmp = tmp = readl(port_mmio + PORT_CMD);
  796. if (*class == ATA_DEV_ATAPI)
  797. new_tmp |= PORT_CMD_ATAPI;
  798. else
  799. new_tmp &= ~PORT_CMD_ATAPI;
  800. if (new_tmp != tmp) {
  801. writel(new_tmp, port_mmio + PORT_CMD);
  802. readl(port_mmio + PORT_CMD); /* flush */
  803. }
  804. }
  805. static u8 ahci_check_status(struct ata_port *ap)
  806. {
  807. void __iomem *mmio = ap->ioaddr.cmd_addr;
  808. return readl(mmio + PORT_TFDATA) & 0xFF;
  809. }
  810. static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  811. {
  812. struct ahci_port_priv *pp = ap->private_data;
  813. u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
  814. ata_tf_from_fis(d2h_fis, tf);
  815. }
  816. static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
  817. {
  818. struct scatterlist *sg;
  819. struct ahci_sg *ahci_sg;
  820. unsigned int n_sg = 0;
  821. VPRINTK("ENTER\n");
  822. /*
  823. * Next, the S/G list.
  824. */
  825. ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
  826. ata_for_each_sg(sg, qc) {
  827. dma_addr_t addr = sg_dma_address(sg);
  828. u32 sg_len = sg_dma_len(sg);
  829. ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
  830. ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
  831. ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
  832. ahci_sg++;
  833. n_sg++;
  834. }
  835. return n_sg;
  836. }
  837. static void ahci_qc_prep(struct ata_queued_cmd *qc)
  838. {
  839. struct ata_port *ap = qc->ap;
  840. struct ahci_port_priv *pp = ap->private_data;
  841. int is_atapi = is_atapi_taskfile(&qc->tf);
  842. void *cmd_tbl;
  843. u32 opts;
  844. const u32 cmd_fis_len = 5; /* five dwords */
  845. unsigned int n_elem;
  846. /*
  847. * Fill in command table information. First, the header,
  848. * a SATA Register - Host to Device command FIS.
  849. */
  850. cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
  851. ata_tf_to_fis(&qc->tf, cmd_tbl, 0);
  852. if (is_atapi) {
  853. memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
  854. memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
  855. }
  856. n_elem = 0;
  857. if (qc->flags & ATA_QCFLAG_DMAMAP)
  858. n_elem = ahci_fill_sg(qc, cmd_tbl);
  859. /*
  860. * Fill in command slot information.
  861. */
  862. opts = cmd_fis_len | n_elem << 16;
  863. if (qc->tf.flags & ATA_TFLAG_WRITE)
  864. opts |= AHCI_CMD_WRITE;
  865. if (is_atapi)
  866. opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
  867. ahci_fill_cmd_slot(pp, qc->tag, opts);
  868. }
  869. static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
  870. {
  871. struct ahci_port_priv *pp = ap->private_data;
  872. struct ata_eh_info *ehi = &ap->eh_info;
  873. unsigned int err_mask = 0, action = 0;
  874. struct ata_queued_cmd *qc;
  875. u32 serror;
  876. ata_ehi_clear_desc(ehi);
  877. /* AHCI needs SError cleared; otherwise, it might lock up */
  878. serror = ahci_scr_read(ap, SCR_ERROR);
  879. ahci_scr_write(ap, SCR_ERROR, serror);
  880. /* analyze @irq_stat */
  881. ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
  882. /* some controllers set IRQ_IF_ERR on device errors, ignore it */
  883. if (ap->flags & AHCI_FLAG_IGN_IRQ_IF_ERR)
  884. irq_stat &= ~PORT_IRQ_IF_ERR;
  885. if (irq_stat & PORT_IRQ_TF_ERR)
  886. err_mask |= AC_ERR_DEV;
  887. if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
  888. err_mask |= AC_ERR_HOST_BUS;
  889. action |= ATA_EH_SOFTRESET;
  890. }
  891. if (irq_stat & PORT_IRQ_IF_ERR) {
  892. err_mask |= AC_ERR_ATA_BUS;
  893. action |= ATA_EH_SOFTRESET;
  894. ata_ehi_push_desc(ehi, ", interface fatal error");
  895. }
  896. if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
  897. ata_ehi_hotplugged(ehi);
  898. ata_ehi_push_desc(ehi, ", %s", irq_stat & PORT_IRQ_CONNECT ?
  899. "connection status changed" : "PHY RDY changed");
  900. }
  901. if (irq_stat & PORT_IRQ_UNK_FIS) {
  902. u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
  903. err_mask |= AC_ERR_HSM;
  904. action |= ATA_EH_SOFTRESET;
  905. ata_ehi_push_desc(ehi, ", unknown FIS %08x %08x %08x %08x",
  906. unk[0], unk[1], unk[2], unk[3]);
  907. }
  908. /* okay, let's hand over to EH */
  909. ehi->serror |= serror;
  910. ehi->action |= action;
  911. qc = ata_qc_from_tag(ap, ap->active_tag);
  912. if (qc)
  913. qc->err_mask |= err_mask;
  914. else
  915. ehi->err_mask |= err_mask;
  916. if (irq_stat & PORT_IRQ_FREEZE)
  917. ata_port_freeze(ap);
  918. else
  919. ata_port_abort(ap);
  920. }
  921. static void ahci_host_intr(struct ata_port *ap)
  922. {
  923. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  924. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  925. struct ata_eh_info *ehi = &ap->eh_info;
  926. struct ahci_port_priv *pp = ap->private_data;
  927. u32 status, qc_active;
  928. int rc, known_irq = 0;
  929. status = readl(port_mmio + PORT_IRQ_STAT);
  930. writel(status, port_mmio + PORT_IRQ_STAT);
  931. if (unlikely(status & PORT_IRQ_ERROR)) {
  932. ahci_error_intr(ap, status);
  933. return;
  934. }
  935. if (ap->sactive)
  936. qc_active = readl(port_mmio + PORT_SCR_ACT);
  937. else
  938. qc_active = readl(port_mmio + PORT_CMD_ISSUE);
  939. rc = ata_qc_complete_multiple(ap, qc_active, NULL);
  940. if (rc > 0)
  941. return;
  942. if (rc < 0) {
  943. ehi->err_mask |= AC_ERR_HSM;
  944. ehi->action |= ATA_EH_SOFTRESET;
  945. ata_port_freeze(ap);
  946. return;
  947. }
  948. /* hmmm... a spurious interupt */
  949. /* if !NCQ, ignore. No modern ATA device has broken HSM
  950. * implementation for non-NCQ commands.
  951. */
  952. if (!ap->sactive)
  953. return;
  954. if (status & PORT_IRQ_D2H_REG_FIS) {
  955. if (!pp->ncq_saw_d2h)
  956. ata_port_printk(ap, KERN_INFO,
  957. "D2H reg with I during NCQ, "
  958. "this message won't be printed again\n");
  959. pp->ncq_saw_d2h = 1;
  960. known_irq = 1;
  961. }
  962. if (status & PORT_IRQ_DMAS_FIS) {
  963. if (!pp->ncq_saw_dmas)
  964. ata_port_printk(ap, KERN_INFO,
  965. "DMAS FIS during NCQ, "
  966. "this message won't be printed again\n");
  967. pp->ncq_saw_dmas = 1;
  968. known_irq = 1;
  969. }
  970. if (status & PORT_IRQ_SDB_FIS) {
  971. const __le32 *f = pp->rx_fis + RX_FIS_SDB;
  972. if (le32_to_cpu(f[1])) {
  973. /* SDB FIS containing spurious completions
  974. * might be dangerous, whine and fail commands
  975. * with HSM violation. EH will turn off NCQ
  976. * after several such failures.
  977. */
  978. ata_ehi_push_desc(ehi,
  979. "spurious completions during NCQ "
  980. "issue=0x%x SAct=0x%x FIS=%08x:%08x",
  981. readl(port_mmio + PORT_CMD_ISSUE),
  982. readl(port_mmio + PORT_SCR_ACT),
  983. le32_to_cpu(f[0]), le32_to_cpu(f[1]));
  984. ehi->err_mask |= AC_ERR_HSM;
  985. ehi->action |= ATA_EH_SOFTRESET;
  986. ata_port_freeze(ap);
  987. } else {
  988. if (!pp->ncq_saw_sdb)
  989. ata_port_printk(ap, KERN_INFO,
  990. "spurious SDB FIS %08x:%08x during NCQ, "
  991. "this message won't be printed again\n",
  992. le32_to_cpu(f[0]), le32_to_cpu(f[1]));
  993. pp->ncq_saw_sdb = 1;
  994. }
  995. known_irq = 1;
  996. }
  997. if (!known_irq)
  998. ata_port_printk(ap, KERN_INFO, "spurious interrupt "
  999. "(irq_stat 0x%x active_tag 0x%x sactive 0x%x)\n",
  1000. status, ap->active_tag, ap->sactive);
  1001. }
  1002. static void ahci_irq_clear(struct ata_port *ap)
  1003. {
  1004. /* TODO */
  1005. }
  1006. static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
  1007. {
  1008. struct ata_host *host = dev_instance;
  1009. struct ahci_host_priv *hpriv;
  1010. unsigned int i, handled = 0;
  1011. void __iomem *mmio;
  1012. u32 irq_stat, irq_ack = 0;
  1013. VPRINTK("ENTER\n");
  1014. hpriv = host->private_data;
  1015. mmio = host->iomap[AHCI_PCI_BAR];
  1016. /* sigh. 0xffffffff is a valid return from h/w */
  1017. irq_stat = readl(mmio + HOST_IRQ_STAT);
  1018. irq_stat &= hpriv->port_map;
  1019. if (!irq_stat)
  1020. return IRQ_NONE;
  1021. spin_lock(&host->lock);
  1022. for (i = 0; i < host->n_ports; i++) {
  1023. struct ata_port *ap;
  1024. if (!(irq_stat & (1 << i)))
  1025. continue;
  1026. ap = host->ports[i];
  1027. if (ap) {
  1028. ahci_host_intr(ap);
  1029. VPRINTK("port %u\n", i);
  1030. } else {
  1031. VPRINTK("port %u (no irq)\n", i);
  1032. if (ata_ratelimit())
  1033. dev_printk(KERN_WARNING, host->dev,
  1034. "interrupt on disabled port %u\n", i);
  1035. }
  1036. irq_ack |= (1 << i);
  1037. }
  1038. if (irq_ack) {
  1039. writel(irq_ack, mmio + HOST_IRQ_STAT);
  1040. handled = 1;
  1041. }
  1042. spin_unlock(&host->lock);
  1043. VPRINTK("EXIT\n");
  1044. return IRQ_RETVAL(handled);
  1045. }
  1046. static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
  1047. {
  1048. struct ata_port *ap = qc->ap;
  1049. void __iomem *port_mmio = ap->ioaddr.cmd_addr;
  1050. if (qc->tf.protocol == ATA_PROT_NCQ)
  1051. writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
  1052. writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
  1053. readl(port_mmio + PORT_CMD_ISSUE); /* flush */
  1054. return 0;
  1055. }
  1056. static void ahci_freeze(struct ata_port *ap)
  1057. {
  1058. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  1059. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  1060. /* turn IRQ off */
  1061. writel(0, port_mmio + PORT_IRQ_MASK);
  1062. }
  1063. static void ahci_thaw(struct ata_port *ap)
  1064. {
  1065. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  1066. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  1067. u32 tmp;
  1068. /* clear IRQ */
  1069. tmp = readl(port_mmio + PORT_IRQ_STAT);
  1070. writel(tmp, port_mmio + PORT_IRQ_STAT);
  1071. writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
  1072. /* turn IRQ back on */
  1073. writel(DEF_PORT_IRQ, port_mmio + PORT_IRQ_MASK);
  1074. }
  1075. static void ahci_error_handler(struct ata_port *ap)
  1076. {
  1077. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  1078. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  1079. if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
  1080. /* restart engine */
  1081. ahci_stop_engine(port_mmio);
  1082. ahci_start_engine(port_mmio);
  1083. }
  1084. /* perform recovery */
  1085. ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_hardreset,
  1086. ahci_postreset);
  1087. }
  1088. static void ahci_vt8251_error_handler(struct ata_port *ap)
  1089. {
  1090. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  1091. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  1092. if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
  1093. /* restart engine */
  1094. ahci_stop_engine(port_mmio);
  1095. ahci_start_engine(port_mmio);
  1096. }
  1097. /* perform recovery */
  1098. ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_vt8251_hardreset,
  1099. ahci_postreset);
  1100. }
  1101. static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
  1102. {
  1103. struct ata_port *ap = qc->ap;
  1104. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  1105. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  1106. if (qc->flags & ATA_QCFLAG_FAILED)
  1107. qc->err_mask |= AC_ERR_OTHER;
  1108. if (qc->err_mask) {
  1109. /* make DMA engine forget about the failed command */
  1110. ahci_stop_engine(port_mmio);
  1111. ahci_start_engine(port_mmio);
  1112. }
  1113. }
  1114. #ifdef CONFIG_PM
  1115. static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
  1116. {
  1117. struct ahci_host_priv *hpriv = ap->host->private_data;
  1118. struct ahci_port_priv *pp = ap->private_data;
  1119. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  1120. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  1121. const char *emsg = NULL;
  1122. int rc;
  1123. rc = ahci_deinit_port(port_mmio, hpriv->cap, &emsg);
  1124. if (rc == 0)
  1125. ahci_power_down(port_mmio, hpriv->cap);
  1126. else {
  1127. ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
  1128. ahci_init_port(port_mmio, hpriv->cap,
  1129. pp->cmd_slot_dma, pp->rx_fis_dma);
  1130. }
  1131. return rc;
  1132. }
  1133. static int ahci_port_resume(struct ata_port *ap)
  1134. {
  1135. struct ahci_port_priv *pp = ap->private_data;
  1136. struct ahci_host_priv *hpriv = ap->host->private_data;
  1137. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  1138. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  1139. ahci_power_up(port_mmio, hpriv->cap);
  1140. ahci_init_port(port_mmio, hpriv->cap, pp->cmd_slot_dma, pp->rx_fis_dma);
  1141. return 0;
  1142. }
  1143. static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
  1144. {
  1145. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1146. void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
  1147. u32 ctl;
  1148. if (mesg.event == PM_EVENT_SUSPEND) {
  1149. /* AHCI spec rev1.1 section 8.3.3:
  1150. * Software must disable interrupts prior to requesting a
  1151. * transition of the HBA to D3 state.
  1152. */
  1153. ctl = readl(mmio + HOST_CTL);
  1154. ctl &= ~HOST_IRQ_EN;
  1155. writel(ctl, mmio + HOST_CTL);
  1156. readl(mmio + HOST_CTL); /* flush */
  1157. }
  1158. return ata_pci_device_suspend(pdev, mesg);
  1159. }
  1160. static int ahci_pci_device_resume(struct pci_dev *pdev)
  1161. {
  1162. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1163. struct ahci_host_priv *hpriv = host->private_data;
  1164. void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
  1165. int rc;
  1166. rc = ata_pci_device_do_resume(pdev);
  1167. if (rc)
  1168. return rc;
  1169. if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
  1170. rc = ahci_reset_controller(mmio, pdev);
  1171. if (rc)
  1172. return rc;
  1173. ahci_init_controller(mmio, pdev, host->n_ports,
  1174. host->ports[0]->flags, hpriv);
  1175. }
  1176. ata_host_resume(host);
  1177. return 0;
  1178. }
  1179. #endif
  1180. static int ahci_port_start(struct ata_port *ap)
  1181. {
  1182. struct device *dev = ap->host->dev;
  1183. struct ahci_host_priv *hpriv = ap->host->private_data;
  1184. struct ahci_port_priv *pp;
  1185. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  1186. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  1187. void *mem;
  1188. dma_addr_t mem_dma;
  1189. int rc;
  1190. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  1191. if (!pp)
  1192. return -ENOMEM;
  1193. rc = ata_pad_alloc(ap, dev);
  1194. if (rc)
  1195. return rc;
  1196. mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma,
  1197. GFP_KERNEL);
  1198. if (!mem)
  1199. return -ENOMEM;
  1200. memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
  1201. /*
  1202. * First item in chunk of DMA memory: 32-slot command table,
  1203. * 32 bytes each in size
  1204. */
  1205. pp->cmd_slot = mem;
  1206. pp->cmd_slot_dma = mem_dma;
  1207. mem += AHCI_CMD_SLOT_SZ;
  1208. mem_dma += AHCI_CMD_SLOT_SZ;
  1209. /*
  1210. * Second item: Received-FIS area
  1211. */
  1212. pp->rx_fis = mem;
  1213. pp->rx_fis_dma = mem_dma;
  1214. mem += AHCI_RX_FIS_SZ;
  1215. mem_dma += AHCI_RX_FIS_SZ;
  1216. /*
  1217. * Third item: data area for storing a single command
  1218. * and its scatter-gather table
  1219. */
  1220. pp->cmd_tbl = mem;
  1221. pp->cmd_tbl_dma = mem_dma;
  1222. ap->private_data = pp;
  1223. /* power up port */
  1224. ahci_power_up(port_mmio, hpriv->cap);
  1225. /* initialize port */
  1226. ahci_init_port(port_mmio, hpriv->cap, pp->cmd_slot_dma, pp->rx_fis_dma);
  1227. return 0;
  1228. }
  1229. static void ahci_port_stop(struct ata_port *ap)
  1230. {
  1231. struct ahci_host_priv *hpriv = ap->host->private_data;
  1232. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  1233. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  1234. const char *emsg = NULL;
  1235. int rc;
  1236. /* de-initialize port */
  1237. rc = ahci_deinit_port(port_mmio, hpriv->cap, &emsg);
  1238. if (rc)
  1239. ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
  1240. }
  1241. static void ahci_setup_port(struct ata_ioports *port, void __iomem *base,
  1242. unsigned int port_idx)
  1243. {
  1244. VPRINTK("ENTER, base==0x%lx, port_idx %u\n", base, port_idx);
  1245. base = ahci_port_base(base, port_idx);
  1246. VPRINTK("base now==0x%lx\n", base);
  1247. port->cmd_addr = base;
  1248. port->scr_addr = base + PORT_SCR;
  1249. VPRINTK("EXIT\n");
  1250. }
  1251. static int ahci_host_init(struct ata_probe_ent *probe_ent)
  1252. {
  1253. struct ahci_host_priv *hpriv = probe_ent->private_data;
  1254. struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
  1255. void __iomem *mmio = probe_ent->iomap[AHCI_PCI_BAR];
  1256. unsigned int i, cap_n_ports, using_dac;
  1257. int rc;
  1258. rc = ahci_reset_controller(mmio, pdev);
  1259. if (rc)
  1260. return rc;
  1261. hpriv->cap = readl(mmio + HOST_CAP);
  1262. hpriv->port_map = readl(mmio + HOST_PORTS_IMPL);
  1263. cap_n_ports = ahci_nr_ports(hpriv->cap);
  1264. VPRINTK("cap 0x%x port_map 0x%x n_ports %d\n",
  1265. hpriv->cap, hpriv->port_map, cap_n_ports);
  1266. if (probe_ent->port_flags & AHCI_FLAG_HONOR_PI) {
  1267. unsigned int n_ports = cap_n_ports;
  1268. u32 port_map = hpriv->port_map;
  1269. int max_port = 0;
  1270. for (i = 0; i < AHCI_MAX_PORTS && n_ports; i++) {
  1271. if (port_map & (1 << i)) {
  1272. n_ports--;
  1273. port_map &= ~(1 << i);
  1274. max_port = i;
  1275. } else
  1276. probe_ent->dummy_port_mask |= 1 << i;
  1277. }
  1278. if (n_ports || port_map)
  1279. dev_printk(KERN_WARNING, &pdev->dev,
  1280. "nr_ports (%u) and implemented port map "
  1281. "(0x%x) don't match\n",
  1282. cap_n_ports, hpriv->port_map);
  1283. probe_ent->n_ports = max_port + 1;
  1284. } else
  1285. probe_ent->n_ports = cap_n_ports;
  1286. using_dac = hpriv->cap & HOST_CAP_64;
  1287. if (using_dac &&
  1288. !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  1289. rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  1290. if (rc) {
  1291. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  1292. if (rc) {
  1293. dev_printk(KERN_ERR, &pdev->dev,
  1294. "64-bit DMA enable failed\n");
  1295. return rc;
  1296. }
  1297. }
  1298. } else {
  1299. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  1300. if (rc) {
  1301. dev_printk(KERN_ERR, &pdev->dev,
  1302. "32-bit DMA enable failed\n");
  1303. return rc;
  1304. }
  1305. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  1306. if (rc) {
  1307. dev_printk(KERN_ERR, &pdev->dev,
  1308. "32-bit consistent DMA enable failed\n");
  1309. return rc;
  1310. }
  1311. }
  1312. for (i = 0; i < probe_ent->n_ports; i++)
  1313. ahci_setup_port(&probe_ent->port[i], mmio, i);
  1314. ahci_init_controller(mmio, pdev, probe_ent->n_ports,
  1315. probe_ent->port_flags, hpriv);
  1316. pci_set_master(pdev);
  1317. return 0;
  1318. }
  1319. static void ahci_print_info(struct ata_probe_ent *probe_ent)
  1320. {
  1321. struct ahci_host_priv *hpriv = probe_ent->private_data;
  1322. struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
  1323. void __iomem *mmio = probe_ent->iomap[AHCI_PCI_BAR];
  1324. u32 vers, cap, impl, speed;
  1325. const char *speed_s;
  1326. u16 cc;
  1327. const char *scc_s;
  1328. vers = readl(mmio + HOST_VERSION);
  1329. cap = hpriv->cap;
  1330. impl = hpriv->port_map;
  1331. speed = (cap >> 20) & 0xf;
  1332. if (speed == 1)
  1333. speed_s = "1.5";
  1334. else if (speed == 2)
  1335. speed_s = "3";
  1336. else
  1337. speed_s = "?";
  1338. pci_read_config_word(pdev, 0x0a, &cc);
  1339. if (cc == PCI_CLASS_STORAGE_IDE)
  1340. scc_s = "IDE";
  1341. else if (cc == PCI_CLASS_STORAGE_SATA)
  1342. scc_s = "SATA";
  1343. else if (cc == PCI_CLASS_STORAGE_RAID)
  1344. scc_s = "RAID";
  1345. else
  1346. scc_s = "unknown";
  1347. dev_printk(KERN_INFO, &pdev->dev,
  1348. "AHCI %02x%02x.%02x%02x "
  1349. "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
  1350. ,
  1351. (vers >> 24) & 0xff,
  1352. (vers >> 16) & 0xff,
  1353. (vers >> 8) & 0xff,
  1354. vers & 0xff,
  1355. ((cap >> 8) & 0x1f) + 1,
  1356. (cap & 0x1f) + 1,
  1357. speed_s,
  1358. impl,
  1359. scc_s);
  1360. dev_printk(KERN_INFO, &pdev->dev,
  1361. "flags: "
  1362. "%s%s%s%s%s%s"
  1363. "%s%s%s%s%s%s%s\n"
  1364. ,
  1365. cap & (1 << 31) ? "64bit " : "",
  1366. cap & (1 << 30) ? "ncq " : "",
  1367. cap & (1 << 28) ? "ilck " : "",
  1368. cap & (1 << 27) ? "stag " : "",
  1369. cap & (1 << 26) ? "pm " : "",
  1370. cap & (1 << 25) ? "led " : "",
  1371. cap & (1 << 24) ? "clo " : "",
  1372. cap & (1 << 19) ? "nz " : "",
  1373. cap & (1 << 18) ? "only " : "",
  1374. cap & (1 << 17) ? "pmp " : "",
  1375. cap & (1 << 15) ? "pio " : "",
  1376. cap & (1 << 14) ? "slum " : "",
  1377. cap & (1 << 13) ? "part " : ""
  1378. );
  1379. }
  1380. static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1381. {
  1382. static int printed_version;
  1383. unsigned int board_idx = (unsigned int) ent->driver_data;
  1384. struct device *dev = &pdev->dev;
  1385. struct ata_probe_ent *probe_ent;
  1386. struct ahci_host_priv *hpriv;
  1387. int rc;
  1388. VPRINTK("ENTER\n");
  1389. WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
  1390. if (!printed_version++)
  1391. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  1392. rc = pcim_enable_device(pdev);
  1393. if (rc)
  1394. return rc;
  1395. rc = pcim_iomap_regions(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
  1396. if (rc == -EBUSY)
  1397. pcim_pin_device(pdev);
  1398. if (rc)
  1399. return rc;
  1400. if (pci_enable_msi(pdev))
  1401. pci_intx(pdev, 1);
  1402. probe_ent = devm_kzalloc(dev, sizeof(*probe_ent), GFP_KERNEL);
  1403. if (probe_ent == NULL)
  1404. return -ENOMEM;
  1405. probe_ent->dev = pci_dev_to_dev(pdev);
  1406. INIT_LIST_HEAD(&probe_ent->node);
  1407. hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
  1408. if (!hpriv)
  1409. return -ENOMEM;
  1410. probe_ent->sht = ahci_port_info[board_idx].sht;
  1411. probe_ent->port_flags = ahci_port_info[board_idx].flags;
  1412. probe_ent->pio_mask = ahci_port_info[board_idx].pio_mask;
  1413. probe_ent->udma_mask = ahci_port_info[board_idx].udma_mask;
  1414. probe_ent->port_ops = ahci_port_info[board_idx].port_ops;
  1415. probe_ent->irq = pdev->irq;
  1416. probe_ent->irq_flags = IRQF_SHARED;
  1417. probe_ent->iomap = pcim_iomap_table(pdev);
  1418. probe_ent->private_data = hpriv;
  1419. /* initialize adapter */
  1420. rc = ahci_host_init(probe_ent);
  1421. if (rc)
  1422. return rc;
  1423. if (!(probe_ent->port_flags & AHCI_FLAG_NO_NCQ) &&
  1424. (hpriv->cap & HOST_CAP_NCQ))
  1425. probe_ent->port_flags |= ATA_FLAG_NCQ;
  1426. ahci_print_info(probe_ent);
  1427. if (!ata_device_add(probe_ent))
  1428. return -ENODEV;
  1429. devm_kfree(dev, probe_ent);
  1430. return 0;
  1431. }
  1432. static int __init ahci_init(void)
  1433. {
  1434. return pci_register_driver(&ahci_pci_driver);
  1435. }
  1436. static void __exit ahci_exit(void)
  1437. {
  1438. pci_unregister_driver(&ahci_pci_driver);
  1439. }
  1440. MODULE_AUTHOR("Jeff Garzik");
  1441. MODULE_DESCRIPTION("AHCI SATA low-level driver");
  1442. MODULE_LICENSE("GPL");
  1443. MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
  1444. MODULE_VERSION(DRV_VERSION);
  1445. module_init(ahci_init);
  1446. module_exit(ahci_exit);