qlcnic_83xx_init.c 52 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic_sriov.h"
  8. #include "qlcnic.h"
  9. #include "qlcnic_hw.h"
  10. /* Reset template definitions */
  11. #define QLC_83XX_RESTART_TEMPLATE_SIZE 0x2000
  12. #define QLC_83XX_RESET_TEMPLATE_ADDR 0x4F0000
  13. #define QLC_83XX_RESET_SEQ_VERSION 0x0101
  14. #define QLC_83XX_OPCODE_NOP 0x0000
  15. #define QLC_83XX_OPCODE_WRITE_LIST 0x0001
  16. #define QLC_83XX_OPCODE_READ_WRITE_LIST 0x0002
  17. #define QLC_83XX_OPCODE_POLL_LIST 0x0004
  18. #define QLC_83XX_OPCODE_POLL_WRITE_LIST 0x0008
  19. #define QLC_83XX_OPCODE_READ_MODIFY_WRITE 0x0010
  20. #define QLC_83XX_OPCODE_SEQ_PAUSE 0x0020
  21. #define QLC_83XX_OPCODE_SEQ_END 0x0040
  22. #define QLC_83XX_OPCODE_TMPL_END 0x0080
  23. #define QLC_83XX_OPCODE_POLL_READ_LIST 0x0100
  24. static int qlcnic_83xx_init_default_driver(struct qlcnic_adapter *adapter);
  25. static int qlcnic_83xx_check_heartbeat(struct qlcnic_adapter *p_dev);
  26. static int qlcnic_83xx_restart_hw(struct qlcnic_adapter *adapter);
  27. /* Template header */
  28. struct qlc_83xx_reset_hdr {
  29. #if defined(__LITTLE_ENDIAN)
  30. u16 version;
  31. u16 signature;
  32. u16 size;
  33. u16 entries;
  34. u16 hdr_size;
  35. u16 checksum;
  36. u16 init_offset;
  37. u16 start_offset;
  38. #elif defined(__BIG_ENDIAN)
  39. u16 signature;
  40. u16 version;
  41. u16 entries;
  42. u16 size;
  43. u16 checksum;
  44. u16 hdr_size;
  45. u16 start_offset;
  46. u16 init_offset;
  47. #endif
  48. } __packed;
  49. /* Command entry header. */
  50. struct qlc_83xx_entry_hdr {
  51. #if defined(__LITTLE_ENDIAN)
  52. u16 cmd;
  53. u16 size;
  54. u16 count;
  55. u16 delay;
  56. #elif defined(__BIG_ENDIAN)
  57. u16 size;
  58. u16 cmd;
  59. u16 delay;
  60. u16 count;
  61. #endif
  62. } __packed;
  63. /* Generic poll command */
  64. struct qlc_83xx_poll {
  65. u32 mask;
  66. u32 status;
  67. } __packed;
  68. /* Read modify write command */
  69. struct qlc_83xx_rmw {
  70. u32 mask;
  71. u32 xor_value;
  72. u32 or_value;
  73. #if defined(__LITTLE_ENDIAN)
  74. u8 shl;
  75. u8 shr;
  76. u8 index_a;
  77. u8 rsvd;
  78. #elif defined(__BIG_ENDIAN)
  79. u8 rsvd;
  80. u8 index_a;
  81. u8 shr;
  82. u8 shl;
  83. #endif
  84. } __packed;
  85. /* Generic command with 2 DWORD */
  86. struct qlc_83xx_entry {
  87. u32 arg1;
  88. u32 arg2;
  89. } __packed;
  90. /* Generic command with 4 DWORD */
  91. struct qlc_83xx_quad_entry {
  92. u32 dr_addr;
  93. u32 dr_value;
  94. u32 ar_addr;
  95. u32 ar_value;
  96. } __packed;
  97. static const char *const qlc_83xx_idc_states[] = {
  98. "Unknown",
  99. "Cold",
  100. "Init",
  101. "Ready",
  102. "Need Reset",
  103. "Need Quiesce",
  104. "Failed",
  105. "Quiesce"
  106. };
  107. static int
  108. qlcnic_83xx_idc_check_driver_presence_reg(struct qlcnic_adapter *adapter)
  109. {
  110. u32 val;
  111. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  112. if ((val & 0xFFFF))
  113. return 1;
  114. else
  115. return 0;
  116. }
  117. static void qlcnic_83xx_idc_log_state_history(struct qlcnic_adapter *adapter)
  118. {
  119. u32 cur, prev;
  120. cur = adapter->ahw->idc.curr_state;
  121. prev = adapter->ahw->idc.prev_state;
  122. dev_info(&adapter->pdev->dev,
  123. "current state = %s, prev state = %s\n",
  124. adapter->ahw->idc.name[cur],
  125. adapter->ahw->idc.name[prev]);
  126. }
  127. static int qlcnic_83xx_idc_update_audit_reg(struct qlcnic_adapter *adapter,
  128. u8 mode, int lock)
  129. {
  130. u32 val;
  131. int seconds;
  132. if (lock) {
  133. if (qlcnic_83xx_lock_driver(adapter))
  134. return -EBUSY;
  135. }
  136. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_AUDIT);
  137. val |= (adapter->portnum & 0xf);
  138. val |= mode << 7;
  139. if (mode)
  140. seconds = jiffies / HZ - adapter->ahw->idc.sec_counter;
  141. else
  142. seconds = jiffies / HZ;
  143. val |= seconds << 8;
  144. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_AUDIT, val);
  145. adapter->ahw->idc.sec_counter = jiffies / HZ;
  146. if (lock)
  147. qlcnic_83xx_unlock_driver(adapter);
  148. return 0;
  149. }
  150. static void qlcnic_83xx_idc_update_minor_version(struct qlcnic_adapter *adapter)
  151. {
  152. u32 val;
  153. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_MIN_VERSION);
  154. val = val & ~(0x3 << (adapter->portnum * 2));
  155. val = val | (QLC_83XX_IDC_MINOR_VERSION << (adapter->portnum * 2));
  156. QLCWRX(adapter->ahw, QLC_83XX_IDC_MIN_VERSION, val);
  157. }
  158. static int qlcnic_83xx_idc_update_major_version(struct qlcnic_adapter *adapter,
  159. int lock)
  160. {
  161. u32 val;
  162. if (lock) {
  163. if (qlcnic_83xx_lock_driver(adapter))
  164. return -EBUSY;
  165. }
  166. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_MAJ_VERSION);
  167. val = val & ~0xFF;
  168. val = val | QLC_83XX_IDC_MAJOR_VERSION;
  169. QLCWRX(adapter->ahw, QLC_83XX_IDC_MAJ_VERSION, val);
  170. if (lock)
  171. qlcnic_83xx_unlock_driver(adapter);
  172. return 0;
  173. }
  174. static int
  175. qlcnic_83xx_idc_update_drv_presence_reg(struct qlcnic_adapter *adapter,
  176. int status, int lock)
  177. {
  178. u32 val;
  179. if (lock) {
  180. if (qlcnic_83xx_lock_driver(adapter))
  181. return -EBUSY;
  182. }
  183. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  184. if (status)
  185. val = val | (1 << adapter->portnum);
  186. else
  187. val = val & ~(1 << adapter->portnum);
  188. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE, val);
  189. qlcnic_83xx_idc_update_minor_version(adapter);
  190. if (lock)
  191. qlcnic_83xx_unlock_driver(adapter);
  192. return 0;
  193. }
  194. static int qlcnic_83xx_idc_check_major_version(struct qlcnic_adapter *adapter)
  195. {
  196. u32 val;
  197. u8 version;
  198. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_MAJ_VERSION);
  199. version = val & 0xFF;
  200. if (version != QLC_83XX_IDC_MAJOR_VERSION) {
  201. dev_info(&adapter->pdev->dev,
  202. "%s:mismatch. version 0x%x, expected version 0x%x\n",
  203. __func__, version, QLC_83XX_IDC_MAJOR_VERSION);
  204. return -EIO;
  205. }
  206. return 0;
  207. }
  208. static int qlcnic_83xx_idc_clear_registers(struct qlcnic_adapter *adapter,
  209. int lock)
  210. {
  211. u32 val;
  212. if (lock) {
  213. if (qlcnic_83xx_lock_driver(adapter))
  214. return -EBUSY;
  215. }
  216. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_ACK, 0);
  217. /* Clear gracefull reset bit */
  218. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  219. val &= ~QLC_83XX_IDC_GRACEFULL_RESET;
  220. QLCWRX(adapter->ahw, QLC_83XX_IDC_CTRL, val);
  221. if (lock)
  222. qlcnic_83xx_unlock_driver(adapter);
  223. return 0;
  224. }
  225. static int qlcnic_83xx_idc_update_drv_ack_reg(struct qlcnic_adapter *adapter,
  226. int flag, int lock)
  227. {
  228. u32 val;
  229. if (lock) {
  230. if (qlcnic_83xx_lock_driver(adapter))
  231. return -EBUSY;
  232. }
  233. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_ACK);
  234. if (flag)
  235. val = val | (1 << adapter->portnum);
  236. else
  237. val = val & ~(1 << adapter->portnum);
  238. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_ACK, val);
  239. if (lock)
  240. qlcnic_83xx_unlock_driver(adapter);
  241. return 0;
  242. }
  243. static int qlcnic_83xx_idc_check_timeout(struct qlcnic_adapter *adapter,
  244. int time_limit)
  245. {
  246. u64 seconds;
  247. seconds = jiffies / HZ - adapter->ahw->idc.sec_counter;
  248. if (seconds <= time_limit)
  249. return 0;
  250. else
  251. return -EBUSY;
  252. }
  253. /**
  254. * qlcnic_83xx_idc_check_reset_ack_reg
  255. *
  256. * @adapter: adapter structure
  257. *
  258. * Check ACK wait limit and clear the functions which failed to ACK
  259. *
  260. * Return 0 if all functions have acknowledged the reset request.
  261. **/
  262. static int qlcnic_83xx_idc_check_reset_ack_reg(struct qlcnic_adapter *adapter)
  263. {
  264. int timeout;
  265. u32 ack, presence, val;
  266. timeout = QLC_83XX_IDC_RESET_TIMEOUT_SECS;
  267. ack = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_ACK);
  268. presence = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  269. dev_info(&adapter->pdev->dev,
  270. "%s: ack = 0x%x, presence = 0x%x\n", __func__, ack, presence);
  271. if (!((ack & presence) == presence)) {
  272. if (qlcnic_83xx_idc_check_timeout(adapter, timeout)) {
  273. /* Clear functions which failed to ACK */
  274. dev_info(&adapter->pdev->dev,
  275. "%s: ACK wait exceeds time limit\n", __func__);
  276. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  277. val = val & ~(ack ^ presence);
  278. if (qlcnic_83xx_lock_driver(adapter))
  279. return -EBUSY;
  280. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE, val);
  281. dev_info(&adapter->pdev->dev,
  282. "%s: updated drv presence reg = 0x%x\n",
  283. __func__, val);
  284. qlcnic_83xx_unlock_driver(adapter);
  285. return 0;
  286. } else {
  287. return 1;
  288. }
  289. } else {
  290. dev_info(&adapter->pdev->dev,
  291. "%s: Reset ACK received from all functions\n",
  292. __func__);
  293. return 0;
  294. }
  295. }
  296. /**
  297. * qlcnic_83xx_idc_tx_soft_reset
  298. *
  299. * @adapter: adapter structure
  300. *
  301. * Handle context deletion and recreation request from transmit routine
  302. *
  303. * Returns -EBUSY or Success (0)
  304. *
  305. **/
  306. static int qlcnic_83xx_idc_tx_soft_reset(struct qlcnic_adapter *adapter)
  307. {
  308. struct net_device *netdev = adapter->netdev;
  309. if (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  310. return -EBUSY;
  311. netif_device_detach(netdev);
  312. qlcnic_down(adapter, netdev);
  313. qlcnic_up(adapter, netdev);
  314. netif_device_attach(netdev);
  315. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  316. dev_err(&adapter->pdev->dev, "%s:\n", __func__);
  317. adapter->netdev->trans_start = jiffies;
  318. return 0;
  319. }
  320. /**
  321. * qlcnic_83xx_idc_detach_driver
  322. *
  323. * @adapter: adapter structure
  324. * Detach net interface, stop TX and cleanup resources before the HW reset.
  325. * Returns: None
  326. *
  327. **/
  328. static void qlcnic_83xx_idc_detach_driver(struct qlcnic_adapter *adapter)
  329. {
  330. int i;
  331. struct net_device *netdev = adapter->netdev;
  332. netif_device_detach(netdev);
  333. /* Disable mailbox interrupt */
  334. qlcnic_83xx_disable_mbx_intr(adapter);
  335. qlcnic_down(adapter, netdev);
  336. for (i = 0; i < adapter->ahw->num_msix; i++) {
  337. adapter->ahw->intr_tbl[i].id = i;
  338. adapter->ahw->intr_tbl[i].enabled = 0;
  339. adapter->ahw->intr_tbl[i].src = 0;
  340. }
  341. if (qlcnic_sriov_pf_check(adapter))
  342. qlcnic_sriov_pf_reset(adapter);
  343. }
  344. /**
  345. * qlcnic_83xx_idc_attach_driver
  346. *
  347. * @adapter: adapter structure
  348. *
  349. * Re-attach and re-enable net interface
  350. * Returns: None
  351. *
  352. **/
  353. static void qlcnic_83xx_idc_attach_driver(struct qlcnic_adapter *adapter)
  354. {
  355. struct net_device *netdev = adapter->netdev;
  356. if (netif_running(netdev)) {
  357. if (qlcnic_up(adapter, netdev))
  358. goto done;
  359. qlcnic_restore_indev_addr(netdev, NETDEV_UP);
  360. }
  361. done:
  362. netif_device_attach(netdev);
  363. if (netif_running(netdev)) {
  364. netif_carrier_on(netdev);
  365. netif_wake_queue(netdev);
  366. }
  367. }
  368. static int qlcnic_83xx_idc_enter_failed_state(struct qlcnic_adapter *adapter,
  369. int lock)
  370. {
  371. if (lock) {
  372. if (qlcnic_83xx_lock_driver(adapter))
  373. return -EBUSY;
  374. }
  375. qlcnic_83xx_idc_clear_registers(adapter, 0);
  376. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE, QLC_83XX_IDC_DEV_FAILED);
  377. if (lock)
  378. qlcnic_83xx_unlock_driver(adapter);
  379. qlcnic_83xx_idc_log_state_history(adapter);
  380. dev_info(&adapter->pdev->dev, "Device will enter failed state\n");
  381. return 0;
  382. }
  383. static int qlcnic_83xx_idc_enter_init_state(struct qlcnic_adapter *adapter,
  384. int lock)
  385. {
  386. if (lock) {
  387. if (qlcnic_83xx_lock_driver(adapter))
  388. return -EBUSY;
  389. }
  390. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE, QLC_83XX_IDC_DEV_INIT);
  391. if (lock)
  392. qlcnic_83xx_unlock_driver(adapter);
  393. return 0;
  394. }
  395. static int qlcnic_83xx_idc_enter_need_quiesce(struct qlcnic_adapter *adapter,
  396. int lock)
  397. {
  398. if (lock) {
  399. if (qlcnic_83xx_lock_driver(adapter))
  400. return -EBUSY;
  401. }
  402. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE,
  403. QLC_83XX_IDC_DEV_NEED_QUISCENT);
  404. if (lock)
  405. qlcnic_83xx_unlock_driver(adapter);
  406. return 0;
  407. }
  408. static int
  409. qlcnic_83xx_idc_enter_need_reset_state(struct qlcnic_adapter *adapter, int lock)
  410. {
  411. if (lock) {
  412. if (qlcnic_83xx_lock_driver(adapter))
  413. return -EBUSY;
  414. }
  415. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE,
  416. QLC_83XX_IDC_DEV_NEED_RESET);
  417. if (lock)
  418. qlcnic_83xx_unlock_driver(adapter);
  419. return 0;
  420. }
  421. static int qlcnic_83xx_idc_enter_ready_state(struct qlcnic_adapter *adapter,
  422. int lock)
  423. {
  424. if (lock) {
  425. if (qlcnic_83xx_lock_driver(adapter))
  426. return -EBUSY;
  427. }
  428. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE, QLC_83XX_IDC_DEV_READY);
  429. if (lock)
  430. qlcnic_83xx_unlock_driver(adapter);
  431. return 0;
  432. }
  433. /**
  434. * qlcnic_83xx_idc_find_reset_owner_id
  435. *
  436. * @adapter: adapter structure
  437. *
  438. * NIC gets precedence over ISCSI and ISCSI has precedence over FCOE.
  439. * Within the same class, function with lowest PCI ID assumes ownership
  440. *
  441. * Returns: reset owner id or failure indication (-EIO)
  442. *
  443. **/
  444. static int qlcnic_83xx_idc_find_reset_owner_id(struct qlcnic_adapter *adapter)
  445. {
  446. u32 reg, reg1, reg2, i, j, owner, class;
  447. reg1 = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_PARTITION_INFO_1);
  448. reg2 = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_PARTITION_INFO_2);
  449. owner = QLCNIC_TYPE_NIC;
  450. i = 0;
  451. j = 0;
  452. reg = reg1;
  453. do {
  454. class = (((reg & (0xF << j * 4)) >> j * 4) & 0x3);
  455. if (class == owner)
  456. break;
  457. if (i == (QLC_83XX_IDC_MAX_FUNC_PER_PARTITION_INFO - 1)) {
  458. reg = reg2;
  459. j = 0;
  460. } else {
  461. j++;
  462. }
  463. if (i == (QLC_83XX_IDC_MAX_CNA_FUNCTIONS - 1)) {
  464. if (owner == QLCNIC_TYPE_NIC)
  465. owner = QLCNIC_TYPE_ISCSI;
  466. else if (owner == QLCNIC_TYPE_ISCSI)
  467. owner = QLCNIC_TYPE_FCOE;
  468. else if (owner == QLCNIC_TYPE_FCOE)
  469. return -EIO;
  470. reg = reg1;
  471. j = 0;
  472. i = 0;
  473. }
  474. } while (i++ < QLC_83XX_IDC_MAX_CNA_FUNCTIONS);
  475. return i;
  476. }
  477. static int qlcnic_83xx_idc_restart_hw(struct qlcnic_adapter *adapter, int lock)
  478. {
  479. int ret = 0;
  480. ret = qlcnic_83xx_restart_hw(adapter);
  481. if (ret) {
  482. qlcnic_83xx_idc_enter_failed_state(adapter, lock);
  483. } else {
  484. qlcnic_83xx_idc_clear_registers(adapter, lock);
  485. ret = qlcnic_83xx_idc_enter_ready_state(adapter, lock);
  486. }
  487. return ret;
  488. }
  489. static int qlcnic_83xx_idc_check_fan_failure(struct qlcnic_adapter *adapter)
  490. {
  491. u32 status;
  492. status = QLC_SHARED_REG_RD32(adapter, QLCNIC_PEG_HALT_STATUS1);
  493. if (status & QLCNIC_RCODE_FATAL_ERROR) {
  494. dev_err(&adapter->pdev->dev,
  495. "peg halt status1=0x%x\n", status);
  496. if (QLCNIC_FWERROR_CODE(status) == QLCNIC_FWERROR_FAN_FAILURE) {
  497. dev_err(&adapter->pdev->dev,
  498. "On board active cooling fan failed. "
  499. "Device has been halted.\n");
  500. dev_err(&adapter->pdev->dev,
  501. "Replace the adapter.\n");
  502. return -EIO;
  503. }
  504. }
  505. return 0;
  506. }
  507. static int qlcnic_83xx_idc_reattach_driver(struct qlcnic_adapter *adapter)
  508. {
  509. int err;
  510. /* register for NIC IDC AEN Events */
  511. qlcnic_83xx_register_nic_idc_func(adapter, 1);
  512. err = qlcnic_sriov_pf_reinit(adapter);
  513. if (err)
  514. return err;
  515. qlcnic_83xx_enable_mbx_intrpt(adapter);
  516. if (qlcnic_83xx_configure_opmode(adapter)) {
  517. qlcnic_83xx_idc_enter_failed_state(adapter, 1);
  518. return -EIO;
  519. }
  520. if (adapter->nic_ops->init_driver(adapter)) {
  521. qlcnic_83xx_idc_enter_failed_state(adapter, 1);
  522. return -EIO;
  523. }
  524. qlcnic_83xx_idc_attach_driver(adapter);
  525. return 0;
  526. }
  527. static void qlcnic_83xx_idc_update_idc_params(struct qlcnic_adapter *adapter)
  528. {
  529. qlcnic_83xx_idc_update_drv_presence_reg(adapter, 1, 1);
  530. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  531. set_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status);
  532. qlcnic_83xx_idc_update_audit_reg(adapter, 0, 1);
  533. set_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status);
  534. adapter->ahw->idc.quiesce_req = 0;
  535. adapter->ahw->idc.delay = QLC_83XX_IDC_FW_POLL_DELAY;
  536. adapter->ahw->idc.err_code = 0;
  537. adapter->ahw->idc.collect_dump = 0;
  538. }
  539. /**
  540. * qlcnic_83xx_idc_ready_state_entry
  541. *
  542. * @adapter: adapter structure
  543. *
  544. * Perform ready state initialization, this routine will get invoked only
  545. * once from READY state.
  546. *
  547. * Returns: Error code or Success(0)
  548. *
  549. **/
  550. int qlcnic_83xx_idc_ready_state_entry(struct qlcnic_adapter *adapter)
  551. {
  552. struct qlcnic_hardware_context *ahw = adapter->ahw;
  553. if (ahw->idc.prev_state != QLC_83XX_IDC_DEV_READY) {
  554. qlcnic_83xx_idc_update_idc_params(adapter);
  555. /* Re-attach the device if required */
  556. if ((ahw->idc.prev_state == QLC_83XX_IDC_DEV_NEED_RESET) ||
  557. (ahw->idc.prev_state == QLC_83XX_IDC_DEV_INIT)) {
  558. if (qlcnic_83xx_idc_reattach_driver(adapter))
  559. return -EIO;
  560. }
  561. }
  562. return 0;
  563. }
  564. /**
  565. * qlcnic_83xx_idc_vnic_pf_entry
  566. *
  567. * @adapter: adapter structure
  568. *
  569. * Ensure vNIC mode privileged function starts only after vNIC mode is
  570. * enabled by management function.
  571. * If vNIC mode is ready, start initialization.
  572. *
  573. * Returns: -EIO or 0
  574. *
  575. **/
  576. int qlcnic_83xx_idc_vnic_pf_entry(struct qlcnic_adapter *adapter)
  577. {
  578. u32 state;
  579. struct qlcnic_hardware_context *ahw = adapter->ahw;
  580. /* Privileged function waits till mgmt function enables VNIC mode */
  581. state = QLCRDX(adapter->ahw, QLC_83XX_VNIC_STATE);
  582. if (state != QLCNIC_DEV_NPAR_OPER) {
  583. if (!ahw->idc.vnic_wait_limit--) {
  584. qlcnic_83xx_idc_enter_failed_state(adapter, 1);
  585. return -EIO;
  586. }
  587. dev_info(&adapter->pdev->dev, "vNIC mode disabled\n");
  588. return -EIO;
  589. } else {
  590. /* Perform one time initialization from ready state */
  591. if (ahw->idc.vnic_state != QLCNIC_DEV_NPAR_OPER) {
  592. qlcnic_83xx_idc_update_idc_params(adapter);
  593. /* If the previous state is UNKNOWN, device will be
  594. already attached properly by Init routine*/
  595. if (ahw->idc.prev_state != QLC_83XX_IDC_DEV_UNKNOWN) {
  596. if (qlcnic_83xx_idc_reattach_driver(adapter))
  597. return -EIO;
  598. }
  599. adapter->ahw->idc.vnic_state = QLCNIC_DEV_NPAR_OPER;
  600. dev_info(&adapter->pdev->dev, "vNIC mode enabled\n");
  601. }
  602. }
  603. return 0;
  604. }
  605. static int qlcnic_83xx_idc_unknown_state(struct qlcnic_adapter *adapter)
  606. {
  607. adapter->ahw->idc.err_code = -EIO;
  608. dev_err(&adapter->pdev->dev,
  609. "%s: Device in unknown state\n", __func__);
  610. return 0;
  611. }
  612. /**
  613. * qlcnic_83xx_idc_cold_state
  614. *
  615. * @adapter: adapter structure
  616. *
  617. * If HW is up and running device will enter READY state.
  618. * If firmware image from host needs to be loaded, device is
  619. * forced to start with the file firmware image.
  620. *
  621. * Returns: Error code or Success(0)
  622. *
  623. **/
  624. static int qlcnic_83xx_idc_cold_state_handler(struct qlcnic_adapter *adapter)
  625. {
  626. qlcnic_83xx_idc_update_drv_presence_reg(adapter, 1, 0);
  627. qlcnic_83xx_idc_update_audit_reg(adapter, 1, 0);
  628. if (qlcnic_load_fw_file) {
  629. qlcnic_83xx_idc_restart_hw(adapter, 0);
  630. } else {
  631. if (qlcnic_83xx_check_hw_status(adapter)) {
  632. qlcnic_83xx_idc_enter_failed_state(adapter, 0);
  633. return -EIO;
  634. } else {
  635. qlcnic_83xx_idc_enter_ready_state(adapter, 0);
  636. }
  637. }
  638. return 0;
  639. }
  640. /**
  641. * qlcnic_83xx_idc_init_state
  642. *
  643. * @adapter: adapter structure
  644. *
  645. * Reset owner will restart the device from this state.
  646. * Device will enter failed state if it remains
  647. * in this state for more than DEV_INIT time limit.
  648. *
  649. * Returns: Error code or Success(0)
  650. *
  651. **/
  652. static int qlcnic_83xx_idc_init_state(struct qlcnic_adapter *adapter)
  653. {
  654. int timeout, ret = 0;
  655. u32 owner;
  656. timeout = QLC_83XX_IDC_INIT_TIMEOUT_SECS;
  657. if (adapter->ahw->idc.prev_state == QLC_83XX_IDC_DEV_NEED_RESET) {
  658. owner = qlcnic_83xx_idc_find_reset_owner_id(adapter);
  659. if (adapter->ahw->pci_func == owner)
  660. ret = qlcnic_83xx_idc_restart_hw(adapter, 1);
  661. } else {
  662. ret = qlcnic_83xx_idc_check_timeout(adapter, timeout);
  663. return ret;
  664. }
  665. return ret;
  666. }
  667. /**
  668. * qlcnic_83xx_idc_ready_state
  669. *
  670. * @adapter: adapter structure
  671. *
  672. * Perform IDC protocol specicifed actions after monitoring device state and
  673. * events.
  674. *
  675. * Returns: Error code or Success(0)
  676. *
  677. **/
  678. static int qlcnic_83xx_idc_ready_state(struct qlcnic_adapter *adapter)
  679. {
  680. u32 val;
  681. struct qlcnic_hardware_context *ahw = adapter->ahw;
  682. int ret = 0;
  683. /* Perform NIC configuration based ready state entry actions */
  684. if (ahw->idc.state_entry(adapter))
  685. return -EIO;
  686. if (qlcnic_check_temp(adapter)) {
  687. if (ahw->temp == QLCNIC_TEMP_PANIC) {
  688. qlcnic_83xx_idc_check_fan_failure(adapter);
  689. dev_err(&adapter->pdev->dev,
  690. "Error: device temperature %d above limits\n",
  691. adapter->ahw->temp);
  692. clear_bit(QLC_83XX_MBX_READY, &ahw->idc.status);
  693. set_bit(__QLCNIC_RESETTING, &adapter->state);
  694. qlcnic_83xx_idc_detach_driver(adapter);
  695. qlcnic_83xx_idc_enter_failed_state(adapter, 1);
  696. return -EIO;
  697. }
  698. }
  699. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  700. ret = qlcnic_83xx_check_heartbeat(adapter);
  701. if (ret) {
  702. adapter->flags |= QLCNIC_FW_HANG;
  703. if (!(val & QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY)) {
  704. clear_bit(QLC_83XX_MBX_READY, &ahw->idc.status);
  705. set_bit(__QLCNIC_RESETTING, &adapter->state);
  706. qlcnic_83xx_idc_enter_need_reset_state(adapter, 1);
  707. }
  708. return -EIO;
  709. }
  710. if ((val & QLC_83XX_IDC_GRACEFULL_RESET) || ahw->idc.collect_dump) {
  711. /* Move to need reset state and prepare for reset */
  712. qlcnic_83xx_idc_enter_need_reset_state(adapter, 1);
  713. return ret;
  714. }
  715. /* Check for soft reset request */
  716. if (ahw->reset_context &&
  717. !(val & QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY)) {
  718. qlcnic_83xx_idc_tx_soft_reset(adapter);
  719. return ret;
  720. }
  721. /* Move to need quiesce state if requested */
  722. if (adapter->ahw->idc.quiesce_req) {
  723. qlcnic_83xx_idc_enter_need_quiesce(adapter, 1);
  724. qlcnic_83xx_idc_update_audit_reg(adapter, 0, 1);
  725. return ret;
  726. }
  727. return ret;
  728. }
  729. /**
  730. * qlcnic_83xx_idc_need_reset_state
  731. *
  732. * @adapter: adapter structure
  733. *
  734. * Device will remain in this state until:
  735. * Reset request ACK's are recieved from all the functions
  736. * Wait time exceeds max time limit
  737. *
  738. * Returns: Error code or Success(0)
  739. *
  740. **/
  741. static int qlcnic_83xx_idc_need_reset_state(struct qlcnic_adapter *adapter)
  742. {
  743. int ret = 0;
  744. if (adapter->ahw->idc.prev_state != QLC_83XX_IDC_DEV_NEED_RESET) {
  745. qlcnic_83xx_idc_update_drv_ack_reg(adapter, 1, 1);
  746. qlcnic_83xx_idc_update_audit_reg(adapter, 0, 1);
  747. set_bit(__QLCNIC_RESETTING, &adapter->state);
  748. clear_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status);
  749. if (adapter->ahw->nic_mode == QLC_83XX_VIRTUAL_NIC_MODE)
  750. qlcnic_83xx_disable_vnic_mode(adapter, 1);
  751. qlcnic_83xx_idc_detach_driver(adapter);
  752. }
  753. /* Check ACK from other functions */
  754. ret = qlcnic_83xx_idc_check_reset_ack_reg(adapter);
  755. if (ret) {
  756. dev_info(&adapter->pdev->dev,
  757. "%s: Waiting for reset ACK\n", __func__);
  758. return 0;
  759. }
  760. /* Transit to INIT state and restart the HW */
  761. qlcnic_83xx_idc_enter_init_state(adapter, 1);
  762. return ret;
  763. }
  764. static int qlcnic_83xx_idc_need_quiesce_state(struct qlcnic_adapter *adapter)
  765. {
  766. dev_err(&adapter->pdev->dev, "%s: TBD\n", __func__);
  767. return 0;
  768. }
  769. static int qlcnic_83xx_idc_failed_state(struct qlcnic_adapter *adapter)
  770. {
  771. dev_err(&adapter->pdev->dev, "%s: please restart!!\n", __func__);
  772. adapter->ahw->idc.err_code = -EIO;
  773. return 0;
  774. }
  775. static int qlcnic_83xx_idc_quiesce_state(struct qlcnic_adapter *adapter)
  776. {
  777. dev_info(&adapter->pdev->dev, "%s: TBD\n", __func__);
  778. return 0;
  779. }
  780. static int qlcnic_83xx_idc_check_state_validity(struct qlcnic_adapter *adapter,
  781. u32 state)
  782. {
  783. u32 cur, prev, next;
  784. cur = adapter->ahw->idc.curr_state;
  785. prev = adapter->ahw->idc.prev_state;
  786. next = state;
  787. if ((next < QLC_83XX_IDC_DEV_COLD) ||
  788. (next > QLC_83XX_IDC_DEV_QUISCENT)) {
  789. dev_err(&adapter->pdev->dev,
  790. "%s: curr %d, prev %d, next state %d is invalid\n",
  791. __func__, cur, prev, state);
  792. return 1;
  793. }
  794. if ((cur == QLC_83XX_IDC_DEV_UNKNOWN) &&
  795. (prev == QLC_83XX_IDC_DEV_UNKNOWN)) {
  796. if ((next != QLC_83XX_IDC_DEV_COLD) &&
  797. (next != QLC_83XX_IDC_DEV_READY)) {
  798. dev_err(&adapter->pdev->dev,
  799. "%s: failed, cur %d prev %d next %d\n",
  800. __func__, cur, prev, next);
  801. return 1;
  802. }
  803. }
  804. if (next == QLC_83XX_IDC_DEV_INIT) {
  805. if ((prev != QLC_83XX_IDC_DEV_INIT) &&
  806. (prev != QLC_83XX_IDC_DEV_COLD) &&
  807. (prev != QLC_83XX_IDC_DEV_NEED_RESET)) {
  808. dev_err(&adapter->pdev->dev,
  809. "%s: failed, cur %d prev %d next %d\n",
  810. __func__, cur, prev, next);
  811. return 1;
  812. }
  813. }
  814. return 0;
  815. }
  816. static void qlcnic_83xx_periodic_tasks(struct qlcnic_adapter *adapter)
  817. {
  818. if (adapter->fhash.fnum)
  819. qlcnic_prune_lb_filters(adapter);
  820. }
  821. /**
  822. * qlcnic_83xx_idc_poll_dev_state
  823. *
  824. * @work: kernel work queue structure used to schedule the function
  825. *
  826. * Poll device state periodically and perform state specific
  827. * actions defined by Inter Driver Communication (IDC) protocol.
  828. *
  829. * Returns: None
  830. *
  831. **/
  832. void qlcnic_83xx_idc_poll_dev_state(struct work_struct *work)
  833. {
  834. struct qlcnic_adapter *adapter;
  835. u32 state;
  836. adapter = container_of(work, struct qlcnic_adapter, fw_work.work);
  837. state = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_STATE);
  838. if (qlcnic_83xx_idc_check_state_validity(adapter, state)) {
  839. qlcnic_83xx_idc_log_state_history(adapter);
  840. adapter->ahw->idc.curr_state = QLC_83XX_IDC_DEV_UNKNOWN;
  841. } else {
  842. adapter->ahw->idc.curr_state = state;
  843. }
  844. switch (adapter->ahw->idc.curr_state) {
  845. case QLC_83XX_IDC_DEV_READY:
  846. qlcnic_83xx_idc_ready_state(adapter);
  847. break;
  848. case QLC_83XX_IDC_DEV_NEED_RESET:
  849. qlcnic_83xx_idc_need_reset_state(adapter);
  850. break;
  851. case QLC_83XX_IDC_DEV_NEED_QUISCENT:
  852. qlcnic_83xx_idc_need_quiesce_state(adapter);
  853. break;
  854. case QLC_83XX_IDC_DEV_FAILED:
  855. qlcnic_83xx_idc_failed_state(adapter);
  856. return;
  857. case QLC_83XX_IDC_DEV_INIT:
  858. qlcnic_83xx_idc_init_state(adapter);
  859. break;
  860. case QLC_83XX_IDC_DEV_QUISCENT:
  861. qlcnic_83xx_idc_quiesce_state(adapter);
  862. break;
  863. default:
  864. qlcnic_83xx_idc_unknown_state(adapter);
  865. return;
  866. }
  867. adapter->ahw->idc.prev_state = adapter->ahw->idc.curr_state;
  868. qlcnic_83xx_periodic_tasks(adapter);
  869. /* Re-schedule the function */
  870. if (test_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status))
  871. qlcnic_schedule_work(adapter, qlcnic_83xx_idc_poll_dev_state,
  872. adapter->ahw->idc.delay);
  873. }
  874. static void qlcnic_83xx_setup_idc_parameters(struct qlcnic_adapter *adapter)
  875. {
  876. u32 idc_params, val;
  877. if (qlcnic_83xx_lockless_flash_read32(adapter,
  878. QLC_83XX_IDC_FLASH_PARAM_ADDR,
  879. (u8 *)&idc_params, 1)) {
  880. dev_info(&adapter->pdev->dev,
  881. "%s:failed to get IDC params from flash\n", __func__);
  882. adapter->dev_init_timeo = QLC_83XX_IDC_INIT_TIMEOUT_SECS;
  883. adapter->reset_ack_timeo = QLC_83XX_IDC_RESET_TIMEOUT_SECS;
  884. } else {
  885. adapter->dev_init_timeo = idc_params & 0xFFFF;
  886. adapter->reset_ack_timeo = ((idc_params >> 16) & 0xFFFF);
  887. }
  888. adapter->ahw->idc.curr_state = QLC_83XX_IDC_DEV_UNKNOWN;
  889. adapter->ahw->idc.prev_state = QLC_83XX_IDC_DEV_UNKNOWN;
  890. adapter->ahw->idc.delay = QLC_83XX_IDC_FW_POLL_DELAY;
  891. adapter->ahw->idc.err_code = 0;
  892. adapter->ahw->idc.collect_dump = 0;
  893. adapter->ahw->idc.name = (char **)qlc_83xx_idc_states;
  894. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  895. set_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status);
  896. set_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status);
  897. /* Check if reset recovery is disabled */
  898. if (!qlcnic_auto_fw_reset) {
  899. /* Propagate do not reset request to other functions */
  900. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  901. val = val | QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY;
  902. QLCWRX(adapter->ahw, QLC_83XX_IDC_CTRL, val);
  903. }
  904. }
  905. static int
  906. qlcnic_83xx_idc_first_to_load_function_handler(struct qlcnic_adapter *adapter)
  907. {
  908. u32 state, val;
  909. if (qlcnic_83xx_lock_driver(adapter))
  910. return -EIO;
  911. /* Clear driver lock register */
  912. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, 0);
  913. if (qlcnic_83xx_idc_update_major_version(adapter, 0)) {
  914. qlcnic_83xx_unlock_driver(adapter);
  915. return -EIO;
  916. }
  917. state = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_STATE);
  918. if (qlcnic_83xx_idc_check_state_validity(adapter, state)) {
  919. qlcnic_83xx_unlock_driver(adapter);
  920. return -EIO;
  921. }
  922. if (state != QLC_83XX_IDC_DEV_COLD && qlcnic_load_fw_file) {
  923. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE,
  924. QLC_83XX_IDC_DEV_COLD);
  925. state = QLC_83XX_IDC_DEV_COLD;
  926. }
  927. adapter->ahw->idc.curr_state = state;
  928. /* First to load function should cold boot the device */
  929. if (state == QLC_83XX_IDC_DEV_COLD)
  930. qlcnic_83xx_idc_cold_state_handler(adapter);
  931. /* Check if reset recovery is enabled */
  932. if (qlcnic_auto_fw_reset) {
  933. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  934. val = val & ~QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY;
  935. QLCWRX(adapter->ahw, QLC_83XX_IDC_CTRL, val);
  936. }
  937. qlcnic_83xx_unlock_driver(adapter);
  938. return 0;
  939. }
  940. static int qlcnic_83xx_idc_init(struct qlcnic_adapter *adapter)
  941. {
  942. int ret = -EIO;
  943. qlcnic_83xx_setup_idc_parameters(adapter);
  944. if (qlcnic_83xx_get_reset_instruction_template(adapter))
  945. return ret;
  946. if (!qlcnic_83xx_idc_check_driver_presence_reg(adapter)) {
  947. if (qlcnic_83xx_idc_first_to_load_function_handler(adapter))
  948. return -EIO;
  949. } else {
  950. if (qlcnic_83xx_idc_check_major_version(adapter))
  951. return -EIO;
  952. }
  953. qlcnic_83xx_idc_update_audit_reg(adapter, 0, 1);
  954. return 0;
  955. }
  956. void qlcnic_83xx_idc_exit(struct qlcnic_adapter *adapter)
  957. {
  958. int id;
  959. u32 val;
  960. while (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  961. usleep_range(10000, 11000);
  962. id = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  963. id = id & 0xFF;
  964. if (id == adapter->portnum) {
  965. dev_err(&adapter->pdev->dev,
  966. "%s: wait for lock recovery.. %d\n", __func__, id);
  967. msleep(20);
  968. id = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  969. id = id & 0xFF;
  970. }
  971. /* Clear driver presence bit */
  972. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  973. val = val & ~(1 << adapter->portnum);
  974. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE, val);
  975. clear_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status);
  976. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  977. cancel_delayed_work_sync(&adapter->fw_work);
  978. }
  979. void qlcnic_83xx_idc_request_reset(struct qlcnic_adapter *adapter, u32 key)
  980. {
  981. u32 val;
  982. if (qlcnic_83xx_lock_driver(adapter)) {
  983. dev_err(&adapter->pdev->dev,
  984. "%s:failed, please retry\n", __func__);
  985. return;
  986. }
  987. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  988. if ((val & QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY) ||
  989. !qlcnic_auto_fw_reset) {
  990. dev_err(&adapter->pdev->dev,
  991. "%s:failed, device in non reset mode\n", __func__);
  992. qlcnic_83xx_unlock_driver(adapter);
  993. return;
  994. }
  995. if (key == QLCNIC_FORCE_FW_RESET) {
  996. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  997. val = val | QLC_83XX_IDC_GRACEFULL_RESET;
  998. QLCWRX(adapter->ahw, QLC_83XX_IDC_CTRL, val);
  999. } else if (key == QLCNIC_FORCE_FW_DUMP_KEY) {
  1000. adapter->ahw->idc.collect_dump = 1;
  1001. }
  1002. qlcnic_83xx_unlock_driver(adapter);
  1003. return;
  1004. }
  1005. static int qlcnic_83xx_copy_bootloader(struct qlcnic_adapter *adapter)
  1006. {
  1007. u8 *p_cache;
  1008. u32 src, size;
  1009. u64 dest;
  1010. int ret = -EIO;
  1011. src = QLC_83XX_BOOTLOADER_FLASH_ADDR;
  1012. dest = QLCRDX(adapter->ahw, QLCNIC_BOOTLOADER_ADDR);
  1013. size = QLCRDX(adapter->ahw, QLCNIC_BOOTLOADER_SIZE);
  1014. /* alignment check */
  1015. if (size & 0xF)
  1016. size = (size + 16) & ~0xF;
  1017. p_cache = kzalloc(size, GFP_KERNEL);
  1018. if (p_cache == NULL)
  1019. return -ENOMEM;
  1020. ret = qlcnic_83xx_lockless_flash_read32(adapter, src, p_cache,
  1021. size / sizeof(u32));
  1022. if (ret) {
  1023. kfree(p_cache);
  1024. return ret;
  1025. }
  1026. /* 16 byte write to MS memory */
  1027. ret = qlcnic_83xx_ms_mem_write128(adapter, dest, (u32 *)p_cache,
  1028. size / 16);
  1029. if (ret) {
  1030. kfree(p_cache);
  1031. return ret;
  1032. }
  1033. kfree(p_cache);
  1034. return ret;
  1035. }
  1036. static int qlcnic_83xx_copy_fw_file(struct qlcnic_adapter *adapter)
  1037. {
  1038. u32 dest, *p_cache;
  1039. u64 addr;
  1040. u8 data[16];
  1041. size_t size;
  1042. int i, ret = -EIO;
  1043. dest = QLCRDX(adapter->ahw, QLCNIC_FW_IMAGE_ADDR);
  1044. size = (adapter->ahw->fw_info.fw->size & ~0xF);
  1045. p_cache = (u32 *)adapter->ahw->fw_info.fw->data;
  1046. addr = (u64)dest;
  1047. ret = qlcnic_83xx_ms_mem_write128(adapter, addr,
  1048. (u32 *)p_cache, size / 16);
  1049. if (ret) {
  1050. dev_err(&adapter->pdev->dev, "MS memory write failed\n");
  1051. release_firmware(adapter->ahw->fw_info.fw);
  1052. adapter->ahw->fw_info.fw = NULL;
  1053. return -EIO;
  1054. }
  1055. /* alignment check */
  1056. if (adapter->ahw->fw_info.fw->size & 0xF) {
  1057. addr = dest + size;
  1058. for (i = 0; i < (adapter->ahw->fw_info.fw->size & 0xF); i++)
  1059. data[i] = adapter->ahw->fw_info.fw->data[size + i];
  1060. for (; i < 16; i++)
  1061. data[i] = 0;
  1062. ret = qlcnic_83xx_ms_mem_write128(adapter, addr,
  1063. (u32 *)data, 1);
  1064. if (ret) {
  1065. dev_err(&adapter->pdev->dev,
  1066. "MS memory write failed\n");
  1067. release_firmware(adapter->ahw->fw_info.fw);
  1068. adapter->ahw->fw_info.fw = NULL;
  1069. return -EIO;
  1070. }
  1071. }
  1072. release_firmware(adapter->ahw->fw_info.fw);
  1073. adapter->ahw->fw_info.fw = NULL;
  1074. return 0;
  1075. }
  1076. static void qlcnic_83xx_dump_pause_control_regs(struct qlcnic_adapter *adapter)
  1077. {
  1078. int i, j;
  1079. u32 val = 0, val1 = 0, reg = 0;
  1080. val = QLCRD32(adapter, QLC_83XX_SRE_SHIM_REG);
  1081. dev_info(&adapter->pdev->dev, "SRE-Shim Ctrl:0x%x\n", val);
  1082. for (j = 0; j < 2; j++) {
  1083. if (j == 0) {
  1084. dev_info(&adapter->pdev->dev,
  1085. "Port 0 RxB Pause Threshold Regs[TC7..TC0]:");
  1086. reg = QLC_83XX_PORT0_THRESHOLD;
  1087. } else if (j == 1) {
  1088. dev_info(&adapter->pdev->dev,
  1089. "Port 1 RxB Pause Threshold Regs[TC7..TC0]:");
  1090. reg = QLC_83XX_PORT1_THRESHOLD;
  1091. }
  1092. for (i = 0; i < 8; i++) {
  1093. val = QLCRD32(adapter, reg + (i * 0x4));
  1094. dev_info(&adapter->pdev->dev, "0x%x ", val);
  1095. }
  1096. dev_info(&adapter->pdev->dev, "\n");
  1097. }
  1098. for (j = 0; j < 2; j++) {
  1099. if (j == 0) {
  1100. dev_info(&adapter->pdev->dev,
  1101. "Port 0 RxB TC Max Cell Registers[4..1]:");
  1102. reg = QLC_83XX_PORT0_TC_MC_REG;
  1103. } else if (j == 1) {
  1104. dev_info(&adapter->pdev->dev,
  1105. "Port 1 RxB TC Max Cell Registers[4..1]:");
  1106. reg = QLC_83XX_PORT1_TC_MC_REG;
  1107. }
  1108. for (i = 0; i < 4; i++) {
  1109. val = QLCRD32(adapter, reg + (i * 0x4));
  1110. dev_info(&adapter->pdev->dev, "0x%x ", val);
  1111. }
  1112. dev_info(&adapter->pdev->dev, "\n");
  1113. }
  1114. for (j = 0; j < 2; j++) {
  1115. if (j == 0) {
  1116. dev_info(&adapter->pdev->dev,
  1117. "Port 0 RxB Rx TC Stats[TC7..TC0]:");
  1118. reg = QLC_83XX_PORT0_TC_STATS;
  1119. } else if (j == 1) {
  1120. dev_info(&adapter->pdev->dev,
  1121. "Port 1 RxB Rx TC Stats[TC7..TC0]:");
  1122. reg = QLC_83XX_PORT1_TC_STATS;
  1123. }
  1124. for (i = 7; i >= 0; i--) {
  1125. val = QLCRD32(adapter, reg);
  1126. val &= ~(0x7 << 29); /* Reset bits 29 to 31 */
  1127. QLCWR32(adapter, reg, (val | (i << 29)));
  1128. val = QLCRD32(adapter, reg);
  1129. dev_info(&adapter->pdev->dev, "0x%x ", val);
  1130. }
  1131. dev_info(&adapter->pdev->dev, "\n");
  1132. }
  1133. val = QLCRD32(adapter, QLC_83XX_PORT2_IFB_THRESHOLD);
  1134. val1 = QLCRD32(adapter, QLC_83XX_PORT3_IFB_THRESHOLD);
  1135. dev_info(&adapter->pdev->dev,
  1136. "IFB-Pause Thresholds: Port 2:0x%x, Port 3:0x%x\n",
  1137. val, val1);
  1138. }
  1139. static void qlcnic_83xx_disable_pause_frames(struct qlcnic_adapter *adapter)
  1140. {
  1141. u32 reg = 0, i, j;
  1142. if (qlcnic_83xx_lock_driver(adapter)) {
  1143. dev_err(&adapter->pdev->dev,
  1144. "%s:failed to acquire driver lock\n", __func__);
  1145. return;
  1146. }
  1147. qlcnic_83xx_dump_pause_control_regs(adapter);
  1148. QLCWR32(adapter, QLC_83XX_SRE_SHIM_REG, 0x0);
  1149. for (j = 0; j < 2; j++) {
  1150. if (j == 0)
  1151. reg = QLC_83XX_PORT0_THRESHOLD;
  1152. else if (j == 1)
  1153. reg = QLC_83XX_PORT1_THRESHOLD;
  1154. for (i = 0; i < 8; i++)
  1155. QLCWR32(adapter, reg + (i * 0x4), 0x0);
  1156. }
  1157. for (j = 0; j < 2; j++) {
  1158. if (j == 0)
  1159. reg = QLC_83XX_PORT0_TC_MC_REG;
  1160. else if (j == 1)
  1161. reg = QLC_83XX_PORT1_TC_MC_REG;
  1162. for (i = 0; i < 4; i++)
  1163. QLCWR32(adapter, reg + (i * 0x4), 0x03FF03FF);
  1164. }
  1165. QLCWR32(adapter, QLC_83XX_PORT2_IFB_THRESHOLD, 0);
  1166. QLCWR32(adapter, QLC_83XX_PORT3_IFB_THRESHOLD, 0);
  1167. dev_info(&adapter->pdev->dev,
  1168. "Disabled pause frames successfully on all ports\n");
  1169. qlcnic_83xx_unlock_driver(adapter);
  1170. }
  1171. static int qlcnic_83xx_check_heartbeat(struct qlcnic_adapter *p_dev)
  1172. {
  1173. u32 heartbeat, peg_status;
  1174. int retries, ret = -EIO;
  1175. retries = QLCNIC_HEARTBEAT_CHECK_RETRY_COUNT;
  1176. p_dev->heartbeat = QLC_SHARED_REG_RD32(p_dev,
  1177. QLCNIC_PEG_ALIVE_COUNTER);
  1178. do {
  1179. msleep(QLCNIC_HEARTBEAT_PERIOD_MSECS);
  1180. heartbeat = QLC_SHARED_REG_RD32(p_dev,
  1181. QLCNIC_PEG_ALIVE_COUNTER);
  1182. if (heartbeat != p_dev->heartbeat) {
  1183. ret = QLCNIC_RCODE_SUCCESS;
  1184. break;
  1185. }
  1186. } while (--retries);
  1187. if (ret) {
  1188. dev_err(&p_dev->pdev->dev, "firmware hang detected\n");
  1189. qlcnic_83xx_disable_pause_frames(p_dev);
  1190. peg_status = QLC_SHARED_REG_RD32(p_dev,
  1191. QLCNIC_PEG_HALT_STATUS1);
  1192. dev_info(&p_dev->pdev->dev, "Dumping HW/FW registers\n"
  1193. "PEG_HALT_STATUS1: 0x%x, PEG_HALT_STATUS2: 0x%x,\n"
  1194. "PEG_NET_0_PC: 0x%x, PEG_NET_1_PC: 0x%x,\n"
  1195. "PEG_NET_2_PC: 0x%x, PEG_NET_3_PC: 0x%x,\n"
  1196. "PEG_NET_4_PC: 0x%x\n", peg_status,
  1197. QLC_SHARED_REG_RD32(p_dev, QLCNIC_PEG_HALT_STATUS2),
  1198. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_0),
  1199. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_1),
  1200. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_2),
  1201. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_3),
  1202. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_4));
  1203. if (QLCNIC_FWERROR_CODE(peg_status) == 0x67)
  1204. dev_err(&p_dev->pdev->dev,
  1205. "Device is being reset err code 0x00006700.\n");
  1206. }
  1207. return ret;
  1208. }
  1209. static int qlcnic_83xx_check_cmd_peg_status(struct qlcnic_adapter *p_dev)
  1210. {
  1211. int retries = QLCNIC_CMDPEG_CHECK_RETRY_COUNT;
  1212. u32 val;
  1213. do {
  1214. val = QLC_SHARED_REG_RD32(p_dev, QLCNIC_CMDPEG_STATE);
  1215. if (val == QLC_83XX_CMDPEG_COMPLETE)
  1216. return 0;
  1217. msleep(QLCNIC_CMDPEG_CHECK_DELAY);
  1218. } while (--retries);
  1219. dev_err(&p_dev->pdev->dev, "%s: failed, state = 0x%x\n", __func__, val);
  1220. return -EIO;
  1221. }
  1222. int qlcnic_83xx_check_hw_status(struct qlcnic_adapter *p_dev)
  1223. {
  1224. int err;
  1225. err = qlcnic_83xx_check_cmd_peg_status(p_dev);
  1226. if (err)
  1227. return err;
  1228. err = qlcnic_83xx_check_heartbeat(p_dev);
  1229. if (err)
  1230. return err;
  1231. return err;
  1232. }
  1233. static int qlcnic_83xx_poll_reg(struct qlcnic_adapter *p_dev, u32 addr,
  1234. int duration, u32 mask, u32 status)
  1235. {
  1236. u32 value;
  1237. int timeout_error;
  1238. u8 retries;
  1239. value = qlcnic_83xx_rd_reg_indirect(p_dev, addr);
  1240. retries = duration / 10;
  1241. do {
  1242. if ((value & mask) != status) {
  1243. timeout_error = 1;
  1244. msleep(duration / 10);
  1245. value = qlcnic_83xx_rd_reg_indirect(p_dev, addr);
  1246. } else {
  1247. timeout_error = 0;
  1248. break;
  1249. }
  1250. } while (retries--);
  1251. if (timeout_error) {
  1252. p_dev->ahw->reset.seq_error++;
  1253. dev_err(&p_dev->pdev->dev,
  1254. "%s: Timeout Err, entry_num = %d\n",
  1255. __func__, p_dev->ahw->reset.seq_index);
  1256. dev_err(&p_dev->pdev->dev,
  1257. "0x%08x 0x%08x 0x%08x\n",
  1258. value, mask, status);
  1259. }
  1260. return timeout_error;
  1261. }
  1262. static int qlcnic_83xx_reset_template_checksum(struct qlcnic_adapter *p_dev)
  1263. {
  1264. u32 sum = 0;
  1265. u16 *buff = (u16 *)p_dev->ahw->reset.buff;
  1266. int count = p_dev->ahw->reset.hdr->size / sizeof(u16);
  1267. while (count-- > 0)
  1268. sum += *buff++;
  1269. while (sum >> 16)
  1270. sum = (sum & 0xFFFF) + (sum >> 16);
  1271. if (~sum) {
  1272. return 0;
  1273. } else {
  1274. dev_err(&p_dev->pdev->dev, "%s: failed\n", __func__);
  1275. return -1;
  1276. }
  1277. }
  1278. int qlcnic_83xx_get_reset_instruction_template(struct qlcnic_adapter *p_dev)
  1279. {
  1280. u8 *p_buff;
  1281. u32 addr, count;
  1282. struct qlcnic_hardware_context *ahw = p_dev->ahw;
  1283. ahw->reset.seq_error = 0;
  1284. ahw->reset.buff = kzalloc(QLC_83XX_RESTART_TEMPLATE_SIZE, GFP_KERNEL);
  1285. if (p_dev->ahw->reset.buff == NULL)
  1286. return -ENOMEM;
  1287. p_buff = p_dev->ahw->reset.buff;
  1288. addr = QLC_83XX_RESET_TEMPLATE_ADDR;
  1289. count = sizeof(struct qlc_83xx_reset_hdr) / sizeof(u32);
  1290. /* Copy template header from flash */
  1291. if (qlcnic_83xx_flash_read32(p_dev, addr, p_buff, count)) {
  1292. dev_err(&p_dev->pdev->dev, "%s: flash read failed\n", __func__);
  1293. return -EIO;
  1294. }
  1295. ahw->reset.hdr = (struct qlc_83xx_reset_hdr *)ahw->reset.buff;
  1296. addr = QLC_83XX_RESET_TEMPLATE_ADDR + ahw->reset.hdr->hdr_size;
  1297. p_buff = ahw->reset.buff + ahw->reset.hdr->hdr_size;
  1298. count = (ahw->reset.hdr->size - ahw->reset.hdr->hdr_size) / sizeof(u32);
  1299. /* Copy rest of the template */
  1300. if (qlcnic_83xx_flash_read32(p_dev, addr, p_buff, count)) {
  1301. dev_err(&p_dev->pdev->dev, "%s: flash read failed\n", __func__);
  1302. return -EIO;
  1303. }
  1304. if (qlcnic_83xx_reset_template_checksum(p_dev))
  1305. return -EIO;
  1306. /* Get Stop, Start and Init command offsets */
  1307. ahw->reset.init_offset = ahw->reset.buff + ahw->reset.hdr->init_offset;
  1308. ahw->reset.start_offset = ahw->reset.buff +
  1309. ahw->reset.hdr->start_offset;
  1310. ahw->reset.stop_offset = ahw->reset.buff + ahw->reset.hdr->hdr_size;
  1311. return 0;
  1312. }
  1313. /* Read Write HW register command */
  1314. static void qlcnic_83xx_read_write_crb_reg(struct qlcnic_adapter *p_dev,
  1315. u32 raddr, u32 waddr)
  1316. {
  1317. int value;
  1318. value = qlcnic_83xx_rd_reg_indirect(p_dev, raddr);
  1319. qlcnic_83xx_wrt_reg_indirect(p_dev, waddr, value);
  1320. }
  1321. /* Read Modify Write HW register command */
  1322. static void qlcnic_83xx_rmw_crb_reg(struct qlcnic_adapter *p_dev,
  1323. u32 raddr, u32 waddr,
  1324. struct qlc_83xx_rmw *p_rmw_hdr)
  1325. {
  1326. int value;
  1327. if (p_rmw_hdr->index_a)
  1328. value = p_dev->ahw->reset.array[p_rmw_hdr->index_a];
  1329. else
  1330. value = qlcnic_83xx_rd_reg_indirect(p_dev, raddr);
  1331. value &= p_rmw_hdr->mask;
  1332. value <<= p_rmw_hdr->shl;
  1333. value >>= p_rmw_hdr->shr;
  1334. value |= p_rmw_hdr->or_value;
  1335. value ^= p_rmw_hdr->xor_value;
  1336. qlcnic_83xx_wrt_reg_indirect(p_dev, waddr, value);
  1337. }
  1338. /* Write HW register command */
  1339. static void qlcnic_83xx_write_list(struct qlcnic_adapter *p_dev,
  1340. struct qlc_83xx_entry_hdr *p_hdr)
  1341. {
  1342. int i;
  1343. struct qlc_83xx_entry *entry;
  1344. entry = (struct qlc_83xx_entry *)((char *)p_hdr +
  1345. sizeof(struct qlc_83xx_entry_hdr));
  1346. for (i = 0; i < p_hdr->count; i++, entry++) {
  1347. qlcnic_83xx_wrt_reg_indirect(p_dev, entry->arg1,
  1348. entry->arg2);
  1349. if (p_hdr->delay)
  1350. udelay((u32)(p_hdr->delay));
  1351. }
  1352. }
  1353. /* Read and Write instruction */
  1354. static void qlcnic_83xx_read_write_list(struct qlcnic_adapter *p_dev,
  1355. struct qlc_83xx_entry_hdr *p_hdr)
  1356. {
  1357. int i;
  1358. struct qlc_83xx_entry *entry;
  1359. entry = (struct qlc_83xx_entry *)((char *)p_hdr +
  1360. sizeof(struct qlc_83xx_entry_hdr));
  1361. for (i = 0; i < p_hdr->count; i++, entry++) {
  1362. qlcnic_83xx_read_write_crb_reg(p_dev, entry->arg1,
  1363. entry->arg2);
  1364. if (p_hdr->delay)
  1365. udelay((u32)(p_hdr->delay));
  1366. }
  1367. }
  1368. /* Poll HW register command */
  1369. static void qlcnic_83xx_poll_list(struct qlcnic_adapter *p_dev,
  1370. struct qlc_83xx_entry_hdr *p_hdr)
  1371. {
  1372. long delay;
  1373. struct qlc_83xx_entry *entry;
  1374. struct qlc_83xx_poll *poll;
  1375. int i;
  1376. unsigned long arg1, arg2;
  1377. poll = (struct qlc_83xx_poll *)((char *)p_hdr +
  1378. sizeof(struct qlc_83xx_entry_hdr));
  1379. entry = (struct qlc_83xx_entry *)((char *)poll +
  1380. sizeof(struct qlc_83xx_poll));
  1381. delay = (long)p_hdr->delay;
  1382. if (!delay) {
  1383. for (i = 0; i < p_hdr->count; i++, entry++)
  1384. qlcnic_83xx_poll_reg(p_dev, entry->arg1,
  1385. delay, poll->mask,
  1386. poll->status);
  1387. } else {
  1388. for (i = 0; i < p_hdr->count; i++, entry++) {
  1389. arg1 = entry->arg1;
  1390. arg2 = entry->arg2;
  1391. if (delay) {
  1392. if (qlcnic_83xx_poll_reg(p_dev,
  1393. arg1, delay,
  1394. poll->mask,
  1395. poll->status)){
  1396. qlcnic_83xx_rd_reg_indirect(p_dev,
  1397. arg1);
  1398. qlcnic_83xx_rd_reg_indirect(p_dev,
  1399. arg2);
  1400. }
  1401. }
  1402. }
  1403. }
  1404. }
  1405. /* Poll and write HW register command */
  1406. static void qlcnic_83xx_poll_write_list(struct qlcnic_adapter *p_dev,
  1407. struct qlc_83xx_entry_hdr *p_hdr)
  1408. {
  1409. int i;
  1410. long delay;
  1411. struct qlc_83xx_quad_entry *entry;
  1412. struct qlc_83xx_poll *poll;
  1413. poll = (struct qlc_83xx_poll *)((char *)p_hdr +
  1414. sizeof(struct qlc_83xx_entry_hdr));
  1415. entry = (struct qlc_83xx_quad_entry *)((char *)poll +
  1416. sizeof(struct qlc_83xx_poll));
  1417. delay = (long)p_hdr->delay;
  1418. for (i = 0; i < p_hdr->count; i++, entry++) {
  1419. qlcnic_83xx_wrt_reg_indirect(p_dev, entry->dr_addr,
  1420. entry->dr_value);
  1421. qlcnic_83xx_wrt_reg_indirect(p_dev, entry->ar_addr,
  1422. entry->ar_value);
  1423. if (delay)
  1424. qlcnic_83xx_poll_reg(p_dev, entry->ar_addr, delay,
  1425. poll->mask, poll->status);
  1426. }
  1427. }
  1428. /* Read Modify Write register command */
  1429. static void qlcnic_83xx_read_modify_write(struct qlcnic_adapter *p_dev,
  1430. struct qlc_83xx_entry_hdr *p_hdr)
  1431. {
  1432. int i;
  1433. struct qlc_83xx_entry *entry;
  1434. struct qlc_83xx_rmw *rmw_hdr;
  1435. rmw_hdr = (struct qlc_83xx_rmw *)((char *)p_hdr +
  1436. sizeof(struct qlc_83xx_entry_hdr));
  1437. entry = (struct qlc_83xx_entry *)((char *)rmw_hdr +
  1438. sizeof(struct qlc_83xx_rmw));
  1439. for (i = 0; i < p_hdr->count; i++, entry++) {
  1440. qlcnic_83xx_rmw_crb_reg(p_dev, entry->arg1,
  1441. entry->arg2, rmw_hdr);
  1442. if (p_hdr->delay)
  1443. udelay((u32)(p_hdr->delay));
  1444. }
  1445. }
  1446. static void qlcnic_83xx_pause(struct qlc_83xx_entry_hdr *p_hdr)
  1447. {
  1448. if (p_hdr->delay)
  1449. mdelay((u32)((long)p_hdr->delay));
  1450. }
  1451. /* Read and poll register command */
  1452. static void qlcnic_83xx_poll_read_list(struct qlcnic_adapter *p_dev,
  1453. struct qlc_83xx_entry_hdr *p_hdr)
  1454. {
  1455. long delay;
  1456. int index, i, j;
  1457. struct qlc_83xx_quad_entry *entry;
  1458. struct qlc_83xx_poll *poll;
  1459. unsigned long addr;
  1460. poll = (struct qlc_83xx_poll *)((char *)p_hdr +
  1461. sizeof(struct qlc_83xx_entry_hdr));
  1462. entry = (struct qlc_83xx_quad_entry *)((char *)poll +
  1463. sizeof(struct qlc_83xx_poll));
  1464. delay = (long)p_hdr->delay;
  1465. for (i = 0; i < p_hdr->count; i++, entry++) {
  1466. qlcnic_83xx_wrt_reg_indirect(p_dev, entry->ar_addr,
  1467. entry->ar_value);
  1468. if (delay) {
  1469. if (!qlcnic_83xx_poll_reg(p_dev, entry->ar_addr, delay,
  1470. poll->mask, poll->status)){
  1471. index = p_dev->ahw->reset.array_index;
  1472. addr = entry->dr_addr;
  1473. j = qlcnic_83xx_rd_reg_indirect(p_dev, addr);
  1474. p_dev->ahw->reset.array[index++] = j;
  1475. if (index == QLC_83XX_MAX_RESET_SEQ_ENTRIES)
  1476. p_dev->ahw->reset.array_index = 1;
  1477. }
  1478. }
  1479. }
  1480. }
  1481. static inline void qlcnic_83xx_seq_end(struct qlcnic_adapter *p_dev)
  1482. {
  1483. p_dev->ahw->reset.seq_end = 1;
  1484. }
  1485. static void qlcnic_83xx_template_end(struct qlcnic_adapter *p_dev)
  1486. {
  1487. p_dev->ahw->reset.template_end = 1;
  1488. if (p_dev->ahw->reset.seq_error == 0)
  1489. dev_err(&p_dev->pdev->dev,
  1490. "HW restart process completed successfully.\n");
  1491. else
  1492. dev_err(&p_dev->pdev->dev,
  1493. "HW restart completed with timeout errors.\n");
  1494. }
  1495. /**
  1496. * qlcnic_83xx_exec_template_cmd
  1497. *
  1498. * @p_dev: adapter structure
  1499. * @p_buff: Poiter to instruction template
  1500. *
  1501. * Template provides instructions to stop, restart and initalize firmware.
  1502. * These instructions are abstracted as a series of read, write and
  1503. * poll operations on hardware registers. Register information and operation
  1504. * specifics are not exposed to the driver. Driver reads the template from
  1505. * flash and executes the instructions located at pre-defined offsets.
  1506. *
  1507. * Returns: None
  1508. * */
  1509. static void qlcnic_83xx_exec_template_cmd(struct qlcnic_adapter *p_dev,
  1510. char *p_buff)
  1511. {
  1512. int index, entries;
  1513. struct qlc_83xx_entry_hdr *p_hdr;
  1514. char *entry = p_buff;
  1515. p_dev->ahw->reset.seq_end = 0;
  1516. p_dev->ahw->reset.template_end = 0;
  1517. entries = p_dev->ahw->reset.hdr->entries;
  1518. index = p_dev->ahw->reset.seq_index;
  1519. for (; (!p_dev->ahw->reset.seq_end) && (index < entries); index++) {
  1520. p_hdr = (struct qlc_83xx_entry_hdr *)entry;
  1521. switch (p_hdr->cmd) {
  1522. case QLC_83XX_OPCODE_NOP:
  1523. break;
  1524. case QLC_83XX_OPCODE_WRITE_LIST:
  1525. qlcnic_83xx_write_list(p_dev, p_hdr);
  1526. break;
  1527. case QLC_83XX_OPCODE_READ_WRITE_LIST:
  1528. qlcnic_83xx_read_write_list(p_dev, p_hdr);
  1529. break;
  1530. case QLC_83XX_OPCODE_POLL_LIST:
  1531. qlcnic_83xx_poll_list(p_dev, p_hdr);
  1532. break;
  1533. case QLC_83XX_OPCODE_POLL_WRITE_LIST:
  1534. qlcnic_83xx_poll_write_list(p_dev, p_hdr);
  1535. break;
  1536. case QLC_83XX_OPCODE_READ_MODIFY_WRITE:
  1537. qlcnic_83xx_read_modify_write(p_dev, p_hdr);
  1538. break;
  1539. case QLC_83XX_OPCODE_SEQ_PAUSE:
  1540. qlcnic_83xx_pause(p_hdr);
  1541. break;
  1542. case QLC_83XX_OPCODE_SEQ_END:
  1543. qlcnic_83xx_seq_end(p_dev);
  1544. break;
  1545. case QLC_83XX_OPCODE_TMPL_END:
  1546. qlcnic_83xx_template_end(p_dev);
  1547. break;
  1548. case QLC_83XX_OPCODE_POLL_READ_LIST:
  1549. qlcnic_83xx_poll_read_list(p_dev, p_hdr);
  1550. break;
  1551. default:
  1552. dev_err(&p_dev->pdev->dev,
  1553. "%s: Unknown opcode 0x%04x in template %d\n",
  1554. __func__, p_hdr->cmd, index);
  1555. break;
  1556. }
  1557. entry += p_hdr->size;
  1558. }
  1559. p_dev->ahw->reset.seq_index = index;
  1560. }
  1561. static void qlcnic_83xx_stop_hw(struct qlcnic_adapter *p_dev)
  1562. {
  1563. p_dev->ahw->reset.seq_index = 0;
  1564. qlcnic_83xx_exec_template_cmd(p_dev, p_dev->ahw->reset.stop_offset);
  1565. if (p_dev->ahw->reset.seq_end != 1)
  1566. dev_err(&p_dev->pdev->dev, "%s: failed\n", __func__);
  1567. }
  1568. static void qlcnic_83xx_start_hw(struct qlcnic_adapter *p_dev)
  1569. {
  1570. qlcnic_83xx_exec_template_cmd(p_dev, p_dev->ahw->reset.start_offset);
  1571. if (p_dev->ahw->reset.template_end != 1)
  1572. dev_err(&p_dev->pdev->dev, "%s: failed\n", __func__);
  1573. }
  1574. static void qlcnic_83xx_init_hw(struct qlcnic_adapter *p_dev)
  1575. {
  1576. qlcnic_83xx_exec_template_cmd(p_dev, p_dev->ahw->reset.init_offset);
  1577. if (p_dev->ahw->reset.seq_end != 1)
  1578. dev_err(&p_dev->pdev->dev, "%s: failed\n", __func__);
  1579. }
  1580. static int qlcnic_83xx_load_fw_image_from_host(struct qlcnic_adapter *adapter)
  1581. {
  1582. int err = -EIO;
  1583. if (request_firmware(&adapter->ahw->fw_info.fw,
  1584. QLC_83XX_FW_FILE_NAME, &(adapter->pdev->dev))) {
  1585. dev_err(&adapter->pdev->dev,
  1586. "No file FW image, loading flash FW image.\n");
  1587. QLC_SHARED_REG_WR32(adapter, QLCNIC_FW_IMG_VALID,
  1588. QLC_83XX_BOOT_FROM_FLASH);
  1589. } else {
  1590. if (qlcnic_83xx_copy_fw_file(adapter))
  1591. return err;
  1592. QLC_SHARED_REG_WR32(adapter, QLCNIC_FW_IMG_VALID,
  1593. QLC_83XX_BOOT_FROM_FILE);
  1594. }
  1595. return 0;
  1596. }
  1597. static int qlcnic_83xx_restart_hw(struct qlcnic_adapter *adapter)
  1598. {
  1599. u32 val;
  1600. int err = -EIO;
  1601. qlcnic_83xx_stop_hw(adapter);
  1602. /* Collect FW register dump if required */
  1603. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  1604. if (!(val & QLC_83XX_IDC_GRACEFULL_RESET))
  1605. qlcnic_dump_fw(adapter);
  1606. qlcnic_83xx_init_hw(adapter);
  1607. if (qlcnic_83xx_copy_bootloader(adapter))
  1608. return err;
  1609. /* Boot either flash image or firmware image from host file system */
  1610. if (qlcnic_load_fw_file) {
  1611. if (qlcnic_83xx_load_fw_image_from_host(adapter))
  1612. return err;
  1613. } else {
  1614. QLC_SHARED_REG_WR32(adapter, QLCNIC_FW_IMG_VALID,
  1615. QLC_83XX_BOOT_FROM_FLASH);
  1616. }
  1617. qlcnic_83xx_start_hw(adapter);
  1618. if (qlcnic_83xx_check_hw_status(adapter))
  1619. return -EIO;
  1620. return 0;
  1621. }
  1622. /**
  1623. * qlcnic_83xx_config_default_opmode
  1624. *
  1625. * @adapter: adapter structure
  1626. *
  1627. * Configure default driver operating mode
  1628. *
  1629. * Returns: Error code or Success(0)
  1630. * */
  1631. int qlcnic_83xx_config_default_opmode(struct qlcnic_adapter *adapter)
  1632. {
  1633. u32 op_mode;
  1634. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1635. qlcnic_get_func_no(adapter);
  1636. op_mode = QLCRDX(ahw, QLC_83XX_DRV_OP_MODE);
  1637. if (test_bit(__QLCNIC_SRIOV_CAPABLE, &adapter->state))
  1638. op_mode = QLC_83XX_DEFAULT_OPMODE;
  1639. if (op_mode == QLC_83XX_DEFAULT_OPMODE) {
  1640. adapter->nic_ops->init_driver = qlcnic_83xx_init_default_driver;
  1641. ahw->idc.state_entry = qlcnic_83xx_idc_ready_state_entry;
  1642. } else {
  1643. return -EIO;
  1644. }
  1645. return 0;
  1646. }
  1647. int qlcnic_83xx_get_nic_configuration(struct qlcnic_adapter *adapter)
  1648. {
  1649. int err;
  1650. struct qlcnic_info nic_info;
  1651. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1652. memset(&nic_info, 0, sizeof(struct qlcnic_info));
  1653. err = qlcnic_get_nic_info(adapter, &nic_info, ahw->pci_func);
  1654. if (err)
  1655. return -EIO;
  1656. ahw->physical_port = (u8) nic_info.phys_port;
  1657. ahw->switch_mode = nic_info.switch_mode;
  1658. ahw->max_tx_ques = nic_info.max_tx_ques;
  1659. ahw->max_rx_ques = nic_info.max_rx_ques;
  1660. ahw->capabilities = nic_info.capabilities;
  1661. ahw->max_mac_filters = nic_info.max_mac_filters;
  1662. ahw->max_mtu = nic_info.max_mtu;
  1663. /* VNIC mode is detected by BIT_23 in capabilities. This bit is also
  1664. * set in case device is SRIOV capable. VNIC and SRIOV are mutually
  1665. * exclusive. So in case of sriov capable device load driver in
  1666. * default mode
  1667. */
  1668. if (test_bit(__QLCNIC_SRIOV_CAPABLE, &adapter->state)) {
  1669. ahw->nic_mode = QLC_83XX_DEFAULT_MODE;
  1670. return ahw->nic_mode;
  1671. }
  1672. if (ahw->capabilities & BIT_23)
  1673. ahw->nic_mode = QLC_83XX_VIRTUAL_NIC_MODE;
  1674. else
  1675. ahw->nic_mode = QLC_83XX_DEFAULT_MODE;
  1676. return ahw->nic_mode;
  1677. }
  1678. int qlcnic_83xx_configure_opmode(struct qlcnic_adapter *adapter)
  1679. {
  1680. int ret;
  1681. ret = qlcnic_83xx_get_nic_configuration(adapter);
  1682. if (ret == -EIO)
  1683. return -EIO;
  1684. if (ret == QLC_83XX_VIRTUAL_NIC_MODE) {
  1685. if (qlcnic_83xx_config_vnic_opmode(adapter))
  1686. return -EIO;
  1687. } else if (ret == QLC_83XX_DEFAULT_MODE) {
  1688. if (qlcnic_83xx_config_default_opmode(adapter))
  1689. return -EIO;
  1690. }
  1691. return 0;
  1692. }
  1693. static void qlcnic_83xx_config_buff_descriptors(struct qlcnic_adapter *adapter)
  1694. {
  1695. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1696. if (ahw->port_type == QLCNIC_XGBE) {
  1697. adapter->num_rxd = DEFAULT_RCV_DESCRIPTORS_10G;
  1698. adapter->max_rxd = MAX_RCV_DESCRIPTORS_10G;
  1699. adapter->num_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_10G;
  1700. adapter->max_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_10G;
  1701. } else if (ahw->port_type == QLCNIC_GBE) {
  1702. adapter->num_rxd = DEFAULT_RCV_DESCRIPTORS_1G;
  1703. adapter->num_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_1G;
  1704. adapter->max_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_1G;
  1705. adapter->max_rxd = MAX_RCV_DESCRIPTORS_1G;
  1706. }
  1707. adapter->num_txd = MAX_CMD_DESCRIPTORS;
  1708. adapter->max_rds_rings = MAX_RDS_RINGS;
  1709. }
  1710. static int qlcnic_83xx_init_default_driver(struct qlcnic_adapter *adapter)
  1711. {
  1712. int err = -EIO;
  1713. qlcnic_83xx_get_minidump_template(adapter);
  1714. if (qlcnic_83xx_get_port_info(adapter))
  1715. return err;
  1716. qlcnic_83xx_config_buff_descriptors(adapter);
  1717. adapter->ahw->msix_supported = !!qlcnic_use_msi_x;
  1718. adapter->flags |= QLCNIC_ADAPTER_INITIALIZED;
  1719. dev_info(&adapter->pdev->dev, "HAL Version: %d\n",
  1720. adapter->ahw->fw_hal_version);
  1721. return 0;
  1722. }
  1723. #define IS_QLC_83XX_USED(a, b, c) (((1 << a->portnum) & b) || ((c >> 6) & 0x1))
  1724. static void qlcnic_83xx_clear_function_resources(struct qlcnic_adapter *adapter)
  1725. {
  1726. struct qlcnic_cmd_args cmd;
  1727. u32 presence_mask, audit_mask;
  1728. int status;
  1729. presence_mask = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  1730. audit_mask = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_AUDIT);
  1731. if (IS_QLC_83XX_USED(adapter, presence_mask, audit_mask)) {
  1732. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_STOP_NIC_FUNC);
  1733. cmd.req.arg[1] = BIT_31;
  1734. status = qlcnic_issue_cmd(adapter, &cmd);
  1735. if (status)
  1736. dev_err(&adapter->pdev->dev,
  1737. "Failed to clean up the function resources\n");
  1738. qlcnic_free_mbx_args(&cmd);
  1739. }
  1740. }
  1741. int qlcnic_83xx_init(struct qlcnic_adapter *adapter, int pci_using_dac)
  1742. {
  1743. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1744. if (qlcnic_sriov_vf_check(adapter))
  1745. return qlcnic_sriov_vf_init(adapter, pci_using_dac);
  1746. if (qlcnic_83xx_check_hw_status(adapter))
  1747. return -EIO;
  1748. /* Initilaize 83xx mailbox spinlock */
  1749. spin_lock_init(&ahw->mbx_lock);
  1750. set_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status);
  1751. qlcnic_83xx_clear_function_resources(adapter);
  1752. /* register for NIC IDC AEN Events */
  1753. qlcnic_83xx_register_nic_idc_func(adapter, 1);
  1754. if (!qlcnic_83xx_read_flash_descriptor_table(adapter))
  1755. qlcnic_83xx_read_flash_mfg_id(adapter);
  1756. if (qlcnic_83xx_idc_init(adapter))
  1757. return -EIO;
  1758. /* Configure default, SR-IOV or Virtual NIC mode of operation */
  1759. if (qlcnic_83xx_configure_opmode(adapter))
  1760. return -EIO;
  1761. /* Perform operating mode specific initialization */
  1762. if (adapter->nic_ops->init_driver(adapter))
  1763. return -EIO;
  1764. INIT_DELAYED_WORK(&adapter->idc_aen_work, qlcnic_83xx_idc_aen_work);
  1765. /* Periodically monitor device status */
  1766. qlcnic_83xx_idc_poll_dev_state(&adapter->fw_work.work);
  1767. return adapter->ahw->idc.err_code;
  1768. }