gianfar_ptp.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574
  1. /*
  2. * PTP 1588 clock using the eTSEC
  3. *
  4. * Copyright (C) 2010 OMICRON electronics GmbH
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  19. */
  20. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  21. #include <linux/device.h>
  22. #include <linux/hrtimer.h>
  23. #include <linux/init.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/of.h>
  28. #include <linux/of_platform.h>
  29. #include <linux/timex.h>
  30. #include <linux/io.h>
  31. #include <linux/ptp_clock_kernel.h>
  32. #include "gianfar.h"
  33. /*
  34. * gianfar ptp registers
  35. * Generated by regen.tcl on Thu May 13 01:38:57 PM CEST 2010
  36. */
  37. struct gianfar_ptp_registers {
  38. u32 tmr_ctrl; /* Timer control register */
  39. u32 tmr_tevent; /* Timestamp event register */
  40. u32 tmr_temask; /* Timer event mask register */
  41. u32 tmr_pevent; /* Timestamp event register */
  42. u32 tmr_pemask; /* Timer event mask register */
  43. u32 tmr_stat; /* Timestamp status register */
  44. u32 tmr_cnt_h; /* Timer counter high register */
  45. u32 tmr_cnt_l; /* Timer counter low register */
  46. u32 tmr_add; /* Timer drift compensation addend register */
  47. u32 tmr_acc; /* Timer accumulator register */
  48. u32 tmr_prsc; /* Timer prescale */
  49. u8 res1[4];
  50. u32 tmroff_h; /* Timer offset high */
  51. u32 tmroff_l; /* Timer offset low */
  52. u8 res2[8];
  53. u32 tmr_alarm1_h; /* Timer alarm 1 high register */
  54. u32 tmr_alarm1_l; /* Timer alarm 1 high register */
  55. u32 tmr_alarm2_h; /* Timer alarm 2 high register */
  56. u32 tmr_alarm2_l; /* Timer alarm 2 high register */
  57. u8 res3[48];
  58. u32 tmr_fiper1; /* Timer fixed period interval */
  59. u32 tmr_fiper2; /* Timer fixed period interval */
  60. u32 tmr_fiper3; /* Timer fixed period interval */
  61. u8 res4[20];
  62. u32 tmr_etts1_h; /* Timestamp of general purpose external trigger */
  63. u32 tmr_etts1_l; /* Timestamp of general purpose external trigger */
  64. u32 tmr_etts2_h; /* Timestamp of general purpose external trigger */
  65. u32 tmr_etts2_l; /* Timestamp of general purpose external trigger */
  66. };
  67. /* Bit definitions for the TMR_CTRL register */
  68. #define ALM1P (1<<31) /* Alarm1 output polarity */
  69. #define ALM2P (1<<30) /* Alarm2 output polarity */
  70. #define FS (1<<28) /* FIPER start indication */
  71. #define PP1L (1<<27) /* Fiper1 pulse loopback mode enabled. */
  72. #define PP2L (1<<26) /* Fiper2 pulse loopback mode enabled. */
  73. #define TCLK_PERIOD_SHIFT (16) /* 1588 timer reference clock period. */
  74. #define TCLK_PERIOD_MASK (0x3ff)
  75. #define RTPE (1<<15) /* Record Tx Timestamp to PAL Enable. */
  76. #define FRD (1<<14) /* FIPER Realignment Disable */
  77. #define ESFDP (1<<11) /* External Tx/Rx SFD Polarity. */
  78. #define ESFDE (1<<10) /* External Tx/Rx SFD Enable. */
  79. #define ETEP2 (1<<9) /* External trigger 2 edge polarity */
  80. #define ETEP1 (1<<8) /* External trigger 1 edge polarity */
  81. #define COPH (1<<7) /* Generated clock output phase. */
  82. #define CIPH (1<<6) /* External oscillator input clock phase */
  83. #define TMSR (1<<5) /* Timer soft reset. */
  84. #define BYP (1<<3) /* Bypass drift compensated clock */
  85. #define TE (1<<2) /* 1588 timer enable. */
  86. #define CKSEL_SHIFT (0) /* 1588 Timer reference clock source */
  87. #define CKSEL_MASK (0x3)
  88. /* Bit definitions for the TMR_TEVENT register */
  89. #define ETS2 (1<<25) /* External trigger 2 timestamp sampled */
  90. #define ETS1 (1<<24) /* External trigger 1 timestamp sampled */
  91. #define ALM2 (1<<17) /* Current time = alarm time register 2 */
  92. #define ALM1 (1<<16) /* Current time = alarm time register 1 */
  93. #define PP1 (1<<7) /* periodic pulse generated on FIPER1 */
  94. #define PP2 (1<<6) /* periodic pulse generated on FIPER2 */
  95. #define PP3 (1<<5) /* periodic pulse generated on FIPER3 */
  96. /* Bit definitions for the TMR_TEMASK register */
  97. #define ETS2EN (1<<25) /* External trigger 2 timestamp enable */
  98. #define ETS1EN (1<<24) /* External trigger 1 timestamp enable */
  99. #define ALM2EN (1<<17) /* Timer ALM2 event enable */
  100. #define ALM1EN (1<<16) /* Timer ALM1 event enable */
  101. #define PP1EN (1<<7) /* Periodic pulse event 1 enable */
  102. #define PP2EN (1<<6) /* Periodic pulse event 2 enable */
  103. /* Bit definitions for the TMR_PEVENT register */
  104. #define TXP2 (1<<9) /* PTP transmitted timestamp im TXTS2 */
  105. #define TXP1 (1<<8) /* PTP transmitted timestamp in TXTS1 */
  106. #define RXP (1<<0) /* PTP frame has been received */
  107. /* Bit definitions for the TMR_PEMASK register */
  108. #define TXP2EN (1<<9) /* Transmit PTP packet event 2 enable */
  109. #define TXP1EN (1<<8) /* Transmit PTP packet event 1 enable */
  110. #define RXPEN (1<<0) /* Receive PTP packet event enable */
  111. /* Bit definitions for the TMR_STAT register */
  112. #define STAT_VEC_SHIFT (0) /* Timer general purpose status vector */
  113. #define STAT_VEC_MASK (0x3f)
  114. /* Bit definitions for the TMR_PRSC register */
  115. #define PRSC_OCK_SHIFT (0) /* Output clock division/prescale factor. */
  116. #define PRSC_OCK_MASK (0xffff)
  117. #define DRIVER "gianfar_ptp"
  118. #define DEFAULT_CKSEL 1
  119. #define N_ALARM 1 /* first alarm is used internally to reset fipers */
  120. #define N_EXT_TS 2
  121. #define REG_SIZE sizeof(struct gianfar_ptp_registers)
  122. struct etsects {
  123. struct gianfar_ptp_registers *regs;
  124. spinlock_t lock; /* protects regs */
  125. struct ptp_clock *clock;
  126. struct ptp_clock_info caps;
  127. struct resource *rsrc;
  128. int irq;
  129. u64 alarm_interval; /* for periodic alarm */
  130. u64 alarm_value;
  131. u32 tclk_period; /* nanoseconds */
  132. u32 tmr_prsc;
  133. u32 tmr_add;
  134. u32 cksel;
  135. u32 tmr_fiper1;
  136. u32 tmr_fiper2;
  137. };
  138. /*
  139. * Register access functions
  140. */
  141. /* Caller must hold etsects->lock. */
  142. static u64 tmr_cnt_read(struct etsects *etsects)
  143. {
  144. u64 ns;
  145. u32 lo, hi;
  146. lo = gfar_read(&etsects->regs->tmr_cnt_l);
  147. hi = gfar_read(&etsects->regs->tmr_cnt_h);
  148. ns = ((u64) hi) << 32;
  149. ns |= lo;
  150. return ns;
  151. }
  152. /* Caller must hold etsects->lock. */
  153. static void tmr_cnt_write(struct etsects *etsects, u64 ns)
  154. {
  155. u32 hi = ns >> 32;
  156. u32 lo = ns & 0xffffffff;
  157. gfar_write(&etsects->regs->tmr_cnt_l, lo);
  158. gfar_write(&etsects->regs->tmr_cnt_h, hi);
  159. }
  160. /* Caller must hold etsects->lock. */
  161. static void set_alarm(struct etsects *etsects)
  162. {
  163. u64 ns;
  164. u32 lo, hi;
  165. ns = tmr_cnt_read(etsects) + 1500000000ULL;
  166. ns = div_u64(ns, 1000000000UL) * 1000000000ULL;
  167. ns -= etsects->tclk_period;
  168. hi = ns >> 32;
  169. lo = ns & 0xffffffff;
  170. gfar_write(&etsects->regs->tmr_alarm1_l, lo);
  171. gfar_write(&etsects->regs->tmr_alarm1_h, hi);
  172. }
  173. /* Caller must hold etsects->lock. */
  174. static void set_fipers(struct etsects *etsects)
  175. {
  176. set_alarm(etsects);
  177. gfar_write(&etsects->regs->tmr_fiper1, etsects->tmr_fiper1);
  178. gfar_write(&etsects->regs->tmr_fiper2, etsects->tmr_fiper2);
  179. }
  180. /*
  181. * Interrupt service routine
  182. */
  183. static irqreturn_t isr(int irq, void *priv)
  184. {
  185. struct etsects *etsects = priv;
  186. struct ptp_clock_event event;
  187. u64 ns;
  188. u32 ack = 0, lo, hi, mask, val;
  189. val = gfar_read(&etsects->regs->tmr_tevent);
  190. if (val & ETS1) {
  191. ack |= ETS1;
  192. hi = gfar_read(&etsects->regs->tmr_etts1_h);
  193. lo = gfar_read(&etsects->regs->tmr_etts1_l);
  194. event.type = PTP_CLOCK_EXTTS;
  195. event.index = 0;
  196. event.timestamp = ((u64) hi) << 32;
  197. event.timestamp |= lo;
  198. ptp_clock_event(etsects->clock, &event);
  199. }
  200. if (val & ETS2) {
  201. ack |= ETS2;
  202. hi = gfar_read(&etsects->regs->tmr_etts2_h);
  203. lo = gfar_read(&etsects->regs->tmr_etts2_l);
  204. event.type = PTP_CLOCK_EXTTS;
  205. event.index = 1;
  206. event.timestamp = ((u64) hi) << 32;
  207. event.timestamp |= lo;
  208. ptp_clock_event(etsects->clock, &event);
  209. }
  210. if (val & ALM2) {
  211. ack |= ALM2;
  212. if (etsects->alarm_value) {
  213. event.type = PTP_CLOCK_ALARM;
  214. event.index = 0;
  215. event.timestamp = etsects->alarm_value;
  216. ptp_clock_event(etsects->clock, &event);
  217. }
  218. if (etsects->alarm_interval) {
  219. ns = etsects->alarm_value + etsects->alarm_interval;
  220. hi = ns >> 32;
  221. lo = ns & 0xffffffff;
  222. spin_lock(&etsects->lock);
  223. gfar_write(&etsects->regs->tmr_alarm2_l, lo);
  224. gfar_write(&etsects->regs->tmr_alarm2_h, hi);
  225. spin_unlock(&etsects->lock);
  226. etsects->alarm_value = ns;
  227. } else {
  228. gfar_write(&etsects->regs->tmr_tevent, ALM2);
  229. spin_lock(&etsects->lock);
  230. mask = gfar_read(&etsects->regs->tmr_temask);
  231. mask &= ~ALM2EN;
  232. gfar_write(&etsects->regs->tmr_temask, mask);
  233. spin_unlock(&etsects->lock);
  234. etsects->alarm_value = 0;
  235. etsects->alarm_interval = 0;
  236. }
  237. }
  238. if (val & PP1) {
  239. ack |= PP1;
  240. event.type = PTP_CLOCK_PPS;
  241. ptp_clock_event(etsects->clock, &event);
  242. }
  243. if (ack) {
  244. gfar_write(&etsects->regs->tmr_tevent, ack);
  245. return IRQ_HANDLED;
  246. } else
  247. return IRQ_NONE;
  248. }
  249. /*
  250. * PTP clock operations
  251. */
  252. static int ptp_gianfar_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
  253. {
  254. u64 adj;
  255. u32 diff, tmr_add;
  256. int neg_adj = 0;
  257. struct etsects *etsects = container_of(ptp, struct etsects, caps);
  258. if (ppb < 0) {
  259. neg_adj = 1;
  260. ppb = -ppb;
  261. }
  262. tmr_add = etsects->tmr_add;
  263. adj = tmr_add;
  264. adj *= ppb;
  265. diff = div_u64(adj, 1000000000ULL);
  266. tmr_add = neg_adj ? tmr_add - diff : tmr_add + diff;
  267. gfar_write(&etsects->regs->tmr_add, tmr_add);
  268. return 0;
  269. }
  270. static int ptp_gianfar_adjtime(struct ptp_clock_info *ptp, s64 delta)
  271. {
  272. s64 now;
  273. unsigned long flags;
  274. struct etsects *etsects = container_of(ptp, struct etsects, caps);
  275. spin_lock_irqsave(&etsects->lock, flags);
  276. now = tmr_cnt_read(etsects);
  277. now += delta;
  278. tmr_cnt_write(etsects, now);
  279. spin_unlock_irqrestore(&etsects->lock, flags);
  280. set_fipers(etsects);
  281. return 0;
  282. }
  283. static int ptp_gianfar_gettime(struct ptp_clock_info *ptp, struct timespec *ts)
  284. {
  285. u64 ns;
  286. u32 remainder;
  287. unsigned long flags;
  288. struct etsects *etsects = container_of(ptp, struct etsects, caps);
  289. spin_lock_irqsave(&etsects->lock, flags);
  290. ns = tmr_cnt_read(etsects);
  291. spin_unlock_irqrestore(&etsects->lock, flags);
  292. ts->tv_sec = div_u64_rem(ns, 1000000000, &remainder);
  293. ts->tv_nsec = remainder;
  294. return 0;
  295. }
  296. static int ptp_gianfar_settime(struct ptp_clock_info *ptp,
  297. const struct timespec *ts)
  298. {
  299. u64 ns;
  300. unsigned long flags;
  301. struct etsects *etsects = container_of(ptp, struct etsects, caps);
  302. ns = ts->tv_sec * 1000000000ULL;
  303. ns += ts->tv_nsec;
  304. spin_lock_irqsave(&etsects->lock, flags);
  305. tmr_cnt_write(etsects, ns);
  306. set_fipers(etsects);
  307. spin_unlock_irqrestore(&etsects->lock, flags);
  308. return 0;
  309. }
  310. static int ptp_gianfar_enable(struct ptp_clock_info *ptp,
  311. struct ptp_clock_request *rq, int on)
  312. {
  313. struct etsects *etsects = container_of(ptp, struct etsects, caps);
  314. unsigned long flags;
  315. u32 bit, mask;
  316. switch (rq->type) {
  317. case PTP_CLK_REQ_EXTTS:
  318. switch (rq->extts.index) {
  319. case 0:
  320. bit = ETS1EN;
  321. break;
  322. case 1:
  323. bit = ETS2EN;
  324. break;
  325. default:
  326. return -EINVAL;
  327. }
  328. spin_lock_irqsave(&etsects->lock, flags);
  329. mask = gfar_read(&etsects->regs->tmr_temask);
  330. if (on)
  331. mask |= bit;
  332. else
  333. mask &= ~bit;
  334. gfar_write(&etsects->regs->tmr_temask, mask);
  335. spin_unlock_irqrestore(&etsects->lock, flags);
  336. return 0;
  337. case PTP_CLK_REQ_PPS:
  338. spin_lock_irqsave(&etsects->lock, flags);
  339. mask = gfar_read(&etsects->regs->tmr_temask);
  340. if (on)
  341. mask |= PP1EN;
  342. else
  343. mask &= ~PP1EN;
  344. gfar_write(&etsects->regs->tmr_temask, mask);
  345. spin_unlock_irqrestore(&etsects->lock, flags);
  346. return 0;
  347. default:
  348. break;
  349. }
  350. return -EOPNOTSUPP;
  351. }
  352. static struct ptp_clock_info ptp_gianfar_caps = {
  353. .owner = THIS_MODULE,
  354. .name = "gianfar clock",
  355. .max_adj = 512000,
  356. .n_alarm = N_ALARM,
  357. .n_ext_ts = N_EXT_TS,
  358. .n_per_out = 0,
  359. .pps = 1,
  360. .adjfreq = ptp_gianfar_adjfreq,
  361. .adjtime = ptp_gianfar_adjtime,
  362. .gettime = ptp_gianfar_gettime,
  363. .settime = ptp_gianfar_settime,
  364. .enable = ptp_gianfar_enable,
  365. };
  366. /* OF device tree */
  367. static int get_of_u32(struct device_node *node, char *str, u32 *val)
  368. {
  369. int plen;
  370. const u32 *prop = of_get_property(node, str, &plen);
  371. if (!prop || plen != sizeof(*prop))
  372. return -1;
  373. *val = *prop;
  374. return 0;
  375. }
  376. static int gianfar_ptp_probe(struct platform_device *dev)
  377. {
  378. struct device_node *node = dev->dev.of_node;
  379. struct etsects *etsects;
  380. struct timespec now;
  381. int err = -ENOMEM;
  382. u32 tmr_ctrl;
  383. unsigned long flags;
  384. etsects = kzalloc(sizeof(*etsects), GFP_KERNEL);
  385. if (!etsects)
  386. goto no_memory;
  387. err = -ENODEV;
  388. etsects->caps = ptp_gianfar_caps;
  389. etsects->cksel = DEFAULT_CKSEL;
  390. if (get_of_u32(node, "fsl,tclk-period", &etsects->tclk_period) ||
  391. get_of_u32(node, "fsl,tmr-prsc", &etsects->tmr_prsc) ||
  392. get_of_u32(node, "fsl,tmr-add", &etsects->tmr_add) ||
  393. get_of_u32(node, "fsl,tmr-fiper1", &etsects->tmr_fiper1) ||
  394. get_of_u32(node, "fsl,tmr-fiper2", &etsects->tmr_fiper2) ||
  395. get_of_u32(node, "fsl,max-adj", &etsects->caps.max_adj)) {
  396. pr_err("device tree node missing required elements\n");
  397. goto no_node;
  398. }
  399. etsects->irq = platform_get_irq(dev, 0);
  400. if (etsects->irq == NO_IRQ) {
  401. pr_err("irq not in device tree\n");
  402. goto no_node;
  403. }
  404. if (request_irq(etsects->irq, isr, 0, DRIVER, etsects)) {
  405. pr_err("request_irq failed\n");
  406. goto no_node;
  407. }
  408. etsects->rsrc = platform_get_resource(dev, IORESOURCE_MEM, 0);
  409. if (!etsects->rsrc) {
  410. pr_err("no resource\n");
  411. goto no_resource;
  412. }
  413. if (request_resource(&iomem_resource, etsects->rsrc)) {
  414. pr_err("resource busy\n");
  415. goto no_resource;
  416. }
  417. spin_lock_init(&etsects->lock);
  418. etsects->regs = ioremap(etsects->rsrc->start,
  419. resource_size(etsects->rsrc));
  420. if (!etsects->regs) {
  421. pr_err("ioremap ptp registers failed\n");
  422. goto no_ioremap;
  423. }
  424. getnstimeofday(&now);
  425. ptp_gianfar_settime(&etsects->caps, &now);
  426. tmr_ctrl =
  427. (etsects->tclk_period & TCLK_PERIOD_MASK) << TCLK_PERIOD_SHIFT |
  428. (etsects->cksel & CKSEL_MASK) << CKSEL_SHIFT;
  429. spin_lock_irqsave(&etsects->lock, flags);
  430. gfar_write(&etsects->regs->tmr_ctrl, tmr_ctrl);
  431. gfar_write(&etsects->regs->tmr_add, etsects->tmr_add);
  432. gfar_write(&etsects->regs->tmr_prsc, etsects->tmr_prsc);
  433. gfar_write(&etsects->regs->tmr_fiper1, etsects->tmr_fiper1);
  434. gfar_write(&etsects->regs->tmr_fiper2, etsects->tmr_fiper2);
  435. set_alarm(etsects);
  436. gfar_write(&etsects->regs->tmr_ctrl, tmr_ctrl|FS|RTPE|TE|FRD);
  437. spin_unlock_irqrestore(&etsects->lock, flags);
  438. etsects->clock = ptp_clock_register(&etsects->caps, &dev->dev);
  439. if (IS_ERR(etsects->clock)) {
  440. err = PTR_ERR(etsects->clock);
  441. goto no_clock;
  442. }
  443. gfar_phc_index = ptp_clock_index(etsects->clock);
  444. dev_set_drvdata(&dev->dev, etsects);
  445. return 0;
  446. no_clock:
  447. no_ioremap:
  448. release_resource(etsects->rsrc);
  449. no_resource:
  450. free_irq(etsects->irq, etsects);
  451. no_node:
  452. kfree(etsects);
  453. no_memory:
  454. return err;
  455. }
  456. static int gianfar_ptp_remove(struct platform_device *dev)
  457. {
  458. struct etsects *etsects = dev_get_drvdata(&dev->dev);
  459. gfar_write(&etsects->regs->tmr_temask, 0);
  460. gfar_write(&etsects->regs->tmr_ctrl, 0);
  461. gfar_phc_index = -1;
  462. ptp_clock_unregister(etsects->clock);
  463. iounmap(etsects->regs);
  464. release_resource(etsects->rsrc);
  465. free_irq(etsects->irq, etsects);
  466. kfree(etsects);
  467. return 0;
  468. }
  469. static struct of_device_id match_table[] = {
  470. { .compatible = "fsl,etsec-ptp" },
  471. {},
  472. };
  473. static struct platform_driver gianfar_ptp_driver = {
  474. .driver = {
  475. .name = "gianfar_ptp",
  476. .of_match_table = match_table,
  477. .owner = THIS_MODULE,
  478. },
  479. .probe = gianfar_ptp_probe,
  480. .remove = gianfar_ptp_remove,
  481. };
  482. module_platform_driver(gianfar_ptp_driver);
  483. MODULE_AUTHOR("Richard Cochran <richardcochran@gmail.com>");
  484. MODULE_DESCRIPTION("PTP clock using the eTSEC");
  485. MODULE_LICENSE("GPL");