hdmi.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134
  1. /*
  2. * hdmi.c
  3. *
  4. * HDMI interface DSS driver setting for TI's OMAP4 family of processor.
  5. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com/
  6. * Authors: Yong Zhi
  7. * Mythri pk <mythripk@ti.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License version 2 as published by
  11. * the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but WITHOUT
  14. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  16. * more details.
  17. *
  18. * You should have received a copy of the GNU General Public License along with
  19. * this program. If not, see <http://www.gnu.org/licenses/>.
  20. */
  21. #define DSS_SUBSYS_NAME "HDMI"
  22. #include <linux/kernel.h>
  23. #include <linux/module.h>
  24. #include <linux/err.h>
  25. #include <linux/io.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/mutex.h>
  28. #include <linux/delay.h>
  29. #include <linux/string.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/pm_runtime.h>
  32. #include <linux/clk.h>
  33. #include <linux/gpio.h>
  34. #include <linux/regulator/consumer.h>
  35. #include <video/omapdss.h>
  36. #include "ti_hdmi.h"
  37. #include "dss.h"
  38. #include "dss_features.h"
  39. #define HDMI_WP 0x0
  40. #define HDMI_CORE_SYS 0x400
  41. #define HDMI_CORE_AV 0x900
  42. #define HDMI_PLLCTRL 0x200
  43. #define HDMI_PHY 0x300
  44. /* HDMI EDID Length move this */
  45. #define HDMI_EDID_MAX_LENGTH 256
  46. #define EDID_TIMING_DESCRIPTOR_SIZE 0x12
  47. #define EDID_DESCRIPTOR_BLOCK0_ADDRESS 0x36
  48. #define EDID_DESCRIPTOR_BLOCK1_ADDRESS 0x80
  49. #define EDID_SIZE_BLOCK0_TIMING_DESCRIPTOR 4
  50. #define EDID_SIZE_BLOCK1_TIMING_DESCRIPTOR 4
  51. #define HDMI_DEFAULT_REGN 16
  52. #define HDMI_DEFAULT_REGM2 1
  53. static struct {
  54. struct mutex lock;
  55. struct platform_device *pdev;
  56. struct hdmi_ip_data ip_data;
  57. struct clk *sys_clk;
  58. struct regulator *vdda_hdmi_dac_reg;
  59. int ct_cp_hpd_gpio;
  60. int ls_oe_gpio;
  61. int hpd_gpio;
  62. struct omap_dss_output output;
  63. } hdmi;
  64. /*
  65. * Logic for the below structure :
  66. * user enters the CEA or VESA timings by specifying the HDMI/DVI code.
  67. * There is a correspondence between CEA/VESA timing and code, please
  68. * refer to section 6.3 in HDMI 1.3 specification for timing code.
  69. *
  70. * In the below structure, cea_vesa_timings corresponds to all OMAP4
  71. * supported CEA and VESA timing values.code_cea corresponds to the CEA
  72. * code, It is used to get the timing from cea_vesa_timing array.Similarly
  73. * with code_vesa. Code_index is used for back mapping, that is once EDID
  74. * is read from the TV, EDID is parsed to find the timing values and then
  75. * map it to corresponding CEA or VESA index.
  76. */
  77. static const struct hdmi_config cea_timings[] = {
  78. {
  79. { 640, 480, 25200, 96, 16, 48, 2, 10, 33,
  80. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
  81. false, },
  82. { 1, HDMI_HDMI },
  83. },
  84. {
  85. { 720, 480, 27027, 62, 16, 60, 6, 9, 30,
  86. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
  87. false, },
  88. { 2, HDMI_HDMI },
  89. },
  90. {
  91. { 1280, 720, 74250, 40, 110, 220, 5, 5, 20,
  92. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  93. false, },
  94. { 4, HDMI_HDMI },
  95. },
  96. {
  97. { 1920, 540, 74250, 44, 88, 148, 5, 2, 15,
  98. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  99. true, },
  100. { 5, HDMI_HDMI },
  101. },
  102. {
  103. { 1440, 240, 27027, 124, 38, 114, 3, 4, 15,
  104. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
  105. true, },
  106. { 6, HDMI_HDMI },
  107. },
  108. {
  109. { 1920, 1080, 148500, 44, 88, 148, 5, 4, 36,
  110. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  111. false, },
  112. { 16, HDMI_HDMI },
  113. },
  114. {
  115. { 720, 576, 27000, 64, 12, 68, 5, 5, 39,
  116. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
  117. false, },
  118. { 17, HDMI_HDMI },
  119. },
  120. {
  121. { 1280, 720, 74250, 40, 440, 220, 5, 5, 20,
  122. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  123. false, },
  124. { 19, HDMI_HDMI },
  125. },
  126. {
  127. { 1920, 540, 74250, 44, 528, 148, 5, 2, 15,
  128. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  129. true, },
  130. { 20, HDMI_HDMI },
  131. },
  132. {
  133. { 1440, 288, 27000, 126, 24, 138, 3, 2, 19,
  134. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
  135. true, },
  136. { 21, HDMI_HDMI },
  137. },
  138. {
  139. { 1440, 576, 54000, 128, 24, 136, 5, 5, 39,
  140. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
  141. false, },
  142. { 29, HDMI_HDMI },
  143. },
  144. {
  145. { 1920, 1080, 148500, 44, 528, 148, 5, 4, 36,
  146. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  147. false, },
  148. { 31, HDMI_HDMI },
  149. },
  150. {
  151. { 1920, 1080, 74250, 44, 638, 148, 5, 4, 36,
  152. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  153. false, },
  154. { 32, HDMI_HDMI },
  155. },
  156. {
  157. { 2880, 480, 108108, 248, 64, 240, 6, 9, 30,
  158. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
  159. false, },
  160. { 35, HDMI_HDMI },
  161. },
  162. {
  163. { 2880, 576, 108000, 256, 48, 272, 5, 5, 39,
  164. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
  165. false, },
  166. { 37, HDMI_HDMI },
  167. },
  168. };
  169. static const struct hdmi_config vesa_timings[] = {
  170. /* VESA From Here */
  171. {
  172. { 640, 480, 25175, 96, 16, 48, 2, 11, 31,
  173. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
  174. false, },
  175. { 4, HDMI_DVI },
  176. },
  177. {
  178. { 800, 600, 40000, 128, 40, 88, 4, 1, 23,
  179. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  180. false, },
  181. { 9, HDMI_DVI },
  182. },
  183. {
  184. { 848, 480, 33750, 112, 16, 112, 8, 6, 23,
  185. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  186. false, },
  187. { 0xE, HDMI_DVI },
  188. },
  189. {
  190. { 1280, 768, 79500, 128, 64, 192, 7, 3, 20,
  191. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
  192. false, },
  193. { 0x17, HDMI_DVI },
  194. },
  195. {
  196. { 1280, 800, 83500, 128, 72, 200, 6, 3, 22,
  197. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
  198. false, },
  199. { 0x1C, HDMI_DVI },
  200. },
  201. {
  202. { 1360, 768, 85500, 112, 64, 256, 6, 3, 18,
  203. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  204. false, },
  205. { 0x27, HDMI_DVI },
  206. },
  207. {
  208. { 1280, 960, 108000, 112, 96, 312, 3, 1, 36,
  209. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  210. false, },
  211. { 0x20, HDMI_DVI },
  212. },
  213. {
  214. { 1280, 1024, 108000, 112, 48, 248, 3, 1, 38,
  215. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  216. false, },
  217. { 0x23, HDMI_DVI },
  218. },
  219. {
  220. { 1024, 768, 65000, 136, 24, 160, 6, 3, 29,
  221. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
  222. false, },
  223. { 0x10, HDMI_DVI },
  224. },
  225. {
  226. { 1400, 1050, 121750, 144, 88, 232, 4, 3, 32,
  227. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
  228. false, },
  229. { 0x2A, HDMI_DVI },
  230. },
  231. {
  232. { 1440, 900, 106500, 152, 80, 232, 6, 3, 25,
  233. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
  234. false, },
  235. { 0x2F, HDMI_DVI },
  236. },
  237. {
  238. { 1680, 1050, 146250, 176 , 104, 280, 6, 3, 30,
  239. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
  240. false, },
  241. { 0x3A, HDMI_DVI },
  242. },
  243. {
  244. { 1366, 768, 85500, 143, 70, 213, 3, 3, 24,
  245. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  246. false, },
  247. { 0x51, HDMI_DVI },
  248. },
  249. {
  250. { 1920, 1080, 148500, 44, 148, 80, 5, 4, 36,
  251. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  252. false, },
  253. { 0x52, HDMI_DVI },
  254. },
  255. {
  256. { 1280, 768, 68250, 32, 48, 80, 7, 3, 12,
  257. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
  258. false, },
  259. { 0x16, HDMI_DVI },
  260. },
  261. {
  262. { 1400, 1050, 101000, 32, 48, 80, 4, 3, 23,
  263. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
  264. false, },
  265. { 0x29, HDMI_DVI },
  266. },
  267. {
  268. { 1680, 1050, 119000, 32, 48, 80, 6, 3, 21,
  269. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
  270. false, },
  271. { 0x39, HDMI_DVI },
  272. },
  273. {
  274. { 1280, 800, 79500, 32, 48, 80, 6, 3, 14,
  275. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
  276. false, },
  277. { 0x1B, HDMI_DVI },
  278. },
  279. {
  280. { 1280, 720, 74250, 40, 110, 220, 5, 5, 20,
  281. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  282. false, },
  283. { 0x55, HDMI_DVI },
  284. },
  285. };
  286. static int hdmi_runtime_get(void)
  287. {
  288. int r;
  289. DSSDBG("hdmi_runtime_get\n");
  290. r = pm_runtime_get_sync(&hdmi.pdev->dev);
  291. WARN_ON(r < 0);
  292. if (r < 0)
  293. return r;
  294. return 0;
  295. }
  296. static void hdmi_runtime_put(void)
  297. {
  298. int r;
  299. DSSDBG("hdmi_runtime_put\n");
  300. r = pm_runtime_put_sync(&hdmi.pdev->dev);
  301. WARN_ON(r < 0 && r != -ENOSYS);
  302. }
  303. static int __init hdmi_init_display(struct omap_dss_device *dssdev)
  304. {
  305. int r;
  306. struct gpio gpios[] = {
  307. { hdmi.ct_cp_hpd_gpio, GPIOF_OUT_INIT_LOW, "hdmi_ct_cp_hpd" },
  308. { hdmi.ls_oe_gpio, GPIOF_OUT_INIT_LOW, "hdmi_ls_oe" },
  309. { hdmi.hpd_gpio, GPIOF_DIR_IN, "hdmi_hpd" },
  310. };
  311. DSSDBG("init_display\n");
  312. dss_init_hdmi_ip_ops(&hdmi.ip_data, omapdss_get_version());
  313. if (hdmi.vdda_hdmi_dac_reg == NULL) {
  314. struct regulator *reg;
  315. reg = devm_regulator_get(&hdmi.pdev->dev, "vdda_hdmi_dac");
  316. if (IS_ERR(reg)) {
  317. DSSERR("can't get VDDA_HDMI_DAC regulator\n");
  318. return PTR_ERR(reg);
  319. }
  320. hdmi.vdda_hdmi_dac_reg = reg;
  321. }
  322. r = gpio_request_array(gpios, ARRAY_SIZE(gpios));
  323. if (r)
  324. return r;
  325. return 0;
  326. }
  327. static void __exit hdmi_uninit_display(struct omap_dss_device *dssdev)
  328. {
  329. DSSDBG("uninit_display\n");
  330. gpio_free(hdmi.ct_cp_hpd_gpio);
  331. gpio_free(hdmi.ls_oe_gpio);
  332. gpio_free(hdmi.hpd_gpio);
  333. }
  334. static const struct hdmi_config *hdmi_find_timing(
  335. const struct hdmi_config *timings_arr,
  336. int len)
  337. {
  338. int i;
  339. for (i = 0; i < len; i++) {
  340. if (timings_arr[i].cm.code == hdmi.ip_data.cfg.cm.code)
  341. return &timings_arr[i];
  342. }
  343. return NULL;
  344. }
  345. static const struct hdmi_config *hdmi_get_timings(void)
  346. {
  347. const struct hdmi_config *arr;
  348. int len;
  349. if (hdmi.ip_data.cfg.cm.mode == HDMI_DVI) {
  350. arr = vesa_timings;
  351. len = ARRAY_SIZE(vesa_timings);
  352. } else {
  353. arr = cea_timings;
  354. len = ARRAY_SIZE(cea_timings);
  355. }
  356. return hdmi_find_timing(arr, len);
  357. }
  358. static bool hdmi_timings_compare(struct omap_video_timings *timing1,
  359. const struct omap_video_timings *timing2)
  360. {
  361. int timing1_vsync, timing1_hsync, timing2_vsync, timing2_hsync;
  362. if ((timing2->pixel_clock == timing1->pixel_clock) &&
  363. (timing2->x_res == timing1->x_res) &&
  364. (timing2->y_res == timing1->y_res)) {
  365. timing2_hsync = timing2->hfp + timing2->hsw + timing2->hbp;
  366. timing1_hsync = timing1->hfp + timing1->hsw + timing1->hbp;
  367. timing2_vsync = timing2->vfp + timing2->vsw + timing2->vbp;
  368. timing1_vsync = timing2->vfp + timing2->vsw + timing2->vbp;
  369. DSSDBG("timing1_hsync = %d timing1_vsync = %d"\
  370. "timing2_hsync = %d timing2_vsync = %d\n",
  371. timing1_hsync, timing1_vsync,
  372. timing2_hsync, timing2_vsync);
  373. if ((timing1_hsync == timing2_hsync) &&
  374. (timing1_vsync == timing2_vsync)) {
  375. return true;
  376. }
  377. }
  378. return false;
  379. }
  380. static struct hdmi_cm hdmi_get_code(struct omap_video_timings *timing)
  381. {
  382. int i;
  383. struct hdmi_cm cm = {-1};
  384. DSSDBG("hdmi_get_code\n");
  385. for (i = 0; i < ARRAY_SIZE(cea_timings); i++) {
  386. if (hdmi_timings_compare(timing, &cea_timings[i].timings)) {
  387. cm = cea_timings[i].cm;
  388. goto end;
  389. }
  390. }
  391. for (i = 0; i < ARRAY_SIZE(vesa_timings); i++) {
  392. if (hdmi_timings_compare(timing, &vesa_timings[i].timings)) {
  393. cm = vesa_timings[i].cm;
  394. goto end;
  395. }
  396. }
  397. end: return cm;
  398. }
  399. unsigned long hdmi_get_pixel_clock(void)
  400. {
  401. /* HDMI Pixel Clock in Mhz */
  402. return hdmi.ip_data.cfg.timings.pixel_clock * 1000;
  403. }
  404. static void hdmi_compute_pll(struct omap_dss_device *dssdev, int phy,
  405. struct hdmi_pll_info *pi)
  406. {
  407. unsigned long clkin, refclk;
  408. u32 mf;
  409. clkin = clk_get_rate(hdmi.sys_clk) / 10000;
  410. /*
  411. * Input clock is predivided by N + 1
  412. * out put of which is reference clk
  413. */
  414. if (dssdev->clocks.hdmi.regn == 0)
  415. pi->regn = HDMI_DEFAULT_REGN;
  416. else
  417. pi->regn = dssdev->clocks.hdmi.regn;
  418. refclk = clkin / pi->regn;
  419. if (dssdev->clocks.hdmi.regm2 == 0)
  420. pi->regm2 = HDMI_DEFAULT_REGM2;
  421. else
  422. pi->regm2 = dssdev->clocks.hdmi.regm2;
  423. /*
  424. * multiplier is pixel_clk/ref_clk
  425. * Multiplying by 100 to avoid fractional part removal
  426. */
  427. pi->regm = phy * pi->regm2 / refclk;
  428. /*
  429. * fractional multiplier is remainder of the difference between
  430. * multiplier and actual phy(required pixel clock thus should be
  431. * multiplied by 2^18(262144) divided by the reference clock
  432. */
  433. mf = (phy - pi->regm / pi->regm2 * refclk) * 262144;
  434. pi->regmf = pi->regm2 * mf / refclk;
  435. /*
  436. * Dcofreq should be set to 1 if required pixel clock
  437. * is greater than 1000MHz
  438. */
  439. pi->dcofreq = phy > 1000 * 100;
  440. pi->regsd = ((pi->regm * clkin / 10) / (pi->regn * 250) + 5) / 10;
  441. /* Set the reference clock to sysclk reference */
  442. pi->refsel = HDMI_REFSEL_SYSCLK;
  443. DSSDBG("M = %d Mf = %d\n", pi->regm, pi->regmf);
  444. DSSDBG("range = %d sd = %d\n", pi->dcofreq, pi->regsd);
  445. }
  446. static int hdmi_power_on_core(struct omap_dss_device *dssdev)
  447. {
  448. int r;
  449. gpio_set_value(hdmi.ct_cp_hpd_gpio, 1);
  450. gpio_set_value(hdmi.ls_oe_gpio, 1);
  451. /* wait 300us after CT_CP_HPD for the 5V power output to reach 90% */
  452. udelay(300);
  453. r = regulator_enable(hdmi.vdda_hdmi_dac_reg);
  454. if (r)
  455. goto err_vdac_enable;
  456. r = hdmi_runtime_get();
  457. if (r)
  458. goto err_runtime_get;
  459. /* Make selection of HDMI in DSS */
  460. dss_select_hdmi_venc_clk_source(DSS_HDMI_M_PCLK);
  461. /* Select the dispc clock source as PRCM clock, to ensure that it is not
  462. * DSI PLL source as the clock selected by DSI PLL might not be
  463. * sufficient for the resolution selected / that can be changed
  464. * dynamically by user. This can be moved to single location , say
  465. * Boardfile.
  466. */
  467. dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src);
  468. return 0;
  469. err_runtime_get:
  470. regulator_disable(hdmi.vdda_hdmi_dac_reg);
  471. err_vdac_enable:
  472. gpio_set_value(hdmi.ct_cp_hpd_gpio, 0);
  473. gpio_set_value(hdmi.ls_oe_gpio, 0);
  474. return r;
  475. }
  476. static void hdmi_power_off_core(struct omap_dss_device *dssdev)
  477. {
  478. hdmi_runtime_put();
  479. regulator_disable(hdmi.vdda_hdmi_dac_reg);
  480. gpio_set_value(hdmi.ct_cp_hpd_gpio, 0);
  481. gpio_set_value(hdmi.ls_oe_gpio, 0);
  482. }
  483. static int hdmi_power_on_full(struct omap_dss_device *dssdev)
  484. {
  485. int r;
  486. struct omap_video_timings *p;
  487. struct omap_overlay_manager *mgr = dssdev->output->manager;
  488. unsigned long phy;
  489. r = hdmi_power_on_core(dssdev);
  490. if (r)
  491. return r;
  492. dss_mgr_disable(mgr);
  493. p = &hdmi.ip_data.cfg.timings;
  494. DSSDBG("hdmi_power_on x_res= %d y_res = %d\n", p->x_res, p->y_res);
  495. phy = p->pixel_clock;
  496. hdmi_compute_pll(dssdev, phy, &hdmi.ip_data.pll_data);
  497. hdmi.ip_data.ops->video_disable(&hdmi.ip_data);
  498. /* config the PLL and PHY hdmi_set_pll_pwrfirst */
  499. r = hdmi.ip_data.ops->pll_enable(&hdmi.ip_data);
  500. if (r) {
  501. DSSDBG("Failed to lock PLL\n");
  502. goto err_pll_enable;
  503. }
  504. r = hdmi.ip_data.ops->phy_enable(&hdmi.ip_data);
  505. if (r) {
  506. DSSDBG("Failed to start PHY\n");
  507. goto err_phy_enable;
  508. }
  509. hdmi.ip_data.ops->video_configure(&hdmi.ip_data);
  510. /* bypass TV gamma table */
  511. dispc_enable_gamma_table(0);
  512. /* tv size */
  513. dss_mgr_set_timings(mgr, p);
  514. r = hdmi.ip_data.ops->video_enable(&hdmi.ip_data);
  515. if (r)
  516. goto err_vid_enable;
  517. r = dss_mgr_enable(mgr);
  518. if (r)
  519. goto err_mgr_enable;
  520. return 0;
  521. err_mgr_enable:
  522. hdmi.ip_data.ops->video_disable(&hdmi.ip_data);
  523. err_vid_enable:
  524. hdmi.ip_data.ops->phy_disable(&hdmi.ip_data);
  525. err_phy_enable:
  526. hdmi.ip_data.ops->pll_disable(&hdmi.ip_data);
  527. err_pll_enable:
  528. hdmi_power_off_core(dssdev);
  529. return -EIO;
  530. }
  531. static void hdmi_power_off_full(struct omap_dss_device *dssdev)
  532. {
  533. struct omap_overlay_manager *mgr = dssdev->output->manager;
  534. dss_mgr_disable(mgr);
  535. hdmi.ip_data.ops->video_disable(&hdmi.ip_data);
  536. hdmi.ip_data.ops->phy_disable(&hdmi.ip_data);
  537. hdmi.ip_data.ops->pll_disable(&hdmi.ip_data);
  538. hdmi_power_off_core(dssdev);
  539. }
  540. int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
  541. struct omap_video_timings *timings)
  542. {
  543. struct hdmi_cm cm;
  544. cm = hdmi_get_code(timings);
  545. if (cm.code == -1) {
  546. return -EINVAL;
  547. }
  548. return 0;
  549. }
  550. void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev,
  551. struct omap_video_timings *timings)
  552. {
  553. struct hdmi_cm cm;
  554. const struct hdmi_config *t;
  555. mutex_lock(&hdmi.lock);
  556. cm = hdmi_get_code(timings);
  557. hdmi.ip_data.cfg.cm = cm;
  558. t = hdmi_get_timings();
  559. if (t != NULL)
  560. hdmi.ip_data.cfg = *t;
  561. mutex_unlock(&hdmi.lock);
  562. }
  563. static void hdmi_dump_regs(struct seq_file *s)
  564. {
  565. mutex_lock(&hdmi.lock);
  566. if (hdmi_runtime_get())
  567. return;
  568. hdmi.ip_data.ops->dump_wrapper(&hdmi.ip_data, s);
  569. hdmi.ip_data.ops->dump_pll(&hdmi.ip_data, s);
  570. hdmi.ip_data.ops->dump_phy(&hdmi.ip_data, s);
  571. hdmi.ip_data.ops->dump_core(&hdmi.ip_data, s);
  572. hdmi_runtime_put();
  573. mutex_unlock(&hdmi.lock);
  574. }
  575. int omapdss_hdmi_read_edid(u8 *buf, int len)
  576. {
  577. int r;
  578. mutex_lock(&hdmi.lock);
  579. r = hdmi_runtime_get();
  580. BUG_ON(r);
  581. r = hdmi.ip_data.ops->read_edid(&hdmi.ip_data, buf, len);
  582. hdmi_runtime_put();
  583. mutex_unlock(&hdmi.lock);
  584. return r;
  585. }
  586. bool omapdss_hdmi_detect(void)
  587. {
  588. int r;
  589. mutex_lock(&hdmi.lock);
  590. r = hdmi_runtime_get();
  591. BUG_ON(r);
  592. r = hdmi.ip_data.ops->detect(&hdmi.ip_data);
  593. hdmi_runtime_put();
  594. mutex_unlock(&hdmi.lock);
  595. return r == 1;
  596. }
  597. int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev)
  598. {
  599. struct omap_dss_output *out = dssdev->output;
  600. int r = 0;
  601. DSSDBG("ENTER hdmi_display_enable\n");
  602. mutex_lock(&hdmi.lock);
  603. if (out == NULL || out->manager == NULL) {
  604. DSSERR("failed to enable display: no output/manager\n");
  605. r = -ENODEV;
  606. goto err0;
  607. }
  608. hdmi.ip_data.hpd_gpio = hdmi.hpd_gpio;
  609. r = omap_dss_start_device(dssdev);
  610. if (r) {
  611. DSSERR("failed to start device\n");
  612. goto err0;
  613. }
  614. r = hdmi_power_on_full(dssdev);
  615. if (r) {
  616. DSSERR("failed to power on device\n");
  617. goto err1;
  618. }
  619. mutex_unlock(&hdmi.lock);
  620. return 0;
  621. err1:
  622. omap_dss_stop_device(dssdev);
  623. err0:
  624. mutex_unlock(&hdmi.lock);
  625. return r;
  626. }
  627. void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev)
  628. {
  629. DSSDBG("Enter hdmi_display_disable\n");
  630. mutex_lock(&hdmi.lock);
  631. hdmi_power_off_full(dssdev);
  632. omap_dss_stop_device(dssdev);
  633. mutex_unlock(&hdmi.lock);
  634. }
  635. static int hdmi_get_clocks(struct platform_device *pdev)
  636. {
  637. struct clk *clk;
  638. clk = clk_get(&pdev->dev, "sys_clk");
  639. if (IS_ERR(clk)) {
  640. DSSERR("can't get sys_clk\n");
  641. return PTR_ERR(clk);
  642. }
  643. hdmi.sys_clk = clk;
  644. return 0;
  645. }
  646. static void hdmi_put_clocks(void)
  647. {
  648. if (hdmi.sys_clk)
  649. clk_put(hdmi.sys_clk);
  650. }
  651. #if defined(CONFIG_OMAP4_DSS_HDMI_AUDIO)
  652. int hdmi_compute_acr(u32 sample_freq, u32 *n, u32 *cts)
  653. {
  654. u32 deep_color;
  655. bool deep_color_correct = false;
  656. u32 pclk = hdmi.ip_data.cfg.timings.pixel_clock;
  657. if (n == NULL || cts == NULL)
  658. return -EINVAL;
  659. /* TODO: When implemented, query deep color mode here. */
  660. deep_color = 100;
  661. /*
  662. * When using deep color, the default N value (as in the HDMI
  663. * specification) yields to an non-integer CTS. Hence, we
  664. * modify it while keeping the restrictions described in
  665. * section 7.2.1 of the HDMI 1.4a specification.
  666. */
  667. switch (sample_freq) {
  668. case 32000:
  669. case 48000:
  670. case 96000:
  671. case 192000:
  672. if (deep_color == 125)
  673. if (pclk == 27027 || pclk == 74250)
  674. deep_color_correct = true;
  675. if (deep_color == 150)
  676. if (pclk == 27027)
  677. deep_color_correct = true;
  678. break;
  679. case 44100:
  680. case 88200:
  681. case 176400:
  682. if (deep_color == 125)
  683. if (pclk == 27027)
  684. deep_color_correct = true;
  685. break;
  686. default:
  687. return -EINVAL;
  688. }
  689. if (deep_color_correct) {
  690. switch (sample_freq) {
  691. case 32000:
  692. *n = 8192;
  693. break;
  694. case 44100:
  695. *n = 12544;
  696. break;
  697. case 48000:
  698. *n = 8192;
  699. break;
  700. case 88200:
  701. *n = 25088;
  702. break;
  703. case 96000:
  704. *n = 16384;
  705. break;
  706. case 176400:
  707. *n = 50176;
  708. break;
  709. case 192000:
  710. *n = 32768;
  711. break;
  712. default:
  713. return -EINVAL;
  714. }
  715. } else {
  716. switch (sample_freq) {
  717. case 32000:
  718. *n = 4096;
  719. break;
  720. case 44100:
  721. *n = 6272;
  722. break;
  723. case 48000:
  724. *n = 6144;
  725. break;
  726. case 88200:
  727. *n = 12544;
  728. break;
  729. case 96000:
  730. *n = 12288;
  731. break;
  732. case 176400:
  733. *n = 25088;
  734. break;
  735. case 192000:
  736. *n = 24576;
  737. break;
  738. default:
  739. return -EINVAL;
  740. }
  741. }
  742. /* Calculate CTS. See HDMI 1.3a or 1.4a specifications */
  743. *cts = pclk * (*n / 128) * deep_color / (sample_freq / 10);
  744. return 0;
  745. }
  746. int hdmi_audio_enable(void)
  747. {
  748. DSSDBG("audio_enable\n");
  749. return hdmi.ip_data.ops->audio_enable(&hdmi.ip_data);
  750. }
  751. void hdmi_audio_disable(void)
  752. {
  753. DSSDBG("audio_disable\n");
  754. hdmi.ip_data.ops->audio_disable(&hdmi.ip_data);
  755. }
  756. int hdmi_audio_start(void)
  757. {
  758. DSSDBG("audio_start\n");
  759. return hdmi.ip_data.ops->audio_start(&hdmi.ip_data);
  760. }
  761. void hdmi_audio_stop(void)
  762. {
  763. DSSDBG("audio_stop\n");
  764. hdmi.ip_data.ops->audio_stop(&hdmi.ip_data);
  765. }
  766. bool hdmi_mode_has_audio(void)
  767. {
  768. if (hdmi.ip_data.cfg.cm.mode == HDMI_HDMI)
  769. return true;
  770. else
  771. return false;
  772. }
  773. int hdmi_audio_config(struct omap_dss_audio *audio)
  774. {
  775. return hdmi.ip_data.ops->audio_config(&hdmi.ip_data, audio);
  776. }
  777. #endif
  778. static struct omap_dss_device * __init hdmi_find_dssdev(struct platform_device *pdev)
  779. {
  780. struct omap_dss_board_info *pdata = pdev->dev.platform_data;
  781. const char *def_disp_name = omapdss_get_default_display_name();
  782. struct omap_dss_device *def_dssdev;
  783. int i;
  784. def_dssdev = NULL;
  785. for (i = 0; i < pdata->num_devices; ++i) {
  786. struct omap_dss_device *dssdev = pdata->devices[i];
  787. if (dssdev->type != OMAP_DISPLAY_TYPE_HDMI)
  788. continue;
  789. if (def_dssdev == NULL)
  790. def_dssdev = dssdev;
  791. if (def_disp_name != NULL &&
  792. strcmp(dssdev->name, def_disp_name) == 0) {
  793. def_dssdev = dssdev;
  794. break;
  795. }
  796. }
  797. return def_dssdev;
  798. }
  799. static void __init hdmi_probe_pdata(struct platform_device *pdev)
  800. {
  801. struct omap_dss_device *plat_dssdev;
  802. struct omap_dss_device *dssdev;
  803. struct omap_dss_hdmi_data *priv;
  804. int r;
  805. plat_dssdev = hdmi_find_dssdev(pdev);
  806. if (!plat_dssdev)
  807. return;
  808. dssdev = dss_alloc_and_init_device(&pdev->dev);
  809. if (!dssdev)
  810. return;
  811. dss_copy_device_pdata(dssdev, plat_dssdev);
  812. priv = dssdev->data;
  813. hdmi.ct_cp_hpd_gpio = priv->ct_cp_hpd_gpio;
  814. hdmi.ls_oe_gpio = priv->ls_oe_gpio;
  815. hdmi.hpd_gpio = priv->hpd_gpio;
  816. dssdev->channel = OMAP_DSS_CHANNEL_DIGIT;
  817. r = hdmi_init_display(dssdev);
  818. if (r) {
  819. DSSERR("device %s init failed: %d\n", dssdev->name, r);
  820. dss_put_device(dssdev);
  821. return;
  822. }
  823. r = dss_add_device(dssdev);
  824. if (r) {
  825. DSSERR("device %s register failed: %d\n", dssdev->name, r);
  826. dss_put_device(dssdev);
  827. return;
  828. }
  829. }
  830. static void __init hdmi_init_output(struct platform_device *pdev)
  831. {
  832. struct omap_dss_output *out = &hdmi.output;
  833. out->pdev = pdev;
  834. out->id = OMAP_DSS_OUTPUT_HDMI;
  835. out->type = OMAP_DISPLAY_TYPE_HDMI;
  836. dss_register_output(out);
  837. }
  838. static void __exit hdmi_uninit_output(struct platform_device *pdev)
  839. {
  840. struct omap_dss_output *out = &hdmi.output;
  841. dss_unregister_output(out);
  842. }
  843. /* HDMI HW IP initialisation */
  844. static int __init omapdss_hdmihw_probe(struct platform_device *pdev)
  845. {
  846. struct resource *hdmi_mem;
  847. int r;
  848. hdmi.pdev = pdev;
  849. mutex_init(&hdmi.lock);
  850. hdmi_mem = platform_get_resource(hdmi.pdev, IORESOURCE_MEM, 0);
  851. if (!hdmi_mem) {
  852. DSSERR("can't get IORESOURCE_MEM HDMI\n");
  853. return -EINVAL;
  854. }
  855. /* Base address taken from platform */
  856. hdmi.ip_data.base_wp = ioremap(hdmi_mem->start,
  857. resource_size(hdmi_mem));
  858. if (!hdmi.ip_data.base_wp) {
  859. DSSERR("can't ioremap WP\n");
  860. return -ENOMEM;
  861. }
  862. r = hdmi_get_clocks(pdev);
  863. if (r) {
  864. iounmap(hdmi.ip_data.base_wp);
  865. return r;
  866. }
  867. pm_runtime_enable(&pdev->dev);
  868. hdmi.ip_data.core_sys_offset = HDMI_CORE_SYS;
  869. hdmi.ip_data.core_av_offset = HDMI_CORE_AV;
  870. hdmi.ip_data.pll_offset = HDMI_PLLCTRL;
  871. hdmi.ip_data.phy_offset = HDMI_PHY;
  872. mutex_init(&hdmi.ip_data.lock);
  873. hdmi_panel_init();
  874. dss_debugfs_create_file("hdmi", hdmi_dump_regs);
  875. hdmi_init_output(pdev);
  876. hdmi_probe_pdata(pdev);
  877. return 0;
  878. }
  879. static int __exit hdmi_remove_child(struct device *dev, void *data)
  880. {
  881. struct omap_dss_device *dssdev = to_dss_device(dev);
  882. hdmi_uninit_display(dssdev);
  883. return 0;
  884. }
  885. static int __exit omapdss_hdmihw_remove(struct platform_device *pdev)
  886. {
  887. device_for_each_child(&pdev->dev, NULL, hdmi_remove_child);
  888. dss_unregister_child_devices(&pdev->dev);
  889. hdmi_panel_exit();
  890. hdmi_uninit_output(pdev);
  891. pm_runtime_disable(&pdev->dev);
  892. hdmi_put_clocks();
  893. iounmap(hdmi.ip_data.base_wp);
  894. return 0;
  895. }
  896. static int hdmi_runtime_suspend(struct device *dev)
  897. {
  898. clk_disable_unprepare(hdmi.sys_clk);
  899. dispc_runtime_put();
  900. return 0;
  901. }
  902. static int hdmi_runtime_resume(struct device *dev)
  903. {
  904. int r;
  905. r = dispc_runtime_get();
  906. if (r < 0)
  907. return r;
  908. clk_prepare_enable(hdmi.sys_clk);
  909. return 0;
  910. }
  911. static const struct dev_pm_ops hdmi_pm_ops = {
  912. .runtime_suspend = hdmi_runtime_suspend,
  913. .runtime_resume = hdmi_runtime_resume,
  914. };
  915. static struct platform_driver omapdss_hdmihw_driver = {
  916. .remove = __exit_p(omapdss_hdmihw_remove),
  917. .driver = {
  918. .name = "omapdss_hdmi",
  919. .owner = THIS_MODULE,
  920. .pm = &hdmi_pm_ops,
  921. },
  922. };
  923. int __init hdmi_init_platform_driver(void)
  924. {
  925. return platform_driver_probe(&omapdss_hdmihw_driver, omapdss_hdmihw_probe);
  926. }
  927. void __exit hdmi_uninit_platform_driver(void)
  928. {
  929. platform_driver_unregister(&omapdss_hdmihw_driver);
  930. }