dispc.c 99 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136
  1. /*
  2. * linux/drivers/video/omap2/dss/dispc.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "DISPC"
  23. #include <linux/kernel.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/vmalloc.h>
  26. #include <linux/export.h>
  27. #include <linux/clk.h>
  28. #include <linux/io.h>
  29. #include <linux/jiffies.h>
  30. #include <linux/seq_file.h>
  31. #include <linux/delay.h>
  32. #include <linux/workqueue.h>
  33. #include <linux/hardirq.h>
  34. #include <linux/interrupt.h>
  35. #include <linux/platform_device.h>
  36. #include <linux/pm_runtime.h>
  37. #include <linux/sizes.h>
  38. #include <video/omapdss.h>
  39. #include "dss.h"
  40. #include "dss_features.h"
  41. #include "dispc.h"
  42. /* DISPC */
  43. #define DISPC_SZ_REGS SZ_4K
  44. #define DISPC_IRQ_MASK_ERROR (DISPC_IRQ_GFX_FIFO_UNDERFLOW | \
  45. DISPC_IRQ_OCP_ERR | \
  46. DISPC_IRQ_VID1_FIFO_UNDERFLOW | \
  47. DISPC_IRQ_VID2_FIFO_UNDERFLOW | \
  48. DISPC_IRQ_SYNC_LOST | \
  49. DISPC_IRQ_SYNC_LOST_DIGIT)
  50. #define DISPC_MAX_NR_ISRS 8
  51. struct omap_dispc_isr_data {
  52. omap_dispc_isr_t isr;
  53. void *arg;
  54. u32 mask;
  55. };
  56. enum omap_burst_size {
  57. BURST_SIZE_X2 = 0,
  58. BURST_SIZE_X4 = 1,
  59. BURST_SIZE_X8 = 2,
  60. };
  61. #define REG_GET(idx, start, end) \
  62. FLD_GET(dispc_read_reg(idx), start, end)
  63. #define REG_FLD_MOD(idx, val, start, end) \
  64. dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
  65. struct dispc_irq_stats {
  66. unsigned long last_reset;
  67. unsigned irq_count;
  68. unsigned irqs[32];
  69. };
  70. struct dispc_features {
  71. u8 sw_start;
  72. u8 fp_start;
  73. u8 bp_start;
  74. u16 sw_max;
  75. u16 vp_max;
  76. u16 hp_max;
  77. u8 mgr_width_start;
  78. u8 mgr_height_start;
  79. u16 mgr_width_max;
  80. u16 mgr_height_max;
  81. int (*calc_scaling) (unsigned long pclk, unsigned long lclk,
  82. const struct omap_video_timings *mgr_timings,
  83. u16 width, u16 height, u16 out_width, u16 out_height,
  84. enum omap_color_mode color_mode, bool *five_taps,
  85. int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
  86. u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
  87. unsigned long (*calc_core_clk) (unsigned long pclk,
  88. u16 width, u16 height, u16 out_width, u16 out_height,
  89. bool mem_to_mem);
  90. u8 num_fifos;
  91. /* swap GFX & WB fifos */
  92. bool gfx_fifo_workaround:1;
  93. /* no DISPC_IRQ_FRAMEDONETV on this SoC */
  94. bool no_framedone_tv:1;
  95. };
  96. #define DISPC_MAX_NR_FIFOS 5
  97. static struct {
  98. struct platform_device *pdev;
  99. void __iomem *base;
  100. int ctx_loss_cnt;
  101. int irq;
  102. struct clk *dss_clk;
  103. u32 fifo_size[DISPC_MAX_NR_FIFOS];
  104. /* maps which plane is using a fifo. fifo-id -> plane-id */
  105. int fifo_assignment[DISPC_MAX_NR_FIFOS];
  106. spinlock_t irq_lock;
  107. u32 irq_error_mask;
  108. struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
  109. u32 error_irqs;
  110. struct work_struct error_work;
  111. bool ctx_valid;
  112. u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
  113. const struct dispc_features *feat;
  114. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  115. spinlock_t irq_stats_lock;
  116. struct dispc_irq_stats irq_stats;
  117. #endif
  118. } dispc;
  119. enum omap_color_component {
  120. /* used for all color formats for OMAP3 and earlier
  121. * and for RGB and Y color component on OMAP4
  122. */
  123. DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
  124. /* used for UV component for
  125. * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
  126. * color formats on OMAP4
  127. */
  128. DISPC_COLOR_COMPONENT_UV = 1 << 1,
  129. };
  130. enum mgr_reg_fields {
  131. DISPC_MGR_FLD_ENABLE,
  132. DISPC_MGR_FLD_STNTFT,
  133. DISPC_MGR_FLD_GO,
  134. DISPC_MGR_FLD_TFTDATALINES,
  135. DISPC_MGR_FLD_STALLMODE,
  136. DISPC_MGR_FLD_TCKENABLE,
  137. DISPC_MGR_FLD_TCKSELECTION,
  138. DISPC_MGR_FLD_CPR,
  139. DISPC_MGR_FLD_FIFOHANDCHECK,
  140. /* used to maintain a count of the above fields */
  141. DISPC_MGR_FLD_NUM,
  142. };
  143. static const struct {
  144. const char *name;
  145. u32 vsync_irq;
  146. u32 framedone_irq;
  147. u32 sync_lost_irq;
  148. struct reg_field reg_desc[DISPC_MGR_FLD_NUM];
  149. } mgr_desc[] = {
  150. [OMAP_DSS_CHANNEL_LCD] = {
  151. .name = "LCD",
  152. .vsync_irq = DISPC_IRQ_VSYNC,
  153. .framedone_irq = DISPC_IRQ_FRAMEDONE,
  154. .sync_lost_irq = DISPC_IRQ_SYNC_LOST,
  155. .reg_desc = {
  156. [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 },
  157. [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 },
  158. [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 },
  159. [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 },
  160. [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 },
  161. [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 },
  162. [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 },
  163. [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 },
  164. [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
  165. },
  166. },
  167. [OMAP_DSS_CHANNEL_DIGIT] = {
  168. .name = "DIGIT",
  169. .vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
  170. .framedone_irq = DISPC_IRQ_FRAMEDONETV,
  171. .sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT,
  172. .reg_desc = {
  173. [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 },
  174. [DISPC_MGR_FLD_STNTFT] = { },
  175. [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 },
  176. [DISPC_MGR_FLD_TFTDATALINES] = { },
  177. [DISPC_MGR_FLD_STALLMODE] = { },
  178. [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 },
  179. [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 },
  180. [DISPC_MGR_FLD_CPR] = { },
  181. [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
  182. },
  183. },
  184. [OMAP_DSS_CHANNEL_LCD2] = {
  185. .name = "LCD2",
  186. .vsync_irq = DISPC_IRQ_VSYNC2,
  187. .framedone_irq = DISPC_IRQ_FRAMEDONE2,
  188. .sync_lost_irq = DISPC_IRQ_SYNC_LOST2,
  189. .reg_desc = {
  190. [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 },
  191. [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 },
  192. [DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 },
  193. [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 },
  194. [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 },
  195. [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 },
  196. [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 },
  197. [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 },
  198. [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 },
  199. },
  200. },
  201. [OMAP_DSS_CHANNEL_LCD3] = {
  202. .name = "LCD3",
  203. .vsync_irq = DISPC_IRQ_VSYNC3,
  204. .framedone_irq = DISPC_IRQ_FRAMEDONE3,
  205. .sync_lost_irq = DISPC_IRQ_SYNC_LOST3,
  206. .reg_desc = {
  207. [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 },
  208. [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 },
  209. [DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 },
  210. [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 },
  211. [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 },
  212. [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 },
  213. [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 },
  214. [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 },
  215. [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 },
  216. },
  217. },
  218. };
  219. struct color_conv_coef {
  220. int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
  221. int full_range;
  222. };
  223. static void _omap_dispc_set_irqs(void);
  224. static unsigned long dispc_plane_pclk_rate(enum omap_plane plane);
  225. static unsigned long dispc_plane_lclk_rate(enum omap_plane plane);
  226. static inline void dispc_write_reg(const u16 idx, u32 val)
  227. {
  228. __raw_writel(val, dispc.base + idx);
  229. }
  230. static inline u32 dispc_read_reg(const u16 idx)
  231. {
  232. return __raw_readl(dispc.base + idx);
  233. }
  234. static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
  235. {
  236. const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
  237. return REG_GET(rfld.reg, rfld.high, rfld.low);
  238. }
  239. static void mgr_fld_write(enum omap_channel channel,
  240. enum mgr_reg_fields regfld, int val) {
  241. const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
  242. REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
  243. }
  244. #define SR(reg) \
  245. dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
  246. #define RR(reg) \
  247. dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
  248. static void dispc_save_context(void)
  249. {
  250. int i, j;
  251. DSSDBG("dispc_save_context\n");
  252. SR(IRQENABLE);
  253. SR(CONTROL);
  254. SR(CONFIG);
  255. SR(LINE_NUMBER);
  256. if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
  257. dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
  258. SR(GLOBAL_ALPHA);
  259. if (dss_has_feature(FEAT_MGR_LCD2)) {
  260. SR(CONTROL2);
  261. SR(CONFIG2);
  262. }
  263. if (dss_has_feature(FEAT_MGR_LCD3)) {
  264. SR(CONTROL3);
  265. SR(CONFIG3);
  266. }
  267. for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
  268. SR(DEFAULT_COLOR(i));
  269. SR(TRANS_COLOR(i));
  270. SR(SIZE_MGR(i));
  271. if (i == OMAP_DSS_CHANNEL_DIGIT)
  272. continue;
  273. SR(TIMING_H(i));
  274. SR(TIMING_V(i));
  275. SR(POL_FREQ(i));
  276. SR(DIVISORo(i));
  277. SR(DATA_CYCLE1(i));
  278. SR(DATA_CYCLE2(i));
  279. SR(DATA_CYCLE3(i));
  280. if (dss_has_feature(FEAT_CPR)) {
  281. SR(CPR_COEF_R(i));
  282. SR(CPR_COEF_G(i));
  283. SR(CPR_COEF_B(i));
  284. }
  285. }
  286. for (i = 0; i < dss_feat_get_num_ovls(); i++) {
  287. SR(OVL_BA0(i));
  288. SR(OVL_BA1(i));
  289. SR(OVL_POSITION(i));
  290. SR(OVL_SIZE(i));
  291. SR(OVL_ATTRIBUTES(i));
  292. SR(OVL_FIFO_THRESHOLD(i));
  293. SR(OVL_ROW_INC(i));
  294. SR(OVL_PIXEL_INC(i));
  295. if (dss_has_feature(FEAT_PRELOAD))
  296. SR(OVL_PRELOAD(i));
  297. if (i == OMAP_DSS_GFX) {
  298. SR(OVL_WINDOW_SKIP(i));
  299. SR(OVL_TABLE_BA(i));
  300. continue;
  301. }
  302. SR(OVL_FIR(i));
  303. SR(OVL_PICTURE_SIZE(i));
  304. SR(OVL_ACCU0(i));
  305. SR(OVL_ACCU1(i));
  306. for (j = 0; j < 8; j++)
  307. SR(OVL_FIR_COEF_H(i, j));
  308. for (j = 0; j < 8; j++)
  309. SR(OVL_FIR_COEF_HV(i, j));
  310. for (j = 0; j < 5; j++)
  311. SR(OVL_CONV_COEF(i, j));
  312. if (dss_has_feature(FEAT_FIR_COEF_V)) {
  313. for (j = 0; j < 8; j++)
  314. SR(OVL_FIR_COEF_V(i, j));
  315. }
  316. if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  317. SR(OVL_BA0_UV(i));
  318. SR(OVL_BA1_UV(i));
  319. SR(OVL_FIR2(i));
  320. SR(OVL_ACCU2_0(i));
  321. SR(OVL_ACCU2_1(i));
  322. for (j = 0; j < 8; j++)
  323. SR(OVL_FIR_COEF_H2(i, j));
  324. for (j = 0; j < 8; j++)
  325. SR(OVL_FIR_COEF_HV2(i, j));
  326. for (j = 0; j < 8; j++)
  327. SR(OVL_FIR_COEF_V2(i, j));
  328. }
  329. if (dss_has_feature(FEAT_ATTR2))
  330. SR(OVL_ATTRIBUTES2(i));
  331. }
  332. if (dss_has_feature(FEAT_CORE_CLK_DIV))
  333. SR(DIVISOR);
  334. dispc.ctx_loss_cnt = dss_get_ctx_loss_count();
  335. dispc.ctx_valid = true;
  336. DSSDBG("context saved, ctx_loss_count %d\n", dispc.ctx_loss_cnt);
  337. }
  338. static void dispc_restore_context(void)
  339. {
  340. int i, j, ctx;
  341. DSSDBG("dispc_restore_context\n");
  342. if (!dispc.ctx_valid)
  343. return;
  344. ctx = dss_get_ctx_loss_count();
  345. if (ctx >= 0 && ctx == dispc.ctx_loss_cnt)
  346. return;
  347. DSSDBG("ctx_loss_count: saved %d, current %d\n",
  348. dispc.ctx_loss_cnt, ctx);
  349. /*RR(IRQENABLE);*/
  350. /*RR(CONTROL);*/
  351. RR(CONFIG);
  352. RR(LINE_NUMBER);
  353. if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
  354. dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
  355. RR(GLOBAL_ALPHA);
  356. if (dss_has_feature(FEAT_MGR_LCD2))
  357. RR(CONFIG2);
  358. if (dss_has_feature(FEAT_MGR_LCD3))
  359. RR(CONFIG3);
  360. for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
  361. RR(DEFAULT_COLOR(i));
  362. RR(TRANS_COLOR(i));
  363. RR(SIZE_MGR(i));
  364. if (i == OMAP_DSS_CHANNEL_DIGIT)
  365. continue;
  366. RR(TIMING_H(i));
  367. RR(TIMING_V(i));
  368. RR(POL_FREQ(i));
  369. RR(DIVISORo(i));
  370. RR(DATA_CYCLE1(i));
  371. RR(DATA_CYCLE2(i));
  372. RR(DATA_CYCLE3(i));
  373. if (dss_has_feature(FEAT_CPR)) {
  374. RR(CPR_COEF_R(i));
  375. RR(CPR_COEF_G(i));
  376. RR(CPR_COEF_B(i));
  377. }
  378. }
  379. for (i = 0; i < dss_feat_get_num_ovls(); i++) {
  380. RR(OVL_BA0(i));
  381. RR(OVL_BA1(i));
  382. RR(OVL_POSITION(i));
  383. RR(OVL_SIZE(i));
  384. RR(OVL_ATTRIBUTES(i));
  385. RR(OVL_FIFO_THRESHOLD(i));
  386. RR(OVL_ROW_INC(i));
  387. RR(OVL_PIXEL_INC(i));
  388. if (dss_has_feature(FEAT_PRELOAD))
  389. RR(OVL_PRELOAD(i));
  390. if (i == OMAP_DSS_GFX) {
  391. RR(OVL_WINDOW_SKIP(i));
  392. RR(OVL_TABLE_BA(i));
  393. continue;
  394. }
  395. RR(OVL_FIR(i));
  396. RR(OVL_PICTURE_SIZE(i));
  397. RR(OVL_ACCU0(i));
  398. RR(OVL_ACCU1(i));
  399. for (j = 0; j < 8; j++)
  400. RR(OVL_FIR_COEF_H(i, j));
  401. for (j = 0; j < 8; j++)
  402. RR(OVL_FIR_COEF_HV(i, j));
  403. for (j = 0; j < 5; j++)
  404. RR(OVL_CONV_COEF(i, j));
  405. if (dss_has_feature(FEAT_FIR_COEF_V)) {
  406. for (j = 0; j < 8; j++)
  407. RR(OVL_FIR_COEF_V(i, j));
  408. }
  409. if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  410. RR(OVL_BA0_UV(i));
  411. RR(OVL_BA1_UV(i));
  412. RR(OVL_FIR2(i));
  413. RR(OVL_ACCU2_0(i));
  414. RR(OVL_ACCU2_1(i));
  415. for (j = 0; j < 8; j++)
  416. RR(OVL_FIR_COEF_H2(i, j));
  417. for (j = 0; j < 8; j++)
  418. RR(OVL_FIR_COEF_HV2(i, j));
  419. for (j = 0; j < 8; j++)
  420. RR(OVL_FIR_COEF_V2(i, j));
  421. }
  422. if (dss_has_feature(FEAT_ATTR2))
  423. RR(OVL_ATTRIBUTES2(i));
  424. }
  425. if (dss_has_feature(FEAT_CORE_CLK_DIV))
  426. RR(DIVISOR);
  427. /* enable last, because LCD & DIGIT enable are here */
  428. RR(CONTROL);
  429. if (dss_has_feature(FEAT_MGR_LCD2))
  430. RR(CONTROL2);
  431. if (dss_has_feature(FEAT_MGR_LCD3))
  432. RR(CONTROL3);
  433. /* clear spurious SYNC_LOST_DIGIT interrupts */
  434. dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
  435. /*
  436. * enable last so IRQs won't trigger before
  437. * the context is fully restored
  438. */
  439. RR(IRQENABLE);
  440. DSSDBG("context restored\n");
  441. }
  442. #undef SR
  443. #undef RR
  444. int dispc_runtime_get(void)
  445. {
  446. int r;
  447. DSSDBG("dispc_runtime_get\n");
  448. r = pm_runtime_get_sync(&dispc.pdev->dev);
  449. WARN_ON(r < 0);
  450. return r < 0 ? r : 0;
  451. }
  452. void dispc_runtime_put(void)
  453. {
  454. int r;
  455. DSSDBG("dispc_runtime_put\n");
  456. r = pm_runtime_put_sync(&dispc.pdev->dev);
  457. WARN_ON(r < 0 && r != -ENOSYS);
  458. }
  459. u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
  460. {
  461. return mgr_desc[channel].vsync_irq;
  462. }
  463. u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
  464. {
  465. if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
  466. return 0;
  467. return mgr_desc[channel].framedone_irq;
  468. }
  469. u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
  470. {
  471. return mgr_desc[channel].sync_lost_irq;
  472. }
  473. u32 dispc_wb_get_framedone_irq(void)
  474. {
  475. return DISPC_IRQ_FRAMEDONEWB;
  476. }
  477. bool dispc_mgr_go_busy(enum omap_channel channel)
  478. {
  479. return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
  480. }
  481. void dispc_mgr_go(enum omap_channel channel)
  482. {
  483. WARN_ON(dispc_mgr_is_enabled(channel) == false);
  484. WARN_ON(dispc_mgr_go_busy(channel));
  485. DSSDBG("GO %s\n", mgr_desc[channel].name);
  486. mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
  487. }
  488. bool dispc_wb_go_busy(void)
  489. {
  490. return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
  491. }
  492. void dispc_wb_go(void)
  493. {
  494. enum omap_plane plane = OMAP_DSS_WB;
  495. bool enable, go;
  496. enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;
  497. if (!enable)
  498. return;
  499. go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
  500. if (go) {
  501. DSSERR("GO bit not down for WB\n");
  502. return;
  503. }
  504. REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
  505. }
  506. static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
  507. {
  508. dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
  509. }
  510. static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
  511. {
  512. dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
  513. }
  514. static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
  515. {
  516. dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
  517. }
  518. static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
  519. {
  520. BUG_ON(plane == OMAP_DSS_GFX);
  521. dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
  522. }
  523. static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
  524. u32 value)
  525. {
  526. BUG_ON(plane == OMAP_DSS_GFX);
  527. dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
  528. }
  529. static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
  530. {
  531. BUG_ON(plane == OMAP_DSS_GFX);
  532. dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
  533. }
  534. static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
  535. int fir_vinc, int five_taps,
  536. enum omap_color_component color_comp)
  537. {
  538. const struct dispc_coef *h_coef, *v_coef;
  539. int i;
  540. h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
  541. v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
  542. for (i = 0; i < 8; i++) {
  543. u32 h, hv;
  544. h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
  545. | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
  546. | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
  547. | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
  548. hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
  549. | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
  550. | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
  551. | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
  552. if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
  553. dispc_ovl_write_firh_reg(plane, i, h);
  554. dispc_ovl_write_firhv_reg(plane, i, hv);
  555. } else {
  556. dispc_ovl_write_firh2_reg(plane, i, h);
  557. dispc_ovl_write_firhv2_reg(plane, i, hv);
  558. }
  559. }
  560. if (five_taps) {
  561. for (i = 0; i < 8; i++) {
  562. u32 v;
  563. v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
  564. | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
  565. if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
  566. dispc_ovl_write_firv_reg(plane, i, v);
  567. else
  568. dispc_ovl_write_firv2_reg(plane, i, v);
  569. }
  570. }
  571. }
  572. static void dispc_ovl_write_color_conv_coef(enum omap_plane plane,
  573. const struct color_conv_coef *ct)
  574. {
  575. #define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
  576. dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
  577. dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy, ct->rcb));
  578. dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
  579. dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
  580. dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
  581. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
  582. #undef CVAL
  583. }
  584. static void dispc_setup_color_conv_coef(void)
  585. {
  586. int i;
  587. int num_ovl = dss_feat_get_num_ovls();
  588. int num_wb = dss_feat_get_num_wbs();
  589. const struct color_conv_coef ctbl_bt601_5_ovl = {
  590. 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
  591. };
  592. const struct color_conv_coef ctbl_bt601_5_wb = {
  593. 66, 112, -38, 129, -94, -74, 25, -18, 112, 0,
  594. };
  595. for (i = 1; i < num_ovl; i++)
  596. dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);
  597. for (; i < num_wb; i++)
  598. dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_wb);
  599. }
  600. static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
  601. {
  602. dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
  603. }
  604. static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
  605. {
  606. dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
  607. }
  608. static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
  609. {
  610. dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
  611. }
  612. static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
  613. {
  614. dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
  615. }
  616. static void dispc_ovl_set_pos(enum omap_plane plane,
  617. enum omap_overlay_caps caps, int x, int y)
  618. {
  619. u32 val;
  620. if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
  621. return;
  622. val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
  623. dispc_write_reg(DISPC_OVL_POSITION(plane), val);
  624. }
  625. static void dispc_ovl_set_input_size(enum omap_plane plane, int width,
  626. int height)
  627. {
  628. u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  629. if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
  630. dispc_write_reg(DISPC_OVL_SIZE(plane), val);
  631. else
  632. dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
  633. }
  634. static void dispc_ovl_set_output_size(enum omap_plane plane, int width,
  635. int height)
  636. {
  637. u32 val;
  638. BUG_ON(plane == OMAP_DSS_GFX);
  639. val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  640. if (plane == OMAP_DSS_WB)
  641. dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
  642. else
  643. dispc_write_reg(DISPC_OVL_SIZE(plane), val);
  644. }
  645. static void dispc_ovl_set_zorder(enum omap_plane plane,
  646. enum omap_overlay_caps caps, u8 zorder)
  647. {
  648. if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
  649. return;
  650. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
  651. }
  652. static void dispc_ovl_enable_zorder_planes(void)
  653. {
  654. int i;
  655. if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
  656. return;
  657. for (i = 0; i < dss_feat_get_num_ovls(); i++)
  658. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
  659. }
  660. static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,
  661. enum omap_overlay_caps caps, bool enable)
  662. {
  663. if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
  664. return;
  665. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
  666. }
  667. static void dispc_ovl_setup_global_alpha(enum omap_plane plane,
  668. enum omap_overlay_caps caps, u8 global_alpha)
  669. {
  670. static const unsigned shifts[] = { 0, 8, 16, 24, };
  671. int shift;
  672. if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
  673. return;
  674. shift = shifts[plane];
  675. REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
  676. }
  677. static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
  678. {
  679. dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
  680. }
  681. static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
  682. {
  683. dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
  684. }
  685. static void dispc_ovl_set_color_mode(enum omap_plane plane,
  686. enum omap_color_mode color_mode)
  687. {
  688. u32 m = 0;
  689. if (plane != OMAP_DSS_GFX) {
  690. switch (color_mode) {
  691. case OMAP_DSS_COLOR_NV12:
  692. m = 0x0; break;
  693. case OMAP_DSS_COLOR_RGBX16:
  694. m = 0x1; break;
  695. case OMAP_DSS_COLOR_RGBA16:
  696. m = 0x2; break;
  697. case OMAP_DSS_COLOR_RGB12U:
  698. m = 0x4; break;
  699. case OMAP_DSS_COLOR_ARGB16:
  700. m = 0x5; break;
  701. case OMAP_DSS_COLOR_RGB16:
  702. m = 0x6; break;
  703. case OMAP_DSS_COLOR_ARGB16_1555:
  704. m = 0x7; break;
  705. case OMAP_DSS_COLOR_RGB24U:
  706. m = 0x8; break;
  707. case OMAP_DSS_COLOR_RGB24P:
  708. m = 0x9; break;
  709. case OMAP_DSS_COLOR_YUV2:
  710. m = 0xa; break;
  711. case OMAP_DSS_COLOR_UYVY:
  712. m = 0xb; break;
  713. case OMAP_DSS_COLOR_ARGB32:
  714. m = 0xc; break;
  715. case OMAP_DSS_COLOR_RGBA32:
  716. m = 0xd; break;
  717. case OMAP_DSS_COLOR_RGBX32:
  718. m = 0xe; break;
  719. case OMAP_DSS_COLOR_XRGB16_1555:
  720. m = 0xf; break;
  721. default:
  722. BUG(); return;
  723. }
  724. } else {
  725. switch (color_mode) {
  726. case OMAP_DSS_COLOR_CLUT1:
  727. m = 0x0; break;
  728. case OMAP_DSS_COLOR_CLUT2:
  729. m = 0x1; break;
  730. case OMAP_DSS_COLOR_CLUT4:
  731. m = 0x2; break;
  732. case OMAP_DSS_COLOR_CLUT8:
  733. m = 0x3; break;
  734. case OMAP_DSS_COLOR_RGB12U:
  735. m = 0x4; break;
  736. case OMAP_DSS_COLOR_ARGB16:
  737. m = 0x5; break;
  738. case OMAP_DSS_COLOR_RGB16:
  739. m = 0x6; break;
  740. case OMAP_DSS_COLOR_ARGB16_1555:
  741. m = 0x7; break;
  742. case OMAP_DSS_COLOR_RGB24U:
  743. m = 0x8; break;
  744. case OMAP_DSS_COLOR_RGB24P:
  745. m = 0x9; break;
  746. case OMAP_DSS_COLOR_RGBX16:
  747. m = 0xa; break;
  748. case OMAP_DSS_COLOR_RGBA16:
  749. m = 0xb; break;
  750. case OMAP_DSS_COLOR_ARGB32:
  751. m = 0xc; break;
  752. case OMAP_DSS_COLOR_RGBA32:
  753. m = 0xd; break;
  754. case OMAP_DSS_COLOR_RGBX32:
  755. m = 0xe; break;
  756. case OMAP_DSS_COLOR_XRGB16_1555:
  757. m = 0xf; break;
  758. default:
  759. BUG(); return;
  760. }
  761. }
  762. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
  763. }
  764. static void dispc_ovl_configure_burst_type(enum omap_plane plane,
  765. enum omap_dss_rotation_type rotation_type)
  766. {
  767. if (dss_has_feature(FEAT_BURST_2D) == 0)
  768. return;
  769. if (rotation_type == OMAP_DSS_ROT_TILER)
  770. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
  771. else
  772. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
  773. }
  774. void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
  775. {
  776. int shift;
  777. u32 val;
  778. int chan = 0, chan2 = 0;
  779. switch (plane) {
  780. case OMAP_DSS_GFX:
  781. shift = 8;
  782. break;
  783. case OMAP_DSS_VIDEO1:
  784. case OMAP_DSS_VIDEO2:
  785. case OMAP_DSS_VIDEO3:
  786. shift = 16;
  787. break;
  788. default:
  789. BUG();
  790. return;
  791. }
  792. val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  793. if (dss_has_feature(FEAT_MGR_LCD2)) {
  794. switch (channel) {
  795. case OMAP_DSS_CHANNEL_LCD:
  796. chan = 0;
  797. chan2 = 0;
  798. break;
  799. case OMAP_DSS_CHANNEL_DIGIT:
  800. chan = 1;
  801. chan2 = 0;
  802. break;
  803. case OMAP_DSS_CHANNEL_LCD2:
  804. chan = 0;
  805. chan2 = 1;
  806. break;
  807. case OMAP_DSS_CHANNEL_LCD3:
  808. if (dss_has_feature(FEAT_MGR_LCD3)) {
  809. chan = 0;
  810. chan2 = 2;
  811. } else {
  812. BUG();
  813. return;
  814. }
  815. break;
  816. default:
  817. BUG();
  818. return;
  819. }
  820. val = FLD_MOD(val, chan, shift, shift);
  821. val = FLD_MOD(val, chan2, 31, 30);
  822. } else {
  823. val = FLD_MOD(val, channel, shift, shift);
  824. }
  825. dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
  826. }
  827. static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
  828. {
  829. int shift;
  830. u32 val;
  831. enum omap_channel channel;
  832. switch (plane) {
  833. case OMAP_DSS_GFX:
  834. shift = 8;
  835. break;
  836. case OMAP_DSS_VIDEO1:
  837. case OMAP_DSS_VIDEO2:
  838. case OMAP_DSS_VIDEO3:
  839. shift = 16;
  840. break;
  841. default:
  842. BUG();
  843. return 0;
  844. }
  845. val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  846. if (dss_has_feature(FEAT_MGR_LCD3)) {
  847. if (FLD_GET(val, 31, 30) == 0)
  848. channel = FLD_GET(val, shift, shift);
  849. else if (FLD_GET(val, 31, 30) == 1)
  850. channel = OMAP_DSS_CHANNEL_LCD2;
  851. else
  852. channel = OMAP_DSS_CHANNEL_LCD3;
  853. } else if (dss_has_feature(FEAT_MGR_LCD2)) {
  854. if (FLD_GET(val, 31, 30) == 0)
  855. channel = FLD_GET(val, shift, shift);
  856. else
  857. channel = OMAP_DSS_CHANNEL_LCD2;
  858. } else {
  859. channel = FLD_GET(val, shift, shift);
  860. }
  861. return channel;
  862. }
  863. void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
  864. {
  865. enum omap_plane plane = OMAP_DSS_WB;
  866. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
  867. }
  868. static void dispc_ovl_set_burst_size(enum omap_plane plane,
  869. enum omap_burst_size burst_size)
  870. {
  871. static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
  872. int shift;
  873. shift = shifts[plane];
  874. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
  875. }
  876. static void dispc_configure_burst_sizes(void)
  877. {
  878. int i;
  879. const int burst_size = BURST_SIZE_X8;
  880. /* Configure burst size always to maximum size */
  881. for (i = 0; i < dss_feat_get_num_ovls(); ++i)
  882. dispc_ovl_set_burst_size(i, burst_size);
  883. }
  884. static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
  885. {
  886. unsigned unit = dss_feat_get_burst_size_unit();
  887. /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
  888. return unit * 8;
  889. }
  890. void dispc_enable_gamma_table(bool enable)
  891. {
  892. /*
  893. * This is partially implemented to support only disabling of
  894. * the gamma table.
  895. */
  896. if (enable) {
  897. DSSWARN("Gamma table enabling for TV not yet supported");
  898. return;
  899. }
  900. REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
  901. }
  902. static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
  903. {
  904. if (channel == OMAP_DSS_CHANNEL_DIGIT)
  905. return;
  906. mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
  907. }
  908. static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
  909. const struct omap_dss_cpr_coefs *coefs)
  910. {
  911. u32 coef_r, coef_g, coef_b;
  912. if (!dss_mgr_is_lcd(channel))
  913. return;
  914. coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
  915. FLD_VAL(coefs->rb, 9, 0);
  916. coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
  917. FLD_VAL(coefs->gb, 9, 0);
  918. coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
  919. FLD_VAL(coefs->bb, 9, 0);
  920. dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
  921. dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
  922. dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
  923. }
  924. static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
  925. {
  926. u32 val;
  927. BUG_ON(plane == OMAP_DSS_GFX);
  928. val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  929. val = FLD_MOD(val, enable, 9, 9);
  930. dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
  931. }
  932. static void dispc_ovl_enable_replication(enum omap_plane plane,
  933. enum omap_overlay_caps caps, bool enable)
  934. {
  935. static const unsigned shifts[] = { 5, 10, 10, 10 };
  936. int shift;
  937. if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
  938. return;
  939. shift = shifts[plane];
  940. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
  941. }
  942. static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
  943. u16 height)
  944. {
  945. u32 val;
  946. val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
  947. FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);
  948. dispc_write_reg(DISPC_SIZE_MGR(channel), val);
  949. }
  950. static void dispc_init_fifos(void)
  951. {
  952. u32 size;
  953. int fifo;
  954. u8 start, end;
  955. u32 unit;
  956. unit = dss_feat_get_buffer_size_unit();
  957. dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
  958. for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
  959. size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
  960. size *= unit;
  961. dispc.fifo_size[fifo] = size;
  962. /*
  963. * By default fifos are mapped directly to overlays, fifo 0 to
  964. * ovl 0, fifo 1 to ovl 1, etc.
  965. */
  966. dispc.fifo_assignment[fifo] = fifo;
  967. }
  968. /*
  969. * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
  970. * causes problems with certain use cases, like using the tiler in 2D
  971. * mode. The below hack swaps the fifos of GFX and WB planes, thus
  972. * giving GFX plane a larger fifo. WB but should work fine with a
  973. * smaller fifo.
  974. */
  975. if (dispc.feat->gfx_fifo_workaround) {
  976. u32 v;
  977. v = dispc_read_reg(DISPC_GLOBAL_BUFFER);
  978. v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
  979. v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
  980. v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
  981. v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */
  982. dispc_write_reg(DISPC_GLOBAL_BUFFER, v);
  983. dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
  984. dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
  985. }
  986. }
  987. static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
  988. {
  989. int fifo;
  990. u32 size = 0;
  991. for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
  992. if (dispc.fifo_assignment[fifo] == plane)
  993. size += dispc.fifo_size[fifo];
  994. }
  995. return size;
  996. }
  997. void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
  998. {
  999. u8 hi_start, hi_end, lo_start, lo_end;
  1000. u32 unit;
  1001. unit = dss_feat_get_buffer_size_unit();
  1002. WARN_ON(low % unit != 0);
  1003. WARN_ON(high % unit != 0);
  1004. low /= unit;
  1005. high /= unit;
  1006. dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
  1007. dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
  1008. DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
  1009. plane,
  1010. REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
  1011. lo_start, lo_end) * unit,
  1012. REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
  1013. hi_start, hi_end) * unit,
  1014. low * unit, high * unit);
  1015. dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
  1016. FLD_VAL(high, hi_start, hi_end) |
  1017. FLD_VAL(low, lo_start, lo_end));
  1018. }
  1019. void dispc_enable_fifomerge(bool enable)
  1020. {
  1021. if (!dss_has_feature(FEAT_FIFO_MERGE)) {
  1022. WARN_ON(enable);
  1023. return;
  1024. }
  1025. DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
  1026. REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
  1027. }
  1028. void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
  1029. u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
  1030. bool manual_update)
  1031. {
  1032. /*
  1033. * All sizes are in bytes. Both the buffer and burst are made of
  1034. * buffer_units, and the fifo thresholds must be buffer_unit aligned.
  1035. */
  1036. unsigned buf_unit = dss_feat_get_buffer_size_unit();
  1037. unsigned ovl_fifo_size, total_fifo_size, burst_size;
  1038. int i;
  1039. burst_size = dispc_ovl_get_burst_size(plane);
  1040. ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
  1041. if (use_fifomerge) {
  1042. total_fifo_size = 0;
  1043. for (i = 0; i < dss_feat_get_num_ovls(); ++i)
  1044. total_fifo_size += dispc_ovl_get_fifo_size(i);
  1045. } else {
  1046. total_fifo_size = ovl_fifo_size;
  1047. }
  1048. /*
  1049. * We use the same low threshold for both fifomerge and non-fifomerge
  1050. * cases, but for fifomerge we calculate the high threshold using the
  1051. * combined fifo size
  1052. */
  1053. if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
  1054. *fifo_low = ovl_fifo_size - burst_size * 2;
  1055. *fifo_high = total_fifo_size - burst_size;
  1056. } else if (plane == OMAP_DSS_WB) {
  1057. /*
  1058. * Most optimal configuration for writeback is to push out data
  1059. * to the interconnect the moment writeback pushes enough pixels
  1060. * in the FIFO to form a burst
  1061. */
  1062. *fifo_low = 0;
  1063. *fifo_high = burst_size;
  1064. } else {
  1065. *fifo_low = ovl_fifo_size - burst_size;
  1066. *fifo_high = total_fifo_size - buf_unit;
  1067. }
  1068. }
  1069. static void dispc_ovl_set_fir(enum omap_plane plane,
  1070. int hinc, int vinc,
  1071. enum omap_color_component color_comp)
  1072. {
  1073. u32 val;
  1074. if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
  1075. u8 hinc_start, hinc_end, vinc_start, vinc_end;
  1076. dss_feat_get_reg_field(FEAT_REG_FIRHINC,
  1077. &hinc_start, &hinc_end);
  1078. dss_feat_get_reg_field(FEAT_REG_FIRVINC,
  1079. &vinc_start, &vinc_end);
  1080. val = FLD_VAL(vinc, vinc_start, vinc_end) |
  1081. FLD_VAL(hinc, hinc_start, hinc_end);
  1082. dispc_write_reg(DISPC_OVL_FIR(plane), val);
  1083. } else {
  1084. val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
  1085. dispc_write_reg(DISPC_OVL_FIR2(plane), val);
  1086. }
  1087. }
  1088. static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
  1089. {
  1090. u32 val;
  1091. u8 hor_start, hor_end, vert_start, vert_end;
  1092. dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
  1093. dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
  1094. val = FLD_VAL(vaccu, vert_start, vert_end) |
  1095. FLD_VAL(haccu, hor_start, hor_end);
  1096. dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
  1097. }
  1098. static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
  1099. {
  1100. u32 val;
  1101. u8 hor_start, hor_end, vert_start, vert_end;
  1102. dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
  1103. dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
  1104. val = FLD_VAL(vaccu, vert_start, vert_end) |
  1105. FLD_VAL(haccu, hor_start, hor_end);
  1106. dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
  1107. }
  1108. static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
  1109. int vaccu)
  1110. {
  1111. u32 val;
  1112. val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
  1113. dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
  1114. }
  1115. static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
  1116. int vaccu)
  1117. {
  1118. u32 val;
  1119. val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
  1120. dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
  1121. }
  1122. static void dispc_ovl_set_scale_param(enum omap_plane plane,
  1123. u16 orig_width, u16 orig_height,
  1124. u16 out_width, u16 out_height,
  1125. bool five_taps, u8 rotation,
  1126. enum omap_color_component color_comp)
  1127. {
  1128. int fir_hinc, fir_vinc;
  1129. fir_hinc = 1024 * orig_width / out_width;
  1130. fir_vinc = 1024 * orig_height / out_height;
  1131. dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
  1132. color_comp);
  1133. dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
  1134. }
  1135. static void dispc_ovl_set_accu_uv(enum omap_plane plane,
  1136. u16 orig_width, u16 orig_height, u16 out_width, u16 out_height,
  1137. bool ilace, enum omap_color_mode color_mode, u8 rotation)
  1138. {
  1139. int h_accu2_0, h_accu2_1;
  1140. int v_accu2_0, v_accu2_1;
  1141. int chroma_hinc, chroma_vinc;
  1142. int idx;
  1143. struct accu {
  1144. s8 h0_m, h0_n;
  1145. s8 h1_m, h1_n;
  1146. s8 v0_m, v0_n;
  1147. s8 v1_m, v1_n;
  1148. };
  1149. const struct accu *accu_table;
  1150. const struct accu *accu_val;
  1151. static const struct accu accu_nv12[4] = {
  1152. { 0, 1, 0, 1 , -1, 2, 0, 1 },
  1153. { 1, 2, -3, 4 , 0, 1, 0, 1 },
  1154. { -1, 1, 0, 1 , -1, 2, 0, 1 },
  1155. { -1, 2, -1, 2 , -1, 1, 0, 1 },
  1156. };
  1157. static const struct accu accu_nv12_ilace[4] = {
  1158. { 0, 1, 0, 1 , -3, 4, -1, 4 },
  1159. { -1, 4, -3, 4 , 0, 1, 0, 1 },
  1160. { -1, 1, 0, 1 , -1, 4, -3, 4 },
  1161. { -3, 4, -3, 4 , -1, 1, 0, 1 },
  1162. };
  1163. static const struct accu accu_yuv[4] = {
  1164. { 0, 1, 0, 1, 0, 1, 0, 1 },
  1165. { 0, 1, 0, 1, 0, 1, 0, 1 },
  1166. { -1, 1, 0, 1, 0, 1, 0, 1 },
  1167. { 0, 1, 0, 1, -1, 1, 0, 1 },
  1168. };
  1169. switch (rotation) {
  1170. case OMAP_DSS_ROT_0:
  1171. idx = 0;
  1172. break;
  1173. case OMAP_DSS_ROT_90:
  1174. idx = 1;
  1175. break;
  1176. case OMAP_DSS_ROT_180:
  1177. idx = 2;
  1178. break;
  1179. case OMAP_DSS_ROT_270:
  1180. idx = 3;
  1181. break;
  1182. default:
  1183. BUG();
  1184. return;
  1185. }
  1186. switch (color_mode) {
  1187. case OMAP_DSS_COLOR_NV12:
  1188. if (ilace)
  1189. accu_table = accu_nv12_ilace;
  1190. else
  1191. accu_table = accu_nv12;
  1192. break;
  1193. case OMAP_DSS_COLOR_YUV2:
  1194. case OMAP_DSS_COLOR_UYVY:
  1195. accu_table = accu_yuv;
  1196. break;
  1197. default:
  1198. BUG();
  1199. return;
  1200. }
  1201. accu_val = &accu_table[idx];
  1202. chroma_hinc = 1024 * orig_width / out_width;
  1203. chroma_vinc = 1024 * orig_height / out_height;
  1204. h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
  1205. h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
  1206. v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
  1207. v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
  1208. dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
  1209. dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
  1210. }
  1211. static void dispc_ovl_set_scaling_common(enum omap_plane plane,
  1212. u16 orig_width, u16 orig_height,
  1213. u16 out_width, u16 out_height,
  1214. bool ilace, bool five_taps,
  1215. bool fieldmode, enum omap_color_mode color_mode,
  1216. u8 rotation)
  1217. {
  1218. int accu0 = 0;
  1219. int accu1 = 0;
  1220. u32 l;
  1221. dispc_ovl_set_scale_param(plane, orig_width, orig_height,
  1222. out_width, out_height, five_taps,
  1223. rotation, DISPC_COLOR_COMPONENT_RGB_Y);
  1224. l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  1225. /* RESIZEENABLE and VERTICALTAPS */
  1226. l &= ~((0x3 << 5) | (0x1 << 21));
  1227. l |= (orig_width != out_width) ? (1 << 5) : 0;
  1228. l |= (orig_height != out_height) ? (1 << 6) : 0;
  1229. l |= five_taps ? (1 << 21) : 0;
  1230. /* VRESIZECONF and HRESIZECONF */
  1231. if (dss_has_feature(FEAT_RESIZECONF)) {
  1232. l &= ~(0x3 << 7);
  1233. l |= (orig_width <= out_width) ? 0 : (1 << 7);
  1234. l |= (orig_height <= out_height) ? 0 : (1 << 8);
  1235. }
  1236. /* LINEBUFFERSPLIT */
  1237. if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
  1238. l &= ~(0x1 << 22);
  1239. l |= five_taps ? (1 << 22) : 0;
  1240. }
  1241. dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
  1242. /*
  1243. * field 0 = even field = bottom field
  1244. * field 1 = odd field = top field
  1245. */
  1246. if (ilace && !fieldmode) {
  1247. accu1 = 0;
  1248. accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
  1249. if (accu0 >= 1024/2) {
  1250. accu1 = 1024/2;
  1251. accu0 -= accu1;
  1252. }
  1253. }
  1254. dispc_ovl_set_vid_accu0(plane, 0, accu0);
  1255. dispc_ovl_set_vid_accu1(plane, 0, accu1);
  1256. }
  1257. static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
  1258. u16 orig_width, u16 orig_height,
  1259. u16 out_width, u16 out_height,
  1260. bool ilace, bool five_taps,
  1261. bool fieldmode, enum omap_color_mode color_mode,
  1262. u8 rotation)
  1263. {
  1264. int scale_x = out_width != orig_width;
  1265. int scale_y = out_height != orig_height;
  1266. bool chroma_upscale = plane != OMAP_DSS_WB ? true : false;
  1267. if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
  1268. return;
  1269. if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
  1270. color_mode != OMAP_DSS_COLOR_UYVY &&
  1271. color_mode != OMAP_DSS_COLOR_NV12)) {
  1272. /* reset chroma resampling for RGB formats */
  1273. if (plane != OMAP_DSS_WB)
  1274. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
  1275. return;
  1276. }
  1277. dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
  1278. out_height, ilace, color_mode, rotation);
  1279. switch (color_mode) {
  1280. case OMAP_DSS_COLOR_NV12:
  1281. if (chroma_upscale) {
  1282. /* UV is subsampled by 2 horizontally and vertically */
  1283. orig_height >>= 1;
  1284. orig_width >>= 1;
  1285. } else {
  1286. /* UV is downsampled by 2 horizontally and vertically */
  1287. orig_height <<= 1;
  1288. orig_width <<= 1;
  1289. }
  1290. break;
  1291. case OMAP_DSS_COLOR_YUV2:
  1292. case OMAP_DSS_COLOR_UYVY:
  1293. /* For YUV422 with 90/270 rotation, we don't upsample chroma */
  1294. if (rotation == OMAP_DSS_ROT_0 ||
  1295. rotation == OMAP_DSS_ROT_180) {
  1296. if (chroma_upscale)
  1297. /* UV is subsampled by 2 horizontally */
  1298. orig_width >>= 1;
  1299. else
  1300. /* UV is downsampled by 2 horizontally */
  1301. orig_width <<= 1;
  1302. }
  1303. /* must use FIR for YUV422 if rotated */
  1304. if (rotation != OMAP_DSS_ROT_0)
  1305. scale_x = scale_y = true;
  1306. break;
  1307. default:
  1308. BUG();
  1309. return;
  1310. }
  1311. if (out_width != orig_width)
  1312. scale_x = true;
  1313. if (out_height != orig_height)
  1314. scale_y = true;
  1315. dispc_ovl_set_scale_param(plane, orig_width, orig_height,
  1316. out_width, out_height, five_taps,
  1317. rotation, DISPC_COLOR_COMPONENT_UV);
  1318. if (plane != OMAP_DSS_WB)
  1319. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
  1320. (scale_x || scale_y) ? 1 : 0, 8, 8);
  1321. /* set H scaling */
  1322. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
  1323. /* set V scaling */
  1324. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
  1325. }
  1326. static void dispc_ovl_set_scaling(enum omap_plane plane,
  1327. u16 orig_width, u16 orig_height,
  1328. u16 out_width, u16 out_height,
  1329. bool ilace, bool five_taps,
  1330. bool fieldmode, enum omap_color_mode color_mode,
  1331. u8 rotation)
  1332. {
  1333. BUG_ON(plane == OMAP_DSS_GFX);
  1334. dispc_ovl_set_scaling_common(plane,
  1335. orig_width, orig_height,
  1336. out_width, out_height,
  1337. ilace, five_taps,
  1338. fieldmode, color_mode,
  1339. rotation);
  1340. dispc_ovl_set_scaling_uv(plane,
  1341. orig_width, orig_height,
  1342. out_width, out_height,
  1343. ilace, five_taps,
  1344. fieldmode, color_mode,
  1345. rotation);
  1346. }
  1347. static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
  1348. bool mirroring, enum omap_color_mode color_mode)
  1349. {
  1350. bool row_repeat = false;
  1351. int vidrot = 0;
  1352. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1353. color_mode == OMAP_DSS_COLOR_UYVY) {
  1354. if (mirroring) {
  1355. switch (rotation) {
  1356. case OMAP_DSS_ROT_0:
  1357. vidrot = 2;
  1358. break;
  1359. case OMAP_DSS_ROT_90:
  1360. vidrot = 1;
  1361. break;
  1362. case OMAP_DSS_ROT_180:
  1363. vidrot = 0;
  1364. break;
  1365. case OMAP_DSS_ROT_270:
  1366. vidrot = 3;
  1367. break;
  1368. }
  1369. } else {
  1370. switch (rotation) {
  1371. case OMAP_DSS_ROT_0:
  1372. vidrot = 0;
  1373. break;
  1374. case OMAP_DSS_ROT_90:
  1375. vidrot = 1;
  1376. break;
  1377. case OMAP_DSS_ROT_180:
  1378. vidrot = 2;
  1379. break;
  1380. case OMAP_DSS_ROT_270:
  1381. vidrot = 3;
  1382. break;
  1383. }
  1384. }
  1385. if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
  1386. row_repeat = true;
  1387. else
  1388. row_repeat = false;
  1389. }
  1390. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
  1391. if (dss_has_feature(FEAT_ROWREPEATENABLE))
  1392. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
  1393. row_repeat ? 1 : 0, 18, 18);
  1394. }
  1395. static int color_mode_to_bpp(enum omap_color_mode color_mode)
  1396. {
  1397. switch (color_mode) {
  1398. case OMAP_DSS_COLOR_CLUT1:
  1399. return 1;
  1400. case OMAP_DSS_COLOR_CLUT2:
  1401. return 2;
  1402. case OMAP_DSS_COLOR_CLUT4:
  1403. return 4;
  1404. case OMAP_DSS_COLOR_CLUT8:
  1405. case OMAP_DSS_COLOR_NV12:
  1406. return 8;
  1407. case OMAP_DSS_COLOR_RGB12U:
  1408. case OMAP_DSS_COLOR_RGB16:
  1409. case OMAP_DSS_COLOR_ARGB16:
  1410. case OMAP_DSS_COLOR_YUV2:
  1411. case OMAP_DSS_COLOR_UYVY:
  1412. case OMAP_DSS_COLOR_RGBA16:
  1413. case OMAP_DSS_COLOR_RGBX16:
  1414. case OMAP_DSS_COLOR_ARGB16_1555:
  1415. case OMAP_DSS_COLOR_XRGB16_1555:
  1416. return 16;
  1417. case OMAP_DSS_COLOR_RGB24P:
  1418. return 24;
  1419. case OMAP_DSS_COLOR_RGB24U:
  1420. case OMAP_DSS_COLOR_ARGB32:
  1421. case OMAP_DSS_COLOR_RGBA32:
  1422. case OMAP_DSS_COLOR_RGBX32:
  1423. return 32;
  1424. default:
  1425. BUG();
  1426. return 0;
  1427. }
  1428. }
  1429. static s32 pixinc(int pixels, u8 ps)
  1430. {
  1431. if (pixels == 1)
  1432. return 1;
  1433. else if (pixels > 1)
  1434. return 1 + (pixels - 1) * ps;
  1435. else if (pixels < 0)
  1436. return 1 - (-pixels + 1) * ps;
  1437. else
  1438. BUG();
  1439. return 0;
  1440. }
  1441. static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
  1442. u16 screen_width,
  1443. u16 width, u16 height,
  1444. enum omap_color_mode color_mode, bool fieldmode,
  1445. unsigned int field_offset,
  1446. unsigned *offset0, unsigned *offset1,
  1447. s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
  1448. {
  1449. u8 ps;
  1450. /* FIXME CLUT formats */
  1451. switch (color_mode) {
  1452. case OMAP_DSS_COLOR_CLUT1:
  1453. case OMAP_DSS_COLOR_CLUT2:
  1454. case OMAP_DSS_COLOR_CLUT4:
  1455. case OMAP_DSS_COLOR_CLUT8:
  1456. BUG();
  1457. return;
  1458. case OMAP_DSS_COLOR_YUV2:
  1459. case OMAP_DSS_COLOR_UYVY:
  1460. ps = 4;
  1461. break;
  1462. default:
  1463. ps = color_mode_to_bpp(color_mode) / 8;
  1464. break;
  1465. }
  1466. DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
  1467. width, height);
  1468. /*
  1469. * field 0 = even field = bottom field
  1470. * field 1 = odd field = top field
  1471. */
  1472. switch (rotation + mirror * 4) {
  1473. case OMAP_DSS_ROT_0:
  1474. case OMAP_DSS_ROT_180:
  1475. /*
  1476. * If the pixel format is YUV or UYVY divide the width
  1477. * of the image by 2 for 0 and 180 degree rotation.
  1478. */
  1479. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1480. color_mode == OMAP_DSS_COLOR_UYVY)
  1481. width = width >> 1;
  1482. case OMAP_DSS_ROT_90:
  1483. case OMAP_DSS_ROT_270:
  1484. *offset1 = 0;
  1485. if (field_offset)
  1486. *offset0 = field_offset * screen_width * ps;
  1487. else
  1488. *offset0 = 0;
  1489. *row_inc = pixinc(1 +
  1490. (y_predecim * screen_width - x_predecim * width) +
  1491. (fieldmode ? screen_width : 0), ps);
  1492. *pix_inc = pixinc(x_predecim, ps);
  1493. break;
  1494. case OMAP_DSS_ROT_0 + 4:
  1495. case OMAP_DSS_ROT_180 + 4:
  1496. /* If the pixel format is YUV or UYVY divide the width
  1497. * of the image by 2 for 0 degree and 180 degree
  1498. */
  1499. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1500. color_mode == OMAP_DSS_COLOR_UYVY)
  1501. width = width >> 1;
  1502. case OMAP_DSS_ROT_90 + 4:
  1503. case OMAP_DSS_ROT_270 + 4:
  1504. *offset1 = 0;
  1505. if (field_offset)
  1506. *offset0 = field_offset * screen_width * ps;
  1507. else
  1508. *offset0 = 0;
  1509. *row_inc = pixinc(1 -
  1510. (y_predecim * screen_width + x_predecim * width) -
  1511. (fieldmode ? screen_width : 0), ps);
  1512. *pix_inc = pixinc(x_predecim, ps);
  1513. break;
  1514. default:
  1515. BUG();
  1516. return;
  1517. }
  1518. }
  1519. static void calc_dma_rotation_offset(u8 rotation, bool mirror,
  1520. u16 screen_width,
  1521. u16 width, u16 height,
  1522. enum omap_color_mode color_mode, bool fieldmode,
  1523. unsigned int field_offset,
  1524. unsigned *offset0, unsigned *offset1,
  1525. s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
  1526. {
  1527. u8 ps;
  1528. u16 fbw, fbh;
  1529. /* FIXME CLUT formats */
  1530. switch (color_mode) {
  1531. case OMAP_DSS_COLOR_CLUT1:
  1532. case OMAP_DSS_COLOR_CLUT2:
  1533. case OMAP_DSS_COLOR_CLUT4:
  1534. case OMAP_DSS_COLOR_CLUT8:
  1535. BUG();
  1536. return;
  1537. default:
  1538. ps = color_mode_to_bpp(color_mode) / 8;
  1539. break;
  1540. }
  1541. DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
  1542. width, height);
  1543. /* width & height are overlay sizes, convert to fb sizes */
  1544. if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
  1545. fbw = width;
  1546. fbh = height;
  1547. } else {
  1548. fbw = height;
  1549. fbh = width;
  1550. }
  1551. /*
  1552. * field 0 = even field = bottom field
  1553. * field 1 = odd field = top field
  1554. */
  1555. switch (rotation + mirror * 4) {
  1556. case OMAP_DSS_ROT_0:
  1557. *offset1 = 0;
  1558. if (field_offset)
  1559. *offset0 = *offset1 + field_offset * screen_width * ps;
  1560. else
  1561. *offset0 = *offset1;
  1562. *row_inc = pixinc(1 +
  1563. (y_predecim * screen_width - fbw * x_predecim) +
  1564. (fieldmode ? screen_width : 0), ps);
  1565. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1566. color_mode == OMAP_DSS_COLOR_UYVY)
  1567. *pix_inc = pixinc(x_predecim, 2 * ps);
  1568. else
  1569. *pix_inc = pixinc(x_predecim, ps);
  1570. break;
  1571. case OMAP_DSS_ROT_90:
  1572. *offset1 = screen_width * (fbh - 1) * ps;
  1573. if (field_offset)
  1574. *offset0 = *offset1 + field_offset * ps;
  1575. else
  1576. *offset0 = *offset1;
  1577. *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
  1578. y_predecim + (fieldmode ? 1 : 0), ps);
  1579. *pix_inc = pixinc(-x_predecim * screen_width, ps);
  1580. break;
  1581. case OMAP_DSS_ROT_180:
  1582. *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
  1583. if (field_offset)
  1584. *offset0 = *offset1 - field_offset * screen_width * ps;
  1585. else
  1586. *offset0 = *offset1;
  1587. *row_inc = pixinc(-1 -
  1588. (y_predecim * screen_width - fbw * x_predecim) -
  1589. (fieldmode ? screen_width : 0), ps);
  1590. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1591. color_mode == OMAP_DSS_COLOR_UYVY)
  1592. *pix_inc = pixinc(-x_predecim, 2 * ps);
  1593. else
  1594. *pix_inc = pixinc(-x_predecim, ps);
  1595. break;
  1596. case OMAP_DSS_ROT_270:
  1597. *offset1 = (fbw - 1) * ps;
  1598. if (field_offset)
  1599. *offset0 = *offset1 - field_offset * ps;
  1600. else
  1601. *offset0 = *offset1;
  1602. *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
  1603. y_predecim - (fieldmode ? 1 : 0), ps);
  1604. *pix_inc = pixinc(x_predecim * screen_width, ps);
  1605. break;
  1606. /* mirroring */
  1607. case OMAP_DSS_ROT_0 + 4:
  1608. *offset1 = (fbw - 1) * ps;
  1609. if (field_offset)
  1610. *offset0 = *offset1 + field_offset * screen_width * ps;
  1611. else
  1612. *offset0 = *offset1;
  1613. *row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
  1614. (fieldmode ? screen_width : 0),
  1615. ps);
  1616. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1617. color_mode == OMAP_DSS_COLOR_UYVY)
  1618. *pix_inc = pixinc(-x_predecim, 2 * ps);
  1619. else
  1620. *pix_inc = pixinc(-x_predecim, ps);
  1621. break;
  1622. case OMAP_DSS_ROT_90 + 4:
  1623. *offset1 = 0;
  1624. if (field_offset)
  1625. *offset0 = *offset1 + field_offset * ps;
  1626. else
  1627. *offset0 = *offset1;
  1628. *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
  1629. y_predecim + (fieldmode ? 1 : 0),
  1630. ps);
  1631. *pix_inc = pixinc(x_predecim * screen_width, ps);
  1632. break;
  1633. case OMAP_DSS_ROT_180 + 4:
  1634. *offset1 = screen_width * (fbh - 1) * ps;
  1635. if (field_offset)
  1636. *offset0 = *offset1 - field_offset * screen_width * ps;
  1637. else
  1638. *offset0 = *offset1;
  1639. *row_inc = pixinc(1 - y_predecim * screen_width * 2 -
  1640. (fieldmode ? screen_width : 0),
  1641. ps);
  1642. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1643. color_mode == OMAP_DSS_COLOR_UYVY)
  1644. *pix_inc = pixinc(x_predecim, 2 * ps);
  1645. else
  1646. *pix_inc = pixinc(x_predecim, ps);
  1647. break;
  1648. case OMAP_DSS_ROT_270 + 4:
  1649. *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
  1650. if (field_offset)
  1651. *offset0 = *offset1 - field_offset * ps;
  1652. else
  1653. *offset0 = *offset1;
  1654. *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
  1655. y_predecim - (fieldmode ? 1 : 0),
  1656. ps);
  1657. *pix_inc = pixinc(-x_predecim * screen_width, ps);
  1658. break;
  1659. default:
  1660. BUG();
  1661. return;
  1662. }
  1663. }
  1664. static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
  1665. enum omap_color_mode color_mode, bool fieldmode,
  1666. unsigned int field_offset, unsigned *offset0, unsigned *offset1,
  1667. s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
  1668. {
  1669. u8 ps;
  1670. switch (color_mode) {
  1671. case OMAP_DSS_COLOR_CLUT1:
  1672. case OMAP_DSS_COLOR_CLUT2:
  1673. case OMAP_DSS_COLOR_CLUT4:
  1674. case OMAP_DSS_COLOR_CLUT8:
  1675. BUG();
  1676. return;
  1677. default:
  1678. ps = color_mode_to_bpp(color_mode) / 8;
  1679. break;
  1680. }
  1681. DSSDBG("scrw %d, width %d\n", screen_width, width);
  1682. /*
  1683. * field 0 = even field = bottom field
  1684. * field 1 = odd field = top field
  1685. */
  1686. *offset1 = 0;
  1687. if (field_offset)
  1688. *offset0 = *offset1 + field_offset * screen_width * ps;
  1689. else
  1690. *offset0 = *offset1;
  1691. *row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
  1692. (fieldmode ? screen_width : 0), ps);
  1693. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1694. color_mode == OMAP_DSS_COLOR_UYVY)
  1695. *pix_inc = pixinc(x_predecim, 2 * ps);
  1696. else
  1697. *pix_inc = pixinc(x_predecim, ps);
  1698. }
  1699. /*
  1700. * This function is used to avoid synclosts in OMAP3, because of some
  1701. * undocumented horizontal position and timing related limitations.
  1702. */
  1703. static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
  1704. const struct omap_video_timings *t, u16 pos_x,
  1705. u16 width, u16 height, u16 out_width, u16 out_height)
  1706. {
  1707. const int ds = DIV_ROUND_UP(height, out_height);
  1708. unsigned long nonactive;
  1709. static const u8 limits[3] = { 8, 10, 20 };
  1710. u64 val, blank;
  1711. int i;
  1712. nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
  1713. i = 0;
  1714. if (out_height < height)
  1715. i++;
  1716. if (out_width < width)
  1717. i++;
  1718. blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
  1719. DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
  1720. if (blank <= limits[i])
  1721. return -EINVAL;
  1722. /*
  1723. * Pixel data should be prepared before visible display point starts.
  1724. * So, atleast DS-2 lines must have already been fetched by DISPC
  1725. * during nonactive - pos_x period.
  1726. */
  1727. val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
  1728. DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
  1729. val, max(0, ds - 2) * width);
  1730. if (val < max(0, ds - 2) * width)
  1731. return -EINVAL;
  1732. /*
  1733. * All lines need to be refilled during the nonactive period of which
  1734. * only one line can be loaded during the active period. So, atleast
  1735. * DS - 1 lines should be loaded during nonactive period.
  1736. */
  1737. val = div_u64((u64)nonactive * lclk, pclk);
  1738. DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
  1739. val, max(0, ds - 1) * width);
  1740. if (val < max(0, ds - 1) * width)
  1741. return -EINVAL;
  1742. return 0;
  1743. }
  1744. static unsigned long calc_core_clk_five_taps(unsigned long pclk,
  1745. const struct omap_video_timings *mgr_timings, u16 width,
  1746. u16 height, u16 out_width, u16 out_height,
  1747. enum omap_color_mode color_mode)
  1748. {
  1749. u32 core_clk = 0;
  1750. u64 tmp;
  1751. if (height <= out_height && width <= out_width)
  1752. return (unsigned long) pclk;
  1753. if (height > out_height) {
  1754. unsigned int ppl = mgr_timings->x_res;
  1755. tmp = pclk * height * out_width;
  1756. do_div(tmp, 2 * out_height * ppl);
  1757. core_clk = tmp;
  1758. if (height > 2 * out_height) {
  1759. if (ppl == out_width)
  1760. return 0;
  1761. tmp = pclk * (height - 2 * out_height) * out_width;
  1762. do_div(tmp, 2 * out_height * (ppl - out_width));
  1763. core_clk = max_t(u32, core_clk, tmp);
  1764. }
  1765. }
  1766. if (width > out_width) {
  1767. tmp = pclk * width;
  1768. do_div(tmp, out_width);
  1769. core_clk = max_t(u32, core_clk, tmp);
  1770. if (color_mode == OMAP_DSS_COLOR_RGB24U)
  1771. core_clk <<= 1;
  1772. }
  1773. return core_clk;
  1774. }
  1775. static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
  1776. u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
  1777. {
  1778. if (height > out_height && width > out_width)
  1779. return pclk * 4;
  1780. else
  1781. return pclk * 2;
  1782. }
  1783. static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
  1784. u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
  1785. {
  1786. unsigned int hf, vf;
  1787. /*
  1788. * FIXME how to determine the 'A' factor
  1789. * for the no downscaling case ?
  1790. */
  1791. if (width > 3 * out_width)
  1792. hf = 4;
  1793. else if (width > 2 * out_width)
  1794. hf = 3;
  1795. else if (width > out_width)
  1796. hf = 2;
  1797. else
  1798. hf = 1;
  1799. if (height > out_height)
  1800. vf = 2;
  1801. else
  1802. vf = 1;
  1803. return pclk * vf * hf;
  1804. }
  1805. static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
  1806. u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
  1807. {
  1808. /*
  1809. * If the overlay/writeback is in mem to mem mode, there are no
  1810. * downscaling limitations with respect to pixel clock, return 1 as
  1811. * required core clock to represent that we have sufficient enough
  1812. * core clock to do maximum downscaling
  1813. */
  1814. if (mem_to_mem)
  1815. return 1;
  1816. if (width > out_width)
  1817. return DIV_ROUND_UP(pclk, out_width) * width;
  1818. else
  1819. return pclk;
  1820. }
  1821. static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk,
  1822. const struct omap_video_timings *mgr_timings,
  1823. u16 width, u16 height, u16 out_width, u16 out_height,
  1824. enum omap_color_mode color_mode, bool *five_taps,
  1825. int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
  1826. u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
  1827. {
  1828. int error;
  1829. u16 in_width, in_height;
  1830. int min_factor = min(*decim_x, *decim_y);
  1831. const int maxsinglelinewidth =
  1832. dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
  1833. *five_taps = false;
  1834. do {
  1835. in_height = DIV_ROUND_UP(height, *decim_y);
  1836. in_width = DIV_ROUND_UP(width, *decim_x);
  1837. *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
  1838. in_height, out_width, out_height, mem_to_mem);
  1839. error = (in_width > maxsinglelinewidth || !*core_clk ||
  1840. *core_clk > dispc_core_clk_rate());
  1841. if (error) {
  1842. if (*decim_x == *decim_y) {
  1843. *decim_x = min_factor;
  1844. ++*decim_y;
  1845. } else {
  1846. swap(*decim_x, *decim_y);
  1847. if (*decim_x < *decim_y)
  1848. ++*decim_x;
  1849. }
  1850. }
  1851. } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
  1852. if (in_width > maxsinglelinewidth) {
  1853. DSSERR("Cannot scale max input width exceeded");
  1854. return -EINVAL;
  1855. }
  1856. return 0;
  1857. }
  1858. static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk,
  1859. const struct omap_video_timings *mgr_timings,
  1860. u16 width, u16 height, u16 out_width, u16 out_height,
  1861. enum omap_color_mode color_mode, bool *five_taps,
  1862. int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
  1863. u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
  1864. {
  1865. int error;
  1866. u16 in_width, in_height;
  1867. int min_factor = min(*decim_x, *decim_y);
  1868. const int maxsinglelinewidth =
  1869. dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
  1870. do {
  1871. in_height = DIV_ROUND_UP(height, *decim_y);
  1872. in_width = DIV_ROUND_UP(width, *decim_x);
  1873. *core_clk = calc_core_clk_five_taps(pclk, mgr_timings,
  1874. in_width, in_height, out_width, out_height, color_mode);
  1875. error = check_horiz_timing_omap3(pclk, lclk, mgr_timings,
  1876. pos_x, in_width, in_height, out_width,
  1877. out_height);
  1878. if (in_width > maxsinglelinewidth)
  1879. if (in_height > out_height &&
  1880. in_height < out_height * 2)
  1881. *five_taps = false;
  1882. if (!*five_taps)
  1883. *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
  1884. in_height, out_width, out_height,
  1885. mem_to_mem);
  1886. error = (error || in_width > maxsinglelinewidth * 2 ||
  1887. (in_width > maxsinglelinewidth && *five_taps) ||
  1888. !*core_clk || *core_clk > dispc_core_clk_rate());
  1889. if (error) {
  1890. if (*decim_x == *decim_y) {
  1891. *decim_x = min_factor;
  1892. ++*decim_y;
  1893. } else {
  1894. swap(*decim_x, *decim_y);
  1895. if (*decim_x < *decim_y)
  1896. ++*decim_x;
  1897. }
  1898. }
  1899. } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
  1900. if (check_horiz_timing_omap3(pclk, lclk, mgr_timings, pos_x, width,
  1901. height, out_width, out_height)){
  1902. DSSERR("horizontal timing too tight\n");
  1903. return -EINVAL;
  1904. }
  1905. if (in_width > (maxsinglelinewidth * 2)) {
  1906. DSSERR("Cannot setup scaling");
  1907. DSSERR("width exceeds maximum width possible");
  1908. return -EINVAL;
  1909. }
  1910. if (in_width > maxsinglelinewidth && *five_taps) {
  1911. DSSERR("cannot setup scaling with five taps");
  1912. return -EINVAL;
  1913. }
  1914. return 0;
  1915. }
  1916. static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk,
  1917. const struct omap_video_timings *mgr_timings,
  1918. u16 width, u16 height, u16 out_width, u16 out_height,
  1919. enum omap_color_mode color_mode, bool *five_taps,
  1920. int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
  1921. u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
  1922. {
  1923. u16 in_width, in_width_max;
  1924. int decim_x_min = *decim_x;
  1925. u16 in_height = DIV_ROUND_UP(height, *decim_y);
  1926. const int maxsinglelinewidth =
  1927. dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
  1928. const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
  1929. if (mem_to_mem) {
  1930. in_width_max = out_width * maxdownscale;
  1931. } else {
  1932. in_width_max = dispc_core_clk_rate() /
  1933. DIV_ROUND_UP(pclk, out_width);
  1934. }
  1935. *decim_x = DIV_ROUND_UP(width, in_width_max);
  1936. *decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
  1937. if (*decim_x > *x_predecim)
  1938. return -EINVAL;
  1939. do {
  1940. in_width = DIV_ROUND_UP(width, *decim_x);
  1941. } while (*decim_x <= *x_predecim &&
  1942. in_width > maxsinglelinewidth && ++*decim_x);
  1943. if (in_width > maxsinglelinewidth) {
  1944. DSSERR("Cannot scale width exceeds max line width");
  1945. return -EINVAL;
  1946. }
  1947. *core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
  1948. out_width, out_height, mem_to_mem);
  1949. return 0;
  1950. }
  1951. static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk,
  1952. enum omap_overlay_caps caps,
  1953. const struct omap_video_timings *mgr_timings,
  1954. u16 width, u16 height, u16 out_width, u16 out_height,
  1955. enum omap_color_mode color_mode, bool *five_taps,
  1956. int *x_predecim, int *y_predecim, u16 pos_x,
  1957. enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
  1958. {
  1959. const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
  1960. const int max_decim_limit = 16;
  1961. unsigned long core_clk = 0;
  1962. int decim_x, decim_y, ret;
  1963. if (width == out_width && height == out_height)
  1964. return 0;
  1965. if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
  1966. return -EINVAL;
  1967. if (mem_to_mem) {
  1968. *x_predecim = *y_predecim = 1;
  1969. } else {
  1970. *x_predecim = max_decim_limit;
  1971. *y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
  1972. dss_has_feature(FEAT_BURST_2D)) ?
  1973. 2 : max_decim_limit;
  1974. }
  1975. if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
  1976. color_mode == OMAP_DSS_COLOR_CLUT2 ||
  1977. color_mode == OMAP_DSS_COLOR_CLUT4 ||
  1978. color_mode == OMAP_DSS_COLOR_CLUT8) {
  1979. *x_predecim = 1;
  1980. *y_predecim = 1;
  1981. *five_taps = false;
  1982. return 0;
  1983. }
  1984. decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
  1985. decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
  1986. if (decim_x > *x_predecim || out_width > width * 8)
  1987. return -EINVAL;
  1988. if (decim_y > *y_predecim || out_height > height * 8)
  1989. return -EINVAL;
  1990. ret = dispc.feat->calc_scaling(pclk, lclk, mgr_timings, width, height,
  1991. out_width, out_height, color_mode, five_taps,
  1992. x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
  1993. mem_to_mem);
  1994. if (ret)
  1995. return ret;
  1996. DSSDBG("required core clk rate = %lu Hz\n", core_clk);
  1997. DSSDBG("current core clk rate = %lu Hz\n", dispc_core_clk_rate());
  1998. if (!core_clk || core_clk > dispc_core_clk_rate()) {
  1999. DSSERR("failed to set up scaling, "
  2000. "required core clk rate = %lu Hz, "
  2001. "current core clk rate = %lu Hz\n",
  2002. core_clk, dispc_core_clk_rate());
  2003. return -EINVAL;
  2004. }
  2005. *x_predecim = decim_x;
  2006. *y_predecim = decim_y;
  2007. return 0;
  2008. }
  2009. static int dispc_ovl_setup_common(enum omap_plane plane,
  2010. enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
  2011. u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
  2012. u16 out_width, u16 out_height, enum omap_color_mode color_mode,
  2013. u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
  2014. u8 global_alpha, enum omap_dss_rotation_type rotation_type,
  2015. bool replication, const struct omap_video_timings *mgr_timings,
  2016. bool mem_to_mem)
  2017. {
  2018. bool five_taps = true;
  2019. bool fieldmode = 0;
  2020. int r, cconv = 0;
  2021. unsigned offset0, offset1;
  2022. s32 row_inc;
  2023. s32 pix_inc;
  2024. u16 frame_width, frame_height;
  2025. unsigned int field_offset = 0;
  2026. u16 in_height = height;
  2027. u16 in_width = width;
  2028. int x_predecim = 1, y_predecim = 1;
  2029. bool ilace = mgr_timings->interlace;
  2030. unsigned long pclk = dispc_plane_pclk_rate(plane);
  2031. unsigned long lclk = dispc_plane_lclk_rate(plane);
  2032. if (paddr == 0)
  2033. return -EINVAL;
  2034. out_width = out_width == 0 ? width : out_width;
  2035. out_height = out_height == 0 ? height : out_height;
  2036. if (ilace && height == out_height)
  2037. fieldmode = 1;
  2038. if (ilace) {
  2039. if (fieldmode)
  2040. in_height /= 2;
  2041. pos_y /= 2;
  2042. out_height /= 2;
  2043. DSSDBG("adjusting for ilace: height %d, pos_y %d, "
  2044. "out_height %d\n", in_height, pos_y,
  2045. out_height);
  2046. }
  2047. if (!dss_feat_color_mode_supported(plane, color_mode))
  2048. return -EINVAL;
  2049. r = dispc_ovl_calc_scaling(pclk, lclk, caps, mgr_timings, in_width,
  2050. in_height, out_width, out_height, color_mode,
  2051. &five_taps, &x_predecim, &y_predecim, pos_x,
  2052. rotation_type, mem_to_mem);
  2053. if (r)
  2054. return r;
  2055. in_width = DIV_ROUND_UP(in_width, x_predecim);
  2056. in_height = DIV_ROUND_UP(in_height, y_predecim);
  2057. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  2058. color_mode == OMAP_DSS_COLOR_UYVY ||
  2059. color_mode == OMAP_DSS_COLOR_NV12)
  2060. cconv = 1;
  2061. if (ilace && !fieldmode) {
  2062. /*
  2063. * when downscaling the bottom field may have to start several
  2064. * source lines below the top field. Unfortunately ACCUI
  2065. * registers will only hold the fractional part of the offset
  2066. * so the integer part must be added to the base address of the
  2067. * bottom field.
  2068. */
  2069. if (!in_height || in_height == out_height)
  2070. field_offset = 0;
  2071. else
  2072. field_offset = in_height / out_height / 2;
  2073. }
  2074. /* Fields are independent but interleaved in memory. */
  2075. if (fieldmode)
  2076. field_offset = 1;
  2077. offset0 = 0;
  2078. offset1 = 0;
  2079. row_inc = 0;
  2080. pix_inc = 0;
  2081. if (plane == OMAP_DSS_WB) {
  2082. frame_width = out_width;
  2083. frame_height = out_height;
  2084. } else {
  2085. frame_width = in_width;
  2086. frame_height = height;
  2087. }
  2088. if (rotation_type == OMAP_DSS_ROT_TILER)
  2089. calc_tiler_rotation_offset(screen_width, frame_width,
  2090. color_mode, fieldmode, field_offset,
  2091. &offset0, &offset1, &row_inc, &pix_inc,
  2092. x_predecim, y_predecim);
  2093. else if (rotation_type == OMAP_DSS_ROT_DMA)
  2094. calc_dma_rotation_offset(rotation, mirror, screen_width,
  2095. frame_width, frame_height,
  2096. color_mode, fieldmode, field_offset,
  2097. &offset0, &offset1, &row_inc, &pix_inc,
  2098. x_predecim, y_predecim);
  2099. else
  2100. calc_vrfb_rotation_offset(rotation, mirror,
  2101. screen_width, frame_width, frame_height,
  2102. color_mode, fieldmode, field_offset,
  2103. &offset0, &offset1, &row_inc, &pix_inc,
  2104. x_predecim, y_predecim);
  2105. DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
  2106. offset0, offset1, row_inc, pix_inc);
  2107. dispc_ovl_set_color_mode(plane, color_mode);
  2108. dispc_ovl_configure_burst_type(plane, rotation_type);
  2109. dispc_ovl_set_ba0(plane, paddr + offset0);
  2110. dispc_ovl_set_ba1(plane, paddr + offset1);
  2111. if (OMAP_DSS_COLOR_NV12 == color_mode) {
  2112. dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
  2113. dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
  2114. }
  2115. dispc_ovl_set_row_inc(plane, row_inc);
  2116. dispc_ovl_set_pix_inc(plane, pix_inc);
  2117. DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
  2118. in_height, out_width, out_height);
  2119. dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
  2120. dispc_ovl_set_input_size(plane, in_width, in_height);
  2121. if (caps & OMAP_DSS_OVL_CAP_SCALE) {
  2122. dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
  2123. out_height, ilace, five_taps, fieldmode,
  2124. color_mode, rotation);
  2125. dispc_ovl_set_output_size(plane, out_width, out_height);
  2126. dispc_ovl_set_vid_color_conv(plane, cconv);
  2127. }
  2128. dispc_ovl_set_rotation_attrs(plane, rotation, mirror, color_mode);
  2129. dispc_ovl_set_zorder(plane, caps, zorder);
  2130. dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
  2131. dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
  2132. dispc_ovl_enable_replication(plane, caps, replication);
  2133. return 0;
  2134. }
  2135. int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
  2136. bool replication, const struct omap_video_timings *mgr_timings,
  2137. bool mem_to_mem)
  2138. {
  2139. int r;
  2140. enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
  2141. enum omap_channel channel;
  2142. channel = dispc_ovl_get_channel_out(plane);
  2143. DSSDBG("dispc_ovl_setup %d, pa %x, pa_uv %x, sw %d, %d,%d, %dx%d -> "
  2144. "%dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
  2145. plane, oi->paddr, oi->p_uv_addr, oi->screen_width, oi->pos_x,
  2146. oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
  2147. oi->color_mode, oi->rotation, oi->mirror, channel, replication);
  2148. r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
  2149. oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
  2150. oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
  2151. oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
  2152. oi->rotation_type, replication, mgr_timings, mem_to_mem);
  2153. return r;
  2154. }
  2155. int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
  2156. bool mem_to_mem, const struct omap_video_timings *mgr_timings)
  2157. {
  2158. int r;
  2159. u32 l;
  2160. enum omap_plane plane = OMAP_DSS_WB;
  2161. const int pos_x = 0, pos_y = 0;
  2162. const u8 zorder = 0, global_alpha = 0;
  2163. const bool replication = false;
  2164. bool truncation;
  2165. int in_width = mgr_timings->x_res;
  2166. int in_height = mgr_timings->y_res;
  2167. enum omap_overlay_caps caps =
  2168. OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;
  2169. DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
  2170. "rot %d, mir %d\n", wi->paddr, wi->p_uv_addr, in_width,
  2171. in_height, wi->width, wi->height, wi->color_mode, wi->rotation,
  2172. wi->mirror);
  2173. r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
  2174. wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
  2175. wi->height, wi->color_mode, wi->rotation, wi->mirror, zorder,
  2176. wi->pre_mult_alpha, global_alpha, wi->rotation_type,
  2177. replication, mgr_timings, mem_to_mem);
  2178. switch (wi->color_mode) {
  2179. case OMAP_DSS_COLOR_RGB16:
  2180. case OMAP_DSS_COLOR_RGB24P:
  2181. case OMAP_DSS_COLOR_ARGB16:
  2182. case OMAP_DSS_COLOR_RGBA16:
  2183. case OMAP_DSS_COLOR_RGB12U:
  2184. case OMAP_DSS_COLOR_ARGB16_1555:
  2185. case OMAP_DSS_COLOR_XRGB16_1555:
  2186. case OMAP_DSS_COLOR_RGBX16:
  2187. truncation = true;
  2188. break;
  2189. default:
  2190. truncation = false;
  2191. break;
  2192. }
  2193. /* setup extra DISPC_WB_ATTRIBUTES */
  2194. l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  2195. l = FLD_MOD(l, truncation, 10, 10); /* TRUNCATIONENABLE */
  2196. l = FLD_MOD(l, mem_to_mem, 19, 19); /* WRITEBACKMODE */
  2197. dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
  2198. return r;
  2199. }
  2200. int dispc_ovl_enable(enum omap_plane plane, bool enable)
  2201. {
  2202. DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
  2203. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
  2204. return 0;
  2205. }
  2206. bool dispc_ovl_enabled(enum omap_plane plane)
  2207. {
  2208. return REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
  2209. }
  2210. void dispc_mgr_enable(enum omap_channel channel, bool enable)
  2211. {
  2212. mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
  2213. /* flush posted write */
  2214. mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
  2215. }
  2216. bool dispc_mgr_is_enabled(enum omap_channel channel)
  2217. {
  2218. return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
  2219. }
  2220. void dispc_wb_enable(bool enable)
  2221. {
  2222. dispc_ovl_enable(OMAP_DSS_WB, enable);
  2223. }
  2224. bool dispc_wb_is_enabled(void)
  2225. {
  2226. return dispc_ovl_enabled(OMAP_DSS_WB);
  2227. }
  2228. static void dispc_lcd_enable_signal_polarity(bool act_high)
  2229. {
  2230. if (!dss_has_feature(FEAT_LCDENABLEPOL))
  2231. return;
  2232. REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
  2233. }
  2234. void dispc_lcd_enable_signal(bool enable)
  2235. {
  2236. if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
  2237. return;
  2238. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
  2239. }
  2240. void dispc_pck_free_enable(bool enable)
  2241. {
  2242. if (!dss_has_feature(FEAT_PCKFREEENABLE))
  2243. return;
  2244. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
  2245. }
  2246. static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
  2247. {
  2248. mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
  2249. }
  2250. static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
  2251. {
  2252. mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
  2253. }
  2254. void dispc_set_loadmode(enum omap_dss_load_mode mode)
  2255. {
  2256. REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
  2257. }
  2258. static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
  2259. {
  2260. dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
  2261. }
  2262. static void dispc_mgr_set_trans_key(enum omap_channel ch,
  2263. enum omap_dss_trans_key_type type,
  2264. u32 trans_key)
  2265. {
  2266. mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
  2267. dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
  2268. }
  2269. static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
  2270. {
  2271. mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
  2272. }
  2273. static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
  2274. bool enable)
  2275. {
  2276. if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
  2277. return;
  2278. if (ch == OMAP_DSS_CHANNEL_LCD)
  2279. REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
  2280. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  2281. REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
  2282. }
  2283. void dispc_mgr_setup(enum omap_channel channel,
  2284. const struct omap_overlay_manager_info *info)
  2285. {
  2286. dispc_mgr_set_default_color(channel, info->default_color);
  2287. dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
  2288. dispc_mgr_enable_trans_key(channel, info->trans_enabled);
  2289. dispc_mgr_enable_alpha_fixed_zorder(channel,
  2290. info->partial_alpha_enabled);
  2291. if (dss_has_feature(FEAT_CPR)) {
  2292. dispc_mgr_enable_cpr(channel, info->cpr_enable);
  2293. dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
  2294. }
  2295. }
  2296. static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
  2297. {
  2298. int code;
  2299. switch (data_lines) {
  2300. case 12:
  2301. code = 0;
  2302. break;
  2303. case 16:
  2304. code = 1;
  2305. break;
  2306. case 18:
  2307. code = 2;
  2308. break;
  2309. case 24:
  2310. code = 3;
  2311. break;
  2312. default:
  2313. BUG();
  2314. return;
  2315. }
  2316. mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
  2317. }
  2318. static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
  2319. {
  2320. u32 l;
  2321. int gpout0, gpout1;
  2322. switch (mode) {
  2323. case DSS_IO_PAD_MODE_RESET:
  2324. gpout0 = 0;
  2325. gpout1 = 0;
  2326. break;
  2327. case DSS_IO_PAD_MODE_RFBI:
  2328. gpout0 = 1;
  2329. gpout1 = 0;
  2330. break;
  2331. case DSS_IO_PAD_MODE_BYPASS:
  2332. gpout0 = 1;
  2333. gpout1 = 1;
  2334. break;
  2335. default:
  2336. BUG();
  2337. return;
  2338. }
  2339. l = dispc_read_reg(DISPC_CONTROL);
  2340. l = FLD_MOD(l, gpout0, 15, 15);
  2341. l = FLD_MOD(l, gpout1, 16, 16);
  2342. dispc_write_reg(DISPC_CONTROL, l);
  2343. }
  2344. static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
  2345. {
  2346. mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
  2347. }
  2348. void dispc_mgr_set_lcd_config(enum omap_channel channel,
  2349. const struct dss_lcd_mgr_config *config)
  2350. {
  2351. dispc_mgr_set_io_pad_mode(config->io_pad_mode);
  2352. dispc_mgr_enable_stallmode(channel, config->stallmode);
  2353. dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);
  2354. dispc_mgr_set_clock_div(channel, &config->clock_info);
  2355. dispc_mgr_set_tft_data_lines(channel, config->video_port_width);
  2356. dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);
  2357. dispc_mgr_set_lcd_type_tft(channel);
  2358. }
  2359. static bool _dispc_mgr_size_ok(u16 width, u16 height)
  2360. {
  2361. return width <= dispc.feat->mgr_width_max &&
  2362. height <= dispc.feat->mgr_height_max;
  2363. }
  2364. static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
  2365. int vsw, int vfp, int vbp)
  2366. {
  2367. if (hsw < 1 || hsw > dispc.feat->sw_max ||
  2368. hfp < 1 || hfp > dispc.feat->hp_max ||
  2369. hbp < 1 || hbp > dispc.feat->hp_max ||
  2370. vsw < 1 || vsw > dispc.feat->sw_max ||
  2371. vfp < 0 || vfp > dispc.feat->vp_max ||
  2372. vbp < 0 || vbp > dispc.feat->vp_max)
  2373. return false;
  2374. return true;
  2375. }
  2376. bool dispc_mgr_timings_ok(enum omap_channel channel,
  2377. const struct omap_video_timings *timings)
  2378. {
  2379. bool timings_ok;
  2380. timings_ok = _dispc_mgr_size_ok(timings->x_res, timings->y_res);
  2381. if (dss_mgr_is_lcd(channel))
  2382. timings_ok = timings_ok && _dispc_lcd_timings_ok(timings->hsw,
  2383. timings->hfp, timings->hbp,
  2384. timings->vsw, timings->vfp,
  2385. timings->vbp);
  2386. return timings_ok;
  2387. }
  2388. static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
  2389. int hfp, int hbp, int vsw, int vfp, int vbp,
  2390. enum omap_dss_signal_level vsync_level,
  2391. enum omap_dss_signal_level hsync_level,
  2392. enum omap_dss_signal_edge data_pclk_edge,
  2393. enum omap_dss_signal_level de_level,
  2394. enum omap_dss_signal_edge sync_pclk_edge)
  2395. {
  2396. u32 timing_h, timing_v, l;
  2397. bool onoff, rf, ipc;
  2398. timing_h = FLD_VAL(hsw-1, dispc.feat->sw_start, 0) |
  2399. FLD_VAL(hfp-1, dispc.feat->fp_start, 8) |
  2400. FLD_VAL(hbp-1, dispc.feat->bp_start, 20);
  2401. timing_v = FLD_VAL(vsw-1, dispc.feat->sw_start, 0) |
  2402. FLD_VAL(vfp, dispc.feat->fp_start, 8) |
  2403. FLD_VAL(vbp, dispc.feat->bp_start, 20);
  2404. dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
  2405. dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
  2406. switch (data_pclk_edge) {
  2407. case OMAPDSS_DRIVE_SIG_RISING_EDGE:
  2408. ipc = false;
  2409. break;
  2410. case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
  2411. ipc = true;
  2412. break;
  2413. case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
  2414. default:
  2415. BUG();
  2416. }
  2417. switch (sync_pclk_edge) {
  2418. case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
  2419. onoff = false;
  2420. rf = false;
  2421. break;
  2422. case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
  2423. onoff = true;
  2424. rf = false;
  2425. break;
  2426. case OMAPDSS_DRIVE_SIG_RISING_EDGE:
  2427. onoff = true;
  2428. rf = true;
  2429. break;
  2430. default:
  2431. BUG();
  2432. };
  2433. l = dispc_read_reg(DISPC_POL_FREQ(channel));
  2434. l |= FLD_VAL(onoff, 17, 17);
  2435. l |= FLD_VAL(rf, 16, 16);
  2436. l |= FLD_VAL(de_level, 15, 15);
  2437. l |= FLD_VAL(ipc, 14, 14);
  2438. l |= FLD_VAL(hsync_level, 13, 13);
  2439. l |= FLD_VAL(vsync_level, 12, 12);
  2440. dispc_write_reg(DISPC_POL_FREQ(channel), l);
  2441. }
  2442. /* change name to mode? */
  2443. void dispc_mgr_set_timings(enum omap_channel channel,
  2444. const struct omap_video_timings *timings)
  2445. {
  2446. unsigned xtot, ytot;
  2447. unsigned long ht, vt;
  2448. struct omap_video_timings t = *timings;
  2449. DSSDBG("channel %d xres %u yres %u\n", channel, t.x_res, t.y_res);
  2450. if (!dispc_mgr_timings_ok(channel, &t)) {
  2451. BUG();
  2452. return;
  2453. }
  2454. if (dss_mgr_is_lcd(channel)) {
  2455. _dispc_mgr_set_lcd_timings(channel, t.hsw, t.hfp, t.hbp, t.vsw,
  2456. t.vfp, t.vbp, t.vsync_level, t.hsync_level,
  2457. t.data_pclk_edge, t.de_level, t.sync_pclk_edge);
  2458. xtot = t.x_res + t.hfp + t.hsw + t.hbp;
  2459. ytot = t.y_res + t.vfp + t.vsw + t.vbp;
  2460. ht = (timings->pixel_clock * 1000) / xtot;
  2461. vt = (timings->pixel_clock * 1000) / xtot / ytot;
  2462. DSSDBG("pck %u\n", timings->pixel_clock);
  2463. DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
  2464. t.hsw, t.hfp, t.hbp, t.vsw, t.vfp, t.vbp);
  2465. DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
  2466. t.vsync_level, t.hsync_level, t.data_pclk_edge,
  2467. t.de_level, t.sync_pclk_edge);
  2468. DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
  2469. } else {
  2470. if (t.interlace == true)
  2471. t.y_res /= 2;
  2472. }
  2473. dispc_mgr_set_size(channel, t.x_res, t.y_res);
  2474. }
  2475. static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
  2476. u16 pck_div)
  2477. {
  2478. BUG_ON(lck_div < 1);
  2479. BUG_ON(pck_div < 1);
  2480. dispc_write_reg(DISPC_DIVISORo(channel),
  2481. FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
  2482. }
  2483. static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
  2484. int *pck_div)
  2485. {
  2486. u32 l;
  2487. l = dispc_read_reg(DISPC_DIVISORo(channel));
  2488. *lck_div = FLD_GET(l, 23, 16);
  2489. *pck_div = FLD_GET(l, 7, 0);
  2490. }
  2491. unsigned long dispc_fclk_rate(void)
  2492. {
  2493. struct platform_device *dsidev;
  2494. unsigned long r = 0;
  2495. switch (dss_get_dispc_clk_source()) {
  2496. case OMAP_DSS_CLK_SRC_FCK:
  2497. r = clk_get_rate(dispc.dss_clk);
  2498. break;
  2499. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  2500. dsidev = dsi_get_dsidev_from_id(0);
  2501. r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
  2502. break;
  2503. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  2504. dsidev = dsi_get_dsidev_from_id(1);
  2505. r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
  2506. break;
  2507. default:
  2508. BUG();
  2509. return 0;
  2510. }
  2511. return r;
  2512. }
  2513. unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
  2514. {
  2515. struct platform_device *dsidev;
  2516. int lcd;
  2517. unsigned long r;
  2518. u32 l;
  2519. if (dss_mgr_is_lcd(channel)) {
  2520. l = dispc_read_reg(DISPC_DIVISORo(channel));
  2521. lcd = FLD_GET(l, 23, 16);
  2522. switch (dss_get_lcd_clk_source(channel)) {
  2523. case OMAP_DSS_CLK_SRC_FCK:
  2524. r = clk_get_rate(dispc.dss_clk);
  2525. break;
  2526. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  2527. dsidev = dsi_get_dsidev_from_id(0);
  2528. r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
  2529. break;
  2530. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  2531. dsidev = dsi_get_dsidev_from_id(1);
  2532. r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
  2533. break;
  2534. default:
  2535. BUG();
  2536. return 0;
  2537. }
  2538. return r / lcd;
  2539. } else {
  2540. return dispc_fclk_rate();
  2541. }
  2542. }
  2543. unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
  2544. {
  2545. unsigned long r;
  2546. if (dss_mgr_is_lcd(channel)) {
  2547. int pcd;
  2548. u32 l;
  2549. l = dispc_read_reg(DISPC_DIVISORo(channel));
  2550. pcd = FLD_GET(l, 7, 0);
  2551. r = dispc_mgr_lclk_rate(channel);
  2552. return r / pcd;
  2553. } else {
  2554. enum dss_hdmi_venc_clk_source_select source;
  2555. source = dss_get_hdmi_venc_clk_source();
  2556. switch (source) {
  2557. case DSS_VENC_TV_CLK:
  2558. return venc_get_pixel_clock();
  2559. case DSS_HDMI_M_PCLK:
  2560. return hdmi_get_pixel_clock();
  2561. default:
  2562. BUG();
  2563. return 0;
  2564. }
  2565. }
  2566. }
  2567. unsigned long dispc_core_clk_rate(void)
  2568. {
  2569. int lcd;
  2570. unsigned long fclk = dispc_fclk_rate();
  2571. if (dss_has_feature(FEAT_CORE_CLK_DIV))
  2572. lcd = REG_GET(DISPC_DIVISOR, 23, 16);
  2573. else
  2574. lcd = REG_GET(DISPC_DIVISORo(OMAP_DSS_CHANNEL_LCD), 23, 16);
  2575. return fclk / lcd;
  2576. }
  2577. static unsigned long dispc_plane_pclk_rate(enum omap_plane plane)
  2578. {
  2579. enum omap_channel channel;
  2580. if (plane == OMAP_DSS_WB)
  2581. return 0;
  2582. channel = dispc_ovl_get_channel_out(plane);
  2583. return dispc_mgr_pclk_rate(channel);
  2584. }
  2585. static unsigned long dispc_plane_lclk_rate(enum omap_plane plane)
  2586. {
  2587. enum omap_channel channel;
  2588. if (plane == OMAP_DSS_WB)
  2589. return 0;
  2590. channel = dispc_ovl_get_channel_out(plane);
  2591. return dispc_mgr_lclk_rate(channel);
  2592. }
  2593. static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
  2594. {
  2595. int lcd, pcd;
  2596. enum omap_dss_clk_source lcd_clk_src;
  2597. seq_printf(s, "- %s -\n", mgr_desc[channel].name);
  2598. lcd_clk_src = dss_get_lcd_clk_source(channel);
  2599. seq_printf(s, "%s clk source = %s (%s)\n", mgr_desc[channel].name,
  2600. dss_get_generic_clk_source_name(lcd_clk_src),
  2601. dss_feat_get_clk_source_name(lcd_clk_src));
  2602. dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);
  2603. seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
  2604. dispc_mgr_lclk_rate(channel), lcd);
  2605. seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
  2606. dispc_mgr_pclk_rate(channel), pcd);
  2607. }
  2608. void dispc_dump_clocks(struct seq_file *s)
  2609. {
  2610. int lcd;
  2611. u32 l;
  2612. enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
  2613. if (dispc_runtime_get())
  2614. return;
  2615. seq_printf(s, "- DISPC -\n");
  2616. seq_printf(s, "dispc fclk source = %s (%s)\n",
  2617. dss_get_generic_clk_source_name(dispc_clk_src),
  2618. dss_feat_get_clk_source_name(dispc_clk_src));
  2619. seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
  2620. if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
  2621. seq_printf(s, "- DISPC-CORE-CLK -\n");
  2622. l = dispc_read_reg(DISPC_DIVISOR);
  2623. lcd = FLD_GET(l, 23, 16);
  2624. seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
  2625. (dispc_fclk_rate()/lcd), lcd);
  2626. }
  2627. dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
  2628. if (dss_has_feature(FEAT_MGR_LCD2))
  2629. dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
  2630. if (dss_has_feature(FEAT_MGR_LCD3))
  2631. dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
  2632. dispc_runtime_put();
  2633. }
  2634. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  2635. static void dispc_dump_irqs(struct seq_file *s)
  2636. {
  2637. unsigned long flags;
  2638. struct dispc_irq_stats stats;
  2639. spin_lock_irqsave(&dispc.irq_stats_lock, flags);
  2640. stats = dispc.irq_stats;
  2641. memset(&dispc.irq_stats, 0, sizeof(dispc.irq_stats));
  2642. dispc.irq_stats.last_reset = jiffies;
  2643. spin_unlock_irqrestore(&dispc.irq_stats_lock, flags);
  2644. seq_printf(s, "period %u ms\n",
  2645. jiffies_to_msecs(jiffies - stats.last_reset));
  2646. seq_printf(s, "irqs %d\n", stats.irq_count);
  2647. #define PIS(x) \
  2648. seq_printf(s, "%-20s %10d\n", #x, stats.irqs[ffs(DISPC_IRQ_##x)-1]);
  2649. PIS(FRAMEDONE);
  2650. PIS(VSYNC);
  2651. PIS(EVSYNC_EVEN);
  2652. PIS(EVSYNC_ODD);
  2653. PIS(ACBIAS_COUNT_STAT);
  2654. PIS(PROG_LINE_NUM);
  2655. PIS(GFX_FIFO_UNDERFLOW);
  2656. PIS(GFX_END_WIN);
  2657. PIS(PAL_GAMMA_MASK);
  2658. PIS(OCP_ERR);
  2659. PIS(VID1_FIFO_UNDERFLOW);
  2660. PIS(VID1_END_WIN);
  2661. PIS(VID2_FIFO_UNDERFLOW);
  2662. PIS(VID2_END_WIN);
  2663. if (dss_feat_get_num_ovls() > 3) {
  2664. PIS(VID3_FIFO_UNDERFLOW);
  2665. PIS(VID3_END_WIN);
  2666. }
  2667. PIS(SYNC_LOST);
  2668. PIS(SYNC_LOST_DIGIT);
  2669. PIS(WAKEUP);
  2670. if (dss_has_feature(FEAT_MGR_LCD2)) {
  2671. PIS(FRAMEDONE2);
  2672. PIS(VSYNC2);
  2673. PIS(ACBIAS_COUNT_STAT2);
  2674. PIS(SYNC_LOST2);
  2675. }
  2676. if (dss_has_feature(FEAT_MGR_LCD3)) {
  2677. PIS(FRAMEDONE3);
  2678. PIS(VSYNC3);
  2679. PIS(ACBIAS_COUNT_STAT3);
  2680. PIS(SYNC_LOST3);
  2681. }
  2682. #undef PIS
  2683. }
  2684. #endif
  2685. static void dispc_dump_regs(struct seq_file *s)
  2686. {
  2687. int i, j;
  2688. const char *mgr_names[] = {
  2689. [OMAP_DSS_CHANNEL_LCD] = "LCD",
  2690. [OMAP_DSS_CHANNEL_DIGIT] = "TV",
  2691. [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
  2692. [OMAP_DSS_CHANNEL_LCD3] = "LCD3",
  2693. };
  2694. const char *ovl_names[] = {
  2695. [OMAP_DSS_GFX] = "GFX",
  2696. [OMAP_DSS_VIDEO1] = "VID1",
  2697. [OMAP_DSS_VIDEO2] = "VID2",
  2698. [OMAP_DSS_VIDEO3] = "VID3",
  2699. };
  2700. const char **p_names;
  2701. #define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
  2702. if (dispc_runtime_get())
  2703. return;
  2704. /* DISPC common registers */
  2705. DUMPREG(DISPC_REVISION);
  2706. DUMPREG(DISPC_SYSCONFIG);
  2707. DUMPREG(DISPC_SYSSTATUS);
  2708. DUMPREG(DISPC_IRQSTATUS);
  2709. DUMPREG(DISPC_IRQENABLE);
  2710. DUMPREG(DISPC_CONTROL);
  2711. DUMPREG(DISPC_CONFIG);
  2712. DUMPREG(DISPC_CAPABLE);
  2713. DUMPREG(DISPC_LINE_STATUS);
  2714. DUMPREG(DISPC_LINE_NUMBER);
  2715. if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
  2716. dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
  2717. DUMPREG(DISPC_GLOBAL_ALPHA);
  2718. if (dss_has_feature(FEAT_MGR_LCD2)) {
  2719. DUMPREG(DISPC_CONTROL2);
  2720. DUMPREG(DISPC_CONFIG2);
  2721. }
  2722. if (dss_has_feature(FEAT_MGR_LCD3)) {
  2723. DUMPREG(DISPC_CONTROL3);
  2724. DUMPREG(DISPC_CONFIG3);
  2725. }
  2726. #undef DUMPREG
  2727. #define DISPC_REG(i, name) name(i)
  2728. #define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
  2729. (int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
  2730. dispc_read_reg(DISPC_REG(i, r)))
  2731. p_names = mgr_names;
  2732. /* DISPC channel specific registers */
  2733. for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
  2734. DUMPREG(i, DISPC_DEFAULT_COLOR);
  2735. DUMPREG(i, DISPC_TRANS_COLOR);
  2736. DUMPREG(i, DISPC_SIZE_MGR);
  2737. if (i == OMAP_DSS_CHANNEL_DIGIT)
  2738. continue;
  2739. DUMPREG(i, DISPC_DEFAULT_COLOR);
  2740. DUMPREG(i, DISPC_TRANS_COLOR);
  2741. DUMPREG(i, DISPC_TIMING_H);
  2742. DUMPREG(i, DISPC_TIMING_V);
  2743. DUMPREG(i, DISPC_POL_FREQ);
  2744. DUMPREG(i, DISPC_DIVISORo);
  2745. DUMPREG(i, DISPC_SIZE_MGR);
  2746. DUMPREG(i, DISPC_DATA_CYCLE1);
  2747. DUMPREG(i, DISPC_DATA_CYCLE2);
  2748. DUMPREG(i, DISPC_DATA_CYCLE3);
  2749. if (dss_has_feature(FEAT_CPR)) {
  2750. DUMPREG(i, DISPC_CPR_COEF_R);
  2751. DUMPREG(i, DISPC_CPR_COEF_G);
  2752. DUMPREG(i, DISPC_CPR_COEF_B);
  2753. }
  2754. }
  2755. p_names = ovl_names;
  2756. for (i = 0; i < dss_feat_get_num_ovls(); i++) {
  2757. DUMPREG(i, DISPC_OVL_BA0);
  2758. DUMPREG(i, DISPC_OVL_BA1);
  2759. DUMPREG(i, DISPC_OVL_POSITION);
  2760. DUMPREG(i, DISPC_OVL_SIZE);
  2761. DUMPREG(i, DISPC_OVL_ATTRIBUTES);
  2762. DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
  2763. DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
  2764. DUMPREG(i, DISPC_OVL_ROW_INC);
  2765. DUMPREG(i, DISPC_OVL_PIXEL_INC);
  2766. if (dss_has_feature(FEAT_PRELOAD))
  2767. DUMPREG(i, DISPC_OVL_PRELOAD);
  2768. if (i == OMAP_DSS_GFX) {
  2769. DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
  2770. DUMPREG(i, DISPC_OVL_TABLE_BA);
  2771. continue;
  2772. }
  2773. DUMPREG(i, DISPC_OVL_FIR);
  2774. DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
  2775. DUMPREG(i, DISPC_OVL_ACCU0);
  2776. DUMPREG(i, DISPC_OVL_ACCU1);
  2777. if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  2778. DUMPREG(i, DISPC_OVL_BA0_UV);
  2779. DUMPREG(i, DISPC_OVL_BA1_UV);
  2780. DUMPREG(i, DISPC_OVL_FIR2);
  2781. DUMPREG(i, DISPC_OVL_ACCU2_0);
  2782. DUMPREG(i, DISPC_OVL_ACCU2_1);
  2783. }
  2784. if (dss_has_feature(FEAT_ATTR2))
  2785. DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
  2786. if (dss_has_feature(FEAT_PRELOAD))
  2787. DUMPREG(i, DISPC_OVL_PRELOAD);
  2788. }
  2789. #undef DISPC_REG
  2790. #undef DUMPREG
  2791. #define DISPC_REG(plane, name, i) name(plane, i)
  2792. #define DUMPREG(plane, name, i) \
  2793. seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
  2794. (int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
  2795. dispc_read_reg(DISPC_REG(plane, name, i)))
  2796. /* Video pipeline coefficient registers */
  2797. /* start from OMAP_DSS_VIDEO1 */
  2798. for (i = 1; i < dss_feat_get_num_ovls(); i++) {
  2799. for (j = 0; j < 8; j++)
  2800. DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
  2801. for (j = 0; j < 8; j++)
  2802. DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
  2803. for (j = 0; j < 5; j++)
  2804. DUMPREG(i, DISPC_OVL_CONV_COEF, j);
  2805. if (dss_has_feature(FEAT_FIR_COEF_V)) {
  2806. for (j = 0; j < 8; j++)
  2807. DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
  2808. }
  2809. if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  2810. for (j = 0; j < 8; j++)
  2811. DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
  2812. for (j = 0; j < 8; j++)
  2813. DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
  2814. for (j = 0; j < 8; j++)
  2815. DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
  2816. }
  2817. }
  2818. dispc_runtime_put();
  2819. #undef DISPC_REG
  2820. #undef DUMPREG
  2821. }
  2822. /* with fck as input clock rate, find dispc dividers that produce req_pck */
  2823. void dispc_find_clk_divs(unsigned long req_pck, unsigned long fck,
  2824. struct dispc_clock_info *cinfo)
  2825. {
  2826. u16 pcd_min, pcd_max;
  2827. unsigned long best_pck;
  2828. u16 best_ld, cur_ld;
  2829. u16 best_pd, cur_pd;
  2830. pcd_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
  2831. pcd_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
  2832. best_pck = 0;
  2833. best_ld = 0;
  2834. best_pd = 0;
  2835. for (cur_ld = 1; cur_ld <= 255; ++cur_ld) {
  2836. unsigned long lck = fck / cur_ld;
  2837. for (cur_pd = pcd_min; cur_pd <= pcd_max; ++cur_pd) {
  2838. unsigned long pck = lck / cur_pd;
  2839. long old_delta = abs(best_pck - req_pck);
  2840. long new_delta = abs(pck - req_pck);
  2841. if (best_pck == 0 || new_delta < old_delta) {
  2842. best_pck = pck;
  2843. best_ld = cur_ld;
  2844. best_pd = cur_pd;
  2845. if (pck == req_pck)
  2846. goto found;
  2847. }
  2848. if (pck < req_pck)
  2849. break;
  2850. }
  2851. if (lck / pcd_min < req_pck)
  2852. break;
  2853. }
  2854. found:
  2855. cinfo->lck_div = best_ld;
  2856. cinfo->pck_div = best_pd;
  2857. cinfo->lck = fck / cinfo->lck_div;
  2858. cinfo->pck = cinfo->lck / cinfo->pck_div;
  2859. }
  2860. /* calculate clock rates using dividers in cinfo */
  2861. int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
  2862. struct dispc_clock_info *cinfo)
  2863. {
  2864. if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
  2865. return -EINVAL;
  2866. if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
  2867. return -EINVAL;
  2868. cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
  2869. cinfo->pck = cinfo->lck / cinfo->pck_div;
  2870. return 0;
  2871. }
  2872. void dispc_mgr_set_clock_div(enum omap_channel channel,
  2873. const struct dispc_clock_info *cinfo)
  2874. {
  2875. DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
  2876. DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
  2877. dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
  2878. }
  2879. int dispc_mgr_get_clock_div(enum omap_channel channel,
  2880. struct dispc_clock_info *cinfo)
  2881. {
  2882. unsigned long fck;
  2883. fck = dispc_fclk_rate();
  2884. cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
  2885. cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
  2886. cinfo->lck = fck / cinfo->lck_div;
  2887. cinfo->pck = cinfo->lck / cinfo->pck_div;
  2888. return 0;
  2889. }
  2890. u32 dispc_read_irqstatus(void)
  2891. {
  2892. return dispc_read_reg(DISPC_IRQSTATUS);
  2893. }
  2894. void dispc_clear_irqstatus(u32 mask)
  2895. {
  2896. dispc_write_reg(DISPC_IRQSTATUS, mask);
  2897. }
  2898. u32 dispc_read_irqenable(void)
  2899. {
  2900. return dispc_read_reg(DISPC_IRQENABLE);
  2901. }
  2902. void dispc_write_irqenable(u32 mask)
  2903. {
  2904. u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);
  2905. /* clear the irqstatus for newly enabled irqs */
  2906. dispc_clear_irqstatus((mask ^ old_mask) & mask);
  2907. dispc_write_reg(DISPC_IRQENABLE, mask);
  2908. }
  2909. /* dispc.irq_lock has to be locked by the caller */
  2910. static void _omap_dispc_set_irqs(void)
  2911. {
  2912. u32 mask;
  2913. int i;
  2914. struct omap_dispc_isr_data *isr_data;
  2915. mask = dispc.irq_error_mask;
  2916. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2917. isr_data = &dispc.registered_isr[i];
  2918. if (isr_data->isr == NULL)
  2919. continue;
  2920. mask |= isr_data->mask;
  2921. }
  2922. dispc_write_irqenable(mask);
  2923. }
  2924. int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
  2925. {
  2926. int i;
  2927. int ret;
  2928. unsigned long flags;
  2929. struct omap_dispc_isr_data *isr_data;
  2930. if (isr == NULL)
  2931. return -EINVAL;
  2932. spin_lock_irqsave(&dispc.irq_lock, flags);
  2933. /* check for duplicate entry */
  2934. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2935. isr_data = &dispc.registered_isr[i];
  2936. if (isr_data->isr == isr && isr_data->arg == arg &&
  2937. isr_data->mask == mask) {
  2938. ret = -EINVAL;
  2939. goto err;
  2940. }
  2941. }
  2942. isr_data = NULL;
  2943. ret = -EBUSY;
  2944. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2945. isr_data = &dispc.registered_isr[i];
  2946. if (isr_data->isr != NULL)
  2947. continue;
  2948. isr_data->isr = isr;
  2949. isr_data->arg = arg;
  2950. isr_data->mask = mask;
  2951. ret = 0;
  2952. break;
  2953. }
  2954. if (ret)
  2955. goto err;
  2956. _omap_dispc_set_irqs();
  2957. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2958. return 0;
  2959. err:
  2960. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2961. return ret;
  2962. }
  2963. EXPORT_SYMBOL(omap_dispc_register_isr);
  2964. int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
  2965. {
  2966. int i;
  2967. unsigned long flags;
  2968. int ret = -EINVAL;
  2969. struct omap_dispc_isr_data *isr_data;
  2970. spin_lock_irqsave(&dispc.irq_lock, flags);
  2971. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2972. isr_data = &dispc.registered_isr[i];
  2973. if (isr_data->isr != isr || isr_data->arg != arg ||
  2974. isr_data->mask != mask)
  2975. continue;
  2976. /* found the correct isr */
  2977. isr_data->isr = NULL;
  2978. isr_data->arg = NULL;
  2979. isr_data->mask = 0;
  2980. ret = 0;
  2981. break;
  2982. }
  2983. if (ret == 0)
  2984. _omap_dispc_set_irqs();
  2985. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2986. return ret;
  2987. }
  2988. EXPORT_SYMBOL(omap_dispc_unregister_isr);
  2989. static void print_irq_status(u32 status)
  2990. {
  2991. if ((status & dispc.irq_error_mask) == 0)
  2992. return;
  2993. #define PIS(x) (status & DISPC_IRQ_##x) ? (#x " ") : ""
  2994. pr_debug("DISPC IRQ: 0x%x: %s%s%s%s%s%s%s%s%s\n",
  2995. status,
  2996. PIS(OCP_ERR),
  2997. PIS(GFX_FIFO_UNDERFLOW),
  2998. PIS(VID1_FIFO_UNDERFLOW),
  2999. PIS(VID2_FIFO_UNDERFLOW),
  3000. dss_feat_get_num_ovls() > 3 ? PIS(VID3_FIFO_UNDERFLOW) : "",
  3001. PIS(SYNC_LOST),
  3002. PIS(SYNC_LOST_DIGIT),
  3003. dss_has_feature(FEAT_MGR_LCD2) ? PIS(SYNC_LOST2) : "",
  3004. dss_has_feature(FEAT_MGR_LCD3) ? PIS(SYNC_LOST3) : "");
  3005. #undef PIS
  3006. }
  3007. /* Called from dss.c. Note that we don't touch clocks here,
  3008. * but we presume they are on because we got an IRQ. However,
  3009. * an irq handler may turn the clocks off, so we may not have
  3010. * clock later in the function. */
  3011. static irqreturn_t omap_dispc_irq_handler(int irq, void *arg)
  3012. {
  3013. int i;
  3014. u32 irqstatus, irqenable;
  3015. u32 handledirqs = 0;
  3016. u32 unhandled_errors;
  3017. struct omap_dispc_isr_data *isr_data;
  3018. struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
  3019. spin_lock(&dispc.irq_lock);
  3020. irqstatus = dispc_read_irqstatus();
  3021. irqenable = dispc_read_irqenable();
  3022. /* IRQ is not for us */
  3023. if (!(irqstatus & irqenable)) {
  3024. spin_unlock(&dispc.irq_lock);
  3025. return IRQ_NONE;
  3026. }
  3027. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  3028. spin_lock(&dispc.irq_stats_lock);
  3029. dispc.irq_stats.irq_count++;
  3030. dss_collect_irq_stats(irqstatus, dispc.irq_stats.irqs);
  3031. spin_unlock(&dispc.irq_stats_lock);
  3032. #endif
  3033. print_irq_status(irqstatus);
  3034. /* Ack the interrupt. Do it here before clocks are possibly turned
  3035. * off */
  3036. dispc_clear_irqstatus(irqstatus);
  3037. /* flush posted write */
  3038. dispc_read_irqstatus();
  3039. /* make a copy and unlock, so that isrs can unregister
  3040. * themselves */
  3041. memcpy(registered_isr, dispc.registered_isr,
  3042. sizeof(registered_isr));
  3043. spin_unlock(&dispc.irq_lock);
  3044. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  3045. isr_data = &registered_isr[i];
  3046. if (!isr_data->isr)
  3047. continue;
  3048. if (isr_data->mask & irqstatus) {
  3049. isr_data->isr(isr_data->arg, irqstatus);
  3050. handledirqs |= isr_data->mask;
  3051. }
  3052. }
  3053. spin_lock(&dispc.irq_lock);
  3054. unhandled_errors = irqstatus & ~handledirqs & dispc.irq_error_mask;
  3055. if (unhandled_errors) {
  3056. dispc.error_irqs |= unhandled_errors;
  3057. dispc.irq_error_mask &= ~unhandled_errors;
  3058. _omap_dispc_set_irqs();
  3059. schedule_work(&dispc.error_work);
  3060. }
  3061. spin_unlock(&dispc.irq_lock);
  3062. return IRQ_HANDLED;
  3063. }
  3064. static void dispc_error_worker(struct work_struct *work)
  3065. {
  3066. int i;
  3067. u32 errors;
  3068. unsigned long flags;
  3069. static const unsigned fifo_underflow_bits[] = {
  3070. DISPC_IRQ_GFX_FIFO_UNDERFLOW,
  3071. DISPC_IRQ_VID1_FIFO_UNDERFLOW,
  3072. DISPC_IRQ_VID2_FIFO_UNDERFLOW,
  3073. DISPC_IRQ_VID3_FIFO_UNDERFLOW,
  3074. };
  3075. spin_lock_irqsave(&dispc.irq_lock, flags);
  3076. errors = dispc.error_irqs;
  3077. dispc.error_irqs = 0;
  3078. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  3079. dispc_runtime_get();
  3080. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  3081. struct omap_overlay *ovl;
  3082. unsigned bit;
  3083. ovl = omap_dss_get_overlay(i);
  3084. bit = fifo_underflow_bits[i];
  3085. if (bit & errors) {
  3086. DSSERR("FIFO UNDERFLOW on %s, disabling the overlay\n",
  3087. ovl->name);
  3088. dispc_ovl_enable(ovl->id, false);
  3089. dispc_mgr_go(ovl->manager->id);
  3090. msleep(50);
  3091. }
  3092. }
  3093. for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
  3094. struct omap_overlay_manager *mgr;
  3095. unsigned bit;
  3096. mgr = omap_dss_get_overlay_manager(i);
  3097. bit = mgr_desc[i].sync_lost_irq;
  3098. if (bit & errors) {
  3099. int j;
  3100. DSSERR("SYNC_LOST on channel %s, restarting the output "
  3101. "with video overlays disabled\n",
  3102. mgr->name);
  3103. dss_mgr_disable(mgr);
  3104. for (j = 0; j < omap_dss_get_num_overlays(); ++j) {
  3105. struct omap_overlay *ovl;
  3106. ovl = omap_dss_get_overlay(j);
  3107. if (ovl->id != OMAP_DSS_GFX &&
  3108. ovl->manager == mgr)
  3109. ovl->disable(ovl);
  3110. }
  3111. dss_mgr_enable(mgr);
  3112. }
  3113. }
  3114. if (errors & DISPC_IRQ_OCP_ERR) {
  3115. DSSERR("OCP_ERR\n");
  3116. for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
  3117. struct omap_overlay_manager *mgr;
  3118. mgr = omap_dss_get_overlay_manager(i);
  3119. dss_mgr_disable(mgr);
  3120. }
  3121. }
  3122. spin_lock_irqsave(&dispc.irq_lock, flags);
  3123. dispc.irq_error_mask |= errors;
  3124. _omap_dispc_set_irqs();
  3125. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  3126. dispc_runtime_put();
  3127. }
  3128. int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout)
  3129. {
  3130. void dispc_irq_wait_handler(void *data, u32 mask)
  3131. {
  3132. complete((struct completion *)data);
  3133. }
  3134. int r;
  3135. DECLARE_COMPLETION_ONSTACK(completion);
  3136. r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
  3137. irqmask);
  3138. if (r)
  3139. return r;
  3140. timeout = wait_for_completion_timeout(&completion, timeout);
  3141. omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
  3142. if (timeout == 0)
  3143. return -ETIMEDOUT;
  3144. return 0;
  3145. }
  3146. int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
  3147. unsigned long timeout)
  3148. {
  3149. void dispc_irq_wait_handler(void *data, u32 mask)
  3150. {
  3151. complete((struct completion *)data);
  3152. }
  3153. int r;
  3154. DECLARE_COMPLETION_ONSTACK(completion);
  3155. r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
  3156. irqmask);
  3157. if (r)
  3158. return r;
  3159. timeout = wait_for_completion_interruptible_timeout(&completion,
  3160. timeout);
  3161. omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
  3162. if (timeout == 0)
  3163. return -ETIMEDOUT;
  3164. if (timeout == -ERESTARTSYS)
  3165. return -ERESTARTSYS;
  3166. return 0;
  3167. }
  3168. static void _omap_dispc_initialize_irq(void)
  3169. {
  3170. unsigned long flags;
  3171. spin_lock_irqsave(&dispc.irq_lock, flags);
  3172. memset(dispc.registered_isr, 0, sizeof(dispc.registered_isr));
  3173. dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
  3174. if (dss_has_feature(FEAT_MGR_LCD2))
  3175. dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
  3176. if (dss_has_feature(FEAT_MGR_LCD3))
  3177. dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST3;
  3178. if (dss_feat_get_num_ovls() > 3)
  3179. dispc.irq_error_mask |= DISPC_IRQ_VID3_FIFO_UNDERFLOW;
  3180. /* there's SYNC_LOST_DIGIT waiting after enabling the DSS,
  3181. * so clear it */
  3182. dispc_clear_irqstatus(dispc_read_irqstatus());
  3183. _omap_dispc_set_irqs();
  3184. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  3185. }
  3186. void dispc_enable_sidle(void)
  3187. {
  3188. REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
  3189. }
  3190. void dispc_disable_sidle(void)
  3191. {
  3192. REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
  3193. }
  3194. static void _omap_dispc_initial_config(void)
  3195. {
  3196. u32 l;
  3197. /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
  3198. if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
  3199. l = dispc_read_reg(DISPC_DIVISOR);
  3200. /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
  3201. l = FLD_MOD(l, 1, 0, 0);
  3202. l = FLD_MOD(l, 1, 23, 16);
  3203. dispc_write_reg(DISPC_DIVISOR, l);
  3204. }
  3205. /* FUNCGATED */
  3206. if (dss_has_feature(FEAT_FUNCGATED))
  3207. REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
  3208. dispc_setup_color_conv_coef();
  3209. dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
  3210. dispc_init_fifos();
  3211. dispc_configure_burst_sizes();
  3212. dispc_ovl_enable_zorder_planes();
  3213. }
  3214. static const struct dispc_features omap24xx_dispc_feats __initconst = {
  3215. .sw_start = 5,
  3216. .fp_start = 15,
  3217. .bp_start = 27,
  3218. .sw_max = 64,
  3219. .vp_max = 255,
  3220. .hp_max = 256,
  3221. .mgr_width_start = 10,
  3222. .mgr_height_start = 26,
  3223. .mgr_width_max = 2048,
  3224. .mgr_height_max = 2048,
  3225. .calc_scaling = dispc_ovl_calc_scaling_24xx,
  3226. .calc_core_clk = calc_core_clk_24xx,
  3227. .num_fifos = 3,
  3228. .no_framedone_tv = true,
  3229. };
  3230. static const struct dispc_features omap34xx_rev1_0_dispc_feats __initconst = {
  3231. .sw_start = 5,
  3232. .fp_start = 15,
  3233. .bp_start = 27,
  3234. .sw_max = 64,
  3235. .vp_max = 255,
  3236. .hp_max = 256,
  3237. .mgr_width_start = 10,
  3238. .mgr_height_start = 26,
  3239. .mgr_width_max = 2048,
  3240. .mgr_height_max = 2048,
  3241. .calc_scaling = dispc_ovl_calc_scaling_34xx,
  3242. .calc_core_clk = calc_core_clk_34xx,
  3243. .num_fifos = 3,
  3244. .no_framedone_tv = true,
  3245. };
  3246. static const struct dispc_features omap34xx_rev3_0_dispc_feats __initconst = {
  3247. .sw_start = 7,
  3248. .fp_start = 19,
  3249. .bp_start = 31,
  3250. .sw_max = 256,
  3251. .vp_max = 4095,
  3252. .hp_max = 4096,
  3253. .mgr_width_start = 10,
  3254. .mgr_height_start = 26,
  3255. .mgr_width_max = 2048,
  3256. .mgr_height_max = 2048,
  3257. .calc_scaling = dispc_ovl_calc_scaling_34xx,
  3258. .calc_core_clk = calc_core_clk_34xx,
  3259. .num_fifos = 3,
  3260. .no_framedone_tv = true,
  3261. };
  3262. static const struct dispc_features omap44xx_dispc_feats __initconst = {
  3263. .sw_start = 7,
  3264. .fp_start = 19,
  3265. .bp_start = 31,
  3266. .sw_max = 256,
  3267. .vp_max = 4095,
  3268. .hp_max = 4096,
  3269. .mgr_width_start = 10,
  3270. .mgr_height_start = 26,
  3271. .mgr_width_max = 2048,
  3272. .mgr_height_max = 2048,
  3273. .calc_scaling = dispc_ovl_calc_scaling_44xx,
  3274. .calc_core_clk = calc_core_clk_44xx,
  3275. .num_fifos = 5,
  3276. .gfx_fifo_workaround = true,
  3277. };
  3278. static const struct dispc_features omap54xx_dispc_feats __initconst = {
  3279. .sw_start = 7,
  3280. .fp_start = 19,
  3281. .bp_start = 31,
  3282. .sw_max = 256,
  3283. .vp_max = 4095,
  3284. .hp_max = 4096,
  3285. .mgr_width_start = 11,
  3286. .mgr_height_start = 27,
  3287. .mgr_width_max = 4096,
  3288. .mgr_height_max = 4096,
  3289. .calc_scaling = dispc_ovl_calc_scaling_44xx,
  3290. .calc_core_clk = calc_core_clk_44xx,
  3291. .num_fifos = 5,
  3292. .gfx_fifo_workaround = true,
  3293. };
  3294. static int __init dispc_init_features(struct platform_device *pdev)
  3295. {
  3296. const struct dispc_features *src;
  3297. struct dispc_features *dst;
  3298. dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
  3299. if (!dst) {
  3300. dev_err(&pdev->dev, "Failed to allocate DISPC Features\n");
  3301. return -ENOMEM;
  3302. }
  3303. switch (omapdss_get_version()) {
  3304. case OMAPDSS_VER_OMAP24xx:
  3305. src = &omap24xx_dispc_feats;
  3306. break;
  3307. case OMAPDSS_VER_OMAP34xx_ES1:
  3308. src = &omap34xx_rev1_0_dispc_feats;
  3309. break;
  3310. case OMAPDSS_VER_OMAP34xx_ES3:
  3311. case OMAPDSS_VER_OMAP3630:
  3312. case OMAPDSS_VER_AM35xx:
  3313. src = &omap34xx_rev3_0_dispc_feats;
  3314. break;
  3315. case OMAPDSS_VER_OMAP4430_ES1:
  3316. case OMAPDSS_VER_OMAP4430_ES2:
  3317. case OMAPDSS_VER_OMAP4:
  3318. src = &omap44xx_dispc_feats;
  3319. break;
  3320. case OMAPDSS_VER_OMAP5:
  3321. src = &omap54xx_dispc_feats;
  3322. break;
  3323. default:
  3324. return -ENODEV;
  3325. }
  3326. memcpy(dst, src, sizeof(*dst));
  3327. dispc.feat = dst;
  3328. return 0;
  3329. }
  3330. /* DISPC HW IP initialisation */
  3331. static int __init omap_dispchw_probe(struct platform_device *pdev)
  3332. {
  3333. u32 rev;
  3334. int r = 0;
  3335. struct resource *dispc_mem;
  3336. struct clk *clk;
  3337. dispc.pdev = pdev;
  3338. r = dispc_init_features(dispc.pdev);
  3339. if (r)
  3340. return r;
  3341. spin_lock_init(&dispc.irq_lock);
  3342. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  3343. spin_lock_init(&dispc.irq_stats_lock);
  3344. dispc.irq_stats.last_reset = jiffies;
  3345. #endif
  3346. INIT_WORK(&dispc.error_work, dispc_error_worker);
  3347. dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
  3348. if (!dispc_mem) {
  3349. DSSERR("can't get IORESOURCE_MEM DISPC\n");
  3350. return -EINVAL;
  3351. }
  3352. dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
  3353. resource_size(dispc_mem));
  3354. if (!dispc.base) {
  3355. DSSERR("can't ioremap DISPC\n");
  3356. return -ENOMEM;
  3357. }
  3358. dispc.irq = platform_get_irq(dispc.pdev, 0);
  3359. if (dispc.irq < 0) {
  3360. DSSERR("platform_get_irq failed\n");
  3361. return -ENODEV;
  3362. }
  3363. r = devm_request_irq(&pdev->dev, dispc.irq, omap_dispc_irq_handler,
  3364. IRQF_SHARED, "OMAP DISPC", dispc.pdev);
  3365. if (r < 0) {
  3366. DSSERR("request_irq failed\n");
  3367. return r;
  3368. }
  3369. clk = clk_get(&pdev->dev, "fck");
  3370. if (IS_ERR(clk)) {
  3371. DSSERR("can't get fck\n");
  3372. r = PTR_ERR(clk);
  3373. return r;
  3374. }
  3375. dispc.dss_clk = clk;
  3376. pm_runtime_enable(&pdev->dev);
  3377. r = dispc_runtime_get();
  3378. if (r)
  3379. goto err_runtime_get;
  3380. _omap_dispc_initial_config();
  3381. _omap_dispc_initialize_irq();
  3382. rev = dispc_read_reg(DISPC_REVISION);
  3383. dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
  3384. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  3385. dispc_runtime_put();
  3386. dss_debugfs_create_file("dispc", dispc_dump_regs);
  3387. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  3388. dss_debugfs_create_file("dispc_irq", dispc_dump_irqs);
  3389. #endif
  3390. return 0;
  3391. err_runtime_get:
  3392. pm_runtime_disable(&pdev->dev);
  3393. clk_put(dispc.dss_clk);
  3394. return r;
  3395. }
  3396. static int __exit omap_dispchw_remove(struct platform_device *pdev)
  3397. {
  3398. pm_runtime_disable(&pdev->dev);
  3399. clk_put(dispc.dss_clk);
  3400. return 0;
  3401. }
  3402. static int dispc_runtime_suspend(struct device *dev)
  3403. {
  3404. dispc_save_context();
  3405. return 0;
  3406. }
  3407. static int dispc_runtime_resume(struct device *dev)
  3408. {
  3409. dispc_restore_context();
  3410. return 0;
  3411. }
  3412. static const struct dev_pm_ops dispc_pm_ops = {
  3413. .runtime_suspend = dispc_runtime_suspend,
  3414. .runtime_resume = dispc_runtime_resume,
  3415. };
  3416. static struct platform_driver omap_dispchw_driver = {
  3417. .remove = __exit_p(omap_dispchw_remove),
  3418. .driver = {
  3419. .name = "omapdss_dispc",
  3420. .owner = THIS_MODULE,
  3421. .pm = &dispc_pm_ops,
  3422. },
  3423. };
  3424. int __init dispc_init_platform_driver(void)
  3425. {
  3426. return platform_driver_probe(&omap_dispchw_driver, omap_dispchw_probe);
  3427. }
  3428. void __exit dispc_uninit_platform_driver(void)
  3429. {
  3430. platform_driver_unregister(&omap_dispchw_driver);
  3431. }