ata_piix.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/DocBook/libata.*
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publically available from Intel web site. Errata documentation
  42. * is also publically available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below.going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The orginal Triton
  47. * series chipsets do _not_ support independant device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independant timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. *
  76. * Should have been BIOS fixed:
  77. * 450NX: errata #19 - DMA hangs on old 450NX
  78. * 450NX: errata #20 - DMA hangs on old 450NX
  79. * 450NX: errata #25 - Corruption with DMA on old 450NX
  80. * ICH3 errata #15 - IDE deadlock under high load
  81. * (BIOS must set dev 31 fn 0 bit 23)
  82. * ICH3 errata #18 - Don't use native mode
  83. */
  84. #include <linux/kernel.h>
  85. #include <linux/module.h>
  86. #include <linux/pci.h>
  87. #include <linux/init.h>
  88. #include <linux/blkdev.h>
  89. #include <linux/delay.h>
  90. #include <linux/device.h>
  91. #include <scsi/scsi_host.h>
  92. #include <linux/libata.h>
  93. #define DRV_NAME "ata_piix"
  94. #define DRV_VERSION "1.05"
  95. enum {
  96. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  97. ICH5_PMR = 0x90, /* port mapping register */
  98. ICH5_PCS = 0x92, /* port control and status */
  99. PIIX_SCC = 0x0A, /* sub-class code register */
  100. PIIX_FLAG_IGNORE_PCS = (1 << 25), /* ignore PCS present bits */
  101. PIIX_FLAG_SCR = (1 << 26), /* SCR available */
  102. PIIX_FLAG_AHCI = (1 << 27), /* AHCI possible */
  103. PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
  104. PIIX_FLAG_COMBINED = (1 << 29), /* combined mode possible */
  105. /* ICH6/7 use different scheme for map value */
  106. PIIX_FLAG_COMBINED_ICH6 = PIIX_FLAG_COMBINED | (1 << 30),
  107. /* combined mode. if set, PATA is channel 0.
  108. * if clear, PATA is channel 1.
  109. */
  110. PIIX_PORT_ENABLED = (1 << 0),
  111. PIIX_PORT_PRESENT = (1 << 4),
  112. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  113. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  114. /* controller IDs */
  115. piix4_pata = 0,
  116. ich5_pata = 1,
  117. ich5_sata = 2,
  118. esb_sata = 3,
  119. ich6_sata = 4,
  120. ich6_sata_ahci = 5,
  121. ich6m_sata_ahci = 6,
  122. /* constants for mapping table */
  123. P0 = 0, /* port 0 */
  124. P1 = 1, /* port 1 */
  125. P2 = 2, /* port 2 */
  126. P3 = 3, /* port 3 */
  127. IDE = -1, /* IDE */
  128. NA = -2, /* not avaliable */
  129. RV = -3, /* reserved */
  130. PIIX_AHCI_DEVICE = 6,
  131. };
  132. struct piix_map_db {
  133. const u32 mask;
  134. const int map[][4];
  135. };
  136. static int piix_init_one (struct pci_dev *pdev,
  137. const struct pci_device_id *ent);
  138. static int piix_pata_probe_reset(struct ata_port *ap, unsigned int *classes);
  139. static int piix_sata_probe_reset(struct ata_port *ap, unsigned int *classes);
  140. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev);
  141. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev);
  142. static unsigned int in_module_init = 1;
  143. static const struct pci_device_id piix_pci_tbl[] = {
  144. #ifdef ATA_ENABLE_PATA
  145. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix4_pata },
  146. { 0x8086, 0x24db, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_pata },
  147. { 0x8086, 0x25a2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_pata },
  148. #endif
  149. /* NOTE: The following PCI ids must be kept in sync with the
  150. * list in drivers/pci/quirks.c.
  151. */
  152. /* 82801EB (ICH5) */
  153. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  154. /* 82801EB (ICH5) */
  155. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  156. /* 6300ESB (ICH5 variant with broken PCS present bits) */
  157. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, esb_sata },
  158. /* 6300ESB pretending RAID */
  159. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, esb_sata },
  160. /* 82801FB/FW (ICH6/ICH6W) */
  161. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  162. /* 82801FR/FRW (ICH6R/ICH6RW) */
  163. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  164. /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented) */
  165. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  166. /* 82801GB/GR/GH (ICH7, identical to ICH6) */
  167. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  168. /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
  169. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  170. /* Enterprise Southbridge 2 (where's the datasheet?) */
  171. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  172. /* SATA Controller 1 IDE (ICH8, no datasheet yet) */
  173. { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  174. /* SATA Controller 2 IDE (ICH8, ditto) */
  175. { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  176. /* Mobile SATA Controller IDE (ICH8M, ditto) */
  177. { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  178. { } /* terminate list */
  179. };
  180. static struct pci_driver piix_pci_driver = {
  181. .name = DRV_NAME,
  182. .id_table = piix_pci_tbl,
  183. .probe = piix_init_one,
  184. .remove = ata_pci_remove_one,
  185. .suspend = ata_pci_device_suspend,
  186. .resume = ata_pci_device_resume,
  187. };
  188. static struct scsi_host_template piix_sht = {
  189. .module = THIS_MODULE,
  190. .name = DRV_NAME,
  191. .ioctl = ata_scsi_ioctl,
  192. .queuecommand = ata_scsi_queuecmd,
  193. .can_queue = ATA_DEF_QUEUE,
  194. .this_id = ATA_SHT_THIS_ID,
  195. .sg_tablesize = LIBATA_MAX_PRD,
  196. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  197. .emulated = ATA_SHT_EMULATED,
  198. .use_clustering = ATA_SHT_USE_CLUSTERING,
  199. .proc_name = DRV_NAME,
  200. .dma_boundary = ATA_DMA_BOUNDARY,
  201. .slave_configure = ata_scsi_slave_config,
  202. .bios_param = ata_std_bios_param,
  203. .resume = ata_scsi_device_resume,
  204. .suspend = ata_scsi_device_suspend,
  205. };
  206. static const struct ata_port_operations piix_pata_ops = {
  207. .port_disable = ata_port_disable,
  208. .set_piomode = piix_set_piomode,
  209. .set_dmamode = piix_set_dmamode,
  210. .tf_load = ata_tf_load,
  211. .tf_read = ata_tf_read,
  212. .check_status = ata_check_status,
  213. .exec_command = ata_exec_command,
  214. .dev_select = ata_std_dev_select,
  215. .probe_reset = piix_pata_probe_reset,
  216. .bmdma_setup = ata_bmdma_setup,
  217. .bmdma_start = ata_bmdma_start,
  218. .bmdma_stop = ata_bmdma_stop,
  219. .bmdma_status = ata_bmdma_status,
  220. .qc_prep = ata_qc_prep,
  221. .qc_issue = ata_qc_issue_prot,
  222. .eng_timeout = ata_eng_timeout,
  223. .irq_handler = ata_interrupt,
  224. .irq_clear = ata_bmdma_irq_clear,
  225. .port_start = ata_port_start,
  226. .port_stop = ata_port_stop,
  227. .host_stop = ata_host_stop,
  228. };
  229. static const struct ata_port_operations piix_sata_ops = {
  230. .port_disable = ata_port_disable,
  231. .tf_load = ata_tf_load,
  232. .tf_read = ata_tf_read,
  233. .check_status = ata_check_status,
  234. .exec_command = ata_exec_command,
  235. .dev_select = ata_std_dev_select,
  236. .probe_reset = piix_sata_probe_reset,
  237. .bmdma_setup = ata_bmdma_setup,
  238. .bmdma_start = ata_bmdma_start,
  239. .bmdma_stop = ata_bmdma_stop,
  240. .bmdma_status = ata_bmdma_status,
  241. .qc_prep = ata_qc_prep,
  242. .qc_issue = ata_qc_issue_prot,
  243. .eng_timeout = ata_eng_timeout,
  244. .irq_handler = ata_interrupt,
  245. .irq_clear = ata_bmdma_irq_clear,
  246. .port_start = ata_port_start,
  247. .port_stop = ata_port_stop,
  248. .host_stop = ata_host_stop,
  249. };
  250. static struct piix_map_db ich5_map_db = {
  251. .mask = 0x7,
  252. .map = {
  253. /* PM PS SM SS MAP */
  254. { P0, NA, P1, NA }, /* 000b */
  255. { P1, NA, P0, NA }, /* 001b */
  256. { RV, RV, RV, RV },
  257. { RV, RV, RV, RV },
  258. { P0, P1, IDE, IDE }, /* 100b */
  259. { P1, P0, IDE, IDE }, /* 101b */
  260. { IDE, IDE, P0, P1 }, /* 110b */
  261. { IDE, IDE, P1, P0 }, /* 111b */
  262. },
  263. };
  264. static struct piix_map_db ich6_map_db = {
  265. .mask = 0x3,
  266. .map = {
  267. /* PM PS SM SS MAP */
  268. { P0, P2, P1, P3 }, /* 00b */
  269. { IDE, IDE, P1, P3 }, /* 01b */
  270. { P0, P2, IDE, IDE }, /* 10b */
  271. { RV, RV, RV, RV },
  272. },
  273. };
  274. static struct piix_map_db ich6m_map_db = {
  275. .mask = 0x3,
  276. .map = {
  277. /* PM PS SM SS MAP */
  278. { P0, P2, RV, RV }, /* 00b */
  279. { RV, RV, RV, RV },
  280. { P0, P2, IDE, IDE }, /* 10b */
  281. { RV, RV, RV, RV },
  282. },
  283. };
  284. static struct ata_port_info piix_port_info[] = {
  285. /* piix4_pata */
  286. {
  287. .sht = &piix_sht,
  288. .host_flags = ATA_FLAG_SLAVE_POSS,
  289. .pio_mask = 0x1f, /* pio0-4 */
  290. #if 0
  291. .mwdma_mask = 0x06, /* mwdma1-2 */
  292. #else
  293. .mwdma_mask = 0x00, /* mwdma broken */
  294. #endif
  295. .udma_mask = ATA_UDMA_MASK_40C,
  296. .port_ops = &piix_pata_ops,
  297. },
  298. /* ich5_pata */
  299. {
  300. .sht = &piix_sht,
  301. .host_flags = ATA_FLAG_SLAVE_POSS | PIIX_FLAG_CHECKINTR,
  302. .pio_mask = 0x1f, /* pio0-4 */
  303. #if 0
  304. .mwdma_mask = 0x06, /* mwdma1-2 */
  305. #else
  306. .mwdma_mask = 0x00, /* mwdma broken */
  307. #endif
  308. .udma_mask = 0x3f, /* udma0-5 */
  309. .port_ops = &piix_pata_ops,
  310. },
  311. /* ich5_sata */
  312. {
  313. .sht = &piix_sht,
  314. .host_flags = ATA_FLAG_SATA | PIIX_FLAG_COMBINED |
  315. PIIX_FLAG_CHECKINTR,
  316. .pio_mask = 0x1f, /* pio0-4 */
  317. .mwdma_mask = 0x07, /* mwdma0-2 */
  318. .udma_mask = 0x7f, /* udma0-6 */
  319. .port_ops = &piix_sata_ops,
  320. .private_data = &ich5_map_db,
  321. },
  322. /* i6300esb_sata */
  323. {
  324. .sht = &piix_sht,
  325. .host_flags = ATA_FLAG_SATA | PIIX_FLAG_COMBINED |
  326. PIIX_FLAG_CHECKINTR | PIIX_FLAG_IGNORE_PCS,
  327. .pio_mask = 0x1f, /* pio0-4 */
  328. .mwdma_mask = 0x07, /* mwdma0-2 */
  329. .udma_mask = 0x7f, /* udma0-6 */
  330. .port_ops = &piix_sata_ops,
  331. .private_data = &ich5_map_db,
  332. },
  333. /* ich6_sata */
  334. {
  335. .sht = &piix_sht,
  336. .host_flags = ATA_FLAG_SATA | PIIX_FLAG_COMBINED_ICH6 |
  337. PIIX_FLAG_CHECKINTR | PIIX_FLAG_SCR,
  338. .pio_mask = 0x1f, /* pio0-4 */
  339. .mwdma_mask = 0x07, /* mwdma0-2 */
  340. .udma_mask = 0x7f, /* udma0-6 */
  341. .port_ops = &piix_sata_ops,
  342. .private_data = &ich6_map_db,
  343. },
  344. /* ich6_sata_ahci */
  345. {
  346. .sht = &piix_sht,
  347. .host_flags = ATA_FLAG_SATA | PIIX_FLAG_COMBINED_ICH6 |
  348. PIIX_FLAG_CHECKINTR | PIIX_FLAG_SCR |
  349. PIIX_FLAG_AHCI,
  350. .pio_mask = 0x1f, /* pio0-4 */
  351. .mwdma_mask = 0x07, /* mwdma0-2 */
  352. .udma_mask = 0x7f, /* udma0-6 */
  353. .port_ops = &piix_sata_ops,
  354. .private_data = &ich6_map_db,
  355. },
  356. /* ich6m_sata_ahci */
  357. {
  358. .sht = &piix_sht,
  359. .host_flags = ATA_FLAG_SATA | PIIX_FLAG_COMBINED_ICH6 |
  360. PIIX_FLAG_CHECKINTR | PIIX_FLAG_SCR |
  361. PIIX_FLAG_AHCI,
  362. .pio_mask = 0x1f, /* pio0-4 */
  363. .mwdma_mask = 0x07, /* mwdma0-2 */
  364. .udma_mask = 0x7f, /* udma0-6 */
  365. .port_ops = &piix_sata_ops,
  366. .private_data = &ich6m_map_db,
  367. },
  368. };
  369. static struct pci_bits piix_enable_bits[] = {
  370. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  371. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  372. };
  373. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  374. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  375. MODULE_LICENSE("GPL");
  376. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  377. MODULE_VERSION(DRV_VERSION);
  378. /**
  379. * piix_pata_cbl_detect - Probe host controller cable detect info
  380. * @ap: Port for which cable detect info is desired
  381. *
  382. * Read 80c cable indicator from ATA PCI device's PCI config
  383. * register. This register is normally set by firmware (BIOS).
  384. *
  385. * LOCKING:
  386. * None (inherited from caller).
  387. */
  388. static void piix_pata_cbl_detect(struct ata_port *ap)
  389. {
  390. struct pci_dev *pdev = to_pci_dev(ap->host_set->dev);
  391. u8 tmp, mask;
  392. /* no 80c support in host controller? */
  393. if ((ap->udma_mask & ~ATA_UDMA_MASK_40C) == 0)
  394. goto cbl40;
  395. /* check BIOS cable detect results */
  396. mask = ap->hard_port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  397. pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
  398. if ((tmp & mask) == 0)
  399. goto cbl40;
  400. ap->cbl = ATA_CBL_PATA80;
  401. return;
  402. cbl40:
  403. ap->cbl = ATA_CBL_PATA40;
  404. ap->udma_mask &= ATA_UDMA_MASK_40C;
  405. }
  406. /**
  407. * piix_pata_probeinit - probeinit for PATA host controller
  408. * @ap: Target port
  409. *
  410. * Probeinit including cable detection.
  411. *
  412. * LOCKING:
  413. * None (inherited from caller).
  414. */
  415. static void piix_pata_probeinit(struct ata_port *ap)
  416. {
  417. piix_pata_cbl_detect(ap);
  418. ata_std_probeinit(ap);
  419. }
  420. /**
  421. * piix_pata_probe_reset - Perform reset on PATA port and classify
  422. * @ap: Port to reset
  423. * @classes: Resulting classes of attached devices
  424. *
  425. * Reset PATA phy and classify attached devices.
  426. *
  427. * LOCKING:
  428. * None (inherited from caller).
  429. */
  430. static int piix_pata_probe_reset(struct ata_port *ap, unsigned int *classes)
  431. {
  432. struct pci_dev *pdev = to_pci_dev(ap->host_set->dev);
  433. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->hard_port_no])) {
  434. printk(KERN_INFO "ata%u: port disabled. ignoring.\n", ap->id);
  435. return 0;
  436. }
  437. return ata_drive_probe_reset(ap, piix_pata_probeinit,
  438. ata_std_softreset, NULL,
  439. ata_std_postreset, classes);
  440. }
  441. /**
  442. * piix_sata_probe - Probe PCI device for present SATA devices
  443. * @ap: Port associated with the PCI device we wish to probe
  444. *
  445. * Reads and configures SATA PCI device's PCI config register
  446. * Port Configuration and Status (PCS) to determine port and
  447. * device availability.
  448. *
  449. * LOCKING:
  450. * None (inherited from caller).
  451. *
  452. * RETURNS:
  453. * Mask of avaliable devices on the port.
  454. */
  455. static unsigned int piix_sata_probe (struct ata_port *ap)
  456. {
  457. struct pci_dev *pdev = to_pci_dev(ap->host_set->dev);
  458. const unsigned int *map = ap->host_set->private_data;
  459. int base = 2 * ap->hard_port_no;
  460. unsigned int present_mask = 0;
  461. int port, i;
  462. u8 pcs;
  463. pci_read_config_byte(pdev, ICH5_PCS, &pcs);
  464. DPRINTK("ata%u: ENTER, pcs=0x%x base=%d\n", ap->id, pcs, base);
  465. /* enable all ports on this ap and wait for them to settle */
  466. for (i = 0; i < 2; i++) {
  467. port = map[base + i];
  468. if (port >= 0)
  469. pcs |= 1 << port;
  470. }
  471. pci_write_config_byte(pdev, ICH5_PCS, pcs);
  472. msleep(100);
  473. /* let's see which devices are present */
  474. pci_read_config_byte(pdev, ICH5_PCS, &pcs);
  475. for (i = 0; i < 2; i++) {
  476. port = map[base + i];
  477. if (port < 0)
  478. continue;
  479. if (ap->flags & PIIX_FLAG_IGNORE_PCS || pcs & 1 << (4 + port))
  480. present_mask |= 1 << i;
  481. else
  482. pcs &= ~(1 << port);
  483. }
  484. /* disable offline ports on non-AHCI controllers */
  485. if (!(ap->flags & PIIX_FLAG_AHCI))
  486. pci_write_config_byte(pdev, ICH5_PCS, pcs);
  487. DPRINTK("ata%u: LEAVE, pcs=0x%x present_mask=0x%x\n",
  488. ap->id, pcs, present_mask);
  489. return present_mask;
  490. }
  491. /**
  492. * piix_sata_probe_reset - Perform reset on SATA port and classify
  493. * @ap: Port to reset
  494. * @classes: Resulting classes of attached devices
  495. *
  496. * Reset SATA phy and classify attached devices.
  497. *
  498. * LOCKING:
  499. * None (inherited from caller).
  500. */
  501. static int piix_sata_probe_reset(struct ata_port *ap, unsigned int *classes)
  502. {
  503. if (!piix_sata_probe(ap)) {
  504. printk(KERN_INFO "ata%u: SATA port has no device.\n", ap->id);
  505. return 0;
  506. }
  507. return ata_drive_probe_reset(ap, ata_std_probeinit,
  508. ata_std_softreset, NULL,
  509. ata_std_postreset, classes);
  510. }
  511. /**
  512. * piix_set_piomode - Initialize host controller PATA PIO timings
  513. * @ap: Port whose timings we are configuring
  514. * @adev: um
  515. *
  516. * Set PIO mode for device, in host controller PCI config space.
  517. *
  518. * LOCKING:
  519. * None (inherited from caller).
  520. */
  521. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev)
  522. {
  523. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  524. struct pci_dev *dev = to_pci_dev(ap->host_set->dev);
  525. unsigned int is_slave = (adev->devno != 0);
  526. unsigned int master_port= ap->hard_port_no ? 0x42 : 0x40;
  527. unsigned int slave_port = 0x44;
  528. u16 master_data;
  529. u8 slave_data;
  530. static const /* ISP RTC */
  531. u8 timings[][2] = { { 0, 0 },
  532. { 0, 0 },
  533. { 1, 0 },
  534. { 2, 1 },
  535. { 2, 3 }, };
  536. pci_read_config_word(dev, master_port, &master_data);
  537. if (is_slave) {
  538. master_data |= 0x4000;
  539. /* enable PPE, IE and TIME */
  540. master_data |= 0x0070;
  541. pci_read_config_byte(dev, slave_port, &slave_data);
  542. slave_data &= (ap->hard_port_no ? 0x0f : 0xf0);
  543. slave_data |=
  544. (timings[pio][0] << 2) |
  545. (timings[pio][1] << (ap->hard_port_no ? 4 : 0));
  546. } else {
  547. master_data &= 0xccf8;
  548. /* enable PPE, IE and TIME */
  549. master_data |= 0x0007;
  550. master_data |=
  551. (timings[pio][0] << 12) |
  552. (timings[pio][1] << 8);
  553. }
  554. pci_write_config_word(dev, master_port, master_data);
  555. if (is_slave)
  556. pci_write_config_byte(dev, slave_port, slave_data);
  557. }
  558. /**
  559. * piix_set_dmamode - Initialize host controller PATA PIO timings
  560. * @ap: Port whose timings we are configuring
  561. * @adev: um
  562. * @udma: udma mode, 0 - 6
  563. *
  564. * Set UDMA mode for device, in host controller PCI config space.
  565. *
  566. * LOCKING:
  567. * None (inherited from caller).
  568. */
  569. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  570. {
  571. unsigned int udma = adev->dma_mode; /* FIXME: MWDMA too */
  572. struct pci_dev *dev = to_pci_dev(ap->host_set->dev);
  573. u8 maslave = ap->hard_port_no ? 0x42 : 0x40;
  574. u8 speed = udma;
  575. unsigned int drive_dn = (ap->hard_port_no ? 2 : 0) + adev->devno;
  576. int a_speed = 3 << (drive_dn * 4);
  577. int u_flag = 1 << drive_dn;
  578. int v_flag = 0x01 << drive_dn;
  579. int w_flag = 0x10 << drive_dn;
  580. int u_speed = 0;
  581. int sitre;
  582. u16 reg4042, reg4a;
  583. u8 reg48, reg54, reg55;
  584. pci_read_config_word(dev, maslave, &reg4042);
  585. DPRINTK("reg4042 = 0x%04x\n", reg4042);
  586. sitre = (reg4042 & 0x4000) ? 1 : 0;
  587. pci_read_config_byte(dev, 0x48, &reg48);
  588. pci_read_config_word(dev, 0x4a, &reg4a);
  589. pci_read_config_byte(dev, 0x54, &reg54);
  590. pci_read_config_byte(dev, 0x55, &reg55);
  591. switch(speed) {
  592. case XFER_UDMA_4:
  593. case XFER_UDMA_2: u_speed = 2 << (drive_dn * 4); break;
  594. case XFER_UDMA_6:
  595. case XFER_UDMA_5:
  596. case XFER_UDMA_3:
  597. case XFER_UDMA_1: u_speed = 1 << (drive_dn * 4); break;
  598. case XFER_UDMA_0: u_speed = 0 << (drive_dn * 4); break;
  599. case XFER_MW_DMA_2:
  600. case XFER_MW_DMA_1: break;
  601. default:
  602. BUG();
  603. return;
  604. }
  605. if (speed >= XFER_UDMA_0) {
  606. if (!(reg48 & u_flag))
  607. pci_write_config_byte(dev, 0x48, reg48 | u_flag);
  608. if (speed == XFER_UDMA_5) {
  609. pci_write_config_byte(dev, 0x55, (u8) reg55|w_flag);
  610. } else {
  611. pci_write_config_byte(dev, 0x55, (u8) reg55 & ~w_flag);
  612. }
  613. if ((reg4a & a_speed) != u_speed)
  614. pci_write_config_word(dev, 0x4a, (reg4a & ~a_speed) | u_speed);
  615. if (speed > XFER_UDMA_2) {
  616. if (!(reg54 & v_flag))
  617. pci_write_config_byte(dev, 0x54, reg54 | v_flag);
  618. } else
  619. pci_write_config_byte(dev, 0x54, reg54 & ~v_flag);
  620. } else {
  621. if (reg48 & u_flag)
  622. pci_write_config_byte(dev, 0x48, reg48 & ~u_flag);
  623. if (reg4a & a_speed)
  624. pci_write_config_word(dev, 0x4a, reg4a & ~a_speed);
  625. if (reg54 & v_flag)
  626. pci_write_config_byte(dev, 0x54, reg54 & ~v_flag);
  627. if (reg55 & w_flag)
  628. pci_write_config_byte(dev, 0x55, (u8) reg55 & ~w_flag);
  629. }
  630. }
  631. #define AHCI_PCI_BAR 5
  632. #define AHCI_GLOBAL_CTL 0x04
  633. #define AHCI_ENABLE (1 << 31)
  634. static int piix_disable_ahci(struct pci_dev *pdev)
  635. {
  636. void __iomem *mmio;
  637. u32 tmp;
  638. int rc = 0;
  639. /* BUG: pci_enable_device has not yet been called. This
  640. * works because this device is usually set up by BIOS.
  641. */
  642. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  643. !pci_resource_len(pdev, AHCI_PCI_BAR))
  644. return 0;
  645. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  646. if (!mmio)
  647. return -ENOMEM;
  648. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  649. if (tmp & AHCI_ENABLE) {
  650. tmp &= ~AHCI_ENABLE;
  651. writel(tmp, mmio + AHCI_GLOBAL_CTL);
  652. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  653. if (tmp & AHCI_ENABLE)
  654. rc = -EIO;
  655. }
  656. pci_iounmap(pdev, mmio);
  657. return rc;
  658. }
  659. /**
  660. * piix_check_450nx_errata - Check for problem 450NX setup
  661. * @ata_dev: the PCI device to check
  662. *
  663. * Check for the present of 450NX errata #19 and errata #25. If
  664. * they are found return an error code so we can turn off DMA
  665. */
  666. static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
  667. {
  668. struct pci_dev *pdev = NULL;
  669. u16 cfg;
  670. u8 rev;
  671. int no_piix_dma = 0;
  672. while((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL)
  673. {
  674. /* Look for 450NX PXB. Check for problem configurations
  675. A PCI quirk checks bit 6 already */
  676. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
  677. pci_read_config_word(pdev, 0x41, &cfg);
  678. /* Only on the original revision: IDE DMA can hang */
  679. if(rev == 0x00)
  680. no_piix_dma = 1;
  681. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  682. else if(cfg & (1<<14) && rev < 5)
  683. no_piix_dma = 2;
  684. }
  685. if(no_piix_dma)
  686. dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
  687. if(no_piix_dma == 2)
  688. dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
  689. return no_piix_dma;
  690. }
  691. static void __devinit piix_init_sata_map(struct pci_dev *pdev,
  692. struct ata_port_info *pinfo)
  693. {
  694. struct piix_map_db *map_db = pinfo[0].private_data;
  695. const unsigned int *map;
  696. int i, invalid_map = 0;
  697. u8 map_value;
  698. pci_read_config_byte(pdev, ICH5_PMR, &map_value);
  699. map = map_db->map[map_value & map_db->mask];
  700. dev_printk(KERN_INFO, &pdev->dev, "MAP [");
  701. for (i = 0; i < 4; i++) {
  702. switch (map[i]) {
  703. case RV:
  704. invalid_map = 1;
  705. printk(" XX");
  706. break;
  707. case NA:
  708. printk(" --");
  709. break;
  710. case IDE:
  711. WARN_ON((i & 1) || map[i + 1] != IDE);
  712. pinfo[i / 2] = piix_port_info[ich5_pata];
  713. i++;
  714. printk(" IDE IDE");
  715. break;
  716. default:
  717. printk(" P%d", map[i]);
  718. if (i & 1)
  719. pinfo[i / 2].host_flags |= ATA_FLAG_SLAVE_POSS;
  720. break;
  721. }
  722. }
  723. printk(" ]\n");
  724. if (invalid_map)
  725. dev_printk(KERN_ERR, &pdev->dev,
  726. "invalid MAP value %u\n", map_value);
  727. pinfo[0].private_data = (void *)map;
  728. pinfo[1].private_data = (void *)map;
  729. }
  730. /**
  731. * piix_init_one - Register PIIX ATA PCI device with kernel services
  732. * @pdev: PCI device to register
  733. * @ent: Entry in piix_pci_tbl matching with @pdev
  734. *
  735. * Called from kernel PCI layer. We probe for combined mode (sigh),
  736. * and then hand over control to libata, for it to do the rest.
  737. *
  738. * LOCKING:
  739. * Inherited from PCI layer (may sleep).
  740. *
  741. * RETURNS:
  742. * Zero on success, or -ERRNO value.
  743. */
  744. static int piix_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  745. {
  746. static int printed_version;
  747. struct ata_port_info port_info[2];
  748. struct ata_port_info *ppinfo[2] = { &port_info[0], &port_info[1] };
  749. unsigned long host_flags;
  750. if (!printed_version++)
  751. dev_printk(KERN_DEBUG, &pdev->dev,
  752. "version " DRV_VERSION "\n");
  753. /* no hotplugging support (FIXME) */
  754. if (!in_module_init)
  755. return -ENODEV;
  756. port_info[0] = piix_port_info[ent->driver_data];
  757. port_info[1] = piix_port_info[ent->driver_data];
  758. host_flags = port_info[0].host_flags;
  759. if (host_flags & PIIX_FLAG_AHCI) {
  760. u8 tmp;
  761. pci_read_config_byte(pdev, PIIX_SCC, &tmp);
  762. if (tmp == PIIX_AHCI_DEVICE) {
  763. int rc = piix_disable_ahci(pdev);
  764. if (rc)
  765. return rc;
  766. }
  767. }
  768. /* Initialize SATA map */
  769. if (host_flags & ATA_FLAG_SATA)
  770. piix_init_sata_map(pdev, port_info);
  771. /* On ICH5, some BIOSen disable the interrupt using the
  772. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  773. * On ICH6, this bit has the same effect, but only when
  774. * MSI is disabled (and it is disabled, as we don't use
  775. * message-signalled interrupts currently).
  776. */
  777. if (host_flags & PIIX_FLAG_CHECKINTR)
  778. pci_intx(pdev, 1);
  779. if (piix_check_450nx_errata(pdev)) {
  780. /* This writes into the master table but it does not
  781. really matter for this errata as we will apply it to
  782. all the PIIX devices on the board */
  783. port_info[0].mwdma_mask = 0;
  784. port_info[0].udma_mask = 0;
  785. port_info[1].mwdma_mask = 0;
  786. port_info[1].udma_mask = 0;
  787. }
  788. return ata_pci_init_one(pdev, ppinfo, 2);
  789. }
  790. static int __init piix_init(void)
  791. {
  792. int rc;
  793. DPRINTK("pci_module_init\n");
  794. rc = pci_module_init(&piix_pci_driver);
  795. if (rc)
  796. return rc;
  797. in_module_init = 0;
  798. DPRINTK("done\n");
  799. return 0;
  800. }
  801. static void __exit piix_exit(void)
  802. {
  803. pci_unregister_driver(&piix_pci_driver);
  804. }
  805. module_init(piix_init);
  806. module_exit(piix_exit);