bnx2x.h 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029
  1. /* bnx2x.h: Broadcom Everest network driver.
  2. *
  3. * Copyright (c) 2007-2008 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. *
  9. * Maintained by: Eilon Greenstein <eilong@broadcom.com>
  10. * Written by: Eliezer Tamir
  11. * Based on code from Michael Chan's bnx2 driver
  12. */
  13. #ifndef BNX2X_H
  14. #define BNX2X_H
  15. /* compilation time flags */
  16. /* define this to make the driver freeze on error to allow getting debug info
  17. * (you will need to reboot afterwards) */
  18. /* #define BNX2X_STOP_ON_ERROR */
  19. /* error/debug prints */
  20. #define DRV_MODULE_NAME "bnx2x"
  21. #define PFX DRV_MODULE_NAME ": "
  22. /* for messages that are currently off */
  23. #define BNX2X_MSG_OFF 0
  24. #define BNX2X_MSG_MCP 0x010000 /* was: NETIF_MSG_HW */
  25. #define BNX2X_MSG_STATS 0x020000 /* was: NETIF_MSG_TIMER */
  26. #define BNX2X_MSG_NVM 0x040000 /* was: NETIF_MSG_HW */
  27. #define BNX2X_MSG_DMAE 0x080000 /* was: NETIF_MSG_HW */
  28. #define BNX2X_MSG_SP 0x100000 /* was: NETIF_MSG_INTR */
  29. #define BNX2X_MSG_FP 0x200000 /* was: NETIF_MSG_INTR */
  30. #define DP_LEVEL KERN_NOTICE /* was: KERN_DEBUG */
  31. /* regular debug print */
  32. #define DP(__mask, __fmt, __args...) do { \
  33. if (bp->msglevel & (__mask)) \
  34. printk(DP_LEVEL "[%s:%d(%s)]" __fmt, __func__, __LINE__, \
  35. bp->dev?(bp->dev->name):"?", ##__args); \
  36. } while (0)
  37. /* errors debug print */
  38. #define BNX2X_DBG_ERR(__fmt, __args...) do { \
  39. if (bp->msglevel & NETIF_MSG_PROBE) \
  40. printk(KERN_ERR "[%s:%d(%s)]" __fmt, __func__, __LINE__, \
  41. bp->dev?(bp->dev->name):"?", ##__args); \
  42. } while (0)
  43. /* for errors (never masked) */
  44. #define BNX2X_ERR(__fmt, __args...) do { \
  45. printk(KERN_ERR "[%s:%d(%s)]" __fmt, __func__, __LINE__, \
  46. bp->dev?(bp->dev->name):"?", ##__args); \
  47. } while (0)
  48. /* before we have a dev->name use dev_info() */
  49. #define BNX2X_DEV_INFO(__fmt, __args...) do { \
  50. if (bp->msglevel & NETIF_MSG_PROBE) \
  51. dev_info(&bp->pdev->dev, __fmt, ##__args); \
  52. } while (0)
  53. #ifdef BNX2X_STOP_ON_ERROR
  54. #define bnx2x_panic() do { \
  55. bp->panic = 1; \
  56. BNX2X_ERR("driver assert\n"); \
  57. bnx2x_int_disable(bp); \
  58. bnx2x_panic_dump(bp); \
  59. } while (0)
  60. #else
  61. #define bnx2x_panic() do { \
  62. BNX2X_ERR("driver assert\n"); \
  63. bnx2x_panic_dump(bp); \
  64. } while (0)
  65. #endif
  66. #ifdef NETIF_F_HW_VLAN_TX
  67. #define BCM_VLAN 1
  68. #endif
  69. #define U64_LO(x) (u32)(((u64)(x)) & 0xffffffff)
  70. #define U64_HI(x) (u32)(((u64)(x)) >> 32)
  71. #define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo))
  72. #define REG_ADDR(bp, offset) (bp->regview + offset)
  73. #define REG_RD(bp, offset) readl(REG_ADDR(bp, offset))
  74. #define REG_RD8(bp, offset) readb(REG_ADDR(bp, offset))
  75. #define REG_RD64(bp, offset) readq(REG_ADDR(bp, offset))
  76. #define REG_WR(bp, offset, val) writel((u32)val, REG_ADDR(bp, offset))
  77. #define REG_WR8(bp, offset, val) writeb((u8)val, REG_ADDR(bp, offset))
  78. #define REG_WR16(bp, offset, val) writew((u16)val, REG_ADDR(bp, offset))
  79. #define REG_WR32(bp, offset, val) REG_WR(bp, offset, val)
  80. #define REG_RD_IND(bp, offset) bnx2x_reg_rd_ind(bp, offset)
  81. #define REG_WR_IND(bp, offset, val) bnx2x_reg_wr_ind(bp, offset, val)
  82. #define REG_RD_DMAE(bp, offset, valp, len32) \
  83. do { \
  84. bnx2x_read_dmae(bp, offset, len32);\
  85. memcpy(valp, bnx2x_sp(bp, wb_data[0]), len32 * 4); \
  86. } while (0)
  87. #define REG_WR_DMAE(bp, offset, valp, len32) \
  88. do { \
  89. memcpy(bnx2x_sp(bp, wb_data[0]), valp, len32 * 4); \
  90. bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data), \
  91. offset, len32); \
  92. } while (0)
  93. #define SHMEM_ADDR(bp, field) (bp->common.shmem_base + \
  94. offsetof(struct shmem_region, field))
  95. #define SHMEM_RD(bp, field) REG_RD(bp, SHMEM_ADDR(bp, field))
  96. #define SHMEM_WR(bp, field, val) REG_WR(bp, SHMEM_ADDR(bp, field), val)
  97. #define NIG_WR(reg, val) REG_WR(bp, reg, val)
  98. #define EMAC_WR(reg, val) REG_WR(bp, emac_base + reg, val)
  99. #define BMAC_WR(reg, val) REG_WR(bp, GRCBASE_NIG + bmac_addr + reg, val)
  100. #define for_each_queue(bp, var) for (var = 0; var < bp->num_queues; var++)
  101. #define for_each_nondefault_queue(bp, var) \
  102. for (var = 1; var < bp->num_queues; var++)
  103. #define is_multi(bp) (bp->num_queues > 1)
  104. #define bnx2x_sp_check(bp, var) ((bp->slowpath) ? (&bp->slowpath->var) : NULL)
  105. struct sw_rx_bd {
  106. struct sk_buff *skb;
  107. DECLARE_PCI_UNMAP_ADDR(mapping)
  108. };
  109. struct sw_tx_bd {
  110. struct sk_buff *skb;
  111. u16 first_bd;
  112. };
  113. struct bnx2x_fastpath {
  114. struct napi_struct napi;
  115. struct host_status_block *status_blk;
  116. dma_addr_t status_blk_mapping;
  117. struct eth_tx_db_data *hw_tx_prods;
  118. dma_addr_t tx_prods_mapping;
  119. struct sw_tx_bd *tx_buf_ring;
  120. struct eth_tx_bd *tx_desc_ring;
  121. dma_addr_t tx_desc_mapping;
  122. struct sw_rx_bd *rx_buf_ring;
  123. struct eth_rx_bd *rx_desc_ring;
  124. dma_addr_t rx_desc_mapping;
  125. union eth_rx_cqe *rx_comp_ring;
  126. dma_addr_t rx_comp_mapping;
  127. int state;
  128. #define BNX2X_FP_STATE_CLOSED 0
  129. #define BNX2X_FP_STATE_IRQ 0x80000
  130. #define BNX2X_FP_STATE_OPENING 0x90000
  131. #define BNX2X_FP_STATE_OPEN 0xa0000
  132. #define BNX2X_FP_STATE_HALTING 0xb0000
  133. #define BNX2X_FP_STATE_HALTED 0xc0000
  134. u8 index; /* number in fp array */
  135. u8 cl_id; /* eth client id */
  136. u8 sb_id; /* status block number in HW */
  137. #define FP_IDX(fp) (fp->index)
  138. #define FP_CL_ID(fp) (fp->cl_id)
  139. #define BP_CL_ID(bp) (bp->fp[0].cl_id)
  140. #define FP_SB_ID(fp) (fp->sb_id)
  141. #define CNIC_SB_ID 0
  142. u16 tx_pkt_prod;
  143. u16 tx_pkt_cons;
  144. u16 tx_bd_prod;
  145. u16 tx_bd_cons;
  146. u16 *tx_cons_sb;
  147. u16 fp_c_idx;
  148. u16 fp_u_idx;
  149. u16 rx_bd_prod;
  150. u16 rx_bd_cons;
  151. u16 rx_comp_prod;
  152. u16 rx_comp_cons;
  153. u16 *rx_cons_sb;
  154. unsigned long tx_pkt,
  155. rx_pkt,
  156. rx_calls;
  157. struct bnx2x *bp; /* parent */
  158. };
  159. #define bnx2x_fp(bp, nr, var) (bp->fp[nr].var)
  160. /* This is needed for determening of last_max */
  161. #define SUB_S16(a, b) (s16)((s16)(a) - (s16)(b))
  162. #define BD_UNMAP_ADDR(bd) HILO_U64(le32_to_cpu((bd)->addr_hi), \
  163. le32_to_cpu((bd)->addr_lo))
  164. #define BD_UNMAP_LEN(bd) (le16_to_cpu((bd)->nbytes))
  165. /* stuff added to make the code fit 80Col */
  166. #define CQE_TYPE(cqe_fp_flags) ((cqe_fp_flags) & ETH_FAST_PATH_RX_CQE_TYPE)
  167. #define ETH_RX_ERROR_FALGS (ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG | \
  168. ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG | \
  169. ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG)
  170. #define FP_USB_FUNC_OFF (2 + 2*HC_USTORM_SB_NUM_INDICES)
  171. #define FP_CSB_FUNC_OFF (2 + 2*HC_CSTORM_SB_NUM_INDICES)
  172. #define U_SB_ETH_RX_CQ_INDEX HC_INDEX_U_ETH_RX_CQ_CONS
  173. #define U_SB_ETH_RX_BD_INDEX HC_INDEX_U_ETH_RX_BD_CONS
  174. #define C_SB_ETH_TX_CQ_INDEX HC_INDEX_C_ETH_TX_CQ_CONS
  175. #define BNX2X_RX_SB_INDEX \
  176. (&fp->status_blk->u_status_block.index_values[U_SB_ETH_RX_CQ_INDEX])
  177. #define BNX2X_RX_SB_BD_INDEX \
  178. (&fp->status_blk->u_status_block.index_values[U_SB_ETH_RX_BD_INDEX])
  179. #define BNX2X_RX_SB_INDEX_NUM \
  180. (((U_SB_ETH_RX_CQ_INDEX << \
  181. USTORM_ETH_ST_CONTEXT_CONFIG_CQE_SB_INDEX_NUMBER_SHIFT) & \
  182. USTORM_ETH_ST_CONTEXT_CONFIG_CQE_SB_INDEX_NUMBER) | \
  183. ((U_SB_ETH_RX_BD_INDEX << \
  184. USTORM_ETH_ST_CONTEXT_CONFIG_BD_SB_INDEX_NUMBER_SHIFT) & \
  185. USTORM_ETH_ST_CONTEXT_CONFIG_BD_SB_INDEX_NUMBER))
  186. #define BNX2X_TX_SB_INDEX \
  187. (&fp->status_blk->c_status_block.index_values[C_SB_ETH_TX_CQ_INDEX])
  188. /* common */
  189. struct bnx2x_common {
  190. u32 chip_id;
  191. /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
  192. #define CHIP_ID(bp) (bp->common.chip_id & 0xfffffff0)
  193. #define CHIP_NUM(bp) (bp->common.chip_id >> 16)
  194. #define CHIP_NUM_57710 0x164e
  195. #define CHIP_NUM_57711 0x164f
  196. #define CHIP_NUM_57711E 0x1650
  197. #define CHIP_IS_E1(bp) (CHIP_NUM(bp) == CHIP_NUM_57710)
  198. #define CHIP_IS_57711(bp) (CHIP_NUM(bp) == CHIP_NUM_57711)
  199. #define CHIP_IS_57711E(bp) (CHIP_NUM(bp) == CHIP_NUM_57711E)
  200. #define CHIP_IS_E1H(bp) (CHIP_IS_57711(bp) || \
  201. CHIP_IS_57711E(bp))
  202. #define IS_E1H_OFFSET CHIP_IS_E1H(bp)
  203. #define CHIP_REV(bp) (bp->common.chip_id & 0x0000f000)
  204. #define CHIP_REV_Ax 0x00000000
  205. /* assume maximum 5 revisions */
  206. #define CHIP_REV_IS_SLOW(bp) (CHIP_REV(bp) > 0x00005000)
  207. /* Emul versions are A=>0xe, B=>0xc, C=>0xa, D=>8, E=>6 */
  208. #define CHIP_REV_IS_EMUL(bp) ((CHIP_REV_IS_SLOW(bp)) && \
  209. !(CHIP_REV(bp) & 0x00001000))
  210. /* FPGA versions are A=>0xf, B=>0xd, C=>0xb, D=>9, E=>7 */
  211. #define CHIP_REV_IS_FPGA(bp) ((CHIP_REV_IS_SLOW(bp)) && \
  212. (CHIP_REV(bp) & 0x00001000))
  213. #define CHIP_TIME(bp) ((CHIP_REV_IS_EMUL(bp)) ? 2000 : \
  214. ((CHIP_REV_IS_FPGA(bp)) ? 200 : 1))
  215. #define CHIP_METAL(bp) (bp->common.chip_id & 0x00000ff0)
  216. #define CHIP_BOND_ID(bp) (bp->common.chip_id & 0x0000000f)
  217. int flash_size;
  218. #define NVRAM_1MB_SIZE 0x20000 /* 1M bit in bytes */
  219. #define NVRAM_TIMEOUT_COUNT 30000
  220. #define NVRAM_PAGE_SIZE 256
  221. u32 shmem_base;
  222. u32 hw_config;
  223. u32 board;
  224. u32 bc_ver;
  225. char *name;
  226. };
  227. /* end of common */
  228. /* port */
  229. struct nig_stats {
  230. u32 brb_discard;
  231. u32 brb_packet;
  232. u32 brb_truncate;
  233. u32 flow_ctrl_discard;
  234. u32 flow_ctrl_octets;
  235. u32 flow_ctrl_packet;
  236. u32 mng_discard;
  237. u32 mng_octet_inp;
  238. u32 mng_octet_out;
  239. u32 mng_packet_inp;
  240. u32 mng_packet_out;
  241. u32 pbf_octets;
  242. u32 pbf_packet;
  243. u32 safc_inp;
  244. u32 egress_mac_pkt0_lo;
  245. u32 egress_mac_pkt0_hi;
  246. u32 egress_mac_pkt1_lo;
  247. u32 egress_mac_pkt1_hi;
  248. };
  249. struct bnx2x_port {
  250. u32 pmf;
  251. u32 link_config;
  252. u32 supported;
  253. /* link settings - missing defines */
  254. #define SUPPORTED_2500baseX_Full (1 << 15)
  255. u32 advertising;
  256. /* link settings - missing defines */
  257. #define ADVERTISED_2500baseX_Full (1 << 15)
  258. u32 phy_addr;
  259. /* used to synchronize phy accesses */
  260. struct mutex phy_mutex;
  261. u32 port_stx;
  262. struct nig_stats old_nig_stats;
  263. };
  264. /* end of port */
  265. enum bnx2x_stats_event {
  266. STATS_EVENT_PMF = 0,
  267. STATS_EVENT_LINK_UP,
  268. STATS_EVENT_UPDATE,
  269. STATS_EVENT_STOP,
  270. STATS_EVENT_MAX
  271. };
  272. enum bnx2x_stats_state {
  273. STATS_STATE_DISABLED = 0,
  274. STATS_STATE_ENABLED,
  275. STATS_STATE_MAX
  276. };
  277. struct bnx2x_eth_stats {
  278. u32 total_bytes_received_hi;
  279. u32 total_bytes_received_lo;
  280. u32 total_bytes_transmitted_hi;
  281. u32 total_bytes_transmitted_lo;
  282. u32 total_unicast_packets_received_hi;
  283. u32 total_unicast_packets_received_lo;
  284. u32 total_multicast_packets_received_hi;
  285. u32 total_multicast_packets_received_lo;
  286. u32 total_broadcast_packets_received_hi;
  287. u32 total_broadcast_packets_received_lo;
  288. u32 total_unicast_packets_transmitted_hi;
  289. u32 total_unicast_packets_transmitted_lo;
  290. u32 total_multicast_packets_transmitted_hi;
  291. u32 total_multicast_packets_transmitted_lo;
  292. u32 total_broadcast_packets_transmitted_hi;
  293. u32 total_broadcast_packets_transmitted_lo;
  294. u32 valid_bytes_received_hi;
  295. u32 valid_bytes_received_lo;
  296. u32 error_bytes_received_hi;
  297. u32 error_bytes_received_lo;
  298. u32 rx_stat_ifhcinbadoctets_hi;
  299. u32 rx_stat_ifhcinbadoctets_lo;
  300. u32 tx_stat_ifhcoutbadoctets_hi;
  301. u32 tx_stat_ifhcoutbadoctets_lo;
  302. u32 rx_stat_dot3statsfcserrors_hi;
  303. u32 rx_stat_dot3statsfcserrors_lo;
  304. u32 rx_stat_dot3statsalignmenterrors_hi;
  305. u32 rx_stat_dot3statsalignmenterrors_lo;
  306. u32 rx_stat_dot3statscarriersenseerrors_hi;
  307. u32 rx_stat_dot3statscarriersenseerrors_lo;
  308. u32 rx_stat_falsecarriererrors_hi;
  309. u32 rx_stat_falsecarriererrors_lo;
  310. u32 rx_stat_etherstatsundersizepkts_hi;
  311. u32 rx_stat_etherstatsundersizepkts_lo;
  312. u32 rx_stat_dot3statsframestoolong_hi;
  313. u32 rx_stat_dot3statsframestoolong_lo;
  314. u32 rx_stat_etherstatsfragments_hi;
  315. u32 rx_stat_etherstatsfragments_lo;
  316. u32 rx_stat_etherstatsjabbers_hi;
  317. u32 rx_stat_etherstatsjabbers_lo;
  318. u32 rx_stat_maccontrolframesreceived_hi;
  319. u32 rx_stat_maccontrolframesreceived_lo;
  320. u32 rx_stat_bmac_xpf_hi;
  321. u32 rx_stat_bmac_xpf_lo;
  322. u32 rx_stat_bmac_xcf_hi;
  323. u32 rx_stat_bmac_xcf_lo;
  324. u32 rx_stat_xoffstateentered_hi;
  325. u32 rx_stat_xoffstateentered_lo;
  326. u32 rx_stat_xonpauseframesreceived_hi;
  327. u32 rx_stat_xonpauseframesreceived_lo;
  328. u32 rx_stat_xoffpauseframesreceived_hi;
  329. u32 rx_stat_xoffpauseframesreceived_lo;
  330. u32 tx_stat_outxonsent_hi;
  331. u32 tx_stat_outxonsent_lo;
  332. u32 tx_stat_outxoffsent_hi;
  333. u32 tx_stat_outxoffsent_lo;
  334. u32 tx_stat_flowcontroldone_hi;
  335. u32 tx_stat_flowcontroldone_lo;
  336. u32 tx_stat_etherstatscollisions_hi;
  337. u32 tx_stat_etherstatscollisions_lo;
  338. u32 tx_stat_dot3statssinglecollisionframes_hi;
  339. u32 tx_stat_dot3statssinglecollisionframes_lo;
  340. u32 tx_stat_dot3statsmultiplecollisionframes_hi;
  341. u32 tx_stat_dot3statsmultiplecollisionframes_lo;
  342. u32 tx_stat_dot3statsdeferredtransmissions_hi;
  343. u32 tx_stat_dot3statsdeferredtransmissions_lo;
  344. u32 tx_stat_dot3statsexcessivecollisions_hi;
  345. u32 tx_stat_dot3statsexcessivecollisions_lo;
  346. u32 tx_stat_dot3statslatecollisions_hi;
  347. u32 tx_stat_dot3statslatecollisions_lo;
  348. u32 tx_stat_etherstatspkts64octets_hi;
  349. u32 tx_stat_etherstatspkts64octets_lo;
  350. u32 tx_stat_etherstatspkts65octetsto127octets_hi;
  351. u32 tx_stat_etherstatspkts65octetsto127octets_lo;
  352. u32 tx_stat_etherstatspkts128octetsto255octets_hi;
  353. u32 tx_stat_etherstatspkts128octetsto255octets_lo;
  354. u32 tx_stat_etherstatspkts256octetsto511octets_hi;
  355. u32 tx_stat_etherstatspkts256octetsto511octets_lo;
  356. u32 tx_stat_etherstatspkts512octetsto1023octets_hi;
  357. u32 tx_stat_etherstatspkts512octetsto1023octets_lo;
  358. u32 tx_stat_etherstatspkts1024octetsto1522octets_hi;
  359. u32 tx_stat_etherstatspkts1024octetsto1522octets_lo;
  360. u32 tx_stat_etherstatspktsover1522octets_hi;
  361. u32 tx_stat_etherstatspktsover1522octets_lo;
  362. u32 tx_stat_bmac_2047_hi;
  363. u32 tx_stat_bmac_2047_lo;
  364. u32 tx_stat_bmac_4095_hi;
  365. u32 tx_stat_bmac_4095_lo;
  366. u32 tx_stat_bmac_9216_hi;
  367. u32 tx_stat_bmac_9216_lo;
  368. u32 tx_stat_bmac_16383_hi;
  369. u32 tx_stat_bmac_16383_lo;
  370. u32 tx_stat_dot3statsinternalmactransmiterrors_hi;
  371. u32 tx_stat_dot3statsinternalmactransmiterrors_lo;
  372. u32 tx_stat_bmac_ufl_hi;
  373. u32 tx_stat_bmac_ufl_lo;
  374. u32 brb_drop_hi;
  375. u32 brb_drop_lo;
  376. u32 jabber_packets_received;
  377. u32 etherstatspkts1024octetsto1522octets_hi;
  378. u32 etherstatspkts1024octetsto1522octets_lo;
  379. u32 etherstatspktsover1522octets_hi;
  380. u32 etherstatspktsover1522octets_lo;
  381. u32 no_buff_discard;
  382. u32 mac_filter_discard;
  383. u32 xxoverflow_discard;
  384. u32 brb_truncate_discard;
  385. u32 mac_discard;
  386. u32 driver_xoff;
  387. };
  388. #define STATS_OFFSET32(stat_name) \
  389. (offsetof(struct bnx2x_eth_stats, stat_name) / 4)
  390. #ifdef BNX2X_MULTI
  391. #define MAX_CONTEXT 16
  392. #else
  393. #define MAX_CONTEXT 1
  394. #endif
  395. union cdu_context {
  396. struct eth_context eth;
  397. char pad[1024];
  398. };
  399. #define MAX_DMAE_C 8
  400. /* DMA memory not used in fastpath */
  401. struct bnx2x_slowpath {
  402. union cdu_context context[MAX_CONTEXT];
  403. struct eth_stats_query fw_stats;
  404. struct mac_configuration_cmd mac_config;
  405. struct mac_configuration_cmd mcast_config;
  406. /* used by dmae command executer */
  407. struct dmae_command dmae[MAX_DMAE_C];
  408. u32 stats_comp;
  409. union mac_stats mac_stats;
  410. struct nig_stats nig_stats;
  411. struct host_port_stats port_stats;
  412. struct host_func_stats func_stats;
  413. u32 wb_comp;
  414. u32 wb_data[4];
  415. };
  416. #define bnx2x_sp(bp, var) (&bp->slowpath->var)
  417. #define bnx2x_sp_mapping(bp, var) \
  418. (bp->slowpath_mapping + offsetof(struct bnx2x_slowpath, var))
  419. /* attn group wiring */
  420. #define MAX_DYNAMIC_ATTN_GRPS 8
  421. struct attn_route {
  422. u32 sig[4];
  423. };
  424. struct bnx2x {
  425. /* Fields used in the tx and intr/napi performance paths
  426. * are grouped together in the beginning of the structure
  427. */
  428. struct bnx2x_fastpath fp[MAX_CONTEXT];
  429. void __iomem *regview;
  430. void __iomem *doorbells;
  431. #define BNX2X_DB_SIZE (16*2048)
  432. struct net_device *dev;
  433. struct pci_dev *pdev;
  434. atomic_t intr_sem;
  435. struct msix_entry msix_table[MAX_CONTEXT+1];
  436. int tx_ring_size;
  437. #ifdef BCM_VLAN
  438. struct vlan_group *vlgrp;
  439. #endif
  440. u32 rx_csum;
  441. u32 rx_offset;
  442. u32 rx_buf_use_size; /* useable size */
  443. u32 rx_buf_size; /* with alignment */
  444. #define ETH_OVREHEAD (ETH_HLEN + 8) /* 8 for CRC + VLAN */
  445. #define ETH_MIN_PACKET_SIZE 60
  446. #define ETH_MAX_PACKET_SIZE 1500
  447. #define ETH_MAX_JUMBO_PACKET_SIZE 9600
  448. struct host_def_status_block *def_status_blk;
  449. #define DEF_SB_ID 16
  450. u16 def_c_idx;
  451. u16 def_u_idx;
  452. u16 def_x_idx;
  453. u16 def_t_idx;
  454. u16 def_att_idx;
  455. u32 attn_state;
  456. struct attn_route attn_group[MAX_DYNAMIC_ATTN_GRPS];
  457. u32 aeu_mask;
  458. u32 nig_mask;
  459. /* slow path ring */
  460. struct eth_spe *spq;
  461. dma_addr_t spq_mapping;
  462. u16 spq_prod_idx;
  463. struct eth_spe *spq_prod_bd;
  464. struct eth_spe *spq_last_bd;
  465. u16 *dsb_sp_prod;
  466. u16 spq_left; /* serialize spq */
  467. /* used to synchronize spq accesses */
  468. spinlock_t spq_lock;
  469. /* Flags for marking that there is a STAT_QUERY or
  470. SET_MAC ramrod pending */
  471. u8 stats_pending;
  472. u8 set_mac_pending;
  473. /* End of fileds used in the performance code paths */
  474. int panic;
  475. int msglevel;
  476. u32 flags;
  477. #define PCIX_FLAG 1
  478. #define PCI_32BIT_FLAG 2
  479. #define ONE_TDMA_FLAG 4 /* no longer used */
  480. #define NO_WOL_FLAG 8
  481. #define USING_DAC_FLAG 0x10
  482. #define USING_MSIX_FLAG 0x20
  483. #define ASF_ENABLE_FLAG 0x40
  484. #define NO_MCP_FLAG 0x100
  485. #define BP_NOMCP(bp) (bp->flags & NO_MCP_FLAG)
  486. int func;
  487. #define BP_PORT(bp) (bp->func % PORT_MAX)
  488. #define BP_FUNC(bp) (bp->func)
  489. #define BP_E1HVN(bp) (bp->func >> 1)
  490. #define BP_L_ID(bp) (BP_E1HVN(bp) << 2)
  491. /* assorted E1HVN */
  492. #define IS_E1HMF(bp) (bp->e1hmf != 0)
  493. #define BP_MAX_QUEUES(bp) (IS_E1HMF(bp) ? 4 : 16)
  494. int pm_cap;
  495. int pcie_cap;
  496. struct work_struct sp_task;
  497. struct work_struct reset_task;
  498. struct timer_list timer;
  499. int timer_interval;
  500. int current_interval;
  501. u16 fw_seq;
  502. u16 fw_drv_pulse_wr_seq;
  503. u32 func_stx;
  504. struct link_params link_params;
  505. struct link_vars link_vars;
  506. struct bnx2x_common common;
  507. struct bnx2x_port port;
  508. u32 mf_config;
  509. u16 e1hov;
  510. u8 e1hmf;
  511. u8 wol;
  512. int rx_ring_size;
  513. u16 tx_quick_cons_trip_int;
  514. u16 tx_quick_cons_trip;
  515. u16 tx_ticks_int;
  516. u16 tx_ticks;
  517. u16 rx_quick_cons_trip_int;
  518. u16 rx_quick_cons_trip;
  519. u16 rx_ticks_int;
  520. u16 rx_ticks;
  521. u32 stats_ticks;
  522. u32 lin_cnt;
  523. int state;
  524. #define BNX2X_STATE_CLOSED 0x0
  525. #define BNX2X_STATE_OPENING_WAIT4_LOAD 0x1000
  526. #define BNX2X_STATE_OPENING_WAIT4_PORT 0x2000
  527. #define BNX2X_STATE_OPEN 0x3000
  528. #define BNX2X_STATE_CLOSING_WAIT4_HALT 0x4000
  529. #define BNX2X_STATE_CLOSING_WAIT4_DELETE 0x5000
  530. #define BNX2X_STATE_CLOSING_WAIT4_UNLOAD 0x6000
  531. #define BNX2X_STATE_DISABLED 0xd000
  532. #define BNX2X_STATE_DIAG 0xe000
  533. #define BNX2X_STATE_ERROR 0xf000
  534. int num_queues;
  535. u32 rx_mode;
  536. #define BNX2X_RX_MODE_NONE 0
  537. #define BNX2X_RX_MODE_NORMAL 1
  538. #define BNX2X_RX_MODE_ALLMULTI 2
  539. #define BNX2X_RX_MODE_PROMISC 3
  540. #define BNX2X_MAX_MULTICAST 64
  541. #define BNX2X_MAX_EMUL_MULTI 16
  542. dma_addr_t def_status_blk_mapping;
  543. struct bnx2x_slowpath *slowpath;
  544. dma_addr_t slowpath_mapping;
  545. #ifdef BCM_ISCSI
  546. void *t1;
  547. dma_addr_t t1_mapping;
  548. void *t2;
  549. dma_addr_t t2_mapping;
  550. void *timers;
  551. dma_addr_t timers_mapping;
  552. void *qm;
  553. dma_addr_t qm_mapping;
  554. #endif
  555. int dmae_ready;
  556. /* used to synchronize dmae accesses */
  557. struct mutex dmae_mutex;
  558. struct dmae_command init_dmae;
  559. /* used to synchronize stats collecting */
  560. int stats_state;
  561. /* used by dmae command loader */
  562. struct dmae_command stats_dmae;
  563. int executer_idx;
  564. u16 stats_counter;
  565. struct tstorm_per_client_stats old_tclient;
  566. struct xstorm_per_client_stats old_xclient;
  567. struct bnx2x_eth_stats eth_stats;
  568. struct z_stream_s *strm;
  569. void *gunzip_buf;
  570. dma_addr_t gunzip_mapping;
  571. int gunzip_outlen;
  572. #define FW_BUF_SIZE 0x8000
  573. };
  574. void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32);
  575. void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
  576. u32 len32);
  577. int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode);
  578. /* MC hsi */
  579. #define RX_COPY_THRESH 92
  580. #define BCM_PAGE_SHIFT 12
  581. #define BCM_PAGE_SIZE (1 << BCM_PAGE_SHIFT)
  582. #define BCM_PAGE_MASK (~(BCM_PAGE_SIZE - 1))
  583. #define BCM_PAGE_ALIGN(addr) (((addr) + BCM_PAGE_SIZE - 1) & BCM_PAGE_MASK)
  584. #define NUM_TX_RINGS 16
  585. #define TX_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_tx_bd))
  586. #define MAX_TX_DESC_CNT (TX_DESC_CNT - 1)
  587. #define NUM_TX_BD (TX_DESC_CNT * NUM_TX_RINGS)
  588. #define MAX_TX_BD (NUM_TX_BD - 1)
  589. #define MAX_TX_AVAIL (MAX_TX_DESC_CNT * NUM_TX_RINGS - 2)
  590. #define NEXT_TX_IDX(x) ((((x) & MAX_TX_DESC_CNT) == \
  591. (MAX_TX_DESC_CNT - 1)) ? (x) + 2 : (x) + 1)
  592. #define TX_BD(x) ((x) & MAX_TX_BD)
  593. #define TX_BD_POFF(x) ((x) & MAX_TX_DESC_CNT)
  594. /* The RX BD ring is special, each bd is 8 bytes but the last one is 16 */
  595. #define NUM_RX_RINGS 8
  596. #define RX_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_bd))
  597. #define MAX_RX_DESC_CNT (RX_DESC_CNT - 2)
  598. #define RX_DESC_MASK (RX_DESC_CNT - 1)
  599. #define NUM_RX_BD (RX_DESC_CNT * NUM_RX_RINGS)
  600. #define MAX_RX_BD (NUM_RX_BD - 1)
  601. #define MAX_RX_AVAIL (MAX_RX_DESC_CNT * NUM_RX_RINGS - 2)
  602. #define NEXT_RX_IDX(x) ((((x) & RX_DESC_MASK) == \
  603. (MAX_RX_DESC_CNT - 1)) ? (x) + 3 : (x) + 1)
  604. #define RX_BD(x) ((x) & MAX_RX_BD)
  605. #define NUM_RCQ_RINGS (NUM_RX_RINGS * 2)
  606. #define RCQ_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_rx_cqe))
  607. #define MAX_RCQ_DESC_CNT (RCQ_DESC_CNT - 1)
  608. #define NUM_RCQ_BD (RCQ_DESC_CNT * NUM_RCQ_RINGS)
  609. #define MAX_RCQ_BD (NUM_RCQ_BD - 1)
  610. #define MAX_RCQ_AVAIL (MAX_RCQ_DESC_CNT * NUM_RCQ_RINGS - 2)
  611. #define NEXT_RCQ_IDX(x) ((((x) & MAX_RCQ_DESC_CNT) == \
  612. (MAX_RCQ_DESC_CNT - 1)) ? (x) + 2 : (x) + 1)
  613. #define RCQ_BD(x) ((x) & MAX_RCQ_BD)
  614. /* used on a CID received from the HW */
  615. #define SW_CID(x) (le32_to_cpu(x) & \
  616. (COMMON_RAMROD_ETH_RX_CQE_CID >> 1))
  617. #define CQE_CMD(x) (le32_to_cpu(x) >> \
  618. COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT)
  619. #define STROM_ASSERT_ARRAY_SIZE 50
  620. /* must be used on a CID before placing it on a HW ring */
  621. #define HW_CID(bp, x) ((BP_PORT(bp) << 23) | (BP_E1HVN(bp) << 17) | x)
  622. #define SP_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_spe))
  623. #define MAX_SP_DESC_CNT (SP_DESC_CNT - 1)
  624. #define BNX2X_BTR 3
  625. #define MAX_SPQ_PENDING 8
  626. #define DPM_TRIGER_TYPE 0x40
  627. #define DOORBELL(bp, cid, val) \
  628. do { \
  629. writel((u32)val, (bp)->doorbells + (BCM_PAGE_SIZE * cid) + \
  630. DPM_TRIGER_TYPE); \
  631. } while (0)
  632. static inline u32 reg_poll(struct bnx2x *bp, u32 reg, u32 expected, int ms,
  633. int wait)
  634. {
  635. u32 val;
  636. do {
  637. val = REG_RD(bp, reg);
  638. if (val == expected)
  639. break;
  640. ms -= wait;
  641. msleep(wait);
  642. } while (ms > 0);
  643. return val;
  644. }
  645. /* load/unload mode */
  646. #define LOAD_NORMAL 0
  647. #define LOAD_OPEN 1
  648. #define LOAD_DIAG 2
  649. #define UNLOAD_NORMAL 0
  650. #define UNLOAD_CLOSE 1
  651. /* DMAE command defines */
  652. #define DMAE_CMD_SRC_PCI 0
  653. #define DMAE_CMD_SRC_GRC DMAE_COMMAND_SRC
  654. #define DMAE_CMD_DST_PCI (1 << DMAE_COMMAND_DST_SHIFT)
  655. #define DMAE_CMD_DST_GRC (2 << DMAE_COMMAND_DST_SHIFT)
  656. #define DMAE_CMD_C_DST_PCI 0
  657. #define DMAE_CMD_C_DST_GRC (1 << DMAE_COMMAND_C_DST_SHIFT)
  658. #define DMAE_CMD_C_ENABLE DMAE_COMMAND_C_TYPE_ENABLE
  659. #define DMAE_CMD_ENDIANITY_NO_SWAP (0 << DMAE_COMMAND_ENDIANITY_SHIFT)
  660. #define DMAE_CMD_ENDIANITY_B_SWAP (1 << DMAE_COMMAND_ENDIANITY_SHIFT)
  661. #define DMAE_CMD_ENDIANITY_DW_SWAP (2 << DMAE_COMMAND_ENDIANITY_SHIFT)
  662. #define DMAE_CMD_ENDIANITY_B_DW_SWAP (3 << DMAE_COMMAND_ENDIANITY_SHIFT)
  663. #define DMAE_CMD_PORT_0 0
  664. #define DMAE_CMD_PORT_1 DMAE_COMMAND_PORT
  665. #define DMAE_CMD_SRC_RESET DMAE_COMMAND_SRC_RESET
  666. #define DMAE_CMD_DST_RESET DMAE_COMMAND_DST_RESET
  667. #define DMAE_CMD_E1HVN_SHIFT DMAE_COMMAND_E1HVN_SHIFT
  668. #define DMAE_LEN32_RD_MAX 0x80
  669. #define DMAE_LEN32_WR_MAX 0x400
  670. #define DMAE_COMP_VAL 0xe0d0d0ae
  671. #define MAX_DMAE_C_PER_PORT 8
  672. #define INIT_DMAE_C(bp) (BP_PORT(bp)*MAX_DMAE_C_PER_PORT + \
  673. BP_E1HVN(bp))
  674. #define PMF_DMAE_C(bp) (BP_PORT(bp)*MAX_DMAE_C_PER_PORT + \
  675. E1HVN_MAX)
  676. /* PCIE link and speed */
  677. #define PCICFG_LINK_WIDTH 0x1f00000
  678. #define PCICFG_LINK_WIDTH_SHIFT 20
  679. #define PCICFG_LINK_SPEED 0xf0000
  680. #define PCICFG_LINK_SPEED_SHIFT 16
  681. #define BNX2X_NUM_STATS 39
  682. #define BNX2X_NUM_TESTS 8
  683. #define BNX2X_MAC_LOOPBACK 0
  684. #define BNX2X_PHY_LOOPBACK 1
  685. #define BNX2X_MAC_LOOPBACK_FAILED 1
  686. #define BNX2X_PHY_LOOPBACK_FAILED 2
  687. #define BNX2X_LOOPBACK_FAILED (BNX2X_MAC_LOOPBACK_FAILED | \
  688. BNX2X_PHY_LOOPBACK_FAILED)
  689. #define pbd_tcp_flags(skb) (ntohl(tcp_flag_word(tcp_hdr(skb)))>>16 & 0xff)
  690. /* must be used on a CID before placing it on a HW ring */
  691. #define BNX2X_RX_SUM_OK(cqe) \
  692. (!(cqe->fast_path_cqe.status_flags & \
  693. (ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG | \
  694. ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG)))
  695. /* CMNG constants
  696. derived from lab experiments, and not from system spec calculations !!! */
  697. #define DEF_MIN_RATE 100
  698. /* resolution of the rate shaping timer - 100 usec */
  699. #define RS_PERIODIC_TIMEOUT_USEC 100
  700. /* resolution of fairness algorithm in usecs -
  701. coefficient for clauclating the actuall t fair */
  702. #define T_FAIR_COEF 10000000
  703. /* number of bytes in single QM arbitration cycle -
  704. coeffiecnt for calculating the fairness timer */
  705. #define QM_ARB_BYTES 40000
  706. #define FAIR_MEM 2
  707. #define ATTN_NIG_FOR_FUNC (1L << 8)
  708. #define ATTN_SW_TIMER_4_FUNC (1L << 9)
  709. #define GPIO_2_FUNC (1L << 10)
  710. #define GPIO_3_FUNC (1L << 11)
  711. #define GPIO_4_FUNC (1L << 12)
  712. #define ATTN_GENERAL_ATTN_1 (1L << 13)
  713. #define ATTN_GENERAL_ATTN_2 (1L << 14)
  714. #define ATTN_GENERAL_ATTN_3 (1L << 15)
  715. #define ATTN_GENERAL_ATTN_4 (1L << 13)
  716. #define ATTN_GENERAL_ATTN_5 (1L << 14)
  717. #define ATTN_GENERAL_ATTN_6 (1L << 15)
  718. #define ATTN_HARD_WIRED_MASK 0xff00
  719. #define ATTENTION_ID 4
  720. /* stuff added to make the code fit 80Col */
  721. #define BNX2X_PMF_LINK_ASSERT \
  722. GENERAL_ATTEN_OFFSET(LINK_SYNC_ATTENTION_BIT_FUNC_0 + BP_FUNC(bp))
  723. #define BNX2X_MC_ASSERT_BITS \
  724. (GENERAL_ATTEN_OFFSET(TSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
  725. GENERAL_ATTEN_OFFSET(USTORM_FATAL_ASSERT_ATTENTION_BIT) | \
  726. GENERAL_ATTEN_OFFSET(CSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
  727. GENERAL_ATTEN_OFFSET(XSTORM_FATAL_ASSERT_ATTENTION_BIT))
  728. #define BNX2X_MCP_ASSERT \
  729. GENERAL_ATTEN_OFFSET(MCP_FATAL_ASSERT_ATTENTION_BIT)
  730. #define BNX2X_DOORQ_ASSERT \
  731. AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT
  732. #define BNX2X_GRC_TIMEOUT GENERAL_ATTEN_OFFSET(LATCHED_ATTN_TIMEOUT_GRC)
  733. #define BNX2X_GRC_RSV (GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCR) | \
  734. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCT) | \
  735. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCN) | \
  736. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCU) | \
  737. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCP) | \
  738. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RSVD_GRC))
  739. #define HW_INTERRUT_ASSERT_SET_0 \
  740. (AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT | \
  741. AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT | \
  742. AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT | \
  743. AEU_INPUTS_ATTN_BITS_PBF_HW_INTERRUPT)
  744. #define HW_PRTY_ASSERT_SET_0 (AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR | \
  745. AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR | \
  746. AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR | \
  747. AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR |\
  748. AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR)
  749. #define HW_INTERRUT_ASSERT_SET_1 \
  750. (AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT | \
  751. AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT | \
  752. AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT | \
  753. AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT | \
  754. AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT | \
  755. AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT | \
  756. AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT | \
  757. AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT | \
  758. AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT | \
  759. AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT | \
  760. AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT)
  761. #define HW_PRTY_ASSERT_SET_1 (AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR |\
  762. AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR | \
  763. AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR | \
  764. AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR | \
  765. AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR |\
  766. AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR |\
  767. AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR | \
  768. AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR | \
  769. AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR | \
  770. AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR | \
  771. AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR)
  772. #define HW_INTERRUT_ASSERT_SET_2 \
  773. (AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT | \
  774. AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT | \
  775. AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT | \
  776. AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT |\
  777. AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT)
  778. #define HW_PRTY_ASSERT_SET_2 (AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR | \
  779. AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR | \
  780. AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR |\
  781. AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR | \
  782. AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR | \
  783. AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR | \
  784. AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR)
  785. #define MULTI_FLAGS \
  786. (TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY | \
  787. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY | \
  788. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY | \
  789. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY | \
  790. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_ENABLE)
  791. #define MULTI_MASK 0x7f
  792. #define DEF_USB_FUNC_OFF (2 + 2*HC_USTORM_DEF_SB_NUM_INDICES)
  793. #define DEF_CSB_FUNC_OFF (2 + 2*HC_CSTORM_DEF_SB_NUM_INDICES)
  794. #define DEF_XSB_FUNC_OFF (2 + 2*HC_XSTORM_DEF_SB_NUM_INDICES)
  795. #define DEF_TSB_FUNC_OFF (2 + 2*HC_TSTORM_DEF_SB_NUM_INDICES)
  796. #define C_DEF_SB_SP_INDEX HC_INDEX_DEF_C_ETH_SLOW_PATH
  797. #define BNX2X_SP_DSB_INDEX \
  798. (&bp->def_status_blk->c_def_status_block.index_values[C_DEF_SB_SP_INDEX])
  799. #define CAM_IS_INVALID(x) \
  800. (x.target_table_entry.flags == TSTORM_CAM_TARGET_TABLE_ENTRY_ACTION_TYPE)
  801. #define CAM_INVALIDATE(x) \
  802. (x.target_table_entry.flags = TSTORM_CAM_TARGET_TABLE_ENTRY_ACTION_TYPE)
  803. /* Number of u32 elements in MC hash array */
  804. #define MC_HASH_SIZE 8
  805. #define MC_HASH_OFFSET(bp, i) (BAR_TSTRORM_INTMEM + \
  806. TSTORM_APPROXIMATE_MATCH_MULTICAST_FILTERING_OFFSET(BP_FUNC(bp)) + i*4)
  807. #ifndef PXP2_REG_PXP2_INT_STS
  808. #define PXP2_REG_PXP2_INT_STS PXP2_REG_PXP2_INT_STS_0
  809. #endif
  810. /* MISC_REG_RESET_REG - this is here for the hsi to work don't touch */
  811. #endif /* bnx2x.h */