radeon_pm.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504
  1. /*
  2. * Permission is hereby granted, free of charge, to any person obtaining a
  3. * copy of this software and associated documentation files (the "Software"),
  4. * to deal in the Software without restriction, including without limitation
  5. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  6. * and/or sell copies of the Software, and to permit persons to whom the
  7. * Software is furnished to do so, subject to the following conditions:
  8. *
  9. * The above copyright notice and this permission notice shall be included in
  10. * all copies or substantial portions of the Software.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  13. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  14. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  15. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  16. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  17. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  18. * OTHER DEALINGS IN THE SOFTWARE.
  19. *
  20. * Authors: Rafał Miłecki <zajec5@gmail.com>
  21. * Alex Deucher <alexdeucher@gmail.com>
  22. */
  23. #include "drmP.h"
  24. #include "radeon.h"
  25. #include "avivod.h"
  26. #define RADEON_IDLE_LOOP_MS 100
  27. #define RADEON_RECLOCK_DELAY_MS 200
  28. #define RADEON_WAIT_VBLANK_TIMEOUT 200
  29. #define RADEON_WAIT_IDLE_TIMEOUT 200
  30. static void radeon_pm_set_clocks_locked(struct radeon_device *rdev);
  31. static void radeon_pm_set_clocks(struct radeon_device *rdev);
  32. static void radeon_pm_idle_work_handler(struct work_struct *work);
  33. static int radeon_debugfs_pm_init(struct radeon_device *rdev);
  34. static const char *pm_state_names[4] = {
  35. "PM_STATE_DISABLED",
  36. "PM_STATE_MINIMUM",
  37. "PM_STATE_PAUSED",
  38. "PM_STATE_ACTIVE"
  39. };
  40. static const char *pm_state_types[5] = {
  41. "Default",
  42. "Powersave",
  43. "Battery",
  44. "Balanced",
  45. "Performance",
  46. };
  47. static void radeon_print_power_mode_info(struct radeon_device *rdev)
  48. {
  49. int i, j;
  50. bool is_default;
  51. DRM_INFO("%d Power State(s)\n", rdev->pm.num_power_states);
  52. for (i = 0; i < rdev->pm.num_power_states; i++) {
  53. if (rdev->pm.default_power_state == &rdev->pm.power_state[i])
  54. is_default = true;
  55. else
  56. is_default = false;
  57. DRM_INFO("State %d %s %s\n", i,
  58. pm_state_types[rdev->pm.power_state[i].type],
  59. is_default ? "(default)" : "");
  60. if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
  61. DRM_INFO("\t%d PCIE Lanes\n", rdev->pm.power_state[i].non_clock_info.pcie_lanes);
  62. DRM_INFO("\t%d Clock Mode(s)\n", rdev->pm.power_state[i].num_clock_modes);
  63. for (j = 0; j < rdev->pm.power_state[i].num_clock_modes; j++) {
  64. if (rdev->flags & RADEON_IS_IGP)
  65. DRM_INFO("\t\t%d engine: %d\n",
  66. j,
  67. rdev->pm.power_state[i].clock_info[j].sclk * 10);
  68. else
  69. DRM_INFO("\t\t%d engine/memory: %d/%d\n",
  70. j,
  71. rdev->pm.power_state[i].clock_info[j].sclk * 10,
  72. rdev->pm.power_state[i].clock_info[j].mclk * 10);
  73. }
  74. }
  75. }
  76. static struct radeon_power_state * radeon_pick_power_state(struct radeon_device *rdev,
  77. enum radeon_pm_state_type type)
  78. {
  79. int i, j;
  80. enum radeon_pm_state_type wanted_types[2];
  81. int wanted_count;
  82. switch (type) {
  83. case POWER_STATE_TYPE_DEFAULT:
  84. default:
  85. return rdev->pm.default_power_state;
  86. case POWER_STATE_TYPE_POWERSAVE:
  87. if (rdev->flags & RADEON_IS_MOBILITY) {
  88. wanted_types[0] = POWER_STATE_TYPE_POWERSAVE;
  89. wanted_types[1] = POWER_STATE_TYPE_BATTERY;
  90. wanted_count = 2;
  91. } else {
  92. wanted_types[0] = POWER_STATE_TYPE_PERFORMANCE;
  93. wanted_count = 1;
  94. }
  95. break;
  96. case POWER_STATE_TYPE_BATTERY:
  97. if (rdev->flags & RADEON_IS_MOBILITY) {
  98. wanted_types[0] = POWER_STATE_TYPE_BATTERY;
  99. wanted_types[1] = POWER_STATE_TYPE_POWERSAVE;
  100. wanted_count = 2;
  101. } else {
  102. wanted_types[0] = POWER_STATE_TYPE_PERFORMANCE;
  103. wanted_count = 1;
  104. }
  105. break;
  106. case POWER_STATE_TYPE_BALANCED:
  107. case POWER_STATE_TYPE_PERFORMANCE:
  108. wanted_types[0] = type;
  109. wanted_count = 1;
  110. break;
  111. }
  112. for (i = 0; i < wanted_count; i++) {
  113. for (j = 0; j < rdev->pm.num_power_states; j++) {
  114. if (rdev->pm.power_state[j].type == wanted_types[i])
  115. return &rdev->pm.power_state[j];
  116. }
  117. }
  118. return rdev->pm.default_power_state;
  119. }
  120. static struct radeon_pm_clock_info * radeon_pick_clock_mode(struct radeon_device *rdev,
  121. struct radeon_power_state *power_state,
  122. enum radeon_pm_clock_mode_type type)
  123. {
  124. switch (type) {
  125. case POWER_MODE_TYPE_DEFAULT:
  126. default:
  127. return power_state->default_clock_mode;
  128. case POWER_MODE_TYPE_LOW:
  129. return &power_state->clock_info[0];
  130. case POWER_MODE_TYPE_MID:
  131. if (power_state->num_clock_modes > 2)
  132. return &power_state->clock_info[1];
  133. else
  134. return &power_state->clock_info[0];
  135. break;
  136. case POWER_MODE_TYPE_HIGH:
  137. return &power_state->clock_info[power_state->num_clock_modes - 1];
  138. }
  139. }
  140. static void radeon_get_power_state(struct radeon_device *rdev,
  141. enum radeon_pm_action action)
  142. {
  143. switch (action) {
  144. case PM_ACTION_MINIMUM:
  145. rdev->pm.requested_power_state = radeon_pick_power_state(rdev, POWER_STATE_TYPE_BATTERY);
  146. rdev->pm.requested_clock_mode =
  147. radeon_pick_clock_mode(rdev, rdev->pm.requested_power_state, POWER_MODE_TYPE_LOW);
  148. break;
  149. case PM_ACTION_DOWNCLOCK:
  150. rdev->pm.requested_power_state = radeon_pick_power_state(rdev, POWER_STATE_TYPE_POWERSAVE);
  151. rdev->pm.requested_clock_mode =
  152. radeon_pick_clock_mode(rdev, rdev->pm.requested_power_state, POWER_MODE_TYPE_MID);
  153. break;
  154. case PM_ACTION_UPCLOCK:
  155. rdev->pm.requested_power_state = radeon_pick_power_state(rdev, POWER_STATE_TYPE_DEFAULT);
  156. rdev->pm.requested_clock_mode =
  157. radeon_pick_clock_mode(rdev, rdev->pm.requested_power_state, POWER_MODE_TYPE_HIGH);
  158. break;
  159. case PM_ACTION_NONE:
  160. default:
  161. DRM_ERROR("Requested mode for not defined action\n");
  162. return;
  163. }
  164. DRM_INFO("Requested: e: %d m: %d p: %d\n",
  165. rdev->pm.requested_clock_mode->sclk,
  166. rdev->pm.requested_clock_mode->mclk,
  167. rdev->pm.requested_power_state->non_clock_info.pcie_lanes);
  168. }
  169. void radeon_sync_with_vblank(struct radeon_device *rdev)
  170. {
  171. if (rdev->pm.active_crtcs) {
  172. rdev->pm.vblank_sync = false;
  173. wait_event_timeout(
  174. rdev->irq.vblank_queue, rdev->pm.vblank_sync,
  175. msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
  176. }
  177. }
  178. int radeon_pm_init(struct radeon_device *rdev)
  179. {
  180. rdev->pm.state = PM_STATE_DISABLED;
  181. rdev->pm.planned_action = PM_ACTION_NONE;
  182. rdev->pm.downclocked = false;
  183. if (rdev->bios) {
  184. if (rdev->is_atom_bios)
  185. radeon_atombios_get_power_modes(rdev);
  186. else
  187. radeon_combios_get_power_modes(rdev);
  188. radeon_print_power_mode_info(rdev);
  189. }
  190. if (radeon_debugfs_pm_init(rdev)) {
  191. DRM_ERROR("Failed to register debugfs file for PM!\n");
  192. }
  193. INIT_DELAYED_WORK(&rdev->pm.idle_work, radeon_pm_idle_work_handler);
  194. if (radeon_dynpm != -1 && radeon_dynpm) {
  195. rdev->pm.state = PM_STATE_PAUSED;
  196. DRM_INFO("radeon: dynamic power management enabled\n");
  197. }
  198. DRM_INFO("radeon: power management initialized\n");
  199. return 0;
  200. }
  201. void radeon_pm_fini(struct radeon_device *rdev)
  202. {
  203. if (rdev->pm.i2c_bus)
  204. radeon_i2c_destroy(rdev->pm.i2c_bus);
  205. }
  206. void radeon_pm_compute_clocks(struct radeon_device *rdev)
  207. {
  208. struct drm_device *ddev = rdev->ddev;
  209. struct drm_connector *connector;
  210. struct radeon_crtc *radeon_crtc;
  211. int count = 0;
  212. if (rdev->pm.state == PM_STATE_DISABLED)
  213. return;
  214. mutex_lock(&rdev->pm.mutex);
  215. rdev->pm.active_crtcs = 0;
  216. list_for_each_entry(connector,
  217. &ddev->mode_config.connector_list, head) {
  218. if (connector->encoder &&
  219. connector->encoder->crtc &&
  220. connector->dpms != DRM_MODE_DPMS_OFF) {
  221. radeon_crtc = to_radeon_crtc(connector->encoder->crtc);
  222. rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
  223. ++count;
  224. }
  225. }
  226. if (count > 1) {
  227. if (rdev->pm.state == PM_STATE_ACTIVE) {
  228. cancel_delayed_work(&rdev->pm.idle_work);
  229. rdev->pm.state = PM_STATE_PAUSED;
  230. rdev->pm.planned_action = PM_ACTION_UPCLOCK;
  231. if (rdev->pm.downclocked)
  232. radeon_pm_set_clocks(rdev);
  233. DRM_DEBUG("radeon: dynamic power management deactivated\n");
  234. }
  235. } else if (count == 1) {
  236. /* TODO: Increase clocks if needed for current mode */
  237. if (rdev->pm.state == PM_STATE_MINIMUM) {
  238. rdev->pm.state = PM_STATE_ACTIVE;
  239. rdev->pm.planned_action = PM_ACTION_UPCLOCK;
  240. radeon_pm_set_clocks(rdev);
  241. queue_delayed_work(rdev->wq, &rdev->pm.idle_work,
  242. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  243. }
  244. else if (rdev->pm.state == PM_STATE_PAUSED) {
  245. rdev->pm.state = PM_STATE_ACTIVE;
  246. queue_delayed_work(rdev->wq, &rdev->pm.idle_work,
  247. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  248. DRM_DEBUG("radeon: dynamic power management activated\n");
  249. }
  250. }
  251. else { /* count == 0 */
  252. if (rdev->pm.state != PM_STATE_MINIMUM) {
  253. cancel_delayed_work(&rdev->pm.idle_work);
  254. rdev->pm.state = PM_STATE_MINIMUM;
  255. rdev->pm.planned_action = PM_ACTION_MINIMUM;
  256. radeon_pm_set_clocks(rdev);
  257. }
  258. }
  259. mutex_unlock(&rdev->pm.mutex);
  260. }
  261. bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
  262. {
  263. u32 stat_crtc = 0;
  264. bool in_vbl = true;
  265. if (ASIC_IS_DCE4(rdev)) {
  266. if (rdev->pm.active_crtcs & (1 << 0)) {
  267. stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  268. if (!(stat_crtc & 1))
  269. in_vbl = false;
  270. }
  271. if (rdev->pm.active_crtcs & (1 << 1)) {
  272. stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  273. if (!(stat_crtc & 1))
  274. in_vbl = false;
  275. }
  276. if (rdev->pm.active_crtcs & (1 << 2)) {
  277. stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  278. if (!(stat_crtc & 1))
  279. in_vbl = false;
  280. }
  281. if (rdev->pm.active_crtcs & (1 << 3)) {
  282. stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  283. if (!(stat_crtc & 1))
  284. in_vbl = false;
  285. }
  286. if (rdev->pm.active_crtcs & (1 << 4)) {
  287. stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  288. if (!(stat_crtc & 1))
  289. in_vbl = false;
  290. }
  291. if (rdev->pm.active_crtcs & (1 << 5)) {
  292. stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  293. if (!(stat_crtc & 1))
  294. in_vbl = false;
  295. }
  296. } else if (ASIC_IS_AVIVO(rdev)) {
  297. if (rdev->pm.active_crtcs & (1 << 0)) {
  298. stat_crtc = RREG32(D1CRTC_STATUS);
  299. if (!(stat_crtc & 1))
  300. in_vbl = false;
  301. }
  302. if (rdev->pm.active_crtcs & (1 << 1)) {
  303. stat_crtc = RREG32(D2CRTC_STATUS);
  304. if (!(stat_crtc & 1))
  305. in_vbl = false;
  306. }
  307. } else {
  308. if (rdev->pm.active_crtcs & (1 << 0)) {
  309. stat_crtc = RREG32(RADEON_CRTC_STATUS);
  310. if (!(stat_crtc & 1))
  311. in_vbl = false;
  312. }
  313. if (rdev->pm.active_crtcs & (1 << 1)) {
  314. stat_crtc = RREG32(RADEON_CRTC2_STATUS);
  315. if (!(stat_crtc & 1))
  316. in_vbl = false;
  317. }
  318. }
  319. if (in_vbl == false)
  320. DRM_INFO("not in vbl for pm change %08x at %s\n", stat_crtc,
  321. finish ? "exit" : "entry");
  322. return in_vbl;
  323. }
  324. static void radeon_pm_set_clocks_locked(struct radeon_device *rdev)
  325. {
  326. /*radeon_fence_wait_last(rdev);*/
  327. switch (rdev->pm.planned_action) {
  328. case PM_ACTION_UPCLOCK:
  329. rdev->pm.downclocked = false;
  330. break;
  331. case PM_ACTION_DOWNCLOCK:
  332. rdev->pm.downclocked = true;
  333. break;
  334. case PM_ACTION_MINIMUM:
  335. break;
  336. case PM_ACTION_NONE:
  337. DRM_ERROR("%s: PM_ACTION_NONE\n", __func__);
  338. break;
  339. }
  340. radeon_set_power_state(rdev);
  341. rdev->pm.planned_action = PM_ACTION_NONE;
  342. }
  343. static void radeon_pm_set_clocks(struct radeon_device *rdev)
  344. {
  345. int i;
  346. radeon_get_power_state(rdev, rdev->pm.planned_action);
  347. mutex_lock(&rdev->cp.mutex);
  348. /* wait for GPU idle */
  349. rdev->pm.gui_idle = false;
  350. rdev->irq.gui_idle = true;
  351. radeon_irq_set(rdev);
  352. wait_event_interruptible_timeout(
  353. rdev->irq.idle_queue, rdev->pm.gui_idle,
  354. msecs_to_jiffies(RADEON_WAIT_IDLE_TIMEOUT));
  355. rdev->irq.gui_idle = false;
  356. radeon_irq_set(rdev);
  357. for (i = 0; i < rdev->num_crtc; i++) {
  358. if (rdev->pm.active_crtcs & (1 << i)) {
  359. rdev->pm.req_vblank |= (1 << i);
  360. drm_vblank_get(rdev->ddev, i);
  361. }
  362. }
  363. radeon_pm_set_clocks_locked(rdev);
  364. for (i = 0; i < rdev->num_crtc; i++) {
  365. if (rdev->pm.req_vblank & (1 << i)) {
  366. rdev->pm.req_vblank &= ~(1 << i);
  367. drm_vblank_put(rdev->ddev, i);
  368. }
  369. }
  370. mutex_unlock(&rdev->cp.mutex);
  371. }
  372. static void radeon_pm_idle_work_handler(struct work_struct *work)
  373. {
  374. struct radeon_device *rdev;
  375. rdev = container_of(work, struct radeon_device,
  376. pm.idle_work.work);
  377. mutex_lock(&rdev->pm.mutex);
  378. if (rdev->pm.state == PM_STATE_ACTIVE) {
  379. unsigned long irq_flags;
  380. int not_processed = 0;
  381. read_lock_irqsave(&rdev->fence_drv.lock, irq_flags);
  382. if (!list_empty(&rdev->fence_drv.emited)) {
  383. struct list_head *ptr;
  384. list_for_each(ptr, &rdev->fence_drv.emited) {
  385. /* count up to 3, that's enought info */
  386. if (++not_processed >= 3)
  387. break;
  388. }
  389. }
  390. read_unlock_irqrestore(&rdev->fence_drv.lock, irq_flags);
  391. if (not_processed >= 3) { /* should upclock */
  392. if (rdev->pm.planned_action == PM_ACTION_DOWNCLOCK) {
  393. rdev->pm.planned_action = PM_ACTION_NONE;
  394. } else if (rdev->pm.planned_action == PM_ACTION_NONE &&
  395. rdev->pm.downclocked) {
  396. rdev->pm.planned_action =
  397. PM_ACTION_UPCLOCK;
  398. rdev->pm.action_timeout = jiffies +
  399. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  400. }
  401. } else if (not_processed == 0) { /* should downclock */
  402. if (rdev->pm.planned_action == PM_ACTION_UPCLOCK) {
  403. rdev->pm.planned_action = PM_ACTION_NONE;
  404. } else if (rdev->pm.planned_action == PM_ACTION_NONE &&
  405. !rdev->pm.downclocked) {
  406. rdev->pm.planned_action =
  407. PM_ACTION_DOWNCLOCK;
  408. rdev->pm.action_timeout = jiffies +
  409. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  410. }
  411. }
  412. if (rdev->pm.planned_action != PM_ACTION_NONE &&
  413. jiffies > rdev->pm.action_timeout) {
  414. radeon_pm_set_clocks(rdev);
  415. }
  416. }
  417. mutex_unlock(&rdev->pm.mutex);
  418. queue_delayed_work(rdev->wq, &rdev->pm.idle_work,
  419. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  420. }
  421. /*
  422. * Debugfs info
  423. */
  424. #if defined(CONFIG_DEBUG_FS)
  425. static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
  426. {
  427. struct drm_info_node *node = (struct drm_info_node *) m->private;
  428. struct drm_device *dev = node->minor->dev;
  429. struct radeon_device *rdev = dev->dev_private;
  430. seq_printf(m, "state: %s\n", pm_state_names[rdev->pm.state]);
  431. seq_printf(m, "default engine clock: %u0 kHz\n", rdev->clock.default_sclk);
  432. seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
  433. seq_printf(m, "default memory clock: %u0 kHz\n", rdev->clock.default_mclk);
  434. if (rdev->asic->get_memory_clock)
  435. seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
  436. if (rdev->asic->get_pcie_lanes)
  437. seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
  438. return 0;
  439. }
  440. static struct drm_info_list radeon_pm_info_list[] = {
  441. {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
  442. };
  443. #endif
  444. static int radeon_debugfs_pm_init(struct radeon_device *rdev)
  445. {
  446. #if defined(CONFIG_DEBUG_FS)
  447. return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
  448. #else
  449. return 0;
  450. #endif
  451. }