e752x_edac.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080
  1. /*
  2. * Intel e752x Memory Controller kernel module
  3. * (C) 2004 Linux Networx (http://lnxi.com)
  4. * This file may be distributed under the terms of the
  5. * GNU General Public License.
  6. *
  7. * See "enum e752x_chips" below for supported chipsets
  8. *
  9. * Written by Tom Zimmerman
  10. *
  11. * Contributors:
  12. * Thayne Harbaugh at realmsys.com (?)
  13. * Wang Zhenyu at intel.com
  14. * Dave Jiang at mvista.com
  15. *
  16. * $Id: edac_e752x.c,v 1.5.2.11 2005/10/05 00:43:44 dsp_llnl Exp $
  17. *
  18. */
  19. #include <linux/config.h>
  20. #include <linux/module.h>
  21. #include <linux/init.h>
  22. #include <linux/pci.h>
  23. #include <linux/pci_ids.h>
  24. #include <linux/slab.h>
  25. #include "edac_mc.h"
  26. static int force_function_unhide;
  27. #define e752x_printk(level, fmt, arg...) \
  28. edac_printk(level, "e752x", fmt, ##arg)
  29. #define e752x_mc_printk(mci, level, fmt, arg...) \
  30. edac_mc_chipset_printk(mci, level, "e752x", fmt, ##arg)
  31. #ifndef PCI_DEVICE_ID_INTEL_7520_0
  32. #define PCI_DEVICE_ID_INTEL_7520_0 0x3590
  33. #endif /* PCI_DEVICE_ID_INTEL_7520_0 */
  34. #ifndef PCI_DEVICE_ID_INTEL_7520_1_ERR
  35. #define PCI_DEVICE_ID_INTEL_7520_1_ERR 0x3591
  36. #endif /* PCI_DEVICE_ID_INTEL_7520_1_ERR */
  37. #ifndef PCI_DEVICE_ID_INTEL_7525_0
  38. #define PCI_DEVICE_ID_INTEL_7525_0 0x359E
  39. #endif /* PCI_DEVICE_ID_INTEL_7525_0 */
  40. #ifndef PCI_DEVICE_ID_INTEL_7525_1_ERR
  41. #define PCI_DEVICE_ID_INTEL_7525_1_ERR 0x3593
  42. #endif /* PCI_DEVICE_ID_INTEL_7525_1_ERR */
  43. #ifndef PCI_DEVICE_ID_INTEL_7320_0
  44. #define PCI_DEVICE_ID_INTEL_7320_0 0x3592
  45. #endif /* PCI_DEVICE_ID_INTEL_7320_0 */
  46. #ifndef PCI_DEVICE_ID_INTEL_7320_1_ERR
  47. #define PCI_DEVICE_ID_INTEL_7320_1_ERR 0x3593
  48. #endif /* PCI_DEVICE_ID_INTEL_7320_1_ERR */
  49. #define E752X_NR_CSROWS 8 /* number of csrows */
  50. /* E752X register addresses - device 0 function 0 */
  51. #define E752X_DRB 0x60 /* DRAM row boundary register (8b) */
  52. #define E752X_DRA 0x70 /* DRAM row attribute register (8b) */
  53. /*
  54. * 31:30 Device width row 7
  55. * 01=x8 10=x4 11=x8 DDR2
  56. * 27:26 Device width row 6
  57. * 23:22 Device width row 5
  58. * 19:20 Device width row 4
  59. * 15:14 Device width row 3
  60. * 11:10 Device width row 2
  61. * 7:6 Device width row 1
  62. * 3:2 Device width row 0
  63. */
  64. #define E752X_DRC 0x7C /* DRAM controller mode reg (32b) */
  65. /* FIXME:IS THIS RIGHT? */
  66. /*
  67. * 22 Number channels 0=1,1=2
  68. * 19:18 DRB Granularity 32/64MB
  69. */
  70. #define E752X_DRM 0x80 /* Dimm mapping register */
  71. #define E752X_DDRCSR 0x9A /* DDR control and status reg (16b) */
  72. /*
  73. * 14:12 1 single A, 2 single B, 3 dual
  74. */
  75. #define E752X_TOLM 0xC4 /* DRAM top of low memory reg (16b) */
  76. #define E752X_REMAPBASE 0xC6 /* DRAM remap base address reg (16b) */
  77. #define E752X_REMAPLIMIT 0xC8 /* DRAM remap limit address reg (16b) */
  78. #define E752X_REMAPOFFSET 0xCA /* DRAM remap limit offset reg (16b) */
  79. /* E752X register addresses - device 0 function 1 */
  80. #define E752X_FERR_GLOBAL 0x40 /* Global first error register (32b) */
  81. #define E752X_NERR_GLOBAL 0x44 /* Global next error register (32b) */
  82. #define E752X_HI_FERR 0x50 /* Hub interface first error reg (8b) */
  83. #define E752X_HI_NERR 0x52 /* Hub interface next error reg (8b) */
  84. #define E752X_HI_ERRMASK 0x54 /* Hub interface error mask reg (8b) */
  85. #define E752X_HI_SMICMD 0x5A /* Hub interface SMI command reg (8b) */
  86. #define E752X_SYSBUS_FERR 0x60 /* System buss first error reg (16b) */
  87. #define E752X_SYSBUS_NERR 0x62 /* System buss next error reg (16b) */
  88. #define E752X_SYSBUS_ERRMASK 0x64 /* System buss error mask reg (16b) */
  89. #define E752X_SYSBUS_SMICMD 0x6A /* System buss SMI command reg (16b) */
  90. #define E752X_BUF_FERR 0x70 /* Memory buffer first error reg (8b) */
  91. #define E752X_BUF_NERR 0x72 /* Memory buffer next error reg (8b) */
  92. #define E752X_BUF_ERRMASK 0x74 /* Memory buffer error mask reg (8b) */
  93. #define E752X_BUF_SMICMD 0x7A /* Memory buffer SMI command reg (8b) */
  94. #define E752X_DRAM_FERR 0x80 /* DRAM first error register (16b) */
  95. #define E752X_DRAM_NERR 0x82 /* DRAM next error register (16b) */
  96. #define E752X_DRAM_ERRMASK 0x84 /* DRAM error mask register (8b) */
  97. #define E752X_DRAM_SMICMD 0x8A /* DRAM SMI command register (8b) */
  98. #define E752X_DRAM_RETR_ADD 0xAC /* DRAM Retry address register (32b) */
  99. #define E752X_DRAM_SEC1_ADD 0xA0 /* DRAM first correctable memory */
  100. /* error address register (32b) */
  101. /*
  102. * 31 Reserved
  103. * 30:2 CE address (64 byte block 34:6)
  104. * 1 Reserved
  105. * 0 HiLoCS
  106. */
  107. #define E752X_DRAM_SEC2_ADD 0xC8 /* DRAM first correctable memory */
  108. /* error address register (32b) */
  109. /*
  110. * 31 Reserved
  111. * 30:2 CE address (64 byte block 34:6)
  112. * 1 Reserved
  113. * 0 HiLoCS
  114. */
  115. #define E752X_DRAM_DED_ADD 0xA4 /* DRAM first uncorrectable memory */
  116. /* error address register (32b) */
  117. /*
  118. * 31 Reserved
  119. * 30:2 CE address (64 byte block 34:6)
  120. * 1 Reserved
  121. * 0 HiLoCS
  122. */
  123. #define E752X_DRAM_SCRB_ADD 0xA8 /* DRAM first uncorrectable scrub memory */
  124. /* error address register (32b) */
  125. /*
  126. * 31 Reserved
  127. * 30:2 CE address (64 byte block 34:6)
  128. * 1 Reserved
  129. * 0 HiLoCS
  130. */
  131. #define E752X_DRAM_SEC1_SYNDROME 0xC4 /* DRAM first correctable memory */
  132. /* error syndrome register (16b) */
  133. #define E752X_DRAM_SEC2_SYNDROME 0xC6 /* DRAM second correctable memory */
  134. /* error syndrome register (16b) */
  135. #define E752X_DEVPRES1 0xF4 /* Device Present 1 register (8b) */
  136. /* ICH5R register addresses - device 30 function 0 */
  137. #define ICH5R_PCI_STAT 0x06 /* PCI status register (16b) */
  138. #define ICH5R_PCI_2ND_STAT 0x1E /* PCI status secondary reg (16b) */
  139. #define ICH5R_PCI_BRIDGE_CTL 0x3E /* PCI bridge control register (16b) */
  140. enum e752x_chips {
  141. E7520 = 0,
  142. E7525 = 1,
  143. E7320 = 2
  144. };
  145. struct e752x_pvt {
  146. struct pci_dev *bridge_ck;
  147. struct pci_dev *dev_d0f0;
  148. struct pci_dev *dev_d0f1;
  149. u32 tolm;
  150. u32 remapbase;
  151. u32 remaplimit;
  152. int mc_symmetric;
  153. u8 map[8];
  154. int map_type;
  155. const struct e752x_dev_info *dev_info;
  156. };
  157. struct e752x_dev_info {
  158. u16 err_dev;
  159. u16 ctl_dev;
  160. const char *ctl_name;
  161. };
  162. struct e752x_error_info {
  163. u32 ferr_global;
  164. u32 nerr_global;
  165. u8 hi_ferr;
  166. u8 hi_nerr;
  167. u16 sysbus_ferr;
  168. u16 sysbus_nerr;
  169. u8 buf_ferr;
  170. u8 buf_nerr;
  171. u16 dram_ferr;
  172. u16 dram_nerr;
  173. u32 dram_sec1_add;
  174. u32 dram_sec2_add;
  175. u16 dram_sec1_syndrome;
  176. u16 dram_sec2_syndrome;
  177. u32 dram_ded_add;
  178. u32 dram_scrb_add;
  179. u32 dram_retr_add;
  180. };
  181. static const struct e752x_dev_info e752x_devs[] = {
  182. [E7520] = {
  183. .err_dev = PCI_DEVICE_ID_INTEL_7520_1_ERR,
  184. .ctl_dev = PCI_DEVICE_ID_INTEL_7520_0,
  185. .ctl_name = "E7520"
  186. },
  187. [E7525] = {
  188. .err_dev = PCI_DEVICE_ID_INTEL_7525_1_ERR,
  189. .ctl_dev = PCI_DEVICE_ID_INTEL_7525_0,
  190. .ctl_name = "E7525"
  191. },
  192. [E7320] = {
  193. .err_dev = PCI_DEVICE_ID_INTEL_7320_1_ERR,
  194. .ctl_dev = PCI_DEVICE_ID_INTEL_7320_0,
  195. .ctl_name = "E7320"
  196. },
  197. };
  198. static unsigned long ctl_page_to_phys(struct mem_ctl_info *mci,
  199. unsigned long page)
  200. {
  201. u32 remap;
  202. struct e752x_pvt *pvt = (struct e752x_pvt *) mci->pvt_info;
  203. debugf3("%s()\n", __func__);
  204. if (page < pvt->tolm)
  205. return page;
  206. if ((page >= 0x100000) && (page < pvt->remapbase))
  207. return page;
  208. remap = (page - pvt->tolm) + pvt->remapbase;
  209. if (remap < pvt->remaplimit)
  210. return remap;
  211. e752x_printk(KERN_ERR, "Invalid page %lx - out of range\n", page);
  212. return pvt->tolm - 1;
  213. }
  214. static void do_process_ce(struct mem_ctl_info *mci, u16 error_one,
  215. u32 sec1_add, u16 sec1_syndrome)
  216. {
  217. u32 page;
  218. int row;
  219. int channel;
  220. int i;
  221. struct e752x_pvt *pvt = (struct e752x_pvt *) mci->pvt_info;
  222. debugf3("%s()\n", __func__);
  223. /* convert the addr to 4k page */
  224. page = sec1_add >> (PAGE_SHIFT - 4);
  225. /* FIXME - check for -1 */
  226. if (pvt->mc_symmetric) {
  227. /* chip select are bits 14 & 13 */
  228. row = ((page >> 1) & 3);
  229. e752x_printk(KERN_WARNING,
  230. "Test row %d Table %d %d %d %d %d %d %d %d\n", row,
  231. pvt->map[0], pvt->map[1], pvt->map[2], pvt->map[3],
  232. pvt->map[4], pvt->map[5], pvt->map[6], pvt->map[7]);
  233. /* test for channel remapping */
  234. for (i = 0; i < 8; i++) {
  235. if (pvt->map[i] == row)
  236. break;
  237. }
  238. e752x_printk(KERN_WARNING, "Test computed row %d\n", i);
  239. if (i < 8)
  240. row = i;
  241. else
  242. e752x_mc_printk(mci, KERN_WARNING,
  243. "row %d not found in remap table\n", row);
  244. } else
  245. row = edac_mc_find_csrow_by_page(mci, page);
  246. /* 0 = channel A, 1 = channel B */
  247. channel = !(error_one & 1);
  248. if (!pvt->map_type)
  249. row = 7 - row;
  250. edac_mc_handle_ce(mci, page, 0, sec1_syndrome, row, channel,
  251. "e752x CE");
  252. }
  253. static inline void process_ce(struct mem_ctl_info *mci, u16 error_one,
  254. u32 sec1_add, u16 sec1_syndrome, int *error_found,
  255. int handle_error)
  256. {
  257. *error_found = 1;
  258. if (handle_error)
  259. do_process_ce(mci, error_one, sec1_add, sec1_syndrome);
  260. }
  261. static void do_process_ue(struct mem_ctl_info *mci, u16 error_one,
  262. u32 ded_add, u32 scrb_add)
  263. {
  264. u32 error_2b, block_page;
  265. int row;
  266. struct e752x_pvt *pvt = (struct e752x_pvt *) mci->pvt_info;
  267. debugf3("%s()\n", __func__);
  268. if (error_one & 0x0202) {
  269. error_2b = ded_add;
  270. /* convert to 4k address */
  271. block_page = error_2b >> (PAGE_SHIFT - 4);
  272. row = pvt->mc_symmetric ?
  273. /* chip select are bits 14 & 13 */
  274. ((block_page >> 1) & 3) :
  275. edac_mc_find_csrow_by_page(mci, block_page);
  276. edac_mc_handle_ue(mci, block_page, 0, row,
  277. "e752x UE from Read");
  278. }
  279. if (error_one & 0x0404) {
  280. error_2b = scrb_add;
  281. /* convert to 4k address */
  282. block_page = error_2b >> (PAGE_SHIFT - 4);
  283. row = pvt->mc_symmetric ?
  284. /* chip select are bits 14 & 13 */
  285. ((block_page >> 1) & 3) :
  286. edac_mc_find_csrow_by_page(mci, block_page);
  287. edac_mc_handle_ue(mci, block_page, 0, row,
  288. "e752x UE from Scruber");
  289. }
  290. }
  291. static inline void process_ue(struct mem_ctl_info *mci, u16 error_one,
  292. u32 ded_add, u32 scrb_add, int *error_found, int handle_error)
  293. {
  294. *error_found = 1;
  295. if (handle_error)
  296. do_process_ue(mci, error_one, ded_add, scrb_add);
  297. }
  298. static inline void process_ue_no_info_wr(struct mem_ctl_info *mci,
  299. int *error_found, int handle_error)
  300. {
  301. *error_found = 1;
  302. if (!handle_error)
  303. return;
  304. debugf3("%s()\n", __func__);
  305. edac_mc_handle_ue_no_info(mci, "e752x UE log memory write");
  306. }
  307. static void do_process_ded_retry(struct mem_ctl_info *mci, u16 error,
  308. u32 retry_add)
  309. {
  310. u32 error_1b, page;
  311. int row;
  312. struct e752x_pvt *pvt = (struct e752x_pvt *) mci->pvt_info;
  313. error_1b = retry_add;
  314. page = error_1b >> (PAGE_SHIFT - 4); /* convert the addr to 4k page */
  315. row = pvt->mc_symmetric ?
  316. ((page >> 1) & 3) : /* chip select are bits 14 & 13 */
  317. edac_mc_find_csrow_by_page(mci, page);
  318. e752x_mc_printk(mci, KERN_WARNING,
  319. "CE page 0x%lx, row %d : Memory read retry\n",
  320. (long unsigned int) page, row);
  321. }
  322. static inline void process_ded_retry(struct mem_ctl_info *mci, u16 error,
  323. u32 retry_add, int *error_found, int handle_error)
  324. {
  325. *error_found = 1;
  326. if (handle_error)
  327. do_process_ded_retry(mci, error, retry_add);
  328. }
  329. static inline void process_threshold_ce(struct mem_ctl_info *mci, u16 error,
  330. int *error_found, int handle_error)
  331. {
  332. *error_found = 1;
  333. if (handle_error)
  334. e752x_mc_printk(mci, KERN_WARNING, "Memory threshold CE\n");
  335. }
  336. static char *global_message[11] = {
  337. "PCI Express C1", "PCI Express C", "PCI Express B1",
  338. "PCI Express B", "PCI Express A1", "PCI Express A",
  339. "DMA Controler", "HUB Interface", "System Bus",
  340. "DRAM Controler", "Internal Buffer"
  341. };
  342. static char *fatal_message[2] = { "Non-Fatal ", "Fatal " };
  343. static void do_global_error(int fatal, u32 errors)
  344. {
  345. int i;
  346. for (i = 0; i < 11; i++) {
  347. if (errors & (1 << i))
  348. e752x_printk(KERN_WARNING, "%sError %s\n",
  349. fatal_message[fatal], global_message[i]);
  350. }
  351. }
  352. static inline void global_error(int fatal, u32 errors, int *error_found,
  353. int handle_error)
  354. {
  355. *error_found = 1;
  356. if (handle_error)
  357. do_global_error(fatal, errors);
  358. }
  359. static char *hub_message[7] = {
  360. "HI Address or Command Parity", "HI Illegal Access",
  361. "HI Internal Parity", "Out of Range Access",
  362. "HI Data Parity", "Enhanced Config Access",
  363. "Hub Interface Target Abort"
  364. };
  365. static void do_hub_error(int fatal, u8 errors)
  366. {
  367. int i;
  368. for (i = 0; i < 7; i++) {
  369. if (errors & (1 << i))
  370. e752x_printk(KERN_WARNING, "%sError %s\n",
  371. fatal_message[fatal], hub_message[i]);
  372. }
  373. }
  374. static inline void hub_error(int fatal, u8 errors, int *error_found,
  375. int handle_error)
  376. {
  377. *error_found = 1;
  378. if (handle_error)
  379. do_hub_error(fatal, errors);
  380. }
  381. static char *membuf_message[4] = {
  382. "Internal PMWB to DRAM parity",
  383. "Internal PMWB to System Bus Parity",
  384. "Internal System Bus or IO to PMWB Parity",
  385. "Internal DRAM to PMWB Parity"
  386. };
  387. static void do_membuf_error(u8 errors)
  388. {
  389. int i;
  390. for (i = 0; i < 4; i++) {
  391. if (errors & (1 << i))
  392. e752x_printk(KERN_WARNING, "Non-Fatal Error %s\n",
  393. membuf_message[i]);
  394. }
  395. }
  396. static inline void membuf_error(u8 errors, int *error_found, int handle_error)
  397. {
  398. *error_found = 1;
  399. if (handle_error)
  400. do_membuf_error(errors);
  401. }
  402. static char *sysbus_message[10] = {
  403. "Addr or Request Parity",
  404. "Data Strobe Glitch",
  405. "Addr Strobe Glitch",
  406. "Data Parity",
  407. "Addr Above TOM",
  408. "Non DRAM Lock Error",
  409. "MCERR", "BINIT",
  410. "Memory Parity",
  411. "IO Subsystem Parity"
  412. };
  413. static void do_sysbus_error(int fatal, u32 errors)
  414. {
  415. int i;
  416. for (i = 0; i < 10; i++) {
  417. if (errors & (1 << i))
  418. e752x_printk(KERN_WARNING, "%sError System Bus %s\n",
  419. fatal_message[fatal], sysbus_message[i]);
  420. }
  421. }
  422. static inline void sysbus_error(int fatal, u32 errors, int *error_found,
  423. int handle_error)
  424. {
  425. *error_found = 1;
  426. if (handle_error)
  427. do_sysbus_error(fatal, errors);
  428. }
  429. static void e752x_check_hub_interface(struct e752x_error_info *info,
  430. int *error_found, int handle_error)
  431. {
  432. u8 stat8;
  433. //pci_read_config_byte(dev,E752X_HI_FERR,&stat8);
  434. stat8 = info->hi_ferr;
  435. if(stat8 & 0x7f) { /* Error, so process */
  436. stat8 &= 0x7f;
  437. if(stat8 & 0x2b)
  438. hub_error(1, stat8 & 0x2b, error_found, handle_error);
  439. if(stat8 & 0x54)
  440. hub_error(0, stat8 & 0x54, error_found, handle_error);
  441. }
  442. //pci_read_config_byte(dev,E752X_HI_NERR,&stat8);
  443. stat8 = info->hi_nerr;
  444. if(stat8 & 0x7f) { /* Error, so process */
  445. stat8 &= 0x7f;
  446. if (stat8 & 0x2b)
  447. hub_error(1, stat8 & 0x2b, error_found, handle_error);
  448. if(stat8 & 0x54)
  449. hub_error(0, stat8 & 0x54, error_found, handle_error);
  450. }
  451. }
  452. static void e752x_check_sysbus(struct e752x_error_info *info,
  453. int *error_found, int handle_error)
  454. {
  455. u32 stat32, error32;
  456. //pci_read_config_dword(dev,E752X_SYSBUS_FERR,&stat32);
  457. stat32 = info->sysbus_ferr + (info->sysbus_nerr << 16);
  458. if (stat32 == 0)
  459. return; /* no errors */
  460. error32 = (stat32 >> 16) & 0x3ff;
  461. stat32 = stat32 & 0x3ff;
  462. if(stat32 & 0x083)
  463. sysbus_error(1, stat32 & 0x083, error_found, handle_error);
  464. if(stat32 & 0x37c)
  465. sysbus_error(0, stat32 & 0x37c, error_found, handle_error);
  466. if(error32 & 0x083)
  467. sysbus_error(1, error32 & 0x083, error_found, handle_error);
  468. if(error32 & 0x37c)
  469. sysbus_error(0, error32 & 0x37c, error_found, handle_error);
  470. }
  471. static void e752x_check_membuf (struct e752x_error_info *info,
  472. int *error_found, int handle_error)
  473. {
  474. u8 stat8;
  475. stat8 = info->buf_ferr;
  476. if (stat8 & 0x0f) { /* Error, so process */
  477. stat8 &= 0x0f;
  478. membuf_error(stat8, error_found, handle_error);
  479. }
  480. stat8 = info->buf_nerr;
  481. if (stat8 & 0x0f) { /* Error, so process */
  482. stat8 &= 0x0f;
  483. membuf_error(stat8, error_found, handle_error);
  484. }
  485. }
  486. static void e752x_check_dram (struct mem_ctl_info *mci,
  487. struct e752x_error_info *info, int *error_found,
  488. int handle_error)
  489. {
  490. u16 error_one, error_next;
  491. error_one = info->dram_ferr;
  492. error_next = info->dram_nerr;
  493. /* decode and report errors */
  494. if(error_one & 0x0101) /* check first error correctable */
  495. process_ce(mci, error_one, info->dram_sec1_add,
  496. info->dram_sec1_syndrome, error_found,
  497. handle_error);
  498. if(error_next & 0x0101) /* check next error correctable */
  499. process_ce(mci, error_next, info->dram_sec2_add,
  500. info->dram_sec2_syndrome, error_found,
  501. handle_error);
  502. if(error_one & 0x4040)
  503. process_ue_no_info_wr(mci, error_found, handle_error);
  504. if(error_next & 0x4040)
  505. process_ue_no_info_wr(mci, error_found, handle_error);
  506. if(error_one & 0x2020)
  507. process_ded_retry(mci, error_one, info->dram_retr_add,
  508. error_found, handle_error);
  509. if(error_next & 0x2020)
  510. process_ded_retry(mci, error_next, info->dram_retr_add,
  511. error_found, handle_error);
  512. if(error_one & 0x0808)
  513. process_threshold_ce(mci, error_one, error_found,
  514. handle_error);
  515. if(error_next & 0x0808)
  516. process_threshold_ce(mci, error_next, error_found,
  517. handle_error);
  518. if(error_one & 0x0606)
  519. process_ue(mci, error_one, info->dram_ded_add,
  520. info->dram_scrb_add, error_found, handle_error);
  521. if(error_next & 0x0606)
  522. process_ue(mci, error_next, info->dram_ded_add,
  523. info->dram_scrb_add, error_found, handle_error);
  524. }
  525. static void e752x_get_error_info (struct mem_ctl_info *mci,
  526. struct e752x_error_info *info)
  527. {
  528. struct pci_dev *dev;
  529. struct e752x_pvt *pvt;
  530. memset(info, 0, sizeof(*info));
  531. pvt = (struct e752x_pvt *) mci->pvt_info;
  532. dev = pvt->dev_d0f1;
  533. pci_read_config_dword(dev, E752X_FERR_GLOBAL, &info->ferr_global);
  534. if (info->ferr_global) {
  535. pci_read_config_byte(dev, E752X_HI_FERR, &info->hi_ferr);
  536. pci_read_config_word(dev, E752X_SYSBUS_FERR,
  537. &info->sysbus_ferr);
  538. pci_read_config_byte(dev, E752X_BUF_FERR, &info->buf_ferr);
  539. pci_read_config_word(dev, E752X_DRAM_FERR,
  540. &info->dram_ferr);
  541. pci_read_config_dword(dev, E752X_DRAM_SEC1_ADD,
  542. &info->dram_sec1_add);
  543. pci_read_config_word(dev, E752X_DRAM_SEC1_SYNDROME,
  544. &info->dram_sec1_syndrome);
  545. pci_read_config_dword(dev, E752X_DRAM_DED_ADD,
  546. &info->dram_ded_add);
  547. pci_read_config_dword(dev, E752X_DRAM_SCRB_ADD,
  548. &info->dram_scrb_add);
  549. pci_read_config_dword(dev, E752X_DRAM_RETR_ADD,
  550. &info->dram_retr_add);
  551. if (info->hi_ferr & 0x7f)
  552. pci_write_config_byte(dev, E752X_HI_FERR,
  553. info->hi_ferr);
  554. if (info->sysbus_ferr)
  555. pci_write_config_word(dev, E752X_SYSBUS_FERR,
  556. info->sysbus_ferr);
  557. if (info->buf_ferr & 0x0f)
  558. pci_write_config_byte(dev, E752X_BUF_FERR,
  559. info->buf_ferr);
  560. if (info->dram_ferr)
  561. pci_write_bits16(pvt->bridge_ck, E752X_DRAM_FERR,
  562. info->dram_ferr, info->dram_ferr);
  563. pci_write_config_dword(dev, E752X_FERR_GLOBAL,
  564. info->ferr_global);
  565. }
  566. pci_read_config_dword(dev, E752X_NERR_GLOBAL, &info->nerr_global);
  567. if (info->nerr_global) {
  568. pci_read_config_byte(dev, E752X_HI_NERR, &info->hi_nerr);
  569. pci_read_config_word(dev, E752X_SYSBUS_NERR,
  570. &info->sysbus_nerr);
  571. pci_read_config_byte(dev, E752X_BUF_NERR, &info->buf_nerr);
  572. pci_read_config_word(dev, E752X_DRAM_NERR,
  573. &info->dram_nerr);
  574. pci_read_config_dword(dev, E752X_DRAM_SEC2_ADD,
  575. &info->dram_sec2_add);
  576. pci_read_config_word(dev, E752X_DRAM_SEC2_SYNDROME,
  577. &info->dram_sec2_syndrome);
  578. if (info->hi_nerr & 0x7f)
  579. pci_write_config_byte(dev, E752X_HI_NERR,
  580. info->hi_nerr);
  581. if (info->sysbus_nerr)
  582. pci_write_config_word(dev, E752X_SYSBUS_NERR,
  583. info->sysbus_nerr);
  584. if (info->buf_nerr & 0x0f)
  585. pci_write_config_byte(dev, E752X_BUF_NERR,
  586. info->buf_nerr);
  587. if (info->dram_nerr)
  588. pci_write_bits16(pvt->bridge_ck, E752X_DRAM_NERR,
  589. info->dram_nerr, info->dram_nerr);
  590. pci_write_config_dword(dev, E752X_NERR_GLOBAL,
  591. info->nerr_global);
  592. }
  593. }
  594. static int e752x_process_error_info (struct mem_ctl_info *mci,
  595. struct e752x_error_info *info, int handle_errors)
  596. {
  597. u32 error32, stat32;
  598. int error_found;
  599. error_found = 0;
  600. error32 = (info->ferr_global >> 18) & 0x3ff;
  601. stat32 = (info->ferr_global >> 4) & 0x7ff;
  602. if (error32)
  603. global_error(1, error32, &error_found, handle_errors);
  604. if (stat32)
  605. global_error(0, stat32, &error_found, handle_errors);
  606. error32 = (info->nerr_global >> 18) & 0x3ff;
  607. stat32 = (info->nerr_global >> 4) & 0x7ff;
  608. if (error32)
  609. global_error(1, error32, &error_found, handle_errors);
  610. if (stat32)
  611. global_error(0, stat32, &error_found, handle_errors);
  612. e752x_check_hub_interface(info, &error_found, handle_errors);
  613. e752x_check_sysbus(info, &error_found, handle_errors);
  614. e752x_check_membuf(info, &error_found, handle_errors);
  615. e752x_check_dram(mci, info, &error_found, handle_errors);
  616. return error_found;
  617. }
  618. static void e752x_check(struct mem_ctl_info *mci)
  619. {
  620. struct e752x_error_info info;
  621. debugf3("%s()\n", __func__);
  622. e752x_get_error_info(mci, &info);
  623. e752x_process_error_info(mci, &info, 1);
  624. }
  625. static int e752x_probe1(struct pci_dev *pdev, int dev_idx)
  626. {
  627. int rc = -ENODEV;
  628. int index;
  629. u16 pci_data;
  630. u8 stat8;
  631. struct mem_ctl_info *mci = NULL;
  632. struct e752x_pvt *pvt = NULL;
  633. u16 ddrcsr;
  634. u32 drc;
  635. int drc_chan; /* Number of channels 0=1chan,1=2chan */
  636. int drc_drbg; /* DRB granularity 0=64mb, 1=128mb */
  637. int drc_ddim; /* DRAM Data Integrity Mode 0=none,2=edac */
  638. u32 dra;
  639. unsigned long last_cumul_size;
  640. struct pci_dev *dev = NULL;
  641. struct e752x_error_info discard;
  642. debugf0("%s(): mci\n", __func__);
  643. debugf0("Starting Probe1\n");
  644. /* check to see if device 0 function 1 is enabled; if it isn't, we
  645. * assume the BIOS has reserved it for a reason and is expecting
  646. * exclusive access, we take care not to violate that assumption and
  647. * fail the probe. */
  648. pci_read_config_byte(pdev, E752X_DEVPRES1, &stat8);
  649. if (!force_function_unhide && !(stat8 & (1 << 5))) {
  650. printk(KERN_INFO "Contact your BIOS vendor to see if the "
  651. "E752x error registers can be safely un-hidden\n");
  652. goto fail;
  653. }
  654. stat8 |= (1 << 5);
  655. pci_write_config_byte(pdev, E752X_DEVPRES1, stat8);
  656. /* need to find out the number of channels */
  657. pci_read_config_dword(pdev, E752X_DRC, &drc);
  658. pci_read_config_word(pdev, E752X_DDRCSR, &ddrcsr);
  659. /* FIXME: should check >>12 or 0xf, true for all? */
  660. /* Dual channel = 1, Single channel = 0 */
  661. drc_chan = (((ddrcsr >> 12) & 3) == 3);
  662. drc_drbg = drc_chan + 1; /* 128 in dual mode, 64 in single */
  663. drc_ddim = (drc >> 20) & 0x3;
  664. mci = edac_mc_alloc(sizeof(*pvt), E752X_NR_CSROWS, drc_chan + 1);
  665. if (mci == NULL) {
  666. rc = -ENOMEM;
  667. goto fail;
  668. }
  669. debugf3("%s(): init mci\n", __func__);
  670. mci->mtype_cap = MEM_FLAG_RDDR;
  671. mci->edac_ctl_cap = EDAC_FLAG_NONE | EDAC_FLAG_SECDED |
  672. EDAC_FLAG_S4ECD4ED;
  673. /* FIXME - what if different memory types are in different csrows? */
  674. mci->mod_name = EDAC_MOD_STR;
  675. mci->mod_ver = "$Revision: 1.5.2.11 $";
  676. mci->pdev = pdev;
  677. debugf3("%s(): init pvt\n", __func__);
  678. pvt = (struct e752x_pvt *) mci->pvt_info;
  679. pvt->dev_info = &e752x_devs[dev_idx];
  680. pvt->bridge_ck = pci_get_device(PCI_VENDOR_ID_INTEL,
  681. pvt->dev_info->err_dev,
  682. pvt->bridge_ck);
  683. if (pvt->bridge_ck == NULL)
  684. pvt->bridge_ck = pci_scan_single_device(pdev->bus,
  685. PCI_DEVFN(0, 1));
  686. if (pvt->bridge_ck == NULL) {
  687. e752x_printk(KERN_ERR, "error reporting device not found:"
  688. "vendor %x device 0x%x (broken BIOS?)\n",
  689. PCI_VENDOR_ID_INTEL, e752x_devs[dev_idx].err_dev);
  690. goto fail;
  691. }
  692. pvt->mc_symmetric = ((ddrcsr & 0x10) != 0);
  693. debugf3("%s(): more mci init\n", __func__);
  694. mci->ctl_name = pvt->dev_info->ctl_name;
  695. mci->edac_check = e752x_check;
  696. mci->ctl_page_to_phys = ctl_page_to_phys;
  697. /* find out the device types */
  698. pci_read_config_dword(pdev, E752X_DRA, &dra);
  699. /*
  700. * The dram row boundary (DRB) reg values are boundary address for
  701. * each DRAM row with a granularity of 64 or 128MB (single/dual
  702. * channel operation). DRB regs are cumulative; therefore DRB7 will
  703. * contain the total memory contained in all eight rows.
  704. */
  705. for (last_cumul_size = index = 0; index < mci->nr_csrows; index++) {
  706. u8 value;
  707. u32 cumul_size;
  708. /* mem_dev 0=x8, 1=x4 */
  709. int mem_dev = (dra >> (index * 4 + 2)) & 0x3;
  710. struct csrow_info *csrow = &mci->csrows[index];
  711. mem_dev = (mem_dev == 2);
  712. pci_read_config_byte(mci->pdev, E752X_DRB + index, &value);
  713. /* convert a 128 or 64 MiB DRB to a page size. */
  714. cumul_size = value << (25 + drc_drbg - PAGE_SHIFT);
  715. debugf3("%s(): (%d) cumul_size 0x%x\n", __func__, index,
  716. cumul_size);
  717. if (cumul_size == last_cumul_size)
  718. continue; /* not populated */
  719. csrow->first_page = last_cumul_size;
  720. csrow->last_page = cumul_size - 1;
  721. csrow->nr_pages = cumul_size - last_cumul_size;
  722. last_cumul_size = cumul_size;
  723. csrow->grain = 1 << 12; /* 4KiB - resolution of CELOG */
  724. csrow->mtype = MEM_RDDR; /* only one type supported */
  725. csrow->dtype = mem_dev ? DEV_X4 : DEV_X8;
  726. /*
  727. * if single channel or x8 devices then SECDED
  728. * if dual channel and x4 then S4ECD4ED
  729. */
  730. if (drc_ddim) {
  731. if (drc_chan && mem_dev) {
  732. csrow->edac_mode = EDAC_S4ECD4ED;
  733. mci->edac_cap |= EDAC_FLAG_S4ECD4ED;
  734. } else {
  735. csrow->edac_mode = EDAC_SECDED;
  736. mci->edac_cap |= EDAC_FLAG_SECDED;
  737. }
  738. } else
  739. csrow->edac_mode = EDAC_NONE;
  740. }
  741. /* Fill in the memory map table */
  742. {
  743. u8 value;
  744. u8 last = 0;
  745. u8 row = 0;
  746. for (index = 0; index < 8; index += 2) {
  747. pci_read_config_byte(mci->pdev, E752X_DRB + index,
  748. &value);
  749. /* test if there is a dimm in this slot */
  750. if (value == last) {
  751. /* no dimm in the slot, so flag it as empty */
  752. pvt->map[index] = 0xff;
  753. pvt->map[index + 1] = 0xff;
  754. } else { /* there is a dimm in the slot */
  755. pvt->map[index] = row;
  756. row++;
  757. last = value;
  758. /* test the next value to see if the dimm is
  759. double sided */
  760. pci_read_config_byte(mci->pdev,
  761. E752X_DRB + index + 1,
  762. &value);
  763. pvt->map[index + 1] = (value == last) ?
  764. 0xff : /* the dimm is single sided,
  765. * so flag as empty
  766. */
  767. row; /* this is a double sided dimm
  768. * to save the next row #
  769. */
  770. row++;
  771. last = value;
  772. }
  773. }
  774. }
  775. /* set the map type. 1 = normal, 0 = reversed */
  776. pci_read_config_byte(mci->pdev, E752X_DRM, &stat8);
  777. pvt->map_type = ((stat8 & 0x0f) > ((stat8 >> 4) & 0x0f));
  778. mci->edac_cap |= EDAC_FLAG_NONE;
  779. debugf3("%s(): tolm, remapbase, remaplimit\n", __func__);
  780. /* load the top of low memory, remap base, and remap limit vars */
  781. pci_read_config_word(mci->pdev, E752X_TOLM, &pci_data);
  782. pvt->tolm = ((u32) pci_data) << 4;
  783. pci_read_config_word(mci->pdev, E752X_REMAPBASE, &pci_data);
  784. pvt->remapbase = ((u32) pci_data) << 14;
  785. pci_read_config_word(mci->pdev, E752X_REMAPLIMIT, &pci_data);
  786. pvt->remaplimit = ((u32) pci_data) << 14;
  787. e752x_printk(KERN_INFO,
  788. "tolm = %x, remapbase = %x, remaplimit = %x\n", pvt->tolm,
  789. pvt->remapbase, pvt->remaplimit);
  790. if (edac_mc_add_mc(mci)) {
  791. debugf3("%s(): failed edac_mc_add_mc()\n", __func__);
  792. goto fail;
  793. }
  794. dev = pci_get_device(PCI_VENDOR_ID_INTEL, e752x_devs[dev_idx].ctl_dev,
  795. NULL);
  796. pvt->dev_d0f0 = dev;
  797. /* find the error reporting device and clear errors */
  798. dev = pvt->dev_d0f1 = pci_dev_get(pvt->bridge_ck);
  799. /* Turn off error disable & SMI in case the BIOS turned it on */
  800. pci_write_config_byte(dev, E752X_HI_ERRMASK, 0x00);
  801. pci_write_config_byte(dev, E752X_HI_SMICMD, 0x00);
  802. pci_write_config_word(dev, E752X_SYSBUS_ERRMASK, 0x00);
  803. pci_write_config_word(dev, E752X_SYSBUS_SMICMD, 0x00);
  804. pci_write_config_byte(dev, E752X_BUF_ERRMASK, 0x00);
  805. pci_write_config_byte(dev, E752X_BUF_SMICMD, 0x00);
  806. pci_write_config_byte(dev, E752X_DRAM_ERRMASK, 0x00);
  807. pci_write_config_byte(dev, E752X_DRAM_SMICMD, 0x00);
  808. e752x_get_error_info(mci, &discard); /* clear other MCH errors */
  809. /* get this far and it's successful */
  810. debugf3("%s(): success\n", __func__);
  811. return 0;
  812. fail:
  813. if (mci) {
  814. if (pvt->dev_d0f0)
  815. pci_dev_put(pvt->dev_d0f0);
  816. if (pvt->dev_d0f1)
  817. pci_dev_put(pvt->dev_d0f1);
  818. if (pvt->bridge_ck)
  819. pci_dev_put(pvt->bridge_ck);
  820. edac_mc_free(mci);
  821. }
  822. return rc;
  823. }
  824. /* returns count (>= 0), or negative on error */
  825. static int __devinit e752x_init_one(struct pci_dev *pdev,
  826. const struct pci_device_id *ent)
  827. {
  828. debugf0("%s()\n", __func__);
  829. /* wake up and enable device */
  830. if(pci_enable_device(pdev) < 0)
  831. return -EIO;
  832. return e752x_probe1(pdev, ent->driver_data);
  833. }
  834. static void __devexit e752x_remove_one(struct pci_dev *pdev)
  835. {
  836. struct mem_ctl_info *mci;
  837. struct e752x_pvt *pvt;
  838. debugf0("%s()\n", __func__);
  839. if ((mci = edac_mc_del_mc(pdev)) == NULL)
  840. return;
  841. pvt = (struct e752x_pvt *) mci->pvt_info;
  842. pci_dev_put(pvt->dev_d0f0);
  843. pci_dev_put(pvt->dev_d0f1);
  844. pci_dev_put(pvt->bridge_ck);
  845. edac_mc_free(mci);
  846. }
  847. static const struct pci_device_id e752x_pci_tbl[] __devinitdata = {
  848. {
  849. PCI_VEND_DEV(INTEL, 7520_0), PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  850. E7520
  851. },
  852. {
  853. PCI_VEND_DEV(INTEL, 7525_0), PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  854. E7525
  855. },
  856. {
  857. PCI_VEND_DEV(INTEL, 7320_0), PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  858. E7320
  859. },
  860. {
  861. 0,
  862. } /* 0 terminated list. */
  863. };
  864. MODULE_DEVICE_TABLE(pci, e752x_pci_tbl);
  865. static struct pci_driver e752x_driver = {
  866. .name = EDAC_MOD_STR,
  867. .probe = e752x_init_one,
  868. .remove = __devexit_p(e752x_remove_one),
  869. .id_table = e752x_pci_tbl,
  870. };
  871. static int __init e752x_init(void)
  872. {
  873. int pci_rc;
  874. debugf3("%s()\n", __func__);
  875. pci_rc = pci_register_driver(&e752x_driver);
  876. return (pci_rc < 0) ? pci_rc : 0;
  877. }
  878. static void __exit e752x_exit(void)
  879. {
  880. debugf3("%s()\n", __func__);
  881. pci_unregister_driver(&e752x_driver);
  882. }
  883. module_init(e752x_init);
  884. module_exit(e752x_exit);
  885. MODULE_LICENSE("GPL");
  886. MODULE_AUTHOR("Linux Networx (http://lnxi.com) Tom Zimmerman\n");
  887. MODULE_DESCRIPTION("MC support for Intel e752x memory controllers");
  888. module_param(force_function_unhide, int, 0444);
  889. MODULE_PARM_DESC(force_function_unhide, "if BIOS sets Dev0:Fun1 up as hidden:"
  890. " 1=force unhide and hope BIOS doesn't fight driver for Dev0:Fun1 access");