radeon_encoders.c 68 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. extern int atom_debug;
  32. /* evil but including atombios.h is much worse */
  33. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  34. struct drm_display_mode *mode);
  35. static uint32_t radeon_encoder_clones(struct drm_encoder *encoder)
  36. {
  37. struct drm_device *dev = encoder->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  40. struct drm_encoder *clone_encoder;
  41. uint32_t index_mask = 0;
  42. int count;
  43. /* DIG routing gets problematic */
  44. if (rdev->family >= CHIP_R600)
  45. return index_mask;
  46. /* LVDS/TV are too wacky */
  47. if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  48. return index_mask;
  49. /* DVO requires 2x ppll clocks depending on tmds chip */
  50. if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT)
  51. return index_mask;
  52. count = -1;
  53. list_for_each_entry(clone_encoder, &dev->mode_config.encoder_list, head) {
  54. struct radeon_encoder *radeon_clone = to_radeon_encoder(clone_encoder);
  55. count++;
  56. if (clone_encoder == encoder)
  57. continue;
  58. if (radeon_clone->devices & (ATOM_DEVICE_LCD_SUPPORT))
  59. continue;
  60. if (radeon_clone->devices & ATOM_DEVICE_DFP2_SUPPORT)
  61. continue;
  62. else
  63. index_mask |= (1 << count);
  64. }
  65. return index_mask;
  66. }
  67. void radeon_setup_encoder_clones(struct drm_device *dev)
  68. {
  69. struct drm_encoder *encoder;
  70. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  71. encoder->possible_clones = radeon_encoder_clones(encoder);
  72. }
  73. }
  74. uint32_t
  75. radeon_get_encoder_enum(struct drm_device *dev, uint32_t supported_device, uint8_t dac)
  76. {
  77. struct radeon_device *rdev = dev->dev_private;
  78. uint32_t ret = 0;
  79. switch (supported_device) {
  80. case ATOM_DEVICE_CRT1_SUPPORT:
  81. case ATOM_DEVICE_TV1_SUPPORT:
  82. case ATOM_DEVICE_TV2_SUPPORT:
  83. case ATOM_DEVICE_CRT2_SUPPORT:
  84. case ATOM_DEVICE_CV_SUPPORT:
  85. switch (dac) {
  86. case 1: /* dac a */
  87. if ((rdev->family == CHIP_RS300) ||
  88. (rdev->family == CHIP_RS400) ||
  89. (rdev->family == CHIP_RS480))
  90. ret = ENCODER_INTERNAL_DAC2_ENUM_ID1;
  91. else if (ASIC_IS_AVIVO(rdev))
  92. ret = ENCODER_INTERNAL_KLDSCP_DAC1_ENUM_ID1;
  93. else
  94. ret = ENCODER_INTERNAL_DAC1_ENUM_ID1;
  95. break;
  96. case 2: /* dac b */
  97. if (ASIC_IS_AVIVO(rdev))
  98. ret = ENCODER_INTERNAL_KLDSCP_DAC2_ENUM_ID1;
  99. else {
  100. /*if (rdev->family == CHIP_R200)
  101. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  102. else*/
  103. ret = ENCODER_INTERNAL_DAC2_ENUM_ID1;
  104. }
  105. break;
  106. case 3: /* external dac */
  107. if (ASIC_IS_AVIVO(rdev))
  108. ret = ENCODER_INTERNAL_KLDSCP_DVO1_ENUM_ID1;
  109. else
  110. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  111. break;
  112. }
  113. break;
  114. case ATOM_DEVICE_LCD1_SUPPORT:
  115. if (ASIC_IS_AVIVO(rdev))
  116. ret = ENCODER_INTERNAL_LVTM1_ENUM_ID1;
  117. else
  118. ret = ENCODER_INTERNAL_LVDS_ENUM_ID1;
  119. break;
  120. case ATOM_DEVICE_DFP1_SUPPORT:
  121. if ((rdev->family == CHIP_RS300) ||
  122. (rdev->family == CHIP_RS400) ||
  123. (rdev->family == CHIP_RS480))
  124. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  125. else if (ASIC_IS_AVIVO(rdev))
  126. ret = ENCODER_INTERNAL_KLDSCP_TMDS1_ENUM_ID1;
  127. else
  128. ret = ENCODER_INTERNAL_TMDS1_ENUM_ID1;
  129. break;
  130. case ATOM_DEVICE_LCD2_SUPPORT:
  131. case ATOM_DEVICE_DFP2_SUPPORT:
  132. if ((rdev->family == CHIP_RS600) ||
  133. (rdev->family == CHIP_RS690) ||
  134. (rdev->family == CHIP_RS740))
  135. ret = ENCODER_INTERNAL_DDI_ENUM_ID1;
  136. else if (ASIC_IS_AVIVO(rdev))
  137. ret = ENCODER_INTERNAL_KLDSCP_DVO1_ENUM_ID1;
  138. else
  139. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  140. break;
  141. case ATOM_DEVICE_DFP3_SUPPORT:
  142. ret = ENCODER_INTERNAL_LVTM1_ENUM_ID1;
  143. break;
  144. }
  145. return ret;
  146. }
  147. static inline bool radeon_encoder_is_digital(struct drm_encoder *encoder)
  148. {
  149. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  150. switch (radeon_encoder->encoder_id) {
  151. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  152. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  153. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  154. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  155. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  156. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  157. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  158. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  159. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  160. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  161. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  162. return true;
  163. default:
  164. return false;
  165. }
  166. }
  167. void
  168. radeon_link_encoder_connector(struct drm_device *dev)
  169. {
  170. struct drm_connector *connector;
  171. struct radeon_connector *radeon_connector;
  172. struct drm_encoder *encoder;
  173. struct radeon_encoder *radeon_encoder;
  174. /* walk the list and link encoders to connectors */
  175. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  176. radeon_connector = to_radeon_connector(connector);
  177. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  178. radeon_encoder = to_radeon_encoder(encoder);
  179. if (radeon_encoder->devices & radeon_connector->devices)
  180. drm_mode_connector_attach_encoder(connector, encoder);
  181. }
  182. }
  183. }
  184. void radeon_encoder_set_active_device(struct drm_encoder *encoder)
  185. {
  186. struct drm_device *dev = encoder->dev;
  187. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  188. struct drm_connector *connector;
  189. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  190. if (connector->encoder == encoder) {
  191. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  192. radeon_encoder->active_device = radeon_encoder->devices & radeon_connector->devices;
  193. DRM_DEBUG_KMS("setting active device to %08x from %08x %08x for encoder %d\n",
  194. radeon_encoder->active_device, radeon_encoder->devices,
  195. radeon_connector->devices, encoder->encoder_type);
  196. }
  197. }
  198. }
  199. struct drm_connector *
  200. radeon_get_connector_for_encoder(struct drm_encoder *encoder)
  201. {
  202. struct drm_device *dev = encoder->dev;
  203. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  204. struct drm_connector *connector;
  205. struct radeon_connector *radeon_connector;
  206. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  207. radeon_connector = to_radeon_connector(connector);
  208. if (radeon_encoder->active_device & radeon_connector->devices)
  209. return connector;
  210. }
  211. return NULL;
  212. }
  213. struct drm_encoder *radeon_atom_get_external_encoder(struct drm_encoder *encoder)
  214. {
  215. struct drm_device *dev = encoder->dev;
  216. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  217. struct drm_encoder *other_encoder;
  218. struct radeon_encoder *other_radeon_encoder;
  219. if (radeon_encoder->is_ext_encoder)
  220. return NULL;
  221. list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
  222. if (other_encoder == encoder)
  223. continue;
  224. other_radeon_encoder = to_radeon_encoder(other_encoder);
  225. if (other_radeon_encoder->is_ext_encoder &&
  226. (radeon_encoder->devices & other_radeon_encoder->devices))
  227. return other_encoder;
  228. }
  229. return NULL;
  230. }
  231. void radeon_panel_mode_fixup(struct drm_encoder *encoder,
  232. struct drm_display_mode *adjusted_mode)
  233. {
  234. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  235. struct drm_device *dev = encoder->dev;
  236. struct radeon_device *rdev = dev->dev_private;
  237. struct drm_display_mode *native_mode = &radeon_encoder->native_mode;
  238. unsigned hblank = native_mode->htotal - native_mode->hdisplay;
  239. unsigned vblank = native_mode->vtotal - native_mode->vdisplay;
  240. unsigned hover = native_mode->hsync_start - native_mode->hdisplay;
  241. unsigned vover = native_mode->vsync_start - native_mode->vdisplay;
  242. unsigned hsync_width = native_mode->hsync_end - native_mode->hsync_start;
  243. unsigned vsync_width = native_mode->vsync_end - native_mode->vsync_start;
  244. adjusted_mode->clock = native_mode->clock;
  245. adjusted_mode->flags = native_mode->flags;
  246. if (ASIC_IS_AVIVO(rdev)) {
  247. adjusted_mode->hdisplay = native_mode->hdisplay;
  248. adjusted_mode->vdisplay = native_mode->vdisplay;
  249. }
  250. adjusted_mode->htotal = native_mode->hdisplay + hblank;
  251. adjusted_mode->hsync_start = native_mode->hdisplay + hover;
  252. adjusted_mode->hsync_end = adjusted_mode->hsync_start + hsync_width;
  253. adjusted_mode->vtotal = native_mode->vdisplay + vblank;
  254. adjusted_mode->vsync_start = native_mode->vdisplay + vover;
  255. adjusted_mode->vsync_end = adjusted_mode->vsync_start + vsync_width;
  256. drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
  257. if (ASIC_IS_AVIVO(rdev)) {
  258. adjusted_mode->crtc_hdisplay = native_mode->hdisplay;
  259. adjusted_mode->crtc_vdisplay = native_mode->vdisplay;
  260. }
  261. adjusted_mode->crtc_htotal = adjusted_mode->crtc_hdisplay + hblank;
  262. adjusted_mode->crtc_hsync_start = adjusted_mode->crtc_hdisplay + hover;
  263. adjusted_mode->crtc_hsync_end = adjusted_mode->crtc_hsync_start + hsync_width;
  264. adjusted_mode->crtc_vtotal = adjusted_mode->crtc_vdisplay + vblank;
  265. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + vover;
  266. adjusted_mode->crtc_vsync_end = adjusted_mode->crtc_vsync_start + vsync_width;
  267. }
  268. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  269. struct drm_display_mode *mode,
  270. struct drm_display_mode *adjusted_mode)
  271. {
  272. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  273. struct drm_device *dev = encoder->dev;
  274. struct radeon_device *rdev = dev->dev_private;
  275. /* set the active encoder to connector routing */
  276. radeon_encoder_set_active_device(encoder);
  277. drm_mode_set_crtcinfo(adjusted_mode, 0);
  278. /* hw bug */
  279. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  280. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  281. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  282. /* get the native mode for LVDS */
  283. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
  284. radeon_panel_mode_fixup(encoder, adjusted_mode);
  285. /* get the native mode for TV */
  286. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  287. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  288. if (tv_dac) {
  289. if (tv_dac->tv_std == TV_STD_NTSC ||
  290. tv_dac->tv_std == TV_STD_NTSC_J ||
  291. tv_dac->tv_std == TV_STD_PAL_M)
  292. radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
  293. else
  294. radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
  295. }
  296. }
  297. if (ASIC_IS_DCE3(rdev) &&
  298. (radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT))) {
  299. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  300. radeon_dp_set_link_config(connector, mode);
  301. }
  302. return true;
  303. }
  304. static void
  305. atombios_dac_setup(struct drm_encoder *encoder, int action)
  306. {
  307. struct drm_device *dev = encoder->dev;
  308. struct radeon_device *rdev = dev->dev_private;
  309. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  310. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  311. int index = 0;
  312. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  313. memset(&args, 0, sizeof(args));
  314. switch (radeon_encoder->encoder_id) {
  315. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  316. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  317. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  318. break;
  319. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  320. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  321. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  322. break;
  323. }
  324. args.ucAction = action;
  325. if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
  326. args.ucDacStandard = ATOM_DAC1_PS2;
  327. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  328. args.ucDacStandard = ATOM_DAC1_CV;
  329. else {
  330. switch (dac_info->tv_std) {
  331. case TV_STD_PAL:
  332. case TV_STD_PAL_M:
  333. case TV_STD_SCART_PAL:
  334. case TV_STD_SECAM:
  335. case TV_STD_PAL_CN:
  336. args.ucDacStandard = ATOM_DAC1_PAL;
  337. break;
  338. case TV_STD_NTSC:
  339. case TV_STD_NTSC_J:
  340. case TV_STD_PAL_60:
  341. default:
  342. args.ucDacStandard = ATOM_DAC1_NTSC;
  343. break;
  344. }
  345. }
  346. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  347. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  348. }
  349. static void
  350. atombios_tv_setup(struct drm_encoder *encoder, int action)
  351. {
  352. struct drm_device *dev = encoder->dev;
  353. struct radeon_device *rdev = dev->dev_private;
  354. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  355. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  356. int index = 0;
  357. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  358. memset(&args, 0, sizeof(args));
  359. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  360. args.sTVEncoder.ucAction = action;
  361. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  362. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  363. else {
  364. switch (dac_info->tv_std) {
  365. case TV_STD_NTSC:
  366. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  367. break;
  368. case TV_STD_PAL:
  369. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  370. break;
  371. case TV_STD_PAL_M:
  372. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  373. break;
  374. case TV_STD_PAL_60:
  375. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  376. break;
  377. case TV_STD_NTSC_J:
  378. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  379. break;
  380. case TV_STD_SCART_PAL:
  381. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  382. break;
  383. case TV_STD_SECAM:
  384. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  385. break;
  386. case TV_STD_PAL_CN:
  387. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  388. break;
  389. default:
  390. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  391. break;
  392. }
  393. }
  394. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  395. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  396. }
  397. union dvo_encoder_control {
  398. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION ext_tmds;
  399. DVO_ENCODER_CONTROL_PS_ALLOCATION dvo;
  400. DVO_ENCODER_CONTROL_PS_ALLOCATION_V3 dvo_v3;
  401. };
  402. void
  403. atombios_dvo_setup(struct drm_encoder *encoder, int action)
  404. {
  405. struct drm_device *dev = encoder->dev;
  406. struct radeon_device *rdev = dev->dev_private;
  407. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  408. union dvo_encoder_control args;
  409. int index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  410. memset(&args, 0, sizeof(args));
  411. if (ASIC_IS_DCE3(rdev)) {
  412. /* DCE3+ */
  413. args.dvo_v3.ucAction = action;
  414. args.dvo_v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  415. args.dvo_v3.ucDVOConfig = 0; /* XXX */
  416. } else if (ASIC_IS_DCE2(rdev)) {
  417. /* DCE2 (pre-DCE3 R6xx, RS600/690/740 */
  418. args.dvo.sDVOEncoder.ucAction = action;
  419. args.dvo.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  420. /* DFP1, CRT1, TV1 depending on the type of port */
  421. args.dvo.sDVOEncoder.ucDeviceType = ATOM_DEVICE_DFP1_INDEX;
  422. if (radeon_encoder->pixel_clock > 165000)
  423. args.dvo.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute |= PANEL_ENCODER_MISC_DUAL;
  424. } else {
  425. /* R4xx, R5xx */
  426. args.ext_tmds.sXTmdsEncoder.ucEnable = action;
  427. if (radeon_encoder->pixel_clock > 165000)
  428. args.ext_tmds.sXTmdsEncoder.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  429. /*if (pScrn->rgbBits == 8)*/
  430. args.ext_tmds.sXTmdsEncoder.ucMisc |= ATOM_PANEL_MISC_888RGB;
  431. }
  432. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  433. }
  434. union lvds_encoder_control {
  435. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  436. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  437. };
  438. void
  439. atombios_digital_setup(struct drm_encoder *encoder, int action)
  440. {
  441. struct drm_device *dev = encoder->dev;
  442. struct radeon_device *rdev = dev->dev_private;
  443. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  444. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  445. union lvds_encoder_control args;
  446. int index = 0;
  447. int hdmi_detected = 0;
  448. uint8_t frev, crev;
  449. if (!dig)
  450. return;
  451. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  452. hdmi_detected = 1;
  453. memset(&args, 0, sizeof(args));
  454. switch (radeon_encoder->encoder_id) {
  455. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  456. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  457. break;
  458. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  459. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  460. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  461. break;
  462. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  463. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  464. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  465. else
  466. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  467. break;
  468. }
  469. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  470. return;
  471. switch (frev) {
  472. case 1:
  473. case 2:
  474. switch (crev) {
  475. case 1:
  476. args.v1.ucMisc = 0;
  477. args.v1.ucAction = action;
  478. if (hdmi_detected)
  479. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  480. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  481. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  482. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  483. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  484. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  485. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  486. } else {
  487. if (dig->linkb)
  488. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  489. if (radeon_encoder->pixel_clock > 165000)
  490. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  491. /*if (pScrn->rgbBits == 8) */
  492. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  493. }
  494. break;
  495. case 2:
  496. case 3:
  497. args.v2.ucMisc = 0;
  498. args.v2.ucAction = action;
  499. if (crev == 3) {
  500. if (dig->coherent_mode)
  501. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  502. }
  503. if (hdmi_detected)
  504. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  505. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  506. args.v2.ucTruncate = 0;
  507. args.v2.ucSpatial = 0;
  508. args.v2.ucTemporal = 0;
  509. args.v2.ucFRC = 0;
  510. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  511. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  512. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  513. if (dig->lcd_misc & ATOM_PANEL_MISC_SPATIAL) {
  514. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  515. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  516. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  517. }
  518. if (dig->lcd_misc & ATOM_PANEL_MISC_TEMPORAL) {
  519. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  520. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  521. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  522. if (((dig->lcd_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
  523. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  524. }
  525. } else {
  526. if (dig->linkb)
  527. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  528. if (radeon_encoder->pixel_clock > 165000)
  529. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  530. }
  531. break;
  532. default:
  533. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  534. break;
  535. }
  536. break;
  537. default:
  538. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  539. break;
  540. }
  541. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  542. }
  543. int
  544. atombios_get_encoder_mode(struct drm_encoder *encoder)
  545. {
  546. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  547. struct drm_device *dev = encoder->dev;
  548. struct radeon_device *rdev = dev->dev_private;
  549. struct drm_connector *connector;
  550. struct radeon_connector *radeon_connector;
  551. struct radeon_connector_atom_dig *dig_connector;
  552. connector = radeon_get_connector_for_encoder(encoder);
  553. if (!connector) {
  554. switch (radeon_encoder->encoder_id) {
  555. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  556. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  557. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  558. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  559. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  560. return ATOM_ENCODER_MODE_DVI;
  561. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  562. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  563. default:
  564. return ATOM_ENCODER_MODE_CRT;
  565. }
  566. }
  567. radeon_connector = to_radeon_connector(connector);
  568. switch (connector->connector_type) {
  569. case DRM_MODE_CONNECTOR_DVII:
  570. case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
  571. if (drm_detect_hdmi_monitor(radeon_connector->edid)) {
  572. /* fix me */
  573. if (ASIC_IS_DCE4(rdev))
  574. return ATOM_ENCODER_MODE_DVI;
  575. else
  576. return ATOM_ENCODER_MODE_HDMI;
  577. } else if (radeon_connector->use_digital)
  578. return ATOM_ENCODER_MODE_DVI;
  579. else
  580. return ATOM_ENCODER_MODE_CRT;
  581. break;
  582. case DRM_MODE_CONNECTOR_DVID:
  583. case DRM_MODE_CONNECTOR_HDMIA:
  584. default:
  585. if (drm_detect_hdmi_monitor(radeon_connector->edid)) {
  586. /* fix me */
  587. if (ASIC_IS_DCE4(rdev))
  588. return ATOM_ENCODER_MODE_DVI;
  589. else
  590. return ATOM_ENCODER_MODE_HDMI;
  591. } else
  592. return ATOM_ENCODER_MODE_DVI;
  593. break;
  594. case DRM_MODE_CONNECTOR_LVDS:
  595. return ATOM_ENCODER_MODE_LVDS;
  596. break;
  597. case DRM_MODE_CONNECTOR_DisplayPort:
  598. case DRM_MODE_CONNECTOR_eDP:
  599. dig_connector = radeon_connector->con_priv;
  600. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  601. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP))
  602. return ATOM_ENCODER_MODE_DP;
  603. else if (drm_detect_hdmi_monitor(radeon_connector->edid)) {
  604. /* fix me */
  605. if (ASIC_IS_DCE4(rdev))
  606. return ATOM_ENCODER_MODE_DVI;
  607. else
  608. return ATOM_ENCODER_MODE_HDMI;
  609. } else
  610. return ATOM_ENCODER_MODE_DVI;
  611. break;
  612. case DRM_MODE_CONNECTOR_DVIA:
  613. case DRM_MODE_CONNECTOR_VGA:
  614. return ATOM_ENCODER_MODE_CRT;
  615. break;
  616. case DRM_MODE_CONNECTOR_Composite:
  617. case DRM_MODE_CONNECTOR_SVIDEO:
  618. case DRM_MODE_CONNECTOR_9PinDIN:
  619. /* fix me */
  620. return ATOM_ENCODER_MODE_TV;
  621. /*return ATOM_ENCODER_MODE_CV;*/
  622. break;
  623. }
  624. }
  625. /*
  626. * DIG Encoder/Transmitter Setup
  627. *
  628. * DCE 3.0/3.1
  629. * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
  630. * Supports up to 3 digital outputs
  631. * - 2 DIG encoder blocks.
  632. * DIG1 can drive UNIPHY link A or link B
  633. * DIG2 can drive UNIPHY link B or LVTMA
  634. *
  635. * DCE 3.2
  636. * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
  637. * Supports up to 5 digital outputs
  638. * - 2 DIG encoder blocks.
  639. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  640. *
  641. * DCE 4.0/5.0
  642. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  643. * Supports up to 6 digital outputs
  644. * - 6 DIG encoder blocks.
  645. * - DIG to PHY mapping is hardcoded
  646. * DIG1 drives UNIPHY0 link A, A+B
  647. * DIG2 drives UNIPHY0 link B
  648. * DIG3 drives UNIPHY1 link A, A+B
  649. * DIG4 drives UNIPHY1 link B
  650. * DIG5 drives UNIPHY2 link A, A+B
  651. * DIG6 drives UNIPHY2 link B
  652. *
  653. * DCE 4.1
  654. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  655. * Supports up to 6 digital outputs
  656. * - 2 DIG encoder blocks.
  657. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  658. *
  659. * Routing
  660. * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
  661. * Examples:
  662. * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
  663. * crtc1 -> dig1 -> UNIPHY0 link B -> DP
  664. * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
  665. * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
  666. */
  667. union dig_encoder_control {
  668. DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
  669. DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
  670. DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
  671. DIG_ENCODER_CONTROL_PARAMETERS_V4 v4;
  672. };
  673. void
  674. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action)
  675. {
  676. struct drm_device *dev = encoder->dev;
  677. struct radeon_device *rdev = dev->dev_private;
  678. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  679. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  680. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  681. union dig_encoder_control args;
  682. int index = 0;
  683. uint8_t frev, crev;
  684. int dp_clock = 0;
  685. int dp_lane_count = 0;
  686. int hpd_id = RADEON_HPD_NONE;
  687. if (connector) {
  688. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  689. struct radeon_connector_atom_dig *dig_connector =
  690. radeon_connector->con_priv;
  691. dp_clock = dig_connector->dp_clock;
  692. dp_lane_count = dig_connector->dp_lane_count;
  693. hpd_id = radeon_connector->hpd.hpd;
  694. }
  695. /* no dig encoder assigned */
  696. if (dig->dig_encoder == -1)
  697. return;
  698. memset(&args, 0, sizeof(args));
  699. if (ASIC_IS_DCE4(rdev))
  700. index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
  701. else {
  702. if (dig->dig_encoder)
  703. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  704. else
  705. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  706. }
  707. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  708. return;
  709. args.v1.ucAction = action;
  710. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  711. args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
  712. if ((args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) ||
  713. (args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP_MST))
  714. args.v1.ucLaneNum = dp_lane_count;
  715. else if (radeon_encoder->pixel_clock > 165000)
  716. args.v1.ucLaneNum = 8;
  717. else
  718. args.v1.ucLaneNum = 4;
  719. if (ASIC_IS_DCE5(rdev)) {
  720. if ((args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) ||
  721. (args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP_MST)) {
  722. if (dp_clock == 270000)
  723. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_2_70GHZ;
  724. else if (dp_clock == 540000)
  725. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_5_40GHZ;
  726. }
  727. args.v4.acConfig.ucDigSel = dig->dig_encoder;
  728. args.v4.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  729. if (hpd_id == RADEON_HPD_NONE)
  730. args.v4.ucHPD_ID = 0;
  731. else
  732. args.v4.ucHPD_ID = hpd_id + 1;
  733. } else if (ASIC_IS_DCE4(rdev)) {
  734. if ((args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) && (dp_clock == 270000))
  735. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  736. args.v3.acConfig.ucDigSel = dig->dig_encoder;
  737. args.v3.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  738. } else {
  739. if ((args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) && (dp_clock == 270000))
  740. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  741. switch (radeon_encoder->encoder_id) {
  742. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  743. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  744. break;
  745. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  746. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  747. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  748. break;
  749. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  750. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  751. break;
  752. }
  753. if (dig->linkb)
  754. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  755. else
  756. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  757. }
  758. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  759. }
  760. union dig_transmitter_control {
  761. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  762. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  763. DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
  764. DIG_TRANSMITTER_CONTROL_PARAMETERS_V4 v4;
  765. };
  766. void
  767. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
  768. {
  769. struct drm_device *dev = encoder->dev;
  770. struct radeon_device *rdev = dev->dev_private;
  771. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  772. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  773. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  774. union dig_transmitter_control args;
  775. int index = 0;
  776. uint8_t frev, crev;
  777. bool is_dp = false;
  778. int pll_id = 0;
  779. int dp_clock = 0;
  780. int dp_lane_count = 0;
  781. int connector_object_id = 0;
  782. int igp_lane_info = 0;
  783. if (connector) {
  784. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  785. struct radeon_connector_atom_dig *dig_connector =
  786. radeon_connector->con_priv;
  787. dp_clock = dig_connector->dp_clock;
  788. dp_lane_count = dig_connector->dp_lane_count;
  789. connector_object_id =
  790. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  791. igp_lane_info = dig_connector->igp_lane_info;
  792. }
  793. /* no dig encoder assigned */
  794. if (dig->dig_encoder == -1)
  795. return;
  796. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP)
  797. is_dp = true;
  798. memset(&args, 0, sizeof(args));
  799. switch (radeon_encoder->encoder_id) {
  800. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  801. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  802. break;
  803. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  804. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  805. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  806. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  807. break;
  808. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  809. index = GetIndexIntoMasterTable(COMMAND, LVTMATransmitterControl);
  810. break;
  811. }
  812. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  813. return;
  814. args.v1.ucAction = action;
  815. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  816. args.v1.usInitInfo = connector_object_id;
  817. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  818. args.v1.asMode.ucLaneSel = lane_num;
  819. args.v1.asMode.ucLaneSet = lane_set;
  820. } else {
  821. if (is_dp)
  822. args.v1.usPixelClock =
  823. cpu_to_le16(dp_clock / 10);
  824. else if (radeon_encoder->pixel_clock > 165000)
  825. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  826. else
  827. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  828. }
  829. if (ASIC_IS_DCE4(rdev)) {
  830. if (is_dp)
  831. args.v3.ucLaneNum = dp_lane_count;
  832. else if (radeon_encoder->pixel_clock > 165000)
  833. args.v3.ucLaneNum = 8;
  834. else
  835. args.v3.ucLaneNum = 4;
  836. if (dig->linkb) {
  837. args.v3.acConfig.ucLinkSel = 1;
  838. args.v3.acConfig.ucEncoderSel = 1;
  839. }
  840. /* Select the PLL for the PHY
  841. * DP PHY should be clocked from external src if there is
  842. * one.
  843. */
  844. if (encoder->crtc) {
  845. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  846. pll_id = radeon_crtc->pll_id;
  847. }
  848. if (ASIC_IS_DCE5(rdev)) {
  849. if (is_dp && rdev->clock.dp_extclk)
  850. args.v4.acConfig.ucRefClkSource = 3; /* external src */
  851. else
  852. args.v4.acConfig.ucRefClkSource = pll_id;
  853. } else {
  854. if (is_dp && rdev->clock.dp_extclk)
  855. args.v3.acConfig.ucRefClkSource = 2; /* external src */
  856. else
  857. args.v3.acConfig.ucRefClkSource = pll_id;
  858. }
  859. switch (radeon_encoder->encoder_id) {
  860. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  861. args.v3.acConfig.ucTransmitterSel = 0;
  862. break;
  863. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  864. args.v3.acConfig.ucTransmitterSel = 1;
  865. break;
  866. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  867. args.v3.acConfig.ucTransmitterSel = 2;
  868. break;
  869. }
  870. if (is_dp)
  871. args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
  872. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  873. if (dig->coherent_mode)
  874. args.v3.acConfig.fCoherentMode = 1;
  875. if (radeon_encoder->pixel_clock > 165000)
  876. args.v3.acConfig.fDualLinkConnector = 1;
  877. }
  878. } else if (ASIC_IS_DCE32(rdev)) {
  879. args.v2.acConfig.ucEncoderSel = dig->dig_encoder;
  880. if (dig->linkb)
  881. args.v2.acConfig.ucLinkSel = 1;
  882. switch (radeon_encoder->encoder_id) {
  883. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  884. args.v2.acConfig.ucTransmitterSel = 0;
  885. break;
  886. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  887. args.v2.acConfig.ucTransmitterSel = 1;
  888. break;
  889. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  890. args.v2.acConfig.ucTransmitterSel = 2;
  891. break;
  892. }
  893. if (is_dp)
  894. args.v2.acConfig.fCoherentMode = 1;
  895. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  896. if (dig->coherent_mode)
  897. args.v2.acConfig.fCoherentMode = 1;
  898. if (radeon_encoder->pixel_clock > 165000)
  899. args.v2.acConfig.fDualLinkConnector = 1;
  900. }
  901. } else {
  902. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  903. if (dig->dig_encoder)
  904. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  905. else
  906. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  907. if ((rdev->flags & RADEON_IS_IGP) &&
  908. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {
  909. if (is_dp || (radeon_encoder->pixel_clock <= 165000)) {
  910. if (igp_lane_info & 0x1)
  911. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  912. else if (igp_lane_info & 0x2)
  913. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  914. else if (igp_lane_info & 0x4)
  915. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  916. else if (igp_lane_info & 0x8)
  917. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  918. } else {
  919. if (igp_lane_info & 0x3)
  920. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  921. else if (igp_lane_info & 0xc)
  922. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  923. }
  924. }
  925. if (dig->linkb)
  926. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
  927. else
  928. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  929. if (is_dp)
  930. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  931. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  932. if (dig->coherent_mode)
  933. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  934. if (radeon_encoder->pixel_clock > 165000)
  935. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
  936. }
  937. }
  938. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  939. }
  940. void
  941. atombios_set_edp_panel_power(struct drm_connector *connector, int action)
  942. {
  943. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  944. struct drm_device *dev = radeon_connector->base.dev;
  945. struct radeon_device *rdev = dev->dev_private;
  946. union dig_transmitter_control args;
  947. int index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  948. uint8_t frev, crev;
  949. if (connector->connector_type != DRM_MODE_CONNECTOR_eDP)
  950. return;
  951. if (!ASIC_IS_DCE4(rdev))
  952. return;
  953. if ((action != ATOM_TRANSMITTER_ACTION_POWER_ON) ||
  954. (action != ATOM_TRANSMITTER_ACTION_POWER_OFF))
  955. return;
  956. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  957. return;
  958. memset(&args, 0, sizeof(args));
  959. args.v1.ucAction = action;
  960. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  961. }
  962. union external_encoder_control {
  963. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION v1;
  964. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3 v3;
  965. };
  966. static void
  967. atombios_external_encoder_setup(struct drm_encoder *encoder,
  968. struct drm_encoder *ext_encoder,
  969. int action)
  970. {
  971. struct drm_device *dev = encoder->dev;
  972. struct radeon_device *rdev = dev->dev_private;
  973. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  974. struct radeon_encoder *ext_radeon_encoder = to_radeon_encoder(ext_encoder);
  975. union external_encoder_control args;
  976. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  977. int index = GetIndexIntoMasterTable(COMMAND, ExternalEncoderControl);
  978. u8 frev, crev;
  979. int dp_clock = 0;
  980. int dp_lane_count = 0;
  981. int connector_object_id = 0;
  982. u32 ext_enum = (ext_radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  983. if (connector) {
  984. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  985. struct radeon_connector_atom_dig *dig_connector =
  986. radeon_connector->con_priv;
  987. dp_clock = dig_connector->dp_clock;
  988. dp_lane_count = dig_connector->dp_lane_count;
  989. connector_object_id =
  990. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  991. }
  992. memset(&args, 0, sizeof(args));
  993. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  994. return;
  995. switch (frev) {
  996. case 1:
  997. /* no params on frev 1 */
  998. break;
  999. case 2:
  1000. switch (crev) {
  1001. case 1:
  1002. case 2:
  1003. args.v1.sDigEncoder.ucAction = action;
  1004. args.v1.sDigEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1005. args.v1.sDigEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1006. if (args.v1.sDigEncoder.ucEncoderMode == ATOM_ENCODER_MODE_DP) {
  1007. if (dp_clock == 270000)
  1008. args.v1.sDigEncoder.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  1009. args.v1.sDigEncoder.ucLaneNum = dp_lane_count;
  1010. } else if (radeon_encoder->pixel_clock > 165000)
  1011. args.v1.sDigEncoder.ucLaneNum = 8;
  1012. else
  1013. args.v1.sDigEncoder.ucLaneNum = 4;
  1014. break;
  1015. case 3:
  1016. args.v3.sExtEncoder.ucAction = action;
  1017. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1018. args.v3.sExtEncoder.usConnectorId = connector_object_id;
  1019. else
  1020. args.v3.sExtEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1021. args.v3.sExtEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1022. if (args.v3.sExtEncoder.ucEncoderMode == ATOM_ENCODER_MODE_DP) {
  1023. if (dp_clock == 270000)
  1024. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  1025. else if (dp_clock == 540000)
  1026. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ;
  1027. args.v3.sExtEncoder.ucLaneNum = dp_lane_count;
  1028. } else if (radeon_encoder->pixel_clock > 165000)
  1029. args.v3.sExtEncoder.ucLaneNum = 8;
  1030. else
  1031. args.v3.sExtEncoder.ucLaneNum = 4;
  1032. switch (ext_enum) {
  1033. case GRAPH_OBJECT_ENUM_ID1:
  1034. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER1;
  1035. break;
  1036. case GRAPH_OBJECT_ENUM_ID2:
  1037. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER2;
  1038. break;
  1039. case GRAPH_OBJECT_ENUM_ID3:
  1040. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER3;
  1041. break;
  1042. }
  1043. args.v3.sExtEncoder.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  1044. break;
  1045. default:
  1046. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1047. return;
  1048. }
  1049. break;
  1050. default:
  1051. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1052. return;
  1053. }
  1054. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1055. }
  1056. static void
  1057. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  1058. {
  1059. struct drm_device *dev = encoder->dev;
  1060. struct radeon_device *rdev = dev->dev_private;
  1061. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1062. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1063. ENABLE_YUV_PS_ALLOCATION args;
  1064. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  1065. uint32_t temp, reg;
  1066. memset(&args, 0, sizeof(args));
  1067. if (rdev->family >= CHIP_R600)
  1068. reg = R600_BIOS_3_SCRATCH;
  1069. else
  1070. reg = RADEON_BIOS_3_SCRATCH;
  1071. /* XXX: fix up scratch reg handling */
  1072. temp = RREG32(reg);
  1073. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1074. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  1075. (radeon_crtc->crtc_id << 18)));
  1076. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1077. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  1078. else
  1079. WREG32(reg, 0);
  1080. if (enable)
  1081. args.ucEnable = ATOM_ENABLE;
  1082. args.ucCRTC = radeon_crtc->crtc_id;
  1083. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1084. WREG32(reg, temp);
  1085. }
  1086. static void
  1087. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  1088. {
  1089. struct drm_device *dev = encoder->dev;
  1090. struct radeon_device *rdev = dev->dev_private;
  1091. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1092. struct drm_encoder *ext_encoder = radeon_atom_get_external_encoder(encoder);
  1093. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  1094. int index = 0;
  1095. bool is_dig = false;
  1096. memset(&args, 0, sizeof(args));
  1097. DRM_DEBUG_KMS("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
  1098. radeon_encoder->encoder_id, mode, radeon_encoder->devices,
  1099. radeon_encoder->active_device);
  1100. switch (radeon_encoder->encoder_id) {
  1101. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1102. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1103. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  1104. break;
  1105. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1106. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1107. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1108. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1109. is_dig = true;
  1110. break;
  1111. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1112. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1113. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  1114. break;
  1115. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1116. if (ASIC_IS_DCE3(rdev))
  1117. is_dig = true;
  1118. else
  1119. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  1120. break;
  1121. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1122. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1123. break;
  1124. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1125. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1126. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1127. else
  1128. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  1129. break;
  1130. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1131. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1132. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1133. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1134. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1135. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1136. else
  1137. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  1138. break;
  1139. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1140. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1141. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1142. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1143. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1144. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1145. else
  1146. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  1147. break;
  1148. }
  1149. if (is_dig) {
  1150. switch (mode) {
  1151. case DRM_MODE_DPMS_ON:
  1152. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
  1153. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP) {
  1154. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1155. if (connector &&
  1156. (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
  1157. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1158. struct radeon_connector_atom_dig *radeon_dig_connector =
  1159. radeon_connector->con_priv;
  1160. atombios_set_edp_panel_power(connector,
  1161. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1162. radeon_dig_connector->edp_on = true;
  1163. }
  1164. dp_link_train(encoder, connector);
  1165. if (ASIC_IS_DCE4(rdev))
  1166. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON);
  1167. }
  1168. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1169. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
  1170. break;
  1171. case DRM_MODE_DPMS_STANDBY:
  1172. case DRM_MODE_DPMS_SUSPEND:
  1173. case DRM_MODE_DPMS_OFF:
  1174. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
  1175. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP) {
  1176. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1177. if (ASIC_IS_DCE4(rdev))
  1178. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF);
  1179. if (connector &&
  1180. (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
  1181. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1182. struct radeon_connector_atom_dig *radeon_dig_connector =
  1183. radeon_connector->con_priv;
  1184. atombios_set_edp_panel_power(connector,
  1185. ATOM_TRANSMITTER_ACTION_POWER_OFF);
  1186. radeon_dig_connector->edp_on = false;
  1187. }
  1188. }
  1189. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1190. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
  1191. break;
  1192. }
  1193. } else {
  1194. switch (mode) {
  1195. case DRM_MODE_DPMS_ON:
  1196. args.ucAction = ATOM_ENABLE;
  1197. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1198. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1199. args.ucAction = ATOM_LCD_BLON;
  1200. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1201. }
  1202. break;
  1203. case DRM_MODE_DPMS_STANDBY:
  1204. case DRM_MODE_DPMS_SUSPEND:
  1205. case DRM_MODE_DPMS_OFF:
  1206. args.ucAction = ATOM_DISABLE;
  1207. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1208. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1209. args.ucAction = ATOM_LCD_BLOFF;
  1210. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1211. }
  1212. break;
  1213. }
  1214. }
  1215. if (ext_encoder) {
  1216. int action;
  1217. switch (mode) {
  1218. case DRM_MODE_DPMS_ON:
  1219. default:
  1220. if (ASIC_IS_DCE41(rdev))
  1221. action = EXTERNAL_ENCODER_ACTION_V3_ENABLE_OUTPUT;
  1222. else
  1223. action = ATOM_ENABLE;
  1224. break;
  1225. case DRM_MODE_DPMS_STANDBY:
  1226. case DRM_MODE_DPMS_SUSPEND:
  1227. case DRM_MODE_DPMS_OFF:
  1228. if (ASIC_IS_DCE41(rdev))
  1229. action = EXTERNAL_ENCODER_ACTION_V3_DISABLE_OUTPUT;
  1230. else
  1231. action = ATOM_DISABLE;
  1232. break;
  1233. }
  1234. atombios_external_encoder_setup(encoder, ext_encoder, action);
  1235. }
  1236. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  1237. }
  1238. union crtc_source_param {
  1239. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  1240. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  1241. };
  1242. static void
  1243. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  1244. {
  1245. struct drm_device *dev = encoder->dev;
  1246. struct radeon_device *rdev = dev->dev_private;
  1247. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1248. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1249. union crtc_source_param args;
  1250. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  1251. uint8_t frev, crev;
  1252. struct radeon_encoder_atom_dig *dig;
  1253. memset(&args, 0, sizeof(args));
  1254. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1255. return;
  1256. switch (frev) {
  1257. case 1:
  1258. switch (crev) {
  1259. case 1:
  1260. default:
  1261. if (ASIC_IS_AVIVO(rdev))
  1262. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1263. else {
  1264. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
  1265. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1266. } else {
  1267. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  1268. }
  1269. }
  1270. switch (radeon_encoder->encoder_id) {
  1271. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1272. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1273. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  1274. break;
  1275. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1276. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1277. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  1278. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  1279. else
  1280. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  1281. break;
  1282. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1283. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1284. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1285. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  1286. break;
  1287. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1288. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1289. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1290. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1291. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1292. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1293. else
  1294. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  1295. break;
  1296. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1297. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1298. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1299. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1300. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1301. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1302. else
  1303. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  1304. break;
  1305. }
  1306. break;
  1307. case 2:
  1308. args.v2.ucCRTC = radeon_crtc->crtc_id;
  1309. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1310. switch (radeon_encoder->encoder_id) {
  1311. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1312. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1313. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1314. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1315. dig = radeon_encoder->enc_priv;
  1316. switch (dig->dig_encoder) {
  1317. case 0:
  1318. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  1319. break;
  1320. case 1:
  1321. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  1322. break;
  1323. case 2:
  1324. args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
  1325. break;
  1326. case 3:
  1327. args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
  1328. break;
  1329. case 4:
  1330. args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
  1331. break;
  1332. case 5:
  1333. args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
  1334. break;
  1335. }
  1336. break;
  1337. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1338. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  1339. break;
  1340. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1341. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1342. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1343. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1344. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1345. else
  1346. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  1347. break;
  1348. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1349. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1350. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1351. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1352. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1353. else
  1354. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  1355. break;
  1356. }
  1357. break;
  1358. }
  1359. break;
  1360. default:
  1361. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1362. return;
  1363. }
  1364. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1365. /* update scratch regs with new routing */
  1366. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1367. }
  1368. static void
  1369. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  1370. struct drm_display_mode *mode)
  1371. {
  1372. struct drm_device *dev = encoder->dev;
  1373. struct radeon_device *rdev = dev->dev_private;
  1374. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1375. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1376. /* Funky macbooks */
  1377. if ((dev->pdev->device == 0x71C5) &&
  1378. (dev->pdev->subsystem_vendor == 0x106b) &&
  1379. (dev->pdev->subsystem_device == 0x0080)) {
  1380. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  1381. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  1382. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  1383. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  1384. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  1385. }
  1386. }
  1387. /* set scaler clears this on some chips */
  1388. /* XXX check DCE4 */
  1389. if (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))) {
  1390. if (ASIC_IS_AVIVO(rdev) && (mode->flags & DRM_MODE_FLAG_INTERLACE))
  1391. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1392. AVIVO_D1MODE_INTERLEAVE_EN);
  1393. }
  1394. }
  1395. static int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder)
  1396. {
  1397. struct drm_device *dev = encoder->dev;
  1398. struct radeon_device *rdev = dev->dev_private;
  1399. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1400. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1401. struct drm_encoder *test_encoder;
  1402. struct radeon_encoder_atom_dig *dig;
  1403. uint32_t dig_enc_in_use = 0;
  1404. /* DCE4/5 */
  1405. if (ASIC_IS_DCE4(rdev)) {
  1406. dig = radeon_encoder->enc_priv;
  1407. if (ASIC_IS_DCE41(rdev)) {
  1408. if (dig->linkb)
  1409. return 1;
  1410. else
  1411. return 0;
  1412. } else {
  1413. switch (radeon_encoder->encoder_id) {
  1414. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1415. if (dig->linkb)
  1416. return 1;
  1417. else
  1418. return 0;
  1419. break;
  1420. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1421. if (dig->linkb)
  1422. return 3;
  1423. else
  1424. return 2;
  1425. break;
  1426. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1427. if (dig->linkb)
  1428. return 5;
  1429. else
  1430. return 4;
  1431. break;
  1432. }
  1433. }
  1434. }
  1435. /* on DCE32 and encoder can driver any block so just crtc id */
  1436. if (ASIC_IS_DCE32(rdev)) {
  1437. return radeon_crtc->crtc_id;
  1438. }
  1439. /* on DCE3 - LVTMA can only be driven by DIGB */
  1440. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1441. struct radeon_encoder *radeon_test_encoder;
  1442. if (encoder == test_encoder)
  1443. continue;
  1444. if (!radeon_encoder_is_digital(test_encoder))
  1445. continue;
  1446. radeon_test_encoder = to_radeon_encoder(test_encoder);
  1447. dig = radeon_test_encoder->enc_priv;
  1448. if (dig->dig_encoder >= 0)
  1449. dig_enc_in_use |= (1 << dig->dig_encoder);
  1450. }
  1451. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
  1452. if (dig_enc_in_use & 0x2)
  1453. DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
  1454. return 1;
  1455. }
  1456. if (!(dig_enc_in_use & 1))
  1457. return 0;
  1458. return 1;
  1459. }
  1460. static void
  1461. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  1462. struct drm_display_mode *mode,
  1463. struct drm_display_mode *adjusted_mode)
  1464. {
  1465. struct drm_device *dev = encoder->dev;
  1466. struct radeon_device *rdev = dev->dev_private;
  1467. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1468. struct drm_encoder *ext_encoder = radeon_atom_get_external_encoder(encoder);
  1469. radeon_encoder->pixel_clock = adjusted_mode->clock;
  1470. if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) {
  1471. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  1472. atombios_yuv_setup(encoder, true);
  1473. else
  1474. atombios_yuv_setup(encoder, false);
  1475. }
  1476. switch (radeon_encoder->encoder_id) {
  1477. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1478. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1479. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1480. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1481. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  1482. break;
  1483. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1484. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1485. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1486. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1487. if (ASIC_IS_DCE4(rdev)) {
  1488. /* disable the transmitter */
  1489. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1490. /* setup and enable the encoder */
  1491. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP);
  1492. /* init and enable the transmitter */
  1493. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1494. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1495. } else {
  1496. /* disable the encoder and transmitter */
  1497. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1498. atombios_dig_encoder_setup(encoder, ATOM_DISABLE);
  1499. /* setup and enable the encoder and transmitter */
  1500. atombios_dig_encoder_setup(encoder, ATOM_ENABLE);
  1501. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1502. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
  1503. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1504. }
  1505. break;
  1506. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1507. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1508. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1509. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1510. break;
  1511. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1512. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1513. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1514. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1515. atombios_dac_setup(encoder, ATOM_ENABLE);
  1516. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) {
  1517. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1518. atombios_tv_setup(encoder, ATOM_ENABLE);
  1519. else
  1520. atombios_tv_setup(encoder, ATOM_DISABLE);
  1521. }
  1522. break;
  1523. }
  1524. if (ext_encoder) {
  1525. if (ASIC_IS_DCE41(rdev)) {
  1526. atombios_external_encoder_setup(encoder, ext_encoder,
  1527. EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT);
  1528. atombios_external_encoder_setup(encoder, ext_encoder,
  1529. EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP);
  1530. } else
  1531. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
  1532. }
  1533. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  1534. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  1535. r600_hdmi_enable(encoder);
  1536. r600_hdmi_setmode(encoder, adjusted_mode);
  1537. }
  1538. }
  1539. static bool
  1540. atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1541. {
  1542. struct drm_device *dev = encoder->dev;
  1543. struct radeon_device *rdev = dev->dev_private;
  1544. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1545. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1546. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  1547. ATOM_DEVICE_CV_SUPPORT |
  1548. ATOM_DEVICE_CRT_SUPPORT)) {
  1549. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  1550. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  1551. uint8_t frev, crev;
  1552. memset(&args, 0, sizeof(args));
  1553. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1554. return false;
  1555. args.sDacload.ucMisc = 0;
  1556. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  1557. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  1558. args.sDacload.ucDacType = ATOM_DAC_A;
  1559. else
  1560. args.sDacload.ucDacType = ATOM_DAC_B;
  1561. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
  1562. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  1563. else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
  1564. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  1565. else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1566. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  1567. if (crev >= 3)
  1568. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1569. } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1570. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  1571. if (crev >= 3)
  1572. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1573. }
  1574. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1575. return true;
  1576. } else
  1577. return false;
  1578. }
  1579. static enum drm_connector_status
  1580. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1581. {
  1582. struct drm_device *dev = encoder->dev;
  1583. struct radeon_device *rdev = dev->dev_private;
  1584. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1585. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1586. uint32_t bios_0_scratch;
  1587. if (!atombios_dac_load_detect(encoder, connector)) {
  1588. DRM_DEBUG_KMS("detect returned false \n");
  1589. return connector_status_unknown;
  1590. }
  1591. if (rdev->family >= CHIP_R600)
  1592. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1593. else
  1594. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  1595. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  1596. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1597. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1598. return connector_status_connected;
  1599. }
  1600. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1601. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1602. return connector_status_connected;
  1603. }
  1604. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1605. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  1606. return connector_status_connected;
  1607. }
  1608. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1609. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  1610. return connector_status_connected; /* CTV */
  1611. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  1612. return connector_status_connected; /* STV */
  1613. }
  1614. return connector_status_disconnected;
  1615. }
  1616. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  1617. {
  1618. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1619. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1620. if (radeon_encoder->active_device &
  1621. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) {
  1622. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1623. if (dig)
  1624. dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder);
  1625. }
  1626. radeon_atom_output_lock(encoder, true);
  1627. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1628. /* select the clock/data port if it uses a router */
  1629. if (connector) {
  1630. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1631. if (radeon_connector->router.cd_valid)
  1632. radeon_router_select_cd_port(radeon_connector);
  1633. }
  1634. /* this is needed for the pll/ss setup to work correctly in some cases */
  1635. atombios_set_encoder_crtc_source(encoder);
  1636. }
  1637. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  1638. {
  1639. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  1640. radeon_atom_output_lock(encoder, false);
  1641. }
  1642. static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
  1643. {
  1644. struct drm_device *dev = encoder->dev;
  1645. struct radeon_device *rdev = dev->dev_private;
  1646. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1647. struct radeon_encoder_atom_dig *dig;
  1648. /* check for pre-DCE3 cards with shared encoders;
  1649. * can't really use the links individually, so don't disable
  1650. * the encoder if it's in use by another connector
  1651. */
  1652. if (!ASIC_IS_DCE3(rdev)) {
  1653. struct drm_encoder *other_encoder;
  1654. struct radeon_encoder *other_radeon_encoder;
  1655. list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
  1656. other_radeon_encoder = to_radeon_encoder(other_encoder);
  1657. if ((radeon_encoder->encoder_id == other_radeon_encoder->encoder_id) &&
  1658. drm_helper_encoder_in_use(other_encoder))
  1659. goto disable_done;
  1660. }
  1661. }
  1662. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1663. switch (radeon_encoder->encoder_id) {
  1664. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1665. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1666. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1667. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1668. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_DISABLE);
  1669. break;
  1670. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1671. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1672. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1673. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1674. if (ASIC_IS_DCE4(rdev))
  1675. /* disable the transmitter */
  1676. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1677. else {
  1678. /* disable the encoder and transmitter */
  1679. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1680. atombios_dig_encoder_setup(encoder, ATOM_DISABLE);
  1681. }
  1682. break;
  1683. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1684. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1685. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1686. atombios_dvo_setup(encoder, ATOM_DISABLE);
  1687. break;
  1688. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1689. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1690. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1691. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1692. atombios_dac_setup(encoder, ATOM_DISABLE);
  1693. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1694. atombios_tv_setup(encoder, ATOM_DISABLE);
  1695. break;
  1696. }
  1697. disable_done:
  1698. if (radeon_encoder_is_digital(encoder)) {
  1699. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  1700. r600_hdmi_disable(encoder);
  1701. dig = radeon_encoder->enc_priv;
  1702. dig->dig_encoder = -1;
  1703. }
  1704. radeon_encoder->active_device = 0;
  1705. }
  1706. /* these are handled by the primary encoders */
  1707. static void radeon_atom_ext_prepare(struct drm_encoder *encoder)
  1708. {
  1709. }
  1710. static void radeon_atom_ext_commit(struct drm_encoder *encoder)
  1711. {
  1712. }
  1713. static void
  1714. radeon_atom_ext_mode_set(struct drm_encoder *encoder,
  1715. struct drm_display_mode *mode,
  1716. struct drm_display_mode *adjusted_mode)
  1717. {
  1718. }
  1719. static void radeon_atom_ext_disable(struct drm_encoder *encoder)
  1720. {
  1721. }
  1722. static void
  1723. radeon_atom_ext_dpms(struct drm_encoder *encoder, int mode)
  1724. {
  1725. }
  1726. static bool radeon_atom_ext_mode_fixup(struct drm_encoder *encoder,
  1727. struct drm_display_mode *mode,
  1728. struct drm_display_mode *adjusted_mode)
  1729. {
  1730. return true;
  1731. }
  1732. static const struct drm_encoder_helper_funcs radeon_atom_ext_helper_funcs = {
  1733. .dpms = radeon_atom_ext_dpms,
  1734. .mode_fixup = radeon_atom_ext_mode_fixup,
  1735. .prepare = radeon_atom_ext_prepare,
  1736. .mode_set = radeon_atom_ext_mode_set,
  1737. .commit = radeon_atom_ext_commit,
  1738. .disable = radeon_atom_ext_disable,
  1739. /* no detect for TMDS/LVDS yet */
  1740. };
  1741. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  1742. .dpms = radeon_atom_encoder_dpms,
  1743. .mode_fixup = radeon_atom_mode_fixup,
  1744. .prepare = radeon_atom_encoder_prepare,
  1745. .mode_set = radeon_atom_encoder_mode_set,
  1746. .commit = radeon_atom_encoder_commit,
  1747. .disable = radeon_atom_encoder_disable,
  1748. /* no detect for TMDS/LVDS yet */
  1749. };
  1750. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  1751. .dpms = radeon_atom_encoder_dpms,
  1752. .mode_fixup = radeon_atom_mode_fixup,
  1753. .prepare = radeon_atom_encoder_prepare,
  1754. .mode_set = radeon_atom_encoder_mode_set,
  1755. .commit = radeon_atom_encoder_commit,
  1756. .detect = radeon_atom_dac_detect,
  1757. };
  1758. void radeon_enc_destroy(struct drm_encoder *encoder)
  1759. {
  1760. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1761. kfree(radeon_encoder->enc_priv);
  1762. drm_encoder_cleanup(encoder);
  1763. kfree(radeon_encoder);
  1764. }
  1765. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  1766. .destroy = radeon_enc_destroy,
  1767. };
  1768. struct radeon_encoder_atom_dac *
  1769. radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
  1770. {
  1771. struct drm_device *dev = radeon_encoder->base.dev;
  1772. struct radeon_device *rdev = dev->dev_private;
  1773. struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
  1774. if (!dac)
  1775. return NULL;
  1776. dac->tv_std = radeon_atombios_get_tv_info(rdev);
  1777. return dac;
  1778. }
  1779. struct radeon_encoder_atom_dig *
  1780. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  1781. {
  1782. int encoder_enum = (radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  1783. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  1784. if (!dig)
  1785. return NULL;
  1786. /* coherent mode by default */
  1787. dig->coherent_mode = true;
  1788. dig->dig_encoder = -1;
  1789. if (encoder_enum == 2)
  1790. dig->linkb = true;
  1791. else
  1792. dig->linkb = false;
  1793. return dig;
  1794. }
  1795. void
  1796. radeon_add_atom_encoder(struct drm_device *dev, uint32_t encoder_enum, uint32_t supported_device)
  1797. {
  1798. struct radeon_device *rdev = dev->dev_private;
  1799. struct drm_encoder *encoder;
  1800. struct radeon_encoder *radeon_encoder;
  1801. /* see if we already added it */
  1802. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1803. radeon_encoder = to_radeon_encoder(encoder);
  1804. if (radeon_encoder->encoder_enum == encoder_enum) {
  1805. radeon_encoder->devices |= supported_device;
  1806. return;
  1807. }
  1808. }
  1809. /* add a new one */
  1810. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  1811. if (!radeon_encoder)
  1812. return;
  1813. encoder = &radeon_encoder->base;
  1814. switch (rdev->num_crtc) {
  1815. case 1:
  1816. encoder->possible_crtcs = 0x1;
  1817. break;
  1818. case 2:
  1819. default:
  1820. encoder->possible_crtcs = 0x3;
  1821. break;
  1822. case 6:
  1823. encoder->possible_crtcs = 0x3f;
  1824. break;
  1825. }
  1826. radeon_encoder->enc_priv = NULL;
  1827. radeon_encoder->encoder_enum = encoder_enum;
  1828. radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  1829. radeon_encoder->devices = supported_device;
  1830. radeon_encoder->rmx_type = RMX_OFF;
  1831. radeon_encoder->underscan_type = UNDERSCAN_OFF;
  1832. radeon_encoder->is_ext_encoder = false;
  1833. switch (radeon_encoder->encoder_id) {
  1834. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1835. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1836. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1837. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1838. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1839. radeon_encoder->rmx_type = RMX_FULL;
  1840. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1841. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1842. } else {
  1843. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1844. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1845. if (ASIC_IS_AVIVO(rdev))
  1846. radeon_encoder->underscan_type = UNDERSCAN_AUTO;
  1847. }
  1848. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  1849. break;
  1850. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1851. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  1852. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  1853. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  1854. break;
  1855. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1856. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1857. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1858. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  1859. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  1860. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  1861. break;
  1862. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1863. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1864. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1865. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1866. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1867. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1868. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1869. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1870. radeon_encoder->rmx_type = RMX_FULL;
  1871. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1872. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1873. } else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  1874. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  1875. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1876. } else {
  1877. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1878. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1879. if (ASIC_IS_AVIVO(rdev))
  1880. radeon_encoder->underscan_type = UNDERSCAN_AUTO;
  1881. }
  1882. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  1883. break;
  1884. case ENCODER_OBJECT_ID_SI170B:
  1885. case ENCODER_OBJECT_ID_CH7303:
  1886. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  1887. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  1888. case ENCODER_OBJECT_ID_TITFP513:
  1889. case ENCODER_OBJECT_ID_VT1623:
  1890. case ENCODER_OBJECT_ID_HDMI_SI1930:
  1891. case ENCODER_OBJECT_ID_TRAVIS:
  1892. case ENCODER_OBJECT_ID_NUTMEG:
  1893. /* these are handled by the primary encoders */
  1894. radeon_encoder->is_ext_encoder = true;
  1895. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1896. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1897. else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  1898. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  1899. else
  1900. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1901. drm_encoder_helper_add(encoder, &radeon_atom_ext_helper_funcs);
  1902. break;
  1903. }
  1904. }