exynos_dp_reg.c 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216
  1. /*
  2. * Samsung DP (Display port) register interface driver.
  3. *
  4. * Copyright (C) 2012 Samsung Electronics Co., Ltd.
  5. * Author: Jingoo Han <jg1.han@samsung.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. #include <linux/device.h>
  13. #include <linux/io.h>
  14. #include <linux/delay.h>
  15. #include <video/exynos_dp.h>
  16. #include "exynos_dp_core.h"
  17. #include "exynos_dp_reg.h"
  18. #define COMMON_INT_MASK_1 (0)
  19. #define COMMON_INT_MASK_2 (0)
  20. #define COMMON_INT_MASK_3 (0)
  21. #define COMMON_INT_MASK_4 (0)
  22. #define INT_STA_MASK (0)
  23. void exynos_dp_enable_video_mute(struct exynos_dp_device *dp, bool enable)
  24. {
  25. u32 reg;
  26. if (enable) {
  27. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  28. reg |= HDCP_VIDEO_MUTE;
  29. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  30. } else {
  31. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  32. reg &= ~HDCP_VIDEO_MUTE;
  33. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  34. }
  35. }
  36. void exynos_dp_stop_video(struct exynos_dp_device *dp)
  37. {
  38. u32 reg;
  39. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  40. reg &= ~VIDEO_EN;
  41. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  42. }
  43. void exynos_dp_lane_swap(struct exynos_dp_device *dp, bool enable)
  44. {
  45. u32 reg;
  46. if (enable)
  47. reg = LANE3_MAP_LOGIC_LANE_0 | LANE2_MAP_LOGIC_LANE_1 |
  48. LANE1_MAP_LOGIC_LANE_2 | LANE0_MAP_LOGIC_LANE_3;
  49. else
  50. reg = LANE3_MAP_LOGIC_LANE_3 | LANE2_MAP_LOGIC_LANE_2 |
  51. LANE1_MAP_LOGIC_LANE_1 | LANE0_MAP_LOGIC_LANE_0;
  52. writel(reg, dp->reg_base + EXYNOS_DP_LANE_MAP);
  53. }
  54. void exynos_dp_init_analog_param(struct exynos_dp_device *dp)
  55. {
  56. u32 reg;
  57. reg = TX_TERMINAL_CTRL_50_OHM;
  58. writel(reg, dp->reg_base + EXYNOS_DP_ANALOG_CTL_1);
  59. reg = SEL_24M | TX_DVDD_BIT_1_0625V;
  60. writel(reg, dp->reg_base + EXYNOS_DP_ANALOG_CTL_2);
  61. reg = DRIVE_DVDD_BIT_1_0625V | VCO_BIT_600_MICRO;
  62. writel(reg, dp->reg_base + EXYNOS_DP_ANALOG_CTL_3);
  63. reg = PD_RING_OSC | AUX_TERMINAL_CTRL_50_OHM |
  64. TX_CUR1_2X | TX_CUR_8_MA;
  65. writel(reg, dp->reg_base + EXYNOS_DP_PLL_FILTER_CTL_1);
  66. reg = CH3_AMP_400_MV | CH2_AMP_400_MV |
  67. CH1_AMP_400_MV | CH0_AMP_400_MV;
  68. writel(reg, dp->reg_base + EXYNOS_DP_TX_AMP_TUNING_CTL);
  69. }
  70. void exynos_dp_init_interrupt(struct exynos_dp_device *dp)
  71. {
  72. /* Set interrupt pin assertion polarity as high */
  73. writel(INT_POL, dp->reg_base + EXYNOS_DP_INT_CTL);
  74. /* Clear pending regisers */
  75. writel(0xff, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_1);
  76. writel(0x4f, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_2);
  77. writel(0xe0, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_3);
  78. writel(0xe7, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_4);
  79. writel(0x63, dp->reg_base + EXYNOS_DP_INT_STA);
  80. /* 0:mask,1: unmask */
  81. writel(0x00, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_1);
  82. writel(0x00, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_2);
  83. writel(0x00, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_3);
  84. writel(0x00, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_4);
  85. writel(0x00, dp->reg_base + EXYNOS_DP_INT_STA_MASK);
  86. }
  87. void exynos_dp_reset(struct exynos_dp_device *dp)
  88. {
  89. u32 reg;
  90. exynos_dp_stop_video(dp);
  91. exynos_dp_enable_video_mute(dp, 0);
  92. reg = MASTER_VID_FUNC_EN_N | SLAVE_VID_FUNC_EN_N |
  93. AUD_FIFO_FUNC_EN_N | AUD_FUNC_EN_N |
  94. HDCP_FUNC_EN_N | SW_FUNC_EN_N;
  95. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_1);
  96. reg = SSC_FUNC_EN_N | AUX_FUNC_EN_N |
  97. SERDES_FIFO_FUNC_EN_N |
  98. LS_CLK_DOMAIN_FUNC_EN_N;
  99. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  100. usleep_range(20, 30);
  101. exynos_dp_lane_swap(dp, 0);
  102. writel(0x0, dp->reg_base + EXYNOS_DP_SYS_CTL_1);
  103. writel(0x40, dp->reg_base + EXYNOS_DP_SYS_CTL_2);
  104. writel(0x0, dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  105. writel(0x0, dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  106. writel(0x0, dp->reg_base + EXYNOS_DP_PKT_SEND_CTL);
  107. writel(0x0, dp->reg_base + EXYNOS_DP_HDCP_CTL);
  108. writel(0x5e, dp->reg_base + EXYNOS_DP_HPD_DEGLITCH_L);
  109. writel(0x1a, dp->reg_base + EXYNOS_DP_HPD_DEGLITCH_H);
  110. writel(0x10, dp->reg_base + EXYNOS_DP_LINK_DEBUG_CTL);
  111. writel(0x0, dp->reg_base + EXYNOS_DP_PHY_TEST);
  112. writel(0x0, dp->reg_base + EXYNOS_DP_VIDEO_FIFO_THRD);
  113. writel(0x20, dp->reg_base + EXYNOS_DP_AUDIO_MARGIN);
  114. writel(0x4, dp->reg_base + EXYNOS_DP_M_VID_GEN_FILTER_TH);
  115. writel(0x2, dp->reg_base + EXYNOS_DP_M_AUD_GEN_FILTER_TH);
  116. writel(0x00000101, dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  117. exynos_dp_init_analog_param(dp);
  118. exynos_dp_init_interrupt(dp);
  119. }
  120. void exynos_dp_swreset(struct exynos_dp_device *dp)
  121. {
  122. writel(RESET_DP_TX, dp->reg_base + EXYNOS_DP_TX_SW_RESET);
  123. }
  124. void exynos_dp_config_interrupt(struct exynos_dp_device *dp)
  125. {
  126. u32 reg;
  127. /* 0: mask, 1: unmask */
  128. reg = COMMON_INT_MASK_1;
  129. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_1);
  130. reg = COMMON_INT_MASK_2;
  131. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_2);
  132. reg = COMMON_INT_MASK_3;
  133. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_3);
  134. reg = COMMON_INT_MASK_4;
  135. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_4);
  136. reg = INT_STA_MASK;
  137. writel(reg, dp->reg_base + EXYNOS_DP_INT_STA_MASK);
  138. }
  139. u32 exynos_dp_get_pll_lock_status(struct exynos_dp_device *dp)
  140. {
  141. u32 reg;
  142. reg = readl(dp->reg_base + EXYNOS_DP_DEBUG_CTL);
  143. if (reg & PLL_LOCK)
  144. return PLL_LOCKED;
  145. else
  146. return PLL_UNLOCKED;
  147. }
  148. void exynos_dp_set_pll_power_down(struct exynos_dp_device *dp, bool enable)
  149. {
  150. u32 reg;
  151. if (enable) {
  152. reg = readl(dp->reg_base + EXYNOS_DP_PLL_CTL);
  153. reg |= DP_PLL_PD;
  154. writel(reg, dp->reg_base + EXYNOS_DP_PLL_CTL);
  155. } else {
  156. reg = readl(dp->reg_base + EXYNOS_DP_PLL_CTL);
  157. reg &= ~DP_PLL_PD;
  158. writel(reg, dp->reg_base + EXYNOS_DP_PLL_CTL);
  159. }
  160. }
  161. void exynos_dp_set_analog_power_down(struct exynos_dp_device *dp,
  162. enum analog_power_block block,
  163. bool enable)
  164. {
  165. u32 reg;
  166. switch (block) {
  167. case AUX_BLOCK:
  168. if (enable) {
  169. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  170. reg |= AUX_PD;
  171. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  172. } else {
  173. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  174. reg &= ~AUX_PD;
  175. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  176. }
  177. break;
  178. case CH0_BLOCK:
  179. if (enable) {
  180. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  181. reg |= CH0_PD;
  182. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  183. } else {
  184. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  185. reg &= ~CH0_PD;
  186. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  187. }
  188. break;
  189. case CH1_BLOCK:
  190. if (enable) {
  191. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  192. reg |= CH1_PD;
  193. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  194. } else {
  195. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  196. reg &= ~CH1_PD;
  197. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  198. }
  199. break;
  200. case CH2_BLOCK:
  201. if (enable) {
  202. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  203. reg |= CH2_PD;
  204. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  205. } else {
  206. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  207. reg &= ~CH2_PD;
  208. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  209. }
  210. break;
  211. case CH3_BLOCK:
  212. if (enable) {
  213. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  214. reg |= CH3_PD;
  215. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  216. } else {
  217. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  218. reg &= ~CH3_PD;
  219. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  220. }
  221. break;
  222. case ANALOG_TOTAL:
  223. if (enable) {
  224. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  225. reg |= DP_PHY_PD;
  226. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  227. } else {
  228. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  229. reg &= ~DP_PHY_PD;
  230. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  231. }
  232. break;
  233. case POWER_ALL:
  234. if (enable) {
  235. reg = DP_PHY_PD | AUX_PD | CH3_PD | CH2_PD |
  236. CH1_PD | CH0_PD;
  237. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  238. } else {
  239. writel(0x00, dp->reg_base + EXYNOS_DP_PHY_PD);
  240. }
  241. break;
  242. default:
  243. break;
  244. }
  245. }
  246. void exynos_dp_init_analog_func(struct exynos_dp_device *dp)
  247. {
  248. u32 reg;
  249. int timeout_loop = 0;
  250. exynos_dp_set_analog_power_down(dp, POWER_ALL, 0);
  251. reg = PLL_LOCK_CHG;
  252. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_1);
  253. reg = readl(dp->reg_base + EXYNOS_DP_DEBUG_CTL);
  254. reg &= ~(F_PLL_LOCK | PLL_LOCK_CTRL);
  255. writel(reg, dp->reg_base + EXYNOS_DP_DEBUG_CTL);
  256. /* Power up PLL */
  257. if (exynos_dp_get_pll_lock_status(dp) == PLL_UNLOCKED) {
  258. exynos_dp_set_pll_power_down(dp, 0);
  259. while (exynos_dp_get_pll_lock_status(dp) == PLL_UNLOCKED) {
  260. timeout_loop++;
  261. if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
  262. dev_err(dp->dev, "failed to get pll lock status\n");
  263. return;
  264. }
  265. usleep_range(10, 20);
  266. }
  267. }
  268. /* Enable Serdes FIFO function and Link symbol clock domain module */
  269. reg = readl(dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  270. reg &= ~(SERDES_FIFO_FUNC_EN_N | LS_CLK_DOMAIN_FUNC_EN_N
  271. | AUX_FUNC_EN_N);
  272. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  273. }
  274. void exynos_dp_init_hpd(struct exynos_dp_device *dp)
  275. {
  276. u32 reg;
  277. reg = HOTPLUG_CHG | HPD_LOST | PLUG;
  278. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_4);
  279. reg = INT_HPD;
  280. writel(reg, dp->reg_base + EXYNOS_DP_INT_STA);
  281. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  282. reg &= ~(F_HPD | HPD_CTRL);
  283. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  284. }
  285. void exynos_dp_reset_aux(struct exynos_dp_device *dp)
  286. {
  287. u32 reg;
  288. /* Disable AUX channel module */
  289. reg = readl(dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  290. reg |= AUX_FUNC_EN_N;
  291. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  292. }
  293. void exynos_dp_init_aux(struct exynos_dp_device *dp)
  294. {
  295. u32 reg;
  296. /* Clear inerrupts related to AUX channel */
  297. reg = RPLY_RECEIV | AUX_ERR;
  298. writel(reg, dp->reg_base + EXYNOS_DP_INT_STA);
  299. exynos_dp_reset_aux(dp);
  300. /* Disable AUX transaction H/W retry */
  301. reg = AUX_BIT_PERIOD_EXPECTED_DELAY(3) | AUX_HW_RETRY_COUNT_SEL(0)|
  302. AUX_HW_RETRY_INTERVAL_600_MICROSECONDS;
  303. writel(reg, dp->reg_base + EXYNOS_DP_AUX_HW_RETRY_CTL) ;
  304. /* Receive AUX Channel DEFER commands equal to DEFFER_COUNT*64 */
  305. reg = DEFER_CTRL_EN | DEFER_COUNT(1);
  306. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_DEFER_CTL);
  307. /* Enable AUX channel module */
  308. reg = readl(dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  309. reg &= ~AUX_FUNC_EN_N;
  310. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  311. }
  312. int exynos_dp_get_plug_in_status(struct exynos_dp_device *dp)
  313. {
  314. u32 reg;
  315. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  316. if (reg & HPD_STATUS)
  317. return 0;
  318. return -EINVAL;
  319. }
  320. void exynos_dp_enable_sw_function(struct exynos_dp_device *dp)
  321. {
  322. u32 reg;
  323. reg = readl(dp->reg_base + EXYNOS_DP_FUNC_EN_1);
  324. reg &= ~SW_FUNC_EN_N;
  325. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_1);
  326. }
  327. int exynos_dp_start_aux_transaction(struct exynos_dp_device *dp)
  328. {
  329. int reg;
  330. int retval = 0;
  331. int timeout_loop = 0;
  332. /* Enable AUX CH operation */
  333. reg = readl(dp->reg_base + EXYNOS_DP_AUX_CH_CTL_2);
  334. reg |= AUX_EN;
  335. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_2);
  336. /* Is AUX CH command reply received? */
  337. reg = readl(dp->reg_base + EXYNOS_DP_INT_STA);
  338. while (!(reg & RPLY_RECEIV)) {
  339. timeout_loop++;
  340. if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
  341. dev_err(dp->dev, "AUX CH command reply failed!\n");
  342. return -ETIMEDOUT;
  343. }
  344. reg = readl(dp->reg_base + EXYNOS_DP_INT_STA);
  345. usleep_range(10, 11);
  346. }
  347. /* Clear interrupt source for AUX CH command reply */
  348. writel(RPLY_RECEIV, dp->reg_base + EXYNOS_DP_INT_STA);
  349. /* Clear interrupt source for AUX CH access error */
  350. reg = readl(dp->reg_base + EXYNOS_DP_INT_STA);
  351. if (reg & AUX_ERR) {
  352. writel(AUX_ERR, dp->reg_base + EXYNOS_DP_INT_STA);
  353. return -EREMOTEIO;
  354. }
  355. /* Check AUX CH error access status */
  356. reg = readl(dp->reg_base + EXYNOS_DP_AUX_CH_STA);
  357. if ((reg & AUX_STATUS_MASK) != 0) {
  358. dev_err(dp->dev, "AUX CH error happens: %d\n\n",
  359. reg & AUX_STATUS_MASK);
  360. return -EREMOTEIO;
  361. }
  362. return retval;
  363. }
  364. int exynos_dp_write_byte_to_dpcd(struct exynos_dp_device *dp,
  365. unsigned int reg_addr,
  366. unsigned char data)
  367. {
  368. u32 reg;
  369. int i;
  370. int retval;
  371. for (i = 0; i < 3; i++) {
  372. /* Clear AUX CH data buffer */
  373. reg = BUF_CLR;
  374. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  375. /* Select DPCD device address */
  376. reg = AUX_ADDR_7_0(reg_addr);
  377. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_7_0);
  378. reg = AUX_ADDR_15_8(reg_addr);
  379. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_15_8);
  380. reg = AUX_ADDR_19_16(reg_addr);
  381. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_19_16);
  382. /* Write data buffer */
  383. reg = (unsigned int)data;
  384. writel(reg, dp->reg_base + EXYNOS_DP_BUF_DATA_0);
  385. /*
  386. * Set DisplayPort transaction and write 1 byte
  387. * If bit 3 is 1, DisplayPort transaction.
  388. * If Bit 3 is 0, I2C transaction.
  389. */
  390. reg = AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_WRITE;
  391. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  392. /* Start AUX transaction */
  393. retval = exynos_dp_start_aux_transaction(dp);
  394. if (retval == 0)
  395. break;
  396. else
  397. dev_err(dp->dev, "Aux Transaction fail!\n");
  398. }
  399. return retval;
  400. }
  401. int exynos_dp_read_byte_from_dpcd(struct exynos_dp_device *dp,
  402. unsigned int reg_addr,
  403. unsigned char *data)
  404. {
  405. u32 reg;
  406. int i;
  407. int retval;
  408. for (i = 0; i < 10; i++) {
  409. /* Clear AUX CH data buffer */
  410. reg = BUF_CLR;
  411. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  412. /* Select DPCD device address */
  413. reg = AUX_ADDR_7_0(reg_addr);
  414. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_7_0);
  415. reg = AUX_ADDR_15_8(reg_addr);
  416. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_15_8);
  417. reg = AUX_ADDR_19_16(reg_addr);
  418. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_19_16);
  419. /*
  420. * Set DisplayPort transaction and read 1 byte
  421. * If bit 3 is 1, DisplayPort transaction.
  422. * If Bit 3 is 0, I2C transaction.
  423. */
  424. reg = AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_READ;
  425. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  426. /* Start AUX transaction */
  427. retval = exynos_dp_start_aux_transaction(dp);
  428. if (retval == 0)
  429. break;
  430. else
  431. dev_err(dp->dev, "Aux Transaction fail!\n");
  432. }
  433. /* Read data buffer */
  434. reg = readl(dp->reg_base + EXYNOS_DP_BUF_DATA_0);
  435. *data = (unsigned char)(reg & 0xff);
  436. return retval;
  437. }
  438. int exynos_dp_write_bytes_to_dpcd(struct exynos_dp_device *dp,
  439. unsigned int reg_addr,
  440. unsigned int count,
  441. unsigned char data[])
  442. {
  443. u32 reg;
  444. unsigned int start_offset;
  445. unsigned int cur_data_count;
  446. unsigned int cur_data_idx;
  447. int i;
  448. int retval = 0;
  449. /* Clear AUX CH data buffer */
  450. reg = BUF_CLR;
  451. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  452. start_offset = 0;
  453. while (start_offset < count) {
  454. /* Buffer size of AUX CH is 16 * 4bytes */
  455. if ((count - start_offset) > 16)
  456. cur_data_count = 16;
  457. else
  458. cur_data_count = count - start_offset;
  459. for (i = 0; i < 10; i++) {
  460. /* Select DPCD device address */
  461. reg = AUX_ADDR_7_0(reg_addr + start_offset);
  462. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_7_0);
  463. reg = AUX_ADDR_15_8(reg_addr + start_offset);
  464. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_15_8);
  465. reg = AUX_ADDR_19_16(reg_addr + start_offset);
  466. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_19_16);
  467. for (cur_data_idx = 0; cur_data_idx < cur_data_count;
  468. cur_data_idx++) {
  469. reg = data[start_offset + cur_data_idx];
  470. writel(reg, dp->reg_base + EXYNOS_DP_BUF_DATA_0
  471. + 4 * cur_data_idx);
  472. }
  473. /*
  474. * Set DisplayPort transaction and write
  475. * If bit 3 is 1, DisplayPort transaction.
  476. * If Bit 3 is 0, I2C transaction.
  477. */
  478. reg = AUX_LENGTH(cur_data_count) |
  479. AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_WRITE;
  480. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  481. /* Start AUX transaction */
  482. retval = exynos_dp_start_aux_transaction(dp);
  483. if (retval == 0)
  484. break;
  485. else
  486. dev_err(dp->dev, "Aux Transaction fail!\n");
  487. }
  488. start_offset += cur_data_count;
  489. }
  490. return retval;
  491. }
  492. int exynos_dp_read_bytes_from_dpcd(struct exynos_dp_device *dp,
  493. unsigned int reg_addr,
  494. unsigned int count,
  495. unsigned char data[])
  496. {
  497. u32 reg;
  498. unsigned int start_offset;
  499. unsigned int cur_data_count;
  500. unsigned int cur_data_idx;
  501. int i;
  502. int retval = 0;
  503. /* Clear AUX CH data buffer */
  504. reg = BUF_CLR;
  505. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  506. start_offset = 0;
  507. while (start_offset < count) {
  508. /* Buffer size of AUX CH is 16 * 4bytes */
  509. if ((count - start_offset) > 16)
  510. cur_data_count = 16;
  511. else
  512. cur_data_count = count - start_offset;
  513. /* AUX CH Request Transaction process */
  514. for (i = 0; i < 10; i++) {
  515. /* Select DPCD device address */
  516. reg = AUX_ADDR_7_0(reg_addr + start_offset);
  517. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_7_0);
  518. reg = AUX_ADDR_15_8(reg_addr + start_offset);
  519. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_15_8);
  520. reg = AUX_ADDR_19_16(reg_addr + start_offset);
  521. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_19_16);
  522. /*
  523. * Set DisplayPort transaction and read
  524. * If bit 3 is 1, DisplayPort transaction.
  525. * If Bit 3 is 0, I2C transaction.
  526. */
  527. reg = AUX_LENGTH(cur_data_count) |
  528. AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_READ;
  529. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  530. /* Start AUX transaction */
  531. retval = exynos_dp_start_aux_transaction(dp);
  532. if (retval == 0)
  533. break;
  534. else
  535. dev_err(dp->dev, "Aux Transaction fail!\n");
  536. }
  537. for (cur_data_idx = 0; cur_data_idx < cur_data_count;
  538. cur_data_idx++) {
  539. reg = readl(dp->reg_base + EXYNOS_DP_BUF_DATA_0
  540. + 4 * cur_data_idx);
  541. data[start_offset + cur_data_idx] =
  542. (unsigned char)reg;
  543. }
  544. start_offset += cur_data_count;
  545. }
  546. return retval;
  547. }
  548. int exynos_dp_select_i2c_device(struct exynos_dp_device *dp,
  549. unsigned int device_addr,
  550. unsigned int reg_addr)
  551. {
  552. u32 reg;
  553. int retval;
  554. /* Set EDID device address */
  555. reg = device_addr;
  556. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_7_0);
  557. writel(0x0, dp->reg_base + EXYNOS_DP_AUX_ADDR_15_8);
  558. writel(0x0, dp->reg_base + EXYNOS_DP_AUX_ADDR_19_16);
  559. /* Set offset from base address of EDID device */
  560. writel(reg_addr, dp->reg_base + EXYNOS_DP_BUF_DATA_0);
  561. /*
  562. * Set I2C transaction and write address
  563. * If bit 3 is 1, DisplayPort transaction.
  564. * If Bit 3 is 0, I2C transaction.
  565. */
  566. reg = AUX_TX_COMM_I2C_TRANSACTION | AUX_TX_COMM_MOT |
  567. AUX_TX_COMM_WRITE;
  568. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  569. /* Start AUX transaction */
  570. retval = exynos_dp_start_aux_transaction(dp);
  571. if (retval != 0)
  572. dev_err(dp->dev, "Aux Transaction fail!\n");
  573. return retval;
  574. }
  575. int exynos_dp_read_byte_from_i2c(struct exynos_dp_device *dp,
  576. unsigned int device_addr,
  577. unsigned int reg_addr,
  578. unsigned int *data)
  579. {
  580. u32 reg;
  581. int i;
  582. int retval;
  583. for (i = 0; i < 10; i++) {
  584. /* Clear AUX CH data buffer */
  585. reg = BUF_CLR;
  586. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  587. /* Select EDID device */
  588. retval = exynos_dp_select_i2c_device(dp, device_addr, reg_addr);
  589. if (retval != 0) {
  590. dev_err(dp->dev, "Select EDID device fail!\n");
  591. continue;
  592. }
  593. /*
  594. * Set I2C transaction and read data
  595. * If bit 3 is 1, DisplayPort transaction.
  596. * If Bit 3 is 0, I2C transaction.
  597. */
  598. reg = AUX_TX_COMM_I2C_TRANSACTION |
  599. AUX_TX_COMM_READ;
  600. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  601. /* Start AUX transaction */
  602. retval = exynos_dp_start_aux_transaction(dp);
  603. if (retval == 0)
  604. break;
  605. else
  606. dev_err(dp->dev, "Aux Transaction fail!\n");
  607. }
  608. /* Read data */
  609. if (retval == 0)
  610. *data = readl(dp->reg_base + EXYNOS_DP_BUF_DATA_0);
  611. return retval;
  612. }
  613. int exynos_dp_read_bytes_from_i2c(struct exynos_dp_device *dp,
  614. unsigned int device_addr,
  615. unsigned int reg_addr,
  616. unsigned int count,
  617. unsigned char edid[])
  618. {
  619. u32 reg;
  620. unsigned int i, j;
  621. unsigned int cur_data_idx;
  622. unsigned int defer = 0;
  623. int retval = 0;
  624. for (i = 0; i < count; i += 16) {
  625. for (j = 0; j < 100; j++) {
  626. /* Clear AUX CH data buffer */
  627. reg = BUF_CLR;
  628. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  629. /* Set normal AUX CH command */
  630. reg = readl(dp->reg_base + EXYNOS_DP_AUX_CH_CTL_2);
  631. reg &= ~ADDR_ONLY;
  632. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_2);
  633. /*
  634. * If Rx sends defer, Tx sends only reads
  635. * request without sending address
  636. */
  637. if (!defer)
  638. retval = exynos_dp_select_i2c_device(dp,
  639. device_addr, reg_addr + i);
  640. else
  641. defer = 0;
  642. if (retval == 0) {
  643. /*
  644. * Set I2C transaction and write data
  645. * If bit 3 is 1, DisplayPort transaction.
  646. * If Bit 3 is 0, I2C transaction.
  647. */
  648. reg = AUX_LENGTH(16) |
  649. AUX_TX_COMM_I2C_TRANSACTION |
  650. AUX_TX_COMM_READ;
  651. writel(reg, dp->reg_base +
  652. EXYNOS_DP_AUX_CH_CTL_1);
  653. /* Start AUX transaction */
  654. retval = exynos_dp_start_aux_transaction(dp);
  655. if (retval == 0)
  656. break;
  657. else
  658. dev_err(dp->dev, "Aux Transaction fail!\n");
  659. }
  660. /* Check if Rx sends defer */
  661. reg = readl(dp->reg_base + EXYNOS_DP_AUX_RX_COMM);
  662. if (reg == AUX_RX_COMM_AUX_DEFER ||
  663. reg == AUX_RX_COMM_I2C_DEFER) {
  664. dev_err(dp->dev, "Defer: %d\n\n", reg);
  665. defer = 1;
  666. }
  667. }
  668. for (cur_data_idx = 0; cur_data_idx < 16; cur_data_idx++) {
  669. reg = readl(dp->reg_base + EXYNOS_DP_BUF_DATA_0
  670. + 4 * cur_data_idx);
  671. edid[i + cur_data_idx] = (unsigned char)reg;
  672. }
  673. }
  674. return retval;
  675. }
  676. void exynos_dp_set_link_bandwidth(struct exynos_dp_device *dp, u32 bwtype)
  677. {
  678. u32 reg;
  679. reg = bwtype;
  680. if ((bwtype == LINK_RATE_2_70GBPS) || (bwtype == LINK_RATE_1_62GBPS))
  681. writel(reg, dp->reg_base + EXYNOS_DP_LINK_BW_SET);
  682. }
  683. void exynos_dp_get_link_bandwidth(struct exynos_dp_device *dp, u32 *bwtype)
  684. {
  685. u32 reg;
  686. reg = readl(dp->reg_base + EXYNOS_DP_LINK_BW_SET);
  687. *bwtype = reg;
  688. }
  689. void exynos_dp_set_lane_count(struct exynos_dp_device *dp, u32 count)
  690. {
  691. u32 reg;
  692. reg = count;
  693. writel(reg, dp->reg_base + EXYNOS_DP_LANE_COUNT_SET);
  694. }
  695. void exynos_dp_get_lane_count(struct exynos_dp_device *dp, u32 *count)
  696. {
  697. u32 reg;
  698. reg = readl(dp->reg_base + EXYNOS_DP_LANE_COUNT_SET);
  699. *count = reg;
  700. }
  701. void exynos_dp_enable_enhanced_mode(struct exynos_dp_device *dp, bool enable)
  702. {
  703. u32 reg;
  704. if (enable) {
  705. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  706. reg |= ENHANCED;
  707. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  708. } else {
  709. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  710. reg &= ~ENHANCED;
  711. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  712. }
  713. }
  714. void exynos_dp_set_training_pattern(struct exynos_dp_device *dp,
  715. enum pattern_set pattern)
  716. {
  717. u32 reg;
  718. switch (pattern) {
  719. case PRBS7:
  720. reg = SCRAMBLING_ENABLE | LINK_QUAL_PATTERN_SET_PRBS7;
  721. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  722. break;
  723. case D10_2:
  724. reg = SCRAMBLING_ENABLE | LINK_QUAL_PATTERN_SET_D10_2;
  725. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  726. break;
  727. case TRAINING_PTN1:
  728. reg = SCRAMBLING_DISABLE | SW_TRAINING_PATTERN_SET_PTN1;
  729. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  730. break;
  731. case TRAINING_PTN2:
  732. reg = SCRAMBLING_DISABLE | SW_TRAINING_PATTERN_SET_PTN2;
  733. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  734. break;
  735. case DP_NONE:
  736. reg = SCRAMBLING_ENABLE |
  737. LINK_QUAL_PATTERN_SET_DISABLE |
  738. SW_TRAINING_PATTERN_SET_NORMAL;
  739. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  740. break;
  741. default:
  742. break;
  743. }
  744. }
  745. void exynos_dp_set_lane0_pre_emphasis(struct exynos_dp_device *dp, u32 level)
  746. {
  747. u32 reg;
  748. reg = level << PRE_EMPHASIS_SET_SHIFT;
  749. writel(reg, dp->reg_base + EXYNOS_DP_LN0_LINK_TRAINING_CTL);
  750. }
  751. void exynos_dp_set_lane1_pre_emphasis(struct exynos_dp_device *dp, u32 level)
  752. {
  753. u32 reg;
  754. reg = level << PRE_EMPHASIS_SET_SHIFT;
  755. writel(reg, dp->reg_base + EXYNOS_DP_LN1_LINK_TRAINING_CTL);
  756. }
  757. void exynos_dp_set_lane2_pre_emphasis(struct exynos_dp_device *dp, u32 level)
  758. {
  759. u32 reg;
  760. reg = level << PRE_EMPHASIS_SET_SHIFT;
  761. writel(reg, dp->reg_base + EXYNOS_DP_LN2_LINK_TRAINING_CTL);
  762. }
  763. void exynos_dp_set_lane3_pre_emphasis(struct exynos_dp_device *dp, u32 level)
  764. {
  765. u32 reg;
  766. reg = level << PRE_EMPHASIS_SET_SHIFT;
  767. writel(reg, dp->reg_base + EXYNOS_DP_LN3_LINK_TRAINING_CTL);
  768. }
  769. void exynos_dp_set_lane0_link_training(struct exynos_dp_device *dp,
  770. u32 training_lane)
  771. {
  772. u32 reg;
  773. reg = training_lane;
  774. writel(reg, dp->reg_base + EXYNOS_DP_LN0_LINK_TRAINING_CTL);
  775. }
  776. void exynos_dp_set_lane1_link_training(struct exynos_dp_device *dp,
  777. u32 training_lane)
  778. {
  779. u32 reg;
  780. reg = training_lane;
  781. writel(reg, dp->reg_base + EXYNOS_DP_LN1_LINK_TRAINING_CTL);
  782. }
  783. void exynos_dp_set_lane2_link_training(struct exynos_dp_device *dp,
  784. u32 training_lane)
  785. {
  786. u32 reg;
  787. reg = training_lane;
  788. writel(reg, dp->reg_base + EXYNOS_DP_LN2_LINK_TRAINING_CTL);
  789. }
  790. void exynos_dp_set_lane3_link_training(struct exynos_dp_device *dp,
  791. u32 training_lane)
  792. {
  793. u32 reg;
  794. reg = training_lane;
  795. writel(reg, dp->reg_base + EXYNOS_DP_LN3_LINK_TRAINING_CTL);
  796. }
  797. u32 exynos_dp_get_lane0_link_training(struct exynos_dp_device *dp)
  798. {
  799. u32 reg;
  800. reg = readl(dp->reg_base + EXYNOS_DP_LN0_LINK_TRAINING_CTL);
  801. return reg;
  802. }
  803. u32 exynos_dp_get_lane1_link_training(struct exynos_dp_device *dp)
  804. {
  805. u32 reg;
  806. reg = readl(dp->reg_base + EXYNOS_DP_LN1_LINK_TRAINING_CTL);
  807. return reg;
  808. }
  809. u32 exynos_dp_get_lane2_link_training(struct exynos_dp_device *dp)
  810. {
  811. u32 reg;
  812. reg = readl(dp->reg_base + EXYNOS_DP_LN2_LINK_TRAINING_CTL);
  813. return reg;
  814. }
  815. u32 exynos_dp_get_lane3_link_training(struct exynos_dp_device *dp)
  816. {
  817. u32 reg;
  818. reg = readl(dp->reg_base + EXYNOS_DP_LN3_LINK_TRAINING_CTL);
  819. return reg;
  820. }
  821. void exynos_dp_reset_macro(struct exynos_dp_device *dp)
  822. {
  823. u32 reg;
  824. reg = readl(dp->reg_base + EXYNOS_DP_PHY_TEST);
  825. reg |= MACRO_RST;
  826. writel(reg, dp->reg_base + EXYNOS_DP_PHY_TEST);
  827. /* 10 us is the minimum reset time. */
  828. usleep_range(10, 20);
  829. reg &= ~MACRO_RST;
  830. writel(reg, dp->reg_base + EXYNOS_DP_PHY_TEST);
  831. }
  832. int exynos_dp_init_video(struct exynos_dp_device *dp)
  833. {
  834. u32 reg;
  835. reg = VSYNC_DET | VID_FORMAT_CHG | VID_CLK_CHG;
  836. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_1);
  837. reg = 0x0;
  838. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_1);
  839. reg = CHA_CRI(4) | CHA_CTRL;
  840. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_2);
  841. reg = 0x0;
  842. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  843. reg = VID_HRES_TH(2) | VID_VRES_TH(0);
  844. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_8);
  845. return 0;
  846. }
  847. void exynos_dp_set_video_color_format(struct exynos_dp_device *dp,
  848. u32 color_depth,
  849. u32 color_space,
  850. u32 dynamic_range,
  851. u32 ycbcr_coeff)
  852. {
  853. u32 reg;
  854. /* Configure the input color depth, color space, dynamic range */
  855. reg = (dynamic_range << IN_D_RANGE_SHIFT) |
  856. (color_depth << IN_BPC_SHIFT) |
  857. (color_space << IN_COLOR_F_SHIFT);
  858. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_2);
  859. /* Set Input Color YCbCr Coefficients to ITU601 or ITU709 */
  860. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_3);
  861. reg &= ~IN_YC_COEFFI_MASK;
  862. if (ycbcr_coeff)
  863. reg |= IN_YC_COEFFI_ITU709;
  864. else
  865. reg |= IN_YC_COEFFI_ITU601;
  866. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_3);
  867. }
  868. int exynos_dp_is_slave_video_stream_clock_on(struct exynos_dp_device *dp)
  869. {
  870. u32 reg;
  871. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_1);
  872. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_1);
  873. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_1);
  874. if (!(reg & DET_STA)) {
  875. dev_dbg(dp->dev, "Input stream clock not detected.\n");
  876. return -EINVAL;
  877. }
  878. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_2);
  879. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_2);
  880. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_2);
  881. dev_dbg(dp->dev, "wait SYS_CTL_2.\n");
  882. if (reg & CHA_STA) {
  883. dev_dbg(dp->dev, "Input stream clk is changing\n");
  884. return -EINVAL;
  885. }
  886. return 0;
  887. }
  888. void exynos_dp_set_video_cr_mn(struct exynos_dp_device *dp,
  889. enum clock_recovery_m_value_type type,
  890. u32 m_value,
  891. u32 n_value)
  892. {
  893. u32 reg;
  894. if (type == REGISTER_M) {
  895. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  896. reg |= FIX_M_VID;
  897. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  898. reg = m_value & 0xff;
  899. writel(reg, dp->reg_base + EXYNOS_DP_M_VID_0);
  900. reg = (m_value >> 8) & 0xff;
  901. writel(reg, dp->reg_base + EXYNOS_DP_M_VID_1);
  902. reg = (m_value >> 16) & 0xff;
  903. writel(reg, dp->reg_base + EXYNOS_DP_M_VID_2);
  904. reg = n_value & 0xff;
  905. writel(reg, dp->reg_base + EXYNOS_DP_N_VID_0);
  906. reg = (n_value >> 8) & 0xff;
  907. writel(reg, dp->reg_base + EXYNOS_DP_N_VID_1);
  908. reg = (n_value >> 16) & 0xff;
  909. writel(reg, dp->reg_base + EXYNOS_DP_N_VID_2);
  910. } else {
  911. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  912. reg &= ~FIX_M_VID;
  913. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  914. writel(0x00, dp->reg_base + EXYNOS_DP_N_VID_0);
  915. writel(0x80, dp->reg_base + EXYNOS_DP_N_VID_1);
  916. writel(0x00, dp->reg_base + EXYNOS_DP_N_VID_2);
  917. }
  918. }
  919. void exynos_dp_set_video_timing_mode(struct exynos_dp_device *dp, u32 type)
  920. {
  921. u32 reg;
  922. if (type == VIDEO_TIMING_FROM_CAPTURE) {
  923. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  924. reg &= ~FORMAT_SEL;
  925. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  926. } else {
  927. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  928. reg |= FORMAT_SEL;
  929. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  930. }
  931. }
  932. void exynos_dp_enable_video_master(struct exynos_dp_device *dp, bool enable)
  933. {
  934. u32 reg;
  935. if (enable) {
  936. reg = readl(dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  937. reg &= ~VIDEO_MODE_MASK;
  938. reg |= VIDEO_MASTER_MODE_EN | VIDEO_MODE_MASTER_MODE;
  939. writel(reg, dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  940. } else {
  941. reg = readl(dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  942. reg &= ~VIDEO_MODE_MASK;
  943. reg |= VIDEO_MODE_SLAVE_MODE;
  944. writel(reg, dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  945. }
  946. }
  947. void exynos_dp_start_video(struct exynos_dp_device *dp)
  948. {
  949. u32 reg;
  950. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  951. reg |= VIDEO_EN;
  952. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  953. }
  954. int exynos_dp_is_video_stream_on(struct exynos_dp_device *dp)
  955. {
  956. u32 reg;
  957. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  958. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  959. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  960. if (!(reg & STRM_VALID)) {
  961. dev_dbg(dp->dev, "Input video stream is not detected.\n");
  962. return -EINVAL;
  963. }
  964. return 0;
  965. }
  966. void exynos_dp_config_video_slave_mode(struct exynos_dp_device *dp,
  967. struct video_info *video_info)
  968. {
  969. u32 reg;
  970. reg = readl(dp->reg_base + EXYNOS_DP_FUNC_EN_1);
  971. reg &= ~(MASTER_VID_FUNC_EN_N|SLAVE_VID_FUNC_EN_N);
  972. reg |= MASTER_VID_FUNC_EN_N;
  973. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_1);
  974. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  975. reg &= ~INTERACE_SCAN_CFG;
  976. reg |= (video_info->interlaced << 2);
  977. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  978. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  979. reg &= ~VSYNC_POLARITY_CFG;
  980. reg |= (video_info->v_sync_polarity << 1);
  981. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  982. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  983. reg &= ~HSYNC_POLARITY_CFG;
  984. reg |= (video_info->h_sync_polarity << 0);
  985. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  986. reg = AUDIO_MODE_SPDIF_MODE | VIDEO_MODE_SLAVE_MODE;
  987. writel(reg, dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  988. }
  989. void exynos_dp_enable_scrambling(struct exynos_dp_device *dp)
  990. {
  991. u32 reg;
  992. reg = readl(dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  993. reg &= ~SCRAMBLING_DISABLE;
  994. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  995. }
  996. void exynos_dp_disable_scrambling(struct exynos_dp_device *dp)
  997. {
  998. u32 reg;
  999. reg = readl(dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  1000. reg |= SCRAMBLING_DISABLE;
  1001. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  1002. }