bnx2x_link.c 240 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511
  1. /* Copyright 2008-2011 Broadcom Corporation
  2. *
  3. * Unless you and Broadcom execute a separate written software license
  4. * agreement governing use of this software, this software is licensed to you
  5. * under the terms of the GNU General Public License version 2, available
  6. * at http://www.gnu.org/licenses/old-licenses/gpl-2.0.html (the "GPL").
  7. *
  8. * Notwithstanding the above, under no circumstances may you combine this
  9. * software in any way with any other Broadcom software provided under a
  10. * license other than the GPL, without Broadcom's express prior written
  11. * consent.
  12. *
  13. * Written by Yaniv Rosner
  14. *
  15. */
  16. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  17. #include <linux/kernel.h>
  18. #include <linux/errno.h>
  19. #include <linux/pci.h>
  20. #include <linux/netdevice.h>
  21. #include <linux/delay.h>
  22. #include <linux/ethtool.h>
  23. #include <linux/mutex.h>
  24. #include "bnx2x.h"
  25. /********************************************************/
  26. #define ETH_HLEN 14
  27. /* L2 header size + 2*VLANs (8 bytes) + LLC SNAP (8 bytes) */
  28. #define ETH_OVREHEAD (ETH_HLEN + 8 + 8)
  29. #define ETH_MIN_PACKET_SIZE 60
  30. #define ETH_MAX_PACKET_SIZE 1500
  31. #define ETH_MAX_JUMBO_PACKET_SIZE 9600
  32. #define MDIO_ACCESS_TIMEOUT 1000
  33. #define BMAC_CONTROL_RX_ENABLE 2
  34. /***********************************************************/
  35. /* Shortcut definitions */
  36. /***********************************************************/
  37. #define NIG_LATCH_BC_ENABLE_MI_INT 0
  38. #define NIG_STATUS_EMAC0_MI_INT \
  39. NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_EMAC0_MISC_MI_INT
  40. #define NIG_STATUS_XGXS0_LINK10G \
  41. NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK10G
  42. #define NIG_STATUS_XGXS0_LINK_STATUS \
  43. NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK_STATUS
  44. #define NIG_STATUS_XGXS0_LINK_STATUS_SIZE \
  45. NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK_STATUS_SIZE
  46. #define NIG_STATUS_SERDES0_LINK_STATUS \
  47. NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_SERDES0_LINK_STATUS
  48. #define NIG_MASK_MI_INT \
  49. NIG_MASK_INTERRUPT_PORT0_REG_MASK_EMAC0_MISC_MI_INT
  50. #define NIG_MASK_XGXS0_LINK10G \
  51. NIG_MASK_INTERRUPT_PORT0_REG_MASK_XGXS0_LINK10G
  52. #define NIG_MASK_XGXS0_LINK_STATUS \
  53. NIG_MASK_INTERRUPT_PORT0_REG_MASK_XGXS0_LINK_STATUS
  54. #define NIG_MASK_SERDES0_LINK_STATUS \
  55. NIG_MASK_INTERRUPT_PORT0_REG_MASK_SERDES0_LINK_STATUS
  56. #define MDIO_AN_CL73_OR_37_COMPLETE \
  57. (MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_AUTONEG_COMPLETE | \
  58. MDIO_GP_STATUS_TOP_AN_STATUS1_CL37_AUTONEG_COMPLETE)
  59. #define XGXS_RESET_BITS \
  60. (MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_RSTB_HW | \
  61. MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_IDDQ | \
  62. MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_PWRDWN | \
  63. MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_PWRDWN_SD | \
  64. MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_TXD_FIFO_RSTB)
  65. #define SERDES_RESET_BITS \
  66. (MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_RSTB_HW | \
  67. MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_IDDQ | \
  68. MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_PWRDWN | \
  69. MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_PWRDWN_SD)
  70. #define AUTONEG_CL37 SHARED_HW_CFG_AN_ENABLE_CL37
  71. #define AUTONEG_CL73 SHARED_HW_CFG_AN_ENABLE_CL73
  72. #define AUTONEG_BAM SHARED_HW_CFG_AN_ENABLE_BAM
  73. #define AUTONEG_PARALLEL \
  74. SHARED_HW_CFG_AN_ENABLE_PARALLEL_DETECTION
  75. #define AUTONEG_SGMII_FIBER_AUTODET \
  76. SHARED_HW_CFG_AN_EN_SGMII_FIBER_AUTO_DETECT
  77. #define AUTONEG_REMOTE_PHY SHARED_HW_CFG_AN_ENABLE_REMOTE_PHY
  78. #define GP_STATUS_PAUSE_RSOLUTION_TXSIDE \
  79. MDIO_GP_STATUS_TOP_AN_STATUS1_PAUSE_RSOLUTION_TXSIDE
  80. #define GP_STATUS_PAUSE_RSOLUTION_RXSIDE \
  81. MDIO_GP_STATUS_TOP_AN_STATUS1_PAUSE_RSOLUTION_RXSIDE
  82. #define GP_STATUS_SPEED_MASK \
  83. MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_MASK
  84. #define GP_STATUS_10M MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10M
  85. #define GP_STATUS_100M MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_100M
  86. #define GP_STATUS_1G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_1G
  87. #define GP_STATUS_2_5G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_2_5G
  88. #define GP_STATUS_5G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_5G
  89. #define GP_STATUS_6G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_6G
  90. #define GP_STATUS_10G_HIG \
  91. MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_HIG
  92. #define GP_STATUS_10G_CX4 \
  93. MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_CX4
  94. #define GP_STATUS_12G_HIG \
  95. MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_12G_HIG
  96. #define GP_STATUS_12_5G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_12_5G
  97. #define GP_STATUS_13G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_13G
  98. #define GP_STATUS_15G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_15G
  99. #define GP_STATUS_16G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_16G
  100. #define GP_STATUS_1G_KX MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_1G_KX
  101. #define GP_STATUS_10G_KX4 \
  102. MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_KX4
  103. #define LINK_10THD LINK_STATUS_SPEED_AND_DUPLEX_10THD
  104. #define LINK_10TFD LINK_STATUS_SPEED_AND_DUPLEX_10TFD
  105. #define LINK_100TXHD LINK_STATUS_SPEED_AND_DUPLEX_100TXHD
  106. #define LINK_100T4 LINK_STATUS_SPEED_AND_DUPLEX_100T4
  107. #define LINK_100TXFD LINK_STATUS_SPEED_AND_DUPLEX_100TXFD
  108. #define LINK_1000THD LINK_STATUS_SPEED_AND_DUPLEX_1000THD
  109. #define LINK_1000TFD LINK_STATUS_SPEED_AND_DUPLEX_1000TFD
  110. #define LINK_1000XFD LINK_STATUS_SPEED_AND_DUPLEX_1000XFD
  111. #define LINK_2500THD LINK_STATUS_SPEED_AND_DUPLEX_2500THD
  112. #define LINK_2500TFD LINK_STATUS_SPEED_AND_DUPLEX_2500TFD
  113. #define LINK_2500XFD LINK_STATUS_SPEED_AND_DUPLEX_2500XFD
  114. #define LINK_10GTFD LINK_STATUS_SPEED_AND_DUPLEX_10GTFD
  115. #define LINK_10GXFD LINK_STATUS_SPEED_AND_DUPLEX_10GXFD
  116. #define LINK_12GTFD LINK_STATUS_SPEED_AND_DUPLEX_12GTFD
  117. #define LINK_12GXFD LINK_STATUS_SPEED_AND_DUPLEX_12GXFD
  118. #define LINK_12_5GTFD LINK_STATUS_SPEED_AND_DUPLEX_12_5GTFD
  119. #define LINK_12_5GXFD LINK_STATUS_SPEED_AND_DUPLEX_12_5GXFD
  120. #define LINK_13GTFD LINK_STATUS_SPEED_AND_DUPLEX_13GTFD
  121. #define LINK_13GXFD LINK_STATUS_SPEED_AND_DUPLEX_13GXFD
  122. #define LINK_15GTFD LINK_STATUS_SPEED_AND_DUPLEX_15GTFD
  123. #define LINK_15GXFD LINK_STATUS_SPEED_AND_DUPLEX_15GXFD
  124. #define LINK_16GTFD LINK_STATUS_SPEED_AND_DUPLEX_16GTFD
  125. #define LINK_16GXFD LINK_STATUS_SPEED_AND_DUPLEX_16GXFD
  126. #define PHY_XGXS_FLAG 0x1
  127. #define PHY_SGMII_FLAG 0x2
  128. #define PHY_SERDES_FLAG 0x4
  129. /* */
  130. #define SFP_EEPROM_CON_TYPE_ADDR 0x2
  131. #define SFP_EEPROM_CON_TYPE_VAL_LC 0x7
  132. #define SFP_EEPROM_CON_TYPE_VAL_COPPER 0x21
  133. #define SFP_EEPROM_COMP_CODE_ADDR 0x3
  134. #define SFP_EEPROM_COMP_CODE_SR_MASK (1<<4)
  135. #define SFP_EEPROM_COMP_CODE_LR_MASK (1<<5)
  136. #define SFP_EEPROM_COMP_CODE_LRM_MASK (1<<6)
  137. #define SFP_EEPROM_FC_TX_TECH_ADDR 0x8
  138. #define SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_PASSIVE 0x4
  139. #define SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_ACTIVE 0x8
  140. #define SFP_EEPROM_OPTIONS_ADDR 0x40
  141. #define SFP_EEPROM_OPTIONS_LINEAR_RX_OUT_MASK 0x1
  142. #define SFP_EEPROM_OPTIONS_SIZE 2
  143. #define EDC_MODE_LINEAR 0x0022
  144. #define EDC_MODE_LIMITING 0x0044
  145. #define EDC_MODE_PASSIVE_DAC 0x0055
  146. #define ETS_BW_LIMIT_CREDIT_UPPER_BOUND (0x5000)
  147. #define ETS_BW_LIMIT_CREDIT_WEIGHT (0x5000)
  148. /**********************************************************/
  149. /* INTERFACE */
  150. /**********************************************************/
  151. #define CL22_WR_OVER_CL45(_bp, _phy, _bank, _addr, _val) \
  152. bnx2x_cl45_write(_bp, _phy, \
  153. (_phy)->def_md_devad, \
  154. (_bank + (_addr & 0xf)), \
  155. _val)
  156. #define CL22_RD_OVER_CL45(_bp, _phy, _bank, _addr, _val) \
  157. bnx2x_cl45_read(_bp, _phy, \
  158. (_phy)->def_md_devad, \
  159. (_bank + (_addr & 0xf)), \
  160. _val)
  161. static u32 bnx2x_bits_en(struct bnx2x *bp, u32 reg, u32 bits)
  162. {
  163. u32 val = REG_RD(bp, reg);
  164. val |= bits;
  165. REG_WR(bp, reg, val);
  166. return val;
  167. }
  168. static u32 bnx2x_bits_dis(struct bnx2x *bp, u32 reg, u32 bits)
  169. {
  170. u32 val = REG_RD(bp, reg);
  171. val &= ~bits;
  172. REG_WR(bp, reg, val);
  173. return val;
  174. }
  175. /******************************************************************/
  176. /* ETS section */
  177. /******************************************************************/
  178. void bnx2x_ets_disabled(struct link_params *params)
  179. {
  180. /* ETS disabled configuration*/
  181. struct bnx2x *bp = params->bp;
  182. DP(NETIF_MSG_LINK, "ETS disabled configuration\n");
  183. /*
  184. * mapping between entry priority to client number (0,1,2 -debug and
  185. * management clients, 3 - COS0 client, 4 - COS client)(HIGHEST)
  186. * 3bits client num.
  187. * PRI4 | PRI3 | PRI2 | PRI1 | PRI0
  188. * cos1-100 cos0-011 dbg1-010 dbg0-001 MCP-000
  189. */
  190. REG_WR(bp, NIG_REG_P0_TX_ARB_PRIORITY_CLIENT, 0x4688);
  191. /*
  192. * Bitmap of 5bits length. Each bit specifies whether the entry behaves
  193. * as strict. Bits 0,1,2 - debug and management entries, 3 -
  194. * COS0 entry, 4 - COS1 entry.
  195. * COS1 | COS0 | DEBUG1 | DEBUG0 | MGMT
  196. * bit4 bit3 bit2 bit1 bit0
  197. * MCP and debug are strict
  198. */
  199. REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_STRICT, 0x7);
  200. /* defines which entries (clients) are subjected to WFQ arbitration */
  201. REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_SUBJECT2WFQ, 0);
  202. /*
  203. * For strict priority entries defines the number of consecutive
  204. * slots for the highest priority.
  205. */
  206. REG_WR(bp, NIG_REG_P0_TX_ARB_NUM_STRICT_ARB_SLOTS, 0x100);
  207. /*
  208. * mapping between the CREDIT_WEIGHT registers and actual client
  209. * numbers
  210. */
  211. REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP, 0);
  212. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_0, 0);
  213. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_1, 0);
  214. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_0, 0);
  215. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_1, 0);
  216. REG_WR(bp, PBF_REG_HIGH_PRIORITY_COS_NUM, 0);
  217. /* ETS mode disable */
  218. REG_WR(bp, PBF_REG_ETS_ENABLED, 0);
  219. /*
  220. * If ETS mode is enabled (there is no strict priority) defines a WFQ
  221. * weight for COS0/COS1.
  222. */
  223. REG_WR(bp, PBF_REG_COS0_WEIGHT, 0x2710);
  224. REG_WR(bp, PBF_REG_COS1_WEIGHT, 0x2710);
  225. /* Upper bound that COS0_WEIGHT can reach in the WFQ arbiter */
  226. REG_WR(bp, PBF_REG_COS0_UPPER_BOUND, 0x989680);
  227. REG_WR(bp, PBF_REG_COS1_UPPER_BOUND, 0x989680);
  228. /* Defines the number of consecutive slots for the strict priority */
  229. REG_WR(bp, PBF_REG_NUM_STRICT_ARB_SLOTS, 0);
  230. }
  231. static void bnx2x_ets_bw_limit_common(const struct link_params *params)
  232. {
  233. /* ETS disabled configuration */
  234. struct bnx2x *bp = params->bp;
  235. DP(NETIF_MSG_LINK, "ETS enabled BW limit configuration\n");
  236. /*
  237. * defines which entries (clients) are subjected to WFQ arbitration
  238. * COS0 0x8
  239. * COS1 0x10
  240. */
  241. REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_SUBJECT2WFQ, 0x18);
  242. /*
  243. * mapping between the ARB_CREDIT_WEIGHT registers and actual
  244. * client numbers (WEIGHT_0 does not actually have to represent
  245. * client 0)
  246. * PRI4 | PRI3 | PRI2 | PRI1 | PRI0
  247. * cos1-001 cos0-000 dbg1-100 dbg0-011 MCP-010
  248. */
  249. REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP, 0x111A);
  250. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_0,
  251. ETS_BW_LIMIT_CREDIT_UPPER_BOUND);
  252. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_1,
  253. ETS_BW_LIMIT_CREDIT_UPPER_BOUND);
  254. /* ETS mode enabled*/
  255. REG_WR(bp, PBF_REG_ETS_ENABLED, 1);
  256. /* Defines the number of consecutive slots for the strict priority */
  257. REG_WR(bp, PBF_REG_NUM_STRICT_ARB_SLOTS, 0);
  258. /*
  259. * Bitmap of 5bits length. Each bit specifies whether the entry behaves
  260. * as strict. Bits 0,1,2 - debug and management entries, 3 - COS0
  261. * entry, 4 - COS1 entry.
  262. * COS1 | COS0 | DEBUG21 | DEBUG0 | MGMT
  263. * bit4 bit3 bit2 bit1 bit0
  264. * MCP and debug are strict
  265. */
  266. REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_STRICT, 0x7);
  267. /* Upper bound that COS0_WEIGHT can reach in the WFQ arbiter.*/
  268. REG_WR(bp, PBF_REG_COS0_UPPER_BOUND,
  269. ETS_BW_LIMIT_CREDIT_UPPER_BOUND);
  270. REG_WR(bp, PBF_REG_COS1_UPPER_BOUND,
  271. ETS_BW_LIMIT_CREDIT_UPPER_BOUND);
  272. }
  273. void bnx2x_ets_bw_limit(const struct link_params *params, const u32 cos0_bw,
  274. const u32 cos1_bw)
  275. {
  276. /* ETS disabled configuration*/
  277. struct bnx2x *bp = params->bp;
  278. const u32 total_bw = cos0_bw + cos1_bw;
  279. u32 cos0_credit_weight = 0;
  280. u32 cos1_credit_weight = 0;
  281. DP(NETIF_MSG_LINK, "ETS enabled BW limit configuration\n");
  282. if ((0 == total_bw) ||
  283. (0 == cos0_bw) ||
  284. (0 == cos1_bw)) {
  285. DP(NETIF_MSG_LINK, "Total BW can't be zero\n");
  286. return;
  287. }
  288. cos0_credit_weight = (cos0_bw * ETS_BW_LIMIT_CREDIT_WEIGHT)/
  289. total_bw;
  290. cos1_credit_weight = (cos1_bw * ETS_BW_LIMIT_CREDIT_WEIGHT)/
  291. total_bw;
  292. bnx2x_ets_bw_limit_common(params);
  293. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_0, cos0_credit_weight);
  294. REG_WR(bp, NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_1, cos1_credit_weight);
  295. REG_WR(bp, PBF_REG_COS0_WEIGHT, cos0_credit_weight);
  296. REG_WR(bp, PBF_REG_COS1_WEIGHT, cos1_credit_weight);
  297. }
  298. int bnx2x_ets_strict(const struct link_params *params, const u8 strict_cos)
  299. {
  300. /* ETS disabled configuration*/
  301. struct bnx2x *bp = params->bp;
  302. u32 val = 0;
  303. DP(NETIF_MSG_LINK, "ETS enabled strict configuration\n");
  304. /*
  305. * Bitmap of 5bits length. Each bit specifies whether the entry behaves
  306. * as strict. Bits 0,1,2 - debug and management entries,
  307. * 3 - COS0 entry, 4 - COS1 entry.
  308. * COS1 | COS0 | DEBUG21 | DEBUG0 | MGMT
  309. * bit4 bit3 bit2 bit1 bit0
  310. * MCP and debug are strict
  311. */
  312. REG_WR(bp, NIG_REG_P0_TX_ARB_CLIENT_IS_STRICT, 0x1F);
  313. /*
  314. * For strict priority entries defines the number of consecutive slots
  315. * for the highest priority.
  316. */
  317. REG_WR(bp, NIG_REG_P0_TX_ARB_NUM_STRICT_ARB_SLOTS, 0x100);
  318. /* ETS mode disable */
  319. REG_WR(bp, PBF_REG_ETS_ENABLED, 0);
  320. /* Defines the number of consecutive slots for the strict priority */
  321. REG_WR(bp, PBF_REG_NUM_STRICT_ARB_SLOTS, 0x100);
  322. /* Defines the number of consecutive slots for the strict priority */
  323. REG_WR(bp, PBF_REG_HIGH_PRIORITY_COS_NUM, strict_cos);
  324. /*
  325. * mapping between entry priority to client number (0,1,2 -debug and
  326. * management clients, 3 - COS0 client, 4 - COS client)(HIGHEST)
  327. * 3bits client num.
  328. * PRI4 | PRI3 | PRI2 | PRI1 | PRI0
  329. * dbg0-010 dbg1-001 cos1-100 cos0-011 MCP-000
  330. * dbg0-010 dbg1-001 cos0-011 cos1-100 MCP-000
  331. */
  332. val = (0 == strict_cos) ? 0x2318 : 0x22E0;
  333. REG_WR(bp, NIG_REG_P0_TX_ARB_PRIORITY_CLIENT, val);
  334. return 0;
  335. }
  336. /******************************************************************/
  337. /* PFC section */
  338. /******************************************************************/
  339. static void bnx2x_bmac2_get_pfc_stat(struct link_params *params,
  340. u32 pfc_frames_sent[2],
  341. u32 pfc_frames_received[2])
  342. {
  343. /* Read pfc statistic */
  344. struct bnx2x *bp = params->bp;
  345. u32 bmac_addr = params->port ? NIG_REG_INGRESS_BMAC1_MEM :
  346. NIG_REG_INGRESS_BMAC0_MEM;
  347. DP(NETIF_MSG_LINK, "pfc statistic read from BMAC\n");
  348. REG_RD_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_TX_STAT_GTPP,
  349. pfc_frames_sent, 2);
  350. REG_RD_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_RX_STAT_GRPP,
  351. pfc_frames_received, 2);
  352. }
  353. static void bnx2x_emac_get_pfc_stat(struct link_params *params,
  354. u32 pfc_frames_sent[2],
  355. u32 pfc_frames_received[2])
  356. {
  357. /* Read pfc statistic */
  358. struct bnx2x *bp = params->bp;
  359. u32 emac_base = params->port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
  360. u32 val_xon = 0;
  361. u32 val_xoff = 0;
  362. DP(NETIF_MSG_LINK, "pfc statistic read from EMAC\n");
  363. /* PFC received frames */
  364. val_xoff = REG_RD(bp, emac_base +
  365. EMAC_REG_RX_PFC_STATS_XOFF_RCVD);
  366. val_xoff &= EMAC_REG_RX_PFC_STATS_XOFF_RCVD_COUNT;
  367. val_xon = REG_RD(bp, emac_base + EMAC_REG_RX_PFC_STATS_XON_RCVD);
  368. val_xon &= EMAC_REG_RX_PFC_STATS_XON_RCVD_COUNT;
  369. pfc_frames_received[0] = val_xon + val_xoff;
  370. /* PFC received sent */
  371. val_xoff = REG_RD(bp, emac_base +
  372. EMAC_REG_RX_PFC_STATS_XOFF_SENT);
  373. val_xoff &= EMAC_REG_RX_PFC_STATS_XOFF_SENT_COUNT;
  374. val_xon = REG_RD(bp, emac_base + EMAC_REG_RX_PFC_STATS_XON_SENT);
  375. val_xon &= EMAC_REG_RX_PFC_STATS_XON_SENT_COUNT;
  376. pfc_frames_sent[0] = val_xon + val_xoff;
  377. }
  378. void bnx2x_pfc_statistic(struct link_params *params, struct link_vars *vars,
  379. u32 pfc_frames_sent[2],
  380. u32 pfc_frames_received[2])
  381. {
  382. /* Read pfc statistic */
  383. struct bnx2x *bp = params->bp;
  384. u32 val = 0;
  385. DP(NETIF_MSG_LINK, "pfc statistic\n");
  386. if (!vars->link_up)
  387. return;
  388. val = REG_RD(bp, MISC_REG_RESET_REG_2);
  389. if ((val & (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << params->port))
  390. == 0) {
  391. DP(NETIF_MSG_LINK, "About to read stats from EMAC\n");
  392. bnx2x_emac_get_pfc_stat(params, pfc_frames_sent,
  393. pfc_frames_received);
  394. } else {
  395. DP(NETIF_MSG_LINK, "About to read stats from BMAC\n");
  396. bnx2x_bmac2_get_pfc_stat(params, pfc_frames_sent,
  397. pfc_frames_received);
  398. }
  399. }
  400. /******************************************************************/
  401. /* MAC/PBF section */
  402. /******************************************************************/
  403. static void bnx2x_emac_init(struct link_params *params,
  404. struct link_vars *vars)
  405. {
  406. /* reset and unreset the emac core */
  407. struct bnx2x *bp = params->bp;
  408. u8 port = params->port;
  409. u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
  410. u32 val;
  411. u16 timeout;
  412. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
  413. (MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE << port));
  414. udelay(5);
  415. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
  416. (MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE << port));
  417. /* init emac - use read-modify-write */
  418. /* self clear reset */
  419. val = REG_RD(bp, emac_base + EMAC_REG_EMAC_MODE);
  420. EMAC_WR(bp, EMAC_REG_EMAC_MODE, (val | EMAC_MODE_RESET));
  421. timeout = 200;
  422. do {
  423. val = REG_RD(bp, emac_base + EMAC_REG_EMAC_MODE);
  424. DP(NETIF_MSG_LINK, "EMAC reset reg is %u\n", val);
  425. if (!timeout) {
  426. DP(NETIF_MSG_LINK, "EMAC timeout!\n");
  427. return;
  428. }
  429. timeout--;
  430. } while (val & EMAC_MODE_RESET);
  431. /* Set mac address */
  432. val = ((params->mac_addr[0] << 8) |
  433. params->mac_addr[1]);
  434. EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH, val);
  435. val = ((params->mac_addr[2] << 24) |
  436. (params->mac_addr[3] << 16) |
  437. (params->mac_addr[4] << 8) |
  438. params->mac_addr[5]);
  439. EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + 4, val);
  440. }
  441. static int bnx2x_emac_enable(struct link_params *params,
  442. struct link_vars *vars, u8 lb)
  443. {
  444. struct bnx2x *bp = params->bp;
  445. u8 port = params->port;
  446. u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
  447. u32 val;
  448. DP(NETIF_MSG_LINK, "enabling EMAC\n");
  449. /* enable emac and not bmac */
  450. REG_WR(bp, NIG_REG_EGRESS_EMAC0_PORT + port*4, 1);
  451. /* ASIC */
  452. if (vars->phy_flags & PHY_XGXS_FLAG) {
  453. u32 ser_lane = ((params->lane_config &
  454. PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
  455. PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
  456. DP(NETIF_MSG_LINK, "XGXS\n");
  457. /* select the master lanes (out of 0-3) */
  458. REG_WR(bp, NIG_REG_XGXS_LANE_SEL_P0 + port*4, ser_lane);
  459. /* select XGXS */
  460. REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
  461. } else { /* SerDes */
  462. DP(NETIF_MSG_LINK, "SerDes\n");
  463. /* select SerDes */
  464. REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 0);
  465. }
  466. bnx2x_bits_en(bp, emac_base + EMAC_REG_EMAC_RX_MODE,
  467. EMAC_RX_MODE_RESET);
  468. bnx2x_bits_en(bp, emac_base + EMAC_REG_EMAC_TX_MODE,
  469. EMAC_TX_MODE_RESET);
  470. if (CHIP_REV_IS_SLOW(bp)) {
  471. /* config GMII mode */
  472. val = REG_RD(bp, emac_base + EMAC_REG_EMAC_MODE);
  473. EMAC_WR(bp, EMAC_REG_EMAC_MODE, (val | EMAC_MODE_PORT_GMII));
  474. } else { /* ASIC */
  475. /* pause enable/disable */
  476. bnx2x_bits_dis(bp, emac_base + EMAC_REG_EMAC_RX_MODE,
  477. EMAC_RX_MODE_FLOW_EN);
  478. bnx2x_bits_dis(bp, emac_base + EMAC_REG_EMAC_TX_MODE,
  479. (EMAC_TX_MODE_EXT_PAUSE_EN |
  480. EMAC_TX_MODE_FLOW_EN));
  481. if (!(params->feature_config_flags &
  482. FEATURE_CONFIG_PFC_ENABLED)) {
  483. if (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX)
  484. bnx2x_bits_en(bp, emac_base +
  485. EMAC_REG_EMAC_RX_MODE,
  486. EMAC_RX_MODE_FLOW_EN);
  487. if (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX)
  488. bnx2x_bits_en(bp, emac_base +
  489. EMAC_REG_EMAC_TX_MODE,
  490. (EMAC_TX_MODE_EXT_PAUSE_EN |
  491. EMAC_TX_MODE_FLOW_EN));
  492. } else
  493. bnx2x_bits_en(bp, emac_base + EMAC_REG_EMAC_TX_MODE,
  494. EMAC_TX_MODE_FLOW_EN);
  495. }
  496. /* KEEP_VLAN_TAG, promiscuous */
  497. val = REG_RD(bp, emac_base + EMAC_REG_EMAC_RX_MODE);
  498. val |= EMAC_RX_MODE_KEEP_VLAN_TAG | EMAC_RX_MODE_PROMISCUOUS;
  499. /*
  500. * Setting this bit causes MAC control frames (except for pause
  501. * frames) to be passed on for processing. This setting has no
  502. * affect on the operation of the pause frames. This bit effects
  503. * all packets regardless of RX Parser packet sorting logic.
  504. * Turn the PFC off to make sure we are in Xon state before
  505. * enabling it.
  506. */
  507. EMAC_WR(bp, EMAC_REG_RX_PFC_MODE, 0);
  508. if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED) {
  509. DP(NETIF_MSG_LINK, "PFC is enabled\n");
  510. /* Enable PFC again */
  511. EMAC_WR(bp, EMAC_REG_RX_PFC_MODE,
  512. EMAC_REG_RX_PFC_MODE_RX_EN |
  513. EMAC_REG_RX_PFC_MODE_TX_EN |
  514. EMAC_REG_RX_PFC_MODE_PRIORITIES);
  515. EMAC_WR(bp, EMAC_REG_RX_PFC_PARAM,
  516. ((0x0101 <<
  517. EMAC_REG_RX_PFC_PARAM_OPCODE_BITSHIFT) |
  518. (0x00ff <<
  519. EMAC_REG_RX_PFC_PARAM_PRIORITY_EN_BITSHIFT)));
  520. val |= EMAC_RX_MODE_KEEP_MAC_CONTROL;
  521. }
  522. EMAC_WR(bp, EMAC_REG_EMAC_RX_MODE, val);
  523. /* Set Loopback */
  524. val = REG_RD(bp, emac_base + EMAC_REG_EMAC_MODE);
  525. if (lb)
  526. val |= 0x810;
  527. else
  528. val &= ~0x810;
  529. EMAC_WR(bp, EMAC_REG_EMAC_MODE, val);
  530. /* enable emac */
  531. REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 1);
  532. /* enable emac for jumbo packets */
  533. EMAC_WR(bp, EMAC_REG_EMAC_RX_MTU_SIZE,
  534. (EMAC_RX_MTU_SIZE_JUMBO_ENA |
  535. (ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD)));
  536. /* strip CRC */
  537. REG_WR(bp, NIG_REG_NIG_INGRESS_EMAC0_NO_CRC + port*4, 0x1);
  538. /* disable the NIG in/out to the bmac */
  539. REG_WR(bp, NIG_REG_BMAC0_IN_EN + port*4, 0x0);
  540. REG_WR(bp, NIG_REG_BMAC0_PAUSE_OUT_EN + port*4, 0x0);
  541. REG_WR(bp, NIG_REG_BMAC0_OUT_EN + port*4, 0x0);
  542. /* enable the NIG in/out to the emac */
  543. REG_WR(bp, NIG_REG_EMAC0_IN_EN + port*4, 0x1);
  544. val = 0;
  545. if ((params->feature_config_flags &
  546. FEATURE_CONFIG_PFC_ENABLED) ||
  547. (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
  548. val = 1;
  549. REG_WR(bp, NIG_REG_EMAC0_PAUSE_OUT_EN + port*4, val);
  550. REG_WR(bp, NIG_REG_EGRESS_EMAC0_OUT_EN + port*4, 0x1);
  551. REG_WR(bp, NIG_REG_BMAC0_REGS_OUT_EN + port*4, 0x0);
  552. vars->mac_type = MAC_TYPE_EMAC;
  553. return 0;
  554. }
  555. static void bnx2x_update_pfc_bmac1(struct link_params *params,
  556. struct link_vars *vars)
  557. {
  558. u32 wb_data[2];
  559. struct bnx2x *bp = params->bp;
  560. u32 bmac_addr = params->port ? NIG_REG_INGRESS_BMAC1_MEM :
  561. NIG_REG_INGRESS_BMAC0_MEM;
  562. u32 val = 0x14;
  563. if ((!(params->feature_config_flags &
  564. FEATURE_CONFIG_PFC_ENABLED)) &&
  565. (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX))
  566. /* Enable BigMAC to react on received Pause packets */
  567. val |= (1<<5);
  568. wb_data[0] = val;
  569. wb_data[1] = 0;
  570. REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_RX_CONTROL, wb_data, 2);
  571. /* tx control */
  572. val = 0xc0;
  573. if (!(params->feature_config_flags &
  574. FEATURE_CONFIG_PFC_ENABLED) &&
  575. (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
  576. val |= 0x800000;
  577. wb_data[0] = val;
  578. wb_data[1] = 0;
  579. REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_TX_CONTROL, wb_data, 2);
  580. }
  581. static void bnx2x_update_pfc_bmac2(struct link_params *params,
  582. struct link_vars *vars,
  583. u8 is_lb)
  584. {
  585. /*
  586. * Set rx control: Strip CRC and enable BigMAC to relay
  587. * control packets to the system as well
  588. */
  589. u32 wb_data[2];
  590. struct bnx2x *bp = params->bp;
  591. u32 bmac_addr = params->port ? NIG_REG_INGRESS_BMAC1_MEM :
  592. NIG_REG_INGRESS_BMAC0_MEM;
  593. u32 val = 0x14;
  594. if ((!(params->feature_config_flags &
  595. FEATURE_CONFIG_PFC_ENABLED)) &&
  596. (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX))
  597. /* Enable BigMAC to react on received Pause packets */
  598. val |= (1<<5);
  599. wb_data[0] = val;
  600. wb_data[1] = 0;
  601. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_RX_CONTROL, wb_data, 2);
  602. udelay(30);
  603. /* Tx control */
  604. val = 0xc0;
  605. if (!(params->feature_config_flags &
  606. FEATURE_CONFIG_PFC_ENABLED) &&
  607. (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
  608. val |= 0x800000;
  609. wb_data[0] = val;
  610. wb_data[1] = 0;
  611. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_TX_CONTROL, wb_data, 2);
  612. if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED) {
  613. DP(NETIF_MSG_LINK, "PFC is enabled\n");
  614. /* Enable PFC RX & TX & STATS and set 8 COS */
  615. wb_data[0] = 0x0;
  616. wb_data[0] |= (1<<0); /* RX */
  617. wb_data[0] |= (1<<1); /* TX */
  618. wb_data[0] |= (1<<2); /* Force initial Xon */
  619. wb_data[0] |= (1<<3); /* 8 cos */
  620. wb_data[0] |= (1<<5); /* STATS */
  621. wb_data[1] = 0;
  622. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_PFC_CONTROL,
  623. wb_data, 2);
  624. /* Clear the force Xon */
  625. wb_data[0] &= ~(1<<2);
  626. } else {
  627. DP(NETIF_MSG_LINK, "PFC is disabled\n");
  628. /* disable PFC RX & TX & STATS and set 8 COS */
  629. wb_data[0] = 0x8;
  630. wb_data[1] = 0;
  631. }
  632. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_PFC_CONTROL, wb_data, 2);
  633. /*
  634. * Set Time (based unit is 512 bit time) between automatic
  635. * re-sending of PP packets amd enable automatic re-send of
  636. * Per-Priroity Packet as long as pp_gen is asserted and
  637. * pp_disable is low.
  638. */
  639. val = 0x8000;
  640. if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED)
  641. val |= (1<<16); /* enable automatic re-send */
  642. wb_data[0] = val;
  643. wb_data[1] = 0;
  644. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_TX_PAUSE_CONTROL,
  645. wb_data, 2);
  646. /* mac control */
  647. val = 0x3; /* Enable RX and TX */
  648. if (is_lb) {
  649. val |= 0x4; /* Local loopback */
  650. DP(NETIF_MSG_LINK, "enable bmac loopback\n");
  651. }
  652. /* When PFC enabled, Pass pause frames towards the NIG. */
  653. if (params->feature_config_flags & FEATURE_CONFIG_PFC_ENABLED)
  654. val |= ((1<<6)|(1<<5));
  655. wb_data[0] = val;
  656. wb_data[1] = 0;
  657. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_BMAC_CONTROL, wb_data, 2);
  658. }
  659. static void bnx2x_update_pfc_brb(struct link_params *params,
  660. struct link_vars *vars,
  661. struct bnx2x_nig_brb_pfc_port_params *pfc_params)
  662. {
  663. struct bnx2x *bp = params->bp;
  664. int set_pfc = params->feature_config_flags &
  665. FEATURE_CONFIG_PFC_ENABLED;
  666. /* default - pause configuration */
  667. u32 pause_xoff_th = PFC_BRB_MAC_PAUSE_XOFF_THRESHOLD_PAUSEABLE;
  668. u32 pause_xon_th = PFC_BRB_MAC_PAUSE_XON_THRESHOLD_PAUSEABLE;
  669. u32 full_xoff_th = PFC_BRB_MAC_FULL_XOFF_THRESHOLD_PAUSEABLE;
  670. u32 full_xon_th = PFC_BRB_MAC_FULL_XON_THRESHOLD_PAUSEABLE;
  671. if (set_pfc && pfc_params)
  672. /* First COS */
  673. if (!pfc_params->cos0_pauseable) {
  674. pause_xoff_th =
  675. PFC_BRB_MAC_PAUSE_XOFF_THRESHOLD_NON_PAUSEABLE;
  676. pause_xon_th =
  677. PFC_BRB_MAC_PAUSE_XON_THRESHOLD_NON_PAUSEABLE;
  678. full_xoff_th =
  679. PFC_BRB_MAC_FULL_XOFF_THRESHOLD_NON_PAUSEABLE;
  680. full_xon_th =
  681. PFC_BRB_MAC_FULL_XON_THRESHOLD_NON_PAUSEABLE;
  682. }
  683. /*
  684. * The number of free blocks below which the pause signal to class 0
  685. * of MAC #n is asserted. n=0,1
  686. */
  687. REG_WR(bp, BRB1_REG_PAUSE_0_XOFF_THRESHOLD_0 , pause_xoff_th);
  688. /*
  689. * The number of free blocks above which the pause signal to class 0
  690. * of MAC #n is de-asserted. n=0,1
  691. */
  692. REG_WR(bp, BRB1_REG_PAUSE_0_XON_THRESHOLD_0 , pause_xon_th);
  693. /*
  694. * The number of free blocks below which the full signal to class 0
  695. * of MAC #n is asserted. n=0,1
  696. */
  697. REG_WR(bp, BRB1_REG_FULL_0_XOFF_THRESHOLD_0 , full_xoff_th);
  698. /*
  699. * The number of free blocks above which the full signal to class 0
  700. * of MAC #n is de-asserted. n=0,1
  701. */
  702. REG_WR(bp, BRB1_REG_FULL_0_XON_THRESHOLD_0 , full_xon_th);
  703. if (set_pfc && pfc_params) {
  704. /* Second COS */
  705. if (pfc_params->cos1_pauseable) {
  706. pause_xoff_th =
  707. PFC_BRB_MAC_PAUSE_XOFF_THRESHOLD_PAUSEABLE;
  708. pause_xon_th =
  709. PFC_BRB_MAC_PAUSE_XON_THRESHOLD_PAUSEABLE;
  710. full_xoff_th =
  711. PFC_BRB_MAC_FULL_XOFF_THRESHOLD_PAUSEABLE;
  712. full_xon_th =
  713. PFC_BRB_MAC_FULL_XON_THRESHOLD_PAUSEABLE;
  714. } else {
  715. pause_xoff_th =
  716. PFC_BRB_MAC_PAUSE_XOFF_THRESHOLD_NON_PAUSEABLE;
  717. pause_xon_th =
  718. PFC_BRB_MAC_PAUSE_XON_THRESHOLD_NON_PAUSEABLE;
  719. full_xoff_th =
  720. PFC_BRB_MAC_FULL_XOFF_THRESHOLD_NON_PAUSEABLE;
  721. full_xon_th =
  722. PFC_BRB_MAC_FULL_XON_THRESHOLD_NON_PAUSEABLE;
  723. }
  724. /*
  725. * The number of free blocks below which the pause signal to
  726. * class 1 of MAC #n is asserted. n=0,1
  727. */
  728. REG_WR(bp, BRB1_REG_PAUSE_1_XOFF_THRESHOLD_0, pause_xoff_th);
  729. /*
  730. * The number of free blocks above which the pause signal to
  731. * class 1 of MAC #n is de-asserted. n=0,1
  732. */
  733. REG_WR(bp, BRB1_REG_PAUSE_1_XON_THRESHOLD_0, pause_xon_th);
  734. /*
  735. * The number of free blocks below which the full signal to
  736. * class 1 of MAC #n is asserted. n=0,1
  737. */
  738. REG_WR(bp, BRB1_REG_FULL_1_XOFF_THRESHOLD_0, full_xoff_th);
  739. /*
  740. * The number of free blocks above which the full signal to
  741. * class 1 of MAC #n is de-asserted. n=0,1
  742. */
  743. REG_WR(bp, BRB1_REG_FULL_1_XON_THRESHOLD_0, full_xon_th);
  744. }
  745. }
  746. static void bnx2x_update_pfc_nig(struct link_params *params,
  747. struct link_vars *vars,
  748. struct bnx2x_nig_brb_pfc_port_params *nig_params)
  749. {
  750. u32 xcm_mask = 0, ppp_enable = 0, pause_enable = 0, llfc_out_en = 0;
  751. u32 llfc_enable = 0, xcm0_out_en = 0, p0_hwpfc_enable = 0;
  752. u32 pkt_priority_to_cos = 0;
  753. u32 val;
  754. struct bnx2x *bp = params->bp;
  755. int port = params->port;
  756. int set_pfc = params->feature_config_flags &
  757. FEATURE_CONFIG_PFC_ENABLED;
  758. DP(NETIF_MSG_LINK, "updating pfc nig parameters\n");
  759. /*
  760. * When NIG_LLH0_XCM_MASK_REG_LLHX_XCM_MASK_BCN bit is set
  761. * MAC control frames (that are not pause packets)
  762. * will be forwarded to the XCM.
  763. */
  764. xcm_mask = REG_RD(bp,
  765. port ? NIG_REG_LLH1_XCM_MASK :
  766. NIG_REG_LLH0_XCM_MASK);
  767. /*
  768. * nig params will override non PFC params, since it's possible to
  769. * do transition from PFC to SAFC
  770. */
  771. if (set_pfc) {
  772. pause_enable = 0;
  773. llfc_out_en = 0;
  774. llfc_enable = 0;
  775. ppp_enable = 1;
  776. xcm_mask &= ~(port ? NIG_LLH1_XCM_MASK_REG_LLH1_XCM_MASK_BCN :
  777. NIG_LLH0_XCM_MASK_REG_LLH0_XCM_MASK_BCN);
  778. xcm0_out_en = 0;
  779. p0_hwpfc_enable = 1;
  780. } else {
  781. if (nig_params) {
  782. llfc_out_en = nig_params->llfc_out_en;
  783. llfc_enable = nig_params->llfc_enable;
  784. pause_enable = nig_params->pause_enable;
  785. } else /*defaul non PFC mode - PAUSE */
  786. pause_enable = 1;
  787. xcm_mask |= (port ? NIG_LLH1_XCM_MASK_REG_LLH1_XCM_MASK_BCN :
  788. NIG_LLH0_XCM_MASK_REG_LLH0_XCM_MASK_BCN);
  789. xcm0_out_en = 1;
  790. }
  791. REG_WR(bp, port ? NIG_REG_LLFC_OUT_EN_1 :
  792. NIG_REG_LLFC_OUT_EN_0, llfc_out_en);
  793. REG_WR(bp, port ? NIG_REG_LLFC_ENABLE_1 :
  794. NIG_REG_LLFC_ENABLE_0, llfc_enable);
  795. REG_WR(bp, port ? NIG_REG_PAUSE_ENABLE_1 :
  796. NIG_REG_PAUSE_ENABLE_0, pause_enable);
  797. REG_WR(bp, port ? NIG_REG_PPP_ENABLE_1 :
  798. NIG_REG_PPP_ENABLE_0, ppp_enable);
  799. REG_WR(bp, port ? NIG_REG_LLH1_XCM_MASK :
  800. NIG_REG_LLH0_XCM_MASK, xcm_mask);
  801. REG_WR(bp, NIG_REG_LLFC_EGRESS_SRC_ENABLE_0, 0x7);
  802. /* output enable for RX_XCM # IF */
  803. REG_WR(bp, NIG_REG_XCM0_OUT_EN, xcm0_out_en);
  804. /* HW PFC TX enable */
  805. REG_WR(bp, NIG_REG_P0_HWPFC_ENABLE, p0_hwpfc_enable);
  806. /* 0x2 = BMAC, 0x1= EMAC */
  807. switch (vars->mac_type) {
  808. case MAC_TYPE_EMAC:
  809. val = 1;
  810. break;
  811. case MAC_TYPE_BMAC:
  812. val = 0;
  813. break;
  814. default:
  815. val = 0;
  816. break;
  817. }
  818. REG_WR(bp, NIG_REG_EGRESS_EMAC0_PORT, val);
  819. if (nig_params) {
  820. pkt_priority_to_cos = nig_params->pkt_priority_to_cos;
  821. REG_WR(bp, port ? NIG_REG_P1_RX_COS0_PRIORITY_MASK :
  822. NIG_REG_P0_RX_COS0_PRIORITY_MASK,
  823. nig_params->rx_cos0_priority_mask);
  824. REG_WR(bp, port ? NIG_REG_P1_RX_COS1_PRIORITY_MASK :
  825. NIG_REG_P0_RX_COS1_PRIORITY_MASK,
  826. nig_params->rx_cos1_priority_mask);
  827. REG_WR(bp, port ? NIG_REG_LLFC_HIGH_PRIORITY_CLASSES_1 :
  828. NIG_REG_LLFC_HIGH_PRIORITY_CLASSES_0,
  829. nig_params->llfc_high_priority_classes);
  830. REG_WR(bp, port ? NIG_REG_LLFC_LOW_PRIORITY_CLASSES_1 :
  831. NIG_REG_LLFC_LOW_PRIORITY_CLASSES_0,
  832. nig_params->llfc_low_priority_classes);
  833. }
  834. REG_WR(bp, port ? NIG_REG_P1_PKT_PRIORITY_TO_COS :
  835. NIG_REG_P0_PKT_PRIORITY_TO_COS,
  836. pkt_priority_to_cos);
  837. }
  838. void bnx2x_update_pfc(struct link_params *params,
  839. struct link_vars *vars,
  840. struct bnx2x_nig_brb_pfc_port_params *pfc_params)
  841. {
  842. /*
  843. * The PFC and pause are orthogonal to one another, meaning when
  844. * PFC is enabled, the pause are disabled, and when PFC is
  845. * disabled, pause are set according to the pause result.
  846. */
  847. u32 val;
  848. struct bnx2x *bp = params->bp;
  849. /* update NIG params */
  850. bnx2x_update_pfc_nig(params, vars, pfc_params);
  851. /* update BRB params */
  852. bnx2x_update_pfc_brb(params, vars, pfc_params);
  853. if (!vars->link_up)
  854. return;
  855. val = REG_RD(bp, MISC_REG_RESET_REG_2);
  856. if ((val & (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << params->port))
  857. == 0) {
  858. DP(NETIF_MSG_LINK, "About to update PFC in EMAC\n");
  859. bnx2x_emac_enable(params, vars, 0);
  860. return;
  861. }
  862. DP(NETIF_MSG_LINK, "About to update PFC in BMAC\n");
  863. if (CHIP_IS_E2(bp))
  864. bnx2x_update_pfc_bmac2(params, vars, 0);
  865. else
  866. bnx2x_update_pfc_bmac1(params, vars);
  867. val = 0;
  868. if ((params->feature_config_flags &
  869. FEATURE_CONFIG_PFC_ENABLED) ||
  870. (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
  871. val = 1;
  872. REG_WR(bp, NIG_REG_BMAC0_PAUSE_OUT_EN + params->port*4, val);
  873. }
  874. static int bnx2x_bmac1_enable(struct link_params *params,
  875. struct link_vars *vars,
  876. u8 is_lb)
  877. {
  878. struct bnx2x *bp = params->bp;
  879. u8 port = params->port;
  880. u32 bmac_addr = port ? NIG_REG_INGRESS_BMAC1_MEM :
  881. NIG_REG_INGRESS_BMAC0_MEM;
  882. u32 wb_data[2];
  883. u32 val;
  884. DP(NETIF_MSG_LINK, "Enabling BigMAC1\n");
  885. /* XGXS control */
  886. wb_data[0] = 0x3c;
  887. wb_data[1] = 0;
  888. REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_BMAC_XGXS_CONTROL,
  889. wb_data, 2);
  890. /* tx MAC SA */
  891. wb_data[0] = ((params->mac_addr[2] << 24) |
  892. (params->mac_addr[3] << 16) |
  893. (params->mac_addr[4] << 8) |
  894. params->mac_addr[5]);
  895. wb_data[1] = ((params->mac_addr[0] << 8) |
  896. params->mac_addr[1]);
  897. REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_TX_SOURCE_ADDR, wb_data, 2);
  898. /* mac control */
  899. val = 0x3;
  900. if (is_lb) {
  901. val |= 0x4;
  902. DP(NETIF_MSG_LINK, "enable bmac loopback\n");
  903. }
  904. wb_data[0] = val;
  905. wb_data[1] = 0;
  906. REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_BMAC_CONTROL, wb_data, 2);
  907. /* set rx mtu */
  908. wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
  909. wb_data[1] = 0;
  910. REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_RX_MAX_SIZE, wb_data, 2);
  911. bnx2x_update_pfc_bmac1(params, vars);
  912. /* set tx mtu */
  913. wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
  914. wb_data[1] = 0;
  915. REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_TX_MAX_SIZE, wb_data, 2);
  916. /* set cnt max size */
  917. wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
  918. wb_data[1] = 0;
  919. REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_CNT_MAX_SIZE, wb_data, 2);
  920. /* configure safc */
  921. wb_data[0] = 0x1000200;
  922. wb_data[1] = 0;
  923. REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_RX_LLFC_MSG_FLDS,
  924. wb_data, 2);
  925. return 0;
  926. }
  927. static int bnx2x_bmac2_enable(struct link_params *params,
  928. struct link_vars *vars,
  929. u8 is_lb)
  930. {
  931. struct bnx2x *bp = params->bp;
  932. u8 port = params->port;
  933. u32 bmac_addr = port ? NIG_REG_INGRESS_BMAC1_MEM :
  934. NIG_REG_INGRESS_BMAC0_MEM;
  935. u32 wb_data[2];
  936. DP(NETIF_MSG_LINK, "Enabling BigMAC2\n");
  937. wb_data[0] = 0;
  938. wb_data[1] = 0;
  939. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_BMAC_CONTROL, wb_data, 2);
  940. udelay(30);
  941. /* XGXS control: Reset phy HW, MDIO registers, PHY PLL and BMAC */
  942. wb_data[0] = 0x3c;
  943. wb_data[1] = 0;
  944. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_BMAC_XGXS_CONTROL,
  945. wb_data, 2);
  946. udelay(30);
  947. /* tx MAC SA */
  948. wb_data[0] = ((params->mac_addr[2] << 24) |
  949. (params->mac_addr[3] << 16) |
  950. (params->mac_addr[4] << 8) |
  951. params->mac_addr[5]);
  952. wb_data[1] = ((params->mac_addr[0] << 8) |
  953. params->mac_addr[1]);
  954. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_TX_SOURCE_ADDR,
  955. wb_data, 2);
  956. udelay(30);
  957. /* Configure SAFC */
  958. wb_data[0] = 0x1000200;
  959. wb_data[1] = 0;
  960. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_RX_LLFC_MSG_FLDS,
  961. wb_data, 2);
  962. udelay(30);
  963. /* set rx mtu */
  964. wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
  965. wb_data[1] = 0;
  966. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_RX_MAX_SIZE, wb_data, 2);
  967. udelay(30);
  968. /* set tx mtu */
  969. wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
  970. wb_data[1] = 0;
  971. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_TX_MAX_SIZE, wb_data, 2);
  972. udelay(30);
  973. /* set cnt max size */
  974. wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD - 2;
  975. wb_data[1] = 0;
  976. REG_WR_DMAE(bp, bmac_addr + BIGMAC2_REGISTER_CNT_MAX_SIZE, wb_data, 2);
  977. udelay(30);
  978. bnx2x_update_pfc_bmac2(params, vars, is_lb);
  979. return 0;
  980. }
  981. static int bnx2x_bmac_enable(struct link_params *params,
  982. struct link_vars *vars,
  983. u8 is_lb)
  984. {
  985. int rc = 0;
  986. u8 port = params->port;
  987. struct bnx2x *bp = params->bp;
  988. u32 val;
  989. /* reset and unreset the BigMac */
  990. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
  991. (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
  992. msleep(1);
  993. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
  994. (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
  995. /* enable access for bmac registers */
  996. REG_WR(bp, NIG_REG_BMAC0_REGS_OUT_EN + port*4, 0x1);
  997. /* Enable BMAC according to BMAC type*/
  998. if (CHIP_IS_E2(bp))
  999. rc = bnx2x_bmac2_enable(params, vars, is_lb);
  1000. else
  1001. rc = bnx2x_bmac1_enable(params, vars, is_lb);
  1002. REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 0x1);
  1003. REG_WR(bp, NIG_REG_XGXS_LANE_SEL_P0 + port*4, 0x0);
  1004. REG_WR(bp, NIG_REG_EGRESS_EMAC0_PORT + port*4, 0x0);
  1005. val = 0;
  1006. if ((params->feature_config_flags &
  1007. FEATURE_CONFIG_PFC_ENABLED) ||
  1008. (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX))
  1009. val = 1;
  1010. REG_WR(bp, NIG_REG_BMAC0_PAUSE_OUT_EN + port*4, val);
  1011. REG_WR(bp, NIG_REG_EGRESS_EMAC0_OUT_EN + port*4, 0x0);
  1012. REG_WR(bp, NIG_REG_EMAC0_IN_EN + port*4, 0x0);
  1013. REG_WR(bp, NIG_REG_EMAC0_PAUSE_OUT_EN + port*4, 0x0);
  1014. REG_WR(bp, NIG_REG_BMAC0_IN_EN + port*4, 0x1);
  1015. REG_WR(bp, NIG_REG_BMAC0_OUT_EN + port*4, 0x1);
  1016. vars->mac_type = MAC_TYPE_BMAC;
  1017. return rc;
  1018. }
  1019. static void bnx2x_update_mng(struct link_params *params, u32 link_status)
  1020. {
  1021. struct bnx2x *bp = params->bp;
  1022. REG_WR(bp, params->shmem_base +
  1023. offsetof(struct shmem_region,
  1024. port_mb[params->port].link_status), link_status);
  1025. }
  1026. static void bnx2x_bmac_rx_disable(struct bnx2x *bp, u8 port)
  1027. {
  1028. u32 bmac_addr = port ? NIG_REG_INGRESS_BMAC1_MEM :
  1029. NIG_REG_INGRESS_BMAC0_MEM;
  1030. u32 wb_data[2];
  1031. u32 nig_bmac_enable = REG_RD(bp, NIG_REG_BMAC0_REGS_OUT_EN + port*4);
  1032. /* Only if the bmac is out of reset */
  1033. if (REG_RD(bp, MISC_REG_RESET_REG_2) &
  1034. (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port) &&
  1035. nig_bmac_enable) {
  1036. if (CHIP_IS_E2(bp)) {
  1037. /* Clear Rx Enable bit in BMAC_CONTROL register */
  1038. REG_RD_DMAE(bp, bmac_addr +
  1039. BIGMAC2_REGISTER_BMAC_CONTROL,
  1040. wb_data, 2);
  1041. wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
  1042. REG_WR_DMAE(bp, bmac_addr +
  1043. BIGMAC2_REGISTER_BMAC_CONTROL,
  1044. wb_data, 2);
  1045. } else {
  1046. /* Clear Rx Enable bit in BMAC_CONTROL register */
  1047. REG_RD_DMAE(bp, bmac_addr +
  1048. BIGMAC_REGISTER_BMAC_CONTROL,
  1049. wb_data, 2);
  1050. wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
  1051. REG_WR_DMAE(bp, bmac_addr +
  1052. BIGMAC_REGISTER_BMAC_CONTROL,
  1053. wb_data, 2);
  1054. }
  1055. msleep(1);
  1056. }
  1057. }
  1058. static int bnx2x_pbf_update(struct link_params *params, u32 flow_ctrl,
  1059. u32 line_speed)
  1060. {
  1061. struct bnx2x *bp = params->bp;
  1062. u8 port = params->port;
  1063. u32 init_crd, crd;
  1064. u32 count = 1000;
  1065. /* disable port */
  1066. REG_WR(bp, PBF_REG_DISABLE_NEW_TASK_PROC_P0 + port*4, 0x1);
  1067. /* wait for init credit */
  1068. init_crd = REG_RD(bp, PBF_REG_P0_INIT_CRD + port*4);
  1069. crd = REG_RD(bp, PBF_REG_P0_CREDIT + port*8);
  1070. DP(NETIF_MSG_LINK, "init_crd 0x%x crd 0x%x\n", init_crd, crd);
  1071. while ((init_crd != crd) && count) {
  1072. msleep(5);
  1073. crd = REG_RD(bp, PBF_REG_P0_CREDIT + port*8);
  1074. count--;
  1075. }
  1076. crd = REG_RD(bp, PBF_REG_P0_CREDIT + port*8);
  1077. if (init_crd != crd) {
  1078. DP(NETIF_MSG_LINK, "BUG! init_crd 0x%x != crd 0x%x\n",
  1079. init_crd, crd);
  1080. return -EINVAL;
  1081. }
  1082. if (flow_ctrl & BNX2X_FLOW_CTRL_RX ||
  1083. line_speed == SPEED_10 ||
  1084. line_speed == SPEED_100 ||
  1085. line_speed == SPEED_1000 ||
  1086. line_speed == SPEED_2500) {
  1087. REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 1);
  1088. /* update threshold */
  1089. REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, 0);
  1090. /* update init credit */
  1091. init_crd = 778; /* (800-18-4) */
  1092. } else {
  1093. u32 thresh = (ETH_MAX_JUMBO_PACKET_SIZE +
  1094. ETH_OVREHEAD)/16;
  1095. REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
  1096. /* update threshold */
  1097. REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, thresh);
  1098. /* update init credit */
  1099. switch (line_speed) {
  1100. case SPEED_10000:
  1101. init_crd = thresh + 553 - 22;
  1102. break;
  1103. case SPEED_12000:
  1104. init_crd = thresh + 664 - 22;
  1105. break;
  1106. case SPEED_13000:
  1107. init_crd = thresh + 742 - 22;
  1108. break;
  1109. case SPEED_16000:
  1110. init_crd = thresh + 778 - 22;
  1111. break;
  1112. default:
  1113. DP(NETIF_MSG_LINK, "Invalid line_speed 0x%x\n",
  1114. line_speed);
  1115. return -EINVAL;
  1116. }
  1117. }
  1118. REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, init_crd);
  1119. DP(NETIF_MSG_LINK, "PBF updated to speed %d credit %d\n",
  1120. line_speed, init_crd);
  1121. /* probe the credit changes */
  1122. REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0x1);
  1123. msleep(5);
  1124. REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0x0);
  1125. /* enable port */
  1126. REG_WR(bp, PBF_REG_DISABLE_NEW_TASK_PROC_P0 + port*4, 0x0);
  1127. return 0;
  1128. }
  1129. /**
  1130. * bnx2x_get_emac_base - retrive emac base address
  1131. *
  1132. * @bp: driver handle
  1133. * @mdc_mdio_access: access type
  1134. * @port: port id
  1135. *
  1136. * This function selects the MDC/MDIO access (through emac0 or
  1137. * emac1) depend on the mdc_mdio_access, port, port swapped. Each
  1138. * phy has a default access mode, which could also be overridden
  1139. * by nvram configuration. This parameter, whether this is the
  1140. * default phy configuration, or the nvram overrun
  1141. * configuration, is passed here as mdc_mdio_access and selects
  1142. * the emac_base for the CL45 read/writes operations
  1143. */
  1144. static u32 bnx2x_get_emac_base(struct bnx2x *bp,
  1145. u32 mdc_mdio_access, u8 port)
  1146. {
  1147. u32 emac_base = 0;
  1148. switch (mdc_mdio_access) {
  1149. case SHARED_HW_CFG_MDC_MDIO_ACCESS1_PHY_TYPE:
  1150. break;
  1151. case SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC0:
  1152. if (REG_RD(bp, NIG_REG_PORT_SWAP))
  1153. emac_base = GRCBASE_EMAC1;
  1154. else
  1155. emac_base = GRCBASE_EMAC0;
  1156. break;
  1157. case SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1:
  1158. if (REG_RD(bp, NIG_REG_PORT_SWAP))
  1159. emac_base = GRCBASE_EMAC0;
  1160. else
  1161. emac_base = GRCBASE_EMAC1;
  1162. break;
  1163. case SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH:
  1164. emac_base = (port) ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
  1165. break;
  1166. case SHARED_HW_CFG_MDC_MDIO_ACCESS1_SWAPPED:
  1167. emac_base = (port) ? GRCBASE_EMAC0 : GRCBASE_EMAC1;
  1168. break;
  1169. default:
  1170. break;
  1171. }
  1172. return emac_base;
  1173. }
  1174. /******************************************************************/
  1175. /* CL45 access functions */
  1176. /******************************************************************/
  1177. static int bnx2x_cl45_write(struct bnx2x *bp, struct bnx2x_phy *phy,
  1178. u8 devad, u16 reg, u16 val)
  1179. {
  1180. u32 tmp, saved_mode;
  1181. u8 i;
  1182. int rc = 0;
  1183. /*
  1184. * Set clause 45 mode, slow down the MDIO clock to 2.5MHz
  1185. * (a value of 49==0x31) and make sure that the AUTO poll is off
  1186. */
  1187. saved_mode = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE);
  1188. tmp = saved_mode & ~(EMAC_MDIO_MODE_AUTO_POLL |
  1189. EMAC_MDIO_MODE_CLOCK_CNT);
  1190. tmp |= (EMAC_MDIO_MODE_CLAUSE_45 |
  1191. (49 << EMAC_MDIO_MODE_CLOCK_CNT_BITSHIFT));
  1192. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE, tmp);
  1193. REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE);
  1194. udelay(40);
  1195. /* address */
  1196. tmp = ((phy->addr << 21) | (devad << 16) | reg |
  1197. EMAC_MDIO_COMM_COMMAND_ADDRESS |
  1198. EMAC_MDIO_COMM_START_BUSY);
  1199. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, tmp);
  1200. for (i = 0; i < 50; i++) {
  1201. udelay(10);
  1202. tmp = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM);
  1203. if (!(tmp & EMAC_MDIO_COMM_START_BUSY)) {
  1204. udelay(5);
  1205. break;
  1206. }
  1207. }
  1208. if (tmp & EMAC_MDIO_COMM_START_BUSY) {
  1209. DP(NETIF_MSG_LINK, "write phy register failed\n");
  1210. netdev_err(bp->dev, "MDC/MDIO access timeout\n");
  1211. rc = -EFAULT;
  1212. } else {
  1213. /* data */
  1214. tmp = ((phy->addr << 21) | (devad << 16) | val |
  1215. EMAC_MDIO_COMM_COMMAND_WRITE_45 |
  1216. EMAC_MDIO_COMM_START_BUSY);
  1217. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, tmp);
  1218. for (i = 0; i < 50; i++) {
  1219. udelay(10);
  1220. tmp = REG_RD(bp, phy->mdio_ctrl +
  1221. EMAC_REG_EMAC_MDIO_COMM);
  1222. if (!(tmp & EMAC_MDIO_COMM_START_BUSY)) {
  1223. udelay(5);
  1224. break;
  1225. }
  1226. }
  1227. if (tmp & EMAC_MDIO_COMM_START_BUSY) {
  1228. DP(NETIF_MSG_LINK, "write phy register failed\n");
  1229. netdev_err(bp->dev, "MDC/MDIO access timeout\n");
  1230. rc = -EFAULT;
  1231. }
  1232. }
  1233. /* Restore the saved mode */
  1234. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE, saved_mode);
  1235. return rc;
  1236. }
  1237. static int bnx2x_cl45_read(struct bnx2x *bp, struct bnx2x_phy *phy,
  1238. u8 devad, u16 reg, u16 *ret_val)
  1239. {
  1240. u32 val, saved_mode;
  1241. u16 i;
  1242. int rc = 0;
  1243. /*
  1244. * Set clause 45 mode, slow down the MDIO clock to 2.5MHz
  1245. * (a value of 49==0x31) and make sure that the AUTO poll is off
  1246. */
  1247. saved_mode = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE);
  1248. val = saved_mode & ~((EMAC_MDIO_MODE_AUTO_POLL |
  1249. EMAC_MDIO_MODE_CLOCK_CNT));
  1250. val |= (EMAC_MDIO_MODE_CLAUSE_45 |
  1251. (49L << EMAC_MDIO_MODE_CLOCK_CNT_BITSHIFT));
  1252. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE, val);
  1253. REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE);
  1254. udelay(40);
  1255. /* address */
  1256. val = ((phy->addr << 21) | (devad << 16) | reg |
  1257. EMAC_MDIO_COMM_COMMAND_ADDRESS |
  1258. EMAC_MDIO_COMM_START_BUSY);
  1259. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, val);
  1260. for (i = 0; i < 50; i++) {
  1261. udelay(10);
  1262. val = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM);
  1263. if (!(val & EMAC_MDIO_COMM_START_BUSY)) {
  1264. udelay(5);
  1265. break;
  1266. }
  1267. }
  1268. if (val & EMAC_MDIO_COMM_START_BUSY) {
  1269. DP(NETIF_MSG_LINK, "read phy register failed\n");
  1270. netdev_err(bp->dev, "MDC/MDIO access timeout\n");
  1271. *ret_val = 0;
  1272. rc = -EFAULT;
  1273. } else {
  1274. /* data */
  1275. val = ((phy->addr << 21) | (devad << 16) |
  1276. EMAC_MDIO_COMM_COMMAND_READ_45 |
  1277. EMAC_MDIO_COMM_START_BUSY);
  1278. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, val);
  1279. for (i = 0; i < 50; i++) {
  1280. udelay(10);
  1281. val = REG_RD(bp, phy->mdio_ctrl +
  1282. EMAC_REG_EMAC_MDIO_COMM);
  1283. if (!(val & EMAC_MDIO_COMM_START_BUSY)) {
  1284. *ret_val = (u16)(val & EMAC_MDIO_COMM_DATA);
  1285. break;
  1286. }
  1287. }
  1288. if (val & EMAC_MDIO_COMM_START_BUSY) {
  1289. DP(NETIF_MSG_LINK, "read phy register failed\n");
  1290. netdev_err(bp->dev, "MDC/MDIO access timeout\n");
  1291. *ret_val = 0;
  1292. rc = -EFAULT;
  1293. }
  1294. }
  1295. /* Restore the saved mode */
  1296. REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE, saved_mode);
  1297. return rc;
  1298. }
  1299. int bnx2x_phy_read(struct link_params *params, u8 phy_addr,
  1300. u8 devad, u16 reg, u16 *ret_val)
  1301. {
  1302. u8 phy_index;
  1303. /*
  1304. * Probe for the phy according to the given phy_addr, and execute
  1305. * the read request on it
  1306. */
  1307. for (phy_index = 0; phy_index < params->num_phys; phy_index++) {
  1308. if (params->phy[phy_index].addr == phy_addr) {
  1309. return bnx2x_cl45_read(params->bp,
  1310. &params->phy[phy_index], devad,
  1311. reg, ret_val);
  1312. }
  1313. }
  1314. return -EINVAL;
  1315. }
  1316. int bnx2x_phy_write(struct link_params *params, u8 phy_addr,
  1317. u8 devad, u16 reg, u16 val)
  1318. {
  1319. u8 phy_index;
  1320. /*
  1321. * Probe for the phy according to the given phy_addr, and execute
  1322. * the write request on it
  1323. */
  1324. for (phy_index = 0; phy_index < params->num_phys; phy_index++) {
  1325. if (params->phy[phy_index].addr == phy_addr) {
  1326. return bnx2x_cl45_write(params->bp,
  1327. &params->phy[phy_index], devad,
  1328. reg, val);
  1329. }
  1330. }
  1331. return -EINVAL;
  1332. }
  1333. static void bnx2x_set_aer_mmd_xgxs(struct link_params *params,
  1334. struct bnx2x_phy *phy)
  1335. {
  1336. u32 ser_lane;
  1337. u16 offset, aer_val;
  1338. struct bnx2x *bp = params->bp;
  1339. ser_lane = ((params->lane_config &
  1340. PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
  1341. PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
  1342. offset = phy->addr + ser_lane;
  1343. if (CHIP_IS_E2(bp))
  1344. aer_val = 0x3800 + offset - 1;
  1345. else
  1346. aer_val = 0x3800 + offset;
  1347. CL22_WR_OVER_CL45(bp, phy, MDIO_REG_BANK_AER_BLOCK,
  1348. MDIO_AER_BLOCK_AER_REG, aer_val);
  1349. }
  1350. static void bnx2x_set_aer_mmd_serdes(struct bnx2x *bp,
  1351. struct bnx2x_phy *phy)
  1352. {
  1353. CL22_WR_OVER_CL45(bp, phy,
  1354. MDIO_REG_BANK_AER_BLOCK,
  1355. MDIO_AER_BLOCK_AER_REG, 0x3800);
  1356. }
  1357. /******************************************************************/
  1358. /* Internal phy section */
  1359. /******************************************************************/
  1360. static void bnx2x_set_serdes_access(struct bnx2x *bp, u8 port)
  1361. {
  1362. u32 emac_base = (port) ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
  1363. /* Set Clause 22 */
  1364. REG_WR(bp, NIG_REG_SERDES0_CTRL_MD_ST + port*0x10, 1);
  1365. REG_WR(bp, emac_base + EMAC_REG_EMAC_MDIO_COMM, 0x245f8000);
  1366. udelay(500);
  1367. REG_WR(bp, emac_base + EMAC_REG_EMAC_MDIO_COMM, 0x245d000f);
  1368. udelay(500);
  1369. /* Set Clause 45 */
  1370. REG_WR(bp, NIG_REG_SERDES0_CTRL_MD_ST + port*0x10, 0);
  1371. }
  1372. static void bnx2x_serdes_deassert(struct bnx2x *bp, u8 port)
  1373. {
  1374. u32 val;
  1375. DP(NETIF_MSG_LINK, "bnx2x_serdes_deassert\n");
  1376. val = SERDES_RESET_BITS << (port*16);
  1377. /* reset and unreset the SerDes/XGXS */
  1378. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_CLEAR, val);
  1379. udelay(500);
  1380. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_SET, val);
  1381. bnx2x_set_serdes_access(bp, port);
  1382. REG_WR(bp, NIG_REG_SERDES0_CTRL_MD_DEVAD + port*0x10,
  1383. DEFAULT_PHY_DEV_ADDR);
  1384. }
  1385. static void bnx2x_xgxs_deassert(struct link_params *params)
  1386. {
  1387. struct bnx2x *bp = params->bp;
  1388. u8 port;
  1389. u32 val;
  1390. DP(NETIF_MSG_LINK, "bnx2x_xgxs_deassert\n");
  1391. port = params->port;
  1392. val = XGXS_RESET_BITS << (port*16);
  1393. /* reset and unreset the SerDes/XGXS */
  1394. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_CLEAR, val);
  1395. udelay(500);
  1396. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_SET, val);
  1397. REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_ST + port*0x18, 0);
  1398. REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_DEVAD + port*0x18,
  1399. params->phy[INT_PHY].def_md_devad);
  1400. }
  1401. void bnx2x_link_status_update(struct link_params *params,
  1402. struct link_vars *vars)
  1403. {
  1404. struct bnx2x *bp = params->bp;
  1405. u8 link_10g;
  1406. u8 port = params->port;
  1407. u32 sync_offset, media_types;
  1408. vars->link_status = REG_RD(bp, params->shmem_base +
  1409. offsetof(struct shmem_region,
  1410. port_mb[port].link_status));
  1411. vars->link_up = (vars->link_status & LINK_STATUS_LINK_UP);
  1412. if (vars->link_up) {
  1413. DP(NETIF_MSG_LINK, "phy link up\n");
  1414. vars->phy_link_up = 1;
  1415. vars->duplex = DUPLEX_FULL;
  1416. switch (vars->link_status &
  1417. LINK_STATUS_SPEED_AND_DUPLEX_MASK) {
  1418. case LINK_10THD:
  1419. vars->duplex = DUPLEX_HALF;
  1420. /* fall thru */
  1421. case LINK_10TFD:
  1422. vars->line_speed = SPEED_10;
  1423. break;
  1424. case LINK_100TXHD:
  1425. vars->duplex = DUPLEX_HALF;
  1426. /* fall thru */
  1427. case LINK_100T4:
  1428. case LINK_100TXFD:
  1429. vars->line_speed = SPEED_100;
  1430. break;
  1431. case LINK_1000THD:
  1432. vars->duplex = DUPLEX_HALF;
  1433. /* fall thru */
  1434. case LINK_1000TFD:
  1435. vars->line_speed = SPEED_1000;
  1436. break;
  1437. case LINK_2500THD:
  1438. vars->duplex = DUPLEX_HALF;
  1439. /* fall thru */
  1440. case LINK_2500TFD:
  1441. vars->line_speed = SPEED_2500;
  1442. break;
  1443. case LINK_10GTFD:
  1444. vars->line_speed = SPEED_10000;
  1445. break;
  1446. case LINK_12GTFD:
  1447. vars->line_speed = SPEED_12000;
  1448. break;
  1449. case LINK_12_5GTFD:
  1450. vars->line_speed = SPEED_12500;
  1451. break;
  1452. case LINK_13GTFD:
  1453. vars->line_speed = SPEED_13000;
  1454. break;
  1455. case LINK_15GTFD:
  1456. vars->line_speed = SPEED_15000;
  1457. break;
  1458. case LINK_16GTFD:
  1459. vars->line_speed = SPEED_16000;
  1460. break;
  1461. default:
  1462. break;
  1463. }
  1464. vars->flow_ctrl = 0;
  1465. if (vars->link_status & LINK_STATUS_TX_FLOW_CONTROL_ENABLED)
  1466. vars->flow_ctrl |= BNX2X_FLOW_CTRL_TX;
  1467. if (vars->link_status & LINK_STATUS_RX_FLOW_CONTROL_ENABLED)
  1468. vars->flow_ctrl |= BNX2X_FLOW_CTRL_RX;
  1469. if (!vars->flow_ctrl)
  1470. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  1471. if (vars->line_speed &&
  1472. ((vars->line_speed == SPEED_10) ||
  1473. (vars->line_speed == SPEED_100))) {
  1474. vars->phy_flags |= PHY_SGMII_FLAG;
  1475. } else {
  1476. vars->phy_flags &= ~PHY_SGMII_FLAG;
  1477. }
  1478. /* anything 10 and over uses the bmac */
  1479. link_10g = ((vars->line_speed == SPEED_10000) ||
  1480. (vars->line_speed == SPEED_12000) ||
  1481. (vars->line_speed == SPEED_12500) ||
  1482. (vars->line_speed == SPEED_13000) ||
  1483. (vars->line_speed == SPEED_15000) ||
  1484. (vars->line_speed == SPEED_16000));
  1485. if (link_10g)
  1486. vars->mac_type = MAC_TYPE_BMAC;
  1487. else
  1488. vars->mac_type = MAC_TYPE_EMAC;
  1489. } else { /* link down */
  1490. DP(NETIF_MSG_LINK, "phy link down\n");
  1491. vars->phy_link_up = 0;
  1492. vars->line_speed = 0;
  1493. vars->duplex = DUPLEX_FULL;
  1494. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  1495. /* indicate no mac active */
  1496. vars->mac_type = MAC_TYPE_NONE;
  1497. }
  1498. /* Sync media type */
  1499. sync_offset = params->shmem_base +
  1500. offsetof(struct shmem_region,
  1501. dev_info.port_hw_config[port].media_type);
  1502. media_types = REG_RD(bp, sync_offset);
  1503. params->phy[INT_PHY].media_type =
  1504. (media_types & PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK) >>
  1505. PORT_HW_CFG_MEDIA_TYPE_PHY0_SHIFT;
  1506. params->phy[EXT_PHY1].media_type =
  1507. (media_types & PORT_HW_CFG_MEDIA_TYPE_PHY1_MASK) >>
  1508. PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT;
  1509. params->phy[EXT_PHY2].media_type =
  1510. (media_types & PORT_HW_CFG_MEDIA_TYPE_PHY2_MASK) >>
  1511. PORT_HW_CFG_MEDIA_TYPE_PHY2_SHIFT;
  1512. DP(NETIF_MSG_LINK, "media_types = 0x%x\n", media_types);
  1513. DP(NETIF_MSG_LINK, "link_status 0x%x phy_link_up %x\n",
  1514. vars->link_status, vars->phy_link_up);
  1515. DP(NETIF_MSG_LINK, "line_speed %x duplex %x flow_ctrl 0x%x\n",
  1516. vars->line_speed, vars->duplex, vars->flow_ctrl);
  1517. }
  1518. static void bnx2x_set_master_ln(struct link_params *params,
  1519. struct bnx2x_phy *phy)
  1520. {
  1521. struct bnx2x *bp = params->bp;
  1522. u16 new_master_ln, ser_lane;
  1523. ser_lane = ((params->lane_config &
  1524. PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
  1525. PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
  1526. /* set the master_ln for AN */
  1527. CL22_RD_OVER_CL45(bp, phy,
  1528. MDIO_REG_BANK_XGXS_BLOCK2,
  1529. MDIO_XGXS_BLOCK2_TEST_MODE_LANE,
  1530. &new_master_ln);
  1531. CL22_WR_OVER_CL45(bp, phy,
  1532. MDIO_REG_BANK_XGXS_BLOCK2 ,
  1533. MDIO_XGXS_BLOCK2_TEST_MODE_LANE,
  1534. (new_master_ln | ser_lane));
  1535. }
  1536. static int bnx2x_reset_unicore(struct link_params *params,
  1537. struct bnx2x_phy *phy,
  1538. u8 set_serdes)
  1539. {
  1540. struct bnx2x *bp = params->bp;
  1541. u16 mii_control;
  1542. u16 i;
  1543. CL22_RD_OVER_CL45(bp, phy,
  1544. MDIO_REG_BANK_COMBO_IEEE0,
  1545. MDIO_COMBO_IEEE0_MII_CONTROL, &mii_control);
  1546. /* reset the unicore */
  1547. CL22_WR_OVER_CL45(bp, phy,
  1548. MDIO_REG_BANK_COMBO_IEEE0,
  1549. MDIO_COMBO_IEEE0_MII_CONTROL,
  1550. (mii_control |
  1551. MDIO_COMBO_IEEO_MII_CONTROL_RESET));
  1552. if (set_serdes)
  1553. bnx2x_set_serdes_access(bp, params->port);
  1554. /* wait for the reset to self clear */
  1555. for (i = 0; i < MDIO_ACCESS_TIMEOUT; i++) {
  1556. udelay(5);
  1557. /* the reset erased the previous bank value */
  1558. CL22_RD_OVER_CL45(bp, phy,
  1559. MDIO_REG_BANK_COMBO_IEEE0,
  1560. MDIO_COMBO_IEEE0_MII_CONTROL,
  1561. &mii_control);
  1562. if (!(mii_control & MDIO_COMBO_IEEO_MII_CONTROL_RESET)) {
  1563. udelay(5);
  1564. return 0;
  1565. }
  1566. }
  1567. netdev_err(bp->dev, "Warning: PHY was not initialized,"
  1568. " Port %d\n",
  1569. params->port);
  1570. DP(NETIF_MSG_LINK, "BUG! XGXS is still in reset!\n");
  1571. return -EINVAL;
  1572. }
  1573. static void bnx2x_set_swap_lanes(struct link_params *params,
  1574. struct bnx2x_phy *phy)
  1575. {
  1576. struct bnx2x *bp = params->bp;
  1577. /*
  1578. * Each two bits represents a lane number:
  1579. * No swap is 0123 => 0x1b no need to enable the swap
  1580. */
  1581. u16 ser_lane, rx_lane_swap, tx_lane_swap;
  1582. ser_lane = ((params->lane_config &
  1583. PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
  1584. PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
  1585. rx_lane_swap = ((params->lane_config &
  1586. PORT_HW_CFG_LANE_SWAP_CFG_RX_MASK) >>
  1587. PORT_HW_CFG_LANE_SWAP_CFG_RX_SHIFT);
  1588. tx_lane_swap = ((params->lane_config &
  1589. PORT_HW_CFG_LANE_SWAP_CFG_TX_MASK) >>
  1590. PORT_HW_CFG_LANE_SWAP_CFG_TX_SHIFT);
  1591. if (rx_lane_swap != 0x1b) {
  1592. CL22_WR_OVER_CL45(bp, phy,
  1593. MDIO_REG_BANK_XGXS_BLOCK2,
  1594. MDIO_XGXS_BLOCK2_RX_LN_SWAP,
  1595. (rx_lane_swap |
  1596. MDIO_XGXS_BLOCK2_RX_LN_SWAP_ENABLE |
  1597. MDIO_XGXS_BLOCK2_RX_LN_SWAP_FORCE_ENABLE));
  1598. } else {
  1599. CL22_WR_OVER_CL45(bp, phy,
  1600. MDIO_REG_BANK_XGXS_BLOCK2,
  1601. MDIO_XGXS_BLOCK2_RX_LN_SWAP, 0);
  1602. }
  1603. if (tx_lane_swap != 0x1b) {
  1604. CL22_WR_OVER_CL45(bp, phy,
  1605. MDIO_REG_BANK_XGXS_BLOCK2,
  1606. MDIO_XGXS_BLOCK2_TX_LN_SWAP,
  1607. (tx_lane_swap |
  1608. MDIO_XGXS_BLOCK2_TX_LN_SWAP_ENABLE));
  1609. } else {
  1610. CL22_WR_OVER_CL45(bp, phy,
  1611. MDIO_REG_BANK_XGXS_BLOCK2,
  1612. MDIO_XGXS_BLOCK2_TX_LN_SWAP, 0);
  1613. }
  1614. }
  1615. static void bnx2x_set_parallel_detection(struct bnx2x_phy *phy,
  1616. struct link_params *params)
  1617. {
  1618. struct bnx2x *bp = params->bp;
  1619. u16 control2;
  1620. CL22_RD_OVER_CL45(bp, phy,
  1621. MDIO_REG_BANK_SERDES_DIGITAL,
  1622. MDIO_SERDES_DIGITAL_A_1000X_CONTROL2,
  1623. &control2);
  1624. if (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)
  1625. control2 |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL2_PRL_DT_EN;
  1626. else
  1627. control2 &= ~MDIO_SERDES_DIGITAL_A_1000X_CONTROL2_PRL_DT_EN;
  1628. DP(NETIF_MSG_LINK, "phy->speed_cap_mask = 0x%x, control2 = 0x%x\n",
  1629. phy->speed_cap_mask, control2);
  1630. CL22_WR_OVER_CL45(bp, phy,
  1631. MDIO_REG_BANK_SERDES_DIGITAL,
  1632. MDIO_SERDES_DIGITAL_A_1000X_CONTROL2,
  1633. control2);
  1634. if ((phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) &&
  1635. (phy->speed_cap_mask &
  1636. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) {
  1637. DP(NETIF_MSG_LINK, "XGXS\n");
  1638. CL22_WR_OVER_CL45(bp, phy,
  1639. MDIO_REG_BANK_10G_PARALLEL_DETECT,
  1640. MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_LINK,
  1641. MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_LINK_CNT);
  1642. CL22_RD_OVER_CL45(bp, phy,
  1643. MDIO_REG_BANK_10G_PARALLEL_DETECT,
  1644. MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL,
  1645. &control2);
  1646. control2 |=
  1647. MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL_PARDET10G_EN;
  1648. CL22_WR_OVER_CL45(bp, phy,
  1649. MDIO_REG_BANK_10G_PARALLEL_DETECT,
  1650. MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL,
  1651. control2);
  1652. /* Disable parallel detection of HiG */
  1653. CL22_WR_OVER_CL45(bp, phy,
  1654. MDIO_REG_BANK_XGXS_BLOCK2,
  1655. MDIO_XGXS_BLOCK2_UNICORE_MODE_10G,
  1656. MDIO_XGXS_BLOCK2_UNICORE_MODE_10G_CX4_XGXS |
  1657. MDIO_XGXS_BLOCK2_UNICORE_MODE_10G_HIGIG_XGXS);
  1658. }
  1659. }
  1660. static void bnx2x_set_autoneg(struct bnx2x_phy *phy,
  1661. struct link_params *params,
  1662. struct link_vars *vars,
  1663. u8 enable_cl73)
  1664. {
  1665. struct bnx2x *bp = params->bp;
  1666. u16 reg_val;
  1667. /* CL37 Autoneg */
  1668. CL22_RD_OVER_CL45(bp, phy,
  1669. MDIO_REG_BANK_COMBO_IEEE0,
  1670. MDIO_COMBO_IEEE0_MII_CONTROL, &reg_val);
  1671. /* CL37 Autoneg Enabled */
  1672. if (vars->line_speed == SPEED_AUTO_NEG)
  1673. reg_val |= MDIO_COMBO_IEEO_MII_CONTROL_AN_EN;
  1674. else /* CL37 Autoneg Disabled */
  1675. reg_val &= ~(MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
  1676. MDIO_COMBO_IEEO_MII_CONTROL_RESTART_AN);
  1677. CL22_WR_OVER_CL45(bp, phy,
  1678. MDIO_REG_BANK_COMBO_IEEE0,
  1679. MDIO_COMBO_IEEE0_MII_CONTROL, reg_val);
  1680. /* Enable/Disable Autodetection */
  1681. CL22_RD_OVER_CL45(bp, phy,
  1682. MDIO_REG_BANK_SERDES_DIGITAL,
  1683. MDIO_SERDES_DIGITAL_A_1000X_CONTROL1, &reg_val);
  1684. reg_val &= ~(MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_SIGNAL_DETECT_EN |
  1685. MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_INVERT_SIGNAL_DETECT);
  1686. reg_val |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_FIBER_MODE;
  1687. if (vars->line_speed == SPEED_AUTO_NEG)
  1688. reg_val |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET;
  1689. else
  1690. reg_val &= ~MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET;
  1691. CL22_WR_OVER_CL45(bp, phy,
  1692. MDIO_REG_BANK_SERDES_DIGITAL,
  1693. MDIO_SERDES_DIGITAL_A_1000X_CONTROL1, reg_val);
  1694. /* Enable TetonII and BAM autoneg */
  1695. CL22_RD_OVER_CL45(bp, phy,
  1696. MDIO_REG_BANK_BAM_NEXT_PAGE,
  1697. MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL,
  1698. &reg_val);
  1699. if (vars->line_speed == SPEED_AUTO_NEG) {
  1700. /* Enable BAM aneg Mode and TetonII aneg Mode */
  1701. reg_val |= (MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_BAM_MODE |
  1702. MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_TETON_AN);
  1703. } else {
  1704. /* TetonII and BAM Autoneg Disabled */
  1705. reg_val &= ~(MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_BAM_MODE |
  1706. MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_TETON_AN);
  1707. }
  1708. CL22_WR_OVER_CL45(bp, phy,
  1709. MDIO_REG_BANK_BAM_NEXT_PAGE,
  1710. MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL,
  1711. reg_val);
  1712. if (enable_cl73) {
  1713. /* Enable Cl73 FSM status bits */
  1714. CL22_WR_OVER_CL45(bp, phy,
  1715. MDIO_REG_BANK_CL73_USERB0,
  1716. MDIO_CL73_USERB0_CL73_UCTRL,
  1717. 0xe);
  1718. /* Enable BAM Station Manager*/
  1719. CL22_WR_OVER_CL45(bp, phy,
  1720. MDIO_REG_BANK_CL73_USERB0,
  1721. MDIO_CL73_USERB0_CL73_BAM_CTRL1,
  1722. MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_EN |
  1723. MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_STATION_MNGR_EN |
  1724. MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_NP_AFTER_BP_EN);
  1725. /* Advertise CL73 link speeds */
  1726. CL22_RD_OVER_CL45(bp, phy,
  1727. MDIO_REG_BANK_CL73_IEEEB1,
  1728. MDIO_CL73_IEEEB1_AN_ADV2,
  1729. &reg_val);
  1730. if (phy->speed_cap_mask &
  1731. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
  1732. reg_val |= MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KX4;
  1733. if (phy->speed_cap_mask &
  1734. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)
  1735. reg_val |= MDIO_CL73_IEEEB1_AN_ADV2_ADVR_1000M_KX;
  1736. CL22_WR_OVER_CL45(bp, phy,
  1737. MDIO_REG_BANK_CL73_IEEEB1,
  1738. MDIO_CL73_IEEEB1_AN_ADV2,
  1739. reg_val);
  1740. /* CL73 Autoneg Enabled */
  1741. reg_val = MDIO_CL73_IEEEB0_CL73_AN_CONTROL_AN_EN;
  1742. } else /* CL73 Autoneg Disabled */
  1743. reg_val = 0;
  1744. CL22_WR_OVER_CL45(bp, phy,
  1745. MDIO_REG_BANK_CL73_IEEEB0,
  1746. MDIO_CL73_IEEEB0_CL73_AN_CONTROL, reg_val);
  1747. }
  1748. /* program SerDes, forced speed */
  1749. static void bnx2x_program_serdes(struct bnx2x_phy *phy,
  1750. struct link_params *params,
  1751. struct link_vars *vars)
  1752. {
  1753. struct bnx2x *bp = params->bp;
  1754. u16 reg_val;
  1755. /* program duplex, disable autoneg and sgmii*/
  1756. CL22_RD_OVER_CL45(bp, phy,
  1757. MDIO_REG_BANK_COMBO_IEEE0,
  1758. MDIO_COMBO_IEEE0_MII_CONTROL, &reg_val);
  1759. reg_val &= ~(MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX |
  1760. MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
  1761. MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_MASK);
  1762. if (phy->req_duplex == DUPLEX_FULL)
  1763. reg_val |= MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX;
  1764. CL22_WR_OVER_CL45(bp, phy,
  1765. MDIO_REG_BANK_COMBO_IEEE0,
  1766. MDIO_COMBO_IEEE0_MII_CONTROL, reg_val);
  1767. /*
  1768. * program speed
  1769. * - needed only if the speed is greater than 1G (2.5G or 10G)
  1770. */
  1771. CL22_RD_OVER_CL45(bp, phy,
  1772. MDIO_REG_BANK_SERDES_DIGITAL,
  1773. MDIO_SERDES_DIGITAL_MISC1, &reg_val);
  1774. /* clearing the speed value before setting the right speed */
  1775. DP(NETIF_MSG_LINK, "MDIO_REG_BANK_SERDES_DIGITAL = 0x%x\n", reg_val);
  1776. reg_val &= ~(MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_MASK |
  1777. MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_SEL);
  1778. if (!((vars->line_speed == SPEED_1000) ||
  1779. (vars->line_speed == SPEED_100) ||
  1780. (vars->line_speed == SPEED_10))) {
  1781. reg_val |= (MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_156_25M |
  1782. MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_SEL);
  1783. if (vars->line_speed == SPEED_10000)
  1784. reg_val |=
  1785. MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_10G_CX4;
  1786. if (vars->line_speed == SPEED_13000)
  1787. reg_val |=
  1788. MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_13G;
  1789. }
  1790. CL22_WR_OVER_CL45(bp, phy,
  1791. MDIO_REG_BANK_SERDES_DIGITAL,
  1792. MDIO_SERDES_DIGITAL_MISC1, reg_val);
  1793. }
  1794. static void bnx2x_set_brcm_cl37_advertisment(struct bnx2x_phy *phy,
  1795. struct link_params *params)
  1796. {
  1797. struct bnx2x *bp = params->bp;
  1798. u16 val = 0;
  1799. /* configure the 48 bits for BAM AN */
  1800. /* set extended capabilities */
  1801. if (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G)
  1802. val |= MDIO_OVER_1G_UP1_2_5G;
  1803. if (phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
  1804. val |= MDIO_OVER_1G_UP1_10G;
  1805. CL22_WR_OVER_CL45(bp, phy,
  1806. MDIO_REG_BANK_OVER_1G,
  1807. MDIO_OVER_1G_UP1, val);
  1808. CL22_WR_OVER_CL45(bp, phy,
  1809. MDIO_REG_BANK_OVER_1G,
  1810. MDIO_OVER_1G_UP3, 0x400);
  1811. }
  1812. static void bnx2x_calc_ieee_aneg_adv(struct bnx2x_phy *phy,
  1813. struct link_params *params, u16 *ieee_fc)
  1814. {
  1815. struct bnx2x *bp = params->bp;
  1816. *ieee_fc = MDIO_COMBO_IEEE0_AUTO_NEG_ADV_FULL_DUPLEX;
  1817. /*
  1818. * Resolve pause mode and advertisement.
  1819. * Please refer to Table 28B-3 of the 802.3ab-1999 spec
  1820. */
  1821. switch (phy->req_flow_ctrl) {
  1822. case BNX2X_FLOW_CTRL_AUTO:
  1823. if (params->req_fc_auto_adv == BNX2X_FLOW_CTRL_BOTH)
  1824. *ieee_fc |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
  1825. else
  1826. *ieee_fc |=
  1827. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC;
  1828. break;
  1829. case BNX2X_FLOW_CTRL_TX:
  1830. *ieee_fc |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC;
  1831. break;
  1832. case BNX2X_FLOW_CTRL_RX:
  1833. case BNX2X_FLOW_CTRL_BOTH:
  1834. *ieee_fc |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
  1835. break;
  1836. case BNX2X_FLOW_CTRL_NONE:
  1837. default:
  1838. *ieee_fc |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE;
  1839. break;
  1840. }
  1841. DP(NETIF_MSG_LINK, "ieee_fc = 0x%x\n", *ieee_fc);
  1842. }
  1843. static void bnx2x_set_ieee_aneg_advertisment(struct bnx2x_phy *phy,
  1844. struct link_params *params,
  1845. u16 ieee_fc)
  1846. {
  1847. struct bnx2x *bp = params->bp;
  1848. u16 val;
  1849. /* for AN, we are always publishing full duplex */
  1850. CL22_WR_OVER_CL45(bp, phy,
  1851. MDIO_REG_BANK_COMBO_IEEE0,
  1852. MDIO_COMBO_IEEE0_AUTO_NEG_ADV, ieee_fc);
  1853. CL22_RD_OVER_CL45(bp, phy,
  1854. MDIO_REG_BANK_CL73_IEEEB1,
  1855. MDIO_CL73_IEEEB1_AN_ADV1, &val);
  1856. val &= ~MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_BOTH;
  1857. val |= ((ieee_fc<<3) & MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_MASK);
  1858. CL22_WR_OVER_CL45(bp, phy,
  1859. MDIO_REG_BANK_CL73_IEEEB1,
  1860. MDIO_CL73_IEEEB1_AN_ADV1, val);
  1861. }
  1862. static void bnx2x_restart_autoneg(struct bnx2x_phy *phy,
  1863. struct link_params *params,
  1864. u8 enable_cl73)
  1865. {
  1866. struct bnx2x *bp = params->bp;
  1867. u16 mii_control;
  1868. DP(NETIF_MSG_LINK, "bnx2x_restart_autoneg\n");
  1869. /* Enable and restart BAM/CL37 aneg */
  1870. if (enable_cl73) {
  1871. CL22_RD_OVER_CL45(bp, phy,
  1872. MDIO_REG_BANK_CL73_IEEEB0,
  1873. MDIO_CL73_IEEEB0_CL73_AN_CONTROL,
  1874. &mii_control);
  1875. CL22_WR_OVER_CL45(bp, phy,
  1876. MDIO_REG_BANK_CL73_IEEEB0,
  1877. MDIO_CL73_IEEEB0_CL73_AN_CONTROL,
  1878. (mii_control |
  1879. MDIO_CL73_IEEEB0_CL73_AN_CONTROL_AN_EN |
  1880. MDIO_CL73_IEEEB0_CL73_AN_CONTROL_RESTART_AN));
  1881. } else {
  1882. CL22_RD_OVER_CL45(bp, phy,
  1883. MDIO_REG_BANK_COMBO_IEEE0,
  1884. MDIO_COMBO_IEEE0_MII_CONTROL,
  1885. &mii_control);
  1886. DP(NETIF_MSG_LINK,
  1887. "bnx2x_restart_autoneg mii_control before = 0x%x\n",
  1888. mii_control);
  1889. CL22_WR_OVER_CL45(bp, phy,
  1890. MDIO_REG_BANK_COMBO_IEEE0,
  1891. MDIO_COMBO_IEEE0_MII_CONTROL,
  1892. (mii_control |
  1893. MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
  1894. MDIO_COMBO_IEEO_MII_CONTROL_RESTART_AN));
  1895. }
  1896. }
  1897. static void bnx2x_initialize_sgmii_process(struct bnx2x_phy *phy,
  1898. struct link_params *params,
  1899. struct link_vars *vars)
  1900. {
  1901. struct bnx2x *bp = params->bp;
  1902. u16 control1;
  1903. /* in SGMII mode, the unicore is always slave */
  1904. CL22_RD_OVER_CL45(bp, phy,
  1905. MDIO_REG_BANK_SERDES_DIGITAL,
  1906. MDIO_SERDES_DIGITAL_A_1000X_CONTROL1,
  1907. &control1);
  1908. control1 |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_INVERT_SIGNAL_DETECT;
  1909. /* set sgmii mode (and not fiber) */
  1910. control1 &= ~(MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_FIBER_MODE |
  1911. MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET |
  1912. MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_MSTR_MODE);
  1913. CL22_WR_OVER_CL45(bp, phy,
  1914. MDIO_REG_BANK_SERDES_DIGITAL,
  1915. MDIO_SERDES_DIGITAL_A_1000X_CONTROL1,
  1916. control1);
  1917. /* if forced speed */
  1918. if (!(vars->line_speed == SPEED_AUTO_NEG)) {
  1919. /* set speed, disable autoneg */
  1920. u16 mii_control;
  1921. CL22_RD_OVER_CL45(bp, phy,
  1922. MDIO_REG_BANK_COMBO_IEEE0,
  1923. MDIO_COMBO_IEEE0_MII_CONTROL,
  1924. &mii_control);
  1925. mii_control &= ~(MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
  1926. MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_MASK|
  1927. MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX);
  1928. switch (vars->line_speed) {
  1929. case SPEED_100:
  1930. mii_control |=
  1931. MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_100;
  1932. break;
  1933. case SPEED_1000:
  1934. mii_control |=
  1935. MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_1000;
  1936. break;
  1937. case SPEED_10:
  1938. /* there is nothing to set for 10M */
  1939. break;
  1940. default:
  1941. /* invalid speed for SGMII */
  1942. DP(NETIF_MSG_LINK, "Invalid line_speed 0x%x\n",
  1943. vars->line_speed);
  1944. break;
  1945. }
  1946. /* setting the full duplex */
  1947. if (phy->req_duplex == DUPLEX_FULL)
  1948. mii_control |=
  1949. MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX;
  1950. CL22_WR_OVER_CL45(bp, phy,
  1951. MDIO_REG_BANK_COMBO_IEEE0,
  1952. MDIO_COMBO_IEEE0_MII_CONTROL,
  1953. mii_control);
  1954. } else { /* AN mode */
  1955. /* enable and restart AN */
  1956. bnx2x_restart_autoneg(phy, params, 0);
  1957. }
  1958. }
  1959. /*
  1960. * link management
  1961. */
  1962. static void bnx2x_pause_resolve(struct link_vars *vars, u32 pause_result)
  1963. { /* LD LP */
  1964. switch (pause_result) { /* ASYM P ASYM P */
  1965. case 0xb: /* 1 0 1 1 */
  1966. vars->flow_ctrl = BNX2X_FLOW_CTRL_TX;
  1967. break;
  1968. case 0xe: /* 1 1 1 0 */
  1969. vars->flow_ctrl = BNX2X_FLOW_CTRL_RX;
  1970. break;
  1971. case 0x5: /* 0 1 0 1 */
  1972. case 0x7: /* 0 1 1 1 */
  1973. case 0xd: /* 1 1 0 1 */
  1974. case 0xf: /* 1 1 1 1 */
  1975. vars->flow_ctrl = BNX2X_FLOW_CTRL_BOTH;
  1976. break;
  1977. default:
  1978. break;
  1979. }
  1980. if (pause_result & (1<<0))
  1981. vars->link_status |= LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE;
  1982. if (pause_result & (1<<1))
  1983. vars->link_status |= LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE;
  1984. }
  1985. static int bnx2x_direct_parallel_detect_used(struct bnx2x_phy *phy,
  1986. struct link_params *params)
  1987. {
  1988. struct bnx2x *bp = params->bp;
  1989. u16 pd_10g, status2_1000x;
  1990. if (phy->req_line_speed != SPEED_AUTO_NEG)
  1991. return 0;
  1992. CL22_RD_OVER_CL45(bp, phy,
  1993. MDIO_REG_BANK_SERDES_DIGITAL,
  1994. MDIO_SERDES_DIGITAL_A_1000X_STATUS2,
  1995. &status2_1000x);
  1996. CL22_RD_OVER_CL45(bp, phy,
  1997. MDIO_REG_BANK_SERDES_DIGITAL,
  1998. MDIO_SERDES_DIGITAL_A_1000X_STATUS2,
  1999. &status2_1000x);
  2000. if (status2_1000x & MDIO_SERDES_DIGITAL_A_1000X_STATUS2_AN_DISABLED) {
  2001. DP(NETIF_MSG_LINK, "1G parallel detect link on port %d\n",
  2002. params->port);
  2003. return 1;
  2004. }
  2005. CL22_RD_OVER_CL45(bp, phy,
  2006. MDIO_REG_BANK_10G_PARALLEL_DETECT,
  2007. MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_STATUS,
  2008. &pd_10g);
  2009. if (pd_10g & MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_STATUS_PD_LINK) {
  2010. DP(NETIF_MSG_LINK, "10G parallel detect link on port %d\n",
  2011. params->port);
  2012. return 1;
  2013. }
  2014. return 0;
  2015. }
  2016. static void bnx2x_flow_ctrl_resolve(struct bnx2x_phy *phy,
  2017. struct link_params *params,
  2018. struct link_vars *vars,
  2019. u32 gp_status)
  2020. {
  2021. struct bnx2x *bp = params->bp;
  2022. u16 ld_pause; /* local driver */
  2023. u16 lp_pause; /* link partner */
  2024. u16 pause_result;
  2025. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  2026. /* resolve from gp_status in case of AN complete and not sgmii */
  2027. if (phy->req_flow_ctrl != BNX2X_FLOW_CTRL_AUTO)
  2028. vars->flow_ctrl = phy->req_flow_ctrl;
  2029. else if (phy->req_line_speed != SPEED_AUTO_NEG)
  2030. vars->flow_ctrl = params->req_fc_auto_adv;
  2031. else if ((gp_status & MDIO_AN_CL73_OR_37_COMPLETE) &&
  2032. (!(vars->phy_flags & PHY_SGMII_FLAG))) {
  2033. if (bnx2x_direct_parallel_detect_used(phy, params)) {
  2034. vars->flow_ctrl = params->req_fc_auto_adv;
  2035. return;
  2036. }
  2037. if ((gp_status &
  2038. (MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_AUTONEG_COMPLETE |
  2039. MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_MR_LP_NP_AN_ABLE)) ==
  2040. (MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_AUTONEG_COMPLETE |
  2041. MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_MR_LP_NP_AN_ABLE)) {
  2042. CL22_RD_OVER_CL45(bp, phy,
  2043. MDIO_REG_BANK_CL73_IEEEB1,
  2044. MDIO_CL73_IEEEB1_AN_ADV1,
  2045. &ld_pause);
  2046. CL22_RD_OVER_CL45(bp, phy,
  2047. MDIO_REG_BANK_CL73_IEEEB1,
  2048. MDIO_CL73_IEEEB1_AN_LP_ADV1,
  2049. &lp_pause);
  2050. pause_result = (ld_pause &
  2051. MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_MASK)
  2052. >> 8;
  2053. pause_result |= (lp_pause &
  2054. MDIO_CL73_IEEEB1_AN_LP_ADV1_PAUSE_MASK)
  2055. >> 10;
  2056. DP(NETIF_MSG_LINK, "pause_result CL73 0x%x\n",
  2057. pause_result);
  2058. } else {
  2059. CL22_RD_OVER_CL45(bp, phy,
  2060. MDIO_REG_BANK_COMBO_IEEE0,
  2061. MDIO_COMBO_IEEE0_AUTO_NEG_ADV,
  2062. &ld_pause);
  2063. CL22_RD_OVER_CL45(bp, phy,
  2064. MDIO_REG_BANK_COMBO_IEEE0,
  2065. MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1,
  2066. &lp_pause);
  2067. pause_result = (ld_pause &
  2068. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK)>>5;
  2069. pause_result |= (lp_pause &
  2070. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK)>>7;
  2071. DP(NETIF_MSG_LINK, "pause_result CL37 0x%x\n",
  2072. pause_result);
  2073. }
  2074. bnx2x_pause_resolve(vars, pause_result);
  2075. }
  2076. DP(NETIF_MSG_LINK, "flow_ctrl 0x%x\n", vars->flow_ctrl);
  2077. }
  2078. static void bnx2x_check_fallback_to_cl37(struct bnx2x_phy *phy,
  2079. struct link_params *params)
  2080. {
  2081. struct bnx2x *bp = params->bp;
  2082. u16 rx_status, ustat_val, cl37_fsm_recieved;
  2083. DP(NETIF_MSG_LINK, "bnx2x_check_fallback_to_cl37\n");
  2084. /* Step 1: Make sure signal is detected */
  2085. CL22_RD_OVER_CL45(bp, phy,
  2086. MDIO_REG_BANK_RX0,
  2087. MDIO_RX0_RX_STATUS,
  2088. &rx_status);
  2089. if ((rx_status & MDIO_RX0_RX_STATUS_SIGDET) !=
  2090. (MDIO_RX0_RX_STATUS_SIGDET)) {
  2091. DP(NETIF_MSG_LINK, "Signal is not detected. Restoring CL73."
  2092. "rx_status(0x80b0) = 0x%x\n", rx_status);
  2093. CL22_WR_OVER_CL45(bp, phy,
  2094. MDIO_REG_BANK_CL73_IEEEB0,
  2095. MDIO_CL73_IEEEB0_CL73_AN_CONTROL,
  2096. MDIO_CL73_IEEEB0_CL73_AN_CONTROL_AN_EN);
  2097. return;
  2098. }
  2099. /* Step 2: Check CL73 state machine */
  2100. CL22_RD_OVER_CL45(bp, phy,
  2101. MDIO_REG_BANK_CL73_USERB0,
  2102. MDIO_CL73_USERB0_CL73_USTAT1,
  2103. &ustat_val);
  2104. if ((ustat_val &
  2105. (MDIO_CL73_USERB0_CL73_USTAT1_LINK_STATUS_CHECK |
  2106. MDIO_CL73_USERB0_CL73_USTAT1_AN_GOOD_CHECK_BAM37)) !=
  2107. (MDIO_CL73_USERB0_CL73_USTAT1_LINK_STATUS_CHECK |
  2108. MDIO_CL73_USERB0_CL73_USTAT1_AN_GOOD_CHECK_BAM37)) {
  2109. DP(NETIF_MSG_LINK, "CL73 state-machine is not stable. "
  2110. "ustat_val(0x8371) = 0x%x\n", ustat_val);
  2111. return;
  2112. }
  2113. /*
  2114. * Step 3: Check CL37 Message Pages received to indicate LP
  2115. * supports only CL37
  2116. */
  2117. CL22_RD_OVER_CL45(bp, phy,
  2118. MDIO_REG_BANK_REMOTE_PHY,
  2119. MDIO_REMOTE_PHY_MISC_RX_STATUS,
  2120. &cl37_fsm_recieved);
  2121. if ((cl37_fsm_recieved &
  2122. (MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_OVER1G_MSG |
  2123. MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_BRCM_OUI_MSG)) !=
  2124. (MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_OVER1G_MSG |
  2125. MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_BRCM_OUI_MSG)) {
  2126. DP(NETIF_MSG_LINK, "No CL37 FSM were received. "
  2127. "misc_rx_status(0x8330) = 0x%x\n",
  2128. cl37_fsm_recieved);
  2129. return;
  2130. }
  2131. /*
  2132. * The combined cl37/cl73 fsm state information indicating that
  2133. * we are connected to a device which does not support cl73, but
  2134. * does support cl37 BAM. In this case we disable cl73 and
  2135. * restart cl37 auto-neg
  2136. */
  2137. /* Disable CL73 */
  2138. CL22_WR_OVER_CL45(bp, phy,
  2139. MDIO_REG_BANK_CL73_IEEEB0,
  2140. MDIO_CL73_IEEEB0_CL73_AN_CONTROL,
  2141. 0);
  2142. /* Restart CL37 autoneg */
  2143. bnx2x_restart_autoneg(phy, params, 0);
  2144. DP(NETIF_MSG_LINK, "Disabling CL73, and restarting CL37 autoneg\n");
  2145. }
  2146. static void bnx2x_xgxs_an_resolve(struct bnx2x_phy *phy,
  2147. struct link_params *params,
  2148. struct link_vars *vars,
  2149. u32 gp_status)
  2150. {
  2151. if (gp_status & MDIO_AN_CL73_OR_37_COMPLETE)
  2152. vars->link_status |=
  2153. LINK_STATUS_AUTO_NEGOTIATE_COMPLETE;
  2154. if (bnx2x_direct_parallel_detect_used(phy, params))
  2155. vars->link_status |=
  2156. LINK_STATUS_PARALLEL_DETECTION_USED;
  2157. }
  2158. static int bnx2x_link_settings_status(struct bnx2x_phy *phy,
  2159. struct link_params *params,
  2160. struct link_vars *vars)
  2161. {
  2162. struct bnx2x *bp = params->bp;
  2163. u16 new_line_speed, gp_status;
  2164. int rc = 0;
  2165. /* Read gp_status */
  2166. CL22_RD_OVER_CL45(bp, phy,
  2167. MDIO_REG_BANK_GP_STATUS,
  2168. MDIO_GP_STATUS_TOP_AN_STATUS1,
  2169. &gp_status);
  2170. if (phy->req_line_speed == SPEED_AUTO_NEG)
  2171. vars->link_status |= LINK_STATUS_AUTO_NEGOTIATE_ENABLED;
  2172. if (gp_status & MDIO_GP_STATUS_TOP_AN_STATUS1_LINK_STATUS) {
  2173. DP(NETIF_MSG_LINK, "phy link up gp_status=0x%x\n",
  2174. gp_status);
  2175. vars->phy_link_up = 1;
  2176. vars->link_status |= LINK_STATUS_LINK_UP;
  2177. if (gp_status & MDIO_GP_STATUS_TOP_AN_STATUS1_DUPLEX_STATUS)
  2178. vars->duplex = DUPLEX_FULL;
  2179. else
  2180. vars->duplex = DUPLEX_HALF;
  2181. if (SINGLE_MEDIA_DIRECT(params)) {
  2182. bnx2x_flow_ctrl_resolve(phy, params, vars, gp_status);
  2183. if (phy->req_line_speed == SPEED_AUTO_NEG)
  2184. bnx2x_xgxs_an_resolve(phy, params, vars,
  2185. gp_status);
  2186. }
  2187. switch (gp_status & GP_STATUS_SPEED_MASK) {
  2188. case GP_STATUS_10M:
  2189. new_line_speed = SPEED_10;
  2190. if (vars->duplex == DUPLEX_FULL)
  2191. vars->link_status |= LINK_10TFD;
  2192. else
  2193. vars->link_status |= LINK_10THD;
  2194. break;
  2195. case GP_STATUS_100M:
  2196. new_line_speed = SPEED_100;
  2197. if (vars->duplex == DUPLEX_FULL)
  2198. vars->link_status |= LINK_100TXFD;
  2199. else
  2200. vars->link_status |= LINK_100TXHD;
  2201. break;
  2202. case GP_STATUS_1G:
  2203. case GP_STATUS_1G_KX:
  2204. new_line_speed = SPEED_1000;
  2205. if (vars->duplex == DUPLEX_FULL)
  2206. vars->link_status |= LINK_1000TFD;
  2207. else
  2208. vars->link_status |= LINK_1000THD;
  2209. break;
  2210. case GP_STATUS_2_5G:
  2211. new_line_speed = SPEED_2500;
  2212. if (vars->duplex == DUPLEX_FULL)
  2213. vars->link_status |= LINK_2500TFD;
  2214. else
  2215. vars->link_status |= LINK_2500THD;
  2216. break;
  2217. case GP_STATUS_5G:
  2218. case GP_STATUS_6G:
  2219. DP(NETIF_MSG_LINK,
  2220. "link speed unsupported gp_status 0x%x\n",
  2221. gp_status);
  2222. return -EINVAL;
  2223. case GP_STATUS_10G_KX4:
  2224. case GP_STATUS_10G_HIG:
  2225. case GP_STATUS_10G_CX4:
  2226. new_line_speed = SPEED_10000;
  2227. vars->link_status |= LINK_10GTFD;
  2228. break;
  2229. case GP_STATUS_12G_HIG:
  2230. new_line_speed = SPEED_12000;
  2231. vars->link_status |= LINK_12GTFD;
  2232. break;
  2233. case GP_STATUS_12_5G:
  2234. new_line_speed = SPEED_12500;
  2235. vars->link_status |= LINK_12_5GTFD;
  2236. break;
  2237. case GP_STATUS_13G:
  2238. new_line_speed = SPEED_13000;
  2239. vars->link_status |= LINK_13GTFD;
  2240. break;
  2241. case GP_STATUS_15G:
  2242. new_line_speed = SPEED_15000;
  2243. vars->link_status |= LINK_15GTFD;
  2244. break;
  2245. case GP_STATUS_16G:
  2246. new_line_speed = SPEED_16000;
  2247. vars->link_status |= LINK_16GTFD;
  2248. break;
  2249. default:
  2250. DP(NETIF_MSG_LINK,
  2251. "link speed unsupported gp_status 0x%x\n",
  2252. gp_status);
  2253. return -EINVAL;
  2254. }
  2255. vars->line_speed = new_line_speed;
  2256. } else { /* link_down */
  2257. DP(NETIF_MSG_LINK, "phy link down\n");
  2258. vars->phy_link_up = 0;
  2259. vars->duplex = DUPLEX_FULL;
  2260. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  2261. vars->mac_type = MAC_TYPE_NONE;
  2262. if ((phy->req_line_speed == SPEED_AUTO_NEG) &&
  2263. SINGLE_MEDIA_DIRECT(params)) {
  2264. /* Check signal is detected */
  2265. bnx2x_check_fallback_to_cl37(phy, params);
  2266. }
  2267. }
  2268. DP(NETIF_MSG_LINK, "gp_status 0x%x phy_link_up %x line_speed %x\n",
  2269. gp_status, vars->phy_link_up, vars->line_speed);
  2270. DP(NETIF_MSG_LINK, "duplex %x flow_ctrl 0x%x link_status 0x%x\n",
  2271. vars->duplex, vars->flow_ctrl, vars->link_status);
  2272. return rc;
  2273. }
  2274. static void bnx2x_set_gmii_tx_driver(struct link_params *params)
  2275. {
  2276. struct bnx2x *bp = params->bp;
  2277. struct bnx2x_phy *phy = &params->phy[INT_PHY];
  2278. u16 lp_up2;
  2279. u16 tx_driver;
  2280. u16 bank;
  2281. /* read precomp */
  2282. CL22_RD_OVER_CL45(bp, phy,
  2283. MDIO_REG_BANK_OVER_1G,
  2284. MDIO_OVER_1G_LP_UP2, &lp_up2);
  2285. /* bits [10:7] at lp_up2, positioned at [15:12] */
  2286. lp_up2 = (((lp_up2 & MDIO_OVER_1G_LP_UP2_PREEMPHASIS_MASK) >>
  2287. MDIO_OVER_1G_LP_UP2_PREEMPHASIS_SHIFT) <<
  2288. MDIO_TX0_TX_DRIVER_PREEMPHASIS_SHIFT);
  2289. if (lp_up2 == 0)
  2290. return;
  2291. for (bank = MDIO_REG_BANK_TX0; bank <= MDIO_REG_BANK_TX3;
  2292. bank += (MDIO_REG_BANK_TX1 - MDIO_REG_BANK_TX0)) {
  2293. CL22_RD_OVER_CL45(bp, phy,
  2294. bank,
  2295. MDIO_TX0_TX_DRIVER, &tx_driver);
  2296. /* replace tx_driver bits [15:12] */
  2297. if (lp_up2 !=
  2298. (tx_driver & MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK)) {
  2299. tx_driver &= ~MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK;
  2300. tx_driver |= lp_up2;
  2301. CL22_WR_OVER_CL45(bp, phy,
  2302. bank,
  2303. MDIO_TX0_TX_DRIVER, tx_driver);
  2304. }
  2305. }
  2306. }
  2307. static int bnx2x_emac_program(struct link_params *params,
  2308. struct link_vars *vars)
  2309. {
  2310. struct bnx2x *bp = params->bp;
  2311. u8 port = params->port;
  2312. u16 mode = 0;
  2313. DP(NETIF_MSG_LINK, "setting link speed & duplex\n");
  2314. bnx2x_bits_dis(bp, GRCBASE_EMAC0 + port*0x400 +
  2315. EMAC_REG_EMAC_MODE,
  2316. (EMAC_MODE_25G_MODE |
  2317. EMAC_MODE_PORT_MII_10M |
  2318. EMAC_MODE_HALF_DUPLEX));
  2319. switch (vars->line_speed) {
  2320. case SPEED_10:
  2321. mode |= EMAC_MODE_PORT_MII_10M;
  2322. break;
  2323. case SPEED_100:
  2324. mode |= EMAC_MODE_PORT_MII;
  2325. break;
  2326. case SPEED_1000:
  2327. mode |= EMAC_MODE_PORT_GMII;
  2328. break;
  2329. case SPEED_2500:
  2330. mode |= (EMAC_MODE_25G_MODE | EMAC_MODE_PORT_GMII);
  2331. break;
  2332. default:
  2333. /* 10G not valid for EMAC */
  2334. DP(NETIF_MSG_LINK, "Invalid line_speed 0x%x\n",
  2335. vars->line_speed);
  2336. return -EINVAL;
  2337. }
  2338. if (vars->duplex == DUPLEX_HALF)
  2339. mode |= EMAC_MODE_HALF_DUPLEX;
  2340. bnx2x_bits_en(bp,
  2341. GRCBASE_EMAC0 + port*0x400 + EMAC_REG_EMAC_MODE,
  2342. mode);
  2343. bnx2x_set_led(params, vars, LED_MODE_OPER, vars->line_speed);
  2344. return 0;
  2345. }
  2346. static void bnx2x_set_preemphasis(struct bnx2x_phy *phy,
  2347. struct link_params *params)
  2348. {
  2349. u16 bank, i = 0;
  2350. struct bnx2x *bp = params->bp;
  2351. for (bank = MDIO_REG_BANK_RX0, i = 0; bank <= MDIO_REG_BANK_RX3;
  2352. bank += (MDIO_REG_BANK_RX1-MDIO_REG_BANK_RX0), i++) {
  2353. CL22_WR_OVER_CL45(bp, phy,
  2354. bank,
  2355. MDIO_RX0_RX_EQ_BOOST,
  2356. phy->rx_preemphasis[i]);
  2357. }
  2358. for (bank = MDIO_REG_BANK_TX0, i = 0; bank <= MDIO_REG_BANK_TX3;
  2359. bank += (MDIO_REG_BANK_TX1 - MDIO_REG_BANK_TX0), i++) {
  2360. CL22_WR_OVER_CL45(bp, phy,
  2361. bank,
  2362. MDIO_TX0_TX_DRIVER,
  2363. phy->tx_preemphasis[i]);
  2364. }
  2365. }
  2366. static void bnx2x_init_internal_phy(struct bnx2x_phy *phy,
  2367. struct link_params *params,
  2368. struct link_vars *vars)
  2369. {
  2370. struct bnx2x *bp = params->bp;
  2371. u8 enable_cl73 = (SINGLE_MEDIA_DIRECT(params) ||
  2372. (params->loopback_mode == LOOPBACK_XGXS));
  2373. if (!(vars->phy_flags & PHY_SGMII_FLAG)) {
  2374. if (SINGLE_MEDIA_DIRECT(params) &&
  2375. (params->feature_config_flags &
  2376. FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED))
  2377. bnx2x_set_preemphasis(phy, params);
  2378. /* forced speed requested? */
  2379. if (vars->line_speed != SPEED_AUTO_NEG ||
  2380. (SINGLE_MEDIA_DIRECT(params) &&
  2381. params->loopback_mode == LOOPBACK_EXT)) {
  2382. DP(NETIF_MSG_LINK, "not SGMII, no AN\n");
  2383. /* disable autoneg */
  2384. bnx2x_set_autoneg(phy, params, vars, 0);
  2385. /* program speed and duplex */
  2386. bnx2x_program_serdes(phy, params, vars);
  2387. } else { /* AN_mode */
  2388. DP(NETIF_MSG_LINK, "not SGMII, AN\n");
  2389. /* AN enabled */
  2390. bnx2x_set_brcm_cl37_advertisment(phy, params);
  2391. /* program duplex & pause advertisement (for aneg) */
  2392. bnx2x_set_ieee_aneg_advertisment(phy, params,
  2393. vars->ieee_fc);
  2394. /* enable autoneg */
  2395. bnx2x_set_autoneg(phy, params, vars, enable_cl73);
  2396. /* enable and restart AN */
  2397. bnx2x_restart_autoneg(phy, params, enable_cl73);
  2398. }
  2399. } else { /* SGMII mode */
  2400. DP(NETIF_MSG_LINK, "SGMII\n");
  2401. bnx2x_initialize_sgmii_process(phy, params, vars);
  2402. }
  2403. }
  2404. static int bnx2x_init_serdes(struct bnx2x_phy *phy,
  2405. struct link_params *params,
  2406. struct link_vars *vars)
  2407. {
  2408. int rc;
  2409. vars->phy_flags |= PHY_SGMII_FLAG;
  2410. bnx2x_calc_ieee_aneg_adv(phy, params, &vars->ieee_fc);
  2411. bnx2x_set_aer_mmd_serdes(params->bp, phy);
  2412. rc = bnx2x_reset_unicore(params, phy, 1);
  2413. /* reset the SerDes and wait for reset bit return low */
  2414. if (rc != 0)
  2415. return rc;
  2416. bnx2x_set_aer_mmd_serdes(params->bp, phy);
  2417. return rc;
  2418. }
  2419. static int bnx2x_init_xgxs(struct bnx2x_phy *phy,
  2420. struct link_params *params,
  2421. struct link_vars *vars)
  2422. {
  2423. int rc;
  2424. vars->phy_flags = PHY_XGXS_FLAG;
  2425. if ((phy->req_line_speed &&
  2426. ((phy->req_line_speed == SPEED_100) ||
  2427. (phy->req_line_speed == SPEED_10))) ||
  2428. (!phy->req_line_speed &&
  2429. (phy->speed_cap_mask >=
  2430. PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL) &&
  2431. (phy->speed_cap_mask <
  2432. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)
  2433. ))
  2434. vars->phy_flags |= PHY_SGMII_FLAG;
  2435. else
  2436. vars->phy_flags &= ~PHY_SGMII_FLAG;
  2437. bnx2x_calc_ieee_aneg_adv(phy, params, &vars->ieee_fc);
  2438. bnx2x_set_aer_mmd_xgxs(params, phy);
  2439. bnx2x_set_master_ln(params, phy);
  2440. rc = bnx2x_reset_unicore(params, phy, 0);
  2441. /* reset the SerDes and wait for reset bit return low */
  2442. if (rc != 0)
  2443. return rc;
  2444. bnx2x_set_aer_mmd_xgxs(params, phy);
  2445. /* setting the masterLn_def again after the reset */
  2446. bnx2x_set_master_ln(params, phy);
  2447. bnx2x_set_swap_lanes(params, phy);
  2448. return rc;
  2449. }
  2450. static u16 bnx2x_wait_reset_complete(struct bnx2x *bp,
  2451. struct bnx2x_phy *phy,
  2452. struct link_params *params)
  2453. {
  2454. u16 cnt, ctrl;
  2455. /* Wait for soft reset to get cleared up to 1 sec */
  2456. for (cnt = 0; cnt < 1000; cnt++) {
  2457. bnx2x_cl45_read(bp, phy,
  2458. MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, &ctrl);
  2459. if (!(ctrl & (1<<15)))
  2460. break;
  2461. msleep(1);
  2462. }
  2463. if (cnt == 1000)
  2464. netdev_err(bp->dev, "Warning: PHY was not initialized,"
  2465. " Port %d\n",
  2466. params->port);
  2467. DP(NETIF_MSG_LINK, "control reg 0x%x (after %d ms)\n", ctrl, cnt);
  2468. return cnt;
  2469. }
  2470. static void bnx2x_link_int_enable(struct link_params *params)
  2471. {
  2472. u8 port = params->port;
  2473. u32 mask;
  2474. struct bnx2x *bp = params->bp;
  2475. /* Setting the status to report on link up for either XGXS or SerDes */
  2476. if (params->switch_cfg == SWITCH_CFG_10G) {
  2477. mask = (NIG_MASK_XGXS0_LINK10G |
  2478. NIG_MASK_XGXS0_LINK_STATUS);
  2479. DP(NETIF_MSG_LINK, "enabled XGXS interrupt\n");
  2480. if (!(SINGLE_MEDIA_DIRECT(params)) &&
  2481. params->phy[INT_PHY].type !=
  2482. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) {
  2483. mask |= NIG_MASK_MI_INT;
  2484. DP(NETIF_MSG_LINK, "enabled external phy int\n");
  2485. }
  2486. } else { /* SerDes */
  2487. mask = NIG_MASK_SERDES0_LINK_STATUS;
  2488. DP(NETIF_MSG_LINK, "enabled SerDes interrupt\n");
  2489. if (!(SINGLE_MEDIA_DIRECT(params)) &&
  2490. params->phy[INT_PHY].type !=
  2491. PORT_HW_CFG_SERDES_EXT_PHY_TYPE_NOT_CONN) {
  2492. mask |= NIG_MASK_MI_INT;
  2493. DP(NETIF_MSG_LINK, "enabled external phy int\n");
  2494. }
  2495. }
  2496. bnx2x_bits_en(bp,
  2497. NIG_REG_MASK_INTERRUPT_PORT0 + port*4,
  2498. mask);
  2499. DP(NETIF_MSG_LINK, "port %x, is_xgxs %x, int_status 0x%x\n", port,
  2500. (params->switch_cfg == SWITCH_CFG_10G),
  2501. REG_RD(bp, NIG_REG_STATUS_INTERRUPT_PORT0 + port*4));
  2502. DP(NETIF_MSG_LINK, " int_mask 0x%x, MI_INT %x, SERDES_LINK %x\n",
  2503. REG_RD(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4),
  2504. REG_RD(bp, NIG_REG_EMAC0_STATUS_MISC_MI_INT + port*0x18),
  2505. REG_RD(bp, NIG_REG_SERDES0_STATUS_LINK_STATUS+port*0x3c));
  2506. DP(NETIF_MSG_LINK, " 10G %x, XGXS_LINK %x\n",
  2507. REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK10G + port*0x68),
  2508. REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK_STATUS + port*0x68));
  2509. }
  2510. static void bnx2x_rearm_latch_signal(struct bnx2x *bp, u8 port,
  2511. u8 exp_mi_int)
  2512. {
  2513. u32 latch_status = 0;
  2514. /*
  2515. * Disable the MI INT ( external phy int ) by writing 1 to the
  2516. * status register. Link down indication is high-active-signal,
  2517. * so in this case we need to write the status to clear the XOR
  2518. */
  2519. /* Read Latched signals */
  2520. latch_status = REG_RD(bp,
  2521. NIG_REG_LATCH_STATUS_0 + port*8);
  2522. DP(NETIF_MSG_LINK, "latch_status = 0x%x\n", latch_status);
  2523. /* Handle only those with latched-signal=up.*/
  2524. if (exp_mi_int)
  2525. bnx2x_bits_en(bp,
  2526. NIG_REG_STATUS_INTERRUPT_PORT0
  2527. + port*4,
  2528. NIG_STATUS_EMAC0_MI_INT);
  2529. else
  2530. bnx2x_bits_dis(bp,
  2531. NIG_REG_STATUS_INTERRUPT_PORT0
  2532. + port*4,
  2533. NIG_STATUS_EMAC0_MI_INT);
  2534. if (latch_status & 1) {
  2535. /* For all latched-signal=up : Re-Arm Latch signals */
  2536. REG_WR(bp, NIG_REG_LATCH_STATUS_0 + port*8,
  2537. (latch_status & 0xfffe) | (latch_status & 1));
  2538. }
  2539. /* For all latched-signal=up,Write original_signal to status */
  2540. }
  2541. static void bnx2x_link_int_ack(struct link_params *params,
  2542. struct link_vars *vars, u8 is_10g)
  2543. {
  2544. struct bnx2x *bp = params->bp;
  2545. u8 port = params->port;
  2546. /*
  2547. * First reset all status we assume only one line will be
  2548. * change at a time
  2549. */
  2550. bnx2x_bits_dis(bp, NIG_REG_STATUS_INTERRUPT_PORT0 + port*4,
  2551. (NIG_STATUS_XGXS0_LINK10G |
  2552. NIG_STATUS_XGXS0_LINK_STATUS |
  2553. NIG_STATUS_SERDES0_LINK_STATUS));
  2554. if (vars->phy_link_up) {
  2555. if (is_10g) {
  2556. /*
  2557. * Disable the 10G link interrupt by writing 1 to the
  2558. * status register
  2559. */
  2560. DP(NETIF_MSG_LINK, "10G XGXS phy link up\n");
  2561. bnx2x_bits_en(bp,
  2562. NIG_REG_STATUS_INTERRUPT_PORT0 + port*4,
  2563. NIG_STATUS_XGXS0_LINK10G);
  2564. } else if (params->switch_cfg == SWITCH_CFG_10G) {
  2565. /*
  2566. * Disable the link interrupt by writing 1 to the
  2567. * relevant lane in the status register
  2568. */
  2569. u32 ser_lane = ((params->lane_config &
  2570. PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
  2571. PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
  2572. DP(NETIF_MSG_LINK, "%d speed XGXS phy link up\n",
  2573. vars->line_speed);
  2574. bnx2x_bits_en(bp,
  2575. NIG_REG_STATUS_INTERRUPT_PORT0 + port*4,
  2576. ((1 << ser_lane) <<
  2577. NIG_STATUS_XGXS0_LINK_STATUS_SIZE));
  2578. } else { /* SerDes */
  2579. DP(NETIF_MSG_LINK, "SerDes phy link up\n");
  2580. /*
  2581. * Disable the link interrupt by writing 1 to the status
  2582. * register
  2583. */
  2584. bnx2x_bits_en(bp,
  2585. NIG_REG_STATUS_INTERRUPT_PORT0 + port*4,
  2586. NIG_STATUS_SERDES0_LINK_STATUS);
  2587. }
  2588. }
  2589. }
  2590. static int bnx2x_format_ver(u32 num, u8 *str, u16 *len)
  2591. {
  2592. u8 *str_ptr = str;
  2593. u32 mask = 0xf0000000;
  2594. u8 shift = 8*4;
  2595. u8 digit;
  2596. u8 remove_leading_zeros = 1;
  2597. if (*len < 10) {
  2598. /* Need more than 10chars for this format */
  2599. *str_ptr = '\0';
  2600. (*len)--;
  2601. return -EINVAL;
  2602. }
  2603. while (shift > 0) {
  2604. shift -= 4;
  2605. digit = ((num & mask) >> shift);
  2606. if (digit == 0 && remove_leading_zeros) {
  2607. mask = mask >> 4;
  2608. continue;
  2609. } else if (digit < 0xa)
  2610. *str_ptr = digit + '0';
  2611. else
  2612. *str_ptr = digit - 0xa + 'a';
  2613. remove_leading_zeros = 0;
  2614. str_ptr++;
  2615. (*len)--;
  2616. mask = mask >> 4;
  2617. if (shift == 4*4) {
  2618. *str_ptr = '.';
  2619. str_ptr++;
  2620. (*len)--;
  2621. remove_leading_zeros = 1;
  2622. }
  2623. }
  2624. return 0;
  2625. }
  2626. static int bnx2x_null_format_ver(u32 spirom_ver, u8 *str, u16 *len)
  2627. {
  2628. str[0] = '\0';
  2629. (*len)--;
  2630. return 0;
  2631. }
  2632. int bnx2x_get_ext_phy_fw_version(struct link_params *params, u8 driver_loaded,
  2633. u8 *version, u16 len)
  2634. {
  2635. struct bnx2x *bp;
  2636. u32 spirom_ver = 0;
  2637. int status = 0;
  2638. u8 *ver_p = version;
  2639. u16 remain_len = len;
  2640. if (version == NULL || params == NULL)
  2641. return -EINVAL;
  2642. bp = params->bp;
  2643. /* Extract first external phy*/
  2644. version[0] = '\0';
  2645. spirom_ver = REG_RD(bp, params->phy[EXT_PHY1].ver_addr);
  2646. if (params->phy[EXT_PHY1].format_fw_ver) {
  2647. status |= params->phy[EXT_PHY1].format_fw_ver(spirom_ver,
  2648. ver_p,
  2649. &remain_len);
  2650. ver_p += (len - remain_len);
  2651. }
  2652. if ((params->num_phys == MAX_PHYS) &&
  2653. (params->phy[EXT_PHY2].ver_addr != 0)) {
  2654. spirom_ver = REG_RD(bp, params->phy[EXT_PHY2].ver_addr);
  2655. if (params->phy[EXT_PHY2].format_fw_ver) {
  2656. *ver_p = '/';
  2657. ver_p++;
  2658. remain_len--;
  2659. status |= params->phy[EXT_PHY2].format_fw_ver(
  2660. spirom_ver,
  2661. ver_p,
  2662. &remain_len);
  2663. ver_p = version + (len - remain_len);
  2664. }
  2665. }
  2666. *ver_p = '\0';
  2667. return status;
  2668. }
  2669. static void bnx2x_set_xgxs_loopback(struct bnx2x_phy *phy,
  2670. struct link_params *params)
  2671. {
  2672. u8 port = params->port;
  2673. struct bnx2x *bp = params->bp;
  2674. if (phy->req_line_speed != SPEED_1000) {
  2675. u32 md_devad;
  2676. DP(NETIF_MSG_LINK, "XGXS 10G loopback enable\n");
  2677. /* change the uni_phy_addr in the nig */
  2678. md_devad = REG_RD(bp, (NIG_REG_XGXS0_CTRL_MD_DEVAD +
  2679. port*0x18));
  2680. REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_DEVAD + port*0x18, 0x5);
  2681. bnx2x_cl45_write(bp, phy,
  2682. 5,
  2683. (MDIO_REG_BANK_AER_BLOCK +
  2684. (MDIO_AER_BLOCK_AER_REG & 0xf)),
  2685. 0x2800);
  2686. bnx2x_cl45_write(bp, phy,
  2687. 5,
  2688. (MDIO_REG_BANK_CL73_IEEEB0 +
  2689. (MDIO_CL73_IEEEB0_CL73_AN_CONTROL & 0xf)),
  2690. 0x6041);
  2691. msleep(200);
  2692. /* set aer mmd back */
  2693. bnx2x_set_aer_mmd_xgxs(params, phy);
  2694. /* and md_devad */
  2695. REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_DEVAD + port*0x18, md_devad);
  2696. } else {
  2697. u16 mii_ctrl;
  2698. DP(NETIF_MSG_LINK, "XGXS 1G loopback enable\n");
  2699. bnx2x_cl45_read(bp, phy, 5,
  2700. (MDIO_REG_BANK_COMBO_IEEE0 +
  2701. (MDIO_COMBO_IEEE0_MII_CONTROL & 0xf)),
  2702. &mii_ctrl);
  2703. bnx2x_cl45_write(bp, phy, 5,
  2704. (MDIO_REG_BANK_COMBO_IEEE0 +
  2705. (MDIO_COMBO_IEEE0_MII_CONTROL & 0xf)),
  2706. mii_ctrl |
  2707. MDIO_COMBO_IEEO_MII_CONTROL_LOOPBACK);
  2708. }
  2709. }
  2710. int bnx2x_set_led(struct link_params *params,
  2711. struct link_vars *vars, u8 mode, u32 speed)
  2712. {
  2713. u8 port = params->port;
  2714. u16 hw_led_mode = params->hw_led_mode;
  2715. int rc = 0;
  2716. u8 phy_idx;
  2717. u32 tmp;
  2718. u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
  2719. struct bnx2x *bp = params->bp;
  2720. DP(NETIF_MSG_LINK, "bnx2x_set_led: port %x, mode %d\n", port, mode);
  2721. DP(NETIF_MSG_LINK, "speed 0x%x, hw_led_mode 0x%x\n",
  2722. speed, hw_led_mode);
  2723. /* In case */
  2724. for (phy_idx = EXT_PHY1; phy_idx < MAX_PHYS; phy_idx++) {
  2725. if (params->phy[phy_idx].set_link_led) {
  2726. params->phy[phy_idx].set_link_led(
  2727. &params->phy[phy_idx], params, mode);
  2728. }
  2729. }
  2730. switch (mode) {
  2731. case LED_MODE_FRONT_PANEL_OFF:
  2732. case LED_MODE_OFF:
  2733. REG_WR(bp, NIG_REG_LED_10G_P0 + port*4, 0);
  2734. REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4,
  2735. SHARED_HW_CFG_LED_MAC1);
  2736. tmp = EMAC_RD(bp, EMAC_REG_EMAC_LED);
  2737. EMAC_WR(bp, EMAC_REG_EMAC_LED, (tmp | EMAC_LED_OVERRIDE));
  2738. break;
  2739. case LED_MODE_OPER:
  2740. /*
  2741. * For all other phys, OPER mode is same as ON, so in case
  2742. * link is down, do nothing
  2743. */
  2744. if (!vars->link_up)
  2745. break;
  2746. case LED_MODE_ON:
  2747. if (((params->phy[EXT_PHY1].type ==
  2748. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727) ||
  2749. (params->phy[EXT_PHY1].type ==
  2750. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722)) &&
  2751. CHIP_IS_E2(bp) && params->num_phys == 2) {
  2752. /*
  2753. * This is a work-around for E2+8727 Configurations
  2754. */
  2755. if (mode == LED_MODE_ON ||
  2756. speed == SPEED_10000){
  2757. REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4, 0);
  2758. REG_WR(bp, NIG_REG_LED_10G_P0 + port*4, 1);
  2759. tmp = EMAC_RD(bp, EMAC_REG_EMAC_LED);
  2760. EMAC_WR(bp, EMAC_REG_EMAC_LED,
  2761. (tmp | EMAC_LED_OVERRIDE));
  2762. return rc;
  2763. }
  2764. } else if (SINGLE_MEDIA_DIRECT(params)) {
  2765. /*
  2766. * This is a work-around for HW issue found when link
  2767. * is up in CL73
  2768. */
  2769. REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4, 0);
  2770. REG_WR(bp, NIG_REG_LED_10G_P0 + port*4, 1);
  2771. } else {
  2772. REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4, hw_led_mode);
  2773. }
  2774. REG_WR(bp, NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0 + port*4, 0);
  2775. /* Set blinking rate to ~15.9Hz */
  2776. REG_WR(bp, NIG_REG_LED_CONTROL_BLINK_RATE_P0 + port*4,
  2777. LED_BLINK_RATE_VAL);
  2778. REG_WR(bp, NIG_REG_LED_CONTROL_BLINK_RATE_ENA_P0 +
  2779. port*4, 1);
  2780. tmp = EMAC_RD(bp, EMAC_REG_EMAC_LED);
  2781. EMAC_WR(bp, EMAC_REG_EMAC_LED, (tmp & (~EMAC_LED_OVERRIDE)));
  2782. if (CHIP_IS_E1(bp) &&
  2783. ((speed == SPEED_2500) ||
  2784. (speed == SPEED_1000) ||
  2785. (speed == SPEED_100) ||
  2786. (speed == SPEED_10))) {
  2787. /*
  2788. * On Everest 1 Ax chip versions for speeds less than
  2789. * 10G LED scheme is different
  2790. */
  2791. REG_WR(bp, NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0
  2792. + port*4, 1);
  2793. REG_WR(bp, NIG_REG_LED_CONTROL_TRAFFIC_P0 +
  2794. port*4, 0);
  2795. REG_WR(bp, NIG_REG_LED_CONTROL_BLINK_TRAFFIC_P0 +
  2796. port*4, 1);
  2797. }
  2798. break;
  2799. default:
  2800. rc = -EINVAL;
  2801. DP(NETIF_MSG_LINK, "bnx2x_set_led: Invalid led mode %d\n",
  2802. mode);
  2803. break;
  2804. }
  2805. return rc;
  2806. }
  2807. /*
  2808. * This function comes to reflect the actual link state read DIRECTLY from the
  2809. * HW
  2810. */
  2811. int bnx2x_test_link(struct link_params *params, struct link_vars *vars,
  2812. u8 is_serdes)
  2813. {
  2814. struct bnx2x *bp = params->bp;
  2815. u16 gp_status = 0, phy_index = 0;
  2816. u8 ext_phy_link_up = 0, serdes_phy_type;
  2817. struct link_vars temp_vars;
  2818. CL22_RD_OVER_CL45(bp, &params->phy[INT_PHY],
  2819. MDIO_REG_BANK_GP_STATUS,
  2820. MDIO_GP_STATUS_TOP_AN_STATUS1,
  2821. &gp_status);
  2822. /* link is up only if both local phy and external phy are up */
  2823. if (!(gp_status & MDIO_GP_STATUS_TOP_AN_STATUS1_LINK_STATUS))
  2824. return -ESRCH;
  2825. switch (params->num_phys) {
  2826. case 1:
  2827. /* No external PHY */
  2828. return 0;
  2829. case 2:
  2830. ext_phy_link_up = params->phy[EXT_PHY1].read_status(
  2831. &params->phy[EXT_PHY1],
  2832. params, &temp_vars);
  2833. break;
  2834. case 3: /* Dual Media */
  2835. for (phy_index = EXT_PHY1; phy_index < params->num_phys;
  2836. phy_index++) {
  2837. serdes_phy_type = ((params->phy[phy_index].media_type ==
  2838. ETH_PHY_SFP_FIBER) ||
  2839. (params->phy[phy_index].media_type ==
  2840. ETH_PHY_XFP_FIBER) ||
  2841. (params->phy[phy_index].media_type ==
  2842. ETH_PHY_DA_TWINAX));
  2843. if (is_serdes != serdes_phy_type)
  2844. continue;
  2845. if (params->phy[phy_index].read_status) {
  2846. ext_phy_link_up |=
  2847. params->phy[phy_index].read_status(
  2848. &params->phy[phy_index],
  2849. params, &temp_vars);
  2850. }
  2851. }
  2852. break;
  2853. }
  2854. if (ext_phy_link_up)
  2855. return 0;
  2856. return -ESRCH;
  2857. }
  2858. static int bnx2x_link_initialize(struct link_params *params,
  2859. struct link_vars *vars)
  2860. {
  2861. int rc = 0;
  2862. u8 phy_index, non_ext_phy;
  2863. struct bnx2x *bp = params->bp;
  2864. /*
  2865. * In case of external phy existence, the line speed would be the
  2866. * line speed linked up by the external phy. In case it is direct
  2867. * only, then the line_speed during initialization will be
  2868. * equal to the req_line_speed
  2869. */
  2870. vars->line_speed = params->phy[INT_PHY].req_line_speed;
  2871. /*
  2872. * Initialize the internal phy in case this is a direct board
  2873. * (no external phys), or this board has external phy which requires
  2874. * to first.
  2875. */
  2876. if (params->phy[INT_PHY].config_init)
  2877. params->phy[INT_PHY].config_init(
  2878. &params->phy[INT_PHY],
  2879. params, vars);
  2880. /* init ext phy and enable link state int */
  2881. non_ext_phy = (SINGLE_MEDIA_DIRECT(params) ||
  2882. (params->loopback_mode == LOOPBACK_XGXS));
  2883. if (non_ext_phy ||
  2884. (params->phy[EXT_PHY1].flags & FLAGS_INIT_XGXS_FIRST) ||
  2885. (params->loopback_mode == LOOPBACK_EXT_PHY)) {
  2886. struct bnx2x_phy *phy = &params->phy[INT_PHY];
  2887. if (vars->line_speed == SPEED_AUTO_NEG)
  2888. bnx2x_set_parallel_detection(phy, params);
  2889. bnx2x_init_internal_phy(phy, params, vars);
  2890. }
  2891. /* Init external phy*/
  2892. if (!non_ext_phy)
  2893. for (phy_index = EXT_PHY1; phy_index < params->num_phys;
  2894. phy_index++) {
  2895. /*
  2896. * No need to initialize second phy in case of first
  2897. * phy only selection. In case of second phy, we do
  2898. * need to initialize the first phy, since they are
  2899. * connected.
  2900. */
  2901. if (phy_index == EXT_PHY2 &&
  2902. (bnx2x_phy_selection(params) ==
  2903. PORT_HW_CFG_PHY_SELECTION_FIRST_PHY)) {
  2904. DP(NETIF_MSG_LINK, "Ignoring second phy\n");
  2905. continue;
  2906. }
  2907. params->phy[phy_index].config_init(
  2908. &params->phy[phy_index],
  2909. params, vars);
  2910. }
  2911. /* Reset the interrupt indication after phy was initialized */
  2912. bnx2x_bits_dis(bp, NIG_REG_STATUS_INTERRUPT_PORT0 +
  2913. params->port*4,
  2914. (NIG_STATUS_XGXS0_LINK10G |
  2915. NIG_STATUS_XGXS0_LINK_STATUS |
  2916. NIG_STATUS_SERDES0_LINK_STATUS |
  2917. NIG_MASK_MI_INT));
  2918. return rc;
  2919. }
  2920. static void bnx2x_int_link_reset(struct bnx2x_phy *phy,
  2921. struct link_params *params)
  2922. {
  2923. /* reset the SerDes/XGXS */
  2924. REG_WR(params->bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_CLEAR,
  2925. (0x1ff << (params->port*16)));
  2926. }
  2927. static void bnx2x_common_ext_link_reset(struct bnx2x_phy *phy,
  2928. struct link_params *params)
  2929. {
  2930. struct bnx2x *bp = params->bp;
  2931. u8 gpio_port;
  2932. /* HW reset */
  2933. if (CHIP_IS_E2(bp))
  2934. gpio_port = BP_PATH(bp);
  2935. else
  2936. gpio_port = params->port;
  2937. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
  2938. MISC_REGISTERS_GPIO_OUTPUT_LOW,
  2939. gpio_port);
  2940. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
  2941. MISC_REGISTERS_GPIO_OUTPUT_LOW,
  2942. gpio_port);
  2943. DP(NETIF_MSG_LINK, "reset external PHY\n");
  2944. }
  2945. static int bnx2x_update_link_down(struct link_params *params,
  2946. struct link_vars *vars)
  2947. {
  2948. struct bnx2x *bp = params->bp;
  2949. u8 port = params->port;
  2950. DP(NETIF_MSG_LINK, "Port %x: Link is down\n", port);
  2951. bnx2x_set_led(params, vars, LED_MODE_OFF, 0);
  2952. /* indicate no mac active */
  2953. vars->mac_type = MAC_TYPE_NONE;
  2954. /* update shared memory */
  2955. vars->link_status = 0;
  2956. vars->line_speed = 0;
  2957. bnx2x_update_mng(params, vars->link_status);
  2958. /* activate nig drain */
  2959. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + port*4, 1);
  2960. /* disable emac */
  2961. REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 0);
  2962. msleep(10);
  2963. /* reset BigMac */
  2964. bnx2x_bmac_rx_disable(bp, params->port);
  2965. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
  2966. (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
  2967. return 0;
  2968. }
  2969. static int bnx2x_update_link_up(struct link_params *params,
  2970. struct link_vars *vars,
  2971. u8 link_10g)
  2972. {
  2973. struct bnx2x *bp = params->bp;
  2974. u8 port = params->port;
  2975. int rc = 0;
  2976. vars->link_status |= LINK_STATUS_LINK_UP;
  2977. if (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX)
  2978. vars->link_status |=
  2979. LINK_STATUS_TX_FLOW_CONTROL_ENABLED;
  2980. if (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX)
  2981. vars->link_status |=
  2982. LINK_STATUS_RX_FLOW_CONTROL_ENABLED;
  2983. if (link_10g) {
  2984. bnx2x_bmac_enable(params, vars, 0);
  2985. bnx2x_set_led(params, vars,
  2986. LED_MODE_OPER, SPEED_10000);
  2987. } else {
  2988. rc = bnx2x_emac_program(params, vars);
  2989. bnx2x_emac_enable(params, vars, 0);
  2990. /* AN complete? */
  2991. if ((vars->link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE)
  2992. && (!(vars->phy_flags & PHY_SGMII_FLAG)) &&
  2993. SINGLE_MEDIA_DIRECT(params))
  2994. bnx2x_set_gmii_tx_driver(params);
  2995. }
  2996. /* PBF - link up */
  2997. if (!(CHIP_IS_E2(bp)))
  2998. rc |= bnx2x_pbf_update(params, vars->flow_ctrl,
  2999. vars->line_speed);
  3000. /* disable drain */
  3001. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + port*4, 0);
  3002. /* update shared memory */
  3003. bnx2x_update_mng(params, vars->link_status);
  3004. msleep(20);
  3005. return rc;
  3006. }
  3007. /*
  3008. * The bnx2x_link_update function should be called upon link
  3009. * interrupt.
  3010. * Link is considered up as follows:
  3011. * - DIRECT_SINGLE_MEDIA - Only XGXS link (internal link) needs
  3012. * to be up
  3013. * - SINGLE_MEDIA - The link between the 577xx and the external
  3014. * phy (XGXS) need to up as well as the external link of the
  3015. * phy (PHY_EXT1)
  3016. * - DUAL_MEDIA - The link between the 577xx and the first
  3017. * external phy needs to be up, and at least one of the 2
  3018. * external phy link must be up.
  3019. */
  3020. int bnx2x_link_update(struct link_params *params, struct link_vars *vars)
  3021. {
  3022. struct bnx2x *bp = params->bp;
  3023. struct link_vars phy_vars[MAX_PHYS];
  3024. u8 port = params->port;
  3025. u8 link_10g, phy_index;
  3026. u8 ext_phy_link_up = 0, cur_link_up;
  3027. int rc = 0;
  3028. u8 is_mi_int = 0;
  3029. u16 ext_phy_line_speed = 0, prev_line_speed = vars->line_speed;
  3030. u8 active_external_phy = INT_PHY;
  3031. vars->link_status = 0;
  3032. for (phy_index = INT_PHY; phy_index < params->num_phys;
  3033. phy_index++) {
  3034. phy_vars[phy_index].flow_ctrl = 0;
  3035. phy_vars[phy_index].link_status = 0;
  3036. phy_vars[phy_index].line_speed = 0;
  3037. phy_vars[phy_index].duplex = DUPLEX_FULL;
  3038. phy_vars[phy_index].phy_link_up = 0;
  3039. phy_vars[phy_index].link_up = 0;
  3040. phy_vars[phy_index].fault_detected = 0;
  3041. }
  3042. DP(NETIF_MSG_LINK, "port %x, XGXS?%x, int_status 0x%x\n",
  3043. port, (vars->phy_flags & PHY_XGXS_FLAG),
  3044. REG_RD(bp, NIG_REG_STATUS_INTERRUPT_PORT0 + port*4));
  3045. is_mi_int = (u8)(REG_RD(bp, NIG_REG_EMAC0_STATUS_MISC_MI_INT +
  3046. port*0x18) > 0);
  3047. DP(NETIF_MSG_LINK, "int_mask 0x%x MI_INT %x, SERDES_LINK %x\n",
  3048. REG_RD(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4),
  3049. is_mi_int,
  3050. REG_RD(bp, NIG_REG_SERDES0_STATUS_LINK_STATUS + port*0x3c));
  3051. DP(NETIF_MSG_LINK, " 10G %x, XGXS_LINK %x\n",
  3052. REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK10G + port*0x68),
  3053. REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK_STATUS + port*0x68));
  3054. /* disable emac */
  3055. REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 0);
  3056. /*
  3057. * Step 1:
  3058. * Check external link change only for external phys, and apply
  3059. * priority selection between them in case the link on both phys
  3060. * is up. Note that the instead of the common vars, a temporary
  3061. * vars argument is used since each phy may have different link/
  3062. * speed/duplex result
  3063. */
  3064. for (phy_index = EXT_PHY1; phy_index < params->num_phys;
  3065. phy_index++) {
  3066. struct bnx2x_phy *phy = &params->phy[phy_index];
  3067. if (!phy->read_status)
  3068. continue;
  3069. /* Read link status and params of this ext phy */
  3070. cur_link_up = phy->read_status(phy, params,
  3071. &phy_vars[phy_index]);
  3072. if (cur_link_up) {
  3073. DP(NETIF_MSG_LINK, "phy in index %d link is up\n",
  3074. phy_index);
  3075. } else {
  3076. DP(NETIF_MSG_LINK, "phy in index %d link is down\n",
  3077. phy_index);
  3078. continue;
  3079. }
  3080. if (!ext_phy_link_up) {
  3081. ext_phy_link_up = 1;
  3082. active_external_phy = phy_index;
  3083. } else {
  3084. switch (bnx2x_phy_selection(params)) {
  3085. case PORT_HW_CFG_PHY_SELECTION_HARDWARE_DEFAULT:
  3086. case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY:
  3087. /*
  3088. * In this option, the first PHY makes sure to pass the
  3089. * traffic through itself only.
  3090. * Its not clear how to reset the link on the second phy
  3091. */
  3092. active_external_phy = EXT_PHY1;
  3093. break;
  3094. case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY:
  3095. /*
  3096. * In this option, the first PHY makes sure to pass the
  3097. * traffic through the second PHY.
  3098. */
  3099. active_external_phy = EXT_PHY2;
  3100. break;
  3101. default:
  3102. /*
  3103. * Link indication on both PHYs with the following cases
  3104. * is invalid:
  3105. * - FIRST_PHY means that second phy wasn't initialized,
  3106. * hence its link is expected to be down
  3107. * - SECOND_PHY means that first phy should not be able
  3108. * to link up by itself (using configuration)
  3109. * - DEFAULT should be overriden during initialiazation
  3110. */
  3111. DP(NETIF_MSG_LINK, "Invalid link indication"
  3112. "mpc=0x%x. DISABLING LINK !!!\n",
  3113. params->multi_phy_config);
  3114. ext_phy_link_up = 0;
  3115. break;
  3116. }
  3117. }
  3118. }
  3119. prev_line_speed = vars->line_speed;
  3120. /*
  3121. * Step 2:
  3122. * Read the status of the internal phy. In case of
  3123. * DIRECT_SINGLE_MEDIA board, this link is the external link,
  3124. * otherwise this is the link between the 577xx and the first
  3125. * external phy
  3126. */
  3127. if (params->phy[INT_PHY].read_status)
  3128. params->phy[INT_PHY].read_status(
  3129. &params->phy[INT_PHY],
  3130. params, vars);
  3131. /*
  3132. * The INT_PHY flow control reside in the vars. This include the
  3133. * case where the speed or flow control are not set to AUTO.
  3134. * Otherwise, the active external phy flow control result is set
  3135. * to the vars. The ext_phy_line_speed is needed to check if the
  3136. * speed is different between the internal phy and external phy.
  3137. * This case may be result of intermediate link speed change.
  3138. */
  3139. if (active_external_phy > INT_PHY) {
  3140. vars->flow_ctrl = phy_vars[active_external_phy].flow_ctrl;
  3141. /*
  3142. * Link speed is taken from the XGXS. AN and FC result from
  3143. * the external phy.
  3144. */
  3145. vars->link_status |= phy_vars[active_external_phy].link_status;
  3146. /*
  3147. * if active_external_phy is first PHY and link is up - disable
  3148. * disable TX on second external PHY
  3149. */
  3150. if (active_external_phy == EXT_PHY1) {
  3151. if (params->phy[EXT_PHY2].phy_specific_func) {
  3152. DP(NETIF_MSG_LINK, "Disabling TX on"
  3153. " EXT_PHY2\n");
  3154. params->phy[EXT_PHY2].phy_specific_func(
  3155. &params->phy[EXT_PHY2],
  3156. params, DISABLE_TX);
  3157. }
  3158. }
  3159. ext_phy_line_speed = phy_vars[active_external_phy].line_speed;
  3160. vars->duplex = phy_vars[active_external_phy].duplex;
  3161. if (params->phy[active_external_phy].supported &
  3162. SUPPORTED_FIBRE)
  3163. vars->link_status |= LINK_STATUS_SERDES_LINK;
  3164. DP(NETIF_MSG_LINK, "Active external phy selected: %x\n",
  3165. active_external_phy);
  3166. }
  3167. for (phy_index = EXT_PHY1; phy_index < params->num_phys;
  3168. phy_index++) {
  3169. if (params->phy[phy_index].flags &
  3170. FLAGS_REARM_LATCH_SIGNAL) {
  3171. bnx2x_rearm_latch_signal(bp, port,
  3172. phy_index ==
  3173. active_external_phy);
  3174. break;
  3175. }
  3176. }
  3177. DP(NETIF_MSG_LINK, "vars->flow_ctrl = 0x%x, vars->link_status = 0x%x,"
  3178. " ext_phy_line_speed = %d\n", vars->flow_ctrl,
  3179. vars->link_status, ext_phy_line_speed);
  3180. /*
  3181. * Upon link speed change set the NIG into drain mode. Comes to
  3182. * deals with possible FIFO glitch due to clk change when speed
  3183. * is decreased without link down indicator
  3184. */
  3185. if (vars->phy_link_up) {
  3186. if (!(SINGLE_MEDIA_DIRECT(params)) && ext_phy_link_up &&
  3187. (ext_phy_line_speed != vars->line_speed)) {
  3188. DP(NETIF_MSG_LINK, "Internal link speed %d is"
  3189. " different than the external"
  3190. " link speed %d\n", vars->line_speed,
  3191. ext_phy_line_speed);
  3192. vars->phy_link_up = 0;
  3193. } else if (prev_line_speed != vars->line_speed) {
  3194. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4,
  3195. 0);
  3196. msleep(1);
  3197. }
  3198. }
  3199. /* anything 10 and over uses the bmac */
  3200. link_10g = ((vars->line_speed == SPEED_10000) ||
  3201. (vars->line_speed == SPEED_12000) ||
  3202. (vars->line_speed == SPEED_12500) ||
  3203. (vars->line_speed == SPEED_13000) ||
  3204. (vars->line_speed == SPEED_15000) ||
  3205. (vars->line_speed == SPEED_16000));
  3206. bnx2x_link_int_ack(params, vars, link_10g);
  3207. /*
  3208. * In case external phy link is up, and internal link is down
  3209. * (not initialized yet probably after link initialization, it
  3210. * needs to be initialized.
  3211. * Note that after link down-up as result of cable plug, the xgxs
  3212. * link would probably become up again without the need
  3213. * initialize it
  3214. */
  3215. if (!(SINGLE_MEDIA_DIRECT(params))) {
  3216. DP(NETIF_MSG_LINK, "ext_phy_link_up = %d, int_link_up = %d,"
  3217. " init_preceding = %d\n", ext_phy_link_up,
  3218. vars->phy_link_up,
  3219. params->phy[EXT_PHY1].flags &
  3220. FLAGS_INIT_XGXS_FIRST);
  3221. if (!(params->phy[EXT_PHY1].flags &
  3222. FLAGS_INIT_XGXS_FIRST)
  3223. && ext_phy_link_up && !vars->phy_link_up) {
  3224. vars->line_speed = ext_phy_line_speed;
  3225. if (vars->line_speed < SPEED_1000)
  3226. vars->phy_flags |= PHY_SGMII_FLAG;
  3227. else
  3228. vars->phy_flags &= ~PHY_SGMII_FLAG;
  3229. bnx2x_init_internal_phy(&params->phy[INT_PHY],
  3230. params,
  3231. vars);
  3232. }
  3233. }
  3234. /*
  3235. * Link is up only if both local phy and external phy (in case of
  3236. * non-direct board) are up
  3237. */
  3238. vars->link_up = (vars->phy_link_up &&
  3239. (ext_phy_link_up ||
  3240. SINGLE_MEDIA_DIRECT(params)) &&
  3241. (phy_vars[active_external_phy].fault_detected == 0));
  3242. if (vars->link_up)
  3243. rc = bnx2x_update_link_up(params, vars, link_10g);
  3244. else
  3245. rc = bnx2x_update_link_down(params, vars);
  3246. return rc;
  3247. }
  3248. /*****************************************************************************/
  3249. /* External Phy section */
  3250. /*****************************************************************************/
  3251. void bnx2x_ext_phy_hw_reset(struct bnx2x *bp, u8 port)
  3252. {
  3253. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
  3254. MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
  3255. msleep(1);
  3256. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
  3257. MISC_REGISTERS_GPIO_OUTPUT_HIGH, port);
  3258. }
  3259. static void bnx2x_save_spirom_version(struct bnx2x *bp, u8 port,
  3260. u32 spirom_ver, u32 ver_addr)
  3261. {
  3262. DP(NETIF_MSG_LINK, "FW version 0x%x:0x%x for port %d\n",
  3263. (u16)(spirom_ver>>16), (u16)spirom_ver, port);
  3264. if (ver_addr)
  3265. REG_WR(bp, ver_addr, spirom_ver);
  3266. }
  3267. static void bnx2x_save_bcm_spirom_ver(struct bnx2x *bp,
  3268. struct bnx2x_phy *phy,
  3269. u8 port)
  3270. {
  3271. u16 fw_ver1, fw_ver2;
  3272. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
  3273. MDIO_PMA_REG_ROM_VER1, &fw_ver1);
  3274. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
  3275. MDIO_PMA_REG_ROM_VER2, &fw_ver2);
  3276. bnx2x_save_spirom_version(bp, port, (u32)(fw_ver1<<16 | fw_ver2),
  3277. phy->ver_addr);
  3278. }
  3279. static void bnx2x_ext_phy_set_pause(struct link_params *params,
  3280. struct bnx2x_phy *phy,
  3281. struct link_vars *vars)
  3282. {
  3283. u16 val;
  3284. struct bnx2x *bp = params->bp;
  3285. /* read modify write pause advertizing */
  3286. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV_PAUSE, &val);
  3287. val &= ~MDIO_AN_REG_ADV_PAUSE_BOTH;
  3288. /* Please refer to Table 28B-3 of 802.3ab-1999 spec. */
  3289. bnx2x_calc_ieee_aneg_adv(phy, params, &vars->ieee_fc);
  3290. if ((vars->ieee_fc &
  3291. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) ==
  3292. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) {
  3293. val |= MDIO_AN_REG_ADV_PAUSE_ASYMMETRIC;
  3294. }
  3295. if ((vars->ieee_fc &
  3296. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) ==
  3297. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) {
  3298. val |= MDIO_AN_REG_ADV_PAUSE_PAUSE;
  3299. }
  3300. DP(NETIF_MSG_LINK, "Ext phy AN advertize 0x%x\n", val);
  3301. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV_PAUSE, val);
  3302. }
  3303. static u8 bnx2x_ext_phy_resolve_fc(struct bnx2x_phy *phy,
  3304. struct link_params *params,
  3305. struct link_vars *vars)
  3306. {
  3307. struct bnx2x *bp = params->bp;
  3308. u16 ld_pause; /* local */
  3309. u16 lp_pause; /* link partner */
  3310. u16 pause_result;
  3311. u8 ret = 0;
  3312. /* read twice */
  3313. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  3314. if (phy->req_flow_ctrl != BNX2X_FLOW_CTRL_AUTO)
  3315. vars->flow_ctrl = phy->req_flow_ctrl;
  3316. else if (phy->req_line_speed != SPEED_AUTO_NEG)
  3317. vars->flow_ctrl = params->req_fc_auto_adv;
  3318. else if (vars->link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE) {
  3319. ret = 1;
  3320. bnx2x_cl45_read(bp, phy,
  3321. MDIO_AN_DEVAD,
  3322. MDIO_AN_REG_ADV_PAUSE, &ld_pause);
  3323. bnx2x_cl45_read(bp, phy,
  3324. MDIO_AN_DEVAD,
  3325. MDIO_AN_REG_LP_AUTO_NEG, &lp_pause);
  3326. pause_result = (ld_pause &
  3327. MDIO_AN_REG_ADV_PAUSE_MASK) >> 8;
  3328. pause_result |= (lp_pause &
  3329. MDIO_AN_REG_ADV_PAUSE_MASK) >> 10;
  3330. DP(NETIF_MSG_LINK, "Ext PHY pause result 0x%x\n",
  3331. pause_result);
  3332. bnx2x_pause_resolve(vars, pause_result);
  3333. }
  3334. return ret;
  3335. }
  3336. static void bnx2x_ext_phy_10G_an_resolve(struct bnx2x *bp,
  3337. struct bnx2x_phy *phy,
  3338. struct link_vars *vars)
  3339. {
  3340. u16 val;
  3341. bnx2x_cl45_read(bp, phy,
  3342. MDIO_AN_DEVAD,
  3343. MDIO_AN_REG_STATUS, &val);
  3344. bnx2x_cl45_read(bp, phy,
  3345. MDIO_AN_DEVAD,
  3346. MDIO_AN_REG_STATUS, &val);
  3347. if (val & (1<<5))
  3348. vars->link_status |= LINK_STATUS_AUTO_NEGOTIATE_COMPLETE;
  3349. if ((val & (1<<0)) == 0)
  3350. vars->link_status |= LINK_STATUS_PARALLEL_DETECTION_USED;
  3351. }
  3352. /******************************************************************/
  3353. /* common BCM8073/BCM8727 PHY SECTION */
  3354. /******************************************************************/
  3355. static void bnx2x_8073_resolve_fc(struct bnx2x_phy *phy,
  3356. struct link_params *params,
  3357. struct link_vars *vars)
  3358. {
  3359. struct bnx2x *bp = params->bp;
  3360. if (phy->req_line_speed == SPEED_10 ||
  3361. phy->req_line_speed == SPEED_100) {
  3362. vars->flow_ctrl = phy->req_flow_ctrl;
  3363. return;
  3364. }
  3365. if (bnx2x_ext_phy_resolve_fc(phy, params, vars) &&
  3366. (vars->flow_ctrl == BNX2X_FLOW_CTRL_NONE)) {
  3367. u16 pause_result;
  3368. u16 ld_pause; /* local */
  3369. u16 lp_pause; /* link partner */
  3370. bnx2x_cl45_read(bp, phy,
  3371. MDIO_AN_DEVAD,
  3372. MDIO_AN_REG_CL37_FC_LD, &ld_pause);
  3373. bnx2x_cl45_read(bp, phy,
  3374. MDIO_AN_DEVAD,
  3375. MDIO_AN_REG_CL37_FC_LP, &lp_pause);
  3376. pause_result = (ld_pause &
  3377. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) >> 5;
  3378. pause_result |= (lp_pause &
  3379. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) >> 7;
  3380. bnx2x_pause_resolve(vars, pause_result);
  3381. DP(NETIF_MSG_LINK, "Ext PHY CL37 pause result 0x%x\n",
  3382. pause_result);
  3383. }
  3384. }
  3385. static int bnx2x_8073_8727_external_rom_boot(struct bnx2x *bp,
  3386. struct bnx2x_phy *phy,
  3387. u8 port)
  3388. {
  3389. u32 count = 0;
  3390. u16 fw_ver1, fw_msgout;
  3391. int rc = 0;
  3392. /* Boot port from external ROM */
  3393. /* EDC grst */
  3394. bnx2x_cl45_write(bp, phy,
  3395. MDIO_PMA_DEVAD,
  3396. MDIO_PMA_REG_GEN_CTRL,
  3397. 0x0001);
  3398. /* ucode reboot and rst */
  3399. bnx2x_cl45_write(bp, phy,
  3400. MDIO_PMA_DEVAD,
  3401. MDIO_PMA_REG_GEN_CTRL,
  3402. 0x008c);
  3403. bnx2x_cl45_write(bp, phy,
  3404. MDIO_PMA_DEVAD,
  3405. MDIO_PMA_REG_MISC_CTRL1, 0x0001);
  3406. /* Reset internal microprocessor */
  3407. bnx2x_cl45_write(bp, phy,
  3408. MDIO_PMA_DEVAD,
  3409. MDIO_PMA_REG_GEN_CTRL,
  3410. MDIO_PMA_REG_GEN_CTRL_ROM_MICRO_RESET);
  3411. /* Release srst bit */
  3412. bnx2x_cl45_write(bp, phy,
  3413. MDIO_PMA_DEVAD,
  3414. MDIO_PMA_REG_GEN_CTRL,
  3415. MDIO_PMA_REG_GEN_CTRL_ROM_RESET_INTERNAL_MP);
  3416. /* Delay 100ms per the PHY specifications */
  3417. msleep(100);
  3418. /* 8073 sometimes taking longer to download */
  3419. do {
  3420. count++;
  3421. if (count > 300) {
  3422. DP(NETIF_MSG_LINK,
  3423. "bnx2x_8073_8727_external_rom_boot port %x:"
  3424. "Download failed. fw version = 0x%x\n",
  3425. port, fw_ver1);
  3426. rc = -EINVAL;
  3427. break;
  3428. }
  3429. bnx2x_cl45_read(bp, phy,
  3430. MDIO_PMA_DEVAD,
  3431. MDIO_PMA_REG_ROM_VER1, &fw_ver1);
  3432. bnx2x_cl45_read(bp, phy,
  3433. MDIO_PMA_DEVAD,
  3434. MDIO_PMA_REG_M8051_MSGOUT_REG, &fw_msgout);
  3435. msleep(1);
  3436. } while (fw_ver1 == 0 || fw_ver1 == 0x4321 ||
  3437. ((fw_msgout & 0xff) != 0x03 && (phy->type ==
  3438. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073)));
  3439. /* Clear ser_boot_ctl bit */
  3440. bnx2x_cl45_write(bp, phy,
  3441. MDIO_PMA_DEVAD,
  3442. MDIO_PMA_REG_MISC_CTRL1, 0x0000);
  3443. bnx2x_save_bcm_spirom_ver(bp, phy, port);
  3444. DP(NETIF_MSG_LINK,
  3445. "bnx2x_8073_8727_external_rom_boot port %x:"
  3446. "Download complete. fw version = 0x%x\n",
  3447. port, fw_ver1);
  3448. return rc;
  3449. }
  3450. /******************************************************************/
  3451. /* BCM8073 PHY SECTION */
  3452. /******************************************************************/
  3453. static int bnx2x_8073_is_snr_needed(struct bnx2x *bp, struct bnx2x_phy *phy)
  3454. {
  3455. /* This is only required for 8073A1, version 102 only */
  3456. u16 val;
  3457. /* Read 8073 HW revision*/
  3458. bnx2x_cl45_read(bp, phy,
  3459. MDIO_PMA_DEVAD,
  3460. MDIO_PMA_REG_8073_CHIP_REV, &val);
  3461. if (val != 1) {
  3462. /* No need to workaround in 8073 A1 */
  3463. return 0;
  3464. }
  3465. bnx2x_cl45_read(bp, phy,
  3466. MDIO_PMA_DEVAD,
  3467. MDIO_PMA_REG_ROM_VER2, &val);
  3468. /* SNR should be applied only for version 0x102 */
  3469. if (val != 0x102)
  3470. return 0;
  3471. return 1;
  3472. }
  3473. static int bnx2x_8073_xaui_wa(struct bnx2x *bp, struct bnx2x_phy *phy)
  3474. {
  3475. u16 val, cnt, cnt1 ;
  3476. bnx2x_cl45_read(bp, phy,
  3477. MDIO_PMA_DEVAD,
  3478. MDIO_PMA_REG_8073_CHIP_REV, &val);
  3479. if (val > 0) {
  3480. /* No need to workaround in 8073 A1 */
  3481. return 0;
  3482. }
  3483. /* XAUI workaround in 8073 A0: */
  3484. /*
  3485. * After loading the boot ROM and restarting Autoneg, poll
  3486. * Dev1, Reg $C820:
  3487. */
  3488. for (cnt = 0; cnt < 1000; cnt++) {
  3489. bnx2x_cl45_read(bp, phy,
  3490. MDIO_PMA_DEVAD,
  3491. MDIO_PMA_REG_8073_SPEED_LINK_STATUS,
  3492. &val);
  3493. /*
  3494. * If bit [14] = 0 or bit [13] = 0, continue on with
  3495. * system initialization (XAUI work-around not required, as
  3496. * these bits indicate 2.5G or 1G link up).
  3497. */
  3498. if (!(val & (1<<14)) || !(val & (1<<13))) {
  3499. DP(NETIF_MSG_LINK, "XAUI work-around not required\n");
  3500. return 0;
  3501. } else if (!(val & (1<<15))) {
  3502. DP(NETIF_MSG_LINK, "bit 15 went off\n");
  3503. /*
  3504. * If bit 15 is 0, then poll Dev1, Reg $C841 until it's
  3505. * MSB (bit15) goes to 1 (indicating that the XAUI
  3506. * workaround has completed), then continue on with
  3507. * system initialization.
  3508. */
  3509. for (cnt1 = 0; cnt1 < 1000; cnt1++) {
  3510. bnx2x_cl45_read(bp, phy,
  3511. MDIO_PMA_DEVAD,
  3512. MDIO_PMA_REG_8073_XAUI_WA, &val);
  3513. if (val & (1<<15)) {
  3514. DP(NETIF_MSG_LINK,
  3515. "XAUI workaround has completed\n");
  3516. return 0;
  3517. }
  3518. msleep(3);
  3519. }
  3520. break;
  3521. }
  3522. msleep(3);
  3523. }
  3524. DP(NETIF_MSG_LINK, "Warning: XAUI work-around timeout !!!\n");
  3525. return -EINVAL;
  3526. }
  3527. static void bnx2x_807x_force_10G(struct bnx2x *bp, struct bnx2x_phy *phy)
  3528. {
  3529. /* Force KR or KX */
  3530. bnx2x_cl45_write(bp, phy,
  3531. MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x2040);
  3532. bnx2x_cl45_write(bp, phy,
  3533. MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2, 0x000b);
  3534. bnx2x_cl45_write(bp, phy,
  3535. MDIO_PMA_DEVAD, MDIO_PMA_REG_BCM_CTRL, 0x0000);
  3536. bnx2x_cl45_write(bp, phy,
  3537. MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x0000);
  3538. }
  3539. static void bnx2x_8073_set_pause_cl37(struct link_params *params,
  3540. struct bnx2x_phy *phy,
  3541. struct link_vars *vars)
  3542. {
  3543. u16 cl37_val;
  3544. struct bnx2x *bp = params->bp;
  3545. bnx2x_cl45_read(bp, phy,
  3546. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD, &cl37_val);
  3547. cl37_val &= ~MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
  3548. /* Please refer to Table 28B-3 of 802.3ab-1999 spec. */
  3549. bnx2x_calc_ieee_aneg_adv(phy, params, &vars->ieee_fc);
  3550. if ((vars->ieee_fc &
  3551. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC) ==
  3552. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC) {
  3553. cl37_val |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC;
  3554. }
  3555. if ((vars->ieee_fc &
  3556. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) ==
  3557. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) {
  3558. cl37_val |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC;
  3559. }
  3560. if ((vars->ieee_fc &
  3561. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) ==
  3562. MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) {
  3563. cl37_val |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
  3564. }
  3565. DP(NETIF_MSG_LINK,
  3566. "Ext phy AN advertize cl37 0x%x\n", cl37_val);
  3567. bnx2x_cl45_write(bp, phy,
  3568. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD, cl37_val);
  3569. msleep(500);
  3570. }
  3571. static int bnx2x_8073_config_init(struct bnx2x_phy *phy,
  3572. struct link_params *params,
  3573. struct link_vars *vars)
  3574. {
  3575. struct bnx2x *bp = params->bp;
  3576. u16 val = 0, tmp1;
  3577. u8 gpio_port;
  3578. DP(NETIF_MSG_LINK, "Init 8073\n");
  3579. if (CHIP_IS_E2(bp))
  3580. gpio_port = BP_PATH(bp);
  3581. else
  3582. gpio_port = params->port;
  3583. /* Restore normal power mode*/
  3584. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
  3585. MISC_REGISTERS_GPIO_OUTPUT_HIGH, gpio_port);
  3586. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
  3587. MISC_REGISTERS_GPIO_OUTPUT_HIGH, gpio_port);
  3588. /* enable LASI */
  3589. bnx2x_cl45_write(bp, phy,
  3590. MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_ALARM_CTRL, (1<<2));
  3591. bnx2x_cl45_write(bp, phy,
  3592. MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_CTRL, 0x0004);
  3593. bnx2x_8073_set_pause_cl37(params, phy, vars);
  3594. bnx2x_cl45_read(bp, phy,
  3595. MDIO_PMA_DEVAD, MDIO_PMA_REG_M8051_MSGOUT_REG, &tmp1);
  3596. bnx2x_cl45_read(bp, phy,
  3597. MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_ALARM, &tmp1);
  3598. DP(NETIF_MSG_LINK, "Before rom RX_ALARM(port1): 0x%x\n", tmp1);
  3599. /* Swap polarity if required - Must be done only in non-1G mode */
  3600. if (params->lane_config & PORT_HW_CFG_SWAP_PHY_POLARITY_ENABLED) {
  3601. /* Configure the 8073 to swap _P and _N of the KR lines */
  3602. DP(NETIF_MSG_LINK, "Swapping polarity for the 8073\n");
  3603. /* 10G Rx/Tx and 1G Tx signal polarity swap */
  3604. bnx2x_cl45_read(bp, phy,
  3605. MDIO_PMA_DEVAD,
  3606. MDIO_PMA_REG_8073_OPT_DIGITAL_CTRL, &val);
  3607. bnx2x_cl45_write(bp, phy,
  3608. MDIO_PMA_DEVAD,
  3609. MDIO_PMA_REG_8073_OPT_DIGITAL_CTRL,
  3610. (val | (3<<9)));
  3611. }
  3612. /* Enable CL37 BAM */
  3613. if (REG_RD(bp, params->shmem_base +
  3614. offsetof(struct shmem_region, dev_info.
  3615. port_hw_config[params->port].default_cfg)) &
  3616. PORT_HW_CFG_ENABLE_BAM_ON_KR_ENABLED) {
  3617. bnx2x_cl45_read(bp, phy,
  3618. MDIO_AN_DEVAD,
  3619. MDIO_AN_REG_8073_BAM, &val);
  3620. bnx2x_cl45_write(bp, phy,
  3621. MDIO_AN_DEVAD,
  3622. MDIO_AN_REG_8073_BAM, val | 1);
  3623. DP(NETIF_MSG_LINK, "Enable CL37 BAM on KR\n");
  3624. }
  3625. if (params->loopback_mode == LOOPBACK_EXT) {
  3626. bnx2x_807x_force_10G(bp, phy);
  3627. DP(NETIF_MSG_LINK, "Forced speed 10G on 807X\n");
  3628. return 0;
  3629. } else {
  3630. bnx2x_cl45_write(bp, phy,
  3631. MDIO_PMA_DEVAD, MDIO_PMA_REG_BCM_CTRL, 0x0002);
  3632. }
  3633. if (phy->req_line_speed != SPEED_AUTO_NEG) {
  3634. if (phy->req_line_speed == SPEED_10000) {
  3635. val = (1<<7);
  3636. } else if (phy->req_line_speed == SPEED_2500) {
  3637. val = (1<<5);
  3638. /*
  3639. * Note that 2.5G works only when used with 1G
  3640. * advertisement
  3641. */
  3642. } else
  3643. val = (1<<5);
  3644. } else {
  3645. val = 0;
  3646. if (phy->speed_cap_mask &
  3647. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
  3648. val |= (1<<7);
  3649. /* Note that 2.5G works only when used with 1G advertisement */
  3650. if (phy->speed_cap_mask &
  3651. (PORT_HW_CFG_SPEED_CAPABILITY_D0_1G |
  3652. PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
  3653. val |= (1<<5);
  3654. DP(NETIF_MSG_LINK, "807x autoneg val = 0x%x\n", val);
  3655. }
  3656. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV, val);
  3657. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_8073_2_5G, &tmp1);
  3658. if (((phy->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G) &&
  3659. (phy->req_line_speed == SPEED_AUTO_NEG)) ||
  3660. (phy->req_line_speed == SPEED_2500)) {
  3661. u16 phy_ver;
  3662. /* Allow 2.5G for A1 and above */
  3663. bnx2x_cl45_read(bp, phy,
  3664. MDIO_PMA_DEVAD, MDIO_PMA_REG_8073_CHIP_REV,
  3665. &phy_ver);
  3666. DP(NETIF_MSG_LINK, "Add 2.5G\n");
  3667. if (phy_ver > 0)
  3668. tmp1 |= 1;
  3669. else
  3670. tmp1 &= 0xfffe;
  3671. } else {
  3672. DP(NETIF_MSG_LINK, "Disable 2.5G\n");
  3673. tmp1 &= 0xfffe;
  3674. }
  3675. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_8073_2_5G, tmp1);
  3676. /* Add support for CL37 (passive mode) II */
  3677. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD, &tmp1);
  3678. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD,
  3679. (tmp1 | ((phy->req_duplex == DUPLEX_FULL) ?
  3680. 0x20 : 0x40)));
  3681. /* Add support for CL37 (passive mode) III */
  3682. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x1000);
  3683. /*
  3684. * The SNR will improve about 2db by changing BW and FEE main
  3685. * tap. Rest commands are executed after link is up
  3686. * Change FFE main cursor to 5 in EDC register
  3687. */
  3688. if (bnx2x_8073_is_snr_needed(bp, phy))
  3689. bnx2x_cl45_write(bp, phy,
  3690. MDIO_PMA_DEVAD, MDIO_PMA_REG_EDC_FFE_MAIN,
  3691. 0xFB0C);
  3692. /* Enable FEC (Forware Error Correction) Request in the AN */
  3693. bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV2, &tmp1);
  3694. tmp1 |= (1<<15);
  3695. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_ADV2, tmp1);
  3696. bnx2x_ext_phy_set_pause(params, phy, vars);
  3697. /* Restart autoneg */
  3698. msleep(500);
  3699. bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x1200);
  3700. DP(NETIF_MSG_LINK, "807x Autoneg Restart: Advertise 1G=%x, 10G=%x\n",
  3701. ((val & (1<<5)) > 0), ((val & (1<<7)) > 0));
  3702. return 0;
  3703. }
  3704. static u8 bnx2x_8073_read_status(struct bnx2x_phy *phy,
  3705. struct link_params *params,
  3706. struct link_vars *vars)
  3707. {
  3708. struct bnx2x *bp = params->bp;
  3709. u8 link_up = 0;
  3710. u16 val1, val2;
  3711. u16 link_status = 0;
  3712. u16 an1000_status = 0;
  3713. bnx2x_cl45_read(bp, phy,
  3714. MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_STATUS, &val1);
  3715. DP(NETIF_MSG_LINK, "8703 LASI status 0x%x\n", val1);
  3716. /* clear the interrupt LASI status register */
  3717. bnx2x_cl45_read(bp, phy,
  3718. MDIO_PCS_DEVAD, MDIO_PCS_REG_STATUS, &val2);
  3719. bnx2x_cl45_read(bp, phy,
  3720. MDIO_PCS_DEVAD, MDIO_PCS_REG_STATUS, &val1);
  3721. DP(NETIF_MSG_LINK, "807x PCS status 0x%x->0x%x\n", val2, val1);
  3722. /* Clear MSG-OUT */
  3723. bnx2x_cl45_read(bp, phy,
  3724. MDIO_PMA_DEVAD, MDIO_PMA_REG_M8051_MSGOUT_REG, &val1);
  3725. /* Check the LASI */
  3726. bnx2x_cl45_read(bp, phy,
  3727. MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_ALARM, &val2);
  3728. DP(NETIF_MSG_LINK, "KR 0x9003 0x%x\n", val2);
  3729. /* Check the link status */
  3730. bnx2x_cl45_read(bp, phy,
  3731. MDIO_PCS_DEVAD, MDIO_PCS_REG_STATUS, &val2);
  3732. DP(NETIF_MSG_LINK, "KR PCS status 0x%x\n", val2);
  3733. bnx2x_cl45_read(bp, phy,
  3734. MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val2);
  3735. bnx2x_cl45_read(bp, phy,
  3736. MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val1);
  3737. link_up = ((val1 & 4) == 4);
  3738. DP(NETIF_MSG_LINK, "PMA_REG_STATUS=0x%x\n", val1);
  3739. if (link_up &&
  3740. ((phy->req_line_speed != SPEED_10000))) {
  3741. if (bnx2x_8073_xaui_wa(bp, phy) != 0)
  3742. return 0;
  3743. }
  3744. bnx2x_cl45_read(bp, phy,
  3745. MDIO_AN_DEVAD, MDIO_AN_REG_LINK_STATUS, &an1000_status);
  3746. bnx2x_cl45_read(bp, phy,
  3747. MDIO_AN_DEVAD, MDIO_AN_REG_LINK_STATUS, &an1000_status);
  3748. /* Check the link status on 1.1.2 */
  3749. bnx2x_cl45_read(bp, phy,
  3750. MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val2);
  3751. bnx2x_cl45_read(bp, phy,
  3752. MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val1);
  3753. DP(NETIF_MSG_LINK, "KR PMA status 0x%x->0x%x,"
  3754. "an_link_status=0x%x\n", val2, val1, an1000_status);
  3755. link_up = (((val1 & 4) == 4) || (an1000_status & (1<<1)));
  3756. if (link_up && bnx2x_8073_is_snr_needed(bp, phy)) {
  3757. /*
  3758. * The SNR will improve about 2dbby changing the BW and FEE main
  3759. * tap. The 1st write to change FFE main tap is set before
  3760. * restart AN. Change PLL Bandwidth in EDC register
  3761. */
  3762. bnx2x_cl45_write(bp, phy,
  3763. MDIO_PMA_DEVAD, MDIO_PMA_REG_PLL_BANDWIDTH,
  3764. 0x26BC);
  3765. /* Change CDR Bandwidth in EDC register */
  3766. bnx2x_cl45_write(bp, phy,
  3767. MDIO_PMA_DEVAD, MDIO_PMA_REG_CDR_BANDWIDTH,
  3768. 0x0333);
  3769. }
  3770. bnx2x_cl45_read(bp, phy,
  3771. MDIO_PMA_DEVAD, MDIO_PMA_REG_8073_SPEED_LINK_STATUS,
  3772. &link_status);
  3773. /* Bits 0..2 --> speed detected, bits 13..15--> link is down */
  3774. if ((link_status & (1<<2)) && (!(link_status & (1<<15)))) {
  3775. link_up = 1;
  3776. vars->line_speed = SPEED_10000;
  3777. DP(NETIF_MSG_LINK, "port %x: External link up in 10G\n",
  3778. params->port);
  3779. } else if ((link_status & (1<<1)) && (!(link_status & (1<<14)))) {
  3780. link_up = 1;
  3781. vars->line_speed = SPEED_2500;
  3782. DP(NETIF_MSG_LINK, "port %x: External link up in 2.5G\n",
  3783. params->port);
  3784. } else if ((link_status & (1<<0)) && (!(link_status & (1<<13)))) {
  3785. link_up = 1;
  3786. vars->line_speed = SPEED_1000;
  3787. DP(NETIF_MSG_LINK, "port %x: External link up in 1G\n",
  3788. params->port);
  3789. } else {
  3790. link_up = 0;
  3791. DP(NETIF_MSG_LINK, "port %x: External link is down\n",
  3792. params->port);
  3793. }
  3794. if (link_up) {
  3795. /* Swap polarity if required */
  3796. if (params->lane_config &
  3797. PORT_HW_CFG_SWAP_PHY_POLARITY_ENABLED) {
  3798. /* Configure the 8073 to swap P and N of the KR lines */
  3799. bnx2x_cl45_read(bp, phy,
  3800. MDIO_XS_DEVAD,
  3801. MDIO_XS_REG_8073_RX_CTRL_PCIE, &val1);
  3802. /*
  3803. * Set bit 3 to invert Rx in 1G mode and clear this bit
  3804. * when it`s in 10G mode.
  3805. */
  3806. if (vars->line_speed == SPEED_1000) {
  3807. DP(NETIF_MSG_LINK, "Swapping 1G polarity for"
  3808. "the 8073\n");
  3809. val1 |= (1<<3);
  3810. } else
  3811. val1 &= ~(1<<3);
  3812. bnx2x_cl45_write(bp, phy,
  3813. MDIO_XS_DEVAD,
  3814. MDIO_XS_REG_8073_RX_CTRL_PCIE,
  3815. val1);
  3816. }
  3817. bnx2x_ext_phy_10G_an_resolve(bp, phy, vars);
  3818. bnx2x_8073_resolve_fc(phy, params, vars);
  3819. vars->duplex = DUPLEX_FULL;
  3820. }
  3821. return link_up;
  3822. }
  3823. static void bnx2x_8073_link_reset(struct bnx2x_phy *phy,
  3824. struct link_params *params)
  3825. {
  3826. struct bnx2x *bp = params->bp;
  3827. u8 gpio_port;
  3828. if (CHIP_IS_E2(bp))
  3829. gpio_port = BP_PATH(bp);
  3830. else
  3831. gpio_port = params->port;
  3832. DP(NETIF_MSG_LINK, "Setting 8073 port %d into low power mode\n",
  3833. gpio_port);
  3834. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
  3835. MISC_REGISTERS_GPIO_OUTPUT_LOW,
  3836. gpio_port);
  3837. }
  3838. /******************************************************************/
  3839. /* BCM8705 PHY SECTION */
  3840. /******************************************************************/
  3841. static int bnx2x_8705_config_init(struct bnx2x_phy *phy,
  3842. struct link_params *params,
  3843. struct link_vars *vars)
  3844. {
  3845. struct bnx2x *bp = params->bp;
  3846. DP(NETIF_MSG_LINK, "init 8705\n");
  3847. /* Restore normal power mode*/
  3848. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
  3849. MISC_REGISTERS_GPIO_OUTPUT_HIGH, params->port);
  3850. /* HW reset */
  3851. bnx2x_ext_phy_hw_reset(bp, params->port);
  3852. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0xa040);
  3853. bnx2x_wait_reset_complete(bp, phy, params);
  3854. bnx2x_cl45_write(bp, phy,
  3855. MDIO_PMA_DEVAD, MDIO_PMA_REG_MISC_CTRL, 0x8288);
  3856. bnx2x_cl45_write(bp, phy,
  3857. MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER, 0x7fbf);
  3858. bnx2x_cl45_write(bp, phy,
  3859. MDIO_PMA_DEVAD, MDIO_PMA_REG_CMU_PLL_BYPASS, 0x0100);
  3860. bnx2x_cl45_write(bp, phy,
  3861. MDIO_WIS_DEVAD, MDIO_WIS_REG_LASI_CNTL, 0x1);
  3862. /* BCM8705 doesn't have microcode, hence the 0 */
  3863. bnx2x_save_spirom_version(bp, params->port, params->shmem_base, 0);
  3864. return 0;
  3865. }
  3866. static u8 bnx2x_8705_read_status(struct bnx2x_phy *phy,
  3867. struct link_params *params,
  3868. struct link_vars *vars)
  3869. {
  3870. u8 link_up = 0;
  3871. u16 val1, rx_sd;
  3872. struct bnx2x *bp = params->bp;
  3873. DP(NETIF_MSG_LINK, "read status 8705\n");
  3874. bnx2x_cl45_read(bp, phy,
  3875. MDIO_WIS_DEVAD, MDIO_WIS_REG_LASI_STATUS, &val1);
  3876. DP(NETIF_MSG_LINK, "8705 LASI status 0x%x\n", val1);
  3877. bnx2x_cl45_read(bp, phy,
  3878. MDIO_WIS_DEVAD, MDIO_WIS_REG_LASI_STATUS, &val1);
  3879. DP(NETIF_MSG_LINK, "8705 LASI status 0x%x\n", val1);
  3880. bnx2x_cl45_read(bp, phy,
  3881. MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_SD, &rx_sd);
  3882. bnx2x_cl45_read(bp, phy,
  3883. MDIO_PMA_DEVAD, 0xc809, &val1);
  3884. bnx2x_cl45_read(bp, phy,
  3885. MDIO_PMA_DEVAD, 0xc809, &val1);
  3886. DP(NETIF_MSG_LINK, "8705 1.c809 val=0x%x\n", val1);
  3887. link_up = ((rx_sd & 0x1) && (val1 & (1<<9)) && ((val1 & (1<<8)) == 0));
  3888. if (link_up) {
  3889. vars->line_speed = SPEED_10000;
  3890. bnx2x_ext_phy_resolve_fc(phy, params, vars);
  3891. }
  3892. return link_up;
  3893. }
  3894. /******************************************************************/
  3895. /* SFP+ module Section */
  3896. /******************************************************************/
  3897. static u8 bnx2x_get_gpio_port(struct link_params *params)
  3898. {
  3899. u8 gpio_port;
  3900. u32 swap_val, swap_override;
  3901. struct bnx2x *bp = params->bp;
  3902. if (CHIP_IS_E2(bp))
  3903. gpio_port = BP_PATH(bp);
  3904. else
  3905. gpio_port = params->port;
  3906. swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
  3907. swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
  3908. return gpio_port ^ (swap_val && swap_override);
  3909. }
  3910. static void bnx2x_sfp_set_transmitter(struct link_params *params,
  3911. struct bnx2x_phy *phy,
  3912. u8 tx_en)
  3913. {
  3914. u16 val;
  3915. u8 port = params->port;
  3916. struct bnx2x *bp = params->bp;
  3917. u32 tx_en_mode;
  3918. /* Disable/Enable transmitter ( TX laser of the SFP+ module.)*/
  3919. tx_en_mode = REG_RD(bp, params->shmem_base +
  3920. offsetof(struct shmem_region,
  3921. dev_info.port_hw_config[port].sfp_ctrl)) &
  3922. PORT_HW_CFG_TX_LASER_MASK;
  3923. DP(NETIF_MSG_LINK, "Setting transmitter tx_en=%x for port %x "
  3924. "mode = %x\n", tx_en, port, tx_en_mode);
  3925. switch (tx_en_mode) {
  3926. case PORT_HW_CFG_TX_LASER_MDIO:
  3927. bnx2x_cl45_read(bp, phy,
  3928. MDIO_PMA_DEVAD,
  3929. MDIO_PMA_REG_PHY_IDENTIFIER,
  3930. &val);
  3931. if (tx_en)
  3932. val &= ~(1<<15);
  3933. else
  3934. val |= (1<<15);
  3935. bnx2x_cl45_write(bp, phy,
  3936. MDIO_PMA_DEVAD,
  3937. MDIO_PMA_REG_PHY_IDENTIFIER,
  3938. val);
  3939. break;
  3940. case PORT_HW_CFG_TX_LASER_GPIO0:
  3941. case PORT_HW_CFG_TX_LASER_GPIO1:
  3942. case PORT_HW_CFG_TX_LASER_GPIO2:
  3943. case PORT_HW_CFG_TX_LASER_GPIO3:
  3944. {
  3945. u16 gpio_pin;
  3946. u8 gpio_port, gpio_mode;
  3947. if (tx_en)
  3948. gpio_mode = MISC_REGISTERS_GPIO_OUTPUT_HIGH;
  3949. else
  3950. gpio_mode = MISC_REGISTERS_GPIO_OUTPUT_LOW;
  3951. gpio_pin = tx_en_mode - PORT_HW_CFG_TX_LASER_GPIO0;
  3952. gpio_port = bnx2x_get_gpio_port(params);
  3953. bnx2x_set_gpio(bp, gpio_pin, gpio_mode, gpio_port);
  3954. break;
  3955. }
  3956. default:
  3957. DP(NETIF_MSG_LINK, "Invalid TX_LASER_MDIO 0x%x\n", tx_en_mode);
  3958. break;
  3959. }
  3960. }
  3961. static int bnx2x_8726_read_sfp_module_eeprom(struct bnx2x_phy *phy,
  3962. struct link_params *params,
  3963. u16 addr, u8 byte_cnt, u8 *o_buf)
  3964. {
  3965. struct bnx2x *bp = params->bp;
  3966. u16 val = 0;
  3967. u16 i;
  3968. if (byte_cnt > 16) {
  3969. DP(NETIF_MSG_LINK, "Reading from eeprom is"
  3970. " is limited to 0xf\n");
  3971. return -EINVAL;
  3972. }
  3973. /* Set the read command byte count */
  3974. bnx2x_cl45_write(bp, phy,
  3975. MDIO_PMA_DEVAD, MDIO_PMA_REG_SFP_TWO_WIRE_BYTE_CNT,
  3976. (byte_cnt | 0xa000));
  3977. /* Set the read command address */
  3978. bnx2x_cl45_write(bp, phy,
  3979. MDIO_PMA_DEVAD, MDIO_PMA_REG_SFP_TWO_WIRE_MEM_ADDR,
  3980. addr);
  3981. /* Activate read command */
  3982. bnx2x_cl45_write(bp, phy,
  3983. MDIO_PMA_DEVAD, MDIO_PMA_REG_SFP_TWO_WIRE_CTRL,
  3984. 0x2c0f);
  3985. /* Wait up to 500us for command complete status */
  3986. for (i = 0; i < 100; i++) {
  3987. bnx2x_cl45_read(bp, phy,
  3988. MDIO_PMA_DEVAD,
  3989. MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
  3990. if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
  3991. MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE)
  3992. break;
  3993. udelay(5);
  3994. }
  3995. if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) !=
  3996. MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE) {
  3997. DP(NETIF_MSG_LINK,
  3998. "Got bad status 0x%x when reading from SFP+ EEPROM\n",
  3999. (val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK));
  4000. return -EINVAL;
  4001. }
  4002. /* Read the buffer */
  4003. for (i = 0; i < byte_cnt; i++) {
  4004. bnx2x_cl45_read(bp, phy,
  4005. MDIO_PMA_DEVAD,
  4006. MDIO_PMA_REG_8726_TWO_WIRE_DATA_BUF + i, &val);
  4007. o_buf[i] = (u8)(val & MDIO_PMA_REG_8726_TWO_WIRE_DATA_MASK);
  4008. }
  4009. for (i = 0; i < 100; i++) {
  4010. bnx2x_cl45_read(bp, phy,
  4011. MDIO_PMA_DEVAD,
  4012. MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
  4013. if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
  4014. MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_IDLE)
  4015. return 0;
  4016. msleep(1);
  4017. }
  4018. return -EINVAL;
  4019. }
  4020. static int bnx2x_8727_read_sfp_module_eeprom(struct bnx2x_phy *phy,
  4021. struct link_params *params,
  4022. u16 addr, u8 byte_cnt, u8 *o_buf)
  4023. {
  4024. struct bnx2x *bp = params->bp;
  4025. u16 val, i;
  4026. if (byte_cnt > 16) {
  4027. DP(NETIF_MSG_LINK, "Reading from eeprom is"
  4028. " is limited to 0xf\n");
  4029. return -EINVAL;
  4030. }
  4031. /* Need to read from 1.8000 to clear it */
  4032. bnx2x_cl45_read(bp, phy,
  4033. MDIO_PMA_DEVAD,
  4034. MDIO_PMA_REG_SFP_TWO_WIRE_CTRL,
  4035. &val);
  4036. /* Set the read command byte count */
  4037. bnx2x_cl45_write(bp, phy,
  4038. MDIO_PMA_DEVAD,
  4039. MDIO_PMA_REG_SFP_TWO_WIRE_BYTE_CNT,
  4040. ((byte_cnt < 2) ? 2 : byte_cnt));
  4041. /* Set the read command address */
  4042. bnx2x_cl45_write(bp, phy,
  4043. MDIO_PMA_DEVAD,
  4044. MDIO_PMA_REG_SFP_TWO_WIRE_MEM_ADDR,
  4045. addr);
  4046. /* Set the destination address */
  4047. bnx2x_cl45_write(bp, phy,
  4048. MDIO_PMA_DEVAD,
  4049. 0x8004,
  4050. MDIO_PMA_REG_8727_TWO_WIRE_DATA_BUF);
  4051. /* Activate read command */
  4052. bnx2x_cl45_write(bp, phy,
  4053. MDIO_PMA_DEVAD,
  4054. MDIO_PMA_REG_SFP_TWO_WIRE_CTRL,
  4055. 0x8002);
  4056. /*
  4057. * Wait appropriate time for two-wire command to finish before
  4058. * polling the status register
  4059. */
  4060. msleep(1);
  4061. /* Wait up to 500us for command complete status */
  4062. for (i = 0; i < 100; i++) {
  4063. bnx2x_cl45_read(bp, phy,
  4064. MDIO_PMA_DEVAD,
  4065. MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
  4066. if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
  4067. MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE)
  4068. break;
  4069. udelay(5);
  4070. }
  4071. if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) !=
  4072. MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE) {
  4073. DP(NETIF_MSG_LINK,
  4074. "Got bad status 0x%x when reading from SFP+ EEPROM\n",
  4075. (val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK));
  4076. return -EFAULT;
  4077. }
  4078. /* Read the buffer */
  4079. for (i = 0; i < byte_cnt; i++) {
  4080. bnx2x_cl45_read(bp, phy,
  4081. MDIO_PMA_DEVAD,
  4082. MDIO_PMA_REG_8727_TWO_WIRE_DATA_BUF + i, &val);
  4083. o_buf[i] = (u8)(val & MDIO_PMA_REG_8727_TWO_WIRE_DATA_MASK);
  4084. }
  4085. for (i = 0; i < 100; i++) {
  4086. bnx2x_cl45_read(bp, phy,
  4087. MDIO_PMA_DEVAD,
  4088. MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
  4089. if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
  4090. MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_IDLE)
  4091. return 0;
  4092. msleep(1);
  4093. }
  4094. return -EINVAL;
  4095. }
  4096. int bnx2x_read_sfp_module_eeprom(struct bnx2x_phy *phy,
  4097. struct link_params *params, u16 addr,
  4098. u8 byte_cnt, u8 *o_buf)
  4099. {
  4100. int rc = -EINVAL;
  4101. switch (phy->type) {
  4102. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
  4103. rc = bnx2x_8726_read_sfp_module_eeprom(phy, params, addr,
  4104. byte_cnt, o_buf);
  4105. break;
  4106. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
  4107. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722:
  4108. rc = bnx2x_8727_read_sfp_module_eeprom(phy, params, addr,
  4109. byte_cnt, o_buf);
  4110. break;
  4111. }
  4112. return rc;
  4113. }
  4114. static int bnx2x_get_edc_mode(struct bnx2x_phy *phy,
  4115. struct link_params *params,
  4116. u16 *edc_mode)
  4117. {
  4118. struct bnx2x *bp = params->bp;
  4119. u32 sync_offset = 0, phy_idx, media_types;
  4120. u8 val, check_limiting_mode = 0;
  4121. *edc_mode = EDC_MODE_LIMITING;
  4122. phy->media_type = ETH_PHY_UNSPECIFIED;
  4123. /* First check for copper cable */
  4124. if (bnx2x_read_sfp_module_eeprom(phy,
  4125. params,
  4126. SFP_EEPROM_CON_TYPE_ADDR,
  4127. 1,
  4128. &val) != 0) {
  4129. DP(NETIF_MSG_LINK, "Failed to read from SFP+ module EEPROM\n");
  4130. return -EINVAL;
  4131. }
  4132. switch (val) {
  4133. case SFP_EEPROM_CON_TYPE_VAL_COPPER:
  4134. {
  4135. u8 copper_module_type;
  4136. phy->media_type = ETH_PHY_DA_TWINAX;
  4137. /*
  4138. * Check if its active cable (includes SFP+ module)
  4139. * of passive cable
  4140. */
  4141. if (bnx2x_read_sfp_module_eeprom(phy,
  4142. params,
  4143. SFP_EEPROM_FC_TX_TECH_ADDR,
  4144. 1,
  4145. &copper_module_type) !=
  4146. 0) {
  4147. DP(NETIF_MSG_LINK,
  4148. "Failed to read copper-cable-type"
  4149. " from SFP+ EEPROM\n");
  4150. return -EINVAL;
  4151. }
  4152. if (copper_module_type &
  4153. SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_ACTIVE) {
  4154. DP(NETIF_MSG_LINK, "Active Copper cable detected\n");
  4155. check_limiting_mode = 1;
  4156. } else if (copper_module_type &
  4157. SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_PASSIVE) {
  4158. DP(NETIF_MSG_LINK, "Passive Copper"
  4159. " cable detected\n");
  4160. *edc_mode =
  4161. EDC_MODE_PASSIVE_DAC;
  4162. } else {
  4163. DP(NETIF_MSG_LINK, "Unknown copper-cable-"
  4164. "type 0x%x !!!\n", copper_module_type);
  4165. return -EINVAL;
  4166. }
  4167. break;
  4168. }
  4169. case SFP_EEPROM_CON_TYPE_VAL_LC:
  4170. phy->media_type = ETH_PHY_SFP_FIBER;
  4171. DP(NETIF_MSG_LINK, "Optic module detected\n");
  4172. check_limiting_mode = 1;
  4173. break;
  4174. default:
  4175. DP(NETIF_MSG_LINK, "Unable to determine module type 0x%x !!!\n",
  4176. val);
  4177. return -EINVAL;
  4178. }
  4179. sync_offset = params->shmem_base +
  4180. offsetof(struct shmem_region,
  4181. dev_info.port_hw_config[params->port].media_type);
  4182. media_types = REG_RD(bp, sync_offset);
  4183. /* Update media type for non-PMF sync */
  4184. for (phy_idx = INT_PHY; phy_idx < MAX_PHYS; phy_idx++) {
  4185. if (&(params->phy[phy_idx]) == phy) {
  4186. media_types &= ~(PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK <<
  4187. (PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT * phy_idx));
  4188. media_types |= ((phy->media_type &
  4189. PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK) <<
  4190. (PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT * phy_idx));
  4191. break;
  4192. }
  4193. }
  4194. REG_WR(bp, sync_offset, media_types);
  4195. if (check_limiting_mode) {
  4196. u8 options[SFP_EEPROM_OPTIONS_SIZE];
  4197. if (bnx2x_read_sfp_module_eeprom(phy,
  4198. params,
  4199. SFP_EEPROM_OPTIONS_ADDR,
  4200. SFP_EEPROM_OPTIONS_SIZE,
  4201. options) != 0) {
  4202. DP(NETIF_MSG_LINK, "Failed to read Option"
  4203. " field from module EEPROM\n");
  4204. return -EINVAL;
  4205. }
  4206. if ((options[0] & SFP_EEPROM_OPTIONS_LINEAR_RX_OUT_MASK))
  4207. *edc_mode = EDC_MODE_LINEAR;
  4208. else
  4209. *edc_mode = EDC_MODE_LIMITING;
  4210. }
  4211. DP(NETIF_MSG_LINK, "EDC mode is set to 0x%x\n", *edc_mode);
  4212. return 0;
  4213. }
  4214. /*
  4215. * This function read the relevant field from the module (SFP+), and verify it
  4216. * is compliant with this board
  4217. */
  4218. static int bnx2x_verify_sfp_module(struct bnx2x_phy *phy,
  4219. struct link_params *params)
  4220. {
  4221. struct bnx2x *bp = params->bp;
  4222. u32 val, cmd;
  4223. u32 fw_resp, fw_cmd_param;
  4224. char vendor_name[SFP_EEPROM_VENDOR_NAME_SIZE+1];
  4225. char vendor_pn[SFP_EEPROM_PART_NO_SIZE+1];
  4226. phy->flags &= ~FLAGS_SFP_NOT_APPROVED;
  4227. val = REG_RD(bp, params->shmem_base +
  4228. offsetof(struct shmem_region, dev_info.
  4229. port_feature_config[params->port].config));
  4230. if ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
  4231. PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_NO_ENFORCEMENT) {
  4232. DP(NETIF_MSG_LINK, "NOT enforcing module verification\n");
  4233. return 0;
  4234. }
  4235. if (params->feature_config_flags &
  4236. FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY) {
  4237. /* Use specific phy request */
  4238. cmd = DRV_MSG_CODE_VRFY_SPECIFIC_PHY_OPT_MDL;
  4239. } else if (params->feature_config_flags &
  4240. FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY) {
  4241. /* Use first phy request only in case of non-dual media*/
  4242. if (DUAL_MEDIA(params)) {
  4243. DP(NETIF_MSG_LINK, "FW does not support OPT MDL "
  4244. "verification\n");
  4245. return -EINVAL;
  4246. }
  4247. cmd = DRV_MSG_CODE_VRFY_FIRST_PHY_OPT_MDL;
  4248. } else {
  4249. /* No support in OPT MDL detection */
  4250. DP(NETIF_MSG_LINK, "FW does not support OPT MDL "
  4251. "verification\n");
  4252. return -EINVAL;
  4253. }
  4254. fw_cmd_param = FW_PARAM_SET(phy->addr, phy->type, phy->mdio_ctrl);
  4255. fw_resp = bnx2x_fw_command(bp, cmd, fw_cmd_param);
  4256. if (fw_resp == FW_MSG_CODE_VRFY_OPT_MDL_SUCCESS) {
  4257. DP(NETIF_MSG_LINK, "Approved module\n");
  4258. return 0;
  4259. }
  4260. /* format the warning message */
  4261. if (bnx2x_read_sfp_module_eeprom(phy,
  4262. params,
  4263. SFP_EEPROM_VENDOR_NAME_ADDR,
  4264. SFP_EEPROM_VENDOR_NAME_SIZE,
  4265. (u8 *)vendor_name))
  4266. vendor_name[0] = '\0';
  4267. else
  4268. vendor_name[SFP_EEPROM_VENDOR_NAME_SIZE] = '\0';
  4269. if (bnx2x_read_sfp_module_eeprom(phy,
  4270. params,
  4271. SFP_EEPROM_PART_NO_ADDR,
  4272. SFP_EEPROM_PART_NO_SIZE,
  4273. (u8 *)vendor_pn))
  4274. vendor_pn[0] = '\0';
  4275. else
  4276. vendor_pn[SFP_EEPROM_PART_NO_SIZE] = '\0';
  4277. netdev_err(bp->dev, "Warning: Unqualified SFP+ module detected,"
  4278. " Port %d from %s part number %s\n",
  4279. params->port, vendor_name, vendor_pn);
  4280. phy->flags |= FLAGS_SFP_NOT_APPROVED;
  4281. return -EINVAL;
  4282. }
  4283. static int bnx2x_wait_for_sfp_module_initialized(struct bnx2x_phy *phy,
  4284. struct link_params *params)
  4285. {
  4286. u8 val;
  4287. struct bnx2x *bp = params->bp;
  4288. u16 timeout;
  4289. /*
  4290. * Initialization time after hot-plug may take up to 300ms for
  4291. * some phys type ( e.g. JDSU )
  4292. */
  4293. for (timeout = 0; timeout < 60; timeout++) {
  4294. if (bnx2x_read_sfp_module_eeprom(phy, params, 1, 1, &val)
  4295. == 0) {
  4296. DP(NETIF_MSG_LINK, "SFP+ module initialization "
  4297. "took %d ms\n", timeout * 5);
  4298. return 0;
  4299. }
  4300. msleep(5);
  4301. }
  4302. return -EINVAL;
  4303. }
  4304. static void bnx2x_8727_power_module(struct bnx2x *bp,
  4305. struct bnx2x_phy *phy,
  4306. u8 is_power_up) {
  4307. /* Make sure GPIOs are not using for LED mode */
  4308. u16 val;
  4309. /*
  4310. * In the GPIO register, bit 4 is use to determine if the GPIOs are
  4311. * operating as INPUT or as OUTPUT. Bit 1 is for input, and 0 for
  4312. * output
  4313. * Bits 0-1 determine the gpios value for OUTPUT in case bit 4 val is 0
  4314. * Bits 8-9 determine the gpios value for INPUT in case bit 4 val is 1
  4315. * where the 1st bit is the over-current(only input), and 2nd bit is
  4316. * for power( only output )
  4317. *
  4318. * In case of NOC feature is disabled and power is up, set GPIO control
  4319. * as input to enable listening of over-current indication
  4320. */
  4321. if (phy->flags & FLAGS_NOC)
  4322. return;
  4323. if (is_power_up)
  4324. val = (1<<4);
  4325. else
  4326. /*
  4327. * Set GPIO control to OUTPUT, and set the power bit
  4328. * to according to the is_power_up
  4329. */
  4330. val = (1<<1);
  4331. bnx2x_cl45_write(bp, phy,
  4332. MDIO_PMA_DEVAD,
  4333. MDIO_PMA_REG_8727_GPIO_CTRL,
  4334. val);
  4335. }
  4336. static int bnx2x_8726_set_limiting_mode(struct bnx2x *bp,
  4337. struct bnx2x_phy *phy,
  4338. u16 edc_mode)
  4339. {
  4340. u16 cur_limiting_mode;
  4341. bnx2x_cl45_read(bp, phy,
  4342. MDIO_PMA_DEVAD,
  4343. MDIO_PMA_REG_ROM_VER2,
  4344. &cur_limiting_mode);
  4345. DP(NETIF_MSG_LINK, "Current Limiting mode is 0x%x\n",
  4346. cur_limiting_mode);
  4347. if (edc_mode == EDC_MODE_LIMITING) {
  4348. DP(NETIF_MSG_LINK, "Setting LIMITING MODE\n");
  4349. bnx2x_cl45_write(bp, phy,
  4350. MDIO_PMA_DEVAD,
  4351. MDIO_PMA_REG_ROM_VER2,
  4352. EDC_MODE_LIMITING);
  4353. } else { /* LRM mode ( default )*/
  4354. DP(NETIF_MSG_LINK, "Setting LRM MODE\n");
  4355. /*
  4356. * Changing to LRM mode takes quite few seconds. So do it only
  4357. * if current mode is limiting (default is LRM)
  4358. */
  4359. if (cur_limiting_mode != EDC_MODE_LIMITING)
  4360. return 0;
  4361. bnx2x_cl45_write(bp, phy,
  4362. MDIO_PMA_DEVAD,
  4363. MDIO_PMA_REG_LRM_MODE,
  4364. 0);
  4365. bnx2x_cl45_write(bp, phy,
  4366. MDIO_PMA_DEVAD,
  4367. MDIO_PMA_REG_ROM_VER2,
  4368. 0x128);
  4369. bnx2x_cl45_write(bp, phy,
  4370. MDIO_PMA_DEVAD,
  4371. MDIO_PMA_REG_MISC_CTRL0,
  4372. 0x4008);
  4373. bnx2x_cl45_write(bp, phy,
  4374. MDIO_PMA_DEVAD,
  4375. MDIO_PMA_REG_LRM_MODE,
  4376. 0xaaaa);
  4377. }
  4378. return 0;
  4379. }
  4380. static int bnx2x_8727_set_limiting_mode(struct bnx2x *bp,
  4381. struct bnx2x_phy *phy,
  4382. u16 edc_mode)
  4383. {
  4384. u16 phy_identifier;
  4385. u16 rom_ver2_val;
  4386. bnx2x_cl45_read(bp, phy,
  4387. MDIO_PMA_DEVAD,
  4388. MDIO_PMA_REG_PHY_IDENTIFIER,
  4389. &phy_identifier);
  4390. bnx2x_cl45_write(bp, phy,
  4391. MDIO_PMA_DEVAD,
  4392. MDIO_PMA_REG_PHY_IDENTIFIER,
  4393. (phy_identifier & ~(1<<9)));
  4394. bnx2x_cl45_read(bp, phy,
  4395. MDIO_PMA_DEVAD,
  4396. MDIO_PMA_REG_ROM_VER2,
  4397. &rom_ver2_val);
  4398. /* Keep the MSB 8-bits, and set the LSB 8-bits with the edc_mode */
  4399. bnx2x_cl45_write(bp, phy,
  4400. MDIO_PMA_DEVAD,
  4401. MDIO_PMA_REG_ROM_VER2,
  4402. (rom_ver2_val & 0xff00) | (edc_mode & 0x00ff));
  4403. bnx2x_cl45_write(bp, phy,
  4404. MDIO_PMA_DEVAD,
  4405. MDIO_PMA_REG_PHY_IDENTIFIER,
  4406. (phy_identifier | (1<<9)));
  4407. return 0;
  4408. }
  4409. static void bnx2x_8727_specific_func(struct bnx2x_phy *phy,
  4410. struct link_params *params,
  4411. u32 action)
  4412. {
  4413. struct bnx2x *bp = params->bp;
  4414. switch (action) {
  4415. case DISABLE_TX:
  4416. bnx2x_sfp_set_transmitter(params, phy, 0);
  4417. break;
  4418. case ENABLE_TX:
  4419. if (!(phy->flags & FLAGS_SFP_NOT_APPROVED))
  4420. bnx2x_sfp_set_transmitter(params, phy, 1);
  4421. break;
  4422. default:
  4423. DP(NETIF_MSG_LINK, "Function 0x%x not supported by 8727\n",
  4424. action);
  4425. return;
  4426. }
  4427. }
  4428. static void bnx2x_set_sfp_module_fault_led(struct link_params *params,
  4429. u8 gpio_mode)
  4430. {
  4431. struct bnx2x *bp = params->bp;
  4432. u32 fault_led_gpio = REG_RD(bp, params->shmem_base +
  4433. offsetof(struct shmem_region,
  4434. dev_info.port_hw_config[params->port].sfp_ctrl)) &
  4435. PORT_HW_CFG_FAULT_MODULE_LED_MASK;
  4436. switch (fault_led_gpio) {
  4437. case PORT_HW_CFG_FAULT_MODULE_LED_DISABLED:
  4438. return;
  4439. case PORT_HW_CFG_FAULT_MODULE_LED_GPIO0:
  4440. case PORT_HW_CFG_FAULT_MODULE_LED_GPIO1:
  4441. case PORT_HW_CFG_FAULT_MODULE_LED_GPIO2:
  4442. case PORT_HW_CFG_FAULT_MODULE_LED_GPIO3:
  4443. {
  4444. u8 gpio_port = bnx2x_get_gpio_port(params);
  4445. u16 gpio_pin = fault_led_gpio -
  4446. PORT_HW_CFG_FAULT_MODULE_LED_GPIO0;
  4447. DP(NETIF_MSG_LINK, "Set fault module-detected led "
  4448. "pin %x port %x mode %x\n",
  4449. gpio_pin, gpio_port, gpio_mode);
  4450. bnx2x_set_gpio(bp, gpio_pin, gpio_mode, gpio_port);
  4451. }
  4452. break;
  4453. default:
  4454. DP(NETIF_MSG_LINK, "Error: Invalid fault led mode 0x%x\n",
  4455. fault_led_gpio);
  4456. }
  4457. }
  4458. static void bnx2x_power_sfp_module(struct link_params *params,
  4459. struct bnx2x_phy *phy,
  4460. u8 power)
  4461. {
  4462. struct bnx2x *bp = params->bp;
  4463. DP(NETIF_MSG_LINK, "Setting SFP+ power to %x\n", power);
  4464. switch (phy->type) {
  4465. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
  4466. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722:
  4467. bnx2x_8727_power_module(params->bp, phy, power);
  4468. break;
  4469. default:
  4470. break;
  4471. }
  4472. }
  4473. static void bnx2x_set_limiting_mode(struct link_params *params,
  4474. struct bnx2x_phy *phy,
  4475. u16 edc_mode)
  4476. {
  4477. switch (phy->type) {
  4478. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
  4479. bnx2x_8726_set_limiting_mode(params->bp, phy, edc_mode);
  4480. break;
  4481. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
  4482. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722:
  4483. bnx2x_8727_set_limiting_mode(params->bp, phy, edc_mode);
  4484. break;
  4485. }
  4486. }
  4487. int bnx2x_sfp_module_detection(struct bnx2x_phy *phy,
  4488. struct link_params *params)
  4489. {
  4490. struct bnx2x *bp = params->bp;
  4491. u16 edc_mode;
  4492. int rc = 0;
  4493. u32 val = REG_RD(bp, params->shmem_base +
  4494. offsetof(struct shmem_region, dev_info.
  4495. port_feature_config[params->port].config));
  4496. DP(NETIF_MSG_LINK, "SFP+ module plugged in/out detected on port %d\n",
  4497. params->port);
  4498. /* Power up module */
  4499. bnx2x_power_sfp_module(params, phy, 1);
  4500. if (bnx2x_get_edc_mode(phy, params, &edc_mode) != 0) {
  4501. DP(NETIF_MSG_LINK, "Failed to get valid module type\n");
  4502. return -EINVAL;
  4503. } else if (bnx2x_verify_sfp_module(phy, params) != 0) {
  4504. /* check SFP+ module compatibility */
  4505. DP(NETIF_MSG_LINK, "Module verification failed!!\n");
  4506. rc = -EINVAL;
  4507. /* Turn on fault module-detected led */
  4508. bnx2x_set_sfp_module_fault_led(params,
  4509. MISC_REGISTERS_GPIO_HIGH);
  4510. /* Check if need to power down the SFP+ module */
  4511. if ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
  4512. PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_POWER_DOWN) {
  4513. DP(NETIF_MSG_LINK, "Shutdown SFP+ module!!\n");
  4514. bnx2x_power_sfp_module(params, phy, 0);
  4515. return rc;
  4516. }
  4517. } else {
  4518. /* Turn off fault module-detected led */
  4519. bnx2x_set_sfp_module_fault_led(params, MISC_REGISTERS_GPIO_LOW);
  4520. }
  4521. /*
  4522. * Check and set limiting mode / LRM mode on 8726. On 8727 it
  4523. * is done automatically
  4524. */
  4525. bnx2x_set_limiting_mode(params, phy, edc_mode);
  4526. /*
  4527. * Enable transmit for this module if the module is approved, or
  4528. * if unapproved modules should also enable the Tx laser
  4529. */
  4530. if (rc == 0 ||
  4531. (val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) !=
  4532. PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER)
  4533. bnx2x_sfp_set_transmitter(params, phy, 1);
  4534. else
  4535. bnx2x_sfp_set_transmitter(params, phy, 0);
  4536. return rc;
  4537. }
  4538. void bnx2x_handle_module_detect_int(struct link_params *params)
  4539. {
  4540. struct bnx2x *bp = params->bp;
  4541. struct bnx2x_phy *phy = &params->phy[EXT_PHY1];
  4542. u32 gpio_val;
  4543. u8 port = params->port;
  4544. /* Set valid module led off */
  4545. bnx2x_set_sfp_module_fault_led(params, MISC_REGISTERS_GPIO_HIGH);
  4546. /* Get current gpio val reflecting module plugged in / out*/
  4547. gpio_val = bnx2x_get_gpio(bp, MISC_REGISTERS_GPIO_3, port);
  4548. /* Call the handling function in case module is detected */
  4549. if (gpio_val == 0) {
  4550. bnx2x_power_sfp_module(params, phy, 1);
  4551. bnx2x_set_gpio_int(bp, MISC_REGISTERS_GPIO_3,
  4552. MISC_REGISTERS_GPIO_INT_OUTPUT_CLR,
  4553. port);
  4554. if (bnx2x_wait_for_sfp_module_initialized(phy, params) == 0)
  4555. bnx2x_sfp_module_detection(phy, params);
  4556. else
  4557. DP(NETIF_MSG_LINK, "SFP+ module is not initialized\n");
  4558. } else {
  4559. u32 val = REG_RD(bp, params->shmem_base +
  4560. offsetof(struct shmem_region, dev_info.
  4561. port_feature_config[params->port].
  4562. config));
  4563. bnx2x_set_gpio_int(bp, MISC_REGISTERS_GPIO_3,
  4564. MISC_REGISTERS_GPIO_INT_OUTPUT_SET,
  4565. port);
  4566. /*
  4567. * Module was plugged out.
  4568. * Disable transmit for this module
  4569. */
  4570. phy->media_type = ETH_PHY_NOT_PRESENT;
  4571. if ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
  4572. PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER)
  4573. bnx2x_sfp_set_transmitter(params, phy, 0);
  4574. }
  4575. }
  4576. /******************************************************************/
  4577. /* Used by 8706 and 8727 */
  4578. /******************************************************************/
  4579. static void bnx2x_sfp_mask_fault(struct bnx2x *bp,
  4580. struct bnx2x_phy *phy,
  4581. u16 alarm_status_offset,
  4582. u16 alarm_ctrl_offset)
  4583. {
  4584. u16 alarm_status, val;
  4585. bnx2x_cl45_read(bp, phy,
  4586. MDIO_PMA_DEVAD, alarm_status_offset,
  4587. &alarm_status);
  4588. bnx2x_cl45_read(bp, phy,
  4589. MDIO_PMA_DEVAD, alarm_status_offset,
  4590. &alarm_status);
  4591. /* Mask or enable the fault event. */
  4592. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, alarm_ctrl_offset, &val);
  4593. if (alarm_status & (1<<0))
  4594. val &= ~(1<<0);
  4595. else
  4596. val |= (1<<0);
  4597. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, alarm_ctrl_offset, val);
  4598. }
  4599. /******************************************************************/
  4600. /* common BCM8706/BCM8726 PHY SECTION */
  4601. /******************************************************************/
  4602. static u8 bnx2x_8706_8726_read_status(struct bnx2x_phy *phy,
  4603. struct link_params *params,
  4604. struct link_vars *vars)
  4605. {
  4606. u8 link_up = 0;
  4607. u16 val1, val2, rx_sd, pcs_status;
  4608. struct bnx2x *bp = params->bp;
  4609. DP(NETIF_MSG_LINK, "XGXS 8706/8726\n");
  4610. /* Clear RX Alarm*/
  4611. bnx2x_cl45_read(bp, phy,
  4612. MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_ALARM, &val2);
  4613. bnx2x_sfp_mask_fault(bp, phy, MDIO_PMA_REG_TX_ALARM,
  4614. MDIO_PMA_REG_TX_ALARM_CTRL);
  4615. /* clear LASI indication*/
  4616. bnx2x_cl45_read(bp, phy,
  4617. MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_STATUS, &val1);
  4618. bnx2x_cl45_read(bp, phy,
  4619. MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_STATUS, &val2);
  4620. DP(NETIF_MSG_LINK, "8706/8726 LASI status 0x%x--> 0x%x\n", val1, val2);
  4621. bnx2x_cl45_read(bp, phy,
  4622. MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_SD, &rx_sd);
  4623. bnx2x_cl45_read(bp, phy,
  4624. MDIO_PCS_DEVAD, MDIO_PCS_REG_STATUS, &pcs_status);
  4625. bnx2x_cl45_read(bp, phy,
  4626. MDIO_AN_DEVAD, MDIO_AN_REG_LINK_STATUS, &val2);
  4627. bnx2x_cl45_read(bp, phy,
  4628. MDIO_AN_DEVAD, MDIO_AN_REG_LINK_STATUS, &val2);
  4629. DP(NETIF_MSG_LINK, "8706/8726 rx_sd 0x%x pcs_status 0x%x 1Gbps"
  4630. " link_status 0x%x\n", rx_sd, pcs_status, val2);
  4631. /*
  4632. * link is up if both bit 0 of pmd_rx_sd and bit 0 of pcs_status
  4633. * are set, or if the autoneg bit 1 is set
  4634. */
  4635. link_up = ((rx_sd & pcs_status & 0x1) || (val2 & (1<<1)));
  4636. if (link_up) {
  4637. if (val2 & (1<<1))
  4638. vars->line_speed = SPEED_1000;
  4639. else
  4640. vars->line_speed = SPEED_10000;
  4641. bnx2x_ext_phy_resolve_fc(phy, params, vars);
  4642. vars->duplex = DUPLEX_FULL;
  4643. }
  4644. /* Capture 10G link fault. Read twice to clear stale value. */
  4645. if (vars->line_speed == SPEED_10000) {
  4646. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
  4647. MDIO_PMA_REG_TX_ALARM, &val1);
  4648. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
  4649. MDIO_PMA_REG_TX_ALARM, &val1);
  4650. if (val1 & (1<<0))
  4651. vars->fault_detected = 1;
  4652. }
  4653. return link_up;
  4654. }
  4655. /******************************************************************/
  4656. /* BCM8706 PHY SECTION */
  4657. /******************************************************************/
  4658. static u8 bnx2x_8706_config_init(struct bnx2x_phy *phy,
  4659. struct link_params *params,
  4660. struct link_vars *vars)
  4661. {
  4662. u32 tx_en_mode;
  4663. u16 cnt, val, tmp1;
  4664. struct bnx2x *bp = params->bp;
  4665. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
  4666. MISC_REGISTERS_GPIO_OUTPUT_HIGH, params->port);
  4667. /* HW reset */
  4668. bnx2x_ext_phy_hw_reset(bp, params->port);
  4669. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0xa040);
  4670. bnx2x_wait_reset_complete(bp, phy, params);
  4671. /* Wait until fw is loaded */
  4672. for (cnt = 0; cnt < 100; cnt++) {
  4673. bnx2x_cl45_read(bp, phy,
  4674. MDIO_PMA_DEVAD, MDIO_PMA_REG_ROM_VER1, &val);
  4675. if (val)
  4676. break;
  4677. msleep(10);
  4678. }
  4679. DP(NETIF_MSG_LINK, "XGXS 8706 is initialized after %d ms\n", cnt);
  4680. if ((params->feature_config_flags &
  4681. FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED)) {
  4682. u8 i;
  4683. u16 reg;
  4684. for (i = 0; i < 4; i++) {
  4685. reg = MDIO_XS_8706_REG_BANK_RX0 +
  4686. i*(MDIO_XS_8706_REG_BANK_RX1 -
  4687. MDIO_XS_8706_REG_BANK_RX0);
  4688. bnx2x_cl45_read(bp, phy, MDIO_XS_DEVAD, reg, &val);
  4689. /* Clear first 3 bits of the control */
  4690. val &= ~0x7;
  4691. /* Set control bits according to configuration */
  4692. val |= (phy->rx_preemphasis[i] & 0x7);
  4693. DP(NETIF_MSG_LINK, "Setting RX Equalizer to BCM8706"
  4694. " reg 0x%x <-- val 0x%x\n", reg, val);
  4695. bnx2x_cl45_write(bp, phy, MDIO_XS_DEVAD, reg, val);
  4696. }
  4697. }
  4698. /* Force speed */
  4699. if (phy->req_line_speed == SPEED_10000) {
  4700. DP(NETIF_MSG_LINK, "XGXS 8706 force 10Gbps\n");
  4701. bnx2x_cl45_write(bp, phy,
  4702. MDIO_PMA_DEVAD,
  4703. MDIO_PMA_REG_DIGITAL_CTRL, 0x400);
  4704. bnx2x_cl45_write(bp, phy,
  4705. MDIO_PMA_DEVAD, MDIO_PMA_REG_TX_ALARM_CTRL,
  4706. 0);
  4707. /* Arm LASI for link and Tx fault. */
  4708. bnx2x_cl45_write(bp, phy,
  4709. MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_CTRL, 3);
  4710. } else {
  4711. /* Force 1Gbps using autoneg with 1G advertisement */
  4712. /* Allow CL37 through CL73 */
  4713. DP(NETIF_MSG_LINK, "XGXS 8706 AutoNeg\n");
  4714. bnx2x_cl45_write(bp, phy,
  4715. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_CL73, 0x040c);
  4716. /* Enable Full-Duplex advertisement on CL37 */
  4717. bnx2x_cl45_write(bp, phy,
  4718. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LP, 0x0020);
  4719. /* Enable CL37 AN */
  4720. bnx2x_cl45_write(bp, phy,
  4721. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x1000);
  4722. /* 1G support */
  4723. bnx2x_cl45_write(bp, phy,
  4724. MDIO_AN_DEVAD, MDIO_AN_REG_ADV, (1<<5));
  4725. /* Enable clause 73 AN */
  4726. bnx2x_cl45_write(bp, phy,
  4727. MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x1200);
  4728. bnx2x_cl45_write(bp, phy,
  4729. MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_ALARM_CTRL,
  4730. 0x0400);
  4731. bnx2x_cl45_write(bp, phy,
  4732. MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_CTRL,
  4733. 0x0004);
  4734. }
  4735. bnx2x_save_bcm_spirom_ver(bp, phy, params->port);
  4736. /*
  4737. * If TX Laser is controlled by GPIO_0, do not let PHY go into low
  4738. * power mode, if TX Laser is disabled
  4739. */
  4740. tx_en_mode = REG_RD(bp, params->shmem_base +
  4741. offsetof(struct shmem_region,
  4742. dev_info.port_hw_config[params->port].sfp_ctrl))
  4743. & PORT_HW_CFG_TX_LASER_MASK;
  4744. if (tx_en_mode == PORT_HW_CFG_TX_LASER_GPIO0) {
  4745. DP(NETIF_MSG_LINK, "Enabling TXONOFF_PWRDN_DIS\n");
  4746. bnx2x_cl45_read(bp, phy,
  4747. MDIO_PMA_DEVAD, MDIO_PMA_REG_DIGITAL_CTRL, &tmp1);
  4748. tmp1 |= 0x1;
  4749. bnx2x_cl45_write(bp, phy,
  4750. MDIO_PMA_DEVAD, MDIO_PMA_REG_DIGITAL_CTRL, tmp1);
  4751. }
  4752. return 0;
  4753. }
  4754. static int bnx2x_8706_read_status(struct bnx2x_phy *phy,
  4755. struct link_params *params,
  4756. struct link_vars *vars)
  4757. {
  4758. return bnx2x_8706_8726_read_status(phy, params, vars);
  4759. }
  4760. /******************************************************************/
  4761. /* BCM8726 PHY SECTION */
  4762. /******************************************************************/
  4763. static void bnx2x_8726_config_loopback(struct bnx2x_phy *phy,
  4764. struct link_params *params)
  4765. {
  4766. struct bnx2x *bp = params->bp;
  4767. DP(NETIF_MSG_LINK, "PMA/PMD ext_phy_loopback: 8726\n");
  4768. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x0001);
  4769. }
  4770. static void bnx2x_8726_external_rom_boot(struct bnx2x_phy *phy,
  4771. struct link_params *params)
  4772. {
  4773. struct bnx2x *bp = params->bp;
  4774. /* Need to wait 100ms after reset */
  4775. msleep(100);
  4776. /* Micro controller re-boot */
  4777. bnx2x_cl45_write(bp, phy,
  4778. MDIO_PMA_DEVAD, MDIO_PMA_REG_GEN_CTRL, 0x018B);
  4779. /* Set soft reset */
  4780. bnx2x_cl45_write(bp, phy,
  4781. MDIO_PMA_DEVAD,
  4782. MDIO_PMA_REG_GEN_CTRL,
  4783. MDIO_PMA_REG_GEN_CTRL_ROM_MICRO_RESET);
  4784. bnx2x_cl45_write(bp, phy,
  4785. MDIO_PMA_DEVAD,
  4786. MDIO_PMA_REG_MISC_CTRL1, 0x0001);
  4787. bnx2x_cl45_write(bp, phy,
  4788. MDIO_PMA_DEVAD,
  4789. MDIO_PMA_REG_GEN_CTRL,
  4790. MDIO_PMA_REG_GEN_CTRL_ROM_RESET_INTERNAL_MP);
  4791. /* wait for 150ms for microcode load */
  4792. msleep(150);
  4793. /* Disable serial boot control, tristates pins SS_N, SCK, MOSI, MISO */
  4794. bnx2x_cl45_write(bp, phy,
  4795. MDIO_PMA_DEVAD,
  4796. MDIO_PMA_REG_MISC_CTRL1, 0x0000);
  4797. msleep(200);
  4798. bnx2x_save_bcm_spirom_ver(bp, phy, params->port);
  4799. }
  4800. static u8 bnx2x_8726_read_status(struct bnx2x_phy *phy,
  4801. struct link_params *params,
  4802. struct link_vars *vars)
  4803. {
  4804. struct bnx2x *bp = params->bp;
  4805. u16 val1;
  4806. u8 link_up = bnx2x_8706_8726_read_status(phy, params, vars);
  4807. if (link_up) {
  4808. bnx2x_cl45_read(bp, phy,
  4809. MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER,
  4810. &val1);
  4811. if (val1 & (1<<15)) {
  4812. DP(NETIF_MSG_LINK, "Tx is disabled\n");
  4813. link_up = 0;
  4814. vars->line_speed = 0;
  4815. }
  4816. }
  4817. return link_up;
  4818. }
  4819. static int bnx2x_8726_config_init(struct bnx2x_phy *phy,
  4820. struct link_params *params,
  4821. struct link_vars *vars)
  4822. {
  4823. struct bnx2x *bp = params->bp;
  4824. u32 val;
  4825. u32 swap_val, swap_override, aeu_gpio_mask, offset;
  4826. DP(NETIF_MSG_LINK, "Initializing BCM8726\n");
  4827. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 1<<15);
  4828. bnx2x_wait_reset_complete(bp, phy, params);
  4829. bnx2x_8726_external_rom_boot(phy, params);
  4830. /*
  4831. * Need to call module detected on initialization since the module
  4832. * detection triggered by actual module insertion might occur before
  4833. * driver is loaded, and when driver is loaded, it reset all
  4834. * registers, including the transmitter
  4835. */
  4836. bnx2x_sfp_module_detection(phy, params);
  4837. if (phy->req_line_speed == SPEED_1000) {
  4838. DP(NETIF_MSG_LINK, "Setting 1G force\n");
  4839. bnx2x_cl45_write(bp, phy,
  4840. MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x40);
  4841. bnx2x_cl45_write(bp, phy,
  4842. MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2, 0xD);
  4843. bnx2x_cl45_write(bp, phy,
  4844. MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_CTRL, 0x5);
  4845. bnx2x_cl45_write(bp, phy,
  4846. MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_ALARM_CTRL,
  4847. 0x400);
  4848. } else if ((phy->req_line_speed == SPEED_AUTO_NEG) &&
  4849. (phy->speed_cap_mask &
  4850. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G) &&
  4851. ((phy->speed_cap_mask &
  4852. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G) !=
  4853. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) {
  4854. DP(NETIF_MSG_LINK, "Setting 1G clause37\n");
  4855. /* Set Flow control */
  4856. bnx2x_ext_phy_set_pause(params, phy, vars);
  4857. bnx2x_cl45_write(bp, phy,
  4858. MDIO_AN_DEVAD, MDIO_AN_REG_ADV, 0x20);
  4859. bnx2x_cl45_write(bp, phy,
  4860. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_CL73, 0x040c);
  4861. bnx2x_cl45_write(bp, phy,
  4862. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_FC_LD, 0x0020);
  4863. bnx2x_cl45_write(bp, phy,
  4864. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x1000);
  4865. bnx2x_cl45_write(bp, phy,
  4866. MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x1200);
  4867. /*
  4868. * Enable RX-ALARM control to receive interrupt for 1G speed
  4869. * change
  4870. */
  4871. bnx2x_cl45_write(bp, phy,
  4872. MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_CTRL, 0x4);
  4873. bnx2x_cl45_write(bp, phy,
  4874. MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_ALARM_CTRL,
  4875. 0x400);
  4876. } else { /* Default 10G. Set only LASI control */
  4877. bnx2x_cl45_write(bp, phy,
  4878. MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_CTRL, 1);
  4879. }
  4880. /* Set TX PreEmphasis if needed */
  4881. if ((params->feature_config_flags &
  4882. FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED)) {
  4883. DP(NETIF_MSG_LINK, "Setting TX_CTRL1 0x%x,"
  4884. "TX_CTRL2 0x%x\n",
  4885. phy->tx_preemphasis[0],
  4886. phy->tx_preemphasis[1]);
  4887. bnx2x_cl45_write(bp, phy,
  4888. MDIO_PMA_DEVAD,
  4889. MDIO_PMA_REG_8726_TX_CTRL1,
  4890. phy->tx_preemphasis[0]);
  4891. bnx2x_cl45_write(bp, phy,
  4892. MDIO_PMA_DEVAD,
  4893. MDIO_PMA_REG_8726_TX_CTRL2,
  4894. phy->tx_preemphasis[1]);
  4895. }
  4896. /* Set GPIO3 to trigger SFP+ module insertion/removal */
  4897. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_3,
  4898. MISC_REGISTERS_GPIO_INPUT_HI_Z, params->port);
  4899. /* The GPIO should be swapped if the swap register is set and active */
  4900. swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
  4901. swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
  4902. /* Select function upon port-swap configuration */
  4903. if (params->port == 0) {
  4904. offset = MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0;
  4905. aeu_gpio_mask = (swap_val && swap_override) ?
  4906. AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1 :
  4907. AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0;
  4908. } else {
  4909. offset = MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0;
  4910. aeu_gpio_mask = (swap_val && swap_override) ?
  4911. AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0 :
  4912. AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1;
  4913. }
  4914. val = REG_RD(bp, offset);
  4915. /* add GPIO3 to group */
  4916. val |= aeu_gpio_mask;
  4917. REG_WR(bp, offset, val);
  4918. return 0;
  4919. }
  4920. static void bnx2x_8726_link_reset(struct bnx2x_phy *phy,
  4921. struct link_params *params)
  4922. {
  4923. struct bnx2x *bp = params->bp;
  4924. DP(NETIF_MSG_LINK, "bnx2x_8726_link_reset port %d\n", params->port);
  4925. /* Set serial boot control for external load */
  4926. bnx2x_cl45_write(bp, phy,
  4927. MDIO_PMA_DEVAD,
  4928. MDIO_PMA_REG_GEN_CTRL, 0x0001);
  4929. }
  4930. /******************************************************************/
  4931. /* BCM8727 PHY SECTION */
  4932. /******************************************************************/
  4933. static void bnx2x_8727_set_link_led(struct bnx2x_phy *phy,
  4934. struct link_params *params, u8 mode)
  4935. {
  4936. struct bnx2x *bp = params->bp;
  4937. u16 led_mode_bitmask = 0;
  4938. u16 gpio_pins_bitmask = 0;
  4939. u16 val;
  4940. /* Only NOC flavor requires to set the LED specifically */
  4941. if (!(phy->flags & FLAGS_NOC))
  4942. return;
  4943. switch (mode) {
  4944. case LED_MODE_FRONT_PANEL_OFF:
  4945. case LED_MODE_OFF:
  4946. led_mode_bitmask = 0;
  4947. gpio_pins_bitmask = 0x03;
  4948. break;
  4949. case LED_MODE_ON:
  4950. led_mode_bitmask = 0;
  4951. gpio_pins_bitmask = 0x02;
  4952. break;
  4953. case LED_MODE_OPER:
  4954. led_mode_bitmask = 0x60;
  4955. gpio_pins_bitmask = 0x11;
  4956. break;
  4957. }
  4958. bnx2x_cl45_read(bp, phy,
  4959. MDIO_PMA_DEVAD,
  4960. MDIO_PMA_REG_8727_PCS_OPT_CTRL,
  4961. &val);
  4962. val &= 0xff8f;
  4963. val |= led_mode_bitmask;
  4964. bnx2x_cl45_write(bp, phy,
  4965. MDIO_PMA_DEVAD,
  4966. MDIO_PMA_REG_8727_PCS_OPT_CTRL,
  4967. val);
  4968. bnx2x_cl45_read(bp, phy,
  4969. MDIO_PMA_DEVAD,
  4970. MDIO_PMA_REG_8727_GPIO_CTRL,
  4971. &val);
  4972. val &= 0xffe0;
  4973. val |= gpio_pins_bitmask;
  4974. bnx2x_cl45_write(bp, phy,
  4975. MDIO_PMA_DEVAD,
  4976. MDIO_PMA_REG_8727_GPIO_CTRL,
  4977. val);
  4978. }
  4979. static void bnx2x_8727_hw_reset(struct bnx2x_phy *phy,
  4980. struct link_params *params) {
  4981. u32 swap_val, swap_override;
  4982. u8 port;
  4983. /*
  4984. * The PHY reset is controlled by GPIO 1. Fake the port number
  4985. * to cancel the swap done in set_gpio()
  4986. */
  4987. struct bnx2x *bp = params->bp;
  4988. swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
  4989. swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
  4990. port = (swap_val && swap_override) ^ 1;
  4991. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
  4992. MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
  4993. }
  4994. static int bnx2x_8727_config_init(struct bnx2x_phy *phy,
  4995. struct link_params *params,
  4996. struct link_vars *vars)
  4997. {
  4998. u32 tx_en_mode;
  4999. u16 tmp1, val, mod_abs, tmp2;
  5000. u16 rx_alarm_ctrl_val;
  5001. u16 lasi_ctrl_val;
  5002. struct bnx2x *bp = params->bp;
  5003. /* Enable PMD link, MOD_ABS_FLT, and 1G link alarm */
  5004. bnx2x_wait_reset_complete(bp, phy, params);
  5005. rx_alarm_ctrl_val = (1<<2) | (1<<5) ;
  5006. /* Should be 0x6 to enable XS on Tx side. */
  5007. lasi_ctrl_val = 0x0006;
  5008. DP(NETIF_MSG_LINK, "Initializing BCM8727\n");
  5009. /* enable LASI */
  5010. bnx2x_cl45_write(bp, phy,
  5011. MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_ALARM_CTRL,
  5012. rx_alarm_ctrl_val);
  5013. bnx2x_cl45_write(bp, phy,
  5014. MDIO_PMA_DEVAD, MDIO_PMA_REG_TX_ALARM_CTRL,
  5015. 0);
  5016. bnx2x_cl45_write(bp, phy,
  5017. MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_CTRL, lasi_ctrl_val);
  5018. /*
  5019. * Initially configure MOD_ABS to interrupt when module is
  5020. * presence( bit 8)
  5021. */
  5022. bnx2x_cl45_read(bp, phy,
  5023. MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER, &mod_abs);
  5024. /*
  5025. * Set EDC off by setting OPTXLOS signal input to low (bit 9).
  5026. * When the EDC is off it locks onto a reference clock and avoids
  5027. * becoming 'lost'
  5028. */
  5029. mod_abs &= ~(1<<8);
  5030. if (!(phy->flags & FLAGS_NOC))
  5031. mod_abs &= ~(1<<9);
  5032. bnx2x_cl45_write(bp, phy,
  5033. MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER, mod_abs);
  5034. /* Make MOD_ABS give interrupt on change */
  5035. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_PCS_OPT_CTRL,
  5036. &val);
  5037. val |= (1<<12);
  5038. if (phy->flags & FLAGS_NOC)
  5039. val |= (3<<5);
  5040. /*
  5041. * Set 8727 GPIOs to input to allow reading from the 8727 GPIO0
  5042. * status which reflect SFP+ module over-current
  5043. */
  5044. if (!(phy->flags & FLAGS_NOC))
  5045. val &= 0xff8f; /* Reset bits 4-6 */
  5046. bnx2x_cl45_write(bp, phy,
  5047. MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_PCS_OPT_CTRL, val);
  5048. bnx2x_8727_power_module(bp, phy, 1);
  5049. bnx2x_cl45_read(bp, phy,
  5050. MDIO_PMA_DEVAD, MDIO_PMA_REG_M8051_MSGOUT_REG, &tmp1);
  5051. bnx2x_cl45_read(bp, phy,
  5052. MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_ALARM, &tmp1);
  5053. /* Set option 1G speed */
  5054. if (phy->req_line_speed == SPEED_1000) {
  5055. DP(NETIF_MSG_LINK, "Setting 1G force\n");
  5056. bnx2x_cl45_write(bp, phy,
  5057. MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x40);
  5058. bnx2x_cl45_write(bp, phy,
  5059. MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2, 0xD);
  5060. bnx2x_cl45_read(bp, phy,
  5061. MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2, &tmp1);
  5062. DP(NETIF_MSG_LINK, "1.7 = 0x%x\n", tmp1);
  5063. /*
  5064. * Power down the XAUI until link is up in case of dual-media
  5065. * and 1G
  5066. */
  5067. if (DUAL_MEDIA(params)) {
  5068. bnx2x_cl45_read(bp, phy,
  5069. MDIO_PMA_DEVAD,
  5070. MDIO_PMA_REG_8727_PCS_GP, &val);
  5071. val |= (3<<10);
  5072. bnx2x_cl45_write(bp, phy,
  5073. MDIO_PMA_DEVAD,
  5074. MDIO_PMA_REG_8727_PCS_GP, val);
  5075. }
  5076. } else if ((phy->req_line_speed == SPEED_AUTO_NEG) &&
  5077. ((phy->speed_cap_mask &
  5078. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) &&
  5079. ((phy->speed_cap_mask &
  5080. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G) !=
  5081. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) {
  5082. DP(NETIF_MSG_LINK, "Setting 1G clause37\n");
  5083. bnx2x_cl45_write(bp, phy,
  5084. MDIO_AN_DEVAD, MDIO_AN_REG_8727_MISC_CTRL, 0);
  5085. bnx2x_cl45_write(bp, phy,
  5086. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x1300);
  5087. } else {
  5088. /*
  5089. * Since the 8727 has only single reset pin, need to set the 10G
  5090. * registers although it is default
  5091. */
  5092. bnx2x_cl45_write(bp, phy,
  5093. MDIO_AN_DEVAD, MDIO_AN_REG_8727_MISC_CTRL,
  5094. 0x0020);
  5095. bnx2x_cl45_write(bp, phy,
  5096. MDIO_AN_DEVAD, MDIO_AN_REG_CL37_AN, 0x0100);
  5097. bnx2x_cl45_write(bp, phy,
  5098. MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x2040);
  5099. bnx2x_cl45_write(bp, phy,
  5100. MDIO_PMA_DEVAD, MDIO_PMA_REG_10G_CTRL2,
  5101. 0x0008);
  5102. }
  5103. /*
  5104. * Set 2-wire transfer rate of SFP+ module EEPROM
  5105. * to 100Khz since some DACs(direct attached cables) do
  5106. * not work at 400Khz.
  5107. */
  5108. bnx2x_cl45_write(bp, phy,
  5109. MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_TWO_WIRE_SLAVE_ADDR,
  5110. 0xa001);
  5111. /* Set TX PreEmphasis if needed */
  5112. if ((params->feature_config_flags &
  5113. FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED)) {
  5114. DP(NETIF_MSG_LINK, "Setting TX_CTRL1 0x%x, TX_CTRL2 0x%x\n",
  5115. phy->tx_preemphasis[0],
  5116. phy->tx_preemphasis[1]);
  5117. bnx2x_cl45_write(bp, phy,
  5118. MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_TX_CTRL1,
  5119. phy->tx_preemphasis[0]);
  5120. bnx2x_cl45_write(bp, phy,
  5121. MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_TX_CTRL2,
  5122. phy->tx_preemphasis[1]);
  5123. }
  5124. /*
  5125. * If TX Laser is controlled by GPIO_0, do not let PHY go into low
  5126. * power mode, if TX Laser is disabled
  5127. */
  5128. tx_en_mode = REG_RD(bp, params->shmem_base +
  5129. offsetof(struct shmem_region,
  5130. dev_info.port_hw_config[params->port].sfp_ctrl))
  5131. & PORT_HW_CFG_TX_LASER_MASK;
  5132. if (tx_en_mode == PORT_HW_CFG_TX_LASER_GPIO0) {
  5133. DP(NETIF_MSG_LINK, "Enabling TXONOFF_PWRDN_DIS\n");
  5134. bnx2x_cl45_read(bp, phy,
  5135. MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_OPT_CFG_REG, &tmp2);
  5136. tmp2 |= 0x1000;
  5137. tmp2 &= 0xFFEF;
  5138. bnx2x_cl45_write(bp, phy,
  5139. MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_OPT_CFG_REG, tmp2);
  5140. }
  5141. return 0;
  5142. }
  5143. static void bnx2x_8727_handle_mod_abs(struct bnx2x_phy *phy,
  5144. struct link_params *params)
  5145. {
  5146. struct bnx2x *bp = params->bp;
  5147. u16 mod_abs, rx_alarm_status;
  5148. u32 val = REG_RD(bp, params->shmem_base +
  5149. offsetof(struct shmem_region, dev_info.
  5150. port_feature_config[params->port].
  5151. config));
  5152. bnx2x_cl45_read(bp, phy,
  5153. MDIO_PMA_DEVAD,
  5154. MDIO_PMA_REG_PHY_IDENTIFIER, &mod_abs);
  5155. if (mod_abs & (1<<8)) {
  5156. /* Module is absent */
  5157. DP(NETIF_MSG_LINK, "MOD_ABS indication "
  5158. "show module is absent\n");
  5159. phy->media_type = ETH_PHY_NOT_PRESENT;
  5160. /*
  5161. * 1. Set mod_abs to detect next module
  5162. * presence event
  5163. * 2. Set EDC off by setting OPTXLOS signal input to low
  5164. * (bit 9).
  5165. * When the EDC is off it locks onto a reference clock and
  5166. * avoids becoming 'lost'.
  5167. */
  5168. mod_abs &= ~(1<<8);
  5169. if (!(phy->flags & FLAGS_NOC))
  5170. mod_abs &= ~(1<<9);
  5171. bnx2x_cl45_write(bp, phy,
  5172. MDIO_PMA_DEVAD,
  5173. MDIO_PMA_REG_PHY_IDENTIFIER, mod_abs);
  5174. /*
  5175. * Clear RX alarm since it stays up as long as
  5176. * the mod_abs wasn't changed
  5177. */
  5178. bnx2x_cl45_read(bp, phy,
  5179. MDIO_PMA_DEVAD,
  5180. MDIO_PMA_REG_RX_ALARM, &rx_alarm_status);
  5181. } else {
  5182. /* Module is present */
  5183. DP(NETIF_MSG_LINK, "MOD_ABS indication "
  5184. "show module is present\n");
  5185. /*
  5186. * First disable transmitter, and if the module is ok, the
  5187. * module_detection will enable it
  5188. * 1. Set mod_abs to detect next module absent event ( bit 8)
  5189. * 2. Restore the default polarity of the OPRXLOS signal and
  5190. * this signal will then correctly indicate the presence or
  5191. * absence of the Rx signal. (bit 9)
  5192. */
  5193. mod_abs |= (1<<8);
  5194. if (!(phy->flags & FLAGS_NOC))
  5195. mod_abs |= (1<<9);
  5196. bnx2x_cl45_write(bp, phy,
  5197. MDIO_PMA_DEVAD,
  5198. MDIO_PMA_REG_PHY_IDENTIFIER, mod_abs);
  5199. /*
  5200. * Clear RX alarm since it stays up as long as the mod_abs
  5201. * wasn't changed. This is need to be done before calling the
  5202. * module detection, otherwise it will clear* the link update
  5203. * alarm
  5204. */
  5205. bnx2x_cl45_read(bp, phy,
  5206. MDIO_PMA_DEVAD,
  5207. MDIO_PMA_REG_RX_ALARM, &rx_alarm_status);
  5208. if ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
  5209. PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER)
  5210. bnx2x_sfp_set_transmitter(params, phy, 0);
  5211. if (bnx2x_wait_for_sfp_module_initialized(phy, params) == 0)
  5212. bnx2x_sfp_module_detection(phy, params);
  5213. else
  5214. DP(NETIF_MSG_LINK, "SFP+ module is not initialized\n");
  5215. }
  5216. DP(NETIF_MSG_LINK, "8727 RX_ALARM_STATUS 0x%x\n",
  5217. rx_alarm_status);
  5218. /* No need to check link status in case of module plugged in/out */
  5219. }
  5220. static u8 bnx2x_8727_read_status(struct bnx2x_phy *phy,
  5221. struct link_params *params,
  5222. struct link_vars *vars)
  5223. {
  5224. struct bnx2x *bp = params->bp;
  5225. u8 link_up = 0, oc_port = params->port;
  5226. u16 link_status = 0;
  5227. u16 rx_alarm_status, lasi_ctrl, val1;
  5228. /* If PHY is not initialized, do not check link status */
  5229. bnx2x_cl45_read(bp, phy,
  5230. MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_CTRL,
  5231. &lasi_ctrl);
  5232. if (!lasi_ctrl)
  5233. return 0;
  5234. /* Check the LASI */
  5235. bnx2x_cl45_read(bp, phy,
  5236. MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_ALARM,
  5237. &rx_alarm_status);
  5238. vars->line_speed = 0;
  5239. DP(NETIF_MSG_LINK, "8727 RX_ALARM_STATUS 0x%x\n", rx_alarm_status);
  5240. bnx2x_sfp_mask_fault(bp, phy, MDIO_PMA_REG_TX_ALARM,
  5241. MDIO_PMA_REG_TX_ALARM_CTRL);
  5242. bnx2x_cl45_read(bp, phy,
  5243. MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_STATUS, &val1);
  5244. DP(NETIF_MSG_LINK, "8727 LASI status 0x%x\n", val1);
  5245. /* Clear MSG-OUT */
  5246. bnx2x_cl45_read(bp, phy,
  5247. MDIO_PMA_DEVAD, MDIO_PMA_REG_M8051_MSGOUT_REG, &val1);
  5248. /*
  5249. * If a module is present and there is need to check
  5250. * for over current
  5251. */
  5252. if (!(phy->flags & FLAGS_NOC) && !(rx_alarm_status & (1<<5))) {
  5253. /* Check over-current using 8727 GPIO0 input*/
  5254. bnx2x_cl45_read(bp, phy,
  5255. MDIO_PMA_DEVAD, MDIO_PMA_REG_8727_GPIO_CTRL,
  5256. &val1);
  5257. if ((val1 & (1<<8)) == 0) {
  5258. if (!CHIP_IS_E1x(bp))
  5259. oc_port = BP_PATH(bp) + (params->port << 1);
  5260. DP(NETIF_MSG_LINK, "8727 Power fault has been detected"
  5261. " on port %d\n", oc_port);
  5262. netdev_err(bp->dev, "Error: Power fault on Port %d has"
  5263. " been detected and the power to "
  5264. "that SFP+ module has been removed"
  5265. " to prevent failure of the card."
  5266. " Please remove the SFP+ module and"
  5267. " restart the system to clear this"
  5268. " error.\n",
  5269. oc_port);
  5270. /* Disable all RX_ALARMs except for mod_abs */
  5271. bnx2x_cl45_write(bp, phy,
  5272. MDIO_PMA_DEVAD,
  5273. MDIO_PMA_REG_RX_ALARM_CTRL, (1<<5));
  5274. bnx2x_cl45_read(bp, phy,
  5275. MDIO_PMA_DEVAD,
  5276. MDIO_PMA_REG_PHY_IDENTIFIER, &val1);
  5277. /* Wait for module_absent_event */
  5278. val1 |= (1<<8);
  5279. bnx2x_cl45_write(bp, phy,
  5280. MDIO_PMA_DEVAD,
  5281. MDIO_PMA_REG_PHY_IDENTIFIER, val1);
  5282. /* Clear RX alarm */
  5283. bnx2x_cl45_read(bp, phy,
  5284. MDIO_PMA_DEVAD,
  5285. MDIO_PMA_REG_RX_ALARM, &rx_alarm_status);
  5286. return 0;
  5287. }
  5288. } /* Over current check */
  5289. /* When module absent bit is set, check module */
  5290. if (rx_alarm_status & (1<<5)) {
  5291. bnx2x_8727_handle_mod_abs(phy, params);
  5292. /* Enable all mod_abs and link detection bits */
  5293. bnx2x_cl45_write(bp, phy,
  5294. MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_ALARM_CTRL,
  5295. ((1<<5) | (1<<2)));
  5296. }
  5297. DP(NETIF_MSG_LINK, "Enabling 8727 TX laser if SFP is approved\n");
  5298. bnx2x_8727_specific_func(phy, params, ENABLE_TX);
  5299. /* If transmitter is disabled, ignore false link up indication */
  5300. bnx2x_cl45_read(bp, phy,
  5301. MDIO_PMA_DEVAD, MDIO_PMA_REG_PHY_IDENTIFIER, &val1);
  5302. if (val1 & (1<<15)) {
  5303. DP(NETIF_MSG_LINK, "Tx is disabled\n");
  5304. return 0;
  5305. }
  5306. bnx2x_cl45_read(bp, phy,
  5307. MDIO_PMA_DEVAD,
  5308. MDIO_PMA_REG_8073_SPEED_LINK_STATUS, &link_status);
  5309. /*
  5310. * Bits 0..2 --> speed detected,
  5311. * Bits 13..15--> link is down
  5312. */
  5313. if ((link_status & (1<<2)) && (!(link_status & (1<<15)))) {
  5314. link_up = 1;
  5315. vars->line_speed = SPEED_10000;
  5316. DP(NETIF_MSG_LINK, "port %x: External link up in 10G\n",
  5317. params->port);
  5318. } else if ((link_status & (1<<0)) && (!(link_status & (1<<13)))) {
  5319. link_up = 1;
  5320. vars->line_speed = SPEED_1000;
  5321. DP(NETIF_MSG_LINK, "port %x: External link up in 1G\n",
  5322. params->port);
  5323. } else {
  5324. link_up = 0;
  5325. DP(NETIF_MSG_LINK, "port %x: External link is down\n",
  5326. params->port);
  5327. }
  5328. /* Capture 10G link fault. */
  5329. if (vars->line_speed == SPEED_10000) {
  5330. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
  5331. MDIO_PMA_REG_TX_ALARM, &val1);
  5332. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
  5333. MDIO_PMA_REG_TX_ALARM, &val1);
  5334. if (val1 & (1<<0)) {
  5335. vars->fault_detected = 1;
  5336. }
  5337. }
  5338. if (link_up) {
  5339. bnx2x_ext_phy_resolve_fc(phy, params, vars);
  5340. vars->duplex = DUPLEX_FULL;
  5341. DP(NETIF_MSG_LINK, "duplex = 0x%x\n", vars->duplex);
  5342. }
  5343. if ((DUAL_MEDIA(params)) &&
  5344. (phy->req_line_speed == SPEED_1000)) {
  5345. bnx2x_cl45_read(bp, phy,
  5346. MDIO_PMA_DEVAD,
  5347. MDIO_PMA_REG_8727_PCS_GP, &val1);
  5348. /*
  5349. * In case of dual-media board and 1G, power up the XAUI side,
  5350. * otherwise power it down. For 10G it is done automatically
  5351. */
  5352. if (link_up)
  5353. val1 &= ~(3<<10);
  5354. else
  5355. val1 |= (3<<10);
  5356. bnx2x_cl45_write(bp, phy,
  5357. MDIO_PMA_DEVAD,
  5358. MDIO_PMA_REG_8727_PCS_GP, val1);
  5359. }
  5360. return link_up;
  5361. }
  5362. static void bnx2x_8727_link_reset(struct bnx2x_phy *phy,
  5363. struct link_params *params)
  5364. {
  5365. struct bnx2x *bp = params->bp;
  5366. /* Disable Transmitter */
  5367. bnx2x_sfp_set_transmitter(params, phy, 0);
  5368. /* Clear LASI */
  5369. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_CTRL, 0);
  5370. }
  5371. /******************************************************************/
  5372. /* BCM8481/BCM84823/BCM84833 PHY SECTION */
  5373. /******************************************************************/
  5374. static void bnx2x_save_848xx_spirom_version(struct bnx2x_phy *phy,
  5375. struct link_params *params)
  5376. {
  5377. u16 val, fw_ver1, fw_ver2, cnt;
  5378. u8 port;
  5379. struct bnx2x *bp = params->bp;
  5380. port = params->port;
  5381. /* For the 32 bits registers in 848xx, access via MDIO2ARM interface.*/
  5382. /* (1) set register 0xc200_0014(SPI_BRIDGE_CTRL_2) to 0x03000000 */
  5383. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA819, 0x0014);
  5384. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA81A, 0xc200);
  5385. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA81B, 0x0000);
  5386. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA81C, 0x0300);
  5387. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA817, 0x0009);
  5388. for (cnt = 0; cnt < 100; cnt++) {
  5389. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, 0xA818, &val);
  5390. if (val & 1)
  5391. break;
  5392. udelay(5);
  5393. }
  5394. if (cnt == 100) {
  5395. DP(NETIF_MSG_LINK, "Unable to read 848xx phy fw version(1)\n");
  5396. bnx2x_save_spirom_version(bp, port, 0,
  5397. phy->ver_addr);
  5398. return;
  5399. }
  5400. /* 2) read register 0xc200_0000 (SPI_FW_STATUS) */
  5401. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA819, 0x0000);
  5402. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA81A, 0xc200);
  5403. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, 0xA817, 0x000A);
  5404. for (cnt = 0; cnt < 100; cnt++) {
  5405. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, 0xA818, &val);
  5406. if (val & 1)
  5407. break;
  5408. udelay(5);
  5409. }
  5410. if (cnt == 100) {
  5411. DP(NETIF_MSG_LINK, "Unable to read 848xx phy fw version(2)\n");
  5412. bnx2x_save_spirom_version(bp, port, 0,
  5413. phy->ver_addr);
  5414. return;
  5415. }
  5416. /* lower 16 bits of the register SPI_FW_STATUS */
  5417. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, 0xA81B, &fw_ver1);
  5418. /* upper 16 bits of register SPI_FW_STATUS */
  5419. bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD, 0xA81C, &fw_ver2);
  5420. bnx2x_save_spirom_version(bp, port, (fw_ver2<<16) | fw_ver1,
  5421. phy->ver_addr);
  5422. }
  5423. static void bnx2x_848xx_set_led(struct bnx2x *bp,
  5424. struct bnx2x_phy *phy)
  5425. {
  5426. u16 val;
  5427. /* PHYC_CTL_LED_CTL */
  5428. bnx2x_cl45_read(bp, phy,
  5429. MDIO_PMA_DEVAD,
  5430. MDIO_PMA_REG_8481_LINK_SIGNAL, &val);
  5431. val &= 0xFE00;
  5432. val |= 0x0092;
  5433. bnx2x_cl45_write(bp, phy,
  5434. MDIO_PMA_DEVAD,
  5435. MDIO_PMA_REG_8481_LINK_SIGNAL, val);
  5436. bnx2x_cl45_write(bp, phy,
  5437. MDIO_PMA_DEVAD,
  5438. MDIO_PMA_REG_8481_LED1_MASK,
  5439. 0x80);
  5440. bnx2x_cl45_write(bp, phy,
  5441. MDIO_PMA_DEVAD,
  5442. MDIO_PMA_REG_8481_LED2_MASK,
  5443. 0x18);
  5444. /* Select activity source by Tx and Rx, as suggested by PHY AE */
  5445. bnx2x_cl45_write(bp, phy,
  5446. MDIO_PMA_DEVAD,
  5447. MDIO_PMA_REG_8481_LED3_MASK,
  5448. 0x0006);
  5449. /* Select the closest activity blink rate to that in 10/100/1000 */
  5450. bnx2x_cl45_write(bp, phy,
  5451. MDIO_PMA_DEVAD,
  5452. MDIO_PMA_REG_8481_LED3_BLINK,
  5453. 0);
  5454. bnx2x_cl45_read(bp, phy,
  5455. MDIO_PMA_DEVAD,
  5456. MDIO_PMA_REG_84823_CTL_LED_CTL_1, &val);
  5457. val |= MDIO_PMA_REG_84823_LED3_STRETCH_EN; /* stretch_en for LED3*/
  5458. bnx2x_cl45_write(bp, phy,
  5459. MDIO_PMA_DEVAD,
  5460. MDIO_PMA_REG_84823_CTL_LED_CTL_1, val);
  5461. /* 'Interrupt Mask' */
  5462. bnx2x_cl45_write(bp, phy,
  5463. MDIO_AN_DEVAD,
  5464. 0xFFFB, 0xFFFD);
  5465. }
  5466. static int bnx2x_848xx_cmn_config_init(struct bnx2x_phy *phy,
  5467. struct link_params *params,
  5468. struct link_vars *vars)
  5469. {
  5470. struct bnx2x *bp = params->bp;
  5471. u16 autoneg_val, an_1000_val, an_10_100_val;
  5472. u16 tmp_req_line_speed;
  5473. tmp_req_line_speed = phy->req_line_speed;
  5474. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
  5475. if (phy->req_line_speed == SPEED_10000)
  5476. phy->req_line_speed = SPEED_AUTO_NEG;
  5477. /*
  5478. * This phy uses the NIG latch mechanism since link indication
  5479. * arrives through its LED4 and not via its LASI signal, so we
  5480. * get steady signal instead of clear on read
  5481. */
  5482. bnx2x_bits_en(bp, NIG_REG_LATCH_BC_0 + params->port*4,
  5483. 1 << NIG_LATCH_BC_ENABLE_MI_INT);
  5484. bnx2x_cl45_write(bp, phy,
  5485. MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 0x0000);
  5486. bnx2x_848xx_set_led(bp, phy);
  5487. /* set 1000 speed advertisement */
  5488. bnx2x_cl45_read(bp, phy,
  5489. MDIO_AN_DEVAD, MDIO_AN_REG_8481_1000T_CTRL,
  5490. &an_1000_val);
  5491. bnx2x_ext_phy_set_pause(params, phy, vars);
  5492. bnx2x_cl45_read(bp, phy,
  5493. MDIO_AN_DEVAD,
  5494. MDIO_AN_REG_8481_LEGACY_AN_ADV,
  5495. &an_10_100_val);
  5496. bnx2x_cl45_read(bp, phy,
  5497. MDIO_AN_DEVAD, MDIO_AN_REG_8481_LEGACY_MII_CTRL,
  5498. &autoneg_val);
  5499. /* Disable forced speed */
  5500. autoneg_val &= ~((1<<6) | (1<<8) | (1<<9) | (1<<12) | (1<<13));
  5501. an_10_100_val &= ~((1<<5) | (1<<6) | (1<<7) | (1<<8));
  5502. if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
  5503. (phy->speed_cap_mask &
  5504. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) ||
  5505. (phy->req_line_speed == SPEED_1000)) {
  5506. an_1000_val |= (1<<8);
  5507. autoneg_val |= (1<<9 | 1<<12);
  5508. if (phy->req_duplex == DUPLEX_FULL)
  5509. an_1000_val |= (1<<9);
  5510. DP(NETIF_MSG_LINK, "Advertising 1G\n");
  5511. } else
  5512. an_1000_val &= ~((1<<8) | (1<<9));
  5513. bnx2x_cl45_write(bp, phy,
  5514. MDIO_AN_DEVAD, MDIO_AN_REG_8481_1000T_CTRL,
  5515. an_1000_val);
  5516. /* set 10 speed advertisement */
  5517. if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
  5518. (phy->speed_cap_mask &
  5519. (PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL |
  5520. PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF)))) {
  5521. an_10_100_val |= (1<<7);
  5522. /* Enable autoneg and restart autoneg for legacy speeds */
  5523. autoneg_val |= (1<<9 | 1<<12);
  5524. if (phy->req_duplex == DUPLEX_FULL)
  5525. an_10_100_val |= (1<<8);
  5526. DP(NETIF_MSG_LINK, "Advertising 100M\n");
  5527. }
  5528. /* set 10 speed advertisement */
  5529. if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
  5530. (phy->speed_cap_mask &
  5531. (PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL |
  5532. PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF)))) {
  5533. an_10_100_val |= (1<<5);
  5534. autoneg_val |= (1<<9 | 1<<12);
  5535. if (phy->req_duplex == DUPLEX_FULL)
  5536. an_10_100_val |= (1<<6);
  5537. DP(NETIF_MSG_LINK, "Advertising 10M\n");
  5538. }
  5539. /* Only 10/100 are allowed to work in FORCE mode */
  5540. if (phy->req_line_speed == SPEED_100) {
  5541. autoneg_val |= (1<<13);
  5542. /* Enabled AUTO-MDIX when autoneg is disabled */
  5543. bnx2x_cl45_write(bp, phy,
  5544. MDIO_AN_DEVAD, MDIO_AN_REG_8481_AUX_CTRL,
  5545. (1<<15 | 1<<9 | 7<<0));
  5546. DP(NETIF_MSG_LINK, "Setting 100M force\n");
  5547. }
  5548. if (phy->req_line_speed == SPEED_10) {
  5549. /* Enabled AUTO-MDIX when autoneg is disabled */
  5550. bnx2x_cl45_write(bp, phy,
  5551. MDIO_AN_DEVAD, MDIO_AN_REG_8481_AUX_CTRL,
  5552. (1<<15 | 1<<9 | 7<<0));
  5553. DP(NETIF_MSG_LINK, "Setting 10M force\n");
  5554. }
  5555. bnx2x_cl45_write(bp, phy,
  5556. MDIO_AN_DEVAD, MDIO_AN_REG_8481_LEGACY_AN_ADV,
  5557. an_10_100_val);
  5558. if (phy->req_duplex == DUPLEX_FULL)
  5559. autoneg_val |= (1<<8);
  5560. bnx2x_cl45_write(bp, phy,
  5561. MDIO_AN_DEVAD,
  5562. MDIO_AN_REG_8481_LEGACY_MII_CTRL, autoneg_val);
  5563. if (((phy->req_line_speed == SPEED_AUTO_NEG) &&
  5564. (phy->speed_cap_mask &
  5565. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) ||
  5566. (phy->req_line_speed == SPEED_10000)) {
  5567. DP(NETIF_MSG_LINK, "Advertising 10G\n");
  5568. /* Restart autoneg for 10G*/
  5569. bnx2x_cl45_write(bp, phy,
  5570. MDIO_AN_DEVAD, MDIO_AN_REG_CTRL,
  5571. 0x3200);
  5572. } else if (phy->req_line_speed != SPEED_10 &&
  5573. phy->req_line_speed != SPEED_100) {
  5574. bnx2x_cl45_write(bp, phy,
  5575. MDIO_AN_DEVAD,
  5576. MDIO_AN_REG_8481_10GBASE_T_AN_CTRL,
  5577. 1);
  5578. }
  5579. /* Save spirom version */
  5580. bnx2x_save_848xx_spirom_version(phy, params);
  5581. phy->req_line_speed = tmp_req_line_speed;
  5582. return 0;
  5583. }
  5584. static int bnx2x_8481_config_init(struct bnx2x_phy *phy,
  5585. struct link_params *params,
  5586. struct link_vars *vars)
  5587. {
  5588. struct bnx2x *bp = params->bp;
  5589. /* Restore normal power mode*/
  5590. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
  5591. MISC_REGISTERS_GPIO_OUTPUT_HIGH, params->port);
  5592. /* HW reset */
  5593. bnx2x_ext_phy_hw_reset(bp, params->port);
  5594. bnx2x_wait_reset_complete(bp, phy, params);
  5595. bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 1<<15);
  5596. return bnx2x_848xx_cmn_config_init(phy, params, vars);
  5597. }
  5598. #define PHY84833_HDSHK_WAIT 300
  5599. static int bnx2x_84833_pair_swap_cfg(struct bnx2x_phy *phy,
  5600. struct link_params *params,
  5601. struct link_vars *vars)
  5602. {
  5603. u32 idx;
  5604. u16 val;
  5605. u16 data = 0x01b1;
  5606. struct bnx2x *bp = params->bp;
  5607. /* Do pair swap */
  5608. /* Write CMD_OPEN_OVERRIDE to STATUS reg */
  5609. bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
  5610. MDIO_84833_TOP_CFG_SCRATCH_REG2,
  5611. PHY84833_CMD_OPEN_OVERRIDE);
  5612. for (idx = 0; idx < PHY84833_HDSHK_WAIT; idx++) {
  5613. bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD,
  5614. MDIO_84833_TOP_CFG_SCRATCH_REG2, &val);
  5615. if (val == PHY84833_CMD_OPEN_FOR_CMDS)
  5616. break;
  5617. msleep(1);
  5618. }
  5619. if (idx >= PHY84833_HDSHK_WAIT) {
  5620. DP(NETIF_MSG_LINK, "Pairswap: FW not ready.\n");
  5621. return -EINVAL;
  5622. }
  5623. bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
  5624. MDIO_84833_TOP_CFG_SCRATCH_REG4,
  5625. data);
  5626. /* Issue pair swap command */
  5627. bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
  5628. MDIO_84833_TOP_CFG_SCRATCH_REG0,
  5629. PHY84833_DIAG_CMD_PAIR_SWAP_CHANGE);
  5630. for (idx = 0; idx < PHY84833_HDSHK_WAIT; idx++) {
  5631. bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD,
  5632. MDIO_84833_TOP_CFG_SCRATCH_REG2, &val);
  5633. if ((val == PHY84833_CMD_COMPLETE_PASS) ||
  5634. (val == PHY84833_CMD_COMPLETE_ERROR))
  5635. break;
  5636. msleep(1);
  5637. }
  5638. if ((idx >= PHY84833_HDSHK_WAIT) ||
  5639. (val == PHY84833_CMD_COMPLETE_ERROR)) {
  5640. DP(NETIF_MSG_LINK, "Pairswap: override failed.\n");
  5641. return -EINVAL;
  5642. }
  5643. bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
  5644. MDIO_84833_TOP_CFG_SCRATCH_REG2,
  5645. PHY84833_CMD_CLEAR_COMPLETE);
  5646. DP(NETIF_MSG_LINK, "Pairswap OK, val=0x%x\n", data);
  5647. return 0;
  5648. }
  5649. static int bnx2x_848x3_config_init(struct bnx2x_phy *phy,
  5650. struct link_params *params,
  5651. struct link_vars *vars)
  5652. {
  5653. struct bnx2x *bp = params->bp;
  5654. u8 port, initialize = 1;
  5655. u16 val;
  5656. u16 temp;
  5657. u32 actual_phy_selection, cms_enable;
  5658. int rc = 0;
  5659. msleep(1);
  5660. if (!(CHIP_IS_E1(bp)))
  5661. port = BP_PATH(bp);
  5662. else
  5663. port = params->port;
  5664. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823) {
  5665. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_3,
  5666. MISC_REGISTERS_GPIO_OUTPUT_HIGH,
  5667. port);
  5668. } else {
  5669. bnx2x_cl45_write(bp, phy,
  5670. MDIO_PMA_DEVAD,
  5671. MDIO_PMA_REG_CTRL, 0x8000);
  5672. }
  5673. bnx2x_wait_reset_complete(bp, phy, params);
  5674. /* Wait for GPHY to come out of reset */
  5675. msleep(50);
  5676. /* Bring PHY out of super isolate mode */
  5677. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833) {
  5678. bnx2x_cl45_read(bp, phy,
  5679. MDIO_CTL_DEVAD,
  5680. MDIO_84833_TOP_CFG_XGPHY_STRAP1, &val);
  5681. val &= ~MDIO_84833_SUPER_ISOLATE;
  5682. bnx2x_cl45_write(bp, phy,
  5683. MDIO_CTL_DEVAD,
  5684. MDIO_84833_TOP_CFG_XGPHY_STRAP1, val);
  5685. bnx2x_wait_reset_complete(bp, phy, params);
  5686. }
  5687. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
  5688. bnx2x_84833_pair_swap_cfg(phy, params, vars);
  5689. /*
  5690. * BCM84823 requires that XGXS links up first @ 10G for normal behavior
  5691. */
  5692. temp = vars->line_speed;
  5693. vars->line_speed = SPEED_10000;
  5694. bnx2x_set_autoneg(&params->phy[INT_PHY], params, vars, 0);
  5695. bnx2x_program_serdes(&params->phy[INT_PHY], params, vars);
  5696. vars->line_speed = temp;
  5697. /* Set dual-media configuration according to configuration */
  5698. bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD,
  5699. MDIO_CTL_REG_84823_MEDIA, &val);
  5700. val &= ~(MDIO_CTL_REG_84823_MEDIA_MAC_MASK |
  5701. MDIO_CTL_REG_84823_MEDIA_LINE_MASK |
  5702. MDIO_CTL_REG_84823_MEDIA_COPPER_CORE_DOWN |
  5703. MDIO_CTL_REG_84823_MEDIA_PRIORITY_MASK |
  5704. MDIO_CTL_REG_84823_MEDIA_FIBER_1G);
  5705. val |= MDIO_CTL_REG_84823_CTRL_MAC_XFI |
  5706. MDIO_CTL_REG_84823_MEDIA_LINE_XAUI_L;
  5707. actual_phy_selection = bnx2x_phy_selection(params);
  5708. switch (actual_phy_selection) {
  5709. case PORT_HW_CFG_PHY_SELECTION_HARDWARE_DEFAULT:
  5710. /* Do nothing. Essentially this is like the priority copper */
  5711. break;
  5712. case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY:
  5713. val |= MDIO_CTL_REG_84823_MEDIA_PRIORITY_COPPER;
  5714. break;
  5715. case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY:
  5716. val |= MDIO_CTL_REG_84823_MEDIA_PRIORITY_FIBER;
  5717. break;
  5718. case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY:
  5719. /* Do nothing here. The first PHY won't be initialized at all */
  5720. break;
  5721. case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY:
  5722. val |= MDIO_CTL_REG_84823_MEDIA_COPPER_CORE_DOWN;
  5723. initialize = 0;
  5724. break;
  5725. }
  5726. if (params->phy[EXT_PHY2].req_line_speed == SPEED_1000)
  5727. val |= MDIO_CTL_REG_84823_MEDIA_FIBER_1G;
  5728. bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
  5729. MDIO_CTL_REG_84823_MEDIA, val);
  5730. DP(NETIF_MSG_LINK, "Multi_phy config = 0x%x, Media control = 0x%x\n",
  5731. params->multi_phy_config, val);
  5732. if (initialize)
  5733. rc = bnx2x_848xx_cmn_config_init(phy, params, vars);
  5734. else
  5735. bnx2x_save_848xx_spirom_version(phy, params);
  5736. cms_enable = REG_RD(bp, params->shmem_base +
  5737. offsetof(struct shmem_region,
  5738. dev_info.port_hw_config[params->port].default_cfg)) &
  5739. PORT_HW_CFG_ENABLE_CMS_MASK;
  5740. bnx2x_cl45_read(bp, phy, MDIO_CTL_DEVAD,
  5741. MDIO_CTL_REG_84823_USER_CTRL_REG, &val);
  5742. if (cms_enable)
  5743. val |= MDIO_CTL_REG_84823_USER_CTRL_CMS;
  5744. else
  5745. val &= ~MDIO_CTL_REG_84823_USER_CTRL_CMS;
  5746. bnx2x_cl45_write(bp, phy, MDIO_CTL_DEVAD,
  5747. MDIO_CTL_REG_84823_USER_CTRL_REG, val);
  5748. return rc;
  5749. }
  5750. static u8 bnx2x_848xx_read_status(struct bnx2x_phy *phy,
  5751. struct link_params *params,
  5752. struct link_vars *vars)
  5753. {
  5754. struct bnx2x *bp = params->bp;
  5755. u16 val, val1, val2;
  5756. u8 link_up = 0;
  5757. /* Check 10G-BaseT link status */
  5758. /* Check PMD signal ok */
  5759. bnx2x_cl45_read(bp, phy,
  5760. MDIO_AN_DEVAD, 0xFFFA, &val1);
  5761. bnx2x_cl45_read(bp, phy,
  5762. MDIO_PMA_DEVAD, MDIO_PMA_REG_8481_PMD_SIGNAL,
  5763. &val2);
  5764. DP(NETIF_MSG_LINK, "BCM848xx: PMD_SIGNAL 1.a811 = 0x%x\n", val2);
  5765. /* Check link 10G */
  5766. if (val2 & (1<<11)) {
  5767. vars->line_speed = SPEED_10000;
  5768. vars->duplex = DUPLEX_FULL;
  5769. link_up = 1;
  5770. bnx2x_ext_phy_10G_an_resolve(bp, phy, vars);
  5771. } else { /* Check Legacy speed link */
  5772. u16 legacy_status, legacy_speed;
  5773. /* Enable expansion register 0x42 (Operation mode status) */
  5774. bnx2x_cl45_write(bp, phy,
  5775. MDIO_AN_DEVAD,
  5776. MDIO_AN_REG_8481_EXPANSION_REG_ACCESS, 0xf42);
  5777. /* Get legacy speed operation status */
  5778. bnx2x_cl45_read(bp, phy,
  5779. MDIO_AN_DEVAD,
  5780. MDIO_AN_REG_8481_EXPANSION_REG_RD_RW,
  5781. &legacy_status);
  5782. DP(NETIF_MSG_LINK, "Legacy speed status"
  5783. " = 0x%x\n", legacy_status);
  5784. link_up = ((legacy_status & (1<<11)) == (1<<11));
  5785. if (link_up) {
  5786. legacy_speed = (legacy_status & (3<<9));
  5787. if (legacy_speed == (0<<9))
  5788. vars->line_speed = SPEED_10;
  5789. else if (legacy_speed == (1<<9))
  5790. vars->line_speed = SPEED_100;
  5791. else if (legacy_speed == (2<<9))
  5792. vars->line_speed = SPEED_1000;
  5793. else /* Should not happen */
  5794. vars->line_speed = 0;
  5795. if (legacy_status & (1<<8))
  5796. vars->duplex = DUPLEX_FULL;
  5797. else
  5798. vars->duplex = DUPLEX_HALF;
  5799. DP(NETIF_MSG_LINK, "Link is up in %dMbps,"
  5800. " is_duplex_full= %d\n", vars->line_speed,
  5801. (vars->duplex == DUPLEX_FULL));
  5802. /* Check legacy speed AN resolution */
  5803. bnx2x_cl45_read(bp, phy,
  5804. MDIO_AN_DEVAD,
  5805. MDIO_AN_REG_8481_LEGACY_MII_STATUS,
  5806. &val);
  5807. if (val & (1<<5))
  5808. vars->link_status |=
  5809. LINK_STATUS_AUTO_NEGOTIATE_COMPLETE;
  5810. bnx2x_cl45_read(bp, phy,
  5811. MDIO_AN_DEVAD,
  5812. MDIO_AN_REG_8481_LEGACY_AN_EXPANSION,
  5813. &val);
  5814. if ((val & (1<<0)) == 0)
  5815. vars->link_status |=
  5816. LINK_STATUS_PARALLEL_DETECTION_USED;
  5817. }
  5818. }
  5819. if (link_up) {
  5820. DP(NETIF_MSG_LINK, "BCM84823: link speed is %d\n",
  5821. vars->line_speed);
  5822. bnx2x_ext_phy_resolve_fc(phy, params, vars);
  5823. }
  5824. return link_up;
  5825. }
  5826. static int bnx2x_848xx_format_ver(u32 raw_ver, u8 *str, u16 *len)
  5827. {
  5828. int status = 0;
  5829. u32 spirom_ver;
  5830. spirom_ver = ((raw_ver & 0xF80) >> 7) << 16 | (raw_ver & 0x7F);
  5831. status = bnx2x_format_ver(spirom_ver, str, len);
  5832. return status;
  5833. }
  5834. static void bnx2x_8481_hw_reset(struct bnx2x_phy *phy,
  5835. struct link_params *params)
  5836. {
  5837. bnx2x_set_gpio(params->bp, MISC_REGISTERS_GPIO_1,
  5838. MISC_REGISTERS_GPIO_OUTPUT_LOW, 0);
  5839. bnx2x_set_gpio(params->bp, MISC_REGISTERS_GPIO_1,
  5840. MISC_REGISTERS_GPIO_OUTPUT_LOW, 1);
  5841. }
  5842. static void bnx2x_8481_link_reset(struct bnx2x_phy *phy,
  5843. struct link_params *params)
  5844. {
  5845. bnx2x_cl45_write(params->bp, phy,
  5846. MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, 0x0000);
  5847. bnx2x_cl45_write(params->bp, phy,
  5848. MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 1);
  5849. }
  5850. static void bnx2x_848x3_link_reset(struct bnx2x_phy *phy,
  5851. struct link_params *params)
  5852. {
  5853. struct bnx2x *bp = params->bp;
  5854. u8 port;
  5855. if (!(CHIP_IS_E1(bp)))
  5856. port = BP_PATH(bp);
  5857. else
  5858. port = params->port;
  5859. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823) {
  5860. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_3,
  5861. MISC_REGISTERS_GPIO_OUTPUT_LOW,
  5862. port);
  5863. } else {
  5864. bnx2x_cl45_write(bp, phy,
  5865. MDIO_PMA_DEVAD,
  5866. MDIO_PMA_REG_CTRL, 0x800);
  5867. }
  5868. }
  5869. static void bnx2x_848xx_set_link_led(struct bnx2x_phy *phy,
  5870. struct link_params *params, u8 mode)
  5871. {
  5872. struct bnx2x *bp = params->bp;
  5873. u16 val;
  5874. u8 port;
  5875. if (!(CHIP_IS_E1(bp)))
  5876. port = BP_PATH(bp);
  5877. else
  5878. port = params->port;
  5879. switch (mode) {
  5880. case LED_MODE_OFF:
  5881. DP(NETIF_MSG_LINK, "Port 0x%x: LED MODE OFF\n", port);
  5882. if ((params->hw_led_mode << SHARED_HW_CFG_LED_MODE_SHIFT) ==
  5883. SHARED_HW_CFG_LED_EXTPHY1) {
  5884. /* Set LED masks */
  5885. bnx2x_cl45_write(bp, phy,
  5886. MDIO_PMA_DEVAD,
  5887. MDIO_PMA_REG_8481_LED1_MASK,
  5888. 0x0);
  5889. bnx2x_cl45_write(bp, phy,
  5890. MDIO_PMA_DEVAD,
  5891. MDIO_PMA_REG_8481_LED2_MASK,
  5892. 0x0);
  5893. bnx2x_cl45_write(bp, phy,
  5894. MDIO_PMA_DEVAD,
  5895. MDIO_PMA_REG_8481_LED3_MASK,
  5896. 0x0);
  5897. bnx2x_cl45_write(bp, phy,
  5898. MDIO_PMA_DEVAD,
  5899. MDIO_PMA_REG_8481_LED5_MASK,
  5900. 0x0);
  5901. } else {
  5902. bnx2x_cl45_write(bp, phy,
  5903. MDIO_PMA_DEVAD,
  5904. MDIO_PMA_REG_8481_LED1_MASK,
  5905. 0x0);
  5906. }
  5907. break;
  5908. case LED_MODE_FRONT_PANEL_OFF:
  5909. DP(NETIF_MSG_LINK, "Port 0x%x: LED MODE FRONT PANEL OFF\n",
  5910. port);
  5911. if ((params->hw_led_mode << SHARED_HW_CFG_LED_MODE_SHIFT) ==
  5912. SHARED_HW_CFG_LED_EXTPHY1) {
  5913. /* Set LED masks */
  5914. bnx2x_cl45_write(bp, phy,
  5915. MDIO_PMA_DEVAD,
  5916. MDIO_PMA_REG_8481_LED1_MASK,
  5917. 0x0);
  5918. bnx2x_cl45_write(bp, phy,
  5919. MDIO_PMA_DEVAD,
  5920. MDIO_PMA_REG_8481_LED2_MASK,
  5921. 0x0);
  5922. bnx2x_cl45_write(bp, phy,
  5923. MDIO_PMA_DEVAD,
  5924. MDIO_PMA_REG_8481_LED3_MASK,
  5925. 0x0);
  5926. bnx2x_cl45_write(bp, phy,
  5927. MDIO_PMA_DEVAD,
  5928. MDIO_PMA_REG_8481_LED5_MASK,
  5929. 0x20);
  5930. } else {
  5931. bnx2x_cl45_write(bp, phy,
  5932. MDIO_PMA_DEVAD,
  5933. MDIO_PMA_REG_8481_LED1_MASK,
  5934. 0x0);
  5935. }
  5936. break;
  5937. case LED_MODE_ON:
  5938. DP(NETIF_MSG_LINK, "Port 0x%x: LED MODE ON\n", port);
  5939. if ((params->hw_led_mode << SHARED_HW_CFG_LED_MODE_SHIFT) ==
  5940. SHARED_HW_CFG_LED_EXTPHY1) {
  5941. /* Set control reg */
  5942. bnx2x_cl45_read(bp, phy,
  5943. MDIO_PMA_DEVAD,
  5944. MDIO_PMA_REG_8481_LINK_SIGNAL,
  5945. &val);
  5946. val &= 0x8000;
  5947. val |= 0x2492;
  5948. bnx2x_cl45_write(bp, phy,
  5949. MDIO_PMA_DEVAD,
  5950. MDIO_PMA_REG_8481_LINK_SIGNAL,
  5951. val);
  5952. /* Set LED masks */
  5953. bnx2x_cl45_write(bp, phy,
  5954. MDIO_PMA_DEVAD,
  5955. MDIO_PMA_REG_8481_LED1_MASK,
  5956. 0x0);
  5957. bnx2x_cl45_write(bp, phy,
  5958. MDIO_PMA_DEVAD,
  5959. MDIO_PMA_REG_8481_LED2_MASK,
  5960. 0x20);
  5961. bnx2x_cl45_write(bp, phy,
  5962. MDIO_PMA_DEVAD,
  5963. MDIO_PMA_REG_8481_LED3_MASK,
  5964. 0x20);
  5965. bnx2x_cl45_write(bp, phy,
  5966. MDIO_PMA_DEVAD,
  5967. MDIO_PMA_REG_8481_LED5_MASK,
  5968. 0x0);
  5969. } else {
  5970. bnx2x_cl45_write(bp, phy,
  5971. MDIO_PMA_DEVAD,
  5972. MDIO_PMA_REG_8481_LED1_MASK,
  5973. 0x20);
  5974. }
  5975. break;
  5976. case LED_MODE_OPER:
  5977. DP(NETIF_MSG_LINK, "Port 0x%x: LED MODE OPER\n", port);
  5978. if ((params->hw_led_mode << SHARED_HW_CFG_LED_MODE_SHIFT) ==
  5979. SHARED_HW_CFG_LED_EXTPHY1) {
  5980. /* Set control reg */
  5981. bnx2x_cl45_read(bp, phy,
  5982. MDIO_PMA_DEVAD,
  5983. MDIO_PMA_REG_8481_LINK_SIGNAL,
  5984. &val);
  5985. if (!((val &
  5986. MDIO_PMA_REG_8481_LINK_SIGNAL_LED4_ENABLE_MASK)
  5987. >> MDIO_PMA_REG_8481_LINK_SIGNAL_LED4_ENABLE_SHIFT)) {
  5988. DP(NETIF_MSG_LINK, "Setting LINK_SIGNAL\n");
  5989. bnx2x_cl45_write(bp, phy,
  5990. MDIO_PMA_DEVAD,
  5991. MDIO_PMA_REG_8481_LINK_SIGNAL,
  5992. 0xa492);
  5993. }
  5994. /* Set LED masks */
  5995. bnx2x_cl45_write(bp, phy,
  5996. MDIO_PMA_DEVAD,
  5997. MDIO_PMA_REG_8481_LED1_MASK,
  5998. 0x10);
  5999. bnx2x_cl45_write(bp, phy,
  6000. MDIO_PMA_DEVAD,
  6001. MDIO_PMA_REG_8481_LED2_MASK,
  6002. 0x80);
  6003. bnx2x_cl45_write(bp, phy,
  6004. MDIO_PMA_DEVAD,
  6005. MDIO_PMA_REG_8481_LED3_MASK,
  6006. 0x98);
  6007. bnx2x_cl45_write(bp, phy,
  6008. MDIO_PMA_DEVAD,
  6009. MDIO_PMA_REG_8481_LED5_MASK,
  6010. 0x40);
  6011. } else {
  6012. bnx2x_cl45_write(bp, phy,
  6013. MDIO_PMA_DEVAD,
  6014. MDIO_PMA_REG_8481_LED1_MASK,
  6015. 0x80);
  6016. /* Tell LED3 to blink on source */
  6017. bnx2x_cl45_read(bp, phy,
  6018. MDIO_PMA_DEVAD,
  6019. MDIO_PMA_REG_8481_LINK_SIGNAL,
  6020. &val);
  6021. val &= ~(7<<6);
  6022. val |= (1<<6); /* A83B[8:6]= 1 */
  6023. bnx2x_cl45_write(bp, phy,
  6024. MDIO_PMA_DEVAD,
  6025. MDIO_PMA_REG_8481_LINK_SIGNAL,
  6026. val);
  6027. }
  6028. break;
  6029. }
  6030. }
  6031. /******************************************************************/
  6032. /* SFX7101 PHY SECTION */
  6033. /******************************************************************/
  6034. static void bnx2x_7101_config_loopback(struct bnx2x_phy *phy,
  6035. struct link_params *params)
  6036. {
  6037. struct bnx2x *bp = params->bp;
  6038. /* SFX7101_XGXS_TEST1 */
  6039. bnx2x_cl45_write(bp, phy,
  6040. MDIO_XS_DEVAD, MDIO_XS_SFX7101_XGXS_TEST1, 0x100);
  6041. }
  6042. static int bnx2x_7101_config_init(struct bnx2x_phy *phy,
  6043. struct link_params *params,
  6044. struct link_vars *vars)
  6045. {
  6046. u16 fw_ver1, fw_ver2, val;
  6047. struct bnx2x *bp = params->bp;
  6048. DP(NETIF_MSG_LINK, "Setting the SFX7101 LASI indication\n");
  6049. /* Restore normal power mode*/
  6050. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
  6051. MISC_REGISTERS_GPIO_OUTPUT_HIGH, params->port);
  6052. /* HW reset */
  6053. bnx2x_ext_phy_hw_reset(bp, params->port);
  6054. bnx2x_wait_reset_complete(bp, phy, params);
  6055. bnx2x_cl45_write(bp, phy,
  6056. MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_CTRL, 0x1);
  6057. DP(NETIF_MSG_LINK, "Setting the SFX7101 LED to blink on traffic\n");
  6058. bnx2x_cl45_write(bp, phy,
  6059. MDIO_PMA_DEVAD, MDIO_PMA_REG_7107_LED_CNTL, (1<<3));
  6060. bnx2x_ext_phy_set_pause(params, phy, vars);
  6061. /* Restart autoneg */
  6062. bnx2x_cl45_read(bp, phy,
  6063. MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, &val);
  6064. val |= 0x200;
  6065. bnx2x_cl45_write(bp, phy,
  6066. MDIO_AN_DEVAD, MDIO_AN_REG_CTRL, val);
  6067. /* Save spirom version */
  6068. bnx2x_cl45_read(bp, phy,
  6069. MDIO_PMA_DEVAD, MDIO_PMA_REG_7101_VER1, &fw_ver1);
  6070. bnx2x_cl45_read(bp, phy,
  6071. MDIO_PMA_DEVAD, MDIO_PMA_REG_7101_VER2, &fw_ver2);
  6072. bnx2x_save_spirom_version(bp, params->port,
  6073. (u32)(fw_ver1<<16 | fw_ver2), phy->ver_addr);
  6074. return 0;
  6075. }
  6076. static u8 bnx2x_7101_read_status(struct bnx2x_phy *phy,
  6077. struct link_params *params,
  6078. struct link_vars *vars)
  6079. {
  6080. struct bnx2x *bp = params->bp;
  6081. u8 link_up;
  6082. u16 val1, val2;
  6083. bnx2x_cl45_read(bp, phy,
  6084. MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_STATUS, &val2);
  6085. bnx2x_cl45_read(bp, phy,
  6086. MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_STATUS, &val1);
  6087. DP(NETIF_MSG_LINK, "10G-base-T LASI status 0x%x->0x%x\n",
  6088. val2, val1);
  6089. bnx2x_cl45_read(bp, phy,
  6090. MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val2);
  6091. bnx2x_cl45_read(bp, phy,
  6092. MDIO_PMA_DEVAD, MDIO_PMA_REG_STATUS, &val1);
  6093. DP(NETIF_MSG_LINK, "10G-base-T PMA status 0x%x->0x%x\n",
  6094. val2, val1);
  6095. link_up = ((val1 & 4) == 4);
  6096. /* if link is up print the AN outcome of the SFX7101 PHY */
  6097. if (link_up) {
  6098. bnx2x_cl45_read(bp, phy,
  6099. MDIO_AN_DEVAD, MDIO_AN_REG_MASTER_STATUS,
  6100. &val2);
  6101. vars->line_speed = SPEED_10000;
  6102. vars->duplex = DUPLEX_FULL;
  6103. DP(NETIF_MSG_LINK, "SFX7101 AN status 0x%x->Master=%x\n",
  6104. val2, (val2 & (1<<14)));
  6105. bnx2x_ext_phy_10G_an_resolve(bp, phy, vars);
  6106. bnx2x_ext_phy_resolve_fc(phy, params, vars);
  6107. }
  6108. return link_up;
  6109. }
  6110. static int bnx2x_7101_format_ver(u32 spirom_ver, u8 *str, u16 *len)
  6111. {
  6112. if (*len < 5)
  6113. return -EINVAL;
  6114. str[0] = (spirom_ver & 0xFF);
  6115. str[1] = (spirom_ver & 0xFF00) >> 8;
  6116. str[2] = (spirom_ver & 0xFF0000) >> 16;
  6117. str[3] = (spirom_ver & 0xFF000000) >> 24;
  6118. str[4] = '\0';
  6119. *len -= 5;
  6120. return 0;
  6121. }
  6122. void bnx2x_sfx7101_sp_sw_reset(struct bnx2x *bp, struct bnx2x_phy *phy)
  6123. {
  6124. u16 val, cnt;
  6125. bnx2x_cl45_read(bp, phy,
  6126. MDIO_PMA_DEVAD,
  6127. MDIO_PMA_REG_7101_RESET, &val);
  6128. for (cnt = 0; cnt < 10; cnt++) {
  6129. msleep(50);
  6130. /* Writes a self-clearing reset */
  6131. bnx2x_cl45_write(bp, phy,
  6132. MDIO_PMA_DEVAD,
  6133. MDIO_PMA_REG_7101_RESET,
  6134. (val | (1<<15)));
  6135. /* Wait for clear */
  6136. bnx2x_cl45_read(bp, phy,
  6137. MDIO_PMA_DEVAD,
  6138. MDIO_PMA_REG_7101_RESET, &val);
  6139. if ((val & (1<<15)) == 0)
  6140. break;
  6141. }
  6142. }
  6143. static void bnx2x_7101_hw_reset(struct bnx2x_phy *phy,
  6144. struct link_params *params) {
  6145. /* Low power mode is controlled by GPIO 2 */
  6146. bnx2x_set_gpio(params->bp, MISC_REGISTERS_GPIO_2,
  6147. MISC_REGISTERS_GPIO_OUTPUT_LOW, params->port);
  6148. /* The PHY reset is controlled by GPIO 1 */
  6149. bnx2x_set_gpio(params->bp, MISC_REGISTERS_GPIO_1,
  6150. MISC_REGISTERS_GPIO_OUTPUT_LOW, params->port);
  6151. }
  6152. static void bnx2x_7101_set_link_led(struct bnx2x_phy *phy,
  6153. struct link_params *params, u8 mode)
  6154. {
  6155. u16 val = 0;
  6156. struct bnx2x *bp = params->bp;
  6157. switch (mode) {
  6158. case LED_MODE_FRONT_PANEL_OFF:
  6159. case LED_MODE_OFF:
  6160. val = 2;
  6161. break;
  6162. case LED_MODE_ON:
  6163. val = 1;
  6164. break;
  6165. case LED_MODE_OPER:
  6166. val = 0;
  6167. break;
  6168. }
  6169. bnx2x_cl45_write(bp, phy,
  6170. MDIO_PMA_DEVAD,
  6171. MDIO_PMA_REG_7107_LINK_LED_CNTL,
  6172. val);
  6173. }
  6174. /******************************************************************/
  6175. /* STATIC PHY DECLARATION */
  6176. /******************************************************************/
  6177. static struct bnx2x_phy phy_null = {
  6178. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN,
  6179. .addr = 0,
  6180. .flags = FLAGS_INIT_XGXS_FIRST,
  6181. .def_md_devad = 0,
  6182. .reserved = 0,
  6183. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  6184. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  6185. .mdio_ctrl = 0,
  6186. .supported = 0,
  6187. .media_type = ETH_PHY_NOT_PRESENT,
  6188. .ver_addr = 0,
  6189. .req_flow_ctrl = 0,
  6190. .req_line_speed = 0,
  6191. .speed_cap_mask = 0,
  6192. .req_duplex = 0,
  6193. .rsrv = 0,
  6194. .config_init = (config_init_t)NULL,
  6195. .read_status = (read_status_t)NULL,
  6196. .link_reset = (link_reset_t)NULL,
  6197. .config_loopback = (config_loopback_t)NULL,
  6198. .format_fw_ver = (format_fw_ver_t)NULL,
  6199. .hw_reset = (hw_reset_t)NULL,
  6200. .set_link_led = (set_link_led_t)NULL,
  6201. .phy_specific_func = (phy_specific_func_t)NULL
  6202. };
  6203. static struct bnx2x_phy phy_serdes = {
  6204. .type = PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT,
  6205. .addr = 0xff,
  6206. .flags = 0,
  6207. .def_md_devad = 0,
  6208. .reserved = 0,
  6209. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  6210. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  6211. .mdio_ctrl = 0,
  6212. .supported = (SUPPORTED_10baseT_Half |
  6213. SUPPORTED_10baseT_Full |
  6214. SUPPORTED_100baseT_Half |
  6215. SUPPORTED_100baseT_Full |
  6216. SUPPORTED_1000baseT_Full |
  6217. SUPPORTED_2500baseX_Full |
  6218. SUPPORTED_TP |
  6219. SUPPORTED_Autoneg |
  6220. SUPPORTED_Pause |
  6221. SUPPORTED_Asym_Pause),
  6222. .media_type = ETH_PHY_BASE_T,
  6223. .ver_addr = 0,
  6224. .req_flow_ctrl = 0,
  6225. .req_line_speed = 0,
  6226. .speed_cap_mask = 0,
  6227. .req_duplex = 0,
  6228. .rsrv = 0,
  6229. .config_init = (config_init_t)bnx2x_init_serdes,
  6230. .read_status = (read_status_t)bnx2x_link_settings_status,
  6231. .link_reset = (link_reset_t)bnx2x_int_link_reset,
  6232. .config_loopback = (config_loopback_t)NULL,
  6233. .format_fw_ver = (format_fw_ver_t)NULL,
  6234. .hw_reset = (hw_reset_t)NULL,
  6235. .set_link_led = (set_link_led_t)NULL,
  6236. .phy_specific_func = (phy_specific_func_t)NULL
  6237. };
  6238. static struct bnx2x_phy phy_xgxs = {
  6239. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT,
  6240. .addr = 0xff,
  6241. .flags = 0,
  6242. .def_md_devad = 0,
  6243. .reserved = 0,
  6244. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  6245. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  6246. .mdio_ctrl = 0,
  6247. .supported = (SUPPORTED_10baseT_Half |
  6248. SUPPORTED_10baseT_Full |
  6249. SUPPORTED_100baseT_Half |
  6250. SUPPORTED_100baseT_Full |
  6251. SUPPORTED_1000baseT_Full |
  6252. SUPPORTED_2500baseX_Full |
  6253. SUPPORTED_10000baseT_Full |
  6254. SUPPORTED_FIBRE |
  6255. SUPPORTED_Autoneg |
  6256. SUPPORTED_Pause |
  6257. SUPPORTED_Asym_Pause),
  6258. .media_type = ETH_PHY_CX4,
  6259. .ver_addr = 0,
  6260. .req_flow_ctrl = 0,
  6261. .req_line_speed = 0,
  6262. .speed_cap_mask = 0,
  6263. .req_duplex = 0,
  6264. .rsrv = 0,
  6265. .config_init = (config_init_t)bnx2x_init_xgxs,
  6266. .read_status = (read_status_t)bnx2x_link_settings_status,
  6267. .link_reset = (link_reset_t)bnx2x_int_link_reset,
  6268. .config_loopback = (config_loopback_t)bnx2x_set_xgxs_loopback,
  6269. .format_fw_ver = (format_fw_ver_t)NULL,
  6270. .hw_reset = (hw_reset_t)NULL,
  6271. .set_link_led = (set_link_led_t)NULL,
  6272. .phy_specific_func = (phy_specific_func_t)NULL
  6273. };
  6274. static struct bnx2x_phy phy_7101 = {
  6275. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101,
  6276. .addr = 0xff,
  6277. .flags = FLAGS_FAN_FAILURE_DET_REQ,
  6278. .def_md_devad = 0,
  6279. .reserved = 0,
  6280. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  6281. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  6282. .mdio_ctrl = 0,
  6283. .supported = (SUPPORTED_10000baseT_Full |
  6284. SUPPORTED_TP |
  6285. SUPPORTED_Autoneg |
  6286. SUPPORTED_Pause |
  6287. SUPPORTED_Asym_Pause),
  6288. .media_type = ETH_PHY_BASE_T,
  6289. .ver_addr = 0,
  6290. .req_flow_ctrl = 0,
  6291. .req_line_speed = 0,
  6292. .speed_cap_mask = 0,
  6293. .req_duplex = 0,
  6294. .rsrv = 0,
  6295. .config_init = (config_init_t)bnx2x_7101_config_init,
  6296. .read_status = (read_status_t)bnx2x_7101_read_status,
  6297. .link_reset = (link_reset_t)bnx2x_common_ext_link_reset,
  6298. .config_loopback = (config_loopback_t)bnx2x_7101_config_loopback,
  6299. .format_fw_ver = (format_fw_ver_t)bnx2x_7101_format_ver,
  6300. .hw_reset = (hw_reset_t)bnx2x_7101_hw_reset,
  6301. .set_link_led = (set_link_led_t)bnx2x_7101_set_link_led,
  6302. .phy_specific_func = (phy_specific_func_t)NULL
  6303. };
  6304. static struct bnx2x_phy phy_8073 = {
  6305. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073,
  6306. .addr = 0xff,
  6307. .flags = FLAGS_HW_LOCK_REQUIRED,
  6308. .def_md_devad = 0,
  6309. .reserved = 0,
  6310. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  6311. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  6312. .mdio_ctrl = 0,
  6313. .supported = (SUPPORTED_10000baseT_Full |
  6314. SUPPORTED_2500baseX_Full |
  6315. SUPPORTED_1000baseT_Full |
  6316. SUPPORTED_FIBRE |
  6317. SUPPORTED_Autoneg |
  6318. SUPPORTED_Pause |
  6319. SUPPORTED_Asym_Pause),
  6320. .media_type = ETH_PHY_KR,
  6321. .ver_addr = 0,
  6322. .req_flow_ctrl = 0,
  6323. .req_line_speed = 0,
  6324. .speed_cap_mask = 0,
  6325. .req_duplex = 0,
  6326. .rsrv = 0,
  6327. .config_init = (config_init_t)bnx2x_8073_config_init,
  6328. .read_status = (read_status_t)bnx2x_8073_read_status,
  6329. .link_reset = (link_reset_t)bnx2x_8073_link_reset,
  6330. .config_loopback = (config_loopback_t)NULL,
  6331. .format_fw_ver = (format_fw_ver_t)bnx2x_format_ver,
  6332. .hw_reset = (hw_reset_t)NULL,
  6333. .set_link_led = (set_link_led_t)NULL,
  6334. .phy_specific_func = (phy_specific_func_t)NULL
  6335. };
  6336. static struct bnx2x_phy phy_8705 = {
  6337. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705,
  6338. .addr = 0xff,
  6339. .flags = FLAGS_INIT_XGXS_FIRST,
  6340. .def_md_devad = 0,
  6341. .reserved = 0,
  6342. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  6343. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  6344. .mdio_ctrl = 0,
  6345. .supported = (SUPPORTED_10000baseT_Full |
  6346. SUPPORTED_FIBRE |
  6347. SUPPORTED_Pause |
  6348. SUPPORTED_Asym_Pause),
  6349. .media_type = ETH_PHY_XFP_FIBER,
  6350. .ver_addr = 0,
  6351. .req_flow_ctrl = 0,
  6352. .req_line_speed = 0,
  6353. .speed_cap_mask = 0,
  6354. .req_duplex = 0,
  6355. .rsrv = 0,
  6356. .config_init = (config_init_t)bnx2x_8705_config_init,
  6357. .read_status = (read_status_t)bnx2x_8705_read_status,
  6358. .link_reset = (link_reset_t)bnx2x_common_ext_link_reset,
  6359. .config_loopback = (config_loopback_t)NULL,
  6360. .format_fw_ver = (format_fw_ver_t)bnx2x_null_format_ver,
  6361. .hw_reset = (hw_reset_t)NULL,
  6362. .set_link_led = (set_link_led_t)NULL,
  6363. .phy_specific_func = (phy_specific_func_t)NULL
  6364. };
  6365. static struct bnx2x_phy phy_8706 = {
  6366. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706,
  6367. .addr = 0xff,
  6368. .flags = FLAGS_INIT_XGXS_FIRST,
  6369. .def_md_devad = 0,
  6370. .reserved = 0,
  6371. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  6372. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  6373. .mdio_ctrl = 0,
  6374. .supported = (SUPPORTED_10000baseT_Full |
  6375. SUPPORTED_1000baseT_Full |
  6376. SUPPORTED_FIBRE |
  6377. SUPPORTED_Pause |
  6378. SUPPORTED_Asym_Pause),
  6379. .media_type = ETH_PHY_SFP_FIBER,
  6380. .ver_addr = 0,
  6381. .req_flow_ctrl = 0,
  6382. .req_line_speed = 0,
  6383. .speed_cap_mask = 0,
  6384. .req_duplex = 0,
  6385. .rsrv = 0,
  6386. .config_init = (config_init_t)bnx2x_8706_config_init,
  6387. .read_status = (read_status_t)bnx2x_8706_read_status,
  6388. .link_reset = (link_reset_t)bnx2x_common_ext_link_reset,
  6389. .config_loopback = (config_loopback_t)NULL,
  6390. .format_fw_ver = (format_fw_ver_t)bnx2x_format_ver,
  6391. .hw_reset = (hw_reset_t)NULL,
  6392. .set_link_led = (set_link_led_t)NULL,
  6393. .phy_specific_func = (phy_specific_func_t)NULL
  6394. };
  6395. static struct bnx2x_phy phy_8726 = {
  6396. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726,
  6397. .addr = 0xff,
  6398. .flags = (FLAGS_HW_LOCK_REQUIRED |
  6399. FLAGS_INIT_XGXS_FIRST),
  6400. .def_md_devad = 0,
  6401. .reserved = 0,
  6402. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  6403. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  6404. .mdio_ctrl = 0,
  6405. .supported = (SUPPORTED_10000baseT_Full |
  6406. SUPPORTED_1000baseT_Full |
  6407. SUPPORTED_Autoneg |
  6408. SUPPORTED_FIBRE |
  6409. SUPPORTED_Pause |
  6410. SUPPORTED_Asym_Pause),
  6411. .media_type = ETH_PHY_NOT_PRESENT,
  6412. .ver_addr = 0,
  6413. .req_flow_ctrl = 0,
  6414. .req_line_speed = 0,
  6415. .speed_cap_mask = 0,
  6416. .req_duplex = 0,
  6417. .rsrv = 0,
  6418. .config_init = (config_init_t)bnx2x_8726_config_init,
  6419. .read_status = (read_status_t)bnx2x_8726_read_status,
  6420. .link_reset = (link_reset_t)bnx2x_8726_link_reset,
  6421. .config_loopback = (config_loopback_t)bnx2x_8726_config_loopback,
  6422. .format_fw_ver = (format_fw_ver_t)bnx2x_format_ver,
  6423. .hw_reset = (hw_reset_t)NULL,
  6424. .set_link_led = (set_link_led_t)NULL,
  6425. .phy_specific_func = (phy_specific_func_t)NULL
  6426. };
  6427. static struct bnx2x_phy phy_8727 = {
  6428. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727,
  6429. .addr = 0xff,
  6430. .flags = FLAGS_FAN_FAILURE_DET_REQ,
  6431. .def_md_devad = 0,
  6432. .reserved = 0,
  6433. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  6434. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  6435. .mdio_ctrl = 0,
  6436. .supported = (SUPPORTED_10000baseT_Full |
  6437. SUPPORTED_1000baseT_Full |
  6438. SUPPORTED_FIBRE |
  6439. SUPPORTED_Pause |
  6440. SUPPORTED_Asym_Pause),
  6441. .media_type = ETH_PHY_NOT_PRESENT,
  6442. .ver_addr = 0,
  6443. .req_flow_ctrl = 0,
  6444. .req_line_speed = 0,
  6445. .speed_cap_mask = 0,
  6446. .req_duplex = 0,
  6447. .rsrv = 0,
  6448. .config_init = (config_init_t)bnx2x_8727_config_init,
  6449. .read_status = (read_status_t)bnx2x_8727_read_status,
  6450. .link_reset = (link_reset_t)bnx2x_8727_link_reset,
  6451. .config_loopback = (config_loopback_t)NULL,
  6452. .format_fw_ver = (format_fw_ver_t)bnx2x_format_ver,
  6453. .hw_reset = (hw_reset_t)bnx2x_8727_hw_reset,
  6454. .set_link_led = (set_link_led_t)bnx2x_8727_set_link_led,
  6455. .phy_specific_func = (phy_specific_func_t)bnx2x_8727_specific_func
  6456. };
  6457. static struct bnx2x_phy phy_8481 = {
  6458. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481,
  6459. .addr = 0xff,
  6460. .flags = FLAGS_FAN_FAILURE_DET_REQ |
  6461. FLAGS_REARM_LATCH_SIGNAL,
  6462. .def_md_devad = 0,
  6463. .reserved = 0,
  6464. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  6465. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  6466. .mdio_ctrl = 0,
  6467. .supported = (SUPPORTED_10baseT_Half |
  6468. SUPPORTED_10baseT_Full |
  6469. SUPPORTED_100baseT_Half |
  6470. SUPPORTED_100baseT_Full |
  6471. SUPPORTED_1000baseT_Full |
  6472. SUPPORTED_10000baseT_Full |
  6473. SUPPORTED_TP |
  6474. SUPPORTED_Autoneg |
  6475. SUPPORTED_Pause |
  6476. SUPPORTED_Asym_Pause),
  6477. .media_type = ETH_PHY_BASE_T,
  6478. .ver_addr = 0,
  6479. .req_flow_ctrl = 0,
  6480. .req_line_speed = 0,
  6481. .speed_cap_mask = 0,
  6482. .req_duplex = 0,
  6483. .rsrv = 0,
  6484. .config_init = (config_init_t)bnx2x_8481_config_init,
  6485. .read_status = (read_status_t)bnx2x_848xx_read_status,
  6486. .link_reset = (link_reset_t)bnx2x_8481_link_reset,
  6487. .config_loopback = (config_loopback_t)NULL,
  6488. .format_fw_ver = (format_fw_ver_t)bnx2x_848xx_format_ver,
  6489. .hw_reset = (hw_reset_t)bnx2x_8481_hw_reset,
  6490. .set_link_led = (set_link_led_t)bnx2x_848xx_set_link_led,
  6491. .phy_specific_func = (phy_specific_func_t)NULL
  6492. };
  6493. static struct bnx2x_phy phy_84823 = {
  6494. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823,
  6495. .addr = 0xff,
  6496. .flags = FLAGS_FAN_FAILURE_DET_REQ |
  6497. FLAGS_REARM_LATCH_SIGNAL,
  6498. .def_md_devad = 0,
  6499. .reserved = 0,
  6500. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  6501. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  6502. .mdio_ctrl = 0,
  6503. .supported = (SUPPORTED_10baseT_Half |
  6504. SUPPORTED_10baseT_Full |
  6505. SUPPORTED_100baseT_Half |
  6506. SUPPORTED_100baseT_Full |
  6507. SUPPORTED_1000baseT_Full |
  6508. SUPPORTED_10000baseT_Full |
  6509. SUPPORTED_TP |
  6510. SUPPORTED_Autoneg |
  6511. SUPPORTED_Pause |
  6512. SUPPORTED_Asym_Pause),
  6513. .media_type = ETH_PHY_BASE_T,
  6514. .ver_addr = 0,
  6515. .req_flow_ctrl = 0,
  6516. .req_line_speed = 0,
  6517. .speed_cap_mask = 0,
  6518. .req_duplex = 0,
  6519. .rsrv = 0,
  6520. .config_init = (config_init_t)bnx2x_848x3_config_init,
  6521. .read_status = (read_status_t)bnx2x_848xx_read_status,
  6522. .link_reset = (link_reset_t)bnx2x_848x3_link_reset,
  6523. .config_loopback = (config_loopback_t)NULL,
  6524. .format_fw_ver = (format_fw_ver_t)bnx2x_848xx_format_ver,
  6525. .hw_reset = (hw_reset_t)NULL,
  6526. .set_link_led = (set_link_led_t)bnx2x_848xx_set_link_led,
  6527. .phy_specific_func = (phy_specific_func_t)NULL
  6528. };
  6529. static struct bnx2x_phy phy_84833 = {
  6530. .type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833,
  6531. .addr = 0xff,
  6532. .flags = FLAGS_FAN_FAILURE_DET_REQ |
  6533. FLAGS_REARM_LATCH_SIGNAL,
  6534. .def_md_devad = 0,
  6535. .reserved = 0,
  6536. .rx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  6537. .tx_preemphasis = {0xffff, 0xffff, 0xffff, 0xffff},
  6538. .mdio_ctrl = 0,
  6539. .supported = (SUPPORTED_10baseT_Half |
  6540. SUPPORTED_10baseT_Full |
  6541. SUPPORTED_100baseT_Half |
  6542. SUPPORTED_100baseT_Full |
  6543. SUPPORTED_1000baseT_Full |
  6544. SUPPORTED_10000baseT_Full |
  6545. SUPPORTED_TP |
  6546. SUPPORTED_Autoneg |
  6547. SUPPORTED_Pause |
  6548. SUPPORTED_Asym_Pause),
  6549. .media_type = ETH_PHY_BASE_T,
  6550. .ver_addr = 0,
  6551. .req_flow_ctrl = 0,
  6552. .req_line_speed = 0,
  6553. .speed_cap_mask = 0,
  6554. .req_duplex = 0,
  6555. .rsrv = 0,
  6556. .config_init = (config_init_t)bnx2x_848x3_config_init,
  6557. .read_status = (read_status_t)bnx2x_848xx_read_status,
  6558. .link_reset = (link_reset_t)bnx2x_848x3_link_reset,
  6559. .config_loopback = (config_loopback_t)NULL,
  6560. .format_fw_ver = (format_fw_ver_t)bnx2x_848xx_format_ver,
  6561. .hw_reset = (hw_reset_t)NULL,
  6562. .set_link_led = (set_link_led_t)bnx2x_848xx_set_link_led,
  6563. .phy_specific_func = (phy_specific_func_t)NULL
  6564. };
  6565. /*****************************************************************/
  6566. /* */
  6567. /* Populate the phy according. Main function: bnx2x_populate_phy */
  6568. /* */
  6569. /*****************************************************************/
  6570. static void bnx2x_populate_preemphasis(struct bnx2x *bp, u32 shmem_base,
  6571. struct bnx2x_phy *phy, u8 port,
  6572. u8 phy_index)
  6573. {
  6574. /* Get the 4 lanes xgxs config rx and tx */
  6575. u32 rx = 0, tx = 0, i;
  6576. for (i = 0; i < 2; i++) {
  6577. /*
  6578. * INT_PHY and EXT_PHY1 share the same value location in the
  6579. * shmem. When num_phys is greater than 1, than this value
  6580. * applies only to EXT_PHY1
  6581. */
  6582. if (phy_index == INT_PHY || phy_index == EXT_PHY1) {
  6583. rx = REG_RD(bp, shmem_base +
  6584. offsetof(struct shmem_region,
  6585. dev_info.port_hw_config[port].xgxs_config_rx[i<<1]));
  6586. tx = REG_RD(bp, shmem_base +
  6587. offsetof(struct shmem_region,
  6588. dev_info.port_hw_config[port].xgxs_config_tx[i<<1]));
  6589. } else {
  6590. rx = REG_RD(bp, shmem_base +
  6591. offsetof(struct shmem_region,
  6592. dev_info.port_hw_config[port].xgxs_config2_rx[i<<1]));
  6593. tx = REG_RD(bp, shmem_base +
  6594. offsetof(struct shmem_region,
  6595. dev_info.port_hw_config[port].xgxs_config2_rx[i<<1]));
  6596. }
  6597. phy->rx_preemphasis[i << 1] = ((rx>>16) & 0xffff);
  6598. phy->rx_preemphasis[(i << 1) + 1] = (rx & 0xffff);
  6599. phy->tx_preemphasis[i << 1] = ((tx>>16) & 0xffff);
  6600. phy->tx_preemphasis[(i << 1) + 1] = (tx & 0xffff);
  6601. }
  6602. }
  6603. static u32 bnx2x_get_ext_phy_config(struct bnx2x *bp, u32 shmem_base,
  6604. u8 phy_index, u8 port)
  6605. {
  6606. u32 ext_phy_config = 0;
  6607. switch (phy_index) {
  6608. case EXT_PHY1:
  6609. ext_phy_config = REG_RD(bp, shmem_base +
  6610. offsetof(struct shmem_region,
  6611. dev_info.port_hw_config[port].external_phy_config));
  6612. break;
  6613. case EXT_PHY2:
  6614. ext_phy_config = REG_RD(bp, shmem_base +
  6615. offsetof(struct shmem_region,
  6616. dev_info.port_hw_config[port].external_phy_config2));
  6617. break;
  6618. default:
  6619. DP(NETIF_MSG_LINK, "Invalid phy_index %d\n", phy_index);
  6620. return -EINVAL;
  6621. }
  6622. return ext_phy_config;
  6623. }
  6624. static int bnx2x_populate_int_phy(struct bnx2x *bp, u32 shmem_base, u8 port,
  6625. struct bnx2x_phy *phy)
  6626. {
  6627. u32 phy_addr;
  6628. u32 chip_id;
  6629. u32 switch_cfg = (REG_RD(bp, shmem_base +
  6630. offsetof(struct shmem_region,
  6631. dev_info.port_feature_config[port].link_config)) &
  6632. PORT_FEATURE_CONNECTED_SWITCH_MASK);
  6633. chip_id = REG_RD(bp, MISC_REG_CHIP_NUM) << 16;
  6634. switch (switch_cfg) {
  6635. case SWITCH_CFG_1G:
  6636. phy_addr = REG_RD(bp,
  6637. NIG_REG_SERDES0_CTRL_PHY_ADDR +
  6638. port * 0x10);
  6639. *phy = phy_serdes;
  6640. break;
  6641. case SWITCH_CFG_10G:
  6642. phy_addr = REG_RD(bp,
  6643. NIG_REG_XGXS0_CTRL_PHY_ADDR +
  6644. port * 0x18);
  6645. *phy = phy_xgxs;
  6646. break;
  6647. default:
  6648. DP(NETIF_MSG_LINK, "Invalid switch_cfg\n");
  6649. return -EINVAL;
  6650. }
  6651. phy->addr = (u8)phy_addr;
  6652. phy->mdio_ctrl = bnx2x_get_emac_base(bp,
  6653. SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH,
  6654. port);
  6655. if (CHIP_IS_E2(bp))
  6656. phy->def_md_devad = E2_DEFAULT_PHY_DEV_ADDR;
  6657. else
  6658. phy->def_md_devad = DEFAULT_PHY_DEV_ADDR;
  6659. DP(NETIF_MSG_LINK, "Internal phy port=%d, addr=0x%x, mdio_ctl=0x%x\n",
  6660. port, phy->addr, phy->mdio_ctrl);
  6661. bnx2x_populate_preemphasis(bp, shmem_base, phy, port, INT_PHY);
  6662. return 0;
  6663. }
  6664. static int bnx2x_populate_ext_phy(struct bnx2x *bp,
  6665. u8 phy_index,
  6666. u32 shmem_base,
  6667. u32 shmem2_base,
  6668. u8 port,
  6669. struct bnx2x_phy *phy)
  6670. {
  6671. u32 ext_phy_config, phy_type, config2;
  6672. u32 mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH;
  6673. ext_phy_config = bnx2x_get_ext_phy_config(bp, shmem_base,
  6674. phy_index, port);
  6675. phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
  6676. /* Select the phy type */
  6677. switch (phy_type) {
  6678. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
  6679. mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_SWAPPED;
  6680. *phy = phy_8073;
  6681. break;
  6682. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705:
  6683. *phy = phy_8705;
  6684. break;
  6685. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706:
  6686. *phy = phy_8706;
  6687. break;
  6688. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
  6689. mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1;
  6690. *phy = phy_8726;
  6691. break;
  6692. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727_NOC:
  6693. /* BCM8727_NOC => BCM8727 no over current */
  6694. mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1;
  6695. *phy = phy_8727;
  6696. phy->flags |= FLAGS_NOC;
  6697. break;
  6698. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722:
  6699. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
  6700. mdc_mdio_access = SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1;
  6701. *phy = phy_8727;
  6702. break;
  6703. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481:
  6704. *phy = phy_8481;
  6705. break;
  6706. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823:
  6707. *phy = phy_84823;
  6708. break;
  6709. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833:
  6710. *phy = phy_84833;
  6711. break;
  6712. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
  6713. *phy = phy_7101;
  6714. break;
  6715. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
  6716. *phy = phy_null;
  6717. return -EINVAL;
  6718. default:
  6719. *phy = phy_null;
  6720. return 0;
  6721. }
  6722. phy->addr = XGXS_EXT_PHY_ADDR(ext_phy_config);
  6723. bnx2x_populate_preemphasis(bp, shmem_base, phy, port, phy_index);
  6724. /*
  6725. * The shmem address of the phy version is located on different
  6726. * structures. In case this structure is too old, do not set
  6727. * the address
  6728. */
  6729. config2 = REG_RD(bp, shmem_base + offsetof(struct shmem_region,
  6730. dev_info.shared_hw_config.config2));
  6731. if (phy_index == EXT_PHY1) {
  6732. phy->ver_addr = shmem_base + offsetof(struct shmem_region,
  6733. port_mb[port].ext_phy_fw_version);
  6734. /* Check specific mdc mdio settings */
  6735. if (config2 & SHARED_HW_CFG_MDC_MDIO_ACCESS1_MASK)
  6736. mdc_mdio_access = config2 &
  6737. SHARED_HW_CFG_MDC_MDIO_ACCESS1_MASK;
  6738. } else {
  6739. u32 size = REG_RD(bp, shmem2_base);
  6740. if (size >
  6741. offsetof(struct shmem2_region, ext_phy_fw_version2)) {
  6742. phy->ver_addr = shmem2_base +
  6743. offsetof(struct shmem2_region,
  6744. ext_phy_fw_version2[port]);
  6745. }
  6746. /* Check specific mdc mdio settings */
  6747. if (config2 & SHARED_HW_CFG_MDC_MDIO_ACCESS2_MASK)
  6748. mdc_mdio_access = (config2 &
  6749. SHARED_HW_CFG_MDC_MDIO_ACCESS2_MASK) >>
  6750. (SHARED_HW_CFG_MDC_MDIO_ACCESS2_SHIFT -
  6751. SHARED_HW_CFG_MDC_MDIO_ACCESS1_SHIFT);
  6752. }
  6753. phy->mdio_ctrl = bnx2x_get_emac_base(bp, mdc_mdio_access, port);
  6754. /*
  6755. * In case mdc/mdio_access of the external phy is different than the
  6756. * mdc/mdio access of the XGXS, a HW lock must be taken in each access
  6757. * to prevent one port interfere with another port's CL45 operations.
  6758. */
  6759. if (mdc_mdio_access != SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH)
  6760. phy->flags |= FLAGS_HW_LOCK_REQUIRED;
  6761. DP(NETIF_MSG_LINK, "phy_type 0x%x port %d found in index %d\n",
  6762. phy_type, port, phy_index);
  6763. DP(NETIF_MSG_LINK, " addr=0x%x, mdio_ctl=0x%x\n",
  6764. phy->addr, phy->mdio_ctrl);
  6765. return 0;
  6766. }
  6767. static int bnx2x_populate_phy(struct bnx2x *bp, u8 phy_index, u32 shmem_base,
  6768. u32 shmem2_base, u8 port, struct bnx2x_phy *phy)
  6769. {
  6770. int status = 0;
  6771. phy->type = PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN;
  6772. if (phy_index == INT_PHY)
  6773. return bnx2x_populate_int_phy(bp, shmem_base, port, phy);
  6774. status = bnx2x_populate_ext_phy(bp, phy_index, shmem_base, shmem2_base,
  6775. port, phy);
  6776. return status;
  6777. }
  6778. static void bnx2x_phy_def_cfg(struct link_params *params,
  6779. struct bnx2x_phy *phy,
  6780. u8 phy_index)
  6781. {
  6782. struct bnx2x *bp = params->bp;
  6783. u32 link_config;
  6784. /* Populate the default phy configuration for MF mode */
  6785. if (phy_index == EXT_PHY2) {
  6786. link_config = REG_RD(bp, params->shmem_base +
  6787. offsetof(struct shmem_region, dev_info.
  6788. port_feature_config[params->port].link_config2));
  6789. phy->speed_cap_mask = REG_RD(bp, params->shmem_base +
  6790. offsetof(struct shmem_region,
  6791. dev_info.
  6792. port_hw_config[params->port].speed_capability_mask2));
  6793. } else {
  6794. link_config = REG_RD(bp, params->shmem_base +
  6795. offsetof(struct shmem_region, dev_info.
  6796. port_feature_config[params->port].link_config));
  6797. phy->speed_cap_mask = REG_RD(bp, params->shmem_base +
  6798. offsetof(struct shmem_region,
  6799. dev_info.
  6800. port_hw_config[params->port].speed_capability_mask));
  6801. }
  6802. DP(NETIF_MSG_LINK, "Default config phy idx %x cfg 0x%x speed_cap_mask"
  6803. " 0x%x\n", phy_index, link_config, phy->speed_cap_mask);
  6804. phy->req_duplex = DUPLEX_FULL;
  6805. switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
  6806. case PORT_FEATURE_LINK_SPEED_10M_HALF:
  6807. phy->req_duplex = DUPLEX_HALF;
  6808. case PORT_FEATURE_LINK_SPEED_10M_FULL:
  6809. phy->req_line_speed = SPEED_10;
  6810. break;
  6811. case PORT_FEATURE_LINK_SPEED_100M_HALF:
  6812. phy->req_duplex = DUPLEX_HALF;
  6813. case PORT_FEATURE_LINK_SPEED_100M_FULL:
  6814. phy->req_line_speed = SPEED_100;
  6815. break;
  6816. case PORT_FEATURE_LINK_SPEED_1G:
  6817. phy->req_line_speed = SPEED_1000;
  6818. break;
  6819. case PORT_FEATURE_LINK_SPEED_2_5G:
  6820. phy->req_line_speed = SPEED_2500;
  6821. break;
  6822. case PORT_FEATURE_LINK_SPEED_10G_CX4:
  6823. phy->req_line_speed = SPEED_10000;
  6824. break;
  6825. default:
  6826. phy->req_line_speed = SPEED_AUTO_NEG;
  6827. break;
  6828. }
  6829. switch (link_config & PORT_FEATURE_FLOW_CONTROL_MASK) {
  6830. case PORT_FEATURE_FLOW_CONTROL_AUTO:
  6831. phy->req_flow_ctrl = BNX2X_FLOW_CTRL_AUTO;
  6832. break;
  6833. case PORT_FEATURE_FLOW_CONTROL_TX:
  6834. phy->req_flow_ctrl = BNX2X_FLOW_CTRL_TX;
  6835. break;
  6836. case PORT_FEATURE_FLOW_CONTROL_RX:
  6837. phy->req_flow_ctrl = BNX2X_FLOW_CTRL_RX;
  6838. break;
  6839. case PORT_FEATURE_FLOW_CONTROL_BOTH:
  6840. phy->req_flow_ctrl = BNX2X_FLOW_CTRL_BOTH;
  6841. break;
  6842. default:
  6843. phy->req_flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  6844. break;
  6845. }
  6846. }
  6847. u32 bnx2x_phy_selection(struct link_params *params)
  6848. {
  6849. u32 phy_config_swapped, prio_cfg;
  6850. u32 return_cfg = PORT_HW_CFG_PHY_SELECTION_HARDWARE_DEFAULT;
  6851. phy_config_swapped = params->multi_phy_config &
  6852. PORT_HW_CFG_PHY_SWAPPED_ENABLED;
  6853. prio_cfg = params->multi_phy_config &
  6854. PORT_HW_CFG_PHY_SELECTION_MASK;
  6855. if (phy_config_swapped) {
  6856. switch (prio_cfg) {
  6857. case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY:
  6858. return_cfg = PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY;
  6859. break;
  6860. case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY:
  6861. return_cfg = PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY;
  6862. break;
  6863. case PORT_HW_CFG_PHY_SELECTION_SECOND_PHY:
  6864. return_cfg = PORT_HW_CFG_PHY_SELECTION_FIRST_PHY;
  6865. break;
  6866. case PORT_HW_CFG_PHY_SELECTION_FIRST_PHY:
  6867. return_cfg = PORT_HW_CFG_PHY_SELECTION_SECOND_PHY;
  6868. break;
  6869. }
  6870. } else
  6871. return_cfg = prio_cfg;
  6872. return return_cfg;
  6873. }
  6874. int bnx2x_phy_probe(struct link_params *params)
  6875. {
  6876. u8 phy_index, actual_phy_idx, link_cfg_idx;
  6877. u32 phy_config_swapped, sync_offset, media_types;
  6878. struct bnx2x *bp = params->bp;
  6879. struct bnx2x_phy *phy;
  6880. params->num_phys = 0;
  6881. DP(NETIF_MSG_LINK, "Begin phy probe\n");
  6882. phy_config_swapped = params->multi_phy_config &
  6883. PORT_HW_CFG_PHY_SWAPPED_ENABLED;
  6884. for (phy_index = INT_PHY; phy_index < MAX_PHYS;
  6885. phy_index++) {
  6886. link_cfg_idx = LINK_CONFIG_IDX(phy_index);
  6887. actual_phy_idx = phy_index;
  6888. if (phy_config_swapped) {
  6889. if (phy_index == EXT_PHY1)
  6890. actual_phy_idx = EXT_PHY2;
  6891. else if (phy_index == EXT_PHY2)
  6892. actual_phy_idx = EXT_PHY1;
  6893. }
  6894. DP(NETIF_MSG_LINK, "phy_config_swapped %x, phy_index %x,"
  6895. " actual_phy_idx %x\n", phy_config_swapped,
  6896. phy_index, actual_phy_idx);
  6897. phy = &params->phy[actual_phy_idx];
  6898. if (bnx2x_populate_phy(bp, phy_index, params->shmem_base,
  6899. params->shmem2_base, params->port,
  6900. phy) != 0) {
  6901. params->num_phys = 0;
  6902. DP(NETIF_MSG_LINK, "phy probe failed in phy index %d\n",
  6903. phy_index);
  6904. for (phy_index = INT_PHY;
  6905. phy_index < MAX_PHYS;
  6906. phy_index++)
  6907. *phy = phy_null;
  6908. return -EINVAL;
  6909. }
  6910. if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN)
  6911. break;
  6912. sync_offset = params->shmem_base +
  6913. offsetof(struct shmem_region,
  6914. dev_info.port_hw_config[params->port].media_type);
  6915. media_types = REG_RD(bp, sync_offset);
  6916. /*
  6917. * Update media type for non-PMF sync only for the first time
  6918. * In case the media type changes afterwards, it will be updated
  6919. * using the update_status function
  6920. */
  6921. if ((media_types & (PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK <<
  6922. (PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT *
  6923. actual_phy_idx))) == 0) {
  6924. media_types |= ((phy->media_type &
  6925. PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK) <<
  6926. (PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT *
  6927. actual_phy_idx));
  6928. }
  6929. REG_WR(bp, sync_offset, media_types);
  6930. bnx2x_phy_def_cfg(params, phy, phy_index);
  6931. params->num_phys++;
  6932. }
  6933. DP(NETIF_MSG_LINK, "End phy probe. #phys found %x\n", params->num_phys);
  6934. return 0;
  6935. }
  6936. static void set_phy_vars(struct link_params *params)
  6937. {
  6938. struct bnx2x *bp = params->bp;
  6939. u8 actual_phy_idx, phy_index, link_cfg_idx;
  6940. u8 phy_config_swapped = params->multi_phy_config &
  6941. PORT_HW_CFG_PHY_SWAPPED_ENABLED;
  6942. for (phy_index = INT_PHY; phy_index < params->num_phys;
  6943. phy_index++) {
  6944. link_cfg_idx = LINK_CONFIG_IDX(phy_index);
  6945. actual_phy_idx = phy_index;
  6946. if (phy_config_swapped) {
  6947. if (phy_index == EXT_PHY1)
  6948. actual_phy_idx = EXT_PHY2;
  6949. else if (phy_index == EXT_PHY2)
  6950. actual_phy_idx = EXT_PHY1;
  6951. }
  6952. params->phy[actual_phy_idx].req_flow_ctrl =
  6953. params->req_flow_ctrl[link_cfg_idx];
  6954. params->phy[actual_phy_idx].req_line_speed =
  6955. params->req_line_speed[link_cfg_idx];
  6956. params->phy[actual_phy_idx].speed_cap_mask =
  6957. params->speed_cap_mask[link_cfg_idx];
  6958. params->phy[actual_phy_idx].req_duplex =
  6959. params->req_duplex[link_cfg_idx];
  6960. DP(NETIF_MSG_LINK, "req_flow_ctrl %x, req_line_speed %x,"
  6961. " speed_cap_mask %x\n",
  6962. params->phy[actual_phy_idx].req_flow_ctrl,
  6963. params->phy[actual_phy_idx].req_line_speed,
  6964. params->phy[actual_phy_idx].speed_cap_mask);
  6965. }
  6966. }
  6967. int bnx2x_phy_init(struct link_params *params, struct link_vars *vars)
  6968. {
  6969. struct bnx2x *bp = params->bp;
  6970. DP(NETIF_MSG_LINK, "Phy Initialization started\n");
  6971. DP(NETIF_MSG_LINK, "(1) req_speed %d, req_flowctrl %d\n",
  6972. params->req_line_speed[0], params->req_flow_ctrl[0]);
  6973. DP(NETIF_MSG_LINK, "(2) req_speed %d, req_flowctrl %d\n",
  6974. params->req_line_speed[1], params->req_flow_ctrl[1]);
  6975. vars->link_status = 0;
  6976. vars->phy_link_up = 0;
  6977. vars->link_up = 0;
  6978. vars->line_speed = 0;
  6979. vars->duplex = DUPLEX_FULL;
  6980. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  6981. vars->mac_type = MAC_TYPE_NONE;
  6982. vars->phy_flags = 0;
  6983. /* disable attentions */
  6984. bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 + params->port*4,
  6985. (NIG_MASK_XGXS0_LINK_STATUS |
  6986. NIG_MASK_XGXS0_LINK10G |
  6987. NIG_MASK_SERDES0_LINK_STATUS |
  6988. NIG_MASK_MI_INT));
  6989. bnx2x_emac_init(params, vars);
  6990. if (params->num_phys == 0) {
  6991. DP(NETIF_MSG_LINK, "No phy found for initialization !!\n");
  6992. return -EINVAL;
  6993. }
  6994. set_phy_vars(params);
  6995. DP(NETIF_MSG_LINK, "Num of phys on board: %d\n", params->num_phys);
  6996. if (params->loopback_mode == LOOPBACK_BMAC) {
  6997. vars->link_up = 1;
  6998. vars->line_speed = SPEED_10000;
  6999. vars->duplex = DUPLEX_FULL;
  7000. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  7001. vars->mac_type = MAC_TYPE_BMAC;
  7002. vars->phy_flags = PHY_XGXS_FLAG;
  7003. bnx2x_xgxs_deassert(params);
  7004. /* set bmac loopback */
  7005. bnx2x_bmac_enable(params, vars, 1);
  7006. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
  7007. } else if (params->loopback_mode == LOOPBACK_EMAC) {
  7008. vars->link_up = 1;
  7009. vars->line_speed = SPEED_1000;
  7010. vars->duplex = DUPLEX_FULL;
  7011. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  7012. vars->mac_type = MAC_TYPE_EMAC;
  7013. vars->phy_flags = PHY_XGXS_FLAG;
  7014. bnx2x_xgxs_deassert(params);
  7015. /* set bmac loopback */
  7016. bnx2x_emac_enable(params, vars, 1);
  7017. bnx2x_emac_program(params, vars);
  7018. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
  7019. } else if ((params->loopback_mode == LOOPBACK_XGXS) ||
  7020. (params->loopback_mode == LOOPBACK_EXT_PHY)) {
  7021. vars->link_up = 1;
  7022. vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  7023. vars->duplex = DUPLEX_FULL;
  7024. if (params->req_line_speed[0] == SPEED_1000) {
  7025. vars->line_speed = SPEED_1000;
  7026. vars->mac_type = MAC_TYPE_EMAC;
  7027. } else {
  7028. vars->line_speed = SPEED_10000;
  7029. vars->mac_type = MAC_TYPE_BMAC;
  7030. }
  7031. bnx2x_xgxs_deassert(params);
  7032. bnx2x_link_initialize(params, vars);
  7033. if (params->req_line_speed[0] == SPEED_1000) {
  7034. bnx2x_emac_program(params, vars);
  7035. bnx2x_emac_enable(params, vars, 0);
  7036. } else
  7037. bnx2x_bmac_enable(params, vars, 0);
  7038. if (params->loopback_mode == LOOPBACK_XGXS) {
  7039. /* set 10G XGXS loopback */
  7040. params->phy[INT_PHY].config_loopback(
  7041. &params->phy[INT_PHY],
  7042. params);
  7043. } else {
  7044. /* set external phy loopback */
  7045. u8 phy_index;
  7046. for (phy_index = EXT_PHY1;
  7047. phy_index < params->num_phys; phy_index++) {
  7048. if (params->phy[phy_index].config_loopback)
  7049. params->phy[phy_index].config_loopback(
  7050. &params->phy[phy_index],
  7051. params);
  7052. }
  7053. }
  7054. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
  7055. bnx2x_set_led(params, vars,
  7056. LED_MODE_OPER, vars->line_speed);
  7057. } else
  7058. /* No loopback */
  7059. {
  7060. if (params->switch_cfg == SWITCH_CFG_10G)
  7061. bnx2x_xgxs_deassert(params);
  7062. else
  7063. bnx2x_serdes_deassert(bp, params->port);
  7064. bnx2x_link_initialize(params, vars);
  7065. msleep(30);
  7066. bnx2x_link_int_enable(params);
  7067. }
  7068. return 0;
  7069. }
  7070. int bnx2x_link_reset(struct link_params *params, struct link_vars *vars,
  7071. u8 reset_ext_phy)
  7072. {
  7073. struct bnx2x *bp = params->bp;
  7074. u8 phy_index, port = params->port, clear_latch_ind = 0;
  7075. DP(NETIF_MSG_LINK, "Resetting the link of port %d\n", port);
  7076. /* disable attentions */
  7077. vars->link_status = 0;
  7078. bnx2x_update_mng(params, vars->link_status);
  7079. bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4,
  7080. (NIG_MASK_XGXS0_LINK_STATUS |
  7081. NIG_MASK_XGXS0_LINK10G |
  7082. NIG_MASK_SERDES0_LINK_STATUS |
  7083. NIG_MASK_MI_INT));
  7084. /* activate nig drain */
  7085. REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + port*4, 1);
  7086. /* disable nig egress interface */
  7087. REG_WR(bp, NIG_REG_BMAC0_OUT_EN + port*4, 0);
  7088. REG_WR(bp, NIG_REG_EGRESS_EMAC0_OUT_EN + port*4, 0);
  7089. /* Stop BigMac rx */
  7090. bnx2x_bmac_rx_disable(bp, port);
  7091. /* disable emac */
  7092. REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 0);
  7093. msleep(10);
  7094. /* The PHY reset is controlled by GPIO 1
  7095. * Hold it as vars low
  7096. */
  7097. /* clear link led */
  7098. bnx2x_set_led(params, vars, LED_MODE_OFF, 0);
  7099. if (reset_ext_phy) {
  7100. for (phy_index = EXT_PHY1; phy_index < params->num_phys;
  7101. phy_index++) {
  7102. if (params->phy[phy_index].link_reset)
  7103. params->phy[phy_index].link_reset(
  7104. &params->phy[phy_index],
  7105. params);
  7106. if (params->phy[phy_index].flags &
  7107. FLAGS_REARM_LATCH_SIGNAL)
  7108. clear_latch_ind = 1;
  7109. }
  7110. }
  7111. if (clear_latch_ind) {
  7112. /* Clear latching indication */
  7113. bnx2x_rearm_latch_signal(bp, port, 0);
  7114. bnx2x_bits_dis(bp, NIG_REG_LATCH_BC_0 + port*4,
  7115. 1 << NIG_LATCH_BC_ENABLE_MI_INT);
  7116. }
  7117. if (params->phy[INT_PHY].link_reset)
  7118. params->phy[INT_PHY].link_reset(
  7119. &params->phy[INT_PHY], params);
  7120. /* reset BigMac */
  7121. REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
  7122. (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
  7123. /* disable nig ingress interface */
  7124. REG_WR(bp, NIG_REG_BMAC0_IN_EN + port*4, 0);
  7125. REG_WR(bp, NIG_REG_EMAC0_IN_EN + port*4, 0);
  7126. REG_WR(bp, NIG_REG_BMAC0_OUT_EN + port*4, 0);
  7127. REG_WR(bp, NIG_REG_EGRESS_EMAC0_OUT_EN + port*4, 0);
  7128. vars->link_up = 0;
  7129. return 0;
  7130. }
  7131. /****************************************************************************/
  7132. /* Common function */
  7133. /****************************************************************************/
  7134. static int bnx2x_8073_common_init_phy(struct bnx2x *bp,
  7135. u32 shmem_base_path[],
  7136. u32 shmem2_base_path[], u8 phy_index,
  7137. u32 chip_id)
  7138. {
  7139. struct bnx2x_phy phy[PORT_MAX];
  7140. struct bnx2x_phy *phy_blk[PORT_MAX];
  7141. u16 val;
  7142. s8 port = 0;
  7143. s8 port_of_path = 0;
  7144. u32 swap_val, swap_override;
  7145. swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
  7146. swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
  7147. port ^= (swap_val && swap_override);
  7148. bnx2x_ext_phy_hw_reset(bp, port);
  7149. /* PART1 - Reset both phys */
  7150. for (port = PORT_MAX - 1; port >= PORT_0; port--) {
  7151. u32 shmem_base, shmem2_base;
  7152. /* In E2, same phy is using for port0 of the two paths */
  7153. if (CHIP_IS_E2(bp)) {
  7154. shmem_base = shmem_base_path[port];
  7155. shmem2_base = shmem2_base_path[port];
  7156. port_of_path = 0;
  7157. } else {
  7158. shmem_base = shmem_base_path[0];
  7159. shmem2_base = shmem2_base_path[0];
  7160. port_of_path = port;
  7161. }
  7162. /* Extract the ext phy address for the port */
  7163. if (bnx2x_populate_phy(bp, phy_index, shmem_base, shmem2_base,
  7164. port_of_path, &phy[port]) !=
  7165. 0) {
  7166. DP(NETIF_MSG_LINK, "populate_phy failed\n");
  7167. return -EINVAL;
  7168. }
  7169. /* disable attentions */
  7170. bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 +
  7171. port_of_path*4,
  7172. (NIG_MASK_XGXS0_LINK_STATUS |
  7173. NIG_MASK_XGXS0_LINK10G |
  7174. NIG_MASK_SERDES0_LINK_STATUS |
  7175. NIG_MASK_MI_INT));
  7176. /* Need to take the phy out of low power mode in order
  7177. to write to access its registers */
  7178. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
  7179. MISC_REGISTERS_GPIO_OUTPUT_HIGH,
  7180. port);
  7181. /* Reset the phy */
  7182. bnx2x_cl45_write(bp, &phy[port],
  7183. MDIO_PMA_DEVAD,
  7184. MDIO_PMA_REG_CTRL,
  7185. 1<<15);
  7186. }
  7187. /* Add delay of 150ms after reset */
  7188. msleep(150);
  7189. if (phy[PORT_0].addr & 0x1) {
  7190. phy_blk[PORT_0] = &(phy[PORT_1]);
  7191. phy_blk[PORT_1] = &(phy[PORT_0]);
  7192. } else {
  7193. phy_blk[PORT_0] = &(phy[PORT_0]);
  7194. phy_blk[PORT_1] = &(phy[PORT_1]);
  7195. }
  7196. /* PART2 - Download firmware to both phys */
  7197. for (port = PORT_MAX - 1; port >= PORT_0; port--) {
  7198. if (CHIP_IS_E2(bp))
  7199. port_of_path = 0;
  7200. else
  7201. port_of_path = port;
  7202. DP(NETIF_MSG_LINK, "Loading spirom for phy address 0x%x\n",
  7203. phy_blk[port]->addr);
  7204. if (bnx2x_8073_8727_external_rom_boot(bp, phy_blk[port],
  7205. port_of_path))
  7206. return -EINVAL;
  7207. /* Only set bit 10 = 1 (Tx power down) */
  7208. bnx2x_cl45_read(bp, phy_blk[port],
  7209. MDIO_PMA_DEVAD,
  7210. MDIO_PMA_REG_TX_POWER_DOWN, &val);
  7211. /* Phase1 of TX_POWER_DOWN reset */
  7212. bnx2x_cl45_write(bp, phy_blk[port],
  7213. MDIO_PMA_DEVAD,
  7214. MDIO_PMA_REG_TX_POWER_DOWN,
  7215. (val | 1<<10));
  7216. }
  7217. /*
  7218. * Toggle Transmitter: Power down and then up with 600ms delay
  7219. * between
  7220. */
  7221. msleep(600);
  7222. /* PART3 - complete TX_POWER_DOWN process, and set GPIO2 back to low */
  7223. for (port = PORT_MAX - 1; port >= PORT_0; port--) {
  7224. /* Phase2 of POWER_DOWN_RESET */
  7225. /* Release bit 10 (Release Tx power down) */
  7226. bnx2x_cl45_read(bp, phy_blk[port],
  7227. MDIO_PMA_DEVAD,
  7228. MDIO_PMA_REG_TX_POWER_DOWN, &val);
  7229. bnx2x_cl45_write(bp, phy_blk[port],
  7230. MDIO_PMA_DEVAD,
  7231. MDIO_PMA_REG_TX_POWER_DOWN, (val & (~(1<<10))));
  7232. msleep(15);
  7233. /* Read modify write the SPI-ROM version select register */
  7234. bnx2x_cl45_read(bp, phy_blk[port],
  7235. MDIO_PMA_DEVAD,
  7236. MDIO_PMA_REG_EDC_FFE_MAIN, &val);
  7237. bnx2x_cl45_write(bp, phy_blk[port],
  7238. MDIO_PMA_DEVAD,
  7239. MDIO_PMA_REG_EDC_FFE_MAIN, (val | (1<<12)));
  7240. /* set GPIO2 back to LOW */
  7241. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
  7242. MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
  7243. }
  7244. return 0;
  7245. }
  7246. static int bnx2x_8726_common_init_phy(struct bnx2x *bp,
  7247. u32 shmem_base_path[],
  7248. u32 shmem2_base_path[], u8 phy_index,
  7249. u32 chip_id)
  7250. {
  7251. u32 val;
  7252. s8 port;
  7253. struct bnx2x_phy phy;
  7254. /* Use port1 because of the static port-swap */
  7255. /* Enable the module detection interrupt */
  7256. val = REG_RD(bp, MISC_REG_GPIO_EVENT_EN);
  7257. val |= ((1<<MISC_REGISTERS_GPIO_3)|
  7258. (1<<(MISC_REGISTERS_GPIO_3 + MISC_REGISTERS_GPIO_PORT_SHIFT)));
  7259. REG_WR(bp, MISC_REG_GPIO_EVENT_EN, val);
  7260. bnx2x_ext_phy_hw_reset(bp, 0);
  7261. msleep(5);
  7262. for (port = 0; port < PORT_MAX; port++) {
  7263. u32 shmem_base, shmem2_base;
  7264. /* In E2, same phy is using for port0 of the two paths */
  7265. if (CHIP_IS_E2(bp)) {
  7266. shmem_base = shmem_base_path[port];
  7267. shmem2_base = shmem2_base_path[port];
  7268. } else {
  7269. shmem_base = shmem_base_path[0];
  7270. shmem2_base = shmem2_base_path[0];
  7271. }
  7272. /* Extract the ext phy address for the port */
  7273. if (bnx2x_populate_phy(bp, phy_index, shmem_base, shmem2_base,
  7274. port, &phy) !=
  7275. 0) {
  7276. DP(NETIF_MSG_LINK, "populate phy failed\n");
  7277. return -EINVAL;
  7278. }
  7279. /* Reset phy*/
  7280. bnx2x_cl45_write(bp, &phy,
  7281. MDIO_PMA_DEVAD, MDIO_PMA_REG_GEN_CTRL, 0x0001);
  7282. /* Set fault module detected LED on */
  7283. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
  7284. MISC_REGISTERS_GPIO_HIGH,
  7285. port);
  7286. }
  7287. return 0;
  7288. }
  7289. static void bnx2x_get_ext_phy_reset_gpio(struct bnx2x *bp, u32 shmem_base,
  7290. u8 *io_gpio, u8 *io_port)
  7291. {
  7292. u32 phy_gpio_reset = REG_RD(bp, shmem_base +
  7293. offsetof(struct shmem_region,
  7294. dev_info.port_hw_config[PORT_0].default_cfg));
  7295. switch (phy_gpio_reset) {
  7296. case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P0:
  7297. *io_gpio = 0;
  7298. *io_port = 0;
  7299. break;
  7300. case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO1_P0:
  7301. *io_gpio = 1;
  7302. *io_port = 0;
  7303. break;
  7304. case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO2_P0:
  7305. *io_gpio = 2;
  7306. *io_port = 0;
  7307. break;
  7308. case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO3_P0:
  7309. *io_gpio = 3;
  7310. *io_port = 0;
  7311. break;
  7312. case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P1:
  7313. *io_gpio = 0;
  7314. *io_port = 1;
  7315. break;
  7316. case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO1_P1:
  7317. *io_gpio = 1;
  7318. *io_port = 1;
  7319. break;
  7320. case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO2_P1:
  7321. *io_gpio = 2;
  7322. *io_port = 1;
  7323. break;
  7324. case PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO3_P1:
  7325. *io_gpio = 3;
  7326. *io_port = 1;
  7327. break;
  7328. default:
  7329. /* Don't override the io_gpio and io_port */
  7330. break;
  7331. }
  7332. }
  7333. static int bnx2x_8727_common_init_phy(struct bnx2x *bp,
  7334. u32 shmem_base_path[],
  7335. u32 shmem2_base_path[], u8 phy_index,
  7336. u32 chip_id)
  7337. {
  7338. s8 port, reset_gpio;
  7339. u32 swap_val, swap_override;
  7340. struct bnx2x_phy phy[PORT_MAX];
  7341. struct bnx2x_phy *phy_blk[PORT_MAX];
  7342. s8 port_of_path;
  7343. swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
  7344. swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
  7345. reset_gpio = MISC_REGISTERS_GPIO_1;
  7346. port = 1;
  7347. /*
  7348. * Retrieve the reset gpio/port which control the reset.
  7349. * Default is GPIO1, PORT1
  7350. */
  7351. bnx2x_get_ext_phy_reset_gpio(bp, shmem_base_path[0],
  7352. (u8 *)&reset_gpio, (u8 *)&port);
  7353. /* Calculate the port based on port swap */
  7354. port ^= (swap_val && swap_override);
  7355. /* Initiate PHY reset*/
  7356. bnx2x_set_gpio(bp, reset_gpio, MISC_REGISTERS_GPIO_OUTPUT_LOW,
  7357. port);
  7358. msleep(1);
  7359. bnx2x_set_gpio(bp, reset_gpio, MISC_REGISTERS_GPIO_OUTPUT_HIGH,
  7360. port);
  7361. msleep(5);
  7362. /* PART1 - Reset both phys */
  7363. for (port = PORT_MAX - 1; port >= PORT_0; port--) {
  7364. u32 shmem_base, shmem2_base;
  7365. /* In E2, same phy is using for port0 of the two paths */
  7366. if (CHIP_IS_E2(bp)) {
  7367. shmem_base = shmem_base_path[port];
  7368. shmem2_base = shmem2_base_path[port];
  7369. port_of_path = 0;
  7370. } else {
  7371. shmem_base = shmem_base_path[0];
  7372. shmem2_base = shmem2_base_path[0];
  7373. port_of_path = port;
  7374. }
  7375. /* Extract the ext phy address for the port */
  7376. if (bnx2x_populate_phy(bp, phy_index, shmem_base, shmem2_base,
  7377. port_of_path, &phy[port]) !=
  7378. 0) {
  7379. DP(NETIF_MSG_LINK, "populate phy failed\n");
  7380. return -EINVAL;
  7381. }
  7382. /* disable attentions */
  7383. bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 +
  7384. port_of_path*4,
  7385. (NIG_MASK_XGXS0_LINK_STATUS |
  7386. NIG_MASK_XGXS0_LINK10G |
  7387. NIG_MASK_SERDES0_LINK_STATUS |
  7388. NIG_MASK_MI_INT));
  7389. /* Reset the phy */
  7390. bnx2x_cl45_write(bp, &phy[port],
  7391. MDIO_PMA_DEVAD, MDIO_PMA_REG_CTRL, 1<<15);
  7392. }
  7393. /* Add delay of 150ms after reset */
  7394. msleep(150);
  7395. if (phy[PORT_0].addr & 0x1) {
  7396. phy_blk[PORT_0] = &(phy[PORT_1]);
  7397. phy_blk[PORT_1] = &(phy[PORT_0]);
  7398. } else {
  7399. phy_blk[PORT_0] = &(phy[PORT_0]);
  7400. phy_blk[PORT_1] = &(phy[PORT_1]);
  7401. }
  7402. /* PART2 - Download firmware to both phys */
  7403. for (port = PORT_MAX - 1; port >= PORT_0; port--) {
  7404. if (CHIP_IS_E2(bp))
  7405. port_of_path = 0;
  7406. else
  7407. port_of_path = port;
  7408. DP(NETIF_MSG_LINK, "Loading spirom for phy address 0x%x\n",
  7409. phy_blk[port]->addr);
  7410. if (bnx2x_8073_8727_external_rom_boot(bp, phy_blk[port],
  7411. port_of_path))
  7412. return -EINVAL;
  7413. }
  7414. return 0;
  7415. }
  7416. static int bnx2x_ext_phy_common_init(struct bnx2x *bp, u32 shmem_base_path[],
  7417. u32 shmem2_base_path[], u8 phy_index,
  7418. u32 ext_phy_type, u32 chip_id)
  7419. {
  7420. int rc = 0;
  7421. switch (ext_phy_type) {
  7422. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
  7423. rc = bnx2x_8073_common_init_phy(bp, shmem_base_path,
  7424. shmem2_base_path,
  7425. phy_index, chip_id);
  7426. break;
  7427. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722:
  7428. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
  7429. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727_NOC:
  7430. rc = bnx2x_8727_common_init_phy(bp, shmem_base_path,
  7431. shmem2_base_path,
  7432. phy_index, chip_id);
  7433. break;
  7434. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
  7435. /*
  7436. * GPIO1 affects both ports, so there's need to pull
  7437. * it for single port alone
  7438. */
  7439. rc = bnx2x_8726_common_init_phy(bp, shmem_base_path,
  7440. shmem2_base_path,
  7441. phy_index, chip_id);
  7442. break;
  7443. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
  7444. rc = -EINVAL;
  7445. break;
  7446. default:
  7447. DP(NETIF_MSG_LINK,
  7448. "ext_phy 0x%x common init not required\n",
  7449. ext_phy_type);
  7450. break;
  7451. }
  7452. if (rc != 0)
  7453. netdev_err(bp->dev, "Warning: PHY was not initialized,"
  7454. " Port %d\n",
  7455. 0);
  7456. return rc;
  7457. }
  7458. int bnx2x_common_init_phy(struct bnx2x *bp, u32 shmem_base_path[],
  7459. u32 shmem2_base_path[], u32 chip_id)
  7460. {
  7461. int rc = 0;
  7462. u32 phy_ver;
  7463. u8 phy_index;
  7464. u32 ext_phy_type, ext_phy_config;
  7465. DP(NETIF_MSG_LINK, "Begin common phy init\n");
  7466. /* Check if common init was already done */
  7467. phy_ver = REG_RD(bp, shmem_base_path[0] +
  7468. offsetof(struct shmem_region,
  7469. port_mb[PORT_0].ext_phy_fw_version));
  7470. if (phy_ver) {
  7471. DP(NETIF_MSG_LINK, "Not doing common init; phy ver is 0x%x\n",
  7472. phy_ver);
  7473. return 0;
  7474. }
  7475. /* Read the ext_phy_type for arbitrary port(0) */
  7476. for (phy_index = EXT_PHY1; phy_index < MAX_PHYS;
  7477. phy_index++) {
  7478. ext_phy_config = bnx2x_get_ext_phy_config(bp,
  7479. shmem_base_path[0],
  7480. phy_index, 0);
  7481. ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
  7482. rc |= bnx2x_ext_phy_common_init(bp, shmem_base_path,
  7483. shmem2_base_path,
  7484. phy_index, ext_phy_type,
  7485. chip_id);
  7486. }
  7487. return rc;
  7488. }
  7489. u8 bnx2x_hw_lock_required(struct bnx2x *bp, u32 shmem_base, u32 shmem2_base)
  7490. {
  7491. u8 phy_index;
  7492. struct bnx2x_phy phy;
  7493. for (phy_index = INT_PHY; phy_index < MAX_PHYS;
  7494. phy_index++) {
  7495. if (bnx2x_populate_phy(bp, phy_index, shmem_base, shmem2_base,
  7496. 0, &phy) != 0) {
  7497. DP(NETIF_MSG_LINK, "populate phy failed\n");
  7498. return 0;
  7499. }
  7500. if (phy.flags & FLAGS_HW_LOCK_REQUIRED)
  7501. return 1;
  7502. }
  7503. return 0;
  7504. }
  7505. u8 bnx2x_fan_failure_det_req(struct bnx2x *bp,
  7506. u32 shmem_base,
  7507. u32 shmem2_base,
  7508. u8 port)
  7509. {
  7510. u8 phy_index, fan_failure_det_req = 0;
  7511. struct bnx2x_phy phy;
  7512. for (phy_index = EXT_PHY1; phy_index < MAX_PHYS;
  7513. phy_index++) {
  7514. if (bnx2x_populate_phy(bp, phy_index, shmem_base, shmem2_base,
  7515. port, &phy)
  7516. != 0) {
  7517. DP(NETIF_MSG_LINK, "populate phy failed\n");
  7518. return 0;
  7519. }
  7520. fan_failure_det_req |= (phy.flags &
  7521. FLAGS_FAN_FAILURE_DET_REQ);
  7522. }
  7523. return fan_failure_det_req;
  7524. }
  7525. void bnx2x_hw_reset_phy(struct link_params *params)
  7526. {
  7527. u8 phy_index;
  7528. for (phy_index = EXT_PHY1; phy_index < MAX_PHYS;
  7529. phy_index++) {
  7530. if (params->phy[phy_index].hw_reset) {
  7531. params->phy[phy_index].hw_reset(
  7532. &params->phy[phy_index],
  7533. params);
  7534. params->phy[phy_index] = phy_null;
  7535. }
  7536. }
  7537. }