ata_piix.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/DocBook/libata.*
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publically available from Intel web site. Errata documentation
  42. * is also publically available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below, going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The orginal Triton
  47. * series chipsets do _not_ support independant device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independant timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. *
  76. * Should have been BIOS fixed:
  77. * 450NX: errata #19 - DMA hangs on old 450NX
  78. * 450NX: errata #20 - DMA hangs on old 450NX
  79. * 450NX: errata #25 - Corruption with DMA on old 450NX
  80. * ICH3 errata #15 - IDE deadlock under high load
  81. * (BIOS must set dev 31 fn 0 bit 23)
  82. * ICH3 errata #18 - Don't use native mode
  83. */
  84. #include <linux/kernel.h>
  85. #include <linux/module.h>
  86. #include <linux/pci.h>
  87. #include <linux/init.h>
  88. #include <linux/blkdev.h>
  89. #include <linux/delay.h>
  90. #include <linux/device.h>
  91. #include <scsi/scsi_host.h>
  92. #include <linux/libata.h>
  93. #define DRV_NAME "ata_piix"
  94. #define DRV_VERSION "2.00ac7"
  95. enum {
  96. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  97. ICH5_PMR = 0x90, /* port mapping register */
  98. ICH5_PCS = 0x92, /* port control and status */
  99. PIIX_SCC = 0x0A, /* sub-class code register */
  100. PIIX_FLAG_SCR = (1 << 26), /* SCR available */
  101. PIIX_FLAG_AHCI = (1 << 27), /* AHCI possible */
  102. PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
  103. PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
  104. PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
  105. /* combined mode. if set, PATA is channel 0.
  106. * if clear, PATA is channel 1.
  107. */
  108. PIIX_PORT_ENABLED = (1 << 0),
  109. PIIX_PORT_PRESENT = (1 << 4),
  110. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  111. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  112. /* controller IDs */
  113. piix_pata_33 = 0, /* PIIX3 or 4 at 33Mhz */
  114. ich_pata_33 = 1, /* ICH up to UDMA 33 only */
  115. ich_pata_66 = 2, /* ICH up to 66 Mhz */
  116. ich_pata_100 = 3, /* ICH up to UDMA 100 */
  117. ich_pata_133 = 4, /* ICH up to UDMA 133 */
  118. ich5_sata = 5,
  119. ich6_sata = 6,
  120. ich6_sata_ahci = 7,
  121. ich6m_sata_ahci = 8,
  122. ich8_sata_ahci = 9,
  123. /* constants for mapping table */
  124. P0 = 0, /* port 0 */
  125. P1 = 1, /* port 1 */
  126. P2 = 2, /* port 2 */
  127. P3 = 3, /* port 3 */
  128. IDE = -1, /* IDE */
  129. NA = -2, /* not avaliable */
  130. RV = -3, /* reserved */
  131. PIIX_AHCI_DEVICE = 6,
  132. };
  133. struct piix_map_db {
  134. const u32 mask;
  135. const u16 port_enable;
  136. const int map[][4];
  137. };
  138. struct piix_host_priv {
  139. const int *map;
  140. };
  141. static int piix_init_one (struct pci_dev *pdev,
  142. const struct pci_device_id *ent);
  143. static void piix_host_stop(struct ata_host *host);
  144. static void piix_pata_error_handler(struct ata_port *ap);
  145. static void ich_pata_error_handler(struct ata_port *ap);
  146. static void piix_sata_error_handler(struct ata_port *ap);
  147. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev);
  148. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev);
  149. static void ich_set_dmamode (struct ata_port *ap, struct ata_device *adev);
  150. static unsigned int in_module_init = 1;
  151. static const struct pci_device_id piix_pci_tbl[] = {
  152. #ifdef ATA_ENABLE_PATA
  153. /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
  154. /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
  155. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  156. { 0x8086, 0x24db, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  157. { 0x8086, 0x25a2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  158. /* Intel PIIX4 */
  159. { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  160. /* Intel PIIX4 */
  161. { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  162. /* Intel PIIX */
  163. { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  164. /* Intel ICH (i810, i815, i840) UDMA 66*/
  165. { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
  166. /* Intel ICH0 : UDMA 33*/
  167. { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
  168. /* Intel ICH2M */
  169. { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  170. /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
  171. { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  172. /* Intel ICH3M */
  173. { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  174. /* Intel ICH3 (E7500/1) UDMA 100 */
  175. { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  176. /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
  177. { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  178. { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  179. /* Intel ICH5 */
  180. { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_133 },
  181. /* C-ICH (i810E2) */
  182. { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  183. /* ESB (855GME/875P + 6300ESB) UDMA 100 */
  184. { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  185. /* ICH6 (and 6) (i915) UDMA 100 */
  186. { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  187. /* ICH7/7-R (i945, i975) UDMA 100*/
  188. { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_133 },
  189. { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  190. #endif
  191. /* NOTE: The following PCI ids must be kept in sync with the
  192. * list in drivers/pci/quirks.c.
  193. */
  194. /* 82801EB (ICH5) */
  195. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  196. /* 82801EB (ICH5) */
  197. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  198. /* 6300ESB (ICH5 variant with broken PCS present bits) */
  199. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  200. /* 6300ESB pretending RAID */
  201. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  202. /* 82801FB/FW (ICH6/ICH6W) */
  203. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  204. /* 82801FR/FRW (ICH6R/ICH6RW) */
  205. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  206. /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented) */
  207. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  208. /* 82801GB/GR/GH (ICH7, identical to ICH6) */
  209. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  210. /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
  211. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  212. /* Enterprise Southbridge 2 (631xESB/632xESB) */
  213. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  214. /* SATA Controller 1 IDE (ICH8) */
  215. { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  216. /* SATA Controller 2 IDE (ICH8) */
  217. { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  218. /* Mobile SATA Controller IDE (ICH8M) */
  219. { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  220. /* SATA Controller IDE (ICH9) */
  221. { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  222. /* SATA Controller IDE (ICH9) */
  223. { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  224. /* SATA Controller IDE (ICH9) */
  225. { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  226. /* SATA Controller IDE (ICH9M) */
  227. { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  228. /* SATA Controller IDE (ICH9M) */
  229. { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  230. /* SATA Controller IDE (ICH9M) */
  231. { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  232. { } /* terminate list */
  233. };
  234. static struct pci_driver piix_pci_driver = {
  235. .name = DRV_NAME,
  236. .id_table = piix_pci_tbl,
  237. .probe = piix_init_one,
  238. .remove = ata_pci_remove_one,
  239. .suspend = ata_pci_device_suspend,
  240. .resume = ata_pci_device_resume,
  241. };
  242. static struct scsi_host_template piix_sht = {
  243. .module = THIS_MODULE,
  244. .name = DRV_NAME,
  245. .ioctl = ata_scsi_ioctl,
  246. .queuecommand = ata_scsi_queuecmd,
  247. .can_queue = ATA_DEF_QUEUE,
  248. .this_id = ATA_SHT_THIS_ID,
  249. .sg_tablesize = LIBATA_MAX_PRD,
  250. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  251. .emulated = ATA_SHT_EMULATED,
  252. .use_clustering = ATA_SHT_USE_CLUSTERING,
  253. .proc_name = DRV_NAME,
  254. .dma_boundary = ATA_DMA_BOUNDARY,
  255. .slave_configure = ata_scsi_slave_config,
  256. .slave_destroy = ata_scsi_slave_destroy,
  257. .bios_param = ata_std_bios_param,
  258. .resume = ata_scsi_device_resume,
  259. .suspend = ata_scsi_device_suspend,
  260. };
  261. static const struct ata_port_operations piix_pata_ops = {
  262. .port_disable = ata_port_disable,
  263. .set_piomode = piix_set_piomode,
  264. .set_dmamode = piix_set_dmamode,
  265. .mode_filter = ata_pci_default_filter,
  266. .tf_load = ata_tf_load,
  267. .tf_read = ata_tf_read,
  268. .check_status = ata_check_status,
  269. .exec_command = ata_exec_command,
  270. .dev_select = ata_std_dev_select,
  271. .bmdma_setup = ata_bmdma_setup,
  272. .bmdma_start = ata_bmdma_start,
  273. .bmdma_stop = ata_bmdma_stop,
  274. .bmdma_status = ata_bmdma_status,
  275. .qc_prep = ata_qc_prep,
  276. .qc_issue = ata_qc_issue_prot,
  277. .data_xfer = ata_pio_data_xfer,
  278. .freeze = ata_bmdma_freeze,
  279. .thaw = ata_bmdma_thaw,
  280. .error_handler = piix_pata_error_handler,
  281. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  282. .irq_handler = ata_interrupt,
  283. .irq_clear = ata_bmdma_irq_clear,
  284. .port_start = ata_port_start,
  285. .port_stop = ata_port_stop,
  286. .host_stop = piix_host_stop,
  287. };
  288. static const struct ata_port_operations ich_pata_ops = {
  289. .port_disable = ata_port_disable,
  290. .set_piomode = piix_set_piomode,
  291. .set_dmamode = ich_set_dmamode,
  292. .mode_filter = ata_pci_default_filter,
  293. .tf_load = ata_tf_load,
  294. .tf_read = ata_tf_read,
  295. .check_status = ata_check_status,
  296. .exec_command = ata_exec_command,
  297. .dev_select = ata_std_dev_select,
  298. .bmdma_setup = ata_bmdma_setup,
  299. .bmdma_start = ata_bmdma_start,
  300. .bmdma_stop = ata_bmdma_stop,
  301. .bmdma_status = ata_bmdma_status,
  302. .qc_prep = ata_qc_prep,
  303. .qc_issue = ata_qc_issue_prot,
  304. .data_xfer = ata_pio_data_xfer,
  305. .freeze = ata_bmdma_freeze,
  306. .thaw = ata_bmdma_thaw,
  307. .error_handler = ich_pata_error_handler,
  308. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  309. .irq_handler = ata_interrupt,
  310. .irq_clear = ata_bmdma_irq_clear,
  311. .port_start = ata_port_start,
  312. .port_stop = ata_port_stop,
  313. .host_stop = piix_host_stop,
  314. };
  315. static const struct ata_port_operations piix_sata_ops = {
  316. .port_disable = ata_port_disable,
  317. .tf_load = ata_tf_load,
  318. .tf_read = ata_tf_read,
  319. .check_status = ata_check_status,
  320. .exec_command = ata_exec_command,
  321. .dev_select = ata_std_dev_select,
  322. .bmdma_setup = ata_bmdma_setup,
  323. .bmdma_start = ata_bmdma_start,
  324. .bmdma_stop = ata_bmdma_stop,
  325. .bmdma_status = ata_bmdma_status,
  326. .qc_prep = ata_qc_prep,
  327. .qc_issue = ata_qc_issue_prot,
  328. .data_xfer = ata_pio_data_xfer,
  329. .freeze = ata_bmdma_freeze,
  330. .thaw = ata_bmdma_thaw,
  331. .error_handler = piix_sata_error_handler,
  332. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  333. .irq_handler = ata_interrupt,
  334. .irq_clear = ata_bmdma_irq_clear,
  335. .port_start = ata_port_start,
  336. .port_stop = ata_port_stop,
  337. .host_stop = piix_host_stop,
  338. };
  339. static const struct piix_map_db ich5_map_db = {
  340. .mask = 0x7,
  341. .port_enable = 0x3,
  342. .map = {
  343. /* PM PS SM SS MAP */
  344. { P0, NA, P1, NA }, /* 000b */
  345. { P1, NA, P0, NA }, /* 001b */
  346. { RV, RV, RV, RV },
  347. { RV, RV, RV, RV },
  348. { P0, P1, IDE, IDE }, /* 100b */
  349. { P1, P0, IDE, IDE }, /* 101b */
  350. { IDE, IDE, P0, P1 }, /* 110b */
  351. { IDE, IDE, P1, P0 }, /* 111b */
  352. },
  353. };
  354. static const struct piix_map_db ich6_map_db = {
  355. .mask = 0x3,
  356. .port_enable = 0xf,
  357. .map = {
  358. /* PM PS SM SS MAP */
  359. { P0, P2, P1, P3 }, /* 00b */
  360. { IDE, IDE, P1, P3 }, /* 01b */
  361. { P0, P2, IDE, IDE }, /* 10b */
  362. { RV, RV, RV, RV },
  363. },
  364. };
  365. static const struct piix_map_db ich6m_map_db = {
  366. .mask = 0x3,
  367. .port_enable = 0x5,
  368. /* Map 01b isn't specified in the doc but some notebooks use
  369. * it anyway. MAP 01b have been spotted on both ICH6M and
  370. * ICH7M.
  371. */
  372. .map = {
  373. /* PM PS SM SS MAP */
  374. { P0, P2, RV, RV }, /* 00b */
  375. { IDE, IDE, P1, P3 }, /* 01b */
  376. { P0, P2, IDE, IDE }, /* 10b */
  377. { RV, RV, RV, RV },
  378. },
  379. };
  380. static const struct piix_map_db ich8_map_db = {
  381. .mask = 0x3,
  382. .port_enable = 0x3,
  383. .map = {
  384. /* PM PS SM SS MAP */
  385. { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
  386. { RV, RV, RV, RV },
  387. { IDE, IDE, NA, NA }, /* 10b (IDE mode) */
  388. { RV, RV, RV, RV },
  389. },
  390. };
  391. static const struct piix_map_db *piix_map_db_table[] = {
  392. [ich5_sata] = &ich5_map_db,
  393. [ich6_sata] = &ich6_map_db,
  394. [ich6_sata_ahci] = &ich6_map_db,
  395. [ich6m_sata_ahci] = &ich6m_map_db,
  396. [ich8_sata_ahci] = &ich8_map_db,
  397. };
  398. static struct ata_port_info piix_port_info[] = {
  399. /* piix_pata_33: 0: PIIX3 or 4 at 33MHz */
  400. {
  401. .sht = &piix_sht,
  402. .flags = PIIX_PATA_FLAGS,
  403. .pio_mask = 0x1f, /* pio0-4 */
  404. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  405. .udma_mask = ATA_UDMA_MASK_40C,
  406. .port_ops = &piix_pata_ops,
  407. },
  408. /* ich_pata_33: 1 ICH0 - ICH at 33Mhz*/
  409. {
  410. .sht = &piix_sht,
  411. .flags = PIIX_PATA_FLAGS,
  412. .pio_mask = 0x1f, /* pio 0-4 */
  413. .mwdma_mask = 0x06, /* Check: maybe 0x07 */
  414. .udma_mask = ATA_UDMA2, /* UDMA33 */
  415. .port_ops = &ich_pata_ops,
  416. },
  417. /* ich_pata_66: 2 ICH controllers up to 66MHz */
  418. {
  419. .sht = &piix_sht,
  420. .flags = PIIX_PATA_FLAGS,
  421. .pio_mask = 0x1f, /* pio 0-4 */
  422. .mwdma_mask = 0x06, /* MWDMA0 is broken on chip */
  423. .udma_mask = ATA_UDMA4,
  424. .port_ops = &ich_pata_ops,
  425. },
  426. /* ich_pata_100: 3 */
  427. {
  428. .sht = &piix_sht,
  429. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  430. .pio_mask = 0x1f, /* pio0-4 */
  431. .mwdma_mask = 0x06, /* mwdma1-2 */
  432. .udma_mask = ATA_UDMA5, /* udma0-5 */
  433. .port_ops = &ich_pata_ops,
  434. },
  435. /* ich_pata_133: 4 ICH with full UDMA6 */
  436. {
  437. .sht = &piix_sht,
  438. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  439. .pio_mask = 0x1f, /* pio 0-4 */
  440. .mwdma_mask = 0x06, /* Check: maybe 0x07 */
  441. .udma_mask = ATA_UDMA6, /* UDMA133 */
  442. .port_ops = &ich_pata_ops,
  443. },
  444. /* ich5_sata: 5 */
  445. {
  446. .sht = &piix_sht,
  447. .flags = PIIX_SATA_FLAGS,
  448. .pio_mask = 0x1f, /* pio0-4 */
  449. .mwdma_mask = 0x07, /* mwdma0-2 */
  450. .udma_mask = 0x7f, /* udma0-6 */
  451. .port_ops = &piix_sata_ops,
  452. },
  453. /* ich6_sata: 6 */
  454. {
  455. .sht = &piix_sht,
  456. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR,
  457. .pio_mask = 0x1f, /* pio0-4 */
  458. .mwdma_mask = 0x07, /* mwdma0-2 */
  459. .udma_mask = 0x7f, /* udma0-6 */
  460. .port_ops = &piix_sata_ops,
  461. },
  462. /* ich6_sata_ahci: 7 */
  463. {
  464. .sht = &piix_sht,
  465. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
  466. PIIX_FLAG_AHCI,
  467. .pio_mask = 0x1f, /* pio0-4 */
  468. .mwdma_mask = 0x07, /* mwdma0-2 */
  469. .udma_mask = 0x7f, /* udma0-6 */
  470. .port_ops = &piix_sata_ops,
  471. },
  472. /* ich6m_sata_ahci: 8 */
  473. {
  474. .sht = &piix_sht,
  475. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
  476. PIIX_FLAG_AHCI,
  477. .pio_mask = 0x1f, /* pio0-4 */
  478. .mwdma_mask = 0x07, /* mwdma0-2 */
  479. .udma_mask = 0x7f, /* udma0-6 */
  480. .port_ops = &piix_sata_ops,
  481. },
  482. /* ich8_sata_ahci: 9 */
  483. {
  484. .sht = &piix_sht,
  485. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
  486. PIIX_FLAG_AHCI,
  487. .pio_mask = 0x1f, /* pio0-4 */
  488. .mwdma_mask = 0x07, /* mwdma0-2 */
  489. .udma_mask = 0x7f, /* udma0-6 */
  490. .port_ops = &piix_sata_ops,
  491. },
  492. };
  493. static struct pci_bits piix_enable_bits[] = {
  494. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  495. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  496. };
  497. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  498. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  499. MODULE_LICENSE("GPL");
  500. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  501. MODULE_VERSION(DRV_VERSION);
  502. struct ich_laptop {
  503. u16 device;
  504. u16 subvendor;
  505. u16 subdevice;
  506. };
  507. /*
  508. * List of laptops that use short cables rather than 80 wire
  509. */
  510. static const struct ich_laptop ich_laptop[] = {
  511. /* devid, subvendor, subdev */
  512. { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
  513. { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
  514. /* end marker */
  515. { 0, }
  516. };
  517. /**
  518. * piix_pata_cbl_detect - Probe host controller cable detect info
  519. * @ap: Port for which cable detect info is desired
  520. *
  521. * Read 80c cable indicator from ATA PCI device's PCI config
  522. * register. This register is normally set by firmware (BIOS).
  523. *
  524. * LOCKING:
  525. * None (inherited from caller).
  526. */
  527. static void ich_pata_cbl_detect(struct ata_port *ap)
  528. {
  529. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  530. const struct ich_laptop *lap = &ich_laptop[0];
  531. u8 tmp, mask;
  532. /* no 80c support in host controller? */
  533. if ((ap->udma_mask & ~ATA_UDMA_MASK_40C) == 0)
  534. goto cbl40;
  535. /* Check for specials - Acer Aspire 5602WLMi */
  536. while (lap->device) {
  537. if (lap->device == pdev->device &&
  538. lap->subvendor == pdev->subsystem_vendor &&
  539. lap->subdevice == pdev->subsystem_device) {
  540. ap->cbl = ATA_CBL_PATA40_SHORT;
  541. return;
  542. }
  543. lap++;
  544. }
  545. /* check BIOS cable detect results */
  546. mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  547. pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
  548. if ((tmp & mask) == 0)
  549. goto cbl40;
  550. ap->cbl = ATA_CBL_PATA80;
  551. return;
  552. cbl40:
  553. ap->cbl = ATA_CBL_PATA40;
  554. }
  555. /**
  556. * piix_pata_prereset - prereset for PATA host controller
  557. * @ap: Target port
  558. *
  559. *
  560. * LOCKING:
  561. * None (inherited from caller).
  562. */
  563. static int piix_pata_prereset(struct ata_port *ap)
  564. {
  565. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  566. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
  567. return -ENOENT;
  568. ap->cbl = ATA_CBL_PATA40;
  569. return ata_std_prereset(ap);
  570. }
  571. static void piix_pata_error_handler(struct ata_port *ap)
  572. {
  573. ata_bmdma_drive_eh(ap, piix_pata_prereset, ata_std_softreset, NULL,
  574. ata_std_postreset);
  575. }
  576. /**
  577. * ich_pata_prereset - prereset for PATA host controller
  578. * @ap: Target port
  579. *
  580. *
  581. * LOCKING:
  582. * None (inherited from caller).
  583. */
  584. static int ich_pata_prereset(struct ata_port *ap)
  585. {
  586. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  587. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no])) {
  588. ata_port_printk(ap, KERN_INFO, "port disabled. ignoring.\n");
  589. ap->eh_context.i.action &= ~ATA_EH_RESET_MASK;
  590. return 0;
  591. }
  592. ich_pata_cbl_detect(ap);
  593. return ata_std_prereset(ap);
  594. }
  595. static void ich_pata_error_handler(struct ata_port *ap)
  596. {
  597. ata_bmdma_drive_eh(ap, ich_pata_prereset, ata_std_softreset, NULL,
  598. ata_std_postreset);
  599. }
  600. static void piix_sata_error_handler(struct ata_port *ap)
  601. {
  602. ata_bmdma_drive_eh(ap, ata_std_prereset, ata_std_softreset, NULL,
  603. ata_std_postreset);
  604. }
  605. /**
  606. * piix_set_piomode - Initialize host controller PATA PIO timings
  607. * @ap: Port whose timings we are configuring
  608. * @adev: um
  609. *
  610. * Set PIO mode for device, in host controller PCI config space.
  611. *
  612. * LOCKING:
  613. * None (inherited from caller).
  614. */
  615. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev)
  616. {
  617. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  618. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  619. unsigned int is_slave = (adev->devno != 0);
  620. unsigned int master_port= ap->port_no ? 0x42 : 0x40;
  621. unsigned int slave_port = 0x44;
  622. u16 master_data;
  623. u8 slave_data;
  624. u8 udma_enable;
  625. int control = 0;
  626. /*
  627. * See Intel Document 298600-004 for the timing programing rules
  628. * for ICH controllers.
  629. */
  630. static const /* ISP RTC */
  631. u8 timings[][2] = { { 0, 0 },
  632. { 0, 0 },
  633. { 1, 0 },
  634. { 2, 1 },
  635. { 2, 3 }, };
  636. if (pio >= 2)
  637. control |= 1; /* TIME1 enable */
  638. if (ata_pio_need_iordy(adev))
  639. control |= 2; /* IE enable */
  640. /* Intel specifies that the PPE functionality is for disk only */
  641. if (adev->class == ATA_DEV_ATA)
  642. control |= 4; /* PPE enable */
  643. pci_read_config_word(dev, master_port, &master_data);
  644. if (is_slave) {
  645. /* Enable SITRE (seperate slave timing register) */
  646. master_data |= 0x4000;
  647. /* enable PPE1, IE1 and TIME1 as needed */
  648. master_data |= (control << 4);
  649. pci_read_config_byte(dev, slave_port, &slave_data);
  650. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  651. /* Load the timing nibble for this slave */
  652. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
  653. } else {
  654. /* Master keeps the bits in a different format */
  655. master_data &= 0xccf8;
  656. /* Enable PPE, IE and TIME as appropriate */
  657. master_data |= control;
  658. master_data |=
  659. (timings[pio][0] << 12) |
  660. (timings[pio][1] << 8);
  661. }
  662. pci_write_config_word(dev, master_port, master_data);
  663. if (is_slave)
  664. pci_write_config_byte(dev, slave_port, slave_data);
  665. /* Ensure the UDMA bit is off - it will be turned back on if
  666. UDMA is selected */
  667. if (ap->udma_mask) {
  668. pci_read_config_byte(dev, 0x48, &udma_enable);
  669. udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
  670. pci_write_config_byte(dev, 0x48, udma_enable);
  671. }
  672. }
  673. /**
  674. * do_pata_set_dmamode - Initialize host controller PATA PIO timings
  675. * @ap: Port whose timings we are configuring
  676. * @adev: Drive in question
  677. * @udma: udma mode, 0 - 6
  678. * @isich: set if the chip is an ICH device
  679. *
  680. * Set UDMA mode for device, in host controller PCI config space.
  681. *
  682. * LOCKING:
  683. * None (inherited from caller).
  684. */
  685. static void do_pata_set_dmamode (struct ata_port *ap, struct ata_device *adev, int isich)
  686. {
  687. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  688. u8 master_port = ap->port_no ? 0x42 : 0x40;
  689. u16 master_data;
  690. u8 speed = adev->dma_mode;
  691. int devid = adev->devno + 2 * ap->port_no;
  692. u8 udma_enable;
  693. static const /* ISP RTC */
  694. u8 timings[][2] = { { 0, 0 },
  695. { 0, 0 },
  696. { 1, 0 },
  697. { 2, 1 },
  698. { 2, 3 }, };
  699. pci_read_config_word(dev, master_port, &master_data);
  700. pci_read_config_byte(dev, 0x48, &udma_enable);
  701. if (speed >= XFER_UDMA_0) {
  702. unsigned int udma = adev->dma_mode - XFER_UDMA_0;
  703. u16 udma_timing;
  704. u16 ideconf;
  705. int u_clock, u_speed;
  706. /*
  707. * UDMA is handled by a combination of clock switching and
  708. * selection of dividers
  709. *
  710. * Handy rule: Odd modes are UDMATIMx 01, even are 02
  711. * except UDMA0 which is 00
  712. */
  713. u_speed = min(2 - (udma & 1), udma);
  714. if (udma == 5)
  715. u_clock = 0x1000; /* 100Mhz */
  716. else if (udma > 2)
  717. u_clock = 1; /* 66Mhz */
  718. else
  719. u_clock = 0; /* 33Mhz */
  720. udma_enable |= (1 << devid);
  721. /* Load the CT/RP selection */
  722. pci_read_config_word(dev, 0x4A, &udma_timing);
  723. udma_timing &= ~(3 << (4 * devid));
  724. udma_timing |= u_speed << (4 * devid);
  725. pci_write_config_word(dev, 0x4A, udma_timing);
  726. if (isich) {
  727. /* Select a 33/66/100Mhz clock */
  728. pci_read_config_word(dev, 0x54, &ideconf);
  729. ideconf &= ~(0x1001 << devid);
  730. ideconf |= u_clock << devid;
  731. /* For ICH or later we should set bit 10 for better
  732. performance (WR_PingPong_En) */
  733. pci_write_config_word(dev, 0x54, ideconf);
  734. }
  735. } else {
  736. /*
  737. * MWDMA is driven by the PIO timings. We must also enable
  738. * IORDY unconditionally along with TIME1. PPE has already
  739. * been set when the PIO timing was set.
  740. */
  741. unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
  742. unsigned int control;
  743. u8 slave_data;
  744. const unsigned int needed_pio[3] = {
  745. XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
  746. };
  747. int pio = needed_pio[mwdma] - XFER_PIO_0;
  748. control = 3; /* IORDY|TIME1 */
  749. /* If the drive MWDMA is faster than it can do PIO then
  750. we must force PIO into PIO0 */
  751. if (adev->pio_mode < needed_pio[mwdma])
  752. /* Enable DMA timing only */
  753. control |= 8; /* PIO cycles in PIO0 */
  754. if (adev->devno) { /* Slave */
  755. master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
  756. master_data |= control << 4;
  757. pci_read_config_byte(dev, 0x44, &slave_data);
  758. slave_data &= (0x0F + 0xE1 * ap->port_no);
  759. /* Load the matching timing */
  760. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
  761. pci_write_config_byte(dev, 0x44, slave_data);
  762. } else { /* Master */
  763. master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
  764. and master timing bits */
  765. master_data |= control;
  766. master_data |=
  767. (timings[pio][0] << 12) |
  768. (timings[pio][1] << 8);
  769. }
  770. udma_enable &= ~(1 << devid);
  771. pci_write_config_word(dev, master_port, master_data);
  772. }
  773. /* Don't scribble on 0x48 if the controller does not support UDMA */
  774. if (ap->udma_mask)
  775. pci_write_config_byte(dev, 0x48, udma_enable);
  776. }
  777. /**
  778. * piix_set_dmamode - Initialize host controller PATA DMA timings
  779. * @ap: Port whose timings we are configuring
  780. * @adev: um
  781. *
  782. * Set MW/UDMA mode for device, in host controller PCI config space.
  783. *
  784. * LOCKING:
  785. * None (inherited from caller).
  786. */
  787. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  788. {
  789. do_pata_set_dmamode(ap, adev, 0);
  790. }
  791. /**
  792. * ich_set_dmamode - Initialize host controller PATA DMA timings
  793. * @ap: Port whose timings we are configuring
  794. * @adev: um
  795. *
  796. * Set MW/UDMA mode for device, in host controller PCI config space.
  797. *
  798. * LOCKING:
  799. * None (inherited from caller).
  800. */
  801. static void ich_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  802. {
  803. do_pata_set_dmamode(ap, adev, 1);
  804. }
  805. #define AHCI_PCI_BAR 5
  806. #define AHCI_GLOBAL_CTL 0x04
  807. #define AHCI_ENABLE (1 << 31)
  808. static int piix_disable_ahci(struct pci_dev *pdev)
  809. {
  810. void __iomem *mmio;
  811. u32 tmp;
  812. int rc = 0;
  813. /* BUG: pci_enable_device has not yet been called. This
  814. * works because this device is usually set up by BIOS.
  815. */
  816. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  817. !pci_resource_len(pdev, AHCI_PCI_BAR))
  818. return 0;
  819. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  820. if (!mmio)
  821. return -ENOMEM;
  822. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  823. if (tmp & AHCI_ENABLE) {
  824. tmp &= ~AHCI_ENABLE;
  825. writel(tmp, mmio + AHCI_GLOBAL_CTL);
  826. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  827. if (tmp & AHCI_ENABLE)
  828. rc = -EIO;
  829. }
  830. pci_iounmap(pdev, mmio);
  831. return rc;
  832. }
  833. /**
  834. * piix_check_450nx_errata - Check for problem 450NX setup
  835. * @ata_dev: the PCI device to check
  836. *
  837. * Check for the present of 450NX errata #19 and errata #25. If
  838. * they are found return an error code so we can turn off DMA
  839. */
  840. static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
  841. {
  842. struct pci_dev *pdev = NULL;
  843. u16 cfg;
  844. u8 rev;
  845. int no_piix_dma = 0;
  846. while((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL)
  847. {
  848. /* Look for 450NX PXB. Check for problem configurations
  849. A PCI quirk checks bit 6 already */
  850. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
  851. pci_read_config_word(pdev, 0x41, &cfg);
  852. /* Only on the original revision: IDE DMA can hang */
  853. if (rev == 0x00)
  854. no_piix_dma = 1;
  855. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  856. else if (cfg & (1<<14) && rev < 5)
  857. no_piix_dma = 2;
  858. }
  859. if (no_piix_dma)
  860. dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
  861. if (no_piix_dma == 2)
  862. dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
  863. return no_piix_dma;
  864. }
  865. static void __devinit piix_init_pcs(struct pci_dev *pdev,
  866. struct ata_port_info *pinfo,
  867. const struct piix_map_db *map_db)
  868. {
  869. u16 pcs, new_pcs;
  870. pci_read_config_word(pdev, ICH5_PCS, &pcs);
  871. new_pcs = pcs | map_db->port_enable;
  872. if (new_pcs != pcs) {
  873. DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
  874. pci_write_config_word(pdev, ICH5_PCS, new_pcs);
  875. msleep(150);
  876. }
  877. }
  878. static void __devinit piix_init_sata_map(struct pci_dev *pdev,
  879. struct ata_port_info *pinfo,
  880. const struct piix_map_db *map_db)
  881. {
  882. struct piix_host_priv *hpriv = pinfo[0].private_data;
  883. const unsigned int *map;
  884. int i, invalid_map = 0;
  885. u8 map_value;
  886. pci_read_config_byte(pdev, ICH5_PMR, &map_value);
  887. map = map_db->map[map_value & map_db->mask];
  888. dev_printk(KERN_INFO, &pdev->dev, "MAP [");
  889. for (i = 0; i < 4; i++) {
  890. switch (map[i]) {
  891. case RV:
  892. invalid_map = 1;
  893. printk(" XX");
  894. break;
  895. case NA:
  896. printk(" --");
  897. break;
  898. case IDE:
  899. WARN_ON((i & 1) || map[i + 1] != IDE);
  900. pinfo[i / 2] = piix_port_info[ich_pata_100];
  901. pinfo[i / 2].private_data = hpriv;
  902. i++;
  903. printk(" IDE IDE");
  904. break;
  905. default:
  906. printk(" P%d", map[i]);
  907. if (i & 1)
  908. pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
  909. break;
  910. }
  911. }
  912. printk(" ]\n");
  913. if (invalid_map)
  914. dev_printk(KERN_ERR, &pdev->dev,
  915. "invalid MAP value %u\n", map_value);
  916. hpriv->map = map;
  917. }
  918. /**
  919. * piix_init_one - Register PIIX ATA PCI device with kernel services
  920. * @pdev: PCI device to register
  921. * @ent: Entry in piix_pci_tbl matching with @pdev
  922. *
  923. * Called from kernel PCI layer. We probe for combined mode (sigh),
  924. * and then hand over control to libata, for it to do the rest.
  925. *
  926. * LOCKING:
  927. * Inherited from PCI layer (may sleep).
  928. *
  929. * RETURNS:
  930. * Zero on success, or -ERRNO value.
  931. */
  932. static int piix_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  933. {
  934. static int printed_version;
  935. struct ata_port_info port_info[2];
  936. struct ata_port_info *ppinfo[2] = { &port_info[0], &port_info[1] };
  937. struct piix_host_priv *hpriv;
  938. unsigned long port_flags;
  939. if (!printed_version++)
  940. dev_printk(KERN_DEBUG, &pdev->dev,
  941. "version " DRV_VERSION "\n");
  942. /* no hotplugging support (FIXME) */
  943. if (!in_module_init)
  944. return -ENODEV;
  945. hpriv = kzalloc(sizeof(*hpriv), GFP_KERNEL);
  946. if (!hpriv)
  947. return -ENOMEM;
  948. port_info[0] = piix_port_info[ent->driver_data];
  949. port_info[1] = piix_port_info[ent->driver_data];
  950. port_info[0].private_data = hpriv;
  951. port_info[1].private_data = hpriv;
  952. port_flags = port_info[0].flags;
  953. if (port_flags & PIIX_FLAG_AHCI) {
  954. u8 tmp;
  955. pci_read_config_byte(pdev, PIIX_SCC, &tmp);
  956. if (tmp == PIIX_AHCI_DEVICE) {
  957. int rc = piix_disable_ahci(pdev);
  958. if (rc)
  959. return rc;
  960. }
  961. }
  962. /* Initialize SATA map */
  963. if (port_flags & ATA_FLAG_SATA) {
  964. piix_init_sata_map(pdev, port_info,
  965. piix_map_db_table[ent->driver_data]);
  966. piix_init_pcs(pdev, port_info,
  967. piix_map_db_table[ent->driver_data]);
  968. }
  969. /* On ICH5, some BIOSen disable the interrupt using the
  970. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  971. * On ICH6, this bit has the same effect, but only when
  972. * MSI is disabled (and it is disabled, as we don't use
  973. * message-signalled interrupts currently).
  974. */
  975. if (port_flags & PIIX_FLAG_CHECKINTR)
  976. pci_intx(pdev, 1);
  977. if (piix_check_450nx_errata(pdev)) {
  978. /* This writes into the master table but it does not
  979. really matter for this errata as we will apply it to
  980. all the PIIX devices on the board */
  981. port_info[0].mwdma_mask = 0;
  982. port_info[0].udma_mask = 0;
  983. port_info[1].mwdma_mask = 0;
  984. port_info[1].udma_mask = 0;
  985. }
  986. return ata_pci_init_one(pdev, ppinfo, 2);
  987. }
  988. static void piix_host_stop(struct ata_host *host)
  989. {
  990. struct piix_host_priv *hpriv = host->private_data;
  991. ata_host_stop(host);
  992. kfree(hpriv);
  993. }
  994. static int __init piix_init(void)
  995. {
  996. int rc;
  997. DPRINTK("pci_register_driver\n");
  998. rc = pci_register_driver(&piix_pci_driver);
  999. if (rc)
  1000. return rc;
  1001. in_module_init = 0;
  1002. DPRINTK("done\n");
  1003. return 0;
  1004. }
  1005. static void __exit piix_exit(void)
  1006. {
  1007. pci_unregister_driver(&piix_pci_driver);
  1008. }
  1009. module_init(piix_init);
  1010. module_exit(piix_exit);