intel_display.c 279 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277
  1. /*
  2. * Copyright © 2006-2007 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. */
  26. #include <linux/dmi.h>
  27. #include <linux/module.h>
  28. #include <linux/input.h>
  29. #include <linux/i2c.h>
  30. #include <linux/kernel.h>
  31. #include <linux/slab.h>
  32. #include <linux/vgaarb.h>
  33. #include <drm/drm_edid.h>
  34. #include <drm/drmP.h>
  35. #include "intel_drv.h"
  36. #include <drm/i915_drm.h>
  37. #include "i915_drv.h"
  38. #include "i915_trace.h"
  39. #include <drm/drm_dp_helper.h>
  40. #include <drm/drm_crtc_helper.h>
  41. #include <linux/dma_remapping.h>
  42. bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
  43. static void intel_increase_pllclock(struct drm_crtc *crtc);
  44. static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
  45. static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
  46. struct intel_crtc_config *pipe_config);
  47. static void ironlake_crtc_clock_get(struct intel_crtc *crtc,
  48. struct intel_crtc_config *pipe_config);
  49. typedef struct {
  50. int min, max;
  51. } intel_range_t;
  52. typedef struct {
  53. int dot_limit;
  54. int p2_slow, p2_fast;
  55. } intel_p2_t;
  56. #define INTEL_P2_NUM 2
  57. typedef struct intel_limit intel_limit_t;
  58. struct intel_limit {
  59. intel_range_t dot, vco, n, m, m1, m2, p, p1;
  60. intel_p2_t p2;
  61. };
  62. /* FDI */
  63. #define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
  64. int
  65. intel_pch_rawclk(struct drm_device *dev)
  66. {
  67. struct drm_i915_private *dev_priv = dev->dev_private;
  68. WARN_ON(!HAS_PCH_SPLIT(dev));
  69. return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
  70. }
  71. static inline u32 /* units of 100MHz */
  72. intel_fdi_link_freq(struct drm_device *dev)
  73. {
  74. if (IS_GEN5(dev)) {
  75. struct drm_i915_private *dev_priv = dev->dev_private;
  76. return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
  77. } else
  78. return 27;
  79. }
  80. static const intel_limit_t intel_limits_i8xx_dvo = {
  81. .dot = { .min = 25000, .max = 350000 },
  82. .vco = { .min = 930000, .max = 1400000 },
  83. .n = { .min = 3, .max = 16 },
  84. .m = { .min = 96, .max = 140 },
  85. .m1 = { .min = 18, .max = 26 },
  86. .m2 = { .min = 6, .max = 16 },
  87. .p = { .min = 4, .max = 128 },
  88. .p1 = { .min = 2, .max = 33 },
  89. .p2 = { .dot_limit = 165000,
  90. .p2_slow = 4, .p2_fast = 2 },
  91. };
  92. static const intel_limit_t intel_limits_i8xx_lvds = {
  93. .dot = { .min = 25000, .max = 350000 },
  94. .vco = { .min = 930000, .max = 1400000 },
  95. .n = { .min = 3, .max = 16 },
  96. .m = { .min = 96, .max = 140 },
  97. .m1 = { .min = 18, .max = 26 },
  98. .m2 = { .min = 6, .max = 16 },
  99. .p = { .min = 4, .max = 128 },
  100. .p1 = { .min = 1, .max = 6 },
  101. .p2 = { .dot_limit = 165000,
  102. .p2_slow = 14, .p2_fast = 7 },
  103. };
  104. static const intel_limit_t intel_limits_i9xx_sdvo = {
  105. .dot = { .min = 20000, .max = 400000 },
  106. .vco = { .min = 1400000, .max = 2800000 },
  107. .n = { .min = 1, .max = 6 },
  108. .m = { .min = 70, .max = 120 },
  109. .m1 = { .min = 8, .max = 18 },
  110. .m2 = { .min = 3, .max = 7 },
  111. .p = { .min = 5, .max = 80 },
  112. .p1 = { .min = 1, .max = 8 },
  113. .p2 = { .dot_limit = 200000,
  114. .p2_slow = 10, .p2_fast = 5 },
  115. };
  116. static const intel_limit_t intel_limits_i9xx_lvds = {
  117. .dot = { .min = 20000, .max = 400000 },
  118. .vco = { .min = 1400000, .max = 2800000 },
  119. .n = { .min = 1, .max = 6 },
  120. .m = { .min = 70, .max = 120 },
  121. .m1 = { .min = 8, .max = 18 },
  122. .m2 = { .min = 3, .max = 7 },
  123. .p = { .min = 7, .max = 98 },
  124. .p1 = { .min = 1, .max = 8 },
  125. .p2 = { .dot_limit = 112000,
  126. .p2_slow = 14, .p2_fast = 7 },
  127. };
  128. static const intel_limit_t intel_limits_g4x_sdvo = {
  129. .dot = { .min = 25000, .max = 270000 },
  130. .vco = { .min = 1750000, .max = 3500000},
  131. .n = { .min = 1, .max = 4 },
  132. .m = { .min = 104, .max = 138 },
  133. .m1 = { .min = 17, .max = 23 },
  134. .m2 = { .min = 5, .max = 11 },
  135. .p = { .min = 10, .max = 30 },
  136. .p1 = { .min = 1, .max = 3},
  137. .p2 = { .dot_limit = 270000,
  138. .p2_slow = 10,
  139. .p2_fast = 10
  140. },
  141. };
  142. static const intel_limit_t intel_limits_g4x_hdmi = {
  143. .dot = { .min = 22000, .max = 400000 },
  144. .vco = { .min = 1750000, .max = 3500000},
  145. .n = { .min = 1, .max = 4 },
  146. .m = { .min = 104, .max = 138 },
  147. .m1 = { .min = 16, .max = 23 },
  148. .m2 = { .min = 5, .max = 11 },
  149. .p = { .min = 5, .max = 80 },
  150. .p1 = { .min = 1, .max = 8},
  151. .p2 = { .dot_limit = 165000,
  152. .p2_slow = 10, .p2_fast = 5 },
  153. };
  154. static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
  155. .dot = { .min = 20000, .max = 115000 },
  156. .vco = { .min = 1750000, .max = 3500000 },
  157. .n = { .min = 1, .max = 3 },
  158. .m = { .min = 104, .max = 138 },
  159. .m1 = { .min = 17, .max = 23 },
  160. .m2 = { .min = 5, .max = 11 },
  161. .p = { .min = 28, .max = 112 },
  162. .p1 = { .min = 2, .max = 8 },
  163. .p2 = { .dot_limit = 0,
  164. .p2_slow = 14, .p2_fast = 14
  165. },
  166. };
  167. static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
  168. .dot = { .min = 80000, .max = 224000 },
  169. .vco = { .min = 1750000, .max = 3500000 },
  170. .n = { .min = 1, .max = 3 },
  171. .m = { .min = 104, .max = 138 },
  172. .m1 = { .min = 17, .max = 23 },
  173. .m2 = { .min = 5, .max = 11 },
  174. .p = { .min = 14, .max = 42 },
  175. .p1 = { .min = 2, .max = 6 },
  176. .p2 = { .dot_limit = 0,
  177. .p2_slow = 7, .p2_fast = 7
  178. },
  179. };
  180. static const intel_limit_t intel_limits_pineview_sdvo = {
  181. .dot = { .min = 20000, .max = 400000},
  182. .vco = { .min = 1700000, .max = 3500000 },
  183. /* Pineview's Ncounter is a ring counter */
  184. .n = { .min = 3, .max = 6 },
  185. .m = { .min = 2, .max = 256 },
  186. /* Pineview only has one combined m divider, which we treat as m2. */
  187. .m1 = { .min = 0, .max = 0 },
  188. .m2 = { .min = 0, .max = 254 },
  189. .p = { .min = 5, .max = 80 },
  190. .p1 = { .min = 1, .max = 8 },
  191. .p2 = { .dot_limit = 200000,
  192. .p2_slow = 10, .p2_fast = 5 },
  193. };
  194. static const intel_limit_t intel_limits_pineview_lvds = {
  195. .dot = { .min = 20000, .max = 400000 },
  196. .vco = { .min = 1700000, .max = 3500000 },
  197. .n = { .min = 3, .max = 6 },
  198. .m = { .min = 2, .max = 256 },
  199. .m1 = { .min = 0, .max = 0 },
  200. .m2 = { .min = 0, .max = 254 },
  201. .p = { .min = 7, .max = 112 },
  202. .p1 = { .min = 1, .max = 8 },
  203. .p2 = { .dot_limit = 112000,
  204. .p2_slow = 14, .p2_fast = 14 },
  205. };
  206. /* Ironlake / Sandybridge
  207. *
  208. * We calculate clock using (register_value + 2) for N/M1/M2, so here
  209. * the range value for them is (actual_value - 2).
  210. */
  211. static const intel_limit_t intel_limits_ironlake_dac = {
  212. .dot = { .min = 25000, .max = 350000 },
  213. .vco = { .min = 1760000, .max = 3510000 },
  214. .n = { .min = 1, .max = 5 },
  215. .m = { .min = 79, .max = 127 },
  216. .m1 = { .min = 12, .max = 22 },
  217. .m2 = { .min = 5, .max = 9 },
  218. .p = { .min = 5, .max = 80 },
  219. .p1 = { .min = 1, .max = 8 },
  220. .p2 = { .dot_limit = 225000,
  221. .p2_slow = 10, .p2_fast = 5 },
  222. };
  223. static const intel_limit_t intel_limits_ironlake_single_lvds = {
  224. .dot = { .min = 25000, .max = 350000 },
  225. .vco = { .min = 1760000, .max = 3510000 },
  226. .n = { .min = 1, .max = 3 },
  227. .m = { .min = 79, .max = 118 },
  228. .m1 = { .min = 12, .max = 22 },
  229. .m2 = { .min = 5, .max = 9 },
  230. .p = { .min = 28, .max = 112 },
  231. .p1 = { .min = 2, .max = 8 },
  232. .p2 = { .dot_limit = 225000,
  233. .p2_slow = 14, .p2_fast = 14 },
  234. };
  235. static const intel_limit_t intel_limits_ironlake_dual_lvds = {
  236. .dot = { .min = 25000, .max = 350000 },
  237. .vco = { .min = 1760000, .max = 3510000 },
  238. .n = { .min = 1, .max = 3 },
  239. .m = { .min = 79, .max = 127 },
  240. .m1 = { .min = 12, .max = 22 },
  241. .m2 = { .min = 5, .max = 9 },
  242. .p = { .min = 14, .max = 56 },
  243. .p1 = { .min = 2, .max = 8 },
  244. .p2 = { .dot_limit = 225000,
  245. .p2_slow = 7, .p2_fast = 7 },
  246. };
  247. /* LVDS 100mhz refclk limits. */
  248. static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
  249. .dot = { .min = 25000, .max = 350000 },
  250. .vco = { .min = 1760000, .max = 3510000 },
  251. .n = { .min = 1, .max = 2 },
  252. .m = { .min = 79, .max = 126 },
  253. .m1 = { .min = 12, .max = 22 },
  254. .m2 = { .min = 5, .max = 9 },
  255. .p = { .min = 28, .max = 112 },
  256. .p1 = { .min = 2, .max = 8 },
  257. .p2 = { .dot_limit = 225000,
  258. .p2_slow = 14, .p2_fast = 14 },
  259. };
  260. static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
  261. .dot = { .min = 25000, .max = 350000 },
  262. .vco = { .min = 1760000, .max = 3510000 },
  263. .n = { .min = 1, .max = 3 },
  264. .m = { .min = 79, .max = 126 },
  265. .m1 = { .min = 12, .max = 22 },
  266. .m2 = { .min = 5, .max = 9 },
  267. .p = { .min = 14, .max = 42 },
  268. .p1 = { .min = 2, .max = 6 },
  269. .p2 = { .dot_limit = 225000,
  270. .p2_slow = 7, .p2_fast = 7 },
  271. };
  272. static const intel_limit_t intel_limits_vlv_dac = {
  273. .dot = { .min = 25000, .max = 270000 },
  274. .vco = { .min = 4000000, .max = 6000000 },
  275. .n = { .min = 1, .max = 7 },
  276. .m = { .min = 22, .max = 450 }, /* guess */
  277. .m1 = { .min = 2, .max = 3 },
  278. .m2 = { .min = 11, .max = 156 },
  279. .p = { .min = 10, .max = 30 },
  280. .p1 = { .min = 1, .max = 3 },
  281. .p2 = { .dot_limit = 270000,
  282. .p2_slow = 2, .p2_fast = 20 },
  283. };
  284. static const intel_limit_t intel_limits_vlv_hdmi = {
  285. .dot = { .min = 25000, .max = 270000 },
  286. .vco = { .min = 4000000, .max = 6000000 },
  287. .n = { .min = 1, .max = 7 },
  288. .m = { .min = 60, .max = 300 }, /* guess */
  289. .m1 = { .min = 2, .max = 3 },
  290. .m2 = { .min = 11, .max = 156 },
  291. .p = { .min = 10, .max = 30 },
  292. .p1 = { .min = 2, .max = 3 },
  293. .p2 = { .dot_limit = 270000,
  294. .p2_slow = 2, .p2_fast = 20 },
  295. };
  296. static const intel_limit_t intel_limits_vlv_dp = {
  297. .dot = { .min = 25000, .max = 270000 },
  298. .vco = { .min = 4000000, .max = 6000000 },
  299. .n = { .min = 1, .max = 7 },
  300. .m = { .min = 22, .max = 450 },
  301. .m1 = { .min = 2, .max = 3 },
  302. .m2 = { .min = 11, .max = 156 },
  303. .p = { .min = 10, .max = 30 },
  304. .p1 = { .min = 1, .max = 3 },
  305. .p2 = { .dot_limit = 270000,
  306. .p2_slow = 2, .p2_fast = 20 },
  307. };
  308. static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
  309. int refclk)
  310. {
  311. struct drm_device *dev = crtc->dev;
  312. const intel_limit_t *limit;
  313. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  314. if (intel_is_dual_link_lvds(dev)) {
  315. if (refclk == 100000)
  316. limit = &intel_limits_ironlake_dual_lvds_100m;
  317. else
  318. limit = &intel_limits_ironlake_dual_lvds;
  319. } else {
  320. if (refclk == 100000)
  321. limit = &intel_limits_ironlake_single_lvds_100m;
  322. else
  323. limit = &intel_limits_ironlake_single_lvds;
  324. }
  325. } else
  326. limit = &intel_limits_ironlake_dac;
  327. return limit;
  328. }
  329. static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
  330. {
  331. struct drm_device *dev = crtc->dev;
  332. const intel_limit_t *limit;
  333. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  334. if (intel_is_dual_link_lvds(dev))
  335. limit = &intel_limits_g4x_dual_channel_lvds;
  336. else
  337. limit = &intel_limits_g4x_single_channel_lvds;
  338. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
  339. intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
  340. limit = &intel_limits_g4x_hdmi;
  341. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
  342. limit = &intel_limits_g4x_sdvo;
  343. } else /* The option is for other outputs */
  344. limit = &intel_limits_i9xx_sdvo;
  345. return limit;
  346. }
  347. static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
  348. {
  349. struct drm_device *dev = crtc->dev;
  350. const intel_limit_t *limit;
  351. if (HAS_PCH_SPLIT(dev))
  352. limit = intel_ironlake_limit(crtc, refclk);
  353. else if (IS_G4X(dev)) {
  354. limit = intel_g4x_limit(crtc);
  355. } else if (IS_PINEVIEW(dev)) {
  356. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  357. limit = &intel_limits_pineview_lvds;
  358. else
  359. limit = &intel_limits_pineview_sdvo;
  360. } else if (IS_VALLEYVIEW(dev)) {
  361. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
  362. limit = &intel_limits_vlv_dac;
  363. else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
  364. limit = &intel_limits_vlv_hdmi;
  365. else
  366. limit = &intel_limits_vlv_dp;
  367. } else if (!IS_GEN2(dev)) {
  368. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  369. limit = &intel_limits_i9xx_lvds;
  370. else
  371. limit = &intel_limits_i9xx_sdvo;
  372. } else {
  373. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  374. limit = &intel_limits_i8xx_lvds;
  375. else
  376. limit = &intel_limits_i8xx_dvo;
  377. }
  378. return limit;
  379. }
  380. /* m1 is reserved as 0 in Pineview, n is a ring counter */
  381. static void pineview_clock(int refclk, intel_clock_t *clock)
  382. {
  383. clock->m = clock->m2 + 2;
  384. clock->p = clock->p1 * clock->p2;
  385. clock->vco = refclk * clock->m / clock->n;
  386. clock->dot = clock->vco / clock->p;
  387. }
  388. static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
  389. {
  390. return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
  391. }
  392. static void i9xx_clock(int refclk, intel_clock_t *clock)
  393. {
  394. clock->m = i9xx_dpll_compute_m(clock);
  395. clock->p = clock->p1 * clock->p2;
  396. clock->vco = refclk * clock->m / (clock->n + 2);
  397. clock->dot = clock->vco / clock->p;
  398. }
  399. /**
  400. * Returns whether any output on the specified pipe is of the specified type
  401. */
  402. bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
  403. {
  404. struct drm_device *dev = crtc->dev;
  405. struct intel_encoder *encoder;
  406. for_each_encoder_on_crtc(dev, crtc, encoder)
  407. if (encoder->type == type)
  408. return true;
  409. return false;
  410. }
  411. #define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
  412. /**
  413. * Returns whether the given set of divisors are valid for a given refclk with
  414. * the given connectors.
  415. */
  416. static bool intel_PLL_is_valid(struct drm_device *dev,
  417. const intel_limit_t *limit,
  418. const intel_clock_t *clock)
  419. {
  420. if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
  421. INTELPllInvalid("p1 out of range\n");
  422. if (clock->p < limit->p.min || limit->p.max < clock->p)
  423. INTELPllInvalid("p out of range\n");
  424. if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
  425. INTELPllInvalid("m2 out of range\n");
  426. if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
  427. INTELPllInvalid("m1 out of range\n");
  428. if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
  429. INTELPllInvalid("m1 <= m2\n");
  430. if (clock->m < limit->m.min || limit->m.max < clock->m)
  431. INTELPllInvalid("m out of range\n");
  432. if (clock->n < limit->n.min || limit->n.max < clock->n)
  433. INTELPllInvalid("n out of range\n");
  434. if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
  435. INTELPllInvalid("vco out of range\n");
  436. /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
  437. * connector, etc., rather than just a single range.
  438. */
  439. if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
  440. INTELPllInvalid("dot out of range\n");
  441. return true;
  442. }
  443. static bool
  444. i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
  445. int target, int refclk, intel_clock_t *match_clock,
  446. intel_clock_t *best_clock)
  447. {
  448. struct drm_device *dev = crtc->dev;
  449. intel_clock_t clock;
  450. int err = target;
  451. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  452. /*
  453. * For LVDS just rely on its current settings for dual-channel.
  454. * We haven't figured out how to reliably set up different
  455. * single/dual channel state, if we even can.
  456. */
  457. if (intel_is_dual_link_lvds(dev))
  458. clock.p2 = limit->p2.p2_fast;
  459. else
  460. clock.p2 = limit->p2.p2_slow;
  461. } else {
  462. if (target < limit->p2.dot_limit)
  463. clock.p2 = limit->p2.p2_slow;
  464. else
  465. clock.p2 = limit->p2.p2_fast;
  466. }
  467. memset(best_clock, 0, sizeof(*best_clock));
  468. for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
  469. clock.m1++) {
  470. for (clock.m2 = limit->m2.min;
  471. clock.m2 <= limit->m2.max; clock.m2++) {
  472. if (clock.m2 >= clock.m1)
  473. break;
  474. for (clock.n = limit->n.min;
  475. clock.n <= limit->n.max; clock.n++) {
  476. for (clock.p1 = limit->p1.min;
  477. clock.p1 <= limit->p1.max; clock.p1++) {
  478. int this_err;
  479. i9xx_clock(refclk, &clock);
  480. if (!intel_PLL_is_valid(dev, limit,
  481. &clock))
  482. continue;
  483. if (match_clock &&
  484. clock.p != match_clock->p)
  485. continue;
  486. this_err = abs(clock.dot - target);
  487. if (this_err < err) {
  488. *best_clock = clock;
  489. err = this_err;
  490. }
  491. }
  492. }
  493. }
  494. }
  495. return (err != target);
  496. }
  497. static bool
  498. pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
  499. int target, int refclk, intel_clock_t *match_clock,
  500. intel_clock_t *best_clock)
  501. {
  502. struct drm_device *dev = crtc->dev;
  503. intel_clock_t clock;
  504. int err = target;
  505. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  506. /*
  507. * For LVDS just rely on its current settings for dual-channel.
  508. * We haven't figured out how to reliably set up different
  509. * single/dual channel state, if we even can.
  510. */
  511. if (intel_is_dual_link_lvds(dev))
  512. clock.p2 = limit->p2.p2_fast;
  513. else
  514. clock.p2 = limit->p2.p2_slow;
  515. } else {
  516. if (target < limit->p2.dot_limit)
  517. clock.p2 = limit->p2.p2_slow;
  518. else
  519. clock.p2 = limit->p2.p2_fast;
  520. }
  521. memset(best_clock, 0, sizeof(*best_clock));
  522. for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
  523. clock.m1++) {
  524. for (clock.m2 = limit->m2.min;
  525. clock.m2 <= limit->m2.max; clock.m2++) {
  526. for (clock.n = limit->n.min;
  527. clock.n <= limit->n.max; clock.n++) {
  528. for (clock.p1 = limit->p1.min;
  529. clock.p1 <= limit->p1.max; clock.p1++) {
  530. int this_err;
  531. pineview_clock(refclk, &clock);
  532. if (!intel_PLL_is_valid(dev, limit,
  533. &clock))
  534. continue;
  535. if (match_clock &&
  536. clock.p != match_clock->p)
  537. continue;
  538. this_err = abs(clock.dot - target);
  539. if (this_err < err) {
  540. *best_clock = clock;
  541. err = this_err;
  542. }
  543. }
  544. }
  545. }
  546. }
  547. return (err != target);
  548. }
  549. static bool
  550. g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
  551. int target, int refclk, intel_clock_t *match_clock,
  552. intel_clock_t *best_clock)
  553. {
  554. struct drm_device *dev = crtc->dev;
  555. intel_clock_t clock;
  556. int max_n;
  557. bool found;
  558. /* approximately equals target * 0.00585 */
  559. int err_most = (target >> 8) + (target >> 9);
  560. found = false;
  561. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  562. if (intel_is_dual_link_lvds(dev))
  563. clock.p2 = limit->p2.p2_fast;
  564. else
  565. clock.p2 = limit->p2.p2_slow;
  566. } else {
  567. if (target < limit->p2.dot_limit)
  568. clock.p2 = limit->p2.p2_slow;
  569. else
  570. clock.p2 = limit->p2.p2_fast;
  571. }
  572. memset(best_clock, 0, sizeof(*best_clock));
  573. max_n = limit->n.max;
  574. /* based on hardware requirement, prefer smaller n to precision */
  575. for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
  576. /* based on hardware requirement, prefere larger m1,m2 */
  577. for (clock.m1 = limit->m1.max;
  578. clock.m1 >= limit->m1.min; clock.m1--) {
  579. for (clock.m2 = limit->m2.max;
  580. clock.m2 >= limit->m2.min; clock.m2--) {
  581. for (clock.p1 = limit->p1.max;
  582. clock.p1 >= limit->p1.min; clock.p1--) {
  583. int this_err;
  584. i9xx_clock(refclk, &clock);
  585. if (!intel_PLL_is_valid(dev, limit,
  586. &clock))
  587. continue;
  588. this_err = abs(clock.dot - target);
  589. if (this_err < err_most) {
  590. *best_clock = clock;
  591. err_most = this_err;
  592. max_n = clock.n;
  593. found = true;
  594. }
  595. }
  596. }
  597. }
  598. }
  599. return found;
  600. }
  601. static bool
  602. vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
  603. int target, int refclk, intel_clock_t *match_clock,
  604. intel_clock_t *best_clock)
  605. {
  606. u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
  607. u32 m, n, fastclk;
  608. u32 updrate, minupdate, fracbits, p;
  609. unsigned long bestppm, ppm, absppm;
  610. int dotclk, flag;
  611. flag = 0;
  612. dotclk = target * 1000;
  613. bestppm = 1000000;
  614. ppm = absppm = 0;
  615. fastclk = dotclk / (2*100);
  616. updrate = 0;
  617. minupdate = 19200;
  618. fracbits = 1;
  619. n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
  620. bestm1 = bestm2 = bestp1 = bestp2 = 0;
  621. /* based on hardware requirement, prefer smaller n to precision */
  622. for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
  623. updrate = refclk / n;
  624. for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
  625. for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
  626. if (p2 > 10)
  627. p2 = p2 - 1;
  628. p = p1 * p2;
  629. /* based on hardware requirement, prefer bigger m1,m2 values */
  630. for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
  631. m2 = (((2*(fastclk * p * n / m1 )) +
  632. refclk) / (2*refclk));
  633. m = m1 * m2;
  634. vco = updrate * m;
  635. if (vco >= limit->vco.min && vco < limit->vco.max) {
  636. ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
  637. absppm = (ppm > 0) ? ppm : (-ppm);
  638. if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
  639. bestppm = 0;
  640. flag = 1;
  641. }
  642. if (absppm < bestppm - 10) {
  643. bestppm = absppm;
  644. flag = 1;
  645. }
  646. if (flag) {
  647. bestn = n;
  648. bestm1 = m1;
  649. bestm2 = m2;
  650. bestp1 = p1;
  651. bestp2 = p2;
  652. flag = 0;
  653. }
  654. }
  655. }
  656. }
  657. }
  658. }
  659. best_clock->n = bestn;
  660. best_clock->m1 = bestm1;
  661. best_clock->m2 = bestm2;
  662. best_clock->p1 = bestp1;
  663. best_clock->p2 = bestp2;
  664. return true;
  665. }
  666. enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
  667. enum pipe pipe)
  668. {
  669. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  670. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  671. return intel_crtc->config.cpu_transcoder;
  672. }
  673. static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
  674. {
  675. struct drm_i915_private *dev_priv = dev->dev_private;
  676. u32 frame, frame_reg = PIPEFRAME(pipe);
  677. frame = I915_READ(frame_reg);
  678. if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
  679. DRM_DEBUG_KMS("vblank wait timed out\n");
  680. }
  681. /**
  682. * intel_wait_for_vblank - wait for vblank on a given pipe
  683. * @dev: drm device
  684. * @pipe: pipe to wait for
  685. *
  686. * Wait for vblank to occur on a given pipe. Needed for various bits of
  687. * mode setting code.
  688. */
  689. void intel_wait_for_vblank(struct drm_device *dev, int pipe)
  690. {
  691. struct drm_i915_private *dev_priv = dev->dev_private;
  692. int pipestat_reg = PIPESTAT(pipe);
  693. if (INTEL_INFO(dev)->gen >= 5) {
  694. ironlake_wait_for_vblank(dev, pipe);
  695. return;
  696. }
  697. /* Clear existing vblank status. Note this will clear any other
  698. * sticky status fields as well.
  699. *
  700. * This races with i915_driver_irq_handler() with the result
  701. * that either function could miss a vblank event. Here it is not
  702. * fatal, as we will either wait upon the next vblank interrupt or
  703. * timeout. Generally speaking intel_wait_for_vblank() is only
  704. * called during modeset at which time the GPU should be idle and
  705. * should *not* be performing page flips and thus not waiting on
  706. * vblanks...
  707. * Currently, the result of us stealing a vblank from the irq
  708. * handler is that a single frame will be skipped during swapbuffers.
  709. */
  710. I915_WRITE(pipestat_reg,
  711. I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
  712. /* Wait for vblank interrupt bit to set */
  713. if (wait_for(I915_READ(pipestat_reg) &
  714. PIPE_VBLANK_INTERRUPT_STATUS,
  715. 50))
  716. DRM_DEBUG_KMS("vblank wait timed out\n");
  717. }
  718. /*
  719. * intel_wait_for_pipe_off - wait for pipe to turn off
  720. * @dev: drm device
  721. * @pipe: pipe to wait for
  722. *
  723. * After disabling a pipe, we can't wait for vblank in the usual way,
  724. * spinning on the vblank interrupt status bit, since we won't actually
  725. * see an interrupt when the pipe is disabled.
  726. *
  727. * On Gen4 and above:
  728. * wait for the pipe register state bit to turn off
  729. *
  730. * Otherwise:
  731. * wait for the display line value to settle (it usually
  732. * ends up stopping at the start of the next frame).
  733. *
  734. */
  735. void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
  736. {
  737. struct drm_i915_private *dev_priv = dev->dev_private;
  738. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  739. pipe);
  740. if (INTEL_INFO(dev)->gen >= 4) {
  741. int reg = PIPECONF(cpu_transcoder);
  742. /* Wait for the Pipe State to go off */
  743. if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
  744. 100))
  745. WARN(1, "pipe_off wait timed out\n");
  746. } else {
  747. u32 last_line, line_mask;
  748. int reg = PIPEDSL(pipe);
  749. unsigned long timeout = jiffies + msecs_to_jiffies(100);
  750. if (IS_GEN2(dev))
  751. line_mask = DSL_LINEMASK_GEN2;
  752. else
  753. line_mask = DSL_LINEMASK_GEN3;
  754. /* Wait for the display line to settle */
  755. do {
  756. last_line = I915_READ(reg) & line_mask;
  757. mdelay(5);
  758. } while (((I915_READ(reg) & line_mask) != last_line) &&
  759. time_after(timeout, jiffies));
  760. if (time_after(jiffies, timeout))
  761. WARN(1, "pipe_off wait timed out\n");
  762. }
  763. }
  764. /*
  765. * ibx_digital_port_connected - is the specified port connected?
  766. * @dev_priv: i915 private structure
  767. * @port: the port to test
  768. *
  769. * Returns true if @port is connected, false otherwise.
  770. */
  771. bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
  772. struct intel_digital_port *port)
  773. {
  774. u32 bit;
  775. if (HAS_PCH_IBX(dev_priv->dev)) {
  776. switch(port->port) {
  777. case PORT_B:
  778. bit = SDE_PORTB_HOTPLUG;
  779. break;
  780. case PORT_C:
  781. bit = SDE_PORTC_HOTPLUG;
  782. break;
  783. case PORT_D:
  784. bit = SDE_PORTD_HOTPLUG;
  785. break;
  786. default:
  787. return true;
  788. }
  789. } else {
  790. switch(port->port) {
  791. case PORT_B:
  792. bit = SDE_PORTB_HOTPLUG_CPT;
  793. break;
  794. case PORT_C:
  795. bit = SDE_PORTC_HOTPLUG_CPT;
  796. break;
  797. case PORT_D:
  798. bit = SDE_PORTD_HOTPLUG_CPT;
  799. break;
  800. default:
  801. return true;
  802. }
  803. }
  804. return I915_READ(SDEISR) & bit;
  805. }
  806. static const char *state_string(bool enabled)
  807. {
  808. return enabled ? "on" : "off";
  809. }
  810. /* Only for pre-ILK configs */
  811. void assert_pll(struct drm_i915_private *dev_priv,
  812. enum pipe pipe, bool state)
  813. {
  814. int reg;
  815. u32 val;
  816. bool cur_state;
  817. reg = DPLL(pipe);
  818. val = I915_READ(reg);
  819. cur_state = !!(val & DPLL_VCO_ENABLE);
  820. WARN(cur_state != state,
  821. "PLL state assertion failure (expected %s, current %s)\n",
  822. state_string(state), state_string(cur_state));
  823. }
  824. struct intel_shared_dpll *
  825. intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
  826. {
  827. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  828. if (crtc->config.shared_dpll < 0)
  829. return NULL;
  830. return &dev_priv->shared_dplls[crtc->config.shared_dpll];
  831. }
  832. /* For ILK+ */
  833. void assert_shared_dpll(struct drm_i915_private *dev_priv,
  834. struct intel_shared_dpll *pll,
  835. bool state)
  836. {
  837. bool cur_state;
  838. struct intel_dpll_hw_state hw_state;
  839. if (HAS_PCH_LPT(dev_priv->dev)) {
  840. DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
  841. return;
  842. }
  843. if (WARN (!pll,
  844. "asserting DPLL %s with no DPLL\n", state_string(state)))
  845. return;
  846. cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
  847. WARN(cur_state != state,
  848. "%s assertion failure (expected %s, current %s)\n",
  849. pll->name, state_string(state), state_string(cur_state));
  850. }
  851. static void assert_fdi_tx(struct drm_i915_private *dev_priv,
  852. enum pipe pipe, bool state)
  853. {
  854. int reg;
  855. u32 val;
  856. bool cur_state;
  857. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  858. pipe);
  859. if (HAS_DDI(dev_priv->dev)) {
  860. /* DDI does not have a specific FDI_TX register */
  861. reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
  862. val = I915_READ(reg);
  863. cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
  864. } else {
  865. reg = FDI_TX_CTL(pipe);
  866. val = I915_READ(reg);
  867. cur_state = !!(val & FDI_TX_ENABLE);
  868. }
  869. WARN(cur_state != state,
  870. "FDI TX state assertion failure (expected %s, current %s)\n",
  871. state_string(state), state_string(cur_state));
  872. }
  873. #define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
  874. #define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
  875. static void assert_fdi_rx(struct drm_i915_private *dev_priv,
  876. enum pipe pipe, bool state)
  877. {
  878. int reg;
  879. u32 val;
  880. bool cur_state;
  881. reg = FDI_RX_CTL(pipe);
  882. val = I915_READ(reg);
  883. cur_state = !!(val & FDI_RX_ENABLE);
  884. WARN(cur_state != state,
  885. "FDI RX state assertion failure (expected %s, current %s)\n",
  886. state_string(state), state_string(cur_state));
  887. }
  888. #define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
  889. #define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
  890. static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
  891. enum pipe pipe)
  892. {
  893. int reg;
  894. u32 val;
  895. /* ILK FDI PLL is always enabled */
  896. if (dev_priv->info->gen == 5)
  897. return;
  898. /* On Haswell, DDI ports are responsible for the FDI PLL setup */
  899. if (HAS_DDI(dev_priv->dev))
  900. return;
  901. reg = FDI_TX_CTL(pipe);
  902. val = I915_READ(reg);
  903. WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
  904. }
  905. void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
  906. enum pipe pipe, bool state)
  907. {
  908. int reg;
  909. u32 val;
  910. bool cur_state;
  911. reg = FDI_RX_CTL(pipe);
  912. val = I915_READ(reg);
  913. cur_state = !!(val & FDI_RX_PLL_ENABLE);
  914. WARN(cur_state != state,
  915. "FDI RX PLL assertion failure (expected %s, current %s)\n",
  916. state_string(state), state_string(cur_state));
  917. }
  918. static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
  919. enum pipe pipe)
  920. {
  921. int pp_reg, lvds_reg;
  922. u32 val;
  923. enum pipe panel_pipe = PIPE_A;
  924. bool locked = true;
  925. if (HAS_PCH_SPLIT(dev_priv->dev)) {
  926. pp_reg = PCH_PP_CONTROL;
  927. lvds_reg = PCH_LVDS;
  928. } else {
  929. pp_reg = PP_CONTROL;
  930. lvds_reg = LVDS;
  931. }
  932. val = I915_READ(pp_reg);
  933. if (!(val & PANEL_POWER_ON) ||
  934. ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
  935. locked = false;
  936. if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
  937. panel_pipe = PIPE_B;
  938. WARN(panel_pipe == pipe && locked,
  939. "panel assertion failure, pipe %c regs locked\n",
  940. pipe_name(pipe));
  941. }
  942. void assert_pipe(struct drm_i915_private *dev_priv,
  943. enum pipe pipe, bool state)
  944. {
  945. int reg;
  946. u32 val;
  947. bool cur_state;
  948. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  949. pipe);
  950. /* if we need the pipe A quirk it must be always on */
  951. if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
  952. state = true;
  953. if (!intel_display_power_enabled(dev_priv->dev,
  954. POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
  955. cur_state = false;
  956. } else {
  957. reg = PIPECONF(cpu_transcoder);
  958. val = I915_READ(reg);
  959. cur_state = !!(val & PIPECONF_ENABLE);
  960. }
  961. WARN(cur_state != state,
  962. "pipe %c assertion failure (expected %s, current %s)\n",
  963. pipe_name(pipe), state_string(state), state_string(cur_state));
  964. }
  965. static void assert_plane(struct drm_i915_private *dev_priv,
  966. enum plane plane, bool state)
  967. {
  968. int reg;
  969. u32 val;
  970. bool cur_state;
  971. reg = DSPCNTR(plane);
  972. val = I915_READ(reg);
  973. cur_state = !!(val & DISPLAY_PLANE_ENABLE);
  974. WARN(cur_state != state,
  975. "plane %c assertion failure (expected %s, current %s)\n",
  976. plane_name(plane), state_string(state), state_string(cur_state));
  977. }
  978. #define assert_plane_enabled(d, p) assert_plane(d, p, true)
  979. #define assert_plane_disabled(d, p) assert_plane(d, p, false)
  980. static void assert_planes_disabled(struct drm_i915_private *dev_priv,
  981. enum pipe pipe)
  982. {
  983. struct drm_device *dev = dev_priv->dev;
  984. int reg, i;
  985. u32 val;
  986. int cur_pipe;
  987. /* Primary planes are fixed to pipes on gen4+ */
  988. if (INTEL_INFO(dev)->gen >= 4) {
  989. reg = DSPCNTR(pipe);
  990. val = I915_READ(reg);
  991. WARN((val & DISPLAY_PLANE_ENABLE),
  992. "plane %c assertion failure, should be disabled but not\n",
  993. plane_name(pipe));
  994. return;
  995. }
  996. /* Need to check both planes against the pipe */
  997. for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
  998. reg = DSPCNTR(i);
  999. val = I915_READ(reg);
  1000. cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
  1001. DISPPLANE_SEL_PIPE_SHIFT;
  1002. WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
  1003. "plane %c assertion failure, should be off on pipe %c but is still active\n",
  1004. plane_name(i), pipe_name(pipe));
  1005. }
  1006. }
  1007. static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
  1008. enum pipe pipe)
  1009. {
  1010. struct drm_device *dev = dev_priv->dev;
  1011. int reg, i;
  1012. u32 val;
  1013. if (IS_VALLEYVIEW(dev)) {
  1014. for (i = 0; i < dev_priv->num_plane; i++) {
  1015. reg = SPCNTR(pipe, i);
  1016. val = I915_READ(reg);
  1017. WARN((val & SP_ENABLE),
  1018. "sprite %c assertion failure, should be off on pipe %c but is still active\n",
  1019. sprite_name(pipe, i), pipe_name(pipe));
  1020. }
  1021. } else if (INTEL_INFO(dev)->gen >= 7) {
  1022. reg = SPRCTL(pipe);
  1023. val = I915_READ(reg);
  1024. WARN((val & SPRITE_ENABLE),
  1025. "sprite %c assertion failure, should be off on pipe %c but is still active\n",
  1026. plane_name(pipe), pipe_name(pipe));
  1027. } else if (INTEL_INFO(dev)->gen >= 5) {
  1028. reg = DVSCNTR(pipe);
  1029. val = I915_READ(reg);
  1030. WARN((val & DVS_ENABLE),
  1031. "sprite %c assertion failure, should be off on pipe %c but is still active\n",
  1032. plane_name(pipe), pipe_name(pipe));
  1033. }
  1034. }
  1035. static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
  1036. {
  1037. u32 val;
  1038. bool enabled;
  1039. if (HAS_PCH_LPT(dev_priv->dev)) {
  1040. DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
  1041. return;
  1042. }
  1043. val = I915_READ(PCH_DREF_CONTROL);
  1044. enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
  1045. DREF_SUPERSPREAD_SOURCE_MASK));
  1046. WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
  1047. }
  1048. static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
  1049. enum pipe pipe)
  1050. {
  1051. int reg;
  1052. u32 val;
  1053. bool enabled;
  1054. reg = PCH_TRANSCONF(pipe);
  1055. val = I915_READ(reg);
  1056. enabled = !!(val & TRANS_ENABLE);
  1057. WARN(enabled,
  1058. "transcoder assertion failed, should be off on pipe %c but is still active\n",
  1059. pipe_name(pipe));
  1060. }
  1061. static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
  1062. enum pipe pipe, u32 port_sel, u32 val)
  1063. {
  1064. if ((val & DP_PORT_EN) == 0)
  1065. return false;
  1066. if (HAS_PCH_CPT(dev_priv->dev)) {
  1067. u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
  1068. u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
  1069. if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
  1070. return false;
  1071. } else {
  1072. if ((val & DP_PIPE_MASK) != (pipe << 30))
  1073. return false;
  1074. }
  1075. return true;
  1076. }
  1077. static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
  1078. enum pipe pipe, u32 val)
  1079. {
  1080. if ((val & SDVO_ENABLE) == 0)
  1081. return false;
  1082. if (HAS_PCH_CPT(dev_priv->dev)) {
  1083. if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
  1084. return false;
  1085. } else {
  1086. if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
  1087. return false;
  1088. }
  1089. return true;
  1090. }
  1091. static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
  1092. enum pipe pipe, u32 val)
  1093. {
  1094. if ((val & LVDS_PORT_EN) == 0)
  1095. return false;
  1096. if (HAS_PCH_CPT(dev_priv->dev)) {
  1097. if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
  1098. return false;
  1099. } else {
  1100. if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
  1101. return false;
  1102. }
  1103. return true;
  1104. }
  1105. static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
  1106. enum pipe pipe, u32 val)
  1107. {
  1108. if ((val & ADPA_DAC_ENABLE) == 0)
  1109. return false;
  1110. if (HAS_PCH_CPT(dev_priv->dev)) {
  1111. if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
  1112. return false;
  1113. } else {
  1114. if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
  1115. return false;
  1116. }
  1117. return true;
  1118. }
  1119. static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
  1120. enum pipe pipe, int reg, u32 port_sel)
  1121. {
  1122. u32 val = I915_READ(reg);
  1123. WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
  1124. "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
  1125. reg, pipe_name(pipe));
  1126. WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
  1127. && (val & DP_PIPEB_SELECT),
  1128. "IBX PCH dp port still using transcoder B\n");
  1129. }
  1130. static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
  1131. enum pipe pipe, int reg)
  1132. {
  1133. u32 val = I915_READ(reg);
  1134. WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
  1135. "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
  1136. reg, pipe_name(pipe));
  1137. WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
  1138. && (val & SDVO_PIPE_B_SELECT),
  1139. "IBX PCH hdmi port still using transcoder B\n");
  1140. }
  1141. static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
  1142. enum pipe pipe)
  1143. {
  1144. int reg;
  1145. u32 val;
  1146. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
  1147. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
  1148. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
  1149. reg = PCH_ADPA;
  1150. val = I915_READ(reg);
  1151. WARN(adpa_pipe_enabled(dev_priv, pipe, val),
  1152. "PCH VGA enabled on transcoder %c, should be disabled\n",
  1153. pipe_name(pipe));
  1154. reg = PCH_LVDS;
  1155. val = I915_READ(reg);
  1156. WARN(lvds_pipe_enabled(dev_priv, pipe, val),
  1157. "PCH LVDS enabled on transcoder %c, should be disabled\n",
  1158. pipe_name(pipe));
  1159. assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
  1160. assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
  1161. assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
  1162. }
  1163. static void vlv_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
  1164. {
  1165. int reg;
  1166. u32 val;
  1167. assert_pipe_disabled(dev_priv, pipe);
  1168. /* No really, not for ILK+ */
  1169. BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
  1170. /* PLL is protected by panel, make sure we can write it */
  1171. if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
  1172. assert_panel_unlocked(dev_priv, pipe);
  1173. reg = DPLL(pipe);
  1174. val = I915_READ(reg);
  1175. val |= DPLL_VCO_ENABLE;
  1176. /* We do this three times for luck */
  1177. I915_WRITE(reg, val);
  1178. POSTING_READ(reg);
  1179. udelay(150); /* wait for warmup */
  1180. I915_WRITE(reg, val);
  1181. POSTING_READ(reg);
  1182. udelay(150); /* wait for warmup */
  1183. I915_WRITE(reg, val);
  1184. POSTING_READ(reg);
  1185. udelay(150); /* wait for warmup */
  1186. }
  1187. static void i9xx_enable_pll(struct intel_crtc *crtc)
  1188. {
  1189. struct drm_device *dev = crtc->base.dev;
  1190. struct drm_i915_private *dev_priv = dev->dev_private;
  1191. int reg = DPLL(crtc->pipe);
  1192. u32 dpll = crtc->config.dpll_hw_state.dpll;
  1193. assert_pipe_disabled(dev_priv, crtc->pipe);
  1194. /* No really, not for ILK+ */
  1195. BUG_ON(dev_priv->info->gen >= 5);
  1196. /* PLL is protected by panel, make sure we can write it */
  1197. if (IS_MOBILE(dev) && !IS_I830(dev))
  1198. assert_panel_unlocked(dev_priv, crtc->pipe);
  1199. I915_WRITE(reg, dpll);
  1200. /* Wait for the clocks to stabilize. */
  1201. POSTING_READ(reg);
  1202. udelay(150);
  1203. if (INTEL_INFO(dev)->gen >= 4) {
  1204. I915_WRITE(DPLL_MD(crtc->pipe),
  1205. crtc->config.dpll_hw_state.dpll_md);
  1206. } else {
  1207. /* The pixel multiplier can only be updated once the
  1208. * DPLL is enabled and the clocks are stable.
  1209. *
  1210. * So write it again.
  1211. */
  1212. I915_WRITE(reg, dpll);
  1213. }
  1214. /* We do this three times for luck */
  1215. I915_WRITE(reg, dpll);
  1216. POSTING_READ(reg);
  1217. udelay(150); /* wait for warmup */
  1218. I915_WRITE(reg, dpll);
  1219. POSTING_READ(reg);
  1220. udelay(150); /* wait for warmup */
  1221. I915_WRITE(reg, dpll);
  1222. POSTING_READ(reg);
  1223. udelay(150); /* wait for warmup */
  1224. }
  1225. /**
  1226. * intel_disable_pll - disable a PLL
  1227. * @dev_priv: i915 private structure
  1228. * @pipe: pipe PLL to disable
  1229. *
  1230. * Disable the PLL for @pipe, making sure the pipe is off first.
  1231. *
  1232. * Note! This is for pre-ILK only.
  1233. */
  1234. static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
  1235. {
  1236. int reg;
  1237. u32 val;
  1238. /* Don't disable pipe A or pipe A PLLs if needed */
  1239. if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
  1240. return;
  1241. /* Make sure the pipe isn't still relying on us */
  1242. assert_pipe_disabled(dev_priv, pipe);
  1243. reg = DPLL(pipe);
  1244. val = I915_READ(reg);
  1245. val &= ~DPLL_VCO_ENABLE;
  1246. I915_WRITE(reg, val);
  1247. POSTING_READ(reg);
  1248. }
  1249. void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
  1250. {
  1251. u32 port_mask;
  1252. if (!port)
  1253. port_mask = DPLL_PORTB_READY_MASK;
  1254. else
  1255. port_mask = DPLL_PORTC_READY_MASK;
  1256. if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
  1257. WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
  1258. 'B' + port, I915_READ(DPLL(0)));
  1259. }
  1260. /**
  1261. * ironlake_enable_shared_dpll - enable PCH PLL
  1262. * @dev_priv: i915 private structure
  1263. * @pipe: pipe PLL to enable
  1264. *
  1265. * The PCH PLL needs to be enabled before the PCH transcoder, since it
  1266. * drives the transcoder clock.
  1267. */
  1268. static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
  1269. {
  1270. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  1271. struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
  1272. /* PCH PLLs only available on ILK, SNB and IVB */
  1273. BUG_ON(dev_priv->info->gen < 5);
  1274. if (WARN_ON(pll == NULL))
  1275. return;
  1276. if (WARN_ON(pll->refcount == 0))
  1277. return;
  1278. DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
  1279. pll->name, pll->active, pll->on,
  1280. crtc->base.base.id);
  1281. if (pll->active++) {
  1282. WARN_ON(!pll->on);
  1283. assert_shared_dpll_enabled(dev_priv, pll);
  1284. return;
  1285. }
  1286. WARN_ON(pll->on);
  1287. DRM_DEBUG_KMS("enabling %s\n", pll->name);
  1288. pll->enable(dev_priv, pll);
  1289. pll->on = true;
  1290. }
  1291. static void intel_disable_shared_dpll(struct intel_crtc *crtc)
  1292. {
  1293. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  1294. struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
  1295. /* PCH only available on ILK+ */
  1296. BUG_ON(dev_priv->info->gen < 5);
  1297. if (WARN_ON(pll == NULL))
  1298. return;
  1299. if (WARN_ON(pll->refcount == 0))
  1300. return;
  1301. DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
  1302. pll->name, pll->active, pll->on,
  1303. crtc->base.base.id);
  1304. if (WARN_ON(pll->active == 0)) {
  1305. assert_shared_dpll_disabled(dev_priv, pll);
  1306. return;
  1307. }
  1308. assert_shared_dpll_enabled(dev_priv, pll);
  1309. WARN_ON(!pll->on);
  1310. if (--pll->active)
  1311. return;
  1312. DRM_DEBUG_KMS("disabling %s\n", pll->name);
  1313. pll->disable(dev_priv, pll);
  1314. pll->on = false;
  1315. }
  1316. static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
  1317. enum pipe pipe)
  1318. {
  1319. struct drm_device *dev = dev_priv->dev;
  1320. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  1321. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1322. uint32_t reg, val, pipeconf_val;
  1323. /* PCH only available on ILK+ */
  1324. BUG_ON(dev_priv->info->gen < 5);
  1325. /* Make sure PCH DPLL is enabled */
  1326. assert_shared_dpll_enabled(dev_priv,
  1327. intel_crtc_to_shared_dpll(intel_crtc));
  1328. /* FDI must be feeding us bits for PCH ports */
  1329. assert_fdi_tx_enabled(dev_priv, pipe);
  1330. assert_fdi_rx_enabled(dev_priv, pipe);
  1331. if (HAS_PCH_CPT(dev)) {
  1332. /* Workaround: Set the timing override bit before enabling the
  1333. * pch transcoder. */
  1334. reg = TRANS_CHICKEN2(pipe);
  1335. val = I915_READ(reg);
  1336. val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
  1337. I915_WRITE(reg, val);
  1338. }
  1339. reg = PCH_TRANSCONF(pipe);
  1340. val = I915_READ(reg);
  1341. pipeconf_val = I915_READ(PIPECONF(pipe));
  1342. if (HAS_PCH_IBX(dev_priv->dev)) {
  1343. /*
  1344. * make the BPC in transcoder be consistent with
  1345. * that in pipeconf reg.
  1346. */
  1347. val &= ~PIPECONF_BPC_MASK;
  1348. val |= pipeconf_val & PIPECONF_BPC_MASK;
  1349. }
  1350. val &= ~TRANS_INTERLACE_MASK;
  1351. if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
  1352. if (HAS_PCH_IBX(dev_priv->dev) &&
  1353. intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
  1354. val |= TRANS_LEGACY_INTERLACED_ILK;
  1355. else
  1356. val |= TRANS_INTERLACED;
  1357. else
  1358. val |= TRANS_PROGRESSIVE;
  1359. I915_WRITE(reg, val | TRANS_ENABLE);
  1360. if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
  1361. DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
  1362. }
  1363. static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
  1364. enum transcoder cpu_transcoder)
  1365. {
  1366. u32 val, pipeconf_val;
  1367. /* PCH only available on ILK+ */
  1368. BUG_ON(dev_priv->info->gen < 5);
  1369. /* FDI must be feeding us bits for PCH ports */
  1370. assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
  1371. assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
  1372. /* Workaround: set timing override bit. */
  1373. val = I915_READ(_TRANSA_CHICKEN2);
  1374. val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
  1375. I915_WRITE(_TRANSA_CHICKEN2, val);
  1376. val = TRANS_ENABLE;
  1377. pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
  1378. if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
  1379. PIPECONF_INTERLACED_ILK)
  1380. val |= TRANS_INTERLACED;
  1381. else
  1382. val |= TRANS_PROGRESSIVE;
  1383. I915_WRITE(LPT_TRANSCONF, val);
  1384. if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
  1385. DRM_ERROR("Failed to enable PCH transcoder\n");
  1386. }
  1387. static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
  1388. enum pipe pipe)
  1389. {
  1390. struct drm_device *dev = dev_priv->dev;
  1391. uint32_t reg, val;
  1392. /* FDI relies on the transcoder */
  1393. assert_fdi_tx_disabled(dev_priv, pipe);
  1394. assert_fdi_rx_disabled(dev_priv, pipe);
  1395. /* Ports must be off as well */
  1396. assert_pch_ports_disabled(dev_priv, pipe);
  1397. reg = PCH_TRANSCONF(pipe);
  1398. val = I915_READ(reg);
  1399. val &= ~TRANS_ENABLE;
  1400. I915_WRITE(reg, val);
  1401. /* wait for PCH transcoder off, transcoder state */
  1402. if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
  1403. DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
  1404. if (!HAS_PCH_IBX(dev)) {
  1405. /* Workaround: Clear the timing override chicken bit again. */
  1406. reg = TRANS_CHICKEN2(pipe);
  1407. val = I915_READ(reg);
  1408. val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
  1409. I915_WRITE(reg, val);
  1410. }
  1411. }
  1412. static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
  1413. {
  1414. u32 val;
  1415. val = I915_READ(LPT_TRANSCONF);
  1416. val &= ~TRANS_ENABLE;
  1417. I915_WRITE(LPT_TRANSCONF, val);
  1418. /* wait for PCH transcoder off, transcoder state */
  1419. if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
  1420. DRM_ERROR("Failed to disable PCH transcoder\n");
  1421. /* Workaround: clear timing override bit. */
  1422. val = I915_READ(_TRANSA_CHICKEN2);
  1423. val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
  1424. I915_WRITE(_TRANSA_CHICKEN2, val);
  1425. }
  1426. /**
  1427. * intel_enable_pipe - enable a pipe, asserting requirements
  1428. * @dev_priv: i915 private structure
  1429. * @pipe: pipe to enable
  1430. * @pch_port: on ILK+, is this pipe driving a PCH port or not
  1431. *
  1432. * Enable @pipe, making sure that various hardware specific requirements
  1433. * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
  1434. *
  1435. * @pipe should be %PIPE_A or %PIPE_B.
  1436. *
  1437. * Will wait until the pipe is actually running (i.e. first vblank) before
  1438. * returning.
  1439. */
  1440. static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
  1441. bool pch_port)
  1442. {
  1443. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  1444. pipe);
  1445. enum pipe pch_transcoder;
  1446. int reg;
  1447. u32 val;
  1448. assert_planes_disabled(dev_priv, pipe);
  1449. assert_sprites_disabled(dev_priv, pipe);
  1450. if (HAS_PCH_LPT(dev_priv->dev))
  1451. pch_transcoder = TRANSCODER_A;
  1452. else
  1453. pch_transcoder = pipe;
  1454. /*
  1455. * A pipe without a PLL won't actually be able to drive bits from
  1456. * a plane. On ILK+ the pipe PLLs are integrated, so we don't
  1457. * need the check.
  1458. */
  1459. if (!HAS_PCH_SPLIT(dev_priv->dev))
  1460. assert_pll_enabled(dev_priv, pipe);
  1461. else {
  1462. if (pch_port) {
  1463. /* if driving the PCH, we need FDI enabled */
  1464. assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
  1465. assert_fdi_tx_pll_enabled(dev_priv,
  1466. (enum pipe) cpu_transcoder);
  1467. }
  1468. /* FIXME: assert CPU port conditions for SNB+ */
  1469. }
  1470. reg = PIPECONF(cpu_transcoder);
  1471. val = I915_READ(reg);
  1472. if (val & PIPECONF_ENABLE)
  1473. return;
  1474. I915_WRITE(reg, val | PIPECONF_ENABLE);
  1475. intel_wait_for_vblank(dev_priv->dev, pipe);
  1476. }
  1477. /**
  1478. * intel_disable_pipe - disable a pipe, asserting requirements
  1479. * @dev_priv: i915 private structure
  1480. * @pipe: pipe to disable
  1481. *
  1482. * Disable @pipe, making sure that various hardware specific requirements
  1483. * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
  1484. *
  1485. * @pipe should be %PIPE_A or %PIPE_B.
  1486. *
  1487. * Will wait until the pipe has shut down before returning.
  1488. */
  1489. static void intel_disable_pipe(struct drm_i915_private *dev_priv,
  1490. enum pipe pipe)
  1491. {
  1492. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  1493. pipe);
  1494. int reg;
  1495. u32 val;
  1496. /*
  1497. * Make sure planes won't keep trying to pump pixels to us,
  1498. * or we might hang the display.
  1499. */
  1500. assert_planes_disabled(dev_priv, pipe);
  1501. assert_sprites_disabled(dev_priv, pipe);
  1502. /* Don't disable pipe A or pipe A PLLs if needed */
  1503. if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
  1504. return;
  1505. reg = PIPECONF(cpu_transcoder);
  1506. val = I915_READ(reg);
  1507. if ((val & PIPECONF_ENABLE) == 0)
  1508. return;
  1509. I915_WRITE(reg, val & ~PIPECONF_ENABLE);
  1510. intel_wait_for_pipe_off(dev_priv->dev, pipe);
  1511. }
  1512. /*
  1513. * Plane regs are double buffered, going from enabled->disabled needs a
  1514. * trigger in order to latch. The display address reg provides this.
  1515. */
  1516. void intel_flush_display_plane(struct drm_i915_private *dev_priv,
  1517. enum plane plane)
  1518. {
  1519. if (dev_priv->info->gen >= 4)
  1520. I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
  1521. else
  1522. I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
  1523. }
  1524. /**
  1525. * intel_enable_plane - enable a display plane on a given pipe
  1526. * @dev_priv: i915 private structure
  1527. * @plane: plane to enable
  1528. * @pipe: pipe being fed
  1529. *
  1530. * Enable @plane on @pipe, making sure that @pipe is running first.
  1531. */
  1532. static void intel_enable_plane(struct drm_i915_private *dev_priv,
  1533. enum plane plane, enum pipe pipe)
  1534. {
  1535. int reg;
  1536. u32 val;
  1537. /* If the pipe isn't enabled, we can't pump pixels and may hang */
  1538. assert_pipe_enabled(dev_priv, pipe);
  1539. reg = DSPCNTR(plane);
  1540. val = I915_READ(reg);
  1541. if (val & DISPLAY_PLANE_ENABLE)
  1542. return;
  1543. I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
  1544. intel_flush_display_plane(dev_priv, plane);
  1545. intel_wait_for_vblank(dev_priv->dev, pipe);
  1546. }
  1547. /**
  1548. * intel_disable_plane - disable a display plane
  1549. * @dev_priv: i915 private structure
  1550. * @plane: plane to disable
  1551. * @pipe: pipe consuming the data
  1552. *
  1553. * Disable @plane; should be an independent operation.
  1554. */
  1555. static void intel_disable_plane(struct drm_i915_private *dev_priv,
  1556. enum plane plane, enum pipe pipe)
  1557. {
  1558. int reg;
  1559. u32 val;
  1560. reg = DSPCNTR(plane);
  1561. val = I915_READ(reg);
  1562. if ((val & DISPLAY_PLANE_ENABLE) == 0)
  1563. return;
  1564. I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
  1565. intel_flush_display_plane(dev_priv, plane);
  1566. intel_wait_for_vblank(dev_priv->dev, pipe);
  1567. }
  1568. static bool need_vtd_wa(struct drm_device *dev)
  1569. {
  1570. #ifdef CONFIG_INTEL_IOMMU
  1571. if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
  1572. return true;
  1573. #endif
  1574. return false;
  1575. }
  1576. int
  1577. intel_pin_and_fence_fb_obj(struct drm_device *dev,
  1578. struct drm_i915_gem_object *obj,
  1579. struct intel_ring_buffer *pipelined)
  1580. {
  1581. struct drm_i915_private *dev_priv = dev->dev_private;
  1582. u32 alignment;
  1583. int ret;
  1584. switch (obj->tiling_mode) {
  1585. case I915_TILING_NONE:
  1586. if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
  1587. alignment = 128 * 1024;
  1588. else if (INTEL_INFO(dev)->gen >= 4)
  1589. alignment = 4 * 1024;
  1590. else
  1591. alignment = 64 * 1024;
  1592. break;
  1593. case I915_TILING_X:
  1594. /* pin() will align the object as required by fence */
  1595. alignment = 0;
  1596. break;
  1597. case I915_TILING_Y:
  1598. /* Despite that we check this in framebuffer_init userspace can
  1599. * screw us over and change the tiling after the fact. Only
  1600. * pinned buffers can't change their tiling. */
  1601. DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
  1602. return -EINVAL;
  1603. default:
  1604. BUG();
  1605. }
  1606. /* Note that the w/a also requires 64 PTE of padding following the
  1607. * bo. We currently fill all unused PTE with the shadow page and so
  1608. * we should always have valid PTE following the scanout preventing
  1609. * the VT-d warning.
  1610. */
  1611. if (need_vtd_wa(dev) && alignment < 256 * 1024)
  1612. alignment = 256 * 1024;
  1613. dev_priv->mm.interruptible = false;
  1614. ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
  1615. if (ret)
  1616. goto err_interruptible;
  1617. /* Install a fence for tiled scan-out. Pre-i965 always needs a
  1618. * fence, whereas 965+ only requires a fence if using
  1619. * framebuffer compression. For simplicity, we always install
  1620. * a fence as the cost is not that onerous.
  1621. */
  1622. ret = i915_gem_object_get_fence(obj);
  1623. if (ret)
  1624. goto err_unpin;
  1625. i915_gem_object_pin_fence(obj);
  1626. dev_priv->mm.interruptible = true;
  1627. return 0;
  1628. err_unpin:
  1629. i915_gem_object_unpin(obj);
  1630. err_interruptible:
  1631. dev_priv->mm.interruptible = true;
  1632. return ret;
  1633. }
  1634. void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
  1635. {
  1636. i915_gem_object_unpin_fence(obj);
  1637. i915_gem_object_unpin(obj);
  1638. }
  1639. /* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
  1640. * is assumed to be a power-of-two. */
  1641. unsigned long intel_gen4_compute_page_offset(int *x, int *y,
  1642. unsigned int tiling_mode,
  1643. unsigned int cpp,
  1644. unsigned int pitch)
  1645. {
  1646. if (tiling_mode != I915_TILING_NONE) {
  1647. unsigned int tile_rows, tiles;
  1648. tile_rows = *y / 8;
  1649. *y %= 8;
  1650. tiles = *x / (512/cpp);
  1651. *x %= 512/cpp;
  1652. return tile_rows * pitch * 8 + tiles * 4096;
  1653. } else {
  1654. unsigned int offset;
  1655. offset = *y * pitch + *x * cpp;
  1656. *y = 0;
  1657. *x = (offset & 4095) / cpp;
  1658. return offset & -4096;
  1659. }
  1660. }
  1661. static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1662. int x, int y)
  1663. {
  1664. struct drm_device *dev = crtc->dev;
  1665. struct drm_i915_private *dev_priv = dev->dev_private;
  1666. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1667. struct intel_framebuffer *intel_fb;
  1668. struct drm_i915_gem_object *obj;
  1669. int plane = intel_crtc->plane;
  1670. unsigned long linear_offset;
  1671. u32 dspcntr;
  1672. u32 reg;
  1673. switch (plane) {
  1674. case 0:
  1675. case 1:
  1676. break;
  1677. default:
  1678. DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
  1679. return -EINVAL;
  1680. }
  1681. intel_fb = to_intel_framebuffer(fb);
  1682. obj = intel_fb->obj;
  1683. reg = DSPCNTR(plane);
  1684. dspcntr = I915_READ(reg);
  1685. /* Mask out pixel format bits in case we change it */
  1686. dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
  1687. switch (fb->pixel_format) {
  1688. case DRM_FORMAT_C8:
  1689. dspcntr |= DISPPLANE_8BPP;
  1690. break;
  1691. case DRM_FORMAT_XRGB1555:
  1692. case DRM_FORMAT_ARGB1555:
  1693. dspcntr |= DISPPLANE_BGRX555;
  1694. break;
  1695. case DRM_FORMAT_RGB565:
  1696. dspcntr |= DISPPLANE_BGRX565;
  1697. break;
  1698. case DRM_FORMAT_XRGB8888:
  1699. case DRM_FORMAT_ARGB8888:
  1700. dspcntr |= DISPPLANE_BGRX888;
  1701. break;
  1702. case DRM_FORMAT_XBGR8888:
  1703. case DRM_FORMAT_ABGR8888:
  1704. dspcntr |= DISPPLANE_RGBX888;
  1705. break;
  1706. case DRM_FORMAT_XRGB2101010:
  1707. case DRM_FORMAT_ARGB2101010:
  1708. dspcntr |= DISPPLANE_BGRX101010;
  1709. break;
  1710. case DRM_FORMAT_XBGR2101010:
  1711. case DRM_FORMAT_ABGR2101010:
  1712. dspcntr |= DISPPLANE_RGBX101010;
  1713. break;
  1714. default:
  1715. BUG();
  1716. }
  1717. if (INTEL_INFO(dev)->gen >= 4) {
  1718. if (obj->tiling_mode != I915_TILING_NONE)
  1719. dspcntr |= DISPPLANE_TILED;
  1720. else
  1721. dspcntr &= ~DISPPLANE_TILED;
  1722. }
  1723. if (IS_G4X(dev))
  1724. dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
  1725. I915_WRITE(reg, dspcntr);
  1726. linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
  1727. if (INTEL_INFO(dev)->gen >= 4) {
  1728. intel_crtc->dspaddr_offset =
  1729. intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
  1730. fb->bits_per_pixel / 8,
  1731. fb->pitches[0]);
  1732. linear_offset -= intel_crtc->dspaddr_offset;
  1733. } else {
  1734. intel_crtc->dspaddr_offset = linear_offset;
  1735. }
  1736. DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
  1737. obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
  1738. I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
  1739. if (INTEL_INFO(dev)->gen >= 4) {
  1740. I915_MODIFY_DISPBASE(DSPSURF(plane),
  1741. obj->gtt_offset + intel_crtc->dspaddr_offset);
  1742. I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
  1743. I915_WRITE(DSPLINOFF(plane), linear_offset);
  1744. } else
  1745. I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
  1746. POSTING_READ(reg);
  1747. return 0;
  1748. }
  1749. static int ironlake_update_plane(struct drm_crtc *crtc,
  1750. struct drm_framebuffer *fb, int x, int y)
  1751. {
  1752. struct drm_device *dev = crtc->dev;
  1753. struct drm_i915_private *dev_priv = dev->dev_private;
  1754. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1755. struct intel_framebuffer *intel_fb;
  1756. struct drm_i915_gem_object *obj;
  1757. int plane = intel_crtc->plane;
  1758. unsigned long linear_offset;
  1759. u32 dspcntr;
  1760. u32 reg;
  1761. switch (plane) {
  1762. case 0:
  1763. case 1:
  1764. case 2:
  1765. break;
  1766. default:
  1767. DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
  1768. return -EINVAL;
  1769. }
  1770. intel_fb = to_intel_framebuffer(fb);
  1771. obj = intel_fb->obj;
  1772. reg = DSPCNTR(plane);
  1773. dspcntr = I915_READ(reg);
  1774. /* Mask out pixel format bits in case we change it */
  1775. dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
  1776. switch (fb->pixel_format) {
  1777. case DRM_FORMAT_C8:
  1778. dspcntr |= DISPPLANE_8BPP;
  1779. break;
  1780. case DRM_FORMAT_RGB565:
  1781. dspcntr |= DISPPLANE_BGRX565;
  1782. break;
  1783. case DRM_FORMAT_XRGB8888:
  1784. case DRM_FORMAT_ARGB8888:
  1785. dspcntr |= DISPPLANE_BGRX888;
  1786. break;
  1787. case DRM_FORMAT_XBGR8888:
  1788. case DRM_FORMAT_ABGR8888:
  1789. dspcntr |= DISPPLANE_RGBX888;
  1790. break;
  1791. case DRM_FORMAT_XRGB2101010:
  1792. case DRM_FORMAT_ARGB2101010:
  1793. dspcntr |= DISPPLANE_BGRX101010;
  1794. break;
  1795. case DRM_FORMAT_XBGR2101010:
  1796. case DRM_FORMAT_ABGR2101010:
  1797. dspcntr |= DISPPLANE_RGBX101010;
  1798. break;
  1799. default:
  1800. BUG();
  1801. }
  1802. if (obj->tiling_mode != I915_TILING_NONE)
  1803. dspcntr |= DISPPLANE_TILED;
  1804. else
  1805. dspcntr &= ~DISPPLANE_TILED;
  1806. /* must disable */
  1807. dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
  1808. I915_WRITE(reg, dspcntr);
  1809. linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
  1810. intel_crtc->dspaddr_offset =
  1811. intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
  1812. fb->bits_per_pixel / 8,
  1813. fb->pitches[0]);
  1814. linear_offset -= intel_crtc->dspaddr_offset;
  1815. DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
  1816. obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
  1817. I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
  1818. I915_MODIFY_DISPBASE(DSPSURF(plane),
  1819. obj->gtt_offset + intel_crtc->dspaddr_offset);
  1820. if (IS_HASWELL(dev)) {
  1821. I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
  1822. } else {
  1823. I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
  1824. I915_WRITE(DSPLINOFF(plane), linear_offset);
  1825. }
  1826. POSTING_READ(reg);
  1827. return 0;
  1828. }
  1829. /* Assume fb object is pinned & idle & fenced and just update base pointers */
  1830. static int
  1831. intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1832. int x, int y, enum mode_set_atomic state)
  1833. {
  1834. struct drm_device *dev = crtc->dev;
  1835. struct drm_i915_private *dev_priv = dev->dev_private;
  1836. if (dev_priv->display.disable_fbc)
  1837. dev_priv->display.disable_fbc(dev);
  1838. intel_increase_pllclock(crtc);
  1839. return dev_priv->display.update_plane(crtc, fb, x, y);
  1840. }
  1841. void intel_display_handle_reset(struct drm_device *dev)
  1842. {
  1843. struct drm_i915_private *dev_priv = dev->dev_private;
  1844. struct drm_crtc *crtc;
  1845. /*
  1846. * Flips in the rings have been nuked by the reset,
  1847. * so complete all pending flips so that user space
  1848. * will get its events and not get stuck.
  1849. *
  1850. * Also update the base address of all primary
  1851. * planes to the the last fb to make sure we're
  1852. * showing the correct fb after a reset.
  1853. *
  1854. * Need to make two loops over the crtcs so that we
  1855. * don't try to grab a crtc mutex before the
  1856. * pending_flip_queue really got woken up.
  1857. */
  1858. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1859. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1860. enum plane plane = intel_crtc->plane;
  1861. intel_prepare_page_flip(dev, plane);
  1862. intel_finish_page_flip_plane(dev, plane);
  1863. }
  1864. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1865. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1866. mutex_lock(&crtc->mutex);
  1867. if (intel_crtc->active)
  1868. dev_priv->display.update_plane(crtc, crtc->fb,
  1869. crtc->x, crtc->y);
  1870. mutex_unlock(&crtc->mutex);
  1871. }
  1872. }
  1873. static int
  1874. intel_finish_fb(struct drm_framebuffer *old_fb)
  1875. {
  1876. struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
  1877. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1878. bool was_interruptible = dev_priv->mm.interruptible;
  1879. int ret;
  1880. /* Big Hammer, we also need to ensure that any pending
  1881. * MI_WAIT_FOR_EVENT inside a user batch buffer on the
  1882. * current scanout is retired before unpinning the old
  1883. * framebuffer.
  1884. *
  1885. * This should only fail upon a hung GPU, in which case we
  1886. * can safely continue.
  1887. */
  1888. dev_priv->mm.interruptible = false;
  1889. ret = i915_gem_object_finish_gpu(obj);
  1890. dev_priv->mm.interruptible = was_interruptible;
  1891. return ret;
  1892. }
  1893. static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
  1894. {
  1895. struct drm_device *dev = crtc->dev;
  1896. struct drm_i915_master_private *master_priv;
  1897. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1898. if (!dev->primary->master)
  1899. return;
  1900. master_priv = dev->primary->master->driver_priv;
  1901. if (!master_priv->sarea_priv)
  1902. return;
  1903. switch (intel_crtc->pipe) {
  1904. case 0:
  1905. master_priv->sarea_priv->pipeA_x = x;
  1906. master_priv->sarea_priv->pipeA_y = y;
  1907. break;
  1908. case 1:
  1909. master_priv->sarea_priv->pipeB_x = x;
  1910. master_priv->sarea_priv->pipeB_y = y;
  1911. break;
  1912. default:
  1913. break;
  1914. }
  1915. }
  1916. static int
  1917. intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
  1918. struct drm_framebuffer *fb)
  1919. {
  1920. struct drm_device *dev = crtc->dev;
  1921. struct drm_i915_private *dev_priv = dev->dev_private;
  1922. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1923. struct drm_framebuffer *old_fb;
  1924. int ret;
  1925. /* no fb bound */
  1926. if (!fb) {
  1927. DRM_ERROR("No FB bound\n");
  1928. return 0;
  1929. }
  1930. if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
  1931. DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
  1932. plane_name(intel_crtc->plane),
  1933. INTEL_INFO(dev)->num_pipes);
  1934. return -EINVAL;
  1935. }
  1936. mutex_lock(&dev->struct_mutex);
  1937. ret = intel_pin_and_fence_fb_obj(dev,
  1938. to_intel_framebuffer(fb)->obj,
  1939. NULL);
  1940. if (ret != 0) {
  1941. mutex_unlock(&dev->struct_mutex);
  1942. DRM_ERROR("pin & fence failed\n");
  1943. return ret;
  1944. }
  1945. ret = dev_priv->display.update_plane(crtc, fb, x, y);
  1946. if (ret) {
  1947. intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
  1948. mutex_unlock(&dev->struct_mutex);
  1949. DRM_ERROR("failed to update base address\n");
  1950. return ret;
  1951. }
  1952. old_fb = crtc->fb;
  1953. crtc->fb = fb;
  1954. crtc->x = x;
  1955. crtc->y = y;
  1956. if (old_fb) {
  1957. if (intel_crtc->active && old_fb != fb)
  1958. intel_wait_for_vblank(dev, intel_crtc->pipe);
  1959. intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
  1960. }
  1961. intel_update_fbc(dev);
  1962. mutex_unlock(&dev->struct_mutex);
  1963. intel_crtc_update_sarea_pos(crtc, x, y);
  1964. return 0;
  1965. }
  1966. static void intel_fdi_normal_train(struct drm_crtc *crtc)
  1967. {
  1968. struct drm_device *dev = crtc->dev;
  1969. struct drm_i915_private *dev_priv = dev->dev_private;
  1970. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1971. int pipe = intel_crtc->pipe;
  1972. u32 reg, temp;
  1973. /* enable normal train */
  1974. reg = FDI_TX_CTL(pipe);
  1975. temp = I915_READ(reg);
  1976. if (IS_IVYBRIDGE(dev)) {
  1977. temp &= ~FDI_LINK_TRAIN_NONE_IVB;
  1978. temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
  1979. } else {
  1980. temp &= ~FDI_LINK_TRAIN_NONE;
  1981. temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
  1982. }
  1983. I915_WRITE(reg, temp);
  1984. reg = FDI_RX_CTL(pipe);
  1985. temp = I915_READ(reg);
  1986. if (HAS_PCH_CPT(dev)) {
  1987. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  1988. temp |= FDI_LINK_TRAIN_NORMAL_CPT;
  1989. } else {
  1990. temp &= ~FDI_LINK_TRAIN_NONE;
  1991. temp |= FDI_LINK_TRAIN_NONE;
  1992. }
  1993. I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
  1994. /* wait one idle pattern time */
  1995. POSTING_READ(reg);
  1996. udelay(1000);
  1997. /* IVB wants error correction enabled */
  1998. if (IS_IVYBRIDGE(dev))
  1999. I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
  2000. FDI_FE_ERRC_ENABLE);
  2001. }
  2002. static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
  2003. {
  2004. return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
  2005. }
  2006. static void ivb_modeset_global_resources(struct drm_device *dev)
  2007. {
  2008. struct drm_i915_private *dev_priv = dev->dev_private;
  2009. struct intel_crtc *pipe_B_crtc =
  2010. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
  2011. struct intel_crtc *pipe_C_crtc =
  2012. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
  2013. uint32_t temp;
  2014. /*
  2015. * When everything is off disable fdi C so that we could enable fdi B
  2016. * with all lanes. Note that we don't care about enabled pipes without
  2017. * an enabled pch encoder.
  2018. */
  2019. if (!pipe_has_enabled_pch(pipe_B_crtc) &&
  2020. !pipe_has_enabled_pch(pipe_C_crtc)) {
  2021. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
  2022. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
  2023. temp = I915_READ(SOUTH_CHICKEN1);
  2024. temp &= ~FDI_BC_BIFURCATION_SELECT;
  2025. DRM_DEBUG_KMS("disabling fdi C rx\n");
  2026. I915_WRITE(SOUTH_CHICKEN1, temp);
  2027. }
  2028. }
  2029. /* The FDI link training functions for ILK/Ibexpeak. */
  2030. static void ironlake_fdi_link_train(struct drm_crtc *crtc)
  2031. {
  2032. struct drm_device *dev = crtc->dev;
  2033. struct drm_i915_private *dev_priv = dev->dev_private;
  2034. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2035. int pipe = intel_crtc->pipe;
  2036. int plane = intel_crtc->plane;
  2037. u32 reg, temp, tries;
  2038. /* FDI needs bits from pipe & plane first */
  2039. assert_pipe_enabled(dev_priv, pipe);
  2040. assert_plane_enabled(dev_priv, plane);
  2041. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2042. for train result */
  2043. reg = FDI_RX_IMR(pipe);
  2044. temp = I915_READ(reg);
  2045. temp &= ~FDI_RX_SYMBOL_LOCK;
  2046. temp &= ~FDI_RX_BIT_LOCK;
  2047. I915_WRITE(reg, temp);
  2048. I915_READ(reg);
  2049. udelay(150);
  2050. /* enable CPU FDI TX and PCH FDI RX */
  2051. reg = FDI_TX_CTL(pipe);
  2052. temp = I915_READ(reg);
  2053. temp &= ~FDI_DP_PORT_WIDTH_MASK;
  2054. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2055. temp &= ~FDI_LINK_TRAIN_NONE;
  2056. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2057. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2058. reg = FDI_RX_CTL(pipe);
  2059. temp = I915_READ(reg);
  2060. temp &= ~FDI_LINK_TRAIN_NONE;
  2061. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2062. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2063. POSTING_READ(reg);
  2064. udelay(150);
  2065. /* Ironlake workaround, enable clock pointer after FDI enable*/
  2066. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
  2067. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
  2068. FDI_RX_PHASE_SYNC_POINTER_EN);
  2069. reg = FDI_RX_IIR(pipe);
  2070. for (tries = 0; tries < 5; tries++) {
  2071. temp = I915_READ(reg);
  2072. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2073. if ((temp & FDI_RX_BIT_LOCK)) {
  2074. DRM_DEBUG_KMS("FDI train 1 done.\n");
  2075. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2076. break;
  2077. }
  2078. }
  2079. if (tries == 5)
  2080. DRM_ERROR("FDI train 1 fail!\n");
  2081. /* Train 2 */
  2082. reg = FDI_TX_CTL(pipe);
  2083. temp = I915_READ(reg);
  2084. temp &= ~FDI_LINK_TRAIN_NONE;
  2085. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2086. I915_WRITE(reg, temp);
  2087. reg = FDI_RX_CTL(pipe);
  2088. temp = I915_READ(reg);
  2089. temp &= ~FDI_LINK_TRAIN_NONE;
  2090. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2091. I915_WRITE(reg, temp);
  2092. POSTING_READ(reg);
  2093. udelay(150);
  2094. reg = FDI_RX_IIR(pipe);
  2095. for (tries = 0; tries < 5; tries++) {
  2096. temp = I915_READ(reg);
  2097. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2098. if (temp & FDI_RX_SYMBOL_LOCK) {
  2099. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2100. DRM_DEBUG_KMS("FDI train 2 done.\n");
  2101. break;
  2102. }
  2103. }
  2104. if (tries == 5)
  2105. DRM_ERROR("FDI train 2 fail!\n");
  2106. DRM_DEBUG_KMS("FDI train done\n");
  2107. }
  2108. static const int snb_b_fdi_train_param[] = {
  2109. FDI_LINK_TRAIN_400MV_0DB_SNB_B,
  2110. FDI_LINK_TRAIN_400MV_6DB_SNB_B,
  2111. FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
  2112. FDI_LINK_TRAIN_800MV_0DB_SNB_B,
  2113. };
  2114. /* The FDI link training functions for SNB/Cougarpoint. */
  2115. static void gen6_fdi_link_train(struct drm_crtc *crtc)
  2116. {
  2117. struct drm_device *dev = crtc->dev;
  2118. struct drm_i915_private *dev_priv = dev->dev_private;
  2119. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2120. int pipe = intel_crtc->pipe;
  2121. u32 reg, temp, i, retry;
  2122. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2123. for train result */
  2124. reg = FDI_RX_IMR(pipe);
  2125. temp = I915_READ(reg);
  2126. temp &= ~FDI_RX_SYMBOL_LOCK;
  2127. temp &= ~FDI_RX_BIT_LOCK;
  2128. I915_WRITE(reg, temp);
  2129. POSTING_READ(reg);
  2130. udelay(150);
  2131. /* enable CPU FDI TX and PCH FDI RX */
  2132. reg = FDI_TX_CTL(pipe);
  2133. temp = I915_READ(reg);
  2134. temp &= ~FDI_DP_PORT_WIDTH_MASK;
  2135. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2136. temp &= ~FDI_LINK_TRAIN_NONE;
  2137. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2138. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2139. /* SNB-B */
  2140. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2141. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2142. I915_WRITE(FDI_RX_MISC(pipe),
  2143. FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
  2144. reg = FDI_RX_CTL(pipe);
  2145. temp = I915_READ(reg);
  2146. if (HAS_PCH_CPT(dev)) {
  2147. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2148. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2149. } else {
  2150. temp &= ~FDI_LINK_TRAIN_NONE;
  2151. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2152. }
  2153. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2154. POSTING_READ(reg);
  2155. udelay(150);
  2156. for (i = 0; i < 4; i++) {
  2157. reg = FDI_TX_CTL(pipe);
  2158. temp = I915_READ(reg);
  2159. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2160. temp |= snb_b_fdi_train_param[i];
  2161. I915_WRITE(reg, temp);
  2162. POSTING_READ(reg);
  2163. udelay(500);
  2164. for (retry = 0; retry < 5; retry++) {
  2165. reg = FDI_RX_IIR(pipe);
  2166. temp = I915_READ(reg);
  2167. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2168. if (temp & FDI_RX_BIT_LOCK) {
  2169. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2170. DRM_DEBUG_KMS("FDI train 1 done.\n");
  2171. break;
  2172. }
  2173. udelay(50);
  2174. }
  2175. if (retry < 5)
  2176. break;
  2177. }
  2178. if (i == 4)
  2179. DRM_ERROR("FDI train 1 fail!\n");
  2180. /* Train 2 */
  2181. reg = FDI_TX_CTL(pipe);
  2182. temp = I915_READ(reg);
  2183. temp &= ~FDI_LINK_TRAIN_NONE;
  2184. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2185. if (IS_GEN6(dev)) {
  2186. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2187. /* SNB-B */
  2188. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2189. }
  2190. I915_WRITE(reg, temp);
  2191. reg = FDI_RX_CTL(pipe);
  2192. temp = I915_READ(reg);
  2193. if (HAS_PCH_CPT(dev)) {
  2194. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2195. temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
  2196. } else {
  2197. temp &= ~FDI_LINK_TRAIN_NONE;
  2198. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2199. }
  2200. I915_WRITE(reg, temp);
  2201. POSTING_READ(reg);
  2202. udelay(150);
  2203. for (i = 0; i < 4; i++) {
  2204. reg = FDI_TX_CTL(pipe);
  2205. temp = I915_READ(reg);
  2206. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2207. temp |= snb_b_fdi_train_param[i];
  2208. I915_WRITE(reg, temp);
  2209. POSTING_READ(reg);
  2210. udelay(500);
  2211. for (retry = 0; retry < 5; retry++) {
  2212. reg = FDI_RX_IIR(pipe);
  2213. temp = I915_READ(reg);
  2214. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2215. if (temp & FDI_RX_SYMBOL_LOCK) {
  2216. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2217. DRM_DEBUG_KMS("FDI train 2 done.\n");
  2218. break;
  2219. }
  2220. udelay(50);
  2221. }
  2222. if (retry < 5)
  2223. break;
  2224. }
  2225. if (i == 4)
  2226. DRM_ERROR("FDI train 2 fail!\n");
  2227. DRM_DEBUG_KMS("FDI train done.\n");
  2228. }
  2229. /* Manual link training for Ivy Bridge A0 parts */
  2230. static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
  2231. {
  2232. struct drm_device *dev = crtc->dev;
  2233. struct drm_i915_private *dev_priv = dev->dev_private;
  2234. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2235. int pipe = intel_crtc->pipe;
  2236. u32 reg, temp, i;
  2237. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2238. for train result */
  2239. reg = FDI_RX_IMR(pipe);
  2240. temp = I915_READ(reg);
  2241. temp &= ~FDI_RX_SYMBOL_LOCK;
  2242. temp &= ~FDI_RX_BIT_LOCK;
  2243. I915_WRITE(reg, temp);
  2244. POSTING_READ(reg);
  2245. udelay(150);
  2246. DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
  2247. I915_READ(FDI_RX_IIR(pipe)));
  2248. /* enable CPU FDI TX and PCH FDI RX */
  2249. reg = FDI_TX_CTL(pipe);
  2250. temp = I915_READ(reg);
  2251. temp &= ~FDI_DP_PORT_WIDTH_MASK;
  2252. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2253. temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
  2254. temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
  2255. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2256. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2257. temp |= FDI_COMPOSITE_SYNC;
  2258. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2259. I915_WRITE(FDI_RX_MISC(pipe),
  2260. FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
  2261. reg = FDI_RX_CTL(pipe);
  2262. temp = I915_READ(reg);
  2263. temp &= ~FDI_LINK_TRAIN_AUTO;
  2264. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2265. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2266. temp |= FDI_COMPOSITE_SYNC;
  2267. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2268. POSTING_READ(reg);
  2269. udelay(150);
  2270. for (i = 0; i < 4; i++) {
  2271. reg = FDI_TX_CTL(pipe);
  2272. temp = I915_READ(reg);
  2273. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2274. temp |= snb_b_fdi_train_param[i];
  2275. I915_WRITE(reg, temp);
  2276. POSTING_READ(reg);
  2277. udelay(500);
  2278. reg = FDI_RX_IIR(pipe);
  2279. temp = I915_READ(reg);
  2280. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2281. if (temp & FDI_RX_BIT_LOCK ||
  2282. (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
  2283. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2284. DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
  2285. break;
  2286. }
  2287. }
  2288. if (i == 4)
  2289. DRM_ERROR("FDI train 1 fail!\n");
  2290. /* Train 2 */
  2291. reg = FDI_TX_CTL(pipe);
  2292. temp = I915_READ(reg);
  2293. temp &= ~FDI_LINK_TRAIN_NONE_IVB;
  2294. temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
  2295. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2296. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2297. I915_WRITE(reg, temp);
  2298. reg = FDI_RX_CTL(pipe);
  2299. temp = I915_READ(reg);
  2300. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2301. temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
  2302. I915_WRITE(reg, temp);
  2303. POSTING_READ(reg);
  2304. udelay(150);
  2305. for (i = 0; i < 4; i++) {
  2306. reg = FDI_TX_CTL(pipe);
  2307. temp = I915_READ(reg);
  2308. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2309. temp |= snb_b_fdi_train_param[i];
  2310. I915_WRITE(reg, temp);
  2311. POSTING_READ(reg);
  2312. udelay(500);
  2313. reg = FDI_RX_IIR(pipe);
  2314. temp = I915_READ(reg);
  2315. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2316. if (temp & FDI_RX_SYMBOL_LOCK) {
  2317. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2318. DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
  2319. break;
  2320. }
  2321. }
  2322. if (i == 4)
  2323. DRM_ERROR("FDI train 2 fail!\n");
  2324. DRM_DEBUG_KMS("FDI train done.\n");
  2325. }
  2326. static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
  2327. {
  2328. struct drm_device *dev = intel_crtc->base.dev;
  2329. struct drm_i915_private *dev_priv = dev->dev_private;
  2330. int pipe = intel_crtc->pipe;
  2331. u32 reg, temp;
  2332. /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
  2333. reg = FDI_RX_CTL(pipe);
  2334. temp = I915_READ(reg);
  2335. temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
  2336. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2337. temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
  2338. I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
  2339. POSTING_READ(reg);
  2340. udelay(200);
  2341. /* Switch from Rawclk to PCDclk */
  2342. temp = I915_READ(reg);
  2343. I915_WRITE(reg, temp | FDI_PCDCLK);
  2344. POSTING_READ(reg);
  2345. udelay(200);
  2346. /* Enable CPU FDI TX PLL, always on for Ironlake */
  2347. reg = FDI_TX_CTL(pipe);
  2348. temp = I915_READ(reg);
  2349. if ((temp & FDI_TX_PLL_ENABLE) == 0) {
  2350. I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
  2351. POSTING_READ(reg);
  2352. udelay(100);
  2353. }
  2354. }
  2355. static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
  2356. {
  2357. struct drm_device *dev = intel_crtc->base.dev;
  2358. struct drm_i915_private *dev_priv = dev->dev_private;
  2359. int pipe = intel_crtc->pipe;
  2360. u32 reg, temp;
  2361. /* Switch from PCDclk to Rawclk */
  2362. reg = FDI_RX_CTL(pipe);
  2363. temp = I915_READ(reg);
  2364. I915_WRITE(reg, temp & ~FDI_PCDCLK);
  2365. /* Disable CPU FDI TX PLL */
  2366. reg = FDI_TX_CTL(pipe);
  2367. temp = I915_READ(reg);
  2368. I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
  2369. POSTING_READ(reg);
  2370. udelay(100);
  2371. reg = FDI_RX_CTL(pipe);
  2372. temp = I915_READ(reg);
  2373. I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
  2374. /* Wait for the clocks to turn off. */
  2375. POSTING_READ(reg);
  2376. udelay(100);
  2377. }
  2378. static void ironlake_fdi_disable(struct drm_crtc *crtc)
  2379. {
  2380. struct drm_device *dev = crtc->dev;
  2381. struct drm_i915_private *dev_priv = dev->dev_private;
  2382. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2383. int pipe = intel_crtc->pipe;
  2384. u32 reg, temp;
  2385. /* disable CPU FDI tx and PCH FDI rx */
  2386. reg = FDI_TX_CTL(pipe);
  2387. temp = I915_READ(reg);
  2388. I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
  2389. POSTING_READ(reg);
  2390. reg = FDI_RX_CTL(pipe);
  2391. temp = I915_READ(reg);
  2392. temp &= ~(0x7 << 16);
  2393. temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
  2394. I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
  2395. POSTING_READ(reg);
  2396. udelay(100);
  2397. /* Ironlake workaround, disable clock pointer after downing FDI */
  2398. if (HAS_PCH_IBX(dev)) {
  2399. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
  2400. }
  2401. /* still set train pattern 1 */
  2402. reg = FDI_TX_CTL(pipe);
  2403. temp = I915_READ(reg);
  2404. temp &= ~FDI_LINK_TRAIN_NONE;
  2405. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2406. I915_WRITE(reg, temp);
  2407. reg = FDI_RX_CTL(pipe);
  2408. temp = I915_READ(reg);
  2409. if (HAS_PCH_CPT(dev)) {
  2410. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2411. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2412. } else {
  2413. temp &= ~FDI_LINK_TRAIN_NONE;
  2414. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2415. }
  2416. /* BPC in FDI rx is consistent with that in PIPECONF */
  2417. temp &= ~(0x07 << 16);
  2418. temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
  2419. I915_WRITE(reg, temp);
  2420. POSTING_READ(reg);
  2421. udelay(100);
  2422. }
  2423. static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
  2424. {
  2425. struct drm_device *dev = crtc->dev;
  2426. struct drm_i915_private *dev_priv = dev->dev_private;
  2427. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2428. unsigned long flags;
  2429. bool pending;
  2430. if (i915_reset_in_progress(&dev_priv->gpu_error) ||
  2431. intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
  2432. return false;
  2433. spin_lock_irqsave(&dev->event_lock, flags);
  2434. pending = to_intel_crtc(crtc)->unpin_work != NULL;
  2435. spin_unlock_irqrestore(&dev->event_lock, flags);
  2436. return pending;
  2437. }
  2438. static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
  2439. {
  2440. struct drm_device *dev = crtc->dev;
  2441. struct drm_i915_private *dev_priv = dev->dev_private;
  2442. if (crtc->fb == NULL)
  2443. return;
  2444. WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
  2445. wait_event(dev_priv->pending_flip_queue,
  2446. !intel_crtc_has_pending_flip(crtc));
  2447. mutex_lock(&dev->struct_mutex);
  2448. intel_finish_fb(crtc->fb);
  2449. mutex_unlock(&dev->struct_mutex);
  2450. }
  2451. /* Program iCLKIP clock to the desired frequency */
  2452. static void lpt_program_iclkip(struct drm_crtc *crtc)
  2453. {
  2454. struct drm_device *dev = crtc->dev;
  2455. struct drm_i915_private *dev_priv = dev->dev_private;
  2456. u32 divsel, phaseinc, auxdiv, phasedir = 0;
  2457. u32 temp;
  2458. mutex_lock(&dev_priv->dpio_lock);
  2459. /* It is necessary to ungate the pixclk gate prior to programming
  2460. * the divisors, and gate it back when it is done.
  2461. */
  2462. I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
  2463. /* Disable SSCCTL */
  2464. intel_sbi_write(dev_priv, SBI_SSCCTL6,
  2465. intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
  2466. SBI_SSCCTL_DISABLE,
  2467. SBI_ICLK);
  2468. /* 20MHz is a corner case which is out of range for the 7-bit divisor */
  2469. if (crtc->mode.clock == 20000) {
  2470. auxdiv = 1;
  2471. divsel = 0x41;
  2472. phaseinc = 0x20;
  2473. } else {
  2474. /* The iCLK virtual clock root frequency is in MHz,
  2475. * but the crtc->mode.clock in in KHz. To get the divisors,
  2476. * it is necessary to divide one by another, so we
  2477. * convert the virtual clock precision to KHz here for higher
  2478. * precision.
  2479. */
  2480. u32 iclk_virtual_root_freq = 172800 * 1000;
  2481. u32 iclk_pi_range = 64;
  2482. u32 desired_divisor, msb_divisor_value, pi_value;
  2483. desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
  2484. msb_divisor_value = desired_divisor / iclk_pi_range;
  2485. pi_value = desired_divisor % iclk_pi_range;
  2486. auxdiv = 0;
  2487. divsel = msb_divisor_value - 2;
  2488. phaseinc = pi_value;
  2489. }
  2490. /* This should not happen with any sane values */
  2491. WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
  2492. ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
  2493. WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
  2494. ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
  2495. DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
  2496. crtc->mode.clock,
  2497. auxdiv,
  2498. divsel,
  2499. phasedir,
  2500. phaseinc);
  2501. /* Program SSCDIVINTPHASE6 */
  2502. temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
  2503. temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
  2504. temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
  2505. temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
  2506. temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
  2507. temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
  2508. temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
  2509. intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
  2510. /* Program SSCAUXDIV */
  2511. temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
  2512. temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
  2513. temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
  2514. intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
  2515. /* Enable modulator and associated divider */
  2516. temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
  2517. temp &= ~SBI_SSCCTL_DISABLE;
  2518. intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
  2519. /* Wait for initialization time */
  2520. udelay(24);
  2521. I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
  2522. mutex_unlock(&dev_priv->dpio_lock);
  2523. }
  2524. static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
  2525. enum pipe pch_transcoder)
  2526. {
  2527. struct drm_device *dev = crtc->base.dev;
  2528. struct drm_i915_private *dev_priv = dev->dev_private;
  2529. enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
  2530. I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
  2531. I915_READ(HTOTAL(cpu_transcoder)));
  2532. I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
  2533. I915_READ(HBLANK(cpu_transcoder)));
  2534. I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
  2535. I915_READ(HSYNC(cpu_transcoder)));
  2536. I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
  2537. I915_READ(VTOTAL(cpu_transcoder)));
  2538. I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
  2539. I915_READ(VBLANK(cpu_transcoder)));
  2540. I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
  2541. I915_READ(VSYNC(cpu_transcoder)));
  2542. I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
  2543. I915_READ(VSYNCSHIFT(cpu_transcoder)));
  2544. }
  2545. /*
  2546. * Enable PCH resources required for PCH ports:
  2547. * - PCH PLLs
  2548. * - FDI training & RX/TX
  2549. * - update transcoder timings
  2550. * - DP transcoding bits
  2551. * - transcoder
  2552. */
  2553. static void ironlake_pch_enable(struct drm_crtc *crtc)
  2554. {
  2555. struct drm_device *dev = crtc->dev;
  2556. struct drm_i915_private *dev_priv = dev->dev_private;
  2557. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2558. int pipe = intel_crtc->pipe;
  2559. u32 reg, temp;
  2560. assert_pch_transcoder_disabled(dev_priv, pipe);
  2561. /* Write the TU size bits before fdi link training, so that error
  2562. * detection works. */
  2563. I915_WRITE(FDI_RX_TUSIZE1(pipe),
  2564. I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
  2565. /* For PCH output, training FDI link */
  2566. dev_priv->display.fdi_link_train(crtc);
  2567. /* XXX: pch pll's can be enabled any time before we enable the PCH
  2568. * transcoder, and we actually should do this to not upset any PCH
  2569. * transcoder that already use the clock when we share it.
  2570. *
  2571. * Note that enable_shared_dpll tries to do the right thing, but
  2572. * get_shared_dpll unconditionally resets the pll - we need that to have
  2573. * the right LVDS enable sequence. */
  2574. ironlake_enable_shared_dpll(intel_crtc);
  2575. if (HAS_PCH_CPT(dev)) {
  2576. u32 sel;
  2577. temp = I915_READ(PCH_DPLL_SEL);
  2578. temp |= TRANS_DPLL_ENABLE(pipe);
  2579. sel = TRANS_DPLLB_SEL(pipe);
  2580. if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
  2581. temp |= sel;
  2582. else
  2583. temp &= ~sel;
  2584. I915_WRITE(PCH_DPLL_SEL, temp);
  2585. }
  2586. /* set transcoder timing, panel must allow it */
  2587. assert_panel_unlocked(dev_priv, pipe);
  2588. ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
  2589. intel_fdi_normal_train(crtc);
  2590. /* For PCH DP, enable TRANS_DP_CTL */
  2591. if (HAS_PCH_CPT(dev) &&
  2592. (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
  2593. intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
  2594. u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
  2595. reg = TRANS_DP_CTL(pipe);
  2596. temp = I915_READ(reg);
  2597. temp &= ~(TRANS_DP_PORT_SEL_MASK |
  2598. TRANS_DP_SYNC_MASK |
  2599. TRANS_DP_BPC_MASK);
  2600. temp |= (TRANS_DP_OUTPUT_ENABLE |
  2601. TRANS_DP_ENH_FRAMING);
  2602. temp |= bpc << 9; /* same format but at 11:9 */
  2603. if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
  2604. temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
  2605. if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
  2606. temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
  2607. switch (intel_trans_dp_port_sel(crtc)) {
  2608. case PCH_DP_B:
  2609. temp |= TRANS_DP_PORT_SEL_B;
  2610. break;
  2611. case PCH_DP_C:
  2612. temp |= TRANS_DP_PORT_SEL_C;
  2613. break;
  2614. case PCH_DP_D:
  2615. temp |= TRANS_DP_PORT_SEL_D;
  2616. break;
  2617. default:
  2618. BUG();
  2619. }
  2620. I915_WRITE(reg, temp);
  2621. }
  2622. ironlake_enable_pch_transcoder(dev_priv, pipe);
  2623. }
  2624. static void lpt_pch_enable(struct drm_crtc *crtc)
  2625. {
  2626. struct drm_device *dev = crtc->dev;
  2627. struct drm_i915_private *dev_priv = dev->dev_private;
  2628. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2629. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  2630. assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
  2631. lpt_program_iclkip(crtc);
  2632. /* Set transcoder timing. */
  2633. ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
  2634. lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
  2635. }
  2636. static void intel_put_shared_dpll(struct intel_crtc *crtc)
  2637. {
  2638. struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
  2639. if (pll == NULL)
  2640. return;
  2641. if (pll->refcount == 0) {
  2642. WARN(1, "bad %s refcount\n", pll->name);
  2643. return;
  2644. }
  2645. if (--pll->refcount == 0) {
  2646. WARN_ON(pll->on);
  2647. WARN_ON(pll->active);
  2648. }
  2649. crtc->config.shared_dpll = DPLL_ID_PRIVATE;
  2650. }
  2651. static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
  2652. {
  2653. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  2654. struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
  2655. enum intel_dpll_id i;
  2656. if (pll) {
  2657. DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
  2658. crtc->base.base.id, pll->name);
  2659. intel_put_shared_dpll(crtc);
  2660. }
  2661. if (HAS_PCH_IBX(dev_priv->dev)) {
  2662. /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
  2663. i = crtc->pipe;
  2664. pll = &dev_priv->shared_dplls[i];
  2665. DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
  2666. crtc->base.base.id, pll->name);
  2667. goto found;
  2668. }
  2669. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  2670. pll = &dev_priv->shared_dplls[i];
  2671. /* Only want to check enabled timings first */
  2672. if (pll->refcount == 0)
  2673. continue;
  2674. if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
  2675. sizeof(pll->hw_state)) == 0) {
  2676. DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
  2677. crtc->base.base.id,
  2678. pll->name, pll->refcount, pll->active);
  2679. goto found;
  2680. }
  2681. }
  2682. /* Ok no matching timings, maybe there's a free one? */
  2683. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  2684. pll = &dev_priv->shared_dplls[i];
  2685. if (pll->refcount == 0) {
  2686. DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
  2687. crtc->base.base.id, pll->name);
  2688. goto found;
  2689. }
  2690. }
  2691. return NULL;
  2692. found:
  2693. crtc->config.shared_dpll = i;
  2694. DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
  2695. pipe_name(crtc->pipe));
  2696. if (pll->active == 0) {
  2697. memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
  2698. sizeof(pll->hw_state));
  2699. DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
  2700. WARN_ON(pll->on);
  2701. assert_shared_dpll_disabled(dev_priv, pll);
  2702. pll->mode_set(dev_priv, pll);
  2703. }
  2704. pll->refcount++;
  2705. return pll;
  2706. }
  2707. static void cpt_verify_modeset(struct drm_device *dev, int pipe)
  2708. {
  2709. struct drm_i915_private *dev_priv = dev->dev_private;
  2710. int dslreg = PIPEDSL(pipe);
  2711. u32 temp;
  2712. temp = I915_READ(dslreg);
  2713. udelay(500);
  2714. if (wait_for(I915_READ(dslreg) != temp, 5)) {
  2715. if (wait_for(I915_READ(dslreg) != temp, 5))
  2716. DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
  2717. }
  2718. }
  2719. static void ironlake_pfit_enable(struct intel_crtc *crtc)
  2720. {
  2721. struct drm_device *dev = crtc->base.dev;
  2722. struct drm_i915_private *dev_priv = dev->dev_private;
  2723. int pipe = crtc->pipe;
  2724. if (crtc->config.pch_pfit.size) {
  2725. /* Force use of hard-coded filter coefficients
  2726. * as some pre-programmed values are broken,
  2727. * e.g. x201.
  2728. */
  2729. if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
  2730. I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
  2731. PF_PIPE_SEL_IVB(pipe));
  2732. else
  2733. I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
  2734. I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
  2735. I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
  2736. }
  2737. }
  2738. static void intel_enable_planes(struct drm_crtc *crtc)
  2739. {
  2740. struct drm_device *dev = crtc->dev;
  2741. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  2742. struct intel_plane *intel_plane;
  2743. list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
  2744. if (intel_plane->pipe == pipe)
  2745. intel_plane_restore(&intel_plane->base);
  2746. }
  2747. static void intel_disable_planes(struct drm_crtc *crtc)
  2748. {
  2749. struct drm_device *dev = crtc->dev;
  2750. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  2751. struct intel_plane *intel_plane;
  2752. list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
  2753. if (intel_plane->pipe == pipe)
  2754. intel_plane_disable(&intel_plane->base);
  2755. }
  2756. static void ironlake_crtc_enable(struct drm_crtc *crtc)
  2757. {
  2758. struct drm_device *dev = crtc->dev;
  2759. struct drm_i915_private *dev_priv = dev->dev_private;
  2760. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2761. struct intel_encoder *encoder;
  2762. int pipe = intel_crtc->pipe;
  2763. int plane = intel_crtc->plane;
  2764. WARN_ON(!crtc->enabled);
  2765. if (intel_crtc->active)
  2766. return;
  2767. intel_crtc->active = true;
  2768. intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
  2769. intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
  2770. intel_update_watermarks(dev);
  2771. for_each_encoder_on_crtc(dev, crtc, encoder)
  2772. if (encoder->pre_enable)
  2773. encoder->pre_enable(encoder);
  2774. if (intel_crtc->config.has_pch_encoder) {
  2775. /* Note: FDI PLL enabling _must_ be done before we enable the
  2776. * cpu pipes, hence this is separate from all the other fdi/pch
  2777. * enabling. */
  2778. ironlake_fdi_pll_enable(intel_crtc);
  2779. } else {
  2780. assert_fdi_tx_disabled(dev_priv, pipe);
  2781. assert_fdi_rx_disabled(dev_priv, pipe);
  2782. }
  2783. ironlake_pfit_enable(intel_crtc);
  2784. /*
  2785. * On ILK+ LUT must be loaded before the pipe is running but with
  2786. * clocks enabled
  2787. */
  2788. intel_crtc_load_lut(crtc);
  2789. intel_enable_pipe(dev_priv, pipe,
  2790. intel_crtc->config.has_pch_encoder);
  2791. intel_enable_plane(dev_priv, plane, pipe);
  2792. intel_enable_planes(crtc);
  2793. intel_crtc_update_cursor(crtc, true);
  2794. if (intel_crtc->config.has_pch_encoder)
  2795. ironlake_pch_enable(crtc);
  2796. mutex_lock(&dev->struct_mutex);
  2797. intel_update_fbc(dev);
  2798. mutex_unlock(&dev->struct_mutex);
  2799. for_each_encoder_on_crtc(dev, crtc, encoder)
  2800. encoder->enable(encoder);
  2801. if (HAS_PCH_CPT(dev))
  2802. cpt_verify_modeset(dev, intel_crtc->pipe);
  2803. /*
  2804. * There seems to be a race in PCH platform hw (at least on some
  2805. * outputs) where an enabled pipe still completes any pageflip right
  2806. * away (as if the pipe is off) instead of waiting for vblank. As soon
  2807. * as the first vblank happend, everything works as expected. Hence just
  2808. * wait for one vblank before returning to avoid strange things
  2809. * happening.
  2810. */
  2811. intel_wait_for_vblank(dev, intel_crtc->pipe);
  2812. }
  2813. /* IPS only exists on ULT machines and is tied to pipe A. */
  2814. static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
  2815. {
  2816. return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
  2817. }
  2818. static void hsw_enable_ips(struct intel_crtc *crtc)
  2819. {
  2820. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  2821. if (!crtc->config.ips_enabled)
  2822. return;
  2823. /* We can only enable IPS after we enable a plane and wait for a vblank.
  2824. * We guarantee that the plane is enabled by calling intel_enable_ips
  2825. * only after intel_enable_plane. And intel_enable_plane already waits
  2826. * for a vblank, so all we need to do here is to enable the IPS bit. */
  2827. assert_plane_enabled(dev_priv, crtc->plane);
  2828. I915_WRITE(IPS_CTL, IPS_ENABLE);
  2829. }
  2830. static void hsw_disable_ips(struct intel_crtc *crtc)
  2831. {
  2832. struct drm_device *dev = crtc->base.dev;
  2833. struct drm_i915_private *dev_priv = dev->dev_private;
  2834. if (!crtc->config.ips_enabled)
  2835. return;
  2836. assert_plane_enabled(dev_priv, crtc->plane);
  2837. I915_WRITE(IPS_CTL, 0);
  2838. /* We need to wait for a vblank before we can disable the plane. */
  2839. intel_wait_for_vblank(dev, crtc->pipe);
  2840. }
  2841. static void haswell_crtc_enable(struct drm_crtc *crtc)
  2842. {
  2843. struct drm_device *dev = crtc->dev;
  2844. struct drm_i915_private *dev_priv = dev->dev_private;
  2845. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2846. struct intel_encoder *encoder;
  2847. int pipe = intel_crtc->pipe;
  2848. int plane = intel_crtc->plane;
  2849. WARN_ON(!crtc->enabled);
  2850. if (intel_crtc->active)
  2851. return;
  2852. intel_crtc->active = true;
  2853. intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
  2854. if (intel_crtc->config.has_pch_encoder)
  2855. intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
  2856. intel_update_watermarks(dev);
  2857. if (intel_crtc->config.has_pch_encoder)
  2858. dev_priv->display.fdi_link_train(crtc);
  2859. for_each_encoder_on_crtc(dev, crtc, encoder)
  2860. if (encoder->pre_enable)
  2861. encoder->pre_enable(encoder);
  2862. intel_ddi_enable_pipe_clock(intel_crtc);
  2863. ironlake_pfit_enable(intel_crtc);
  2864. /*
  2865. * On ILK+ LUT must be loaded before the pipe is running but with
  2866. * clocks enabled
  2867. */
  2868. intel_crtc_load_lut(crtc);
  2869. intel_ddi_set_pipe_settings(crtc);
  2870. intel_ddi_enable_transcoder_func(crtc);
  2871. intel_enable_pipe(dev_priv, pipe,
  2872. intel_crtc->config.has_pch_encoder);
  2873. intel_enable_plane(dev_priv, plane, pipe);
  2874. intel_enable_planes(crtc);
  2875. intel_crtc_update_cursor(crtc, true);
  2876. hsw_enable_ips(intel_crtc);
  2877. if (intel_crtc->config.has_pch_encoder)
  2878. lpt_pch_enable(crtc);
  2879. mutex_lock(&dev->struct_mutex);
  2880. intel_update_fbc(dev);
  2881. mutex_unlock(&dev->struct_mutex);
  2882. for_each_encoder_on_crtc(dev, crtc, encoder)
  2883. encoder->enable(encoder);
  2884. /*
  2885. * There seems to be a race in PCH platform hw (at least on some
  2886. * outputs) where an enabled pipe still completes any pageflip right
  2887. * away (as if the pipe is off) instead of waiting for vblank. As soon
  2888. * as the first vblank happend, everything works as expected. Hence just
  2889. * wait for one vblank before returning to avoid strange things
  2890. * happening.
  2891. */
  2892. intel_wait_for_vblank(dev, intel_crtc->pipe);
  2893. }
  2894. static void ironlake_pfit_disable(struct intel_crtc *crtc)
  2895. {
  2896. struct drm_device *dev = crtc->base.dev;
  2897. struct drm_i915_private *dev_priv = dev->dev_private;
  2898. int pipe = crtc->pipe;
  2899. /* To avoid upsetting the power well on haswell only disable the pfit if
  2900. * it's in use. The hw state code will make sure we get this right. */
  2901. if (crtc->config.pch_pfit.size) {
  2902. I915_WRITE(PF_CTL(pipe), 0);
  2903. I915_WRITE(PF_WIN_POS(pipe), 0);
  2904. I915_WRITE(PF_WIN_SZ(pipe), 0);
  2905. }
  2906. }
  2907. static void ironlake_crtc_disable(struct drm_crtc *crtc)
  2908. {
  2909. struct drm_device *dev = crtc->dev;
  2910. struct drm_i915_private *dev_priv = dev->dev_private;
  2911. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2912. struct intel_encoder *encoder;
  2913. int pipe = intel_crtc->pipe;
  2914. int plane = intel_crtc->plane;
  2915. u32 reg, temp;
  2916. if (!intel_crtc->active)
  2917. return;
  2918. for_each_encoder_on_crtc(dev, crtc, encoder)
  2919. encoder->disable(encoder);
  2920. intel_crtc_wait_for_pending_flips(crtc);
  2921. drm_vblank_off(dev, pipe);
  2922. if (dev_priv->fbc.plane == plane)
  2923. intel_disable_fbc(dev);
  2924. intel_crtc_update_cursor(crtc, false);
  2925. intel_disable_planes(crtc);
  2926. intel_disable_plane(dev_priv, plane, pipe);
  2927. if (intel_crtc->config.has_pch_encoder)
  2928. intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
  2929. intel_disable_pipe(dev_priv, pipe);
  2930. ironlake_pfit_disable(intel_crtc);
  2931. for_each_encoder_on_crtc(dev, crtc, encoder)
  2932. if (encoder->post_disable)
  2933. encoder->post_disable(encoder);
  2934. if (intel_crtc->config.has_pch_encoder) {
  2935. ironlake_fdi_disable(crtc);
  2936. ironlake_disable_pch_transcoder(dev_priv, pipe);
  2937. intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
  2938. if (HAS_PCH_CPT(dev)) {
  2939. /* disable TRANS_DP_CTL */
  2940. reg = TRANS_DP_CTL(pipe);
  2941. temp = I915_READ(reg);
  2942. temp &= ~(TRANS_DP_OUTPUT_ENABLE |
  2943. TRANS_DP_PORT_SEL_MASK);
  2944. temp |= TRANS_DP_PORT_SEL_NONE;
  2945. I915_WRITE(reg, temp);
  2946. /* disable DPLL_SEL */
  2947. temp = I915_READ(PCH_DPLL_SEL);
  2948. temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
  2949. I915_WRITE(PCH_DPLL_SEL, temp);
  2950. }
  2951. /* disable PCH DPLL */
  2952. intel_disable_shared_dpll(intel_crtc);
  2953. ironlake_fdi_pll_disable(intel_crtc);
  2954. }
  2955. intel_crtc->active = false;
  2956. intel_update_watermarks(dev);
  2957. mutex_lock(&dev->struct_mutex);
  2958. intel_update_fbc(dev);
  2959. mutex_unlock(&dev->struct_mutex);
  2960. }
  2961. static void haswell_crtc_disable(struct drm_crtc *crtc)
  2962. {
  2963. struct drm_device *dev = crtc->dev;
  2964. struct drm_i915_private *dev_priv = dev->dev_private;
  2965. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2966. struct intel_encoder *encoder;
  2967. int pipe = intel_crtc->pipe;
  2968. int plane = intel_crtc->plane;
  2969. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  2970. if (!intel_crtc->active)
  2971. return;
  2972. for_each_encoder_on_crtc(dev, crtc, encoder)
  2973. encoder->disable(encoder);
  2974. intel_crtc_wait_for_pending_flips(crtc);
  2975. drm_vblank_off(dev, pipe);
  2976. /* FBC must be disabled before disabling the plane on HSW. */
  2977. if (dev_priv->fbc.plane == plane)
  2978. intel_disable_fbc(dev);
  2979. hsw_disable_ips(intel_crtc);
  2980. intel_crtc_update_cursor(crtc, false);
  2981. intel_disable_planes(crtc);
  2982. intel_disable_plane(dev_priv, plane, pipe);
  2983. if (intel_crtc->config.has_pch_encoder)
  2984. intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
  2985. intel_disable_pipe(dev_priv, pipe);
  2986. intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
  2987. ironlake_pfit_disable(intel_crtc);
  2988. intel_ddi_disable_pipe_clock(intel_crtc);
  2989. for_each_encoder_on_crtc(dev, crtc, encoder)
  2990. if (encoder->post_disable)
  2991. encoder->post_disable(encoder);
  2992. if (intel_crtc->config.has_pch_encoder) {
  2993. lpt_disable_pch_transcoder(dev_priv);
  2994. intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
  2995. intel_ddi_fdi_disable(crtc);
  2996. }
  2997. intel_crtc->active = false;
  2998. intel_update_watermarks(dev);
  2999. mutex_lock(&dev->struct_mutex);
  3000. intel_update_fbc(dev);
  3001. mutex_unlock(&dev->struct_mutex);
  3002. }
  3003. static void ironlake_crtc_off(struct drm_crtc *crtc)
  3004. {
  3005. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3006. intel_put_shared_dpll(intel_crtc);
  3007. }
  3008. static void haswell_crtc_off(struct drm_crtc *crtc)
  3009. {
  3010. intel_ddi_put_crtc_pll(crtc);
  3011. }
  3012. static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
  3013. {
  3014. if (!enable && intel_crtc->overlay) {
  3015. struct drm_device *dev = intel_crtc->base.dev;
  3016. struct drm_i915_private *dev_priv = dev->dev_private;
  3017. mutex_lock(&dev->struct_mutex);
  3018. dev_priv->mm.interruptible = false;
  3019. (void) intel_overlay_switch_off(intel_crtc->overlay);
  3020. dev_priv->mm.interruptible = true;
  3021. mutex_unlock(&dev->struct_mutex);
  3022. }
  3023. /* Let userspace switch the overlay on again. In most cases userspace
  3024. * has to recompute where to put it anyway.
  3025. */
  3026. }
  3027. /**
  3028. * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
  3029. * cursor plane briefly if not already running after enabling the display
  3030. * plane.
  3031. * This workaround avoids occasional blank screens when self refresh is
  3032. * enabled.
  3033. */
  3034. static void
  3035. g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
  3036. {
  3037. u32 cntl = I915_READ(CURCNTR(pipe));
  3038. if ((cntl & CURSOR_MODE) == 0) {
  3039. u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
  3040. I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
  3041. I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
  3042. intel_wait_for_vblank(dev_priv->dev, pipe);
  3043. I915_WRITE(CURCNTR(pipe), cntl);
  3044. I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
  3045. I915_WRITE(FW_BLC_SELF, fw_bcl_self);
  3046. }
  3047. }
  3048. static void i9xx_pfit_enable(struct intel_crtc *crtc)
  3049. {
  3050. struct drm_device *dev = crtc->base.dev;
  3051. struct drm_i915_private *dev_priv = dev->dev_private;
  3052. struct intel_crtc_config *pipe_config = &crtc->config;
  3053. if (!crtc->config.gmch_pfit.control)
  3054. return;
  3055. /*
  3056. * The panel fitter should only be adjusted whilst the pipe is disabled,
  3057. * according to register description and PRM.
  3058. */
  3059. WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
  3060. assert_pipe_disabled(dev_priv, crtc->pipe);
  3061. I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
  3062. I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
  3063. /* Border color in case we don't scale up to the full screen. Black by
  3064. * default, change to something else for debugging. */
  3065. I915_WRITE(BCLRPAT(crtc->pipe), 0);
  3066. }
  3067. static void valleyview_crtc_enable(struct drm_crtc *crtc)
  3068. {
  3069. struct drm_device *dev = crtc->dev;
  3070. struct drm_i915_private *dev_priv = dev->dev_private;
  3071. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3072. struct intel_encoder *encoder;
  3073. int pipe = intel_crtc->pipe;
  3074. int plane = intel_crtc->plane;
  3075. WARN_ON(!crtc->enabled);
  3076. if (intel_crtc->active)
  3077. return;
  3078. intel_crtc->active = true;
  3079. intel_update_watermarks(dev);
  3080. mutex_lock(&dev_priv->dpio_lock);
  3081. for_each_encoder_on_crtc(dev, crtc, encoder)
  3082. if (encoder->pre_pll_enable)
  3083. encoder->pre_pll_enable(encoder);
  3084. vlv_enable_pll(dev_priv, pipe);
  3085. for_each_encoder_on_crtc(dev, crtc, encoder)
  3086. if (encoder->pre_enable)
  3087. encoder->pre_enable(encoder);
  3088. /* VLV wants encoder enabling _before_ the pipe is up. */
  3089. for_each_encoder_on_crtc(dev, crtc, encoder)
  3090. encoder->enable(encoder);
  3091. i9xx_pfit_enable(intel_crtc);
  3092. intel_crtc_load_lut(crtc);
  3093. intel_enable_pipe(dev_priv, pipe, false);
  3094. intel_enable_plane(dev_priv, plane, pipe);
  3095. intel_enable_planes(crtc);
  3096. intel_crtc_update_cursor(crtc, true);
  3097. intel_update_fbc(dev);
  3098. mutex_unlock(&dev_priv->dpio_lock);
  3099. }
  3100. static void i9xx_crtc_enable(struct drm_crtc *crtc)
  3101. {
  3102. struct drm_device *dev = crtc->dev;
  3103. struct drm_i915_private *dev_priv = dev->dev_private;
  3104. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3105. struct intel_encoder *encoder;
  3106. int pipe = intel_crtc->pipe;
  3107. int plane = intel_crtc->plane;
  3108. WARN_ON(!crtc->enabled);
  3109. if (intel_crtc->active)
  3110. return;
  3111. intel_crtc->active = true;
  3112. intel_update_watermarks(dev);
  3113. for_each_encoder_on_crtc(dev, crtc, encoder)
  3114. if (encoder->pre_enable)
  3115. encoder->pre_enable(encoder);
  3116. i9xx_enable_pll(intel_crtc);
  3117. i9xx_pfit_enable(intel_crtc);
  3118. intel_crtc_load_lut(crtc);
  3119. intel_enable_pipe(dev_priv, pipe, false);
  3120. intel_enable_plane(dev_priv, plane, pipe);
  3121. intel_enable_planes(crtc);
  3122. /* The fixup needs to happen before cursor is enabled */
  3123. if (IS_G4X(dev))
  3124. g4x_fixup_plane(dev_priv, pipe);
  3125. intel_crtc_update_cursor(crtc, true);
  3126. /* Give the overlay scaler a chance to enable if it's on this pipe */
  3127. intel_crtc_dpms_overlay(intel_crtc, true);
  3128. intel_update_fbc(dev);
  3129. for_each_encoder_on_crtc(dev, crtc, encoder)
  3130. encoder->enable(encoder);
  3131. }
  3132. static void i9xx_pfit_disable(struct intel_crtc *crtc)
  3133. {
  3134. struct drm_device *dev = crtc->base.dev;
  3135. struct drm_i915_private *dev_priv = dev->dev_private;
  3136. if (!crtc->config.gmch_pfit.control)
  3137. return;
  3138. assert_pipe_disabled(dev_priv, crtc->pipe);
  3139. DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
  3140. I915_READ(PFIT_CONTROL));
  3141. I915_WRITE(PFIT_CONTROL, 0);
  3142. }
  3143. static void i9xx_crtc_disable(struct drm_crtc *crtc)
  3144. {
  3145. struct drm_device *dev = crtc->dev;
  3146. struct drm_i915_private *dev_priv = dev->dev_private;
  3147. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3148. struct intel_encoder *encoder;
  3149. int pipe = intel_crtc->pipe;
  3150. int plane = intel_crtc->plane;
  3151. if (!intel_crtc->active)
  3152. return;
  3153. for_each_encoder_on_crtc(dev, crtc, encoder)
  3154. encoder->disable(encoder);
  3155. /* Give the overlay scaler a chance to disable if it's on this pipe */
  3156. intel_crtc_wait_for_pending_flips(crtc);
  3157. drm_vblank_off(dev, pipe);
  3158. if (dev_priv->fbc.plane == plane)
  3159. intel_disable_fbc(dev);
  3160. intel_crtc_dpms_overlay(intel_crtc, false);
  3161. intel_crtc_update_cursor(crtc, false);
  3162. intel_disable_planes(crtc);
  3163. intel_disable_plane(dev_priv, plane, pipe);
  3164. intel_disable_pipe(dev_priv, pipe);
  3165. i9xx_pfit_disable(intel_crtc);
  3166. for_each_encoder_on_crtc(dev, crtc, encoder)
  3167. if (encoder->post_disable)
  3168. encoder->post_disable(encoder);
  3169. intel_disable_pll(dev_priv, pipe);
  3170. intel_crtc->active = false;
  3171. intel_update_fbc(dev);
  3172. intel_update_watermarks(dev);
  3173. }
  3174. static void i9xx_crtc_off(struct drm_crtc *crtc)
  3175. {
  3176. }
  3177. static void intel_crtc_update_sarea(struct drm_crtc *crtc,
  3178. bool enabled)
  3179. {
  3180. struct drm_device *dev = crtc->dev;
  3181. struct drm_i915_master_private *master_priv;
  3182. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3183. int pipe = intel_crtc->pipe;
  3184. if (!dev->primary->master)
  3185. return;
  3186. master_priv = dev->primary->master->driver_priv;
  3187. if (!master_priv->sarea_priv)
  3188. return;
  3189. switch (pipe) {
  3190. case 0:
  3191. master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
  3192. master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
  3193. break;
  3194. case 1:
  3195. master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
  3196. master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
  3197. break;
  3198. default:
  3199. DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
  3200. break;
  3201. }
  3202. }
  3203. /**
  3204. * Sets the power management mode of the pipe and plane.
  3205. */
  3206. void intel_crtc_update_dpms(struct drm_crtc *crtc)
  3207. {
  3208. struct drm_device *dev = crtc->dev;
  3209. struct drm_i915_private *dev_priv = dev->dev_private;
  3210. struct intel_encoder *intel_encoder;
  3211. bool enable = false;
  3212. for_each_encoder_on_crtc(dev, crtc, intel_encoder)
  3213. enable |= intel_encoder->connectors_active;
  3214. if (enable)
  3215. dev_priv->display.crtc_enable(crtc);
  3216. else
  3217. dev_priv->display.crtc_disable(crtc);
  3218. intel_crtc_update_sarea(crtc, enable);
  3219. }
  3220. static void intel_crtc_disable(struct drm_crtc *crtc)
  3221. {
  3222. struct drm_device *dev = crtc->dev;
  3223. struct drm_connector *connector;
  3224. struct drm_i915_private *dev_priv = dev->dev_private;
  3225. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3226. /* crtc should still be enabled when we disable it. */
  3227. WARN_ON(!crtc->enabled);
  3228. dev_priv->display.crtc_disable(crtc);
  3229. intel_crtc->eld_vld = false;
  3230. intel_crtc_update_sarea(crtc, false);
  3231. dev_priv->display.off(crtc);
  3232. assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
  3233. assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
  3234. if (crtc->fb) {
  3235. mutex_lock(&dev->struct_mutex);
  3236. intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
  3237. mutex_unlock(&dev->struct_mutex);
  3238. crtc->fb = NULL;
  3239. }
  3240. /* Update computed state. */
  3241. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  3242. if (!connector->encoder || !connector->encoder->crtc)
  3243. continue;
  3244. if (connector->encoder->crtc != crtc)
  3245. continue;
  3246. connector->dpms = DRM_MODE_DPMS_OFF;
  3247. to_intel_encoder(connector->encoder)->connectors_active = false;
  3248. }
  3249. }
  3250. void intel_modeset_disable(struct drm_device *dev)
  3251. {
  3252. struct drm_crtc *crtc;
  3253. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  3254. if (crtc->enabled)
  3255. intel_crtc_disable(crtc);
  3256. }
  3257. }
  3258. void intel_encoder_destroy(struct drm_encoder *encoder)
  3259. {
  3260. struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
  3261. drm_encoder_cleanup(encoder);
  3262. kfree(intel_encoder);
  3263. }
  3264. /* Simple dpms helper for encodres with just one connector, no cloning and only
  3265. * one kind of off state. It clamps all !ON modes to fully OFF and changes the
  3266. * state of the entire output pipe. */
  3267. void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
  3268. {
  3269. if (mode == DRM_MODE_DPMS_ON) {
  3270. encoder->connectors_active = true;
  3271. intel_crtc_update_dpms(encoder->base.crtc);
  3272. } else {
  3273. encoder->connectors_active = false;
  3274. intel_crtc_update_dpms(encoder->base.crtc);
  3275. }
  3276. }
  3277. /* Cross check the actual hw state with our own modeset state tracking (and it's
  3278. * internal consistency). */
  3279. static void intel_connector_check_state(struct intel_connector *connector)
  3280. {
  3281. if (connector->get_hw_state(connector)) {
  3282. struct intel_encoder *encoder = connector->encoder;
  3283. struct drm_crtc *crtc;
  3284. bool encoder_enabled;
  3285. enum pipe pipe;
  3286. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  3287. connector->base.base.id,
  3288. drm_get_connector_name(&connector->base));
  3289. WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
  3290. "wrong connector dpms state\n");
  3291. WARN(connector->base.encoder != &encoder->base,
  3292. "active connector not linked to encoder\n");
  3293. WARN(!encoder->connectors_active,
  3294. "encoder->connectors_active not set\n");
  3295. encoder_enabled = encoder->get_hw_state(encoder, &pipe);
  3296. WARN(!encoder_enabled, "encoder not enabled\n");
  3297. if (WARN_ON(!encoder->base.crtc))
  3298. return;
  3299. crtc = encoder->base.crtc;
  3300. WARN(!crtc->enabled, "crtc not enabled\n");
  3301. WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
  3302. WARN(pipe != to_intel_crtc(crtc)->pipe,
  3303. "encoder active on the wrong pipe\n");
  3304. }
  3305. }
  3306. /* Even simpler default implementation, if there's really no special case to
  3307. * consider. */
  3308. void intel_connector_dpms(struct drm_connector *connector, int mode)
  3309. {
  3310. struct intel_encoder *encoder = intel_attached_encoder(connector);
  3311. /* All the simple cases only support two dpms states. */
  3312. if (mode != DRM_MODE_DPMS_ON)
  3313. mode = DRM_MODE_DPMS_OFF;
  3314. if (mode == connector->dpms)
  3315. return;
  3316. connector->dpms = mode;
  3317. /* Only need to change hw state when actually enabled */
  3318. if (encoder->base.crtc)
  3319. intel_encoder_dpms(encoder, mode);
  3320. else
  3321. WARN_ON(encoder->connectors_active != false);
  3322. intel_modeset_check_state(connector->dev);
  3323. }
  3324. /* Simple connector->get_hw_state implementation for encoders that support only
  3325. * one connector and no cloning and hence the encoder state determines the state
  3326. * of the connector. */
  3327. bool intel_connector_get_hw_state(struct intel_connector *connector)
  3328. {
  3329. enum pipe pipe = 0;
  3330. struct intel_encoder *encoder = connector->encoder;
  3331. return encoder->get_hw_state(encoder, &pipe);
  3332. }
  3333. static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
  3334. struct intel_crtc_config *pipe_config)
  3335. {
  3336. struct drm_i915_private *dev_priv = dev->dev_private;
  3337. struct intel_crtc *pipe_B_crtc =
  3338. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
  3339. DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
  3340. pipe_name(pipe), pipe_config->fdi_lanes);
  3341. if (pipe_config->fdi_lanes > 4) {
  3342. DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
  3343. pipe_name(pipe), pipe_config->fdi_lanes);
  3344. return false;
  3345. }
  3346. if (IS_HASWELL(dev)) {
  3347. if (pipe_config->fdi_lanes > 2) {
  3348. DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
  3349. pipe_config->fdi_lanes);
  3350. return false;
  3351. } else {
  3352. return true;
  3353. }
  3354. }
  3355. if (INTEL_INFO(dev)->num_pipes == 2)
  3356. return true;
  3357. /* Ivybridge 3 pipe is really complicated */
  3358. switch (pipe) {
  3359. case PIPE_A:
  3360. return true;
  3361. case PIPE_B:
  3362. if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
  3363. pipe_config->fdi_lanes > 2) {
  3364. DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
  3365. pipe_name(pipe), pipe_config->fdi_lanes);
  3366. return false;
  3367. }
  3368. return true;
  3369. case PIPE_C:
  3370. if (!pipe_has_enabled_pch(pipe_B_crtc) ||
  3371. pipe_B_crtc->config.fdi_lanes <= 2) {
  3372. if (pipe_config->fdi_lanes > 2) {
  3373. DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
  3374. pipe_name(pipe), pipe_config->fdi_lanes);
  3375. return false;
  3376. }
  3377. } else {
  3378. DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
  3379. return false;
  3380. }
  3381. return true;
  3382. default:
  3383. BUG();
  3384. }
  3385. }
  3386. #define RETRY 1
  3387. static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
  3388. struct intel_crtc_config *pipe_config)
  3389. {
  3390. struct drm_device *dev = intel_crtc->base.dev;
  3391. struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
  3392. int lane, link_bw, fdi_dotclock;
  3393. bool setup_ok, needs_recompute = false;
  3394. retry:
  3395. /* FDI is a binary signal running at ~2.7GHz, encoding
  3396. * each output octet as 10 bits. The actual frequency
  3397. * is stored as a divider into a 100MHz clock, and the
  3398. * mode pixel clock is stored in units of 1KHz.
  3399. * Hence the bw of each lane in terms of the mode signal
  3400. * is:
  3401. */
  3402. link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
  3403. fdi_dotclock = adjusted_mode->clock;
  3404. fdi_dotclock /= pipe_config->pixel_multiplier;
  3405. lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
  3406. pipe_config->pipe_bpp);
  3407. pipe_config->fdi_lanes = lane;
  3408. intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
  3409. link_bw, &pipe_config->fdi_m_n);
  3410. setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
  3411. intel_crtc->pipe, pipe_config);
  3412. if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
  3413. pipe_config->pipe_bpp -= 2*3;
  3414. DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
  3415. pipe_config->pipe_bpp);
  3416. needs_recompute = true;
  3417. pipe_config->bw_constrained = true;
  3418. goto retry;
  3419. }
  3420. if (needs_recompute)
  3421. return RETRY;
  3422. return setup_ok ? 0 : -EINVAL;
  3423. }
  3424. static void hsw_compute_ips_config(struct intel_crtc *crtc,
  3425. struct intel_crtc_config *pipe_config)
  3426. {
  3427. pipe_config->ips_enabled = i915_enable_ips &&
  3428. hsw_crtc_supports_ips(crtc) &&
  3429. pipe_config->pipe_bpp == 24;
  3430. }
  3431. static int intel_crtc_compute_config(struct intel_crtc *crtc,
  3432. struct intel_crtc_config *pipe_config)
  3433. {
  3434. struct drm_device *dev = crtc->base.dev;
  3435. struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
  3436. if (HAS_PCH_SPLIT(dev)) {
  3437. /* FDI link clock is fixed at 2.7G */
  3438. if (pipe_config->requested_mode.clock * 3
  3439. > IRONLAKE_FDI_FREQ * 4)
  3440. return -EINVAL;
  3441. }
  3442. /* All interlaced capable intel hw wants timings in frames. Note though
  3443. * that intel_lvds_mode_fixup does some funny tricks with the crtc
  3444. * timings, so we need to be careful not to clobber these.*/
  3445. if (!pipe_config->timings_set)
  3446. drm_mode_set_crtcinfo(adjusted_mode, 0);
  3447. /* Cantiga+ cannot handle modes with a hsync front porch of 0.
  3448. * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
  3449. */
  3450. if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
  3451. adjusted_mode->hsync_start == adjusted_mode->hdisplay)
  3452. return -EINVAL;
  3453. if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
  3454. pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
  3455. } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
  3456. /* only a 8bpc pipe, with 6bpc dither through the panel fitter
  3457. * for lvds. */
  3458. pipe_config->pipe_bpp = 8*3;
  3459. }
  3460. if (HAS_IPS(dev))
  3461. hsw_compute_ips_config(crtc, pipe_config);
  3462. /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
  3463. * clock survives for now. */
  3464. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
  3465. pipe_config->shared_dpll = crtc->config.shared_dpll;
  3466. if (pipe_config->has_pch_encoder)
  3467. return ironlake_fdi_compute_config(crtc, pipe_config);
  3468. return 0;
  3469. }
  3470. static int valleyview_get_display_clock_speed(struct drm_device *dev)
  3471. {
  3472. return 400000; /* FIXME */
  3473. }
  3474. static int i945_get_display_clock_speed(struct drm_device *dev)
  3475. {
  3476. return 400000;
  3477. }
  3478. static int i915_get_display_clock_speed(struct drm_device *dev)
  3479. {
  3480. return 333000;
  3481. }
  3482. static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
  3483. {
  3484. return 200000;
  3485. }
  3486. static int i915gm_get_display_clock_speed(struct drm_device *dev)
  3487. {
  3488. u16 gcfgc = 0;
  3489. pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
  3490. if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
  3491. return 133000;
  3492. else {
  3493. switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
  3494. case GC_DISPLAY_CLOCK_333_MHZ:
  3495. return 333000;
  3496. default:
  3497. case GC_DISPLAY_CLOCK_190_200_MHZ:
  3498. return 190000;
  3499. }
  3500. }
  3501. }
  3502. static int i865_get_display_clock_speed(struct drm_device *dev)
  3503. {
  3504. return 266000;
  3505. }
  3506. static int i855_get_display_clock_speed(struct drm_device *dev)
  3507. {
  3508. u16 hpllcc = 0;
  3509. /* Assume that the hardware is in the high speed state. This
  3510. * should be the default.
  3511. */
  3512. switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
  3513. case GC_CLOCK_133_200:
  3514. case GC_CLOCK_100_200:
  3515. return 200000;
  3516. case GC_CLOCK_166_250:
  3517. return 250000;
  3518. case GC_CLOCK_100_133:
  3519. return 133000;
  3520. }
  3521. /* Shouldn't happen */
  3522. return 0;
  3523. }
  3524. static int i830_get_display_clock_speed(struct drm_device *dev)
  3525. {
  3526. return 133000;
  3527. }
  3528. static void
  3529. intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
  3530. {
  3531. while (*num > DATA_LINK_M_N_MASK ||
  3532. *den > DATA_LINK_M_N_MASK) {
  3533. *num >>= 1;
  3534. *den >>= 1;
  3535. }
  3536. }
  3537. static void compute_m_n(unsigned int m, unsigned int n,
  3538. uint32_t *ret_m, uint32_t *ret_n)
  3539. {
  3540. *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
  3541. *ret_m = div_u64((uint64_t) m * *ret_n, n);
  3542. intel_reduce_m_n_ratio(ret_m, ret_n);
  3543. }
  3544. void
  3545. intel_link_compute_m_n(int bits_per_pixel, int nlanes,
  3546. int pixel_clock, int link_clock,
  3547. struct intel_link_m_n *m_n)
  3548. {
  3549. m_n->tu = 64;
  3550. compute_m_n(bits_per_pixel * pixel_clock,
  3551. link_clock * nlanes * 8,
  3552. &m_n->gmch_m, &m_n->gmch_n);
  3553. compute_m_n(pixel_clock, link_clock,
  3554. &m_n->link_m, &m_n->link_n);
  3555. }
  3556. static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
  3557. {
  3558. if (i915_panel_use_ssc >= 0)
  3559. return i915_panel_use_ssc != 0;
  3560. return dev_priv->vbt.lvds_use_ssc
  3561. && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
  3562. }
  3563. static int vlv_get_refclk(struct drm_crtc *crtc)
  3564. {
  3565. struct drm_device *dev = crtc->dev;
  3566. struct drm_i915_private *dev_priv = dev->dev_private;
  3567. int refclk = 27000; /* for DP & HDMI */
  3568. return 100000; /* only one validated so far */
  3569. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
  3570. refclk = 96000;
  3571. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  3572. if (intel_panel_use_ssc(dev_priv))
  3573. refclk = 100000;
  3574. else
  3575. refclk = 96000;
  3576. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
  3577. refclk = 100000;
  3578. }
  3579. return refclk;
  3580. }
  3581. static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
  3582. {
  3583. struct drm_device *dev = crtc->dev;
  3584. struct drm_i915_private *dev_priv = dev->dev_private;
  3585. int refclk;
  3586. if (IS_VALLEYVIEW(dev)) {
  3587. refclk = vlv_get_refclk(crtc);
  3588. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
  3589. intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
  3590. refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
  3591. DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
  3592. refclk / 1000);
  3593. } else if (!IS_GEN2(dev)) {
  3594. refclk = 96000;
  3595. } else {
  3596. refclk = 48000;
  3597. }
  3598. return refclk;
  3599. }
  3600. static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
  3601. {
  3602. return (1 << dpll->n) << 16 | dpll->m2;
  3603. }
  3604. static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
  3605. {
  3606. return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
  3607. }
  3608. static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
  3609. intel_clock_t *reduced_clock)
  3610. {
  3611. struct drm_device *dev = crtc->base.dev;
  3612. struct drm_i915_private *dev_priv = dev->dev_private;
  3613. int pipe = crtc->pipe;
  3614. u32 fp, fp2 = 0;
  3615. if (IS_PINEVIEW(dev)) {
  3616. fp = pnv_dpll_compute_fp(&crtc->config.dpll);
  3617. if (reduced_clock)
  3618. fp2 = pnv_dpll_compute_fp(reduced_clock);
  3619. } else {
  3620. fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
  3621. if (reduced_clock)
  3622. fp2 = i9xx_dpll_compute_fp(reduced_clock);
  3623. }
  3624. I915_WRITE(FP0(pipe), fp);
  3625. crtc->config.dpll_hw_state.fp0 = fp;
  3626. crtc->lowfreq_avail = false;
  3627. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
  3628. reduced_clock && i915_powersave) {
  3629. I915_WRITE(FP1(pipe), fp2);
  3630. crtc->config.dpll_hw_state.fp1 = fp2;
  3631. crtc->lowfreq_avail = true;
  3632. } else {
  3633. I915_WRITE(FP1(pipe), fp);
  3634. crtc->config.dpll_hw_state.fp1 = fp;
  3635. }
  3636. }
  3637. static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv)
  3638. {
  3639. u32 reg_val;
  3640. /*
  3641. * PLLB opamp always calibrates to max value of 0x3f, force enable it
  3642. * and set it to a reasonable value instead.
  3643. */
  3644. reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
  3645. reg_val &= 0xffffff00;
  3646. reg_val |= 0x00000030;
  3647. vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
  3648. reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
  3649. reg_val &= 0x8cffffff;
  3650. reg_val = 0x8c000000;
  3651. vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
  3652. reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
  3653. reg_val &= 0xffffff00;
  3654. vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
  3655. reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
  3656. reg_val &= 0x00ffffff;
  3657. reg_val |= 0xb0000000;
  3658. vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
  3659. }
  3660. static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
  3661. struct intel_link_m_n *m_n)
  3662. {
  3663. struct drm_device *dev = crtc->base.dev;
  3664. struct drm_i915_private *dev_priv = dev->dev_private;
  3665. int pipe = crtc->pipe;
  3666. I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
  3667. I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
  3668. I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
  3669. I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
  3670. }
  3671. static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
  3672. struct intel_link_m_n *m_n)
  3673. {
  3674. struct drm_device *dev = crtc->base.dev;
  3675. struct drm_i915_private *dev_priv = dev->dev_private;
  3676. int pipe = crtc->pipe;
  3677. enum transcoder transcoder = crtc->config.cpu_transcoder;
  3678. if (INTEL_INFO(dev)->gen >= 5) {
  3679. I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
  3680. I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
  3681. I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
  3682. I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
  3683. } else {
  3684. I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
  3685. I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
  3686. I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
  3687. I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
  3688. }
  3689. }
  3690. static void intel_dp_set_m_n(struct intel_crtc *crtc)
  3691. {
  3692. if (crtc->config.has_pch_encoder)
  3693. intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
  3694. else
  3695. intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
  3696. }
  3697. static void vlv_update_pll(struct intel_crtc *crtc)
  3698. {
  3699. struct drm_device *dev = crtc->base.dev;
  3700. struct drm_i915_private *dev_priv = dev->dev_private;
  3701. struct intel_encoder *encoder;
  3702. int pipe = crtc->pipe;
  3703. u32 dpll, mdiv;
  3704. u32 bestn, bestm1, bestm2, bestp1, bestp2;
  3705. bool is_hdmi;
  3706. u32 coreclk, reg_val, dpll_md;
  3707. mutex_lock(&dev_priv->dpio_lock);
  3708. is_hdmi = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
  3709. bestn = crtc->config.dpll.n;
  3710. bestm1 = crtc->config.dpll.m1;
  3711. bestm2 = crtc->config.dpll.m2;
  3712. bestp1 = crtc->config.dpll.p1;
  3713. bestp2 = crtc->config.dpll.p2;
  3714. /* See eDP HDMI DPIO driver vbios notes doc */
  3715. /* PLL B needs special handling */
  3716. if (pipe)
  3717. vlv_pllb_recal_opamp(dev_priv);
  3718. /* Set up Tx target for periodic Rcomp update */
  3719. vlv_dpio_write(dev_priv, DPIO_IREF_BCAST, 0x0100000f);
  3720. /* Disable target IRef on PLL */
  3721. reg_val = vlv_dpio_read(dev_priv, DPIO_IREF_CTL(pipe));
  3722. reg_val &= 0x00ffffff;
  3723. vlv_dpio_write(dev_priv, DPIO_IREF_CTL(pipe), reg_val);
  3724. /* Disable fast lock */
  3725. vlv_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x610);
  3726. /* Set idtafcrecal before PLL is enabled */
  3727. mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
  3728. mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
  3729. mdiv |= ((bestn << DPIO_N_SHIFT));
  3730. mdiv |= (1 << DPIO_K_SHIFT);
  3731. /*
  3732. * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
  3733. * but we don't support that).
  3734. * Note: don't use the DAC post divider as it seems unstable.
  3735. */
  3736. mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
  3737. vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
  3738. mdiv |= DPIO_ENABLE_CALIBRATION;
  3739. vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
  3740. /* Set HBR and RBR LPF coefficients */
  3741. if (crtc->config.port_clock == 162000 ||
  3742. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
  3743. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
  3744. vlv_dpio_write(dev_priv, DPIO_LPF_COEFF(pipe),
  3745. 0x005f0021);
  3746. else
  3747. vlv_dpio_write(dev_priv, DPIO_LPF_COEFF(pipe),
  3748. 0x00d0000f);
  3749. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
  3750. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
  3751. /* Use SSC source */
  3752. if (!pipe)
  3753. vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
  3754. 0x0df40000);
  3755. else
  3756. vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
  3757. 0x0df70000);
  3758. } else { /* HDMI or VGA */
  3759. /* Use bend source */
  3760. if (!pipe)
  3761. vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
  3762. 0x0df70000);
  3763. else
  3764. vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
  3765. 0x0df40000);
  3766. }
  3767. coreclk = vlv_dpio_read(dev_priv, DPIO_CORE_CLK(pipe));
  3768. coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
  3769. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
  3770. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
  3771. coreclk |= 0x01000000;
  3772. vlv_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), coreclk);
  3773. vlv_dpio_write(dev_priv, DPIO_PLL_CML(pipe), 0x87871000);
  3774. for_each_encoder_on_crtc(dev, &crtc->base, encoder)
  3775. if (encoder->pre_pll_enable)
  3776. encoder->pre_pll_enable(encoder);
  3777. /* Enable DPIO clock input */
  3778. dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
  3779. DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
  3780. if (pipe)
  3781. dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
  3782. dpll |= DPLL_VCO_ENABLE;
  3783. crtc->config.dpll_hw_state.dpll = dpll;
  3784. I915_WRITE(DPLL(pipe), dpll);
  3785. POSTING_READ(DPLL(pipe));
  3786. udelay(150);
  3787. if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
  3788. DRM_ERROR("DPLL %d failed to lock\n", pipe);
  3789. dpll_md = (crtc->config.pixel_multiplier - 1)
  3790. << DPLL_MD_UDI_MULTIPLIER_SHIFT;
  3791. crtc->config.dpll_hw_state.dpll_md = dpll_md;
  3792. I915_WRITE(DPLL_MD(pipe), dpll_md);
  3793. POSTING_READ(DPLL_MD(pipe));
  3794. if (crtc->config.has_dp_encoder)
  3795. intel_dp_set_m_n(crtc);
  3796. mutex_unlock(&dev_priv->dpio_lock);
  3797. }
  3798. static void i9xx_update_pll(struct intel_crtc *crtc,
  3799. intel_clock_t *reduced_clock,
  3800. int num_connectors)
  3801. {
  3802. struct drm_device *dev = crtc->base.dev;
  3803. struct drm_i915_private *dev_priv = dev->dev_private;
  3804. u32 dpll;
  3805. bool is_sdvo;
  3806. struct dpll *clock = &crtc->config.dpll;
  3807. i9xx_update_pll_dividers(crtc, reduced_clock);
  3808. is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
  3809. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
  3810. dpll = DPLL_VGA_MODE_DIS;
  3811. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
  3812. dpll |= DPLLB_MODE_LVDS;
  3813. else
  3814. dpll |= DPLLB_MODE_DAC_SERIAL;
  3815. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
  3816. dpll |= (crtc->config.pixel_multiplier - 1)
  3817. << SDVO_MULTIPLIER_SHIFT_HIRES;
  3818. }
  3819. if (is_sdvo)
  3820. dpll |= DPLL_DVO_HIGH_SPEED;
  3821. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
  3822. dpll |= DPLL_DVO_HIGH_SPEED;
  3823. /* compute bitmask from p1 value */
  3824. if (IS_PINEVIEW(dev))
  3825. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
  3826. else {
  3827. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3828. if (IS_G4X(dev) && reduced_clock)
  3829. dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
  3830. }
  3831. switch (clock->p2) {
  3832. case 5:
  3833. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
  3834. break;
  3835. case 7:
  3836. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
  3837. break;
  3838. case 10:
  3839. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
  3840. break;
  3841. case 14:
  3842. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
  3843. break;
  3844. }
  3845. if (INTEL_INFO(dev)->gen >= 4)
  3846. dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
  3847. if (crtc->config.sdvo_tv_clock)
  3848. dpll |= PLL_REF_INPUT_TVCLKINBC;
  3849. else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
  3850. intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  3851. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  3852. else
  3853. dpll |= PLL_REF_INPUT_DREFCLK;
  3854. dpll |= DPLL_VCO_ENABLE;
  3855. crtc->config.dpll_hw_state.dpll = dpll;
  3856. if (INTEL_INFO(dev)->gen >= 4) {
  3857. u32 dpll_md = (crtc->config.pixel_multiplier - 1)
  3858. << DPLL_MD_UDI_MULTIPLIER_SHIFT;
  3859. crtc->config.dpll_hw_state.dpll_md = dpll_md;
  3860. }
  3861. if (crtc->config.has_dp_encoder)
  3862. intel_dp_set_m_n(crtc);
  3863. }
  3864. static void i8xx_update_pll(struct intel_crtc *crtc,
  3865. intel_clock_t *reduced_clock,
  3866. int num_connectors)
  3867. {
  3868. struct drm_device *dev = crtc->base.dev;
  3869. struct drm_i915_private *dev_priv = dev->dev_private;
  3870. u32 dpll;
  3871. struct dpll *clock = &crtc->config.dpll;
  3872. i9xx_update_pll_dividers(crtc, reduced_clock);
  3873. dpll = DPLL_VGA_MODE_DIS;
  3874. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
  3875. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3876. } else {
  3877. if (clock->p1 == 2)
  3878. dpll |= PLL_P1_DIVIDE_BY_TWO;
  3879. else
  3880. dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3881. if (clock->p2 == 4)
  3882. dpll |= PLL_P2_DIVIDE_BY_4;
  3883. }
  3884. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
  3885. intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  3886. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  3887. else
  3888. dpll |= PLL_REF_INPUT_DREFCLK;
  3889. dpll |= DPLL_VCO_ENABLE;
  3890. crtc->config.dpll_hw_state.dpll = dpll;
  3891. }
  3892. static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
  3893. {
  3894. struct drm_device *dev = intel_crtc->base.dev;
  3895. struct drm_i915_private *dev_priv = dev->dev_private;
  3896. enum pipe pipe = intel_crtc->pipe;
  3897. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  3898. struct drm_display_mode *adjusted_mode =
  3899. &intel_crtc->config.adjusted_mode;
  3900. struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
  3901. uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
  3902. /* We need to be careful not to changed the adjusted mode, for otherwise
  3903. * the hw state checker will get angry at the mismatch. */
  3904. crtc_vtotal = adjusted_mode->crtc_vtotal;
  3905. crtc_vblank_end = adjusted_mode->crtc_vblank_end;
  3906. if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
  3907. /* the chip adds 2 halflines automatically */
  3908. crtc_vtotal -= 1;
  3909. crtc_vblank_end -= 1;
  3910. vsyncshift = adjusted_mode->crtc_hsync_start
  3911. - adjusted_mode->crtc_htotal / 2;
  3912. } else {
  3913. vsyncshift = 0;
  3914. }
  3915. if (INTEL_INFO(dev)->gen > 3)
  3916. I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
  3917. I915_WRITE(HTOTAL(cpu_transcoder),
  3918. (adjusted_mode->crtc_hdisplay - 1) |
  3919. ((adjusted_mode->crtc_htotal - 1) << 16));
  3920. I915_WRITE(HBLANK(cpu_transcoder),
  3921. (adjusted_mode->crtc_hblank_start - 1) |
  3922. ((adjusted_mode->crtc_hblank_end - 1) << 16));
  3923. I915_WRITE(HSYNC(cpu_transcoder),
  3924. (adjusted_mode->crtc_hsync_start - 1) |
  3925. ((adjusted_mode->crtc_hsync_end - 1) << 16));
  3926. I915_WRITE(VTOTAL(cpu_transcoder),
  3927. (adjusted_mode->crtc_vdisplay - 1) |
  3928. ((crtc_vtotal - 1) << 16));
  3929. I915_WRITE(VBLANK(cpu_transcoder),
  3930. (adjusted_mode->crtc_vblank_start - 1) |
  3931. ((crtc_vblank_end - 1) << 16));
  3932. I915_WRITE(VSYNC(cpu_transcoder),
  3933. (adjusted_mode->crtc_vsync_start - 1) |
  3934. ((adjusted_mode->crtc_vsync_end - 1) << 16));
  3935. /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
  3936. * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
  3937. * documented on the DDI_FUNC_CTL register description, EDP Input Select
  3938. * bits. */
  3939. if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
  3940. (pipe == PIPE_B || pipe == PIPE_C))
  3941. I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
  3942. /* pipesrc controls the size that is scaled from, which should
  3943. * always be the user's requested size.
  3944. */
  3945. I915_WRITE(PIPESRC(pipe),
  3946. ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
  3947. }
  3948. static void intel_get_pipe_timings(struct intel_crtc *crtc,
  3949. struct intel_crtc_config *pipe_config)
  3950. {
  3951. struct drm_device *dev = crtc->base.dev;
  3952. struct drm_i915_private *dev_priv = dev->dev_private;
  3953. enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
  3954. uint32_t tmp;
  3955. tmp = I915_READ(HTOTAL(cpu_transcoder));
  3956. pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
  3957. pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
  3958. tmp = I915_READ(HBLANK(cpu_transcoder));
  3959. pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
  3960. pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
  3961. tmp = I915_READ(HSYNC(cpu_transcoder));
  3962. pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
  3963. pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
  3964. tmp = I915_READ(VTOTAL(cpu_transcoder));
  3965. pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
  3966. pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
  3967. tmp = I915_READ(VBLANK(cpu_transcoder));
  3968. pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
  3969. pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
  3970. tmp = I915_READ(VSYNC(cpu_transcoder));
  3971. pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
  3972. pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
  3973. if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
  3974. pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
  3975. pipe_config->adjusted_mode.crtc_vtotal += 1;
  3976. pipe_config->adjusted_mode.crtc_vblank_end += 1;
  3977. }
  3978. tmp = I915_READ(PIPESRC(crtc->pipe));
  3979. pipe_config->requested_mode.vdisplay = (tmp & 0xffff) + 1;
  3980. pipe_config->requested_mode.hdisplay = ((tmp >> 16) & 0xffff) + 1;
  3981. }
  3982. static void intel_crtc_mode_from_pipe_config(struct intel_crtc *intel_crtc,
  3983. struct intel_crtc_config *pipe_config)
  3984. {
  3985. struct drm_crtc *crtc = &intel_crtc->base;
  3986. crtc->mode.hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
  3987. crtc->mode.htotal = pipe_config->adjusted_mode.crtc_htotal;
  3988. crtc->mode.hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
  3989. crtc->mode.hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
  3990. crtc->mode.vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
  3991. crtc->mode.vtotal = pipe_config->adjusted_mode.crtc_vtotal;
  3992. crtc->mode.vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
  3993. crtc->mode.vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
  3994. crtc->mode.flags = pipe_config->adjusted_mode.flags;
  3995. crtc->mode.clock = pipe_config->adjusted_mode.clock;
  3996. crtc->mode.flags |= pipe_config->adjusted_mode.flags;
  3997. }
  3998. static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
  3999. {
  4000. struct drm_device *dev = intel_crtc->base.dev;
  4001. struct drm_i915_private *dev_priv = dev->dev_private;
  4002. uint32_t pipeconf;
  4003. pipeconf = 0;
  4004. if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
  4005. /* Enable pixel doubling when the dot clock is > 90% of the (display)
  4006. * core speed.
  4007. *
  4008. * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
  4009. * pipe == 0 check?
  4010. */
  4011. if (intel_crtc->config.requested_mode.clock >
  4012. dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
  4013. pipeconf |= PIPECONF_DOUBLE_WIDE;
  4014. }
  4015. /* only g4x and later have fancy bpc/dither controls */
  4016. if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
  4017. /* Bspec claims that we can't use dithering for 30bpp pipes. */
  4018. if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
  4019. pipeconf |= PIPECONF_DITHER_EN |
  4020. PIPECONF_DITHER_TYPE_SP;
  4021. switch (intel_crtc->config.pipe_bpp) {
  4022. case 18:
  4023. pipeconf |= PIPECONF_6BPC;
  4024. break;
  4025. case 24:
  4026. pipeconf |= PIPECONF_8BPC;
  4027. break;
  4028. case 30:
  4029. pipeconf |= PIPECONF_10BPC;
  4030. break;
  4031. default:
  4032. /* Case prevented by intel_choose_pipe_bpp_dither. */
  4033. BUG();
  4034. }
  4035. }
  4036. if (HAS_PIPE_CXSR(dev)) {
  4037. if (intel_crtc->lowfreq_avail) {
  4038. DRM_DEBUG_KMS("enabling CxSR downclocking\n");
  4039. pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
  4040. } else {
  4041. DRM_DEBUG_KMS("disabling CxSR downclocking\n");
  4042. }
  4043. }
  4044. if (!IS_GEN2(dev) &&
  4045. intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
  4046. pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
  4047. else
  4048. pipeconf |= PIPECONF_PROGRESSIVE;
  4049. if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
  4050. pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
  4051. I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
  4052. POSTING_READ(PIPECONF(intel_crtc->pipe));
  4053. }
  4054. static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
  4055. int x, int y,
  4056. struct drm_framebuffer *fb)
  4057. {
  4058. struct drm_device *dev = crtc->dev;
  4059. struct drm_i915_private *dev_priv = dev->dev_private;
  4060. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4061. struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
  4062. int pipe = intel_crtc->pipe;
  4063. int plane = intel_crtc->plane;
  4064. int refclk, num_connectors = 0;
  4065. intel_clock_t clock, reduced_clock;
  4066. u32 dspcntr;
  4067. bool ok, has_reduced_clock = false;
  4068. bool is_lvds = false;
  4069. struct intel_encoder *encoder;
  4070. const intel_limit_t *limit;
  4071. int ret;
  4072. for_each_encoder_on_crtc(dev, crtc, encoder) {
  4073. switch (encoder->type) {
  4074. case INTEL_OUTPUT_LVDS:
  4075. is_lvds = true;
  4076. break;
  4077. }
  4078. num_connectors++;
  4079. }
  4080. refclk = i9xx_get_refclk(crtc, num_connectors);
  4081. /*
  4082. * Returns a set of divisors for the desired target clock with the given
  4083. * refclk, or FALSE. The returned values represent the clock equation:
  4084. * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
  4085. */
  4086. limit = intel_limit(crtc, refclk);
  4087. ok = dev_priv->display.find_dpll(limit, crtc,
  4088. intel_crtc->config.port_clock,
  4089. refclk, NULL, &clock);
  4090. if (!ok && !intel_crtc->config.clock_set) {
  4091. DRM_ERROR("Couldn't find PLL settings for mode!\n");
  4092. return -EINVAL;
  4093. }
  4094. /* Ensure that the cursor is valid for the new mode before changing... */
  4095. intel_crtc_update_cursor(crtc, true);
  4096. if (is_lvds && dev_priv->lvds_downclock_avail) {
  4097. /*
  4098. * Ensure we match the reduced clock's P to the target clock.
  4099. * If the clocks don't match, we can't switch the display clock
  4100. * by using the FP0/FP1. In such case we will disable the LVDS
  4101. * downclock feature.
  4102. */
  4103. has_reduced_clock =
  4104. dev_priv->display.find_dpll(limit, crtc,
  4105. dev_priv->lvds_downclock,
  4106. refclk, &clock,
  4107. &reduced_clock);
  4108. }
  4109. /* Compat-code for transition, will disappear. */
  4110. if (!intel_crtc->config.clock_set) {
  4111. intel_crtc->config.dpll.n = clock.n;
  4112. intel_crtc->config.dpll.m1 = clock.m1;
  4113. intel_crtc->config.dpll.m2 = clock.m2;
  4114. intel_crtc->config.dpll.p1 = clock.p1;
  4115. intel_crtc->config.dpll.p2 = clock.p2;
  4116. }
  4117. if (IS_GEN2(dev))
  4118. i8xx_update_pll(intel_crtc,
  4119. has_reduced_clock ? &reduced_clock : NULL,
  4120. num_connectors);
  4121. else if (IS_VALLEYVIEW(dev))
  4122. vlv_update_pll(intel_crtc);
  4123. else
  4124. i9xx_update_pll(intel_crtc,
  4125. has_reduced_clock ? &reduced_clock : NULL,
  4126. num_connectors);
  4127. /* Set up the display plane register */
  4128. dspcntr = DISPPLANE_GAMMA_ENABLE;
  4129. if (!IS_VALLEYVIEW(dev)) {
  4130. if (pipe == 0)
  4131. dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
  4132. else
  4133. dspcntr |= DISPPLANE_SEL_PIPE_B;
  4134. }
  4135. intel_set_pipe_timings(intel_crtc);
  4136. /* pipesrc and dspsize control the size that is scaled from,
  4137. * which should always be the user's requested size.
  4138. */
  4139. I915_WRITE(DSPSIZE(plane),
  4140. ((mode->vdisplay - 1) << 16) |
  4141. (mode->hdisplay - 1));
  4142. I915_WRITE(DSPPOS(plane), 0);
  4143. i9xx_set_pipeconf(intel_crtc);
  4144. I915_WRITE(DSPCNTR(plane), dspcntr);
  4145. POSTING_READ(DSPCNTR(plane));
  4146. ret = intel_pipe_set_base(crtc, x, y, fb);
  4147. intel_update_watermarks(dev);
  4148. return ret;
  4149. }
  4150. static void i9xx_get_pfit_config(struct intel_crtc *crtc,
  4151. struct intel_crtc_config *pipe_config)
  4152. {
  4153. struct drm_device *dev = crtc->base.dev;
  4154. struct drm_i915_private *dev_priv = dev->dev_private;
  4155. uint32_t tmp;
  4156. tmp = I915_READ(PFIT_CONTROL);
  4157. if (INTEL_INFO(dev)->gen < 4) {
  4158. if (crtc->pipe != PIPE_B)
  4159. return;
  4160. /* gen2/3 store dither state in pfit control, needs to match */
  4161. pipe_config->gmch_pfit.control = tmp & PANEL_8TO6_DITHER_ENABLE;
  4162. } else {
  4163. if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
  4164. return;
  4165. }
  4166. if (!(tmp & PFIT_ENABLE))
  4167. return;
  4168. pipe_config->gmch_pfit.control = I915_READ(PFIT_CONTROL);
  4169. pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
  4170. if (INTEL_INFO(dev)->gen < 5)
  4171. pipe_config->gmch_pfit.lvds_border_bits =
  4172. I915_READ(LVDS) & LVDS_BORDER_ENABLE;
  4173. }
  4174. static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
  4175. struct intel_crtc_config *pipe_config)
  4176. {
  4177. struct drm_device *dev = crtc->base.dev;
  4178. struct drm_i915_private *dev_priv = dev->dev_private;
  4179. uint32_t tmp;
  4180. pipe_config->cpu_transcoder = crtc->pipe;
  4181. pipe_config->shared_dpll = DPLL_ID_PRIVATE;
  4182. tmp = I915_READ(PIPECONF(crtc->pipe));
  4183. if (!(tmp & PIPECONF_ENABLE))
  4184. return false;
  4185. intel_get_pipe_timings(crtc, pipe_config);
  4186. i9xx_get_pfit_config(crtc, pipe_config);
  4187. if (INTEL_INFO(dev)->gen >= 4) {
  4188. tmp = I915_READ(DPLL_MD(crtc->pipe));
  4189. pipe_config->pixel_multiplier =
  4190. ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
  4191. >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
  4192. pipe_config->dpll_hw_state.dpll_md = tmp;
  4193. } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
  4194. tmp = I915_READ(DPLL(crtc->pipe));
  4195. pipe_config->pixel_multiplier =
  4196. ((tmp & SDVO_MULTIPLIER_MASK)
  4197. >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
  4198. } else {
  4199. /* Note that on i915G/GM the pixel multiplier is in the sdvo
  4200. * port and will be fixed up in the encoder->get_config
  4201. * function. */
  4202. pipe_config->pixel_multiplier = 1;
  4203. }
  4204. pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
  4205. if (!IS_VALLEYVIEW(dev)) {
  4206. pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
  4207. pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
  4208. } else {
  4209. /* Mask out read-only status bits. */
  4210. pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
  4211. DPLL_PORTC_READY_MASK |
  4212. DPLL_PORTB_READY_MASK);
  4213. }
  4214. return true;
  4215. }
  4216. static void ironlake_init_pch_refclk(struct drm_device *dev)
  4217. {
  4218. struct drm_i915_private *dev_priv = dev->dev_private;
  4219. struct drm_mode_config *mode_config = &dev->mode_config;
  4220. struct intel_encoder *encoder;
  4221. u32 val, final;
  4222. bool has_lvds = false;
  4223. bool has_cpu_edp = false;
  4224. bool has_panel = false;
  4225. bool has_ck505 = false;
  4226. bool can_ssc = false;
  4227. /* We need to take the global config into account */
  4228. list_for_each_entry(encoder, &mode_config->encoder_list,
  4229. base.head) {
  4230. switch (encoder->type) {
  4231. case INTEL_OUTPUT_LVDS:
  4232. has_panel = true;
  4233. has_lvds = true;
  4234. break;
  4235. case INTEL_OUTPUT_EDP:
  4236. has_panel = true;
  4237. if (enc_to_dig_port(&encoder->base)->port == PORT_A)
  4238. has_cpu_edp = true;
  4239. break;
  4240. }
  4241. }
  4242. if (HAS_PCH_IBX(dev)) {
  4243. has_ck505 = dev_priv->vbt.display_clock_mode;
  4244. can_ssc = has_ck505;
  4245. } else {
  4246. has_ck505 = false;
  4247. can_ssc = true;
  4248. }
  4249. DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
  4250. has_panel, has_lvds, has_ck505);
  4251. /* Ironlake: try to setup display ref clock before DPLL
  4252. * enabling. This is only under driver's control after
  4253. * PCH B stepping, previous chipset stepping should be
  4254. * ignoring this setting.
  4255. */
  4256. val = I915_READ(PCH_DREF_CONTROL);
  4257. /* As we must carefully and slowly disable/enable each source in turn,
  4258. * compute the final state we want first and check if we need to
  4259. * make any changes at all.
  4260. */
  4261. final = val;
  4262. final &= ~DREF_NONSPREAD_SOURCE_MASK;
  4263. if (has_ck505)
  4264. final |= DREF_NONSPREAD_CK505_ENABLE;
  4265. else
  4266. final |= DREF_NONSPREAD_SOURCE_ENABLE;
  4267. final &= ~DREF_SSC_SOURCE_MASK;
  4268. final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  4269. final &= ~DREF_SSC1_ENABLE;
  4270. if (has_panel) {
  4271. final |= DREF_SSC_SOURCE_ENABLE;
  4272. if (intel_panel_use_ssc(dev_priv) && can_ssc)
  4273. final |= DREF_SSC1_ENABLE;
  4274. if (has_cpu_edp) {
  4275. if (intel_panel_use_ssc(dev_priv) && can_ssc)
  4276. final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
  4277. else
  4278. final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
  4279. } else
  4280. final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4281. } else {
  4282. final |= DREF_SSC_SOURCE_DISABLE;
  4283. final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4284. }
  4285. if (final == val)
  4286. return;
  4287. /* Always enable nonspread source */
  4288. val &= ~DREF_NONSPREAD_SOURCE_MASK;
  4289. if (has_ck505)
  4290. val |= DREF_NONSPREAD_CK505_ENABLE;
  4291. else
  4292. val |= DREF_NONSPREAD_SOURCE_ENABLE;
  4293. if (has_panel) {
  4294. val &= ~DREF_SSC_SOURCE_MASK;
  4295. val |= DREF_SSC_SOURCE_ENABLE;
  4296. /* SSC must be turned on before enabling the CPU output */
  4297. if (intel_panel_use_ssc(dev_priv) && can_ssc) {
  4298. DRM_DEBUG_KMS("Using SSC on panel\n");
  4299. val |= DREF_SSC1_ENABLE;
  4300. } else
  4301. val &= ~DREF_SSC1_ENABLE;
  4302. /* Get SSC going before enabling the outputs */
  4303. I915_WRITE(PCH_DREF_CONTROL, val);
  4304. POSTING_READ(PCH_DREF_CONTROL);
  4305. udelay(200);
  4306. val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  4307. /* Enable CPU source on CPU attached eDP */
  4308. if (has_cpu_edp) {
  4309. if (intel_panel_use_ssc(dev_priv) && can_ssc) {
  4310. DRM_DEBUG_KMS("Using SSC on eDP\n");
  4311. val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
  4312. }
  4313. else
  4314. val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
  4315. } else
  4316. val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4317. I915_WRITE(PCH_DREF_CONTROL, val);
  4318. POSTING_READ(PCH_DREF_CONTROL);
  4319. udelay(200);
  4320. } else {
  4321. DRM_DEBUG_KMS("Disabling SSC entirely\n");
  4322. val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  4323. /* Turn off CPU output */
  4324. val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4325. I915_WRITE(PCH_DREF_CONTROL, val);
  4326. POSTING_READ(PCH_DREF_CONTROL);
  4327. udelay(200);
  4328. /* Turn off the SSC source */
  4329. val &= ~DREF_SSC_SOURCE_MASK;
  4330. val |= DREF_SSC_SOURCE_DISABLE;
  4331. /* Turn off SSC1 */
  4332. val &= ~DREF_SSC1_ENABLE;
  4333. I915_WRITE(PCH_DREF_CONTROL, val);
  4334. POSTING_READ(PCH_DREF_CONTROL);
  4335. udelay(200);
  4336. }
  4337. BUG_ON(val != final);
  4338. }
  4339. /* Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O. */
  4340. static void lpt_init_pch_refclk(struct drm_device *dev)
  4341. {
  4342. struct drm_i915_private *dev_priv = dev->dev_private;
  4343. struct drm_mode_config *mode_config = &dev->mode_config;
  4344. struct intel_encoder *encoder;
  4345. bool has_vga = false;
  4346. bool is_sdv = false;
  4347. u32 tmp;
  4348. list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
  4349. switch (encoder->type) {
  4350. case INTEL_OUTPUT_ANALOG:
  4351. has_vga = true;
  4352. break;
  4353. }
  4354. }
  4355. if (!has_vga)
  4356. return;
  4357. mutex_lock(&dev_priv->dpio_lock);
  4358. /* XXX: Rip out SDV support once Haswell ships for real. */
  4359. if (IS_HASWELL(dev) && (dev->pci_device & 0xFF00) == 0x0C00)
  4360. is_sdv = true;
  4361. tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
  4362. tmp &= ~SBI_SSCCTL_DISABLE;
  4363. tmp |= SBI_SSCCTL_PATHALT;
  4364. intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
  4365. udelay(24);
  4366. tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
  4367. tmp &= ~SBI_SSCCTL_PATHALT;
  4368. intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
  4369. if (!is_sdv) {
  4370. tmp = I915_READ(SOUTH_CHICKEN2);
  4371. tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
  4372. I915_WRITE(SOUTH_CHICKEN2, tmp);
  4373. if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
  4374. FDI_MPHY_IOSFSB_RESET_STATUS, 100))
  4375. DRM_ERROR("FDI mPHY reset assert timeout\n");
  4376. tmp = I915_READ(SOUTH_CHICKEN2);
  4377. tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
  4378. I915_WRITE(SOUTH_CHICKEN2, tmp);
  4379. if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
  4380. FDI_MPHY_IOSFSB_RESET_STATUS) == 0,
  4381. 100))
  4382. DRM_ERROR("FDI mPHY reset de-assert timeout\n");
  4383. }
  4384. tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
  4385. tmp &= ~(0xFF << 24);
  4386. tmp |= (0x12 << 24);
  4387. intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
  4388. if (is_sdv) {
  4389. tmp = intel_sbi_read(dev_priv, 0x800C, SBI_MPHY);
  4390. tmp |= 0x7FFF;
  4391. intel_sbi_write(dev_priv, 0x800C, tmp, SBI_MPHY);
  4392. }
  4393. tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
  4394. tmp |= (1 << 11);
  4395. intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
  4396. tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
  4397. tmp |= (1 << 11);
  4398. intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
  4399. if (is_sdv) {
  4400. tmp = intel_sbi_read(dev_priv, 0x2038, SBI_MPHY);
  4401. tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
  4402. intel_sbi_write(dev_priv, 0x2038, tmp, SBI_MPHY);
  4403. tmp = intel_sbi_read(dev_priv, 0x2138, SBI_MPHY);
  4404. tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
  4405. intel_sbi_write(dev_priv, 0x2138, tmp, SBI_MPHY);
  4406. tmp = intel_sbi_read(dev_priv, 0x203C, SBI_MPHY);
  4407. tmp |= (0x3F << 8);
  4408. intel_sbi_write(dev_priv, 0x203C, tmp, SBI_MPHY);
  4409. tmp = intel_sbi_read(dev_priv, 0x213C, SBI_MPHY);
  4410. tmp |= (0x3F << 8);
  4411. intel_sbi_write(dev_priv, 0x213C, tmp, SBI_MPHY);
  4412. }
  4413. tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
  4414. tmp |= (1 << 24) | (1 << 21) | (1 << 18);
  4415. intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
  4416. tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
  4417. tmp |= (1 << 24) | (1 << 21) | (1 << 18);
  4418. intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
  4419. if (!is_sdv) {
  4420. tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
  4421. tmp &= ~(7 << 13);
  4422. tmp |= (5 << 13);
  4423. intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
  4424. tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
  4425. tmp &= ~(7 << 13);
  4426. tmp |= (5 << 13);
  4427. intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
  4428. }
  4429. tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
  4430. tmp &= ~0xFF;
  4431. tmp |= 0x1C;
  4432. intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
  4433. tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
  4434. tmp &= ~0xFF;
  4435. tmp |= 0x1C;
  4436. intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
  4437. tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
  4438. tmp &= ~(0xFF << 16);
  4439. tmp |= (0x1C << 16);
  4440. intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
  4441. tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
  4442. tmp &= ~(0xFF << 16);
  4443. tmp |= (0x1C << 16);
  4444. intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
  4445. if (!is_sdv) {
  4446. tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
  4447. tmp |= (1 << 27);
  4448. intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
  4449. tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
  4450. tmp |= (1 << 27);
  4451. intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
  4452. tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
  4453. tmp &= ~(0xF << 28);
  4454. tmp |= (4 << 28);
  4455. intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
  4456. tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
  4457. tmp &= ~(0xF << 28);
  4458. tmp |= (4 << 28);
  4459. intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
  4460. }
  4461. /* ULT uses SBI_GEN0, but ULT doesn't have VGA, so we don't care. */
  4462. tmp = intel_sbi_read(dev_priv, SBI_DBUFF0, SBI_ICLK);
  4463. tmp |= SBI_DBUFF0_ENABLE;
  4464. intel_sbi_write(dev_priv, SBI_DBUFF0, tmp, SBI_ICLK);
  4465. mutex_unlock(&dev_priv->dpio_lock);
  4466. }
  4467. /*
  4468. * Initialize reference clocks when the driver loads
  4469. */
  4470. void intel_init_pch_refclk(struct drm_device *dev)
  4471. {
  4472. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
  4473. ironlake_init_pch_refclk(dev);
  4474. else if (HAS_PCH_LPT(dev))
  4475. lpt_init_pch_refclk(dev);
  4476. }
  4477. static int ironlake_get_refclk(struct drm_crtc *crtc)
  4478. {
  4479. struct drm_device *dev = crtc->dev;
  4480. struct drm_i915_private *dev_priv = dev->dev_private;
  4481. struct intel_encoder *encoder;
  4482. int num_connectors = 0;
  4483. bool is_lvds = false;
  4484. for_each_encoder_on_crtc(dev, crtc, encoder) {
  4485. switch (encoder->type) {
  4486. case INTEL_OUTPUT_LVDS:
  4487. is_lvds = true;
  4488. break;
  4489. }
  4490. num_connectors++;
  4491. }
  4492. if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
  4493. DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
  4494. dev_priv->vbt.lvds_ssc_freq);
  4495. return dev_priv->vbt.lvds_ssc_freq * 1000;
  4496. }
  4497. return 120000;
  4498. }
  4499. static void ironlake_set_pipeconf(struct drm_crtc *crtc)
  4500. {
  4501. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  4502. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4503. int pipe = intel_crtc->pipe;
  4504. uint32_t val;
  4505. val = 0;
  4506. switch (intel_crtc->config.pipe_bpp) {
  4507. case 18:
  4508. val |= PIPECONF_6BPC;
  4509. break;
  4510. case 24:
  4511. val |= PIPECONF_8BPC;
  4512. break;
  4513. case 30:
  4514. val |= PIPECONF_10BPC;
  4515. break;
  4516. case 36:
  4517. val |= PIPECONF_12BPC;
  4518. break;
  4519. default:
  4520. /* Case prevented by intel_choose_pipe_bpp_dither. */
  4521. BUG();
  4522. }
  4523. if (intel_crtc->config.dither)
  4524. val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
  4525. if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
  4526. val |= PIPECONF_INTERLACED_ILK;
  4527. else
  4528. val |= PIPECONF_PROGRESSIVE;
  4529. if (intel_crtc->config.limited_color_range)
  4530. val |= PIPECONF_COLOR_RANGE_SELECT;
  4531. I915_WRITE(PIPECONF(pipe), val);
  4532. POSTING_READ(PIPECONF(pipe));
  4533. }
  4534. /*
  4535. * Set up the pipe CSC unit.
  4536. *
  4537. * Currently only full range RGB to limited range RGB conversion
  4538. * is supported, but eventually this should handle various
  4539. * RGB<->YCbCr scenarios as well.
  4540. */
  4541. static void intel_set_pipe_csc(struct drm_crtc *crtc)
  4542. {
  4543. struct drm_device *dev = crtc->dev;
  4544. struct drm_i915_private *dev_priv = dev->dev_private;
  4545. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4546. int pipe = intel_crtc->pipe;
  4547. uint16_t coeff = 0x7800; /* 1.0 */
  4548. /*
  4549. * TODO: Check what kind of values actually come out of the pipe
  4550. * with these coeff/postoff values and adjust to get the best
  4551. * accuracy. Perhaps we even need to take the bpc value into
  4552. * consideration.
  4553. */
  4554. if (intel_crtc->config.limited_color_range)
  4555. coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
  4556. /*
  4557. * GY/GU and RY/RU should be the other way around according
  4558. * to BSpec, but reality doesn't agree. Just set them up in
  4559. * a way that results in the correct picture.
  4560. */
  4561. I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
  4562. I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
  4563. I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
  4564. I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
  4565. I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
  4566. I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
  4567. I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
  4568. I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
  4569. I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
  4570. if (INTEL_INFO(dev)->gen > 6) {
  4571. uint16_t postoff = 0;
  4572. if (intel_crtc->config.limited_color_range)
  4573. postoff = (16 * (1 << 13) / 255) & 0x1fff;
  4574. I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
  4575. I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
  4576. I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
  4577. I915_WRITE(PIPE_CSC_MODE(pipe), 0);
  4578. } else {
  4579. uint32_t mode = CSC_MODE_YUV_TO_RGB;
  4580. if (intel_crtc->config.limited_color_range)
  4581. mode |= CSC_BLACK_SCREEN_OFFSET;
  4582. I915_WRITE(PIPE_CSC_MODE(pipe), mode);
  4583. }
  4584. }
  4585. static void haswell_set_pipeconf(struct drm_crtc *crtc)
  4586. {
  4587. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  4588. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4589. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  4590. uint32_t val;
  4591. val = 0;
  4592. if (intel_crtc->config.dither)
  4593. val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
  4594. if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
  4595. val |= PIPECONF_INTERLACED_ILK;
  4596. else
  4597. val |= PIPECONF_PROGRESSIVE;
  4598. I915_WRITE(PIPECONF(cpu_transcoder), val);
  4599. POSTING_READ(PIPECONF(cpu_transcoder));
  4600. I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
  4601. POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
  4602. }
  4603. static bool ironlake_compute_clocks(struct drm_crtc *crtc,
  4604. intel_clock_t *clock,
  4605. bool *has_reduced_clock,
  4606. intel_clock_t *reduced_clock)
  4607. {
  4608. struct drm_device *dev = crtc->dev;
  4609. struct drm_i915_private *dev_priv = dev->dev_private;
  4610. struct intel_encoder *intel_encoder;
  4611. int refclk;
  4612. const intel_limit_t *limit;
  4613. bool ret, is_lvds = false;
  4614. for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
  4615. switch (intel_encoder->type) {
  4616. case INTEL_OUTPUT_LVDS:
  4617. is_lvds = true;
  4618. break;
  4619. }
  4620. }
  4621. refclk = ironlake_get_refclk(crtc);
  4622. /*
  4623. * Returns a set of divisors for the desired target clock with the given
  4624. * refclk, or FALSE. The returned values represent the clock equation:
  4625. * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
  4626. */
  4627. limit = intel_limit(crtc, refclk);
  4628. ret = dev_priv->display.find_dpll(limit, crtc,
  4629. to_intel_crtc(crtc)->config.port_clock,
  4630. refclk, NULL, clock);
  4631. if (!ret)
  4632. return false;
  4633. if (is_lvds && dev_priv->lvds_downclock_avail) {
  4634. /*
  4635. * Ensure we match the reduced clock's P to the target clock.
  4636. * If the clocks don't match, we can't switch the display clock
  4637. * by using the FP0/FP1. In such case we will disable the LVDS
  4638. * downclock feature.
  4639. */
  4640. *has_reduced_clock =
  4641. dev_priv->display.find_dpll(limit, crtc,
  4642. dev_priv->lvds_downclock,
  4643. refclk, clock,
  4644. reduced_clock);
  4645. }
  4646. return true;
  4647. }
  4648. static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
  4649. {
  4650. struct drm_i915_private *dev_priv = dev->dev_private;
  4651. uint32_t temp;
  4652. temp = I915_READ(SOUTH_CHICKEN1);
  4653. if (temp & FDI_BC_BIFURCATION_SELECT)
  4654. return;
  4655. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
  4656. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
  4657. temp |= FDI_BC_BIFURCATION_SELECT;
  4658. DRM_DEBUG_KMS("enabling fdi C rx\n");
  4659. I915_WRITE(SOUTH_CHICKEN1, temp);
  4660. POSTING_READ(SOUTH_CHICKEN1);
  4661. }
  4662. static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
  4663. {
  4664. struct drm_device *dev = intel_crtc->base.dev;
  4665. struct drm_i915_private *dev_priv = dev->dev_private;
  4666. switch (intel_crtc->pipe) {
  4667. case PIPE_A:
  4668. break;
  4669. case PIPE_B:
  4670. if (intel_crtc->config.fdi_lanes > 2)
  4671. WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
  4672. else
  4673. cpt_enable_fdi_bc_bifurcation(dev);
  4674. break;
  4675. case PIPE_C:
  4676. cpt_enable_fdi_bc_bifurcation(dev);
  4677. break;
  4678. default:
  4679. BUG();
  4680. }
  4681. }
  4682. int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
  4683. {
  4684. /*
  4685. * Account for spread spectrum to avoid
  4686. * oversubscribing the link. Max center spread
  4687. * is 2.5%; use 5% for safety's sake.
  4688. */
  4689. u32 bps = target_clock * bpp * 21 / 20;
  4690. return bps / (link_bw * 8) + 1;
  4691. }
  4692. static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
  4693. {
  4694. return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
  4695. }
  4696. static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
  4697. u32 *fp,
  4698. intel_clock_t *reduced_clock, u32 *fp2)
  4699. {
  4700. struct drm_crtc *crtc = &intel_crtc->base;
  4701. struct drm_device *dev = crtc->dev;
  4702. struct drm_i915_private *dev_priv = dev->dev_private;
  4703. struct intel_encoder *intel_encoder;
  4704. uint32_t dpll;
  4705. int factor, num_connectors = 0;
  4706. bool is_lvds = false, is_sdvo = false;
  4707. for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
  4708. switch (intel_encoder->type) {
  4709. case INTEL_OUTPUT_LVDS:
  4710. is_lvds = true;
  4711. break;
  4712. case INTEL_OUTPUT_SDVO:
  4713. case INTEL_OUTPUT_HDMI:
  4714. is_sdvo = true;
  4715. break;
  4716. }
  4717. num_connectors++;
  4718. }
  4719. /* Enable autotuning of the PLL clock (if permissible) */
  4720. factor = 21;
  4721. if (is_lvds) {
  4722. if ((intel_panel_use_ssc(dev_priv) &&
  4723. dev_priv->vbt.lvds_ssc_freq == 100) ||
  4724. (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
  4725. factor = 25;
  4726. } else if (intel_crtc->config.sdvo_tv_clock)
  4727. factor = 20;
  4728. if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
  4729. *fp |= FP_CB_TUNE;
  4730. if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
  4731. *fp2 |= FP_CB_TUNE;
  4732. dpll = 0;
  4733. if (is_lvds)
  4734. dpll |= DPLLB_MODE_LVDS;
  4735. else
  4736. dpll |= DPLLB_MODE_DAC_SERIAL;
  4737. dpll |= (intel_crtc->config.pixel_multiplier - 1)
  4738. << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
  4739. if (is_sdvo)
  4740. dpll |= DPLL_DVO_HIGH_SPEED;
  4741. if (intel_crtc->config.has_dp_encoder)
  4742. dpll |= DPLL_DVO_HIGH_SPEED;
  4743. /* compute bitmask from p1 value */
  4744. dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  4745. /* also FPA1 */
  4746. dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
  4747. switch (intel_crtc->config.dpll.p2) {
  4748. case 5:
  4749. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
  4750. break;
  4751. case 7:
  4752. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
  4753. break;
  4754. case 10:
  4755. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
  4756. break;
  4757. case 14:
  4758. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
  4759. break;
  4760. }
  4761. if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  4762. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  4763. else
  4764. dpll |= PLL_REF_INPUT_DREFCLK;
  4765. return dpll | DPLL_VCO_ENABLE;
  4766. }
  4767. static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
  4768. int x, int y,
  4769. struct drm_framebuffer *fb)
  4770. {
  4771. struct drm_device *dev = crtc->dev;
  4772. struct drm_i915_private *dev_priv = dev->dev_private;
  4773. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4774. int pipe = intel_crtc->pipe;
  4775. int plane = intel_crtc->plane;
  4776. int num_connectors = 0;
  4777. intel_clock_t clock, reduced_clock;
  4778. u32 dpll = 0, fp = 0, fp2 = 0;
  4779. bool ok, has_reduced_clock = false;
  4780. bool is_lvds = false;
  4781. struct intel_encoder *encoder;
  4782. struct intel_shared_dpll *pll;
  4783. int ret;
  4784. for_each_encoder_on_crtc(dev, crtc, encoder) {
  4785. switch (encoder->type) {
  4786. case INTEL_OUTPUT_LVDS:
  4787. is_lvds = true;
  4788. break;
  4789. }
  4790. num_connectors++;
  4791. }
  4792. WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
  4793. "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
  4794. ok = ironlake_compute_clocks(crtc, &clock,
  4795. &has_reduced_clock, &reduced_clock);
  4796. if (!ok && !intel_crtc->config.clock_set) {
  4797. DRM_ERROR("Couldn't find PLL settings for mode!\n");
  4798. return -EINVAL;
  4799. }
  4800. /* Compat-code for transition, will disappear. */
  4801. if (!intel_crtc->config.clock_set) {
  4802. intel_crtc->config.dpll.n = clock.n;
  4803. intel_crtc->config.dpll.m1 = clock.m1;
  4804. intel_crtc->config.dpll.m2 = clock.m2;
  4805. intel_crtc->config.dpll.p1 = clock.p1;
  4806. intel_crtc->config.dpll.p2 = clock.p2;
  4807. }
  4808. /* Ensure that the cursor is valid for the new mode before changing... */
  4809. intel_crtc_update_cursor(crtc, true);
  4810. /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
  4811. if (intel_crtc->config.has_pch_encoder) {
  4812. fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
  4813. if (has_reduced_clock)
  4814. fp2 = i9xx_dpll_compute_fp(&reduced_clock);
  4815. dpll = ironlake_compute_dpll(intel_crtc,
  4816. &fp, &reduced_clock,
  4817. has_reduced_clock ? &fp2 : NULL);
  4818. intel_crtc->config.dpll_hw_state.dpll = dpll;
  4819. intel_crtc->config.dpll_hw_state.fp0 = fp;
  4820. if (has_reduced_clock)
  4821. intel_crtc->config.dpll_hw_state.fp1 = fp2;
  4822. else
  4823. intel_crtc->config.dpll_hw_state.fp1 = fp;
  4824. pll = intel_get_shared_dpll(intel_crtc);
  4825. if (pll == NULL) {
  4826. DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
  4827. pipe_name(pipe));
  4828. return -EINVAL;
  4829. }
  4830. } else
  4831. intel_put_shared_dpll(intel_crtc);
  4832. if (intel_crtc->config.has_dp_encoder)
  4833. intel_dp_set_m_n(intel_crtc);
  4834. if (is_lvds && has_reduced_clock && i915_powersave)
  4835. intel_crtc->lowfreq_avail = true;
  4836. else
  4837. intel_crtc->lowfreq_avail = false;
  4838. if (intel_crtc->config.has_pch_encoder) {
  4839. pll = intel_crtc_to_shared_dpll(intel_crtc);
  4840. }
  4841. intel_set_pipe_timings(intel_crtc);
  4842. if (intel_crtc->config.has_pch_encoder) {
  4843. intel_cpu_transcoder_set_m_n(intel_crtc,
  4844. &intel_crtc->config.fdi_m_n);
  4845. }
  4846. if (IS_IVYBRIDGE(dev))
  4847. ivybridge_update_fdi_bc_bifurcation(intel_crtc);
  4848. ironlake_set_pipeconf(crtc);
  4849. /* Set up the display plane register */
  4850. I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
  4851. POSTING_READ(DSPCNTR(plane));
  4852. ret = intel_pipe_set_base(crtc, x, y, fb);
  4853. intel_update_watermarks(dev);
  4854. return ret;
  4855. }
  4856. static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
  4857. struct intel_crtc_config *pipe_config)
  4858. {
  4859. struct drm_device *dev = crtc->base.dev;
  4860. struct drm_i915_private *dev_priv = dev->dev_private;
  4861. enum transcoder transcoder = pipe_config->cpu_transcoder;
  4862. pipe_config->fdi_m_n.link_m = I915_READ(PIPE_LINK_M1(transcoder));
  4863. pipe_config->fdi_m_n.link_n = I915_READ(PIPE_LINK_N1(transcoder));
  4864. pipe_config->fdi_m_n.gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
  4865. & ~TU_SIZE_MASK;
  4866. pipe_config->fdi_m_n.gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
  4867. pipe_config->fdi_m_n.tu = ((I915_READ(PIPE_DATA_M1(transcoder))
  4868. & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
  4869. }
  4870. static void ironlake_get_pfit_config(struct intel_crtc *crtc,
  4871. struct intel_crtc_config *pipe_config)
  4872. {
  4873. struct drm_device *dev = crtc->base.dev;
  4874. struct drm_i915_private *dev_priv = dev->dev_private;
  4875. uint32_t tmp;
  4876. tmp = I915_READ(PF_CTL(crtc->pipe));
  4877. if (tmp & PF_ENABLE) {
  4878. pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
  4879. pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
  4880. /* We currently do not free assignements of panel fitters on
  4881. * ivb/hsw (since we don't use the higher upscaling modes which
  4882. * differentiates them) so just WARN about this case for now. */
  4883. if (IS_GEN7(dev)) {
  4884. WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
  4885. PF_PIPE_SEL_IVB(crtc->pipe));
  4886. }
  4887. }
  4888. }
  4889. static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
  4890. struct intel_crtc_config *pipe_config)
  4891. {
  4892. struct drm_device *dev = crtc->base.dev;
  4893. struct drm_i915_private *dev_priv = dev->dev_private;
  4894. uint32_t tmp;
  4895. pipe_config->cpu_transcoder = crtc->pipe;
  4896. pipe_config->shared_dpll = DPLL_ID_PRIVATE;
  4897. tmp = I915_READ(PIPECONF(crtc->pipe));
  4898. if (!(tmp & PIPECONF_ENABLE))
  4899. return false;
  4900. if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
  4901. struct intel_shared_dpll *pll;
  4902. pipe_config->has_pch_encoder = true;
  4903. tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
  4904. pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
  4905. FDI_DP_PORT_WIDTH_SHIFT) + 1;
  4906. ironlake_get_fdi_m_n_config(crtc, pipe_config);
  4907. if (HAS_PCH_IBX(dev_priv->dev)) {
  4908. pipe_config->shared_dpll = crtc->pipe;
  4909. } else {
  4910. tmp = I915_READ(PCH_DPLL_SEL);
  4911. if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
  4912. pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
  4913. else
  4914. pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
  4915. }
  4916. pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
  4917. WARN_ON(!pll->get_hw_state(dev_priv, pll,
  4918. &pipe_config->dpll_hw_state));
  4919. tmp = pipe_config->dpll_hw_state.dpll;
  4920. pipe_config->pixel_multiplier =
  4921. ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
  4922. >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
  4923. } else {
  4924. pipe_config->pixel_multiplier = 1;
  4925. }
  4926. intel_get_pipe_timings(crtc, pipe_config);
  4927. ironlake_get_pfit_config(crtc, pipe_config);
  4928. return true;
  4929. }
  4930. static void haswell_modeset_global_resources(struct drm_device *dev)
  4931. {
  4932. bool enable = false;
  4933. struct intel_crtc *crtc;
  4934. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  4935. if (!crtc->base.enabled)
  4936. continue;
  4937. if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.size ||
  4938. crtc->config.cpu_transcoder != TRANSCODER_EDP)
  4939. enable = true;
  4940. }
  4941. intel_set_power_well(dev, enable);
  4942. }
  4943. static int haswell_crtc_mode_set(struct drm_crtc *crtc,
  4944. int x, int y,
  4945. struct drm_framebuffer *fb)
  4946. {
  4947. struct drm_device *dev = crtc->dev;
  4948. struct drm_i915_private *dev_priv = dev->dev_private;
  4949. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4950. int plane = intel_crtc->plane;
  4951. int ret;
  4952. if (!intel_ddi_pll_mode_set(crtc))
  4953. return -EINVAL;
  4954. /* Ensure that the cursor is valid for the new mode before changing... */
  4955. intel_crtc_update_cursor(crtc, true);
  4956. if (intel_crtc->config.has_dp_encoder)
  4957. intel_dp_set_m_n(intel_crtc);
  4958. intel_crtc->lowfreq_avail = false;
  4959. intel_set_pipe_timings(intel_crtc);
  4960. if (intel_crtc->config.has_pch_encoder) {
  4961. intel_cpu_transcoder_set_m_n(intel_crtc,
  4962. &intel_crtc->config.fdi_m_n);
  4963. }
  4964. haswell_set_pipeconf(crtc);
  4965. intel_set_pipe_csc(crtc);
  4966. /* Set up the display plane register */
  4967. I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
  4968. POSTING_READ(DSPCNTR(plane));
  4969. ret = intel_pipe_set_base(crtc, x, y, fb);
  4970. intel_update_watermarks(dev);
  4971. return ret;
  4972. }
  4973. static bool haswell_get_pipe_config(struct intel_crtc *crtc,
  4974. struct intel_crtc_config *pipe_config)
  4975. {
  4976. struct drm_device *dev = crtc->base.dev;
  4977. struct drm_i915_private *dev_priv = dev->dev_private;
  4978. enum intel_display_power_domain pfit_domain;
  4979. uint32_t tmp;
  4980. pipe_config->cpu_transcoder = crtc->pipe;
  4981. pipe_config->shared_dpll = DPLL_ID_PRIVATE;
  4982. tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
  4983. if (tmp & TRANS_DDI_FUNC_ENABLE) {
  4984. enum pipe trans_edp_pipe;
  4985. switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
  4986. default:
  4987. WARN(1, "unknown pipe linked to edp transcoder\n");
  4988. case TRANS_DDI_EDP_INPUT_A_ONOFF:
  4989. case TRANS_DDI_EDP_INPUT_A_ON:
  4990. trans_edp_pipe = PIPE_A;
  4991. break;
  4992. case TRANS_DDI_EDP_INPUT_B_ONOFF:
  4993. trans_edp_pipe = PIPE_B;
  4994. break;
  4995. case TRANS_DDI_EDP_INPUT_C_ONOFF:
  4996. trans_edp_pipe = PIPE_C;
  4997. break;
  4998. }
  4999. if (trans_edp_pipe == crtc->pipe)
  5000. pipe_config->cpu_transcoder = TRANSCODER_EDP;
  5001. }
  5002. if (!intel_display_power_enabled(dev,
  5003. POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
  5004. return false;
  5005. tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
  5006. if (!(tmp & PIPECONF_ENABLE))
  5007. return false;
  5008. /*
  5009. * Haswell has only FDI/PCH transcoder A. It is which is connected to
  5010. * DDI E. So just check whether this pipe is wired to DDI E and whether
  5011. * the PCH transcoder is on.
  5012. */
  5013. tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
  5014. if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
  5015. I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
  5016. pipe_config->has_pch_encoder = true;
  5017. tmp = I915_READ(FDI_RX_CTL(PIPE_A));
  5018. pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
  5019. FDI_DP_PORT_WIDTH_SHIFT) + 1;
  5020. ironlake_get_fdi_m_n_config(crtc, pipe_config);
  5021. }
  5022. intel_get_pipe_timings(crtc, pipe_config);
  5023. pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
  5024. if (intel_display_power_enabled(dev, pfit_domain))
  5025. ironlake_get_pfit_config(crtc, pipe_config);
  5026. pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
  5027. (I915_READ(IPS_CTL) & IPS_ENABLE);
  5028. pipe_config->pixel_multiplier = 1;
  5029. return true;
  5030. }
  5031. static int intel_crtc_mode_set(struct drm_crtc *crtc,
  5032. int x, int y,
  5033. struct drm_framebuffer *fb)
  5034. {
  5035. struct drm_device *dev = crtc->dev;
  5036. struct drm_i915_private *dev_priv = dev->dev_private;
  5037. struct drm_encoder_helper_funcs *encoder_funcs;
  5038. struct intel_encoder *encoder;
  5039. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5040. struct drm_display_mode *adjusted_mode =
  5041. &intel_crtc->config.adjusted_mode;
  5042. struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
  5043. int pipe = intel_crtc->pipe;
  5044. int ret;
  5045. drm_vblank_pre_modeset(dev, pipe);
  5046. ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
  5047. drm_vblank_post_modeset(dev, pipe);
  5048. if (ret != 0)
  5049. return ret;
  5050. for_each_encoder_on_crtc(dev, crtc, encoder) {
  5051. DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
  5052. encoder->base.base.id,
  5053. drm_get_encoder_name(&encoder->base),
  5054. mode->base.id, mode->name);
  5055. if (encoder->mode_set) {
  5056. encoder->mode_set(encoder);
  5057. } else {
  5058. encoder_funcs = encoder->base.helper_private;
  5059. encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
  5060. }
  5061. }
  5062. return 0;
  5063. }
  5064. static bool intel_eld_uptodate(struct drm_connector *connector,
  5065. int reg_eldv, uint32_t bits_eldv,
  5066. int reg_elda, uint32_t bits_elda,
  5067. int reg_edid)
  5068. {
  5069. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5070. uint8_t *eld = connector->eld;
  5071. uint32_t i;
  5072. i = I915_READ(reg_eldv);
  5073. i &= bits_eldv;
  5074. if (!eld[0])
  5075. return !i;
  5076. if (!i)
  5077. return false;
  5078. i = I915_READ(reg_elda);
  5079. i &= ~bits_elda;
  5080. I915_WRITE(reg_elda, i);
  5081. for (i = 0; i < eld[2]; i++)
  5082. if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
  5083. return false;
  5084. return true;
  5085. }
  5086. static void g4x_write_eld(struct drm_connector *connector,
  5087. struct drm_crtc *crtc)
  5088. {
  5089. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5090. uint8_t *eld = connector->eld;
  5091. uint32_t eldv;
  5092. uint32_t len;
  5093. uint32_t i;
  5094. i = I915_READ(G4X_AUD_VID_DID);
  5095. if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
  5096. eldv = G4X_ELDV_DEVCL_DEVBLC;
  5097. else
  5098. eldv = G4X_ELDV_DEVCTG;
  5099. if (intel_eld_uptodate(connector,
  5100. G4X_AUD_CNTL_ST, eldv,
  5101. G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
  5102. G4X_HDMIW_HDMIEDID))
  5103. return;
  5104. i = I915_READ(G4X_AUD_CNTL_ST);
  5105. i &= ~(eldv | G4X_ELD_ADDR);
  5106. len = (i >> 9) & 0x1f; /* ELD buffer size */
  5107. I915_WRITE(G4X_AUD_CNTL_ST, i);
  5108. if (!eld[0])
  5109. return;
  5110. len = min_t(uint8_t, eld[2], len);
  5111. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  5112. for (i = 0; i < len; i++)
  5113. I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
  5114. i = I915_READ(G4X_AUD_CNTL_ST);
  5115. i |= eldv;
  5116. I915_WRITE(G4X_AUD_CNTL_ST, i);
  5117. }
  5118. static void haswell_write_eld(struct drm_connector *connector,
  5119. struct drm_crtc *crtc)
  5120. {
  5121. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5122. uint8_t *eld = connector->eld;
  5123. struct drm_device *dev = crtc->dev;
  5124. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5125. uint32_t eldv;
  5126. uint32_t i;
  5127. int len;
  5128. int pipe = to_intel_crtc(crtc)->pipe;
  5129. int tmp;
  5130. int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
  5131. int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
  5132. int aud_config = HSW_AUD_CFG(pipe);
  5133. int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
  5134. DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
  5135. /* Audio output enable */
  5136. DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
  5137. tmp = I915_READ(aud_cntrl_st2);
  5138. tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
  5139. I915_WRITE(aud_cntrl_st2, tmp);
  5140. /* Wait for 1 vertical blank */
  5141. intel_wait_for_vblank(dev, pipe);
  5142. /* Set ELD valid state */
  5143. tmp = I915_READ(aud_cntrl_st2);
  5144. DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
  5145. tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
  5146. I915_WRITE(aud_cntrl_st2, tmp);
  5147. tmp = I915_READ(aud_cntrl_st2);
  5148. DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
  5149. /* Enable HDMI mode */
  5150. tmp = I915_READ(aud_config);
  5151. DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
  5152. /* clear N_programing_enable and N_value_index */
  5153. tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
  5154. I915_WRITE(aud_config, tmp);
  5155. DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
  5156. eldv = AUDIO_ELD_VALID_A << (pipe * 4);
  5157. intel_crtc->eld_vld = true;
  5158. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
  5159. DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
  5160. eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
  5161. I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
  5162. } else
  5163. I915_WRITE(aud_config, 0);
  5164. if (intel_eld_uptodate(connector,
  5165. aud_cntrl_st2, eldv,
  5166. aud_cntl_st, IBX_ELD_ADDRESS,
  5167. hdmiw_hdmiedid))
  5168. return;
  5169. i = I915_READ(aud_cntrl_st2);
  5170. i &= ~eldv;
  5171. I915_WRITE(aud_cntrl_st2, i);
  5172. if (!eld[0])
  5173. return;
  5174. i = I915_READ(aud_cntl_st);
  5175. i &= ~IBX_ELD_ADDRESS;
  5176. I915_WRITE(aud_cntl_st, i);
  5177. i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
  5178. DRM_DEBUG_DRIVER("port num:%d\n", i);
  5179. len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
  5180. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  5181. for (i = 0; i < len; i++)
  5182. I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
  5183. i = I915_READ(aud_cntrl_st2);
  5184. i |= eldv;
  5185. I915_WRITE(aud_cntrl_st2, i);
  5186. }
  5187. static void ironlake_write_eld(struct drm_connector *connector,
  5188. struct drm_crtc *crtc)
  5189. {
  5190. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5191. uint8_t *eld = connector->eld;
  5192. uint32_t eldv;
  5193. uint32_t i;
  5194. int len;
  5195. int hdmiw_hdmiedid;
  5196. int aud_config;
  5197. int aud_cntl_st;
  5198. int aud_cntrl_st2;
  5199. int pipe = to_intel_crtc(crtc)->pipe;
  5200. if (HAS_PCH_IBX(connector->dev)) {
  5201. hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
  5202. aud_config = IBX_AUD_CFG(pipe);
  5203. aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
  5204. aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
  5205. } else {
  5206. hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
  5207. aud_config = CPT_AUD_CFG(pipe);
  5208. aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
  5209. aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
  5210. }
  5211. DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
  5212. i = I915_READ(aud_cntl_st);
  5213. i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
  5214. if (!i) {
  5215. DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
  5216. /* operate blindly on all ports */
  5217. eldv = IBX_ELD_VALIDB;
  5218. eldv |= IBX_ELD_VALIDB << 4;
  5219. eldv |= IBX_ELD_VALIDB << 8;
  5220. } else {
  5221. DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
  5222. eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
  5223. }
  5224. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
  5225. DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
  5226. eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
  5227. I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
  5228. } else
  5229. I915_WRITE(aud_config, 0);
  5230. if (intel_eld_uptodate(connector,
  5231. aud_cntrl_st2, eldv,
  5232. aud_cntl_st, IBX_ELD_ADDRESS,
  5233. hdmiw_hdmiedid))
  5234. return;
  5235. i = I915_READ(aud_cntrl_st2);
  5236. i &= ~eldv;
  5237. I915_WRITE(aud_cntrl_st2, i);
  5238. if (!eld[0])
  5239. return;
  5240. i = I915_READ(aud_cntl_st);
  5241. i &= ~IBX_ELD_ADDRESS;
  5242. I915_WRITE(aud_cntl_st, i);
  5243. len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
  5244. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  5245. for (i = 0; i < len; i++)
  5246. I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
  5247. i = I915_READ(aud_cntrl_st2);
  5248. i |= eldv;
  5249. I915_WRITE(aud_cntrl_st2, i);
  5250. }
  5251. void intel_write_eld(struct drm_encoder *encoder,
  5252. struct drm_display_mode *mode)
  5253. {
  5254. struct drm_crtc *crtc = encoder->crtc;
  5255. struct drm_connector *connector;
  5256. struct drm_device *dev = encoder->dev;
  5257. struct drm_i915_private *dev_priv = dev->dev_private;
  5258. connector = drm_select_eld(encoder, mode);
  5259. if (!connector)
  5260. return;
  5261. DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  5262. connector->base.id,
  5263. drm_get_connector_name(connector),
  5264. connector->encoder->base.id,
  5265. drm_get_encoder_name(connector->encoder));
  5266. connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
  5267. if (dev_priv->display.write_eld)
  5268. dev_priv->display.write_eld(connector, crtc);
  5269. }
  5270. /** Loads the palette/gamma unit for the CRTC with the prepared values */
  5271. void intel_crtc_load_lut(struct drm_crtc *crtc)
  5272. {
  5273. struct drm_device *dev = crtc->dev;
  5274. struct drm_i915_private *dev_priv = dev->dev_private;
  5275. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5276. enum pipe pipe = intel_crtc->pipe;
  5277. int palreg = PALETTE(pipe);
  5278. int i;
  5279. bool reenable_ips = false;
  5280. /* The clocks have to be on to load the palette. */
  5281. if (!crtc->enabled || !intel_crtc->active)
  5282. return;
  5283. if (!HAS_PCH_SPLIT(dev_priv->dev))
  5284. assert_pll_enabled(dev_priv, pipe);
  5285. /* use legacy palette for Ironlake */
  5286. if (HAS_PCH_SPLIT(dev))
  5287. palreg = LGC_PALETTE(pipe);
  5288. /* Workaround : Do not read or write the pipe palette/gamma data while
  5289. * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
  5290. */
  5291. if (intel_crtc->config.ips_enabled &&
  5292. ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
  5293. GAMMA_MODE_MODE_SPLIT)) {
  5294. hsw_disable_ips(intel_crtc);
  5295. reenable_ips = true;
  5296. }
  5297. for (i = 0; i < 256; i++) {
  5298. I915_WRITE(palreg + 4 * i,
  5299. (intel_crtc->lut_r[i] << 16) |
  5300. (intel_crtc->lut_g[i] << 8) |
  5301. intel_crtc->lut_b[i]);
  5302. }
  5303. if (reenable_ips)
  5304. hsw_enable_ips(intel_crtc);
  5305. }
  5306. static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
  5307. {
  5308. struct drm_device *dev = crtc->dev;
  5309. struct drm_i915_private *dev_priv = dev->dev_private;
  5310. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5311. bool visible = base != 0;
  5312. u32 cntl;
  5313. if (intel_crtc->cursor_visible == visible)
  5314. return;
  5315. cntl = I915_READ(_CURACNTR);
  5316. if (visible) {
  5317. /* On these chipsets we can only modify the base whilst
  5318. * the cursor is disabled.
  5319. */
  5320. I915_WRITE(_CURABASE, base);
  5321. cntl &= ~(CURSOR_FORMAT_MASK);
  5322. /* XXX width must be 64, stride 256 => 0x00 << 28 */
  5323. cntl |= CURSOR_ENABLE |
  5324. CURSOR_GAMMA_ENABLE |
  5325. CURSOR_FORMAT_ARGB;
  5326. } else
  5327. cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
  5328. I915_WRITE(_CURACNTR, cntl);
  5329. intel_crtc->cursor_visible = visible;
  5330. }
  5331. static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
  5332. {
  5333. struct drm_device *dev = crtc->dev;
  5334. struct drm_i915_private *dev_priv = dev->dev_private;
  5335. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5336. int pipe = intel_crtc->pipe;
  5337. bool visible = base != 0;
  5338. if (intel_crtc->cursor_visible != visible) {
  5339. uint32_t cntl = I915_READ(CURCNTR(pipe));
  5340. if (base) {
  5341. cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
  5342. cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
  5343. cntl |= pipe << 28; /* Connect to correct pipe */
  5344. } else {
  5345. cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
  5346. cntl |= CURSOR_MODE_DISABLE;
  5347. }
  5348. I915_WRITE(CURCNTR(pipe), cntl);
  5349. intel_crtc->cursor_visible = visible;
  5350. }
  5351. /* and commit changes on next vblank */
  5352. I915_WRITE(CURBASE(pipe), base);
  5353. }
  5354. static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
  5355. {
  5356. struct drm_device *dev = crtc->dev;
  5357. struct drm_i915_private *dev_priv = dev->dev_private;
  5358. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5359. int pipe = intel_crtc->pipe;
  5360. bool visible = base != 0;
  5361. if (intel_crtc->cursor_visible != visible) {
  5362. uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
  5363. if (base) {
  5364. cntl &= ~CURSOR_MODE;
  5365. cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
  5366. } else {
  5367. cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
  5368. cntl |= CURSOR_MODE_DISABLE;
  5369. }
  5370. if (IS_HASWELL(dev))
  5371. cntl |= CURSOR_PIPE_CSC_ENABLE;
  5372. I915_WRITE(CURCNTR_IVB(pipe), cntl);
  5373. intel_crtc->cursor_visible = visible;
  5374. }
  5375. /* and commit changes on next vblank */
  5376. I915_WRITE(CURBASE_IVB(pipe), base);
  5377. }
  5378. /* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
  5379. static void intel_crtc_update_cursor(struct drm_crtc *crtc,
  5380. bool on)
  5381. {
  5382. struct drm_device *dev = crtc->dev;
  5383. struct drm_i915_private *dev_priv = dev->dev_private;
  5384. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5385. int pipe = intel_crtc->pipe;
  5386. int x = intel_crtc->cursor_x;
  5387. int y = intel_crtc->cursor_y;
  5388. u32 base, pos;
  5389. bool visible;
  5390. pos = 0;
  5391. if (on && crtc->enabled && crtc->fb) {
  5392. base = intel_crtc->cursor_addr;
  5393. if (x > (int) crtc->fb->width)
  5394. base = 0;
  5395. if (y > (int) crtc->fb->height)
  5396. base = 0;
  5397. } else
  5398. base = 0;
  5399. if (x < 0) {
  5400. if (x + intel_crtc->cursor_width < 0)
  5401. base = 0;
  5402. pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
  5403. x = -x;
  5404. }
  5405. pos |= x << CURSOR_X_SHIFT;
  5406. if (y < 0) {
  5407. if (y + intel_crtc->cursor_height < 0)
  5408. base = 0;
  5409. pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
  5410. y = -y;
  5411. }
  5412. pos |= y << CURSOR_Y_SHIFT;
  5413. visible = base != 0;
  5414. if (!visible && !intel_crtc->cursor_visible)
  5415. return;
  5416. if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
  5417. I915_WRITE(CURPOS_IVB(pipe), pos);
  5418. ivb_update_cursor(crtc, base);
  5419. } else {
  5420. I915_WRITE(CURPOS(pipe), pos);
  5421. if (IS_845G(dev) || IS_I865G(dev))
  5422. i845_update_cursor(crtc, base);
  5423. else
  5424. i9xx_update_cursor(crtc, base);
  5425. }
  5426. }
  5427. static int intel_crtc_cursor_set(struct drm_crtc *crtc,
  5428. struct drm_file *file,
  5429. uint32_t handle,
  5430. uint32_t width, uint32_t height)
  5431. {
  5432. struct drm_device *dev = crtc->dev;
  5433. struct drm_i915_private *dev_priv = dev->dev_private;
  5434. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5435. struct drm_i915_gem_object *obj;
  5436. uint32_t addr;
  5437. int ret;
  5438. /* if we want to turn off the cursor ignore width and height */
  5439. if (!handle) {
  5440. DRM_DEBUG_KMS("cursor off\n");
  5441. addr = 0;
  5442. obj = NULL;
  5443. mutex_lock(&dev->struct_mutex);
  5444. goto finish;
  5445. }
  5446. /* Currently we only support 64x64 cursors */
  5447. if (width != 64 || height != 64) {
  5448. DRM_ERROR("we currently only support 64x64 cursors\n");
  5449. return -EINVAL;
  5450. }
  5451. obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
  5452. if (&obj->base == NULL)
  5453. return -ENOENT;
  5454. if (obj->base.size < width * height * 4) {
  5455. DRM_ERROR("buffer is to small\n");
  5456. ret = -ENOMEM;
  5457. goto fail;
  5458. }
  5459. /* we only need to pin inside GTT if cursor is non-phy */
  5460. mutex_lock(&dev->struct_mutex);
  5461. if (!dev_priv->info->cursor_needs_physical) {
  5462. unsigned alignment;
  5463. if (obj->tiling_mode) {
  5464. DRM_ERROR("cursor cannot be tiled\n");
  5465. ret = -EINVAL;
  5466. goto fail_locked;
  5467. }
  5468. /* Note that the w/a also requires 2 PTE of padding following
  5469. * the bo. We currently fill all unused PTE with the shadow
  5470. * page and so we should always have valid PTE following the
  5471. * cursor preventing the VT-d warning.
  5472. */
  5473. alignment = 0;
  5474. if (need_vtd_wa(dev))
  5475. alignment = 64*1024;
  5476. ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
  5477. if (ret) {
  5478. DRM_ERROR("failed to move cursor bo into the GTT\n");
  5479. goto fail_locked;
  5480. }
  5481. ret = i915_gem_object_put_fence(obj);
  5482. if (ret) {
  5483. DRM_ERROR("failed to release fence for cursor");
  5484. goto fail_unpin;
  5485. }
  5486. addr = obj->gtt_offset;
  5487. } else {
  5488. int align = IS_I830(dev) ? 16 * 1024 : 256;
  5489. ret = i915_gem_attach_phys_object(dev, obj,
  5490. (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
  5491. align);
  5492. if (ret) {
  5493. DRM_ERROR("failed to attach phys object\n");
  5494. goto fail_locked;
  5495. }
  5496. addr = obj->phys_obj->handle->busaddr;
  5497. }
  5498. if (IS_GEN2(dev))
  5499. I915_WRITE(CURSIZE, (height << 12) | width);
  5500. finish:
  5501. if (intel_crtc->cursor_bo) {
  5502. if (dev_priv->info->cursor_needs_physical) {
  5503. if (intel_crtc->cursor_bo != obj)
  5504. i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
  5505. } else
  5506. i915_gem_object_unpin(intel_crtc->cursor_bo);
  5507. drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
  5508. }
  5509. mutex_unlock(&dev->struct_mutex);
  5510. intel_crtc->cursor_addr = addr;
  5511. intel_crtc->cursor_bo = obj;
  5512. intel_crtc->cursor_width = width;
  5513. intel_crtc->cursor_height = height;
  5514. intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
  5515. return 0;
  5516. fail_unpin:
  5517. i915_gem_object_unpin(obj);
  5518. fail_locked:
  5519. mutex_unlock(&dev->struct_mutex);
  5520. fail:
  5521. drm_gem_object_unreference_unlocked(&obj->base);
  5522. return ret;
  5523. }
  5524. static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
  5525. {
  5526. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5527. intel_crtc->cursor_x = x;
  5528. intel_crtc->cursor_y = y;
  5529. intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
  5530. return 0;
  5531. }
  5532. /** Sets the color ramps on behalf of RandR */
  5533. void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
  5534. u16 blue, int regno)
  5535. {
  5536. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5537. intel_crtc->lut_r[regno] = red >> 8;
  5538. intel_crtc->lut_g[regno] = green >> 8;
  5539. intel_crtc->lut_b[regno] = blue >> 8;
  5540. }
  5541. void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
  5542. u16 *blue, int regno)
  5543. {
  5544. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5545. *red = intel_crtc->lut_r[regno] << 8;
  5546. *green = intel_crtc->lut_g[regno] << 8;
  5547. *blue = intel_crtc->lut_b[regno] << 8;
  5548. }
  5549. static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  5550. u16 *blue, uint32_t start, uint32_t size)
  5551. {
  5552. int end = (start + size > 256) ? 256 : start + size, i;
  5553. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5554. for (i = start; i < end; i++) {
  5555. intel_crtc->lut_r[i] = red[i] >> 8;
  5556. intel_crtc->lut_g[i] = green[i] >> 8;
  5557. intel_crtc->lut_b[i] = blue[i] >> 8;
  5558. }
  5559. intel_crtc_load_lut(crtc);
  5560. }
  5561. /* VESA 640x480x72Hz mode to set on the pipe */
  5562. static struct drm_display_mode load_detect_mode = {
  5563. DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
  5564. 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  5565. };
  5566. static struct drm_framebuffer *
  5567. intel_framebuffer_create(struct drm_device *dev,
  5568. struct drm_mode_fb_cmd2 *mode_cmd,
  5569. struct drm_i915_gem_object *obj)
  5570. {
  5571. struct intel_framebuffer *intel_fb;
  5572. int ret;
  5573. intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
  5574. if (!intel_fb) {
  5575. drm_gem_object_unreference_unlocked(&obj->base);
  5576. return ERR_PTR(-ENOMEM);
  5577. }
  5578. ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
  5579. if (ret) {
  5580. drm_gem_object_unreference_unlocked(&obj->base);
  5581. kfree(intel_fb);
  5582. return ERR_PTR(ret);
  5583. }
  5584. return &intel_fb->base;
  5585. }
  5586. static u32
  5587. intel_framebuffer_pitch_for_width(int width, int bpp)
  5588. {
  5589. u32 pitch = DIV_ROUND_UP(width * bpp, 8);
  5590. return ALIGN(pitch, 64);
  5591. }
  5592. static u32
  5593. intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
  5594. {
  5595. u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
  5596. return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
  5597. }
  5598. static struct drm_framebuffer *
  5599. intel_framebuffer_create_for_mode(struct drm_device *dev,
  5600. struct drm_display_mode *mode,
  5601. int depth, int bpp)
  5602. {
  5603. struct drm_i915_gem_object *obj;
  5604. struct drm_mode_fb_cmd2 mode_cmd = { 0 };
  5605. obj = i915_gem_alloc_object(dev,
  5606. intel_framebuffer_size_for_mode(mode, bpp));
  5607. if (obj == NULL)
  5608. return ERR_PTR(-ENOMEM);
  5609. mode_cmd.width = mode->hdisplay;
  5610. mode_cmd.height = mode->vdisplay;
  5611. mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
  5612. bpp);
  5613. mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
  5614. return intel_framebuffer_create(dev, &mode_cmd, obj);
  5615. }
  5616. static struct drm_framebuffer *
  5617. mode_fits_in_fbdev(struct drm_device *dev,
  5618. struct drm_display_mode *mode)
  5619. {
  5620. struct drm_i915_private *dev_priv = dev->dev_private;
  5621. struct drm_i915_gem_object *obj;
  5622. struct drm_framebuffer *fb;
  5623. if (dev_priv->fbdev == NULL)
  5624. return NULL;
  5625. obj = dev_priv->fbdev->ifb.obj;
  5626. if (obj == NULL)
  5627. return NULL;
  5628. fb = &dev_priv->fbdev->ifb.base;
  5629. if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
  5630. fb->bits_per_pixel))
  5631. return NULL;
  5632. if (obj->base.size < mode->vdisplay * fb->pitches[0])
  5633. return NULL;
  5634. return fb;
  5635. }
  5636. bool intel_get_load_detect_pipe(struct drm_connector *connector,
  5637. struct drm_display_mode *mode,
  5638. struct intel_load_detect_pipe *old)
  5639. {
  5640. struct intel_crtc *intel_crtc;
  5641. struct intel_encoder *intel_encoder =
  5642. intel_attached_encoder(connector);
  5643. struct drm_crtc *possible_crtc;
  5644. struct drm_encoder *encoder = &intel_encoder->base;
  5645. struct drm_crtc *crtc = NULL;
  5646. struct drm_device *dev = encoder->dev;
  5647. struct drm_framebuffer *fb;
  5648. int i = -1;
  5649. DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  5650. connector->base.id, drm_get_connector_name(connector),
  5651. encoder->base.id, drm_get_encoder_name(encoder));
  5652. /*
  5653. * Algorithm gets a little messy:
  5654. *
  5655. * - if the connector already has an assigned crtc, use it (but make
  5656. * sure it's on first)
  5657. *
  5658. * - try to find the first unused crtc that can drive this connector,
  5659. * and use that if we find one
  5660. */
  5661. /* See if we already have a CRTC for this connector */
  5662. if (encoder->crtc) {
  5663. crtc = encoder->crtc;
  5664. mutex_lock(&crtc->mutex);
  5665. old->dpms_mode = connector->dpms;
  5666. old->load_detect_temp = false;
  5667. /* Make sure the crtc and connector are running */
  5668. if (connector->dpms != DRM_MODE_DPMS_ON)
  5669. connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
  5670. return true;
  5671. }
  5672. /* Find an unused one (if possible) */
  5673. list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
  5674. i++;
  5675. if (!(encoder->possible_crtcs & (1 << i)))
  5676. continue;
  5677. if (!possible_crtc->enabled) {
  5678. crtc = possible_crtc;
  5679. break;
  5680. }
  5681. }
  5682. /*
  5683. * If we didn't find an unused CRTC, don't use any.
  5684. */
  5685. if (!crtc) {
  5686. DRM_DEBUG_KMS("no pipe available for load-detect\n");
  5687. return false;
  5688. }
  5689. mutex_lock(&crtc->mutex);
  5690. intel_encoder->new_crtc = to_intel_crtc(crtc);
  5691. to_intel_connector(connector)->new_encoder = intel_encoder;
  5692. intel_crtc = to_intel_crtc(crtc);
  5693. old->dpms_mode = connector->dpms;
  5694. old->load_detect_temp = true;
  5695. old->release_fb = NULL;
  5696. if (!mode)
  5697. mode = &load_detect_mode;
  5698. /* We need a framebuffer large enough to accommodate all accesses
  5699. * that the plane may generate whilst we perform load detection.
  5700. * We can not rely on the fbcon either being present (we get called
  5701. * during its initialisation to detect all boot displays, or it may
  5702. * not even exist) or that it is large enough to satisfy the
  5703. * requested mode.
  5704. */
  5705. fb = mode_fits_in_fbdev(dev, mode);
  5706. if (fb == NULL) {
  5707. DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
  5708. fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
  5709. old->release_fb = fb;
  5710. } else
  5711. DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
  5712. if (IS_ERR(fb)) {
  5713. DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
  5714. mutex_unlock(&crtc->mutex);
  5715. return false;
  5716. }
  5717. if (intel_set_mode(crtc, mode, 0, 0, fb)) {
  5718. DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
  5719. if (old->release_fb)
  5720. old->release_fb->funcs->destroy(old->release_fb);
  5721. mutex_unlock(&crtc->mutex);
  5722. return false;
  5723. }
  5724. /* let the connector get through one full cycle before testing */
  5725. intel_wait_for_vblank(dev, intel_crtc->pipe);
  5726. return true;
  5727. }
  5728. void intel_release_load_detect_pipe(struct drm_connector *connector,
  5729. struct intel_load_detect_pipe *old)
  5730. {
  5731. struct intel_encoder *intel_encoder =
  5732. intel_attached_encoder(connector);
  5733. struct drm_encoder *encoder = &intel_encoder->base;
  5734. struct drm_crtc *crtc = encoder->crtc;
  5735. DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  5736. connector->base.id, drm_get_connector_name(connector),
  5737. encoder->base.id, drm_get_encoder_name(encoder));
  5738. if (old->load_detect_temp) {
  5739. to_intel_connector(connector)->new_encoder = NULL;
  5740. intel_encoder->new_crtc = NULL;
  5741. intel_set_mode(crtc, NULL, 0, 0, NULL);
  5742. if (old->release_fb) {
  5743. drm_framebuffer_unregister_private(old->release_fb);
  5744. drm_framebuffer_unreference(old->release_fb);
  5745. }
  5746. mutex_unlock(&crtc->mutex);
  5747. return;
  5748. }
  5749. /* Switch crtc and encoder back off if necessary */
  5750. if (old->dpms_mode != DRM_MODE_DPMS_ON)
  5751. connector->funcs->dpms(connector, old->dpms_mode);
  5752. mutex_unlock(&crtc->mutex);
  5753. }
  5754. /* Returns the clock of the currently programmed mode of the given pipe. */
  5755. static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
  5756. struct intel_crtc_config *pipe_config)
  5757. {
  5758. struct drm_device *dev = crtc->base.dev;
  5759. struct drm_i915_private *dev_priv = dev->dev_private;
  5760. int pipe = pipe_config->cpu_transcoder;
  5761. u32 dpll = I915_READ(DPLL(pipe));
  5762. u32 fp;
  5763. intel_clock_t clock;
  5764. if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
  5765. fp = I915_READ(FP0(pipe));
  5766. else
  5767. fp = I915_READ(FP1(pipe));
  5768. clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
  5769. if (IS_PINEVIEW(dev)) {
  5770. clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
  5771. clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
  5772. } else {
  5773. clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
  5774. clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
  5775. }
  5776. if (!IS_GEN2(dev)) {
  5777. if (IS_PINEVIEW(dev))
  5778. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
  5779. DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
  5780. else
  5781. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
  5782. DPLL_FPA01_P1_POST_DIV_SHIFT);
  5783. switch (dpll & DPLL_MODE_MASK) {
  5784. case DPLLB_MODE_DAC_SERIAL:
  5785. clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
  5786. 5 : 10;
  5787. break;
  5788. case DPLLB_MODE_LVDS:
  5789. clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
  5790. 7 : 14;
  5791. break;
  5792. default:
  5793. DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
  5794. "mode\n", (int)(dpll & DPLL_MODE_MASK));
  5795. pipe_config->adjusted_mode.clock = 0;
  5796. return;
  5797. }
  5798. if (IS_PINEVIEW(dev))
  5799. pineview_clock(96000, &clock);
  5800. else
  5801. i9xx_clock(96000, &clock);
  5802. } else {
  5803. bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
  5804. if (is_lvds) {
  5805. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
  5806. DPLL_FPA01_P1_POST_DIV_SHIFT);
  5807. clock.p2 = 14;
  5808. if ((dpll & PLL_REF_INPUT_MASK) ==
  5809. PLLB_REF_INPUT_SPREADSPECTRUMIN) {
  5810. /* XXX: might not be 66MHz */
  5811. i9xx_clock(66000, &clock);
  5812. } else
  5813. i9xx_clock(48000, &clock);
  5814. } else {
  5815. if (dpll & PLL_P1_DIVIDE_BY_TWO)
  5816. clock.p1 = 2;
  5817. else {
  5818. clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
  5819. DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
  5820. }
  5821. if (dpll & PLL_P2_DIVIDE_BY_4)
  5822. clock.p2 = 4;
  5823. else
  5824. clock.p2 = 2;
  5825. i9xx_clock(48000, &clock);
  5826. }
  5827. }
  5828. pipe_config->adjusted_mode.clock = clock.dot *
  5829. pipe_config->pixel_multiplier;
  5830. }
  5831. static void ironlake_crtc_clock_get(struct intel_crtc *crtc,
  5832. struct intel_crtc_config *pipe_config)
  5833. {
  5834. struct drm_device *dev = crtc->base.dev;
  5835. struct drm_i915_private *dev_priv = dev->dev_private;
  5836. enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
  5837. int link_freq, repeat;
  5838. u64 clock;
  5839. u32 link_m, link_n;
  5840. repeat = pipe_config->pixel_multiplier;
  5841. /*
  5842. * The calculation for the data clock is:
  5843. * pixel_clock = ((m/n)*(link_clock * nr_lanes * repeat))/bpp
  5844. * But we want to avoid losing precison if possible, so:
  5845. * pixel_clock = ((m * link_clock * nr_lanes * repeat)/(n*bpp))
  5846. *
  5847. * and the link clock is simpler:
  5848. * link_clock = (m * link_clock * repeat) / n
  5849. */
  5850. /*
  5851. * We need to get the FDI or DP link clock here to derive
  5852. * the M/N dividers.
  5853. *
  5854. * For FDI, we read it from the BIOS or use a fixed 2.7GHz.
  5855. * For DP, it's either 1.62GHz or 2.7GHz.
  5856. * We do our calculations in 10*MHz since we don't need much precison.
  5857. */
  5858. if (pipe_config->has_pch_encoder)
  5859. link_freq = intel_fdi_link_freq(dev) * 10000;
  5860. else
  5861. link_freq = pipe_config->port_clock;
  5862. link_m = I915_READ(PIPE_LINK_M1(cpu_transcoder));
  5863. link_n = I915_READ(PIPE_LINK_N1(cpu_transcoder));
  5864. if (!link_m || !link_n)
  5865. return;
  5866. clock = ((u64)link_m * (u64)link_freq * (u64)repeat);
  5867. do_div(clock, link_n);
  5868. pipe_config->adjusted_mode.clock = clock;
  5869. }
  5870. /** Returns the currently programmed mode of the given pipe. */
  5871. struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
  5872. struct drm_crtc *crtc)
  5873. {
  5874. struct drm_i915_private *dev_priv = dev->dev_private;
  5875. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5876. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  5877. struct drm_display_mode *mode;
  5878. struct intel_crtc_config pipe_config;
  5879. int htot = I915_READ(HTOTAL(cpu_transcoder));
  5880. int hsync = I915_READ(HSYNC(cpu_transcoder));
  5881. int vtot = I915_READ(VTOTAL(cpu_transcoder));
  5882. int vsync = I915_READ(VSYNC(cpu_transcoder));
  5883. mode = kzalloc(sizeof(*mode), GFP_KERNEL);
  5884. if (!mode)
  5885. return NULL;
  5886. /*
  5887. * Construct a pipe_config sufficient for getting the clock info
  5888. * back out of crtc_clock_get.
  5889. *
  5890. * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
  5891. * to use a real value here instead.
  5892. */
  5893. pipe_config.cpu_transcoder = intel_crtc->pipe;
  5894. pipe_config.pixel_multiplier = 1;
  5895. i9xx_crtc_clock_get(intel_crtc, &pipe_config);
  5896. mode->clock = pipe_config.adjusted_mode.clock;
  5897. mode->hdisplay = (htot & 0xffff) + 1;
  5898. mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
  5899. mode->hsync_start = (hsync & 0xffff) + 1;
  5900. mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
  5901. mode->vdisplay = (vtot & 0xffff) + 1;
  5902. mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
  5903. mode->vsync_start = (vsync & 0xffff) + 1;
  5904. mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
  5905. drm_mode_set_name(mode);
  5906. return mode;
  5907. }
  5908. static void intel_increase_pllclock(struct drm_crtc *crtc)
  5909. {
  5910. struct drm_device *dev = crtc->dev;
  5911. drm_i915_private_t *dev_priv = dev->dev_private;
  5912. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5913. int pipe = intel_crtc->pipe;
  5914. int dpll_reg = DPLL(pipe);
  5915. int dpll;
  5916. if (HAS_PCH_SPLIT(dev))
  5917. return;
  5918. if (!dev_priv->lvds_downclock_avail)
  5919. return;
  5920. dpll = I915_READ(dpll_reg);
  5921. if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
  5922. DRM_DEBUG_DRIVER("upclocking LVDS\n");
  5923. assert_panel_unlocked(dev_priv, pipe);
  5924. dpll &= ~DISPLAY_RATE_SELECT_FPA1;
  5925. I915_WRITE(dpll_reg, dpll);
  5926. intel_wait_for_vblank(dev, pipe);
  5927. dpll = I915_READ(dpll_reg);
  5928. if (dpll & DISPLAY_RATE_SELECT_FPA1)
  5929. DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
  5930. }
  5931. }
  5932. static void intel_decrease_pllclock(struct drm_crtc *crtc)
  5933. {
  5934. struct drm_device *dev = crtc->dev;
  5935. drm_i915_private_t *dev_priv = dev->dev_private;
  5936. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5937. if (HAS_PCH_SPLIT(dev))
  5938. return;
  5939. if (!dev_priv->lvds_downclock_avail)
  5940. return;
  5941. /*
  5942. * Since this is called by a timer, we should never get here in
  5943. * the manual case.
  5944. */
  5945. if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
  5946. int pipe = intel_crtc->pipe;
  5947. int dpll_reg = DPLL(pipe);
  5948. int dpll;
  5949. DRM_DEBUG_DRIVER("downclocking LVDS\n");
  5950. assert_panel_unlocked(dev_priv, pipe);
  5951. dpll = I915_READ(dpll_reg);
  5952. dpll |= DISPLAY_RATE_SELECT_FPA1;
  5953. I915_WRITE(dpll_reg, dpll);
  5954. intel_wait_for_vblank(dev, pipe);
  5955. dpll = I915_READ(dpll_reg);
  5956. if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
  5957. DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
  5958. }
  5959. }
  5960. void intel_mark_busy(struct drm_device *dev)
  5961. {
  5962. i915_update_gfx_val(dev->dev_private);
  5963. }
  5964. void intel_mark_idle(struct drm_device *dev)
  5965. {
  5966. struct drm_crtc *crtc;
  5967. if (!i915_powersave)
  5968. return;
  5969. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  5970. if (!crtc->fb)
  5971. continue;
  5972. intel_decrease_pllclock(crtc);
  5973. }
  5974. }
  5975. void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
  5976. struct intel_ring_buffer *ring)
  5977. {
  5978. struct drm_device *dev = obj->base.dev;
  5979. struct drm_crtc *crtc;
  5980. if (!i915_powersave)
  5981. return;
  5982. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  5983. if (!crtc->fb)
  5984. continue;
  5985. if (to_intel_framebuffer(crtc->fb)->obj != obj)
  5986. continue;
  5987. intel_increase_pllclock(crtc);
  5988. if (ring && intel_fbc_enabled(dev))
  5989. ring->fbc_dirty = true;
  5990. }
  5991. }
  5992. static void intel_crtc_destroy(struct drm_crtc *crtc)
  5993. {
  5994. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5995. struct drm_device *dev = crtc->dev;
  5996. struct intel_unpin_work *work;
  5997. unsigned long flags;
  5998. spin_lock_irqsave(&dev->event_lock, flags);
  5999. work = intel_crtc->unpin_work;
  6000. intel_crtc->unpin_work = NULL;
  6001. spin_unlock_irqrestore(&dev->event_lock, flags);
  6002. if (work) {
  6003. cancel_work_sync(&work->work);
  6004. kfree(work);
  6005. }
  6006. intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
  6007. drm_crtc_cleanup(crtc);
  6008. kfree(intel_crtc);
  6009. }
  6010. static void intel_unpin_work_fn(struct work_struct *__work)
  6011. {
  6012. struct intel_unpin_work *work =
  6013. container_of(__work, struct intel_unpin_work, work);
  6014. struct drm_device *dev = work->crtc->dev;
  6015. mutex_lock(&dev->struct_mutex);
  6016. intel_unpin_fb_obj(work->old_fb_obj);
  6017. drm_gem_object_unreference(&work->pending_flip_obj->base);
  6018. drm_gem_object_unreference(&work->old_fb_obj->base);
  6019. intel_update_fbc(dev);
  6020. mutex_unlock(&dev->struct_mutex);
  6021. BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
  6022. atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
  6023. kfree(work);
  6024. }
  6025. static void do_intel_finish_page_flip(struct drm_device *dev,
  6026. struct drm_crtc *crtc)
  6027. {
  6028. drm_i915_private_t *dev_priv = dev->dev_private;
  6029. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6030. struct intel_unpin_work *work;
  6031. unsigned long flags;
  6032. /* Ignore early vblank irqs */
  6033. if (intel_crtc == NULL)
  6034. return;
  6035. spin_lock_irqsave(&dev->event_lock, flags);
  6036. work = intel_crtc->unpin_work;
  6037. /* Ensure we don't miss a work->pending update ... */
  6038. smp_rmb();
  6039. if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
  6040. spin_unlock_irqrestore(&dev->event_lock, flags);
  6041. return;
  6042. }
  6043. /* and that the unpin work is consistent wrt ->pending. */
  6044. smp_rmb();
  6045. intel_crtc->unpin_work = NULL;
  6046. if (work->event)
  6047. drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
  6048. drm_vblank_put(dev, intel_crtc->pipe);
  6049. spin_unlock_irqrestore(&dev->event_lock, flags);
  6050. wake_up_all(&dev_priv->pending_flip_queue);
  6051. queue_work(dev_priv->wq, &work->work);
  6052. trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
  6053. }
  6054. void intel_finish_page_flip(struct drm_device *dev, int pipe)
  6055. {
  6056. drm_i915_private_t *dev_priv = dev->dev_private;
  6057. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  6058. do_intel_finish_page_flip(dev, crtc);
  6059. }
  6060. void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
  6061. {
  6062. drm_i915_private_t *dev_priv = dev->dev_private;
  6063. struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
  6064. do_intel_finish_page_flip(dev, crtc);
  6065. }
  6066. void intel_prepare_page_flip(struct drm_device *dev, int plane)
  6067. {
  6068. drm_i915_private_t *dev_priv = dev->dev_private;
  6069. struct intel_crtc *intel_crtc =
  6070. to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
  6071. unsigned long flags;
  6072. /* NB: An MMIO update of the plane base pointer will also
  6073. * generate a page-flip completion irq, i.e. every modeset
  6074. * is also accompanied by a spurious intel_prepare_page_flip().
  6075. */
  6076. spin_lock_irqsave(&dev->event_lock, flags);
  6077. if (intel_crtc->unpin_work)
  6078. atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
  6079. spin_unlock_irqrestore(&dev->event_lock, flags);
  6080. }
  6081. inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
  6082. {
  6083. /* Ensure that the work item is consistent when activating it ... */
  6084. smp_wmb();
  6085. atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
  6086. /* and that it is marked active as soon as the irq could fire. */
  6087. smp_wmb();
  6088. }
  6089. static int intel_gen2_queue_flip(struct drm_device *dev,
  6090. struct drm_crtc *crtc,
  6091. struct drm_framebuffer *fb,
  6092. struct drm_i915_gem_object *obj)
  6093. {
  6094. struct drm_i915_private *dev_priv = dev->dev_private;
  6095. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6096. u32 flip_mask;
  6097. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6098. int ret;
  6099. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6100. if (ret)
  6101. goto err;
  6102. ret = intel_ring_begin(ring, 6);
  6103. if (ret)
  6104. goto err_unpin;
  6105. /* Can't queue multiple flips, so wait for the previous
  6106. * one to finish before executing the next.
  6107. */
  6108. if (intel_crtc->plane)
  6109. flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
  6110. else
  6111. flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
  6112. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
  6113. intel_ring_emit(ring, MI_NOOP);
  6114. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  6115. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6116. intel_ring_emit(ring, fb->pitches[0]);
  6117. intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
  6118. intel_ring_emit(ring, 0); /* aux display base address, unused */
  6119. intel_mark_page_flip_active(intel_crtc);
  6120. intel_ring_advance(ring);
  6121. return 0;
  6122. err_unpin:
  6123. intel_unpin_fb_obj(obj);
  6124. err:
  6125. return ret;
  6126. }
  6127. static int intel_gen3_queue_flip(struct drm_device *dev,
  6128. struct drm_crtc *crtc,
  6129. struct drm_framebuffer *fb,
  6130. struct drm_i915_gem_object *obj)
  6131. {
  6132. struct drm_i915_private *dev_priv = dev->dev_private;
  6133. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6134. u32 flip_mask;
  6135. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6136. int ret;
  6137. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6138. if (ret)
  6139. goto err;
  6140. ret = intel_ring_begin(ring, 6);
  6141. if (ret)
  6142. goto err_unpin;
  6143. if (intel_crtc->plane)
  6144. flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
  6145. else
  6146. flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
  6147. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
  6148. intel_ring_emit(ring, MI_NOOP);
  6149. intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
  6150. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6151. intel_ring_emit(ring, fb->pitches[0]);
  6152. intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
  6153. intel_ring_emit(ring, MI_NOOP);
  6154. intel_mark_page_flip_active(intel_crtc);
  6155. intel_ring_advance(ring);
  6156. return 0;
  6157. err_unpin:
  6158. intel_unpin_fb_obj(obj);
  6159. err:
  6160. return ret;
  6161. }
  6162. static int intel_gen4_queue_flip(struct drm_device *dev,
  6163. struct drm_crtc *crtc,
  6164. struct drm_framebuffer *fb,
  6165. struct drm_i915_gem_object *obj)
  6166. {
  6167. struct drm_i915_private *dev_priv = dev->dev_private;
  6168. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6169. uint32_t pf, pipesrc;
  6170. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6171. int ret;
  6172. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6173. if (ret)
  6174. goto err;
  6175. ret = intel_ring_begin(ring, 4);
  6176. if (ret)
  6177. goto err_unpin;
  6178. /* i965+ uses the linear or tiled offsets from the
  6179. * Display Registers (which do not change across a page-flip)
  6180. * so we need only reprogram the base address.
  6181. */
  6182. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  6183. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6184. intel_ring_emit(ring, fb->pitches[0]);
  6185. intel_ring_emit(ring,
  6186. (obj->gtt_offset + intel_crtc->dspaddr_offset) |
  6187. obj->tiling_mode);
  6188. /* XXX Enabling the panel-fitter across page-flip is so far
  6189. * untested on non-native modes, so ignore it for now.
  6190. * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
  6191. */
  6192. pf = 0;
  6193. pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
  6194. intel_ring_emit(ring, pf | pipesrc);
  6195. intel_mark_page_flip_active(intel_crtc);
  6196. intel_ring_advance(ring);
  6197. return 0;
  6198. err_unpin:
  6199. intel_unpin_fb_obj(obj);
  6200. err:
  6201. return ret;
  6202. }
  6203. static int intel_gen6_queue_flip(struct drm_device *dev,
  6204. struct drm_crtc *crtc,
  6205. struct drm_framebuffer *fb,
  6206. struct drm_i915_gem_object *obj)
  6207. {
  6208. struct drm_i915_private *dev_priv = dev->dev_private;
  6209. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6210. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6211. uint32_t pf, pipesrc;
  6212. int ret;
  6213. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6214. if (ret)
  6215. goto err;
  6216. ret = intel_ring_begin(ring, 4);
  6217. if (ret)
  6218. goto err_unpin;
  6219. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  6220. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6221. intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
  6222. intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
  6223. /* Contrary to the suggestions in the documentation,
  6224. * "Enable Panel Fitter" does not seem to be required when page
  6225. * flipping with a non-native mode, and worse causes a normal
  6226. * modeset to fail.
  6227. * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
  6228. */
  6229. pf = 0;
  6230. pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
  6231. intel_ring_emit(ring, pf | pipesrc);
  6232. intel_mark_page_flip_active(intel_crtc);
  6233. intel_ring_advance(ring);
  6234. return 0;
  6235. err_unpin:
  6236. intel_unpin_fb_obj(obj);
  6237. err:
  6238. return ret;
  6239. }
  6240. /*
  6241. * On gen7 we currently use the blit ring because (in early silicon at least)
  6242. * the render ring doesn't give us interrpts for page flip completion, which
  6243. * means clients will hang after the first flip is queued. Fortunately the
  6244. * blit ring generates interrupts properly, so use it instead.
  6245. */
  6246. static int intel_gen7_queue_flip(struct drm_device *dev,
  6247. struct drm_crtc *crtc,
  6248. struct drm_framebuffer *fb,
  6249. struct drm_i915_gem_object *obj)
  6250. {
  6251. struct drm_i915_private *dev_priv = dev->dev_private;
  6252. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6253. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  6254. uint32_t plane_bit = 0;
  6255. int ret;
  6256. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6257. if (ret)
  6258. goto err;
  6259. switch(intel_crtc->plane) {
  6260. case PLANE_A:
  6261. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
  6262. break;
  6263. case PLANE_B:
  6264. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
  6265. break;
  6266. case PLANE_C:
  6267. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
  6268. break;
  6269. default:
  6270. WARN_ONCE(1, "unknown plane in flip command\n");
  6271. ret = -ENODEV;
  6272. goto err_unpin;
  6273. }
  6274. ret = intel_ring_begin(ring, 4);
  6275. if (ret)
  6276. goto err_unpin;
  6277. intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
  6278. intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
  6279. intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
  6280. intel_ring_emit(ring, (MI_NOOP));
  6281. intel_mark_page_flip_active(intel_crtc);
  6282. intel_ring_advance(ring);
  6283. return 0;
  6284. err_unpin:
  6285. intel_unpin_fb_obj(obj);
  6286. err:
  6287. return ret;
  6288. }
  6289. static int intel_default_queue_flip(struct drm_device *dev,
  6290. struct drm_crtc *crtc,
  6291. struct drm_framebuffer *fb,
  6292. struct drm_i915_gem_object *obj)
  6293. {
  6294. return -ENODEV;
  6295. }
  6296. static int intel_crtc_page_flip(struct drm_crtc *crtc,
  6297. struct drm_framebuffer *fb,
  6298. struct drm_pending_vblank_event *event)
  6299. {
  6300. struct drm_device *dev = crtc->dev;
  6301. struct drm_i915_private *dev_priv = dev->dev_private;
  6302. struct drm_framebuffer *old_fb = crtc->fb;
  6303. struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
  6304. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6305. struct intel_unpin_work *work;
  6306. unsigned long flags;
  6307. int ret;
  6308. /* Can't change pixel format via MI display flips. */
  6309. if (fb->pixel_format != crtc->fb->pixel_format)
  6310. return -EINVAL;
  6311. /*
  6312. * TILEOFF/LINOFF registers can't be changed via MI display flips.
  6313. * Note that pitch changes could also affect these register.
  6314. */
  6315. if (INTEL_INFO(dev)->gen > 3 &&
  6316. (fb->offsets[0] != crtc->fb->offsets[0] ||
  6317. fb->pitches[0] != crtc->fb->pitches[0]))
  6318. return -EINVAL;
  6319. work = kzalloc(sizeof *work, GFP_KERNEL);
  6320. if (work == NULL)
  6321. return -ENOMEM;
  6322. work->event = event;
  6323. work->crtc = crtc;
  6324. work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
  6325. INIT_WORK(&work->work, intel_unpin_work_fn);
  6326. ret = drm_vblank_get(dev, intel_crtc->pipe);
  6327. if (ret)
  6328. goto free_work;
  6329. /* We borrow the event spin lock for protecting unpin_work */
  6330. spin_lock_irqsave(&dev->event_lock, flags);
  6331. if (intel_crtc->unpin_work) {
  6332. spin_unlock_irqrestore(&dev->event_lock, flags);
  6333. kfree(work);
  6334. drm_vblank_put(dev, intel_crtc->pipe);
  6335. DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
  6336. return -EBUSY;
  6337. }
  6338. intel_crtc->unpin_work = work;
  6339. spin_unlock_irqrestore(&dev->event_lock, flags);
  6340. if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
  6341. flush_workqueue(dev_priv->wq);
  6342. ret = i915_mutex_lock_interruptible(dev);
  6343. if (ret)
  6344. goto cleanup;
  6345. /* Reference the objects for the scheduled work. */
  6346. drm_gem_object_reference(&work->old_fb_obj->base);
  6347. drm_gem_object_reference(&obj->base);
  6348. crtc->fb = fb;
  6349. work->pending_flip_obj = obj;
  6350. work->enable_stall_check = true;
  6351. atomic_inc(&intel_crtc->unpin_work_count);
  6352. intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
  6353. ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
  6354. if (ret)
  6355. goto cleanup_pending;
  6356. intel_disable_fbc(dev);
  6357. intel_mark_fb_busy(obj, NULL);
  6358. mutex_unlock(&dev->struct_mutex);
  6359. trace_i915_flip_request(intel_crtc->plane, obj);
  6360. return 0;
  6361. cleanup_pending:
  6362. atomic_dec(&intel_crtc->unpin_work_count);
  6363. crtc->fb = old_fb;
  6364. drm_gem_object_unreference(&work->old_fb_obj->base);
  6365. drm_gem_object_unreference(&obj->base);
  6366. mutex_unlock(&dev->struct_mutex);
  6367. cleanup:
  6368. spin_lock_irqsave(&dev->event_lock, flags);
  6369. intel_crtc->unpin_work = NULL;
  6370. spin_unlock_irqrestore(&dev->event_lock, flags);
  6371. drm_vblank_put(dev, intel_crtc->pipe);
  6372. free_work:
  6373. kfree(work);
  6374. return ret;
  6375. }
  6376. static struct drm_crtc_helper_funcs intel_helper_funcs = {
  6377. .mode_set_base_atomic = intel_pipe_set_base_atomic,
  6378. .load_lut = intel_crtc_load_lut,
  6379. };
  6380. static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
  6381. struct drm_crtc *crtc)
  6382. {
  6383. struct drm_device *dev;
  6384. struct drm_crtc *tmp;
  6385. int crtc_mask = 1;
  6386. WARN(!crtc, "checking null crtc?\n");
  6387. dev = crtc->dev;
  6388. list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
  6389. if (tmp == crtc)
  6390. break;
  6391. crtc_mask <<= 1;
  6392. }
  6393. if (encoder->possible_crtcs & crtc_mask)
  6394. return true;
  6395. return false;
  6396. }
  6397. /**
  6398. * intel_modeset_update_staged_output_state
  6399. *
  6400. * Updates the staged output configuration state, e.g. after we've read out the
  6401. * current hw state.
  6402. */
  6403. static void intel_modeset_update_staged_output_state(struct drm_device *dev)
  6404. {
  6405. struct intel_encoder *encoder;
  6406. struct intel_connector *connector;
  6407. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6408. base.head) {
  6409. connector->new_encoder =
  6410. to_intel_encoder(connector->base.encoder);
  6411. }
  6412. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6413. base.head) {
  6414. encoder->new_crtc =
  6415. to_intel_crtc(encoder->base.crtc);
  6416. }
  6417. }
  6418. /**
  6419. * intel_modeset_commit_output_state
  6420. *
  6421. * This function copies the stage display pipe configuration to the real one.
  6422. */
  6423. static void intel_modeset_commit_output_state(struct drm_device *dev)
  6424. {
  6425. struct intel_encoder *encoder;
  6426. struct intel_connector *connector;
  6427. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6428. base.head) {
  6429. connector->base.encoder = &connector->new_encoder->base;
  6430. }
  6431. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6432. base.head) {
  6433. encoder->base.crtc = &encoder->new_crtc->base;
  6434. }
  6435. }
  6436. static void
  6437. connected_sink_compute_bpp(struct intel_connector * connector,
  6438. struct intel_crtc_config *pipe_config)
  6439. {
  6440. int bpp = pipe_config->pipe_bpp;
  6441. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
  6442. connector->base.base.id,
  6443. drm_get_connector_name(&connector->base));
  6444. /* Don't use an invalid EDID bpc value */
  6445. if (connector->base.display_info.bpc &&
  6446. connector->base.display_info.bpc * 3 < bpp) {
  6447. DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
  6448. bpp, connector->base.display_info.bpc*3);
  6449. pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
  6450. }
  6451. /* Clamp bpp to 8 on screens without EDID 1.4 */
  6452. if (connector->base.display_info.bpc == 0 && bpp > 24) {
  6453. DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
  6454. bpp);
  6455. pipe_config->pipe_bpp = 24;
  6456. }
  6457. }
  6458. static int
  6459. compute_baseline_pipe_bpp(struct intel_crtc *crtc,
  6460. struct drm_framebuffer *fb,
  6461. struct intel_crtc_config *pipe_config)
  6462. {
  6463. struct drm_device *dev = crtc->base.dev;
  6464. struct intel_connector *connector;
  6465. int bpp;
  6466. switch (fb->pixel_format) {
  6467. case DRM_FORMAT_C8:
  6468. bpp = 8*3; /* since we go through a colormap */
  6469. break;
  6470. case DRM_FORMAT_XRGB1555:
  6471. case DRM_FORMAT_ARGB1555:
  6472. /* checked in intel_framebuffer_init already */
  6473. if (WARN_ON(INTEL_INFO(dev)->gen > 3))
  6474. return -EINVAL;
  6475. case DRM_FORMAT_RGB565:
  6476. bpp = 6*3; /* min is 18bpp */
  6477. break;
  6478. case DRM_FORMAT_XBGR8888:
  6479. case DRM_FORMAT_ABGR8888:
  6480. /* checked in intel_framebuffer_init already */
  6481. if (WARN_ON(INTEL_INFO(dev)->gen < 4))
  6482. return -EINVAL;
  6483. case DRM_FORMAT_XRGB8888:
  6484. case DRM_FORMAT_ARGB8888:
  6485. bpp = 8*3;
  6486. break;
  6487. case DRM_FORMAT_XRGB2101010:
  6488. case DRM_FORMAT_ARGB2101010:
  6489. case DRM_FORMAT_XBGR2101010:
  6490. case DRM_FORMAT_ABGR2101010:
  6491. /* checked in intel_framebuffer_init already */
  6492. if (WARN_ON(INTEL_INFO(dev)->gen < 4))
  6493. return -EINVAL;
  6494. bpp = 10*3;
  6495. break;
  6496. /* TODO: gen4+ supports 16 bpc floating point, too. */
  6497. default:
  6498. DRM_DEBUG_KMS("unsupported depth\n");
  6499. return -EINVAL;
  6500. }
  6501. pipe_config->pipe_bpp = bpp;
  6502. /* Clamp display bpp to EDID value */
  6503. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6504. base.head) {
  6505. if (!connector->new_encoder ||
  6506. connector->new_encoder->new_crtc != crtc)
  6507. continue;
  6508. connected_sink_compute_bpp(connector, pipe_config);
  6509. }
  6510. return bpp;
  6511. }
  6512. static void intel_dump_pipe_config(struct intel_crtc *crtc,
  6513. struct intel_crtc_config *pipe_config,
  6514. const char *context)
  6515. {
  6516. DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
  6517. context, pipe_name(crtc->pipe));
  6518. DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
  6519. DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
  6520. pipe_config->pipe_bpp, pipe_config->dither);
  6521. DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
  6522. pipe_config->has_pch_encoder,
  6523. pipe_config->fdi_lanes,
  6524. pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
  6525. pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
  6526. pipe_config->fdi_m_n.tu);
  6527. DRM_DEBUG_KMS("requested mode:\n");
  6528. drm_mode_debug_printmodeline(&pipe_config->requested_mode);
  6529. DRM_DEBUG_KMS("adjusted mode:\n");
  6530. drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
  6531. DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
  6532. pipe_config->gmch_pfit.control,
  6533. pipe_config->gmch_pfit.pgm_ratios,
  6534. pipe_config->gmch_pfit.lvds_border_bits);
  6535. DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x\n",
  6536. pipe_config->pch_pfit.pos,
  6537. pipe_config->pch_pfit.size);
  6538. DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
  6539. }
  6540. static bool check_encoder_cloning(struct drm_crtc *crtc)
  6541. {
  6542. int num_encoders = 0;
  6543. bool uncloneable_encoders = false;
  6544. struct intel_encoder *encoder;
  6545. list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
  6546. base.head) {
  6547. if (&encoder->new_crtc->base != crtc)
  6548. continue;
  6549. num_encoders++;
  6550. if (!encoder->cloneable)
  6551. uncloneable_encoders = true;
  6552. }
  6553. return !(num_encoders > 1 && uncloneable_encoders);
  6554. }
  6555. static struct intel_crtc_config *
  6556. intel_modeset_pipe_config(struct drm_crtc *crtc,
  6557. struct drm_framebuffer *fb,
  6558. struct drm_display_mode *mode)
  6559. {
  6560. struct drm_device *dev = crtc->dev;
  6561. struct drm_encoder_helper_funcs *encoder_funcs;
  6562. struct intel_encoder *encoder;
  6563. struct intel_crtc_config *pipe_config;
  6564. int plane_bpp, ret = -EINVAL;
  6565. bool retry = true;
  6566. if (!check_encoder_cloning(crtc)) {
  6567. DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
  6568. return ERR_PTR(-EINVAL);
  6569. }
  6570. pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
  6571. if (!pipe_config)
  6572. return ERR_PTR(-ENOMEM);
  6573. drm_mode_copy(&pipe_config->adjusted_mode, mode);
  6574. drm_mode_copy(&pipe_config->requested_mode, mode);
  6575. pipe_config->cpu_transcoder = to_intel_crtc(crtc)->pipe;
  6576. pipe_config->shared_dpll = DPLL_ID_PRIVATE;
  6577. /* Compute a starting value for pipe_config->pipe_bpp taking the source
  6578. * plane pixel format and any sink constraints into account. Returns the
  6579. * source plane bpp so that dithering can be selected on mismatches
  6580. * after encoders and crtc also have had their say. */
  6581. plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
  6582. fb, pipe_config);
  6583. if (plane_bpp < 0)
  6584. goto fail;
  6585. encoder_retry:
  6586. /* Ensure the port clock defaults are reset when retrying. */
  6587. pipe_config->port_clock = 0;
  6588. pipe_config->pixel_multiplier = 1;
  6589. /* Pass our mode to the connectors and the CRTC to give them a chance to
  6590. * adjust it according to limitations or connector properties, and also
  6591. * a chance to reject the mode entirely.
  6592. */
  6593. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6594. base.head) {
  6595. if (&encoder->new_crtc->base != crtc)
  6596. continue;
  6597. if (encoder->compute_config) {
  6598. if (!(encoder->compute_config(encoder, pipe_config))) {
  6599. DRM_DEBUG_KMS("Encoder config failure\n");
  6600. goto fail;
  6601. }
  6602. continue;
  6603. }
  6604. encoder_funcs = encoder->base.helper_private;
  6605. if (!(encoder_funcs->mode_fixup(&encoder->base,
  6606. &pipe_config->requested_mode,
  6607. &pipe_config->adjusted_mode))) {
  6608. DRM_DEBUG_KMS("Encoder fixup failed\n");
  6609. goto fail;
  6610. }
  6611. }
  6612. /* Set default port clock if not overwritten by the encoder. Needs to be
  6613. * done afterwards in case the encoder adjusts the mode. */
  6614. if (!pipe_config->port_clock)
  6615. pipe_config->port_clock = pipe_config->adjusted_mode.clock;
  6616. ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
  6617. if (ret < 0) {
  6618. DRM_DEBUG_KMS("CRTC fixup failed\n");
  6619. goto fail;
  6620. }
  6621. if (ret == RETRY) {
  6622. if (WARN(!retry, "loop in pipe configuration computation\n")) {
  6623. ret = -EINVAL;
  6624. goto fail;
  6625. }
  6626. DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
  6627. retry = false;
  6628. goto encoder_retry;
  6629. }
  6630. pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
  6631. DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
  6632. plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
  6633. return pipe_config;
  6634. fail:
  6635. kfree(pipe_config);
  6636. return ERR_PTR(ret);
  6637. }
  6638. /* Computes which crtcs are affected and sets the relevant bits in the mask. For
  6639. * simplicity we use the crtc's pipe number (because it's easier to obtain). */
  6640. static void
  6641. intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
  6642. unsigned *prepare_pipes, unsigned *disable_pipes)
  6643. {
  6644. struct intel_crtc *intel_crtc;
  6645. struct drm_device *dev = crtc->dev;
  6646. struct intel_encoder *encoder;
  6647. struct intel_connector *connector;
  6648. struct drm_crtc *tmp_crtc;
  6649. *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
  6650. /* Check which crtcs have changed outputs connected to them, these need
  6651. * to be part of the prepare_pipes mask. We don't (yet) support global
  6652. * modeset across multiple crtcs, so modeset_pipes will only have one
  6653. * bit set at most. */
  6654. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6655. base.head) {
  6656. if (connector->base.encoder == &connector->new_encoder->base)
  6657. continue;
  6658. if (connector->base.encoder) {
  6659. tmp_crtc = connector->base.encoder->crtc;
  6660. *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
  6661. }
  6662. if (connector->new_encoder)
  6663. *prepare_pipes |=
  6664. 1 << connector->new_encoder->new_crtc->pipe;
  6665. }
  6666. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6667. base.head) {
  6668. if (encoder->base.crtc == &encoder->new_crtc->base)
  6669. continue;
  6670. if (encoder->base.crtc) {
  6671. tmp_crtc = encoder->base.crtc;
  6672. *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
  6673. }
  6674. if (encoder->new_crtc)
  6675. *prepare_pipes |= 1 << encoder->new_crtc->pipe;
  6676. }
  6677. /* Check for any pipes that will be fully disabled ... */
  6678. list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
  6679. base.head) {
  6680. bool used = false;
  6681. /* Don't try to disable disabled crtcs. */
  6682. if (!intel_crtc->base.enabled)
  6683. continue;
  6684. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6685. base.head) {
  6686. if (encoder->new_crtc == intel_crtc)
  6687. used = true;
  6688. }
  6689. if (!used)
  6690. *disable_pipes |= 1 << intel_crtc->pipe;
  6691. }
  6692. /* set_mode is also used to update properties on life display pipes. */
  6693. intel_crtc = to_intel_crtc(crtc);
  6694. if (crtc->enabled)
  6695. *prepare_pipes |= 1 << intel_crtc->pipe;
  6696. /*
  6697. * For simplicity do a full modeset on any pipe where the output routing
  6698. * changed. We could be more clever, but that would require us to be
  6699. * more careful with calling the relevant encoder->mode_set functions.
  6700. */
  6701. if (*prepare_pipes)
  6702. *modeset_pipes = *prepare_pipes;
  6703. /* ... and mask these out. */
  6704. *modeset_pipes &= ~(*disable_pipes);
  6705. *prepare_pipes &= ~(*disable_pipes);
  6706. /*
  6707. * HACK: We don't (yet) fully support global modesets. intel_set_config
  6708. * obies this rule, but the modeset restore mode of
  6709. * intel_modeset_setup_hw_state does not.
  6710. */
  6711. *modeset_pipes &= 1 << intel_crtc->pipe;
  6712. *prepare_pipes &= 1 << intel_crtc->pipe;
  6713. DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
  6714. *modeset_pipes, *prepare_pipes, *disable_pipes);
  6715. }
  6716. static bool intel_crtc_in_use(struct drm_crtc *crtc)
  6717. {
  6718. struct drm_encoder *encoder;
  6719. struct drm_device *dev = crtc->dev;
  6720. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
  6721. if (encoder->crtc == crtc)
  6722. return true;
  6723. return false;
  6724. }
  6725. static void
  6726. intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
  6727. {
  6728. struct intel_encoder *intel_encoder;
  6729. struct intel_crtc *intel_crtc;
  6730. struct drm_connector *connector;
  6731. list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
  6732. base.head) {
  6733. if (!intel_encoder->base.crtc)
  6734. continue;
  6735. intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
  6736. if (prepare_pipes & (1 << intel_crtc->pipe))
  6737. intel_encoder->connectors_active = false;
  6738. }
  6739. intel_modeset_commit_output_state(dev);
  6740. /* Update computed state. */
  6741. list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
  6742. base.head) {
  6743. intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
  6744. }
  6745. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  6746. if (!connector->encoder || !connector->encoder->crtc)
  6747. continue;
  6748. intel_crtc = to_intel_crtc(connector->encoder->crtc);
  6749. if (prepare_pipes & (1 << intel_crtc->pipe)) {
  6750. struct drm_property *dpms_property =
  6751. dev->mode_config.dpms_property;
  6752. connector->dpms = DRM_MODE_DPMS_ON;
  6753. drm_object_property_set_value(&connector->base,
  6754. dpms_property,
  6755. DRM_MODE_DPMS_ON);
  6756. intel_encoder = to_intel_encoder(connector->encoder);
  6757. intel_encoder->connectors_active = true;
  6758. }
  6759. }
  6760. }
  6761. static bool intel_fuzzy_clock_check(struct intel_crtc_config *cur,
  6762. struct intel_crtc_config *new)
  6763. {
  6764. int clock1, clock2, diff;
  6765. clock1 = cur->adjusted_mode.clock;
  6766. clock2 = new->adjusted_mode.clock;
  6767. if (clock1 == clock2)
  6768. return true;
  6769. if (!clock1 || !clock2)
  6770. return false;
  6771. diff = abs(clock1 - clock2);
  6772. if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
  6773. return true;
  6774. return false;
  6775. }
  6776. #define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
  6777. list_for_each_entry((intel_crtc), \
  6778. &(dev)->mode_config.crtc_list, \
  6779. base.head) \
  6780. if (mask & (1 <<(intel_crtc)->pipe))
  6781. static bool
  6782. intel_pipe_config_compare(struct drm_device *dev,
  6783. struct intel_crtc_config *current_config,
  6784. struct intel_crtc_config *pipe_config)
  6785. {
  6786. #define PIPE_CONF_CHECK_X(name) \
  6787. if (current_config->name != pipe_config->name) { \
  6788. DRM_ERROR("mismatch in " #name " " \
  6789. "(expected 0x%08x, found 0x%08x)\n", \
  6790. current_config->name, \
  6791. pipe_config->name); \
  6792. return false; \
  6793. }
  6794. #define PIPE_CONF_CHECK_I(name) \
  6795. if (current_config->name != pipe_config->name) { \
  6796. DRM_ERROR("mismatch in " #name " " \
  6797. "(expected %i, found %i)\n", \
  6798. current_config->name, \
  6799. pipe_config->name); \
  6800. return false; \
  6801. }
  6802. #define PIPE_CONF_CHECK_FLAGS(name, mask) \
  6803. if ((current_config->name ^ pipe_config->name) & (mask)) { \
  6804. DRM_ERROR("mismatch in " #name " " \
  6805. "(expected %i, found %i)\n", \
  6806. current_config->name & (mask), \
  6807. pipe_config->name & (mask)); \
  6808. return false; \
  6809. }
  6810. #define PIPE_CONF_QUIRK(quirk) \
  6811. ((current_config->quirks | pipe_config->quirks) & (quirk))
  6812. PIPE_CONF_CHECK_I(cpu_transcoder);
  6813. PIPE_CONF_CHECK_I(has_pch_encoder);
  6814. PIPE_CONF_CHECK_I(fdi_lanes);
  6815. PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
  6816. PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
  6817. PIPE_CONF_CHECK_I(fdi_m_n.link_m);
  6818. PIPE_CONF_CHECK_I(fdi_m_n.link_n);
  6819. PIPE_CONF_CHECK_I(fdi_m_n.tu);
  6820. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
  6821. PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
  6822. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
  6823. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
  6824. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
  6825. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
  6826. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
  6827. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
  6828. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
  6829. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
  6830. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
  6831. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
  6832. PIPE_CONF_CHECK_I(pixel_multiplier);
  6833. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  6834. DRM_MODE_FLAG_INTERLACE);
  6835. if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
  6836. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  6837. DRM_MODE_FLAG_PHSYNC);
  6838. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  6839. DRM_MODE_FLAG_NHSYNC);
  6840. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  6841. DRM_MODE_FLAG_PVSYNC);
  6842. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  6843. DRM_MODE_FLAG_NVSYNC);
  6844. }
  6845. PIPE_CONF_CHECK_I(requested_mode.hdisplay);
  6846. PIPE_CONF_CHECK_I(requested_mode.vdisplay);
  6847. PIPE_CONF_CHECK_I(gmch_pfit.control);
  6848. /* pfit ratios are autocomputed by the hw on gen4+ */
  6849. if (INTEL_INFO(dev)->gen < 4)
  6850. PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
  6851. PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
  6852. PIPE_CONF_CHECK_I(pch_pfit.pos);
  6853. PIPE_CONF_CHECK_I(pch_pfit.size);
  6854. PIPE_CONF_CHECK_I(ips_enabled);
  6855. PIPE_CONF_CHECK_I(shared_dpll);
  6856. PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
  6857. PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
  6858. PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
  6859. PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
  6860. #undef PIPE_CONF_CHECK_X
  6861. #undef PIPE_CONF_CHECK_I
  6862. #undef PIPE_CONF_CHECK_FLAGS
  6863. #undef PIPE_CONF_QUIRK
  6864. if (!IS_HASWELL(dev)) {
  6865. if (!intel_fuzzy_clock_check(current_config, pipe_config)) {
  6866. DRM_ERROR("mismatch in clock (expected %d, found %d\n",
  6867. current_config->adjusted_mode.clock,
  6868. pipe_config->adjusted_mode.clock);
  6869. return false;
  6870. }
  6871. }
  6872. return true;
  6873. }
  6874. static void
  6875. check_connector_state(struct drm_device *dev)
  6876. {
  6877. struct intel_connector *connector;
  6878. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6879. base.head) {
  6880. /* This also checks the encoder/connector hw state with the
  6881. * ->get_hw_state callbacks. */
  6882. intel_connector_check_state(connector);
  6883. WARN(&connector->new_encoder->base != connector->base.encoder,
  6884. "connector's staged encoder doesn't match current encoder\n");
  6885. }
  6886. }
  6887. static void
  6888. check_encoder_state(struct drm_device *dev)
  6889. {
  6890. struct intel_encoder *encoder;
  6891. struct intel_connector *connector;
  6892. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6893. base.head) {
  6894. bool enabled = false;
  6895. bool active = false;
  6896. enum pipe pipe, tracked_pipe;
  6897. DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
  6898. encoder->base.base.id,
  6899. drm_get_encoder_name(&encoder->base));
  6900. WARN(&encoder->new_crtc->base != encoder->base.crtc,
  6901. "encoder's stage crtc doesn't match current crtc\n");
  6902. WARN(encoder->connectors_active && !encoder->base.crtc,
  6903. "encoder's active_connectors set, but no crtc\n");
  6904. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6905. base.head) {
  6906. if (connector->base.encoder != &encoder->base)
  6907. continue;
  6908. enabled = true;
  6909. if (connector->base.dpms != DRM_MODE_DPMS_OFF)
  6910. active = true;
  6911. }
  6912. WARN(!!encoder->base.crtc != enabled,
  6913. "encoder's enabled state mismatch "
  6914. "(expected %i, found %i)\n",
  6915. !!encoder->base.crtc, enabled);
  6916. WARN(active && !encoder->base.crtc,
  6917. "active encoder with no crtc\n");
  6918. WARN(encoder->connectors_active != active,
  6919. "encoder's computed active state doesn't match tracked active state "
  6920. "(expected %i, found %i)\n", active, encoder->connectors_active);
  6921. active = encoder->get_hw_state(encoder, &pipe);
  6922. WARN(active != encoder->connectors_active,
  6923. "encoder's hw state doesn't match sw tracking "
  6924. "(expected %i, found %i)\n",
  6925. encoder->connectors_active, active);
  6926. if (!encoder->base.crtc)
  6927. continue;
  6928. tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
  6929. WARN(active && pipe != tracked_pipe,
  6930. "active encoder's pipe doesn't match"
  6931. "(expected %i, found %i)\n",
  6932. tracked_pipe, pipe);
  6933. }
  6934. }
  6935. static void
  6936. check_crtc_state(struct drm_device *dev)
  6937. {
  6938. drm_i915_private_t *dev_priv = dev->dev_private;
  6939. struct intel_crtc *crtc;
  6940. struct intel_encoder *encoder;
  6941. struct intel_crtc_config pipe_config;
  6942. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  6943. base.head) {
  6944. bool enabled = false;
  6945. bool active = false;
  6946. memset(&pipe_config, 0, sizeof(pipe_config));
  6947. DRM_DEBUG_KMS("[CRTC:%d]\n",
  6948. crtc->base.base.id);
  6949. WARN(crtc->active && !crtc->base.enabled,
  6950. "active crtc, but not enabled in sw tracking\n");
  6951. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6952. base.head) {
  6953. if (encoder->base.crtc != &crtc->base)
  6954. continue;
  6955. enabled = true;
  6956. if (encoder->connectors_active)
  6957. active = true;
  6958. }
  6959. WARN(active != crtc->active,
  6960. "crtc's computed active state doesn't match tracked active state "
  6961. "(expected %i, found %i)\n", active, crtc->active);
  6962. WARN(enabled != crtc->base.enabled,
  6963. "crtc's computed enabled state doesn't match tracked enabled state "
  6964. "(expected %i, found %i)\n", enabled, crtc->base.enabled);
  6965. active = dev_priv->display.get_pipe_config(crtc,
  6966. &pipe_config);
  6967. /* hw state is inconsistent with the pipe A quirk */
  6968. if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
  6969. active = crtc->active;
  6970. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6971. base.head) {
  6972. if (encoder->base.crtc != &crtc->base)
  6973. continue;
  6974. if (encoder->get_config &&
  6975. dev_priv->display.get_clock) {
  6976. encoder->get_config(encoder, &pipe_config);
  6977. dev_priv->display.get_clock(crtc,
  6978. &pipe_config);
  6979. }
  6980. }
  6981. WARN(crtc->active != active,
  6982. "crtc active state doesn't match with hw state "
  6983. "(expected %i, found %i)\n", crtc->active, active);
  6984. if (active &&
  6985. !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
  6986. WARN(1, "pipe state doesn't match!\n");
  6987. intel_dump_pipe_config(crtc, &pipe_config,
  6988. "[hw state]");
  6989. intel_dump_pipe_config(crtc, &crtc->config,
  6990. "[sw state]");
  6991. }
  6992. }
  6993. }
  6994. static void
  6995. check_shared_dpll_state(struct drm_device *dev)
  6996. {
  6997. drm_i915_private_t *dev_priv = dev->dev_private;
  6998. struct intel_crtc *crtc;
  6999. struct intel_dpll_hw_state dpll_hw_state;
  7000. int i;
  7001. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  7002. struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
  7003. int enabled_crtcs = 0, active_crtcs = 0;
  7004. bool active;
  7005. memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
  7006. DRM_DEBUG_KMS("%s\n", pll->name);
  7007. active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
  7008. WARN(pll->active > pll->refcount,
  7009. "more active pll users than references: %i vs %i\n",
  7010. pll->active, pll->refcount);
  7011. WARN(pll->active && !pll->on,
  7012. "pll in active use but not on in sw tracking\n");
  7013. WARN(pll->on != active,
  7014. "pll on state mismatch (expected %i, found %i)\n",
  7015. pll->on, active);
  7016. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  7017. base.head) {
  7018. if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
  7019. enabled_crtcs++;
  7020. if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
  7021. active_crtcs++;
  7022. }
  7023. WARN(pll->active != active_crtcs,
  7024. "pll active crtcs mismatch (expected %i, found %i)\n",
  7025. pll->active, active_crtcs);
  7026. WARN(pll->refcount != enabled_crtcs,
  7027. "pll enabled crtcs mismatch (expected %i, found %i)\n",
  7028. pll->refcount, enabled_crtcs);
  7029. WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
  7030. sizeof(dpll_hw_state)),
  7031. "pll hw state mismatch\n");
  7032. }
  7033. }
  7034. void
  7035. intel_modeset_check_state(struct drm_device *dev)
  7036. {
  7037. check_connector_state(dev);
  7038. check_encoder_state(dev);
  7039. check_crtc_state(dev);
  7040. check_shared_dpll_state(dev);
  7041. }
  7042. static int __intel_set_mode(struct drm_crtc *crtc,
  7043. struct drm_display_mode *mode,
  7044. int x, int y, struct drm_framebuffer *fb)
  7045. {
  7046. struct drm_device *dev = crtc->dev;
  7047. drm_i915_private_t *dev_priv = dev->dev_private;
  7048. struct drm_display_mode *saved_mode, *saved_hwmode;
  7049. struct intel_crtc_config *pipe_config = NULL;
  7050. struct intel_crtc *intel_crtc;
  7051. unsigned disable_pipes, prepare_pipes, modeset_pipes;
  7052. int ret = 0;
  7053. saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
  7054. if (!saved_mode)
  7055. return -ENOMEM;
  7056. saved_hwmode = saved_mode + 1;
  7057. intel_modeset_affected_pipes(crtc, &modeset_pipes,
  7058. &prepare_pipes, &disable_pipes);
  7059. *saved_hwmode = crtc->hwmode;
  7060. *saved_mode = crtc->mode;
  7061. /* Hack: Because we don't (yet) support global modeset on multiple
  7062. * crtcs, we don't keep track of the new mode for more than one crtc.
  7063. * Hence simply check whether any bit is set in modeset_pipes in all the
  7064. * pieces of code that are not yet converted to deal with mutliple crtcs
  7065. * changing their mode at the same time. */
  7066. if (modeset_pipes) {
  7067. pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
  7068. if (IS_ERR(pipe_config)) {
  7069. ret = PTR_ERR(pipe_config);
  7070. pipe_config = NULL;
  7071. goto out;
  7072. }
  7073. intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
  7074. "[modeset]");
  7075. }
  7076. for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
  7077. intel_crtc_disable(&intel_crtc->base);
  7078. for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
  7079. if (intel_crtc->base.enabled)
  7080. dev_priv->display.crtc_disable(&intel_crtc->base);
  7081. }
  7082. /* crtc->mode is already used by the ->mode_set callbacks, hence we need
  7083. * to set it here already despite that we pass it down the callchain.
  7084. */
  7085. if (modeset_pipes) {
  7086. crtc->mode = *mode;
  7087. /* mode_set/enable/disable functions rely on a correct pipe
  7088. * config. */
  7089. to_intel_crtc(crtc)->config = *pipe_config;
  7090. }
  7091. /* Only after disabling all output pipelines that will be changed can we
  7092. * update the the output configuration. */
  7093. intel_modeset_update_state(dev, prepare_pipes);
  7094. if (dev_priv->display.modeset_global_resources)
  7095. dev_priv->display.modeset_global_resources(dev);
  7096. /* Set up the DPLL and any encoders state that needs to adjust or depend
  7097. * on the DPLL.
  7098. */
  7099. for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
  7100. ret = intel_crtc_mode_set(&intel_crtc->base,
  7101. x, y, fb);
  7102. if (ret)
  7103. goto done;
  7104. }
  7105. /* Now enable the clocks, plane, pipe, and connectors that we set up. */
  7106. for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
  7107. dev_priv->display.crtc_enable(&intel_crtc->base);
  7108. if (modeset_pipes) {
  7109. /* Store real post-adjustment hardware mode. */
  7110. crtc->hwmode = pipe_config->adjusted_mode;
  7111. /* Calculate and store various constants which
  7112. * are later needed by vblank and swap-completion
  7113. * timestamping. They are derived from true hwmode.
  7114. */
  7115. drm_calc_timestamping_constants(crtc);
  7116. }
  7117. /* FIXME: add subpixel order */
  7118. done:
  7119. if (ret && crtc->enabled) {
  7120. crtc->hwmode = *saved_hwmode;
  7121. crtc->mode = *saved_mode;
  7122. }
  7123. out:
  7124. kfree(pipe_config);
  7125. kfree(saved_mode);
  7126. return ret;
  7127. }
  7128. int intel_set_mode(struct drm_crtc *crtc,
  7129. struct drm_display_mode *mode,
  7130. int x, int y, struct drm_framebuffer *fb)
  7131. {
  7132. int ret;
  7133. ret = __intel_set_mode(crtc, mode, x, y, fb);
  7134. if (ret == 0)
  7135. intel_modeset_check_state(crtc->dev);
  7136. return ret;
  7137. }
  7138. void intel_crtc_restore_mode(struct drm_crtc *crtc)
  7139. {
  7140. intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
  7141. }
  7142. #undef for_each_intel_crtc_masked
  7143. static void intel_set_config_free(struct intel_set_config *config)
  7144. {
  7145. if (!config)
  7146. return;
  7147. kfree(config->save_connector_encoders);
  7148. kfree(config->save_encoder_crtcs);
  7149. kfree(config);
  7150. }
  7151. static int intel_set_config_save_state(struct drm_device *dev,
  7152. struct intel_set_config *config)
  7153. {
  7154. struct drm_encoder *encoder;
  7155. struct drm_connector *connector;
  7156. int count;
  7157. config->save_encoder_crtcs =
  7158. kcalloc(dev->mode_config.num_encoder,
  7159. sizeof(struct drm_crtc *), GFP_KERNEL);
  7160. if (!config->save_encoder_crtcs)
  7161. return -ENOMEM;
  7162. config->save_connector_encoders =
  7163. kcalloc(dev->mode_config.num_connector,
  7164. sizeof(struct drm_encoder *), GFP_KERNEL);
  7165. if (!config->save_connector_encoders)
  7166. return -ENOMEM;
  7167. /* Copy data. Note that driver private data is not affected.
  7168. * Should anything bad happen only the expected state is
  7169. * restored, not the drivers personal bookkeeping.
  7170. */
  7171. count = 0;
  7172. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  7173. config->save_encoder_crtcs[count++] = encoder->crtc;
  7174. }
  7175. count = 0;
  7176. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  7177. config->save_connector_encoders[count++] = connector->encoder;
  7178. }
  7179. return 0;
  7180. }
  7181. static void intel_set_config_restore_state(struct drm_device *dev,
  7182. struct intel_set_config *config)
  7183. {
  7184. struct intel_encoder *encoder;
  7185. struct intel_connector *connector;
  7186. int count;
  7187. count = 0;
  7188. list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
  7189. encoder->new_crtc =
  7190. to_intel_crtc(config->save_encoder_crtcs[count++]);
  7191. }
  7192. count = 0;
  7193. list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
  7194. connector->new_encoder =
  7195. to_intel_encoder(config->save_connector_encoders[count++]);
  7196. }
  7197. }
  7198. static bool
  7199. is_crtc_connector_off(struct drm_crtc *crtc, struct drm_connector *connectors,
  7200. int num_connectors)
  7201. {
  7202. int i;
  7203. for (i = 0; i < num_connectors; i++)
  7204. if (connectors[i].encoder &&
  7205. connectors[i].encoder->crtc == crtc &&
  7206. connectors[i].dpms != DRM_MODE_DPMS_ON)
  7207. return true;
  7208. return false;
  7209. }
  7210. static void
  7211. intel_set_config_compute_mode_changes(struct drm_mode_set *set,
  7212. struct intel_set_config *config)
  7213. {
  7214. /* We should be able to check here if the fb has the same properties
  7215. * and then just flip_or_move it */
  7216. if (set->connectors != NULL &&
  7217. is_crtc_connector_off(set->crtc, *set->connectors,
  7218. set->num_connectors)) {
  7219. config->mode_changed = true;
  7220. } else if (set->crtc->fb != set->fb) {
  7221. /* If we have no fb then treat it as a full mode set */
  7222. if (set->crtc->fb == NULL) {
  7223. DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
  7224. config->mode_changed = true;
  7225. } else if (set->fb == NULL) {
  7226. config->mode_changed = true;
  7227. } else if (set->fb->pixel_format !=
  7228. set->crtc->fb->pixel_format) {
  7229. config->mode_changed = true;
  7230. } else {
  7231. config->fb_changed = true;
  7232. }
  7233. }
  7234. if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
  7235. config->fb_changed = true;
  7236. if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
  7237. DRM_DEBUG_KMS("modes are different, full mode set\n");
  7238. drm_mode_debug_printmodeline(&set->crtc->mode);
  7239. drm_mode_debug_printmodeline(set->mode);
  7240. config->mode_changed = true;
  7241. }
  7242. }
  7243. static int
  7244. intel_modeset_stage_output_state(struct drm_device *dev,
  7245. struct drm_mode_set *set,
  7246. struct intel_set_config *config)
  7247. {
  7248. struct drm_crtc *new_crtc;
  7249. struct intel_connector *connector;
  7250. struct intel_encoder *encoder;
  7251. int count, ro;
  7252. /* The upper layers ensure that we either disable a crtc or have a list
  7253. * of connectors. For paranoia, double-check this. */
  7254. WARN_ON(!set->fb && (set->num_connectors != 0));
  7255. WARN_ON(set->fb && (set->num_connectors == 0));
  7256. count = 0;
  7257. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7258. base.head) {
  7259. /* Otherwise traverse passed in connector list and get encoders
  7260. * for them. */
  7261. for (ro = 0; ro < set->num_connectors; ro++) {
  7262. if (set->connectors[ro] == &connector->base) {
  7263. connector->new_encoder = connector->encoder;
  7264. break;
  7265. }
  7266. }
  7267. /* If we disable the crtc, disable all its connectors. Also, if
  7268. * the connector is on the changing crtc but not on the new
  7269. * connector list, disable it. */
  7270. if ((!set->fb || ro == set->num_connectors) &&
  7271. connector->base.encoder &&
  7272. connector->base.encoder->crtc == set->crtc) {
  7273. connector->new_encoder = NULL;
  7274. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
  7275. connector->base.base.id,
  7276. drm_get_connector_name(&connector->base));
  7277. }
  7278. if (&connector->new_encoder->base != connector->base.encoder) {
  7279. DRM_DEBUG_KMS("encoder changed, full mode switch\n");
  7280. config->mode_changed = true;
  7281. }
  7282. }
  7283. /* connector->new_encoder is now updated for all connectors. */
  7284. /* Update crtc of enabled connectors. */
  7285. count = 0;
  7286. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7287. base.head) {
  7288. if (!connector->new_encoder)
  7289. continue;
  7290. new_crtc = connector->new_encoder->base.crtc;
  7291. for (ro = 0; ro < set->num_connectors; ro++) {
  7292. if (set->connectors[ro] == &connector->base)
  7293. new_crtc = set->crtc;
  7294. }
  7295. /* Make sure the new CRTC will work with the encoder */
  7296. if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
  7297. new_crtc)) {
  7298. return -EINVAL;
  7299. }
  7300. connector->encoder->new_crtc = to_intel_crtc(new_crtc);
  7301. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
  7302. connector->base.base.id,
  7303. drm_get_connector_name(&connector->base),
  7304. new_crtc->base.id);
  7305. }
  7306. /* Check for any encoders that needs to be disabled. */
  7307. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7308. base.head) {
  7309. list_for_each_entry(connector,
  7310. &dev->mode_config.connector_list,
  7311. base.head) {
  7312. if (connector->new_encoder == encoder) {
  7313. WARN_ON(!connector->new_encoder->new_crtc);
  7314. goto next_encoder;
  7315. }
  7316. }
  7317. encoder->new_crtc = NULL;
  7318. next_encoder:
  7319. /* Only now check for crtc changes so we don't miss encoders
  7320. * that will be disabled. */
  7321. if (&encoder->new_crtc->base != encoder->base.crtc) {
  7322. DRM_DEBUG_KMS("crtc changed, full mode switch\n");
  7323. config->mode_changed = true;
  7324. }
  7325. }
  7326. /* Now we've also updated encoder->new_crtc for all encoders. */
  7327. return 0;
  7328. }
  7329. static int intel_crtc_set_config(struct drm_mode_set *set)
  7330. {
  7331. struct drm_device *dev;
  7332. struct drm_mode_set save_set;
  7333. struct intel_set_config *config;
  7334. int ret;
  7335. BUG_ON(!set);
  7336. BUG_ON(!set->crtc);
  7337. BUG_ON(!set->crtc->helper_private);
  7338. /* Enforce sane interface api - has been abused by the fb helper. */
  7339. BUG_ON(!set->mode && set->fb);
  7340. BUG_ON(set->fb && set->num_connectors == 0);
  7341. if (set->fb) {
  7342. DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
  7343. set->crtc->base.id, set->fb->base.id,
  7344. (int)set->num_connectors, set->x, set->y);
  7345. } else {
  7346. DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
  7347. }
  7348. dev = set->crtc->dev;
  7349. ret = -ENOMEM;
  7350. config = kzalloc(sizeof(*config), GFP_KERNEL);
  7351. if (!config)
  7352. goto out_config;
  7353. ret = intel_set_config_save_state(dev, config);
  7354. if (ret)
  7355. goto out_config;
  7356. save_set.crtc = set->crtc;
  7357. save_set.mode = &set->crtc->mode;
  7358. save_set.x = set->crtc->x;
  7359. save_set.y = set->crtc->y;
  7360. save_set.fb = set->crtc->fb;
  7361. /* Compute whether we need a full modeset, only an fb base update or no
  7362. * change at all. In the future we might also check whether only the
  7363. * mode changed, e.g. for LVDS where we only change the panel fitter in
  7364. * such cases. */
  7365. intel_set_config_compute_mode_changes(set, config);
  7366. ret = intel_modeset_stage_output_state(dev, set, config);
  7367. if (ret)
  7368. goto fail;
  7369. if (config->mode_changed) {
  7370. ret = intel_set_mode(set->crtc, set->mode,
  7371. set->x, set->y, set->fb);
  7372. } else if (config->fb_changed) {
  7373. intel_crtc_wait_for_pending_flips(set->crtc);
  7374. ret = intel_pipe_set_base(set->crtc,
  7375. set->x, set->y, set->fb);
  7376. }
  7377. if (ret) {
  7378. DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
  7379. set->crtc->base.id, ret);
  7380. fail:
  7381. intel_set_config_restore_state(dev, config);
  7382. /* Try to restore the config */
  7383. if (config->mode_changed &&
  7384. intel_set_mode(save_set.crtc, save_set.mode,
  7385. save_set.x, save_set.y, save_set.fb))
  7386. DRM_ERROR("failed to restore config after modeset failure\n");
  7387. }
  7388. out_config:
  7389. intel_set_config_free(config);
  7390. return ret;
  7391. }
  7392. static const struct drm_crtc_funcs intel_crtc_funcs = {
  7393. .cursor_set = intel_crtc_cursor_set,
  7394. .cursor_move = intel_crtc_cursor_move,
  7395. .gamma_set = intel_crtc_gamma_set,
  7396. .set_config = intel_crtc_set_config,
  7397. .destroy = intel_crtc_destroy,
  7398. .page_flip = intel_crtc_page_flip,
  7399. };
  7400. static void intel_cpu_pll_init(struct drm_device *dev)
  7401. {
  7402. if (HAS_DDI(dev))
  7403. intel_ddi_pll_init(dev);
  7404. }
  7405. static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
  7406. struct intel_shared_dpll *pll,
  7407. struct intel_dpll_hw_state *hw_state)
  7408. {
  7409. uint32_t val;
  7410. val = I915_READ(PCH_DPLL(pll->id));
  7411. hw_state->dpll = val;
  7412. hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
  7413. hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
  7414. return val & DPLL_VCO_ENABLE;
  7415. }
  7416. static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
  7417. struct intel_shared_dpll *pll)
  7418. {
  7419. I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
  7420. I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
  7421. }
  7422. static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
  7423. struct intel_shared_dpll *pll)
  7424. {
  7425. /* PCH refclock must be enabled first */
  7426. assert_pch_refclk_enabled(dev_priv);
  7427. I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
  7428. /* Wait for the clocks to stabilize. */
  7429. POSTING_READ(PCH_DPLL(pll->id));
  7430. udelay(150);
  7431. /* The pixel multiplier can only be updated once the
  7432. * DPLL is enabled and the clocks are stable.
  7433. *
  7434. * So write it again.
  7435. */
  7436. I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
  7437. POSTING_READ(PCH_DPLL(pll->id));
  7438. udelay(200);
  7439. }
  7440. static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
  7441. struct intel_shared_dpll *pll)
  7442. {
  7443. struct drm_device *dev = dev_priv->dev;
  7444. struct intel_crtc *crtc;
  7445. /* Make sure no transcoder isn't still depending on us. */
  7446. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  7447. if (intel_crtc_to_shared_dpll(crtc) == pll)
  7448. assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
  7449. }
  7450. I915_WRITE(PCH_DPLL(pll->id), 0);
  7451. POSTING_READ(PCH_DPLL(pll->id));
  7452. udelay(200);
  7453. }
  7454. static char *ibx_pch_dpll_names[] = {
  7455. "PCH DPLL A",
  7456. "PCH DPLL B",
  7457. };
  7458. static void ibx_pch_dpll_init(struct drm_device *dev)
  7459. {
  7460. struct drm_i915_private *dev_priv = dev->dev_private;
  7461. int i;
  7462. dev_priv->num_shared_dpll = 2;
  7463. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  7464. dev_priv->shared_dplls[i].id = i;
  7465. dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
  7466. dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
  7467. dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
  7468. dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
  7469. dev_priv->shared_dplls[i].get_hw_state =
  7470. ibx_pch_dpll_get_hw_state;
  7471. }
  7472. }
  7473. static void intel_shared_dpll_init(struct drm_device *dev)
  7474. {
  7475. struct drm_i915_private *dev_priv = dev->dev_private;
  7476. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
  7477. ibx_pch_dpll_init(dev);
  7478. else
  7479. dev_priv->num_shared_dpll = 0;
  7480. BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
  7481. DRM_DEBUG_KMS("%i shared PLLs initialized\n",
  7482. dev_priv->num_shared_dpll);
  7483. }
  7484. static void intel_crtc_init(struct drm_device *dev, int pipe)
  7485. {
  7486. drm_i915_private_t *dev_priv = dev->dev_private;
  7487. struct intel_crtc *intel_crtc;
  7488. int i;
  7489. intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  7490. if (intel_crtc == NULL)
  7491. return;
  7492. drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
  7493. drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
  7494. for (i = 0; i < 256; i++) {
  7495. intel_crtc->lut_r[i] = i;
  7496. intel_crtc->lut_g[i] = i;
  7497. intel_crtc->lut_b[i] = i;
  7498. }
  7499. /* Swap pipes & planes for FBC on pre-965 */
  7500. intel_crtc->pipe = pipe;
  7501. intel_crtc->plane = pipe;
  7502. if (IS_MOBILE(dev) && IS_GEN3(dev)) {
  7503. DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
  7504. intel_crtc->plane = !pipe;
  7505. }
  7506. BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
  7507. dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
  7508. dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
  7509. dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
  7510. drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
  7511. }
  7512. int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
  7513. struct drm_file *file)
  7514. {
  7515. struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
  7516. struct drm_mode_object *drmmode_obj;
  7517. struct intel_crtc *crtc;
  7518. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  7519. return -ENODEV;
  7520. drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
  7521. DRM_MODE_OBJECT_CRTC);
  7522. if (!drmmode_obj) {
  7523. DRM_ERROR("no such CRTC id\n");
  7524. return -EINVAL;
  7525. }
  7526. crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
  7527. pipe_from_crtc_id->pipe = crtc->pipe;
  7528. return 0;
  7529. }
  7530. static int intel_encoder_clones(struct intel_encoder *encoder)
  7531. {
  7532. struct drm_device *dev = encoder->base.dev;
  7533. struct intel_encoder *source_encoder;
  7534. int index_mask = 0;
  7535. int entry = 0;
  7536. list_for_each_entry(source_encoder,
  7537. &dev->mode_config.encoder_list, base.head) {
  7538. if (encoder == source_encoder)
  7539. index_mask |= (1 << entry);
  7540. /* Intel hw has only one MUX where enocoders could be cloned. */
  7541. if (encoder->cloneable && source_encoder->cloneable)
  7542. index_mask |= (1 << entry);
  7543. entry++;
  7544. }
  7545. return index_mask;
  7546. }
  7547. static bool has_edp_a(struct drm_device *dev)
  7548. {
  7549. struct drm_i915_private *dev_priv = dev->dev_private;
  7550. if (!IS_MOBILE(dev))
  7551. return false;
  7552. if ((I915_READ(DP_A) & DP_DETECTED) == 0)
  7553. return false;
  7554. if (IS_GEN5(dev) &&
  7555. (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
  7556. return false;
  7557. return true;
  7558. }
  7559. static void intel_setup_outputs(struct drm_device *dev)
  7560. {
  7561. struct drm_i915_private *dev_priv = dev->dev_private;
  7562. struct intel_encoder *encoder;
  7563. bool dpd_is_edp = false;
  7564. intel_lvds_init(dev);
  7565. if (!IS_ULT(dev))
  7566. intel_crt_init(dev);
  7567. if (HAS_DDI(dev)) {
  7568. int found;
  7569. /* Haswell uses DDI functions to detect digital outputs */
  7570. found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
  7571. /* DDI A only supports eDP */
  7572. if (found)
  7573. intel_ddi_init(dev, PORT_A);
  7574. /* DDI B, C and D detection is indicated by the SFUSE_STRAP
  7575. * register */
  7576. found = I915_READ(SFUSE_STRAP);
  7577. if (found & SFUSE_STRAP_DDIB_DETECTED)
  7578. intel_ddi_init(dev, PORT_B);
  7579. if (found & SFUSE_STRAP_DDIC_DETECTED)
  7580. intel_ddi_init(dev, PORT_C);
  7581. if (found & SFUSE_STRAP_DDID_DETECTED)
  7582. intel_ddi_init(dev, PORT_D);
  7583. } else if (HAS_PCH_SPLIT(dev)) {
  7584. int found;
  7585. dpd_is_edp = intel_dpd_is_edp(dev);
  7586. if (has_edp_a(dev))
  7587. intel_dp_init(dev, DP_A, PORT_A);
  7588. if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
  7589. /* PCH SDVOB multiplex with HDMIB */
  7590. found = intel_sdvo_init(dev, PCH_SDVOB, true);
  7591. if (!found)
  7592. intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
  7593. if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
  7594. intel_dp_init(dev, PCH_DP_B, PORT_B);
  7595. }
  7596. if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
  7597. intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
  7598. if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
  7599. intel_hdmi_init(dev, PCH_HDMID, PORT_D);
  7600. if (I915_READ(PCH_DP_C) & DP_DETECTED)
  7601. intel_dp_init(dev, PCH_DP_C, PORT_C);
  7602. if (I915_READ(PCH_DP_D) & DP_DETECTED)
  7603. intel_dp_init(dev, PCH_DP_D, PORT_D);
  7604. } else if (IS_VALLEYVIEW(dev)) {
  7605. /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
  7606. if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
  7607. intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
  7608. if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
  7609. intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
  7610. PORT_B);
  7611. if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
  7612. intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
  7613. }
  7614. } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
  7615. bool found = false;
  7616. if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
  7617. DRM_DEBUG_KMS("probing SDVOB\n");
  7618. found = intel_sdvo_init(dev, GEN3_SDVOB, true);
  7619. if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
  7620. DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
  7621. intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
  7622. }
  7623. if (!found && SUPPORTS_INTEGRATED_DP(dev))
  7624. intel_dp_init(dev, DP_B, PORT_B);
  7625. }
  7626. /* Before G4X SDVOC doesn't have its own detect register */
  7627. if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
  7628. DRM_DEBUG_KMS("probing SDVOC\n");
  7629. found = intel_sdvo_init(dev, GEN3_SDVOC, false);
  7630. }
  7631. if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
  7632. if (SUPPORTS_INTEGRATED_HDMI(dev)) {
  7633. DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
  7634. intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
  7635. }
  7636. if (SUPPORTS_INTEGRATED_DP(dev))
  7637. intel_dp_init(dev, DP_C, PORT_C);
  7638. }
  7639. if (SUPPORTS_INTEGRATED_DP(dev) &&
  7640. (I915_READ(DP_D) & DP_DETECTED))
  7641. intel_dp_init(dev, DP_D, PORT_D);
  7642. } else if (IS_GEN2(dev))
  7643. intel_dvo_init(dev);
  7644. if (SUPPORTS_TV(dev))
  7645. intel_tv_init(dev);
  7646. list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
  7647. encoder->base.possible_crtcs = encoder->crtc_mask;
  7648. encoder->base.possible_clones =
  7649. intel_encoder_clones(encoder);
  7650. }
  7651. intel_init_pch_refclk(dev);
  7652. drm_helper_move_panel_connectors_to_head(dev);
  7653. }
  7654. static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
  7655. {
  7656. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  7657. drm_framebuffer_cleanup(fb);
  7658. drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
  7659. kfree(intel_fb);
  7660. }
  7661. static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
  7662. struct drm_file *file,
  7663. unsigned int *handle)
  7664. {
  7665. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  7666. struct drm_i915_gem_object *obj = intel_fb->obj;
  7667. return drm_gem_handle_create(file, &obj->base, handle);
  7668. }
  7669. static const struct drm_framebuffer_funcs intel_fb_funcs = {
  7670. .destroy = intel_user_framebuffer_destroy,
  7671. .create_handle = intel_user_framebuffer_create_handle,
  7672. };
  7673. int intel_framebuffer_init(struct drm_device *dev,
  7674. struct intel_framebuffer *intel_fb,
  7675. struct drm_mode_fb_cmd2 *mode_cmd,
  7676. struct drm_i915_gem_object *obj)
  7677. {
  7678. int pitch_limit;
  7679. int ret;
  7680. if (obj->tiling_mode == I915_TILING_Y) {
  7681. DRM_DEBUG("hardware does not support tiling Y\n");
  7682. return -EINVAL;
  7683. }
  7684. if (mode_cmd->pitches[0] & 63) {
  7685. DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
  7686. mode_cmd->pitches[0]);
  7687. return -EINVAL;
  7688. }
  7689. if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
  7690. pitch_limit = 32*1024;
  7691. } else if (INTEL_INFO(dev)->gen >= 4) {
  7692. if (obj->tiling_mode)
  7693. pitch_limit = 16*1024;
  7694. else
  7695. pitch_limit = 32*1024;
  7696. } else if (INTEL_INFO(dev)->gen >= 3) {
  7697. if (obj->tiling_mode)
  7698. pitch_limit = 8*1024;
  7699. else
  7700. pitch_limit = 16*1024;
  7701. } else
  7702. /* XXX DSPC is limited to 4k tiled */
  7703. pitch_limit = 8*1024;
  7704. if (mode_cmd->pitches[0] > pitch_limit) {
  7705. DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
  7706. obj->tiling_mode ? "tiled" : "linear",
  7707. mode_cmd->pitches[0], pitch_limit);
  7708. return -EINVAL;
  7709. }
  7710. if (obj->tiling_mode != I915_TILING_NONE &&
  7711. mode_cmd->pitches[0] != obj->stride) {
  7712. DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
  7713. mode_cmd->pitches[0], obj->stride);
  7714. return -EINVAL;
  7715. }
  7716. /* Reject formats not supported by any plane early. */
  7717. switch (mode_cmd->pixel_format) {
  7718. case DRM_FORMAT_C8:
  7719. case DRM_FORMAT_RGB565:
  7720. case DRM_FORMAT_XRGB8888:
  7721. case DRM_FORMAT_ARGB8888:
  7722. break;
  7723. case DRM_FORMAT_XRGB1555:
  7724. case DRM_FORMAT_ARGB1555:
  7725. if (INTEL_INFO(dev)->gen > 3) {
  7726. DRM_DEBUG("unsupported pixel format: %s\n",
  7727. drm_get_format_name(mode_cmd->pixel_format));
  7728. return -EINVAL;
  7729. }
  7730. break;
  7731. case DRM_FORMAT_XBGR8888:
  7732. case DRM_FORMAT_ABGR8888:
  7733. case DRM_FORMAT_XRGB2101010:
  7734. case DRM_FORMAT_ARGB2101010:
  7735. case DRM_FORMAT_XBGR2101010:
  7736. case DRM_FORMAT_ABGR2101010:
  7737. if (INTEL_INFO(dev)->gen < 4) {
  7738. DRM_DEBUG("unsupported pixel format: %s\n",
  7739. drm_get_format_name(mode_cmd->pixel_format));
  7740. return -EINVAL;
  7741. }
  7742. break;
  7743. case DRM_FORMAT_YUYV:
  7744. case DRM_FORMAT_UYVY:
  7745. case DRM_FORMAT_YVYU:
  7746. case DRM_FORMAT_VYUY:
  7747. if (INTEL_INFO(dev)->gen < 5) {
  7748. DRM_DEBUG("unsupported pixel format: %s\n",
  7749. drm_get_format_name(mode_cmd->pixel_format));
  7750. return -EINVAL;
  7751. }
  7752. break;
  7753. default:
  7754. DRM_DEBUG("unsupported pixel format: %s\n",
  7755. drm_get_format_name(mode_cmd->pixel_format));
  7756. return -EINVAL;
  7757. }
  7758. /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
  7759. if (mode_cmd->offsets[0] != 0)
  7760. return -EINVAL;
  7761. drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
  7762. intel_fb->obj = obj;
  7763. ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
  7764. if (ret) {
  7765. DRM_ERROR("framebuffer init failed %d\n", ret);
  7766. return ret;
  7767. }
  7768. return 0;
  7769. }
  7770. static struct drm_framebuffer *
  7771. intel_user_framebuffer_create(struct drm_device *dev,
  7772. struct drm_file *filp,
  7773. struct drm_mode_fb_cmd2 *mode_cmd)
  7774. {
  7775. struct drm_i915_gem_object *obj;
  7776. obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
  7777. mode_cmd->handles[0]));
  7778. if (&obj->base == NULL)
  7779. return ERR_PTR(-ENOENT);
  7780. return intel_framebuffer_create(dev, mode_cmd, obj);
  7781. }
  7782. static const struct drm_mode_config_funcs intel_mode_funcs = {
  7783. .fb_create = intel_user_framebuffer_create,
  7784. .output_poll_changed = intel_fb_output_poll_changed,
  7785. };
  7786. /* Set up chip specific display functions */
  7787. static void intel_init_display(struct drm_device *dev)
  7788. {
  7789. struct drm_i915_private *dev_priv = dev->dev_private;
  7790. if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
  7791. dev_priv->display.find_dpll = g4x_find_best_dpll;
  7792. else if (IS_VALLEYVIEW(dev))
  7793. dev_priv->display.find_dpll = vlv_find_best_dpll;
  7794. else if (IS_PINEVIEW(dev))
  7795. dev_priv->display.find_dpll = pnv_find_best_dpll;
  7796. else
  7797. dev_priv->display.find_dpll = i9xx_find_best_dpll;
  7798. if (HAS_DDI(dev)) {
  7799. dev_priv->display.get_pipe_config = haswell_get_pipe_config;
  7800. dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
  7801. dev_priv->display.crtc_enable = haswell_crtc_enable;
  7802. dev_priv->display.crtc_disable = haswell_crtc_disable;
  7803. dev_priv->display.off = haswell_crtc_off;
  7804. dev_priv->display.update_plane = ironlake_update_plane;
  7805. } else if (HAS_PCH_SPLIT(dev)) {
  7806. dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
  7807. dev_priv->display.get_clock = ironlake_crtc_clock_get;
  7808. dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
  7809. dev_priv->display.crtc_enable = ironlake_crtc_enable;
  7810. dev_priv->display.crtc_disable = ironlake_crtc_disable;
  7811. dev_priv->display.off = ironlake_crtc_off;
  7812. dev_priv->display.update_plane = ironlake_update_plane;
  7813. } else if (IS_VALLEYVIEW(dev)) {
  7814. dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
  7815. dev_priv->display.get_clock = i9xx_crtc_clock_get;
  7816. dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
  7817. dev_priv->display.crtc_enable = valleyview_crtc_enable;
  7818. dev_priv->display.crtc_disable = i9xx_crtc_disable;
  7819. dev_priv->display.off = i9xx_crtc_off;
  7820. dev_priv->display.update_plane = i9xx_update_plane;
  7821. } else {
  7822. dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
  7823. dev_priv->display.get_clock = i9xx_crtc_clock_get;
  7824. dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
  7825. dev_priv->display.crtc_enable = i9xx_crtc_enable;
  7826. dev_priv->display.crtc_disable = i9xx_crtc_disable;
  7827. dev_priv->display.off = i9xx_crtc_off;
  7828. dev_priv->display.update_plane = i9xx_update_plane;
  7829. }
  7830. /* Returns the core display clock speed */
  7831. if (IS_VALLEYVIEW(dev))
  7832. dev_priv->display.get_display_clock_speed =
  7833. valleyview_get_display_clock_speed;
  7834. else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
  7835. dev_priv->display.get_display_clock_speed =
  7836. i945_get_display_clock_speed;
  7837. else if (IS_I915G(dev))
  7838. dev_priv->display.get_display_clock_speed =
  7839. i915_get_display_clock_speed;
  7840. else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
  7841. dev_priv->display.get_display_clock_speed =
  7842. i9xx_misc_get_display_clock_speed;
  7843. else if (IS_I915GM(dev))
  7844. dev_priv->display.get_display_clock_speed =
  7845. i915gm_get_display_clock_speed;
  7846. else if (IS_I865G(dev))
  7847. dev_priv->display.get_display_clock_speed =
  7848. i865_get_display_clock_speed;
  7849. else if (IS_I85X(dev))
  7850. dev_priv->display.get_display_clock_speed =
  7851. i855_get_display_clock_speed;
  7852. else /* 852, 830 */
  7853. dev_priv->display.get_display_clock_speed =
  7854. i830_get_display_clock_speed;
  7855. if (HAS_PCH_SPLIT(dev)) {
  7856. if (IS_GEN5(dev)) {
  7857. dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
  7858. dev_priv->display.write_eld = ironlake_write_eld;
  7859. } else if (IS_GEN6(dev)) {
  7860. dev_priv->display.fdi_link_train = gen6_fdi_link_train;
  7861. dev_priv->display.write_eld = ironlake_write_eld;
  7862. } else if (IS_IVYBRIDGE(dev)) {
  7863. /* FIXME: detect B0+ stepping and use auto training */
  7864. dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
  7865. dev_priv->display.write_eld = ironlake_write_eld;
  7866. dev_priv->display.modeset_global_resources =
  7867. ivb_modeset_global_resources;
  7868. } else if (IS_HASWELL(dev)) {
  7869. dev_priv->display.fdi_link_train = hsw_fdi_link_train;
  7870. dev_priv->display.write_eld = haswell_write_eld;
  7871. dev_priv->display.modeset_global_resources =
  7872. haswell_modeset_global_resources;
  7873. }
  7874. } else if (IS_G4X(dev)) {
  7875. dev_priv->display.write_eld = g4x_write_eld;
  7876. }
  7877. /* Default just returns -ENODEV to indicate unsupported */
  7878. dev_priv->display.queue_flip = intel_default_queue_flip;
  7879. switch (INTEL_INFO(dev)->gen) {
  7880. case 2:
  7881. dev_priv->display.queue_flip = intel_gen2_queue_flip;
  7882. break;
  7883. case 3:
  7884. dev_priv->display.queue_flip = intel_gen3_queue_flip;
  7885. break;
  7886. case 4:
  7887. case 5:
  7888. dev_priv->display.queue_flip = intel_gen4_queue_flip;
  7889. break;
  7890. case 6:
  7891. dev_priv->display.queue_flip = intel_gen6_queue_flip;
  7892. break;
  7893. case 7:
  7894. dev_priv->display.queue_flip = intel_gen7_queue_flip;
  7895. break;
  7896. }
  7897. }
  7898. /*
  7899. * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
  7900. * resume, or other times. This quirk makes sure that's the case for
  7901. * affected systems.
  7902. */
  7903. static void quirk_pipea_force(struct drm_device *dev)
  7904. {
  7905. struct drm_i915_private *dev_priv = dev->dev_private;
  7906. dev_priv->quirks |= QUIRK_PIPEA_FORCE;
  7907. DRM_INFO("applying pipe a force quirk\n");
  7908. }
  7909. /*
  7910. * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
  7911. */
  7912. static void quirk_ssc_force_disable(struct drm_device *dev)
  7913. {
  7914. struct drm_i915_private *dev_priv = dev->dev_private;
  7915. dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
  7916. DRM_INFO("applying lvds SSC disable quirk\n");
  7917. }
  7918. /*
  7919. * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
  7920. * brightness value
  7921. */
  7922. static void quirk_invert_brightness(struct drm_device *dev)
  7923. {
  7924. struct drm_i915_private *dev_priv = dev->dev_private;
  7925. dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
  7926. DRM_INFO("applying inverted panel brightness quirk\n");
  7927. }
  7928. struct intel_quirk {
  7929. int device;
  7930. int subsystem_vendor;
  7931. int subsystem_device;
  7932. void (*hook)(struct drm_device *dev);
  7933. };
  7934. /* For systems that don't have a meaningful PCI subdevice/subvendor ID */
  7935. struct intel_dmi_quirk {
  7936. void (*hook)(struct drm_device *dev);
  7937. const struct dmi_system_id (*dmi_id_list)[];
  7938. };
  7939. static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
  7940. {
  7941. DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
  7942. return 1;
  7943. }
  7944. static const struct intel_dmi_quirk intel_dmi_quirks[] = {
  7945. {
  7946. .dmi_id_list = &(const struct dmi_system_id[]) {
  7947. {
  7948. .callback = intel_dmi_reverse_brightness,
  7949. .ident = "NCR Corporation",
  7950. .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
  7951. DMI_MATCH(DMI_PRODUCT_NAME, ""),
  7952. },
  7953. },
  7954. { } /* terminating entry */
  7955. },
  7956. .hook = quirk_invert_brightness,
  7957. },
  7958. };
  7959. static struct intel_quirk intel_quirks[] = {
  7960. /* HP Mini needs pipe A force quirk (LP: #322104) */
  7961. { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
  7962. /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
  7963. { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
  7964. /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
  7965. { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
  7966. /* 830/845 need to leave pipe A & dpll A up */
  7967. { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
  7968. { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
  7969. /* Lenovo U160 cannot use SSC on LVDS */
  7970. { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
  7971. /* Sony Vaio Y cannot use SSC on LVDS */
  7972. { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
  7973. /* Acer Aspire 5734Z must invert backlight brightness */
  7974. { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
  7975. /* Acer/eMachines G725 */
  7976. { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
  7977. /* Acer/eMachines e725 */
  7978. { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
  7979. /* Acer/Packard Bell NCL20 */
  7980. { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
  7981. /* Acer Aspire 4736Z */
  7982. { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
  7983. };
  7984. static void intel_init_quirks(struct drm_device *dev)
  7985. {
  7986. struct pci_dev *d = dev->pdev;
  7987. int i;
  7988. for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
  7989. struct intel_quirk *q = &intel_quirks[i];
  7990. if (d->device == q->device &&
  7991. (d->subsystem_vendor == q->subsystem_vendor ||
  7992. q->subsystem_vendor == PCI_ANY_ID) &&
  7993. (d->subsystem_device == q->subsystem_device ||
  7994. q->subsystem_device == PCI_ANY_ID))
  7995. q->hook(dev);
  7996. }
  7997. for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
  7998. if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
  7999. intel_dmi_quirks[i].hook(dev);
  8000. }
  8001. }
  8002. /* Disable the VGA plane that we never use */
  8003. static void i915_disable_vga(struct drm_device *dev)
  8004. {
  8005. struct drm_i915_private *dev_priv = dev->dev_private;
  8006. u8 sr1;
  8007. u32 vga_reg = i915_vgacntrl_reg(dev);
  8008. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  8009. outb(SR01, VGA_SR_INDEX);
  8010. sr1 = inb(VGA_SR_DATA);
  8011. outb(sr1 | 1<<5, VGA_SR_DATA);
  8012. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  8013. udelay(300);
  8014. I915_WRITE(vga_reg, VGA_DISP_DISABLE);
  8015. POSTING_READ(vga_reg);
  8016. }
  8017. void intel_modeset_init_hw(struct drm_device *dev)
  8018. {
  8019. intel_init_power_well(dev);
  8020. intel_prepare_ddi(dev);
  8021. intel_init_clock_gating(dev);
  8022. mutex_lock(&dev->struct_mutex);
  8023. intel_enable_gt_powersave(dev);
  8024. mutex_unlock(&dev->struct_mutex);
  8025. }
  8026. void intel_modeset_suspend_hw(struct drm_device *dev)
  8027. {
  8028. intel_suspend_hw(dev);
  8029. }
  8030. void intel_modeset_init(struct drm_device *dev)
  8031. {
  8032. struct drm_i915_private *dev_priv = dev->dev_private;
  8033. int i, j, ret;
  8034. drm_mode_config_init(dev);
  8035. dev->mode_config.min_width = 0;
  8036. dev->mode_config.min_height = 0;
  8037. dev->mode_config.preferred_depth = 24;
  8038. dev->mode_config.prefer_shadow = 1;
  8039. dev->mode_config.funcs = &intel_mode_funcs;
  8040. intel_init_quirks(dev);
  8041. intel_init_pm(dev);
  8042. if (INTEL_INFO(dev)->num_pipes == 0)
  8043. return;
  8044. intel_init_display(dev);
  8045. if (IS_GEN2(dev)) {
  8046. dev->mode_config.max_width = 2048;
  8047. dev->mode_config.max_height = 2048;
  8048. } else if (IS_GEN3(dev)) {
  8049. dev->mode_config.max_width = 4096;
  8050. dev->mode_config.max_height = 4096;
  8051. } else {
  8052. dev->mode_config.max_width = 8192;
  8053. dev->mode_config.max_height = 8192;
  8054. }
  8055. dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
  8056. DRM_DEBUG_KMS("%d display pipe%s available.\n",
  8057. INTEL_INFO(dev)->num_pipes,
  8058. INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
  8059. for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
  8060. intel_crtc_init(dev, i);
  8061. for (j = 0; j < dev_priv->num_plane; j++) {
  8062. ret = intel_plane_init(dev, i, j);
  8063. if (ret)
  8064. DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
  8065. pipe_name(i), sprite_name(i, j), ret);
  8066. }
  8067. }
  8068. intel_cpu_pll_init(dev);
  8069. intel_shared_dpll_init(dev);
  8070. /* Just disable it once at startup */
  8071. i915_disable_vga(dev);
  8072. intel_setup_outputs(dev);
  8073. /* Just in case the BIOS is doing something questionable. */
  8074. intel_disable_fbc(dev);
  8075. }
  8076. static void
  8077. intel_connector_break_all_links(struct intel_connector *connector)
  8078. {
  8079. connector->base.dpms = DRM_MODE_DPMS_OFF;
  8080. connector->base.encoder = NULL;
  8081. connector->encoder->connectors_active = false;
  8082. connector->encoder->base.crtc = NULL;
  8083. }
  8084. static void intel_enable_pipe_a(struct drm_device *dev)
  8085. {
  8086. struct intel_connector *connector;
  8087. struct drm_connector *crt = NULL;
  8088. struct intel_load_detect_pipe load_detect_temp;
  8089. /* We can't just switch on the pipe A, we need to set things up with a
  8090. * proper mode and output configuration. As a gross hack, enable pipe A
  8091. * by enabling the load detect pipe once. */
  8092. list_for_each_entry(connector,
  8093. &dev->mode_config.connector_list,
  8094. base.head) {
  8095. if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
  8096. crt = &connector->base;
  8097. break;
  8098. }
  8099. }
  8100. if (!crt)
  8101. return;
  8102. if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
  8103. intel_release_load_detect_pipe(crt, &load_detect_temp);
  8104. }
  8105. static bool
  8106. intel_check_plane_mapping(struct intel_crtc *crtc)
  8107. {
  8108. struct drm_device *dev = crtc->base.dev;
  8109. struct drm_i915_private *dev_priv = dev->dev_private;
  8110. u32 reg, val;
  8111. if (INTEL_INFO(dev)->num_pipes == 1)
  8112. return true;
  8113. reg = DSPCNTR(!crtc->plane);
  8114. val = I915_READ(reg);
  8115. if ((val & DISPLAY_PLANE_ENABLE) &&
  8116. (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
  8117. return false;
  8118. return true;
  8119. }
  8120. static void intel_sanitize_crtc(struct intel_crtc *crtc)
  8121. {
  8122. struct drm_device *dev = crtc->base.dev;
  8123. struct drm_i915_private *dev_priv = dev->dev_private;
  8124. u32 reg;
  8125. /* Clear any frame start delays used for debugging left by the BIOS */
  8126. reg = PIPECONF(crtc->config.cpu_transcoder);
  8127. I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
  8128. /* We need to sanitize the plane -> pipe mapping first because this will
  8129. * disable the crtc (and hence change the state) if it is wrong. Note
  8130. * that gen4+ has a fixed plane -> pipe mapping. */
  8131. if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
  8132. struct intel_connector *connector;
  8133. bool plane;
  8134. DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
  8135. crtc->base.base.id);
  8136. /* Pipe has the wrong plane attached and the plane is active.
  8137. * Temporarily change the plane mapping and disable everything
  8138. * ... */
  8139. plane = crtc->plane;
  8140. crtc->plane = !plane;
  8141. dev_priv->display.crtc_disable(&crtc->base);
  8142. crtc->plane = plane;
  8143. /* ... and break all links. */
  8144. list_for_each_entry(connector, &dev->mode_config.connector_list,
  8145. base.head) {
  8146. if (connector->encoder->base.crtc != &crtc->base)
  8147. continue;
  8148. intel_connector_break_all_links(connector);
  8149. }
  8150. WARN_ON(crtc->active);
  8151. crtc->base.enabled = false;
  8152. }
  8153. if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
  8154. crtc->pipe == PIPE_A && !crtc->active) {
  8155. /* BIOS forgot to enable pipe A, this mostly happens after
  8156. * resume. Force-enable the pipe to fix this, the update_dpms
  8157. * call below we restore the pipe to the right state, but leave
  8158. * the required bits on. */
  8159. intel_enable_pipe_a(dev);
  8160. }
  8161. /* Adjust the state of the output pipe according to whether we
  8162. * have active connectors/encoders. */
  8163. intel_crtc_update_dpms(&crtc->base);
  8164. if (crtc->active != crtc->base.enabled) {
  8165. struct intel_encoder *encoder;
  8166. /* This can happen either due to bugs in the get_hw_state
  8167. * functions or because the pipe is force-enabled due to the
  8168. * pipe A quirk. */
  8169. DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
  8170. crtc->base.base.id,
  8171. crtc->base.enabled ? "enabled" : "disabled",
  8172. crtc->active ? "enabled" : "disabled");
  8173. crtc->base.enabled = crtc->active;
  8174. /* Because we only establish the connector -> encoder ->
  8175. * crtc links if something is active, this means the
  8176. * crtc is now deactivated. Break the links. connector
  8177. * -> encoder links are only establish when things are
  8178. * actually up, hence no need to break them. */
  8179. WARN_ON(crtc->active);
  8180. for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
  8181. WARN_ON(encoder->connectors_active);
  8182. encoder->base.crtc = NULL;
  8183. }
  8184. }
  8185. }
  8186. static void intel_sanitize_encoder(struct intel_encoder *encoder)
  8187. {
  8188. struct intel_connector *connector;
  8189. struct drm_device *dev = encoder->base.dev;
  8190. /* We need to check both for a crtc link (meaning that the
  8191. * encoder is active and trying to read from a pipe) and the
  8192. * pipe itself being active. */
  8193. bool has_active_crtc = encoder->base.crtc &&
  8194. to_intel_crtc(encoder->base.crtc)->active;
  8195. if (encoder->connectors_active && !has_active_crtc) {
  8196. DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
  8197. encoder->base.base.id,
  8198. drm_get_encoder_name(&encoder->base));
  8199. /* Connector is active, but has no active pipe. This is
  8200. * fallout from our resume register restoring. Disable
  8201. * the encoder manually again. */
  8202. if (encoder->base.crtc) {
  8203. DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
  8204. encoder->base.base.id,
  8205. drm_get_encoder_name(&encoder->base));
  8206. encoder->disable(encoder);
  8207. }
  8208. /* Inconsistent output/port/pipe state happens presumably due to
  8209. * a bug in one of the get_hw_state functions. Or someplace else
  8210. * in our code, like the register restore mess on resume. Clamp
  8211. * things to off as a safer default. */
  8212. list_for_each_entry(connector,
  8213. &dev->mode_config.connector_list,
  8214. base.head) {
  8215. if (connector->encoder != encoder)
  8216. continue;
  8217. intel_connector_break_all_links(connector);
  8218. }
  8219. }
  8220. /* Enabled encoders without active connectors will be fixed in
  8221. * the crtc fixup. */
  8222. }
  8223. void i915_redisable_vga(struct drm_device *dev)
  8224. {
  8225. struct drm_i915_private *dev_priv = dev->dev_private;
  8226. u32 vga_reg = i915_vgacntrl_reg(dev);
  8227. if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
  8228. DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
  8229. i915_disable_vga(dev);
  8230. }
  8231. }
  8232. static void intel_modeset_readout_hw_state(struct drm_device *dev)
  8233. {
  8234. struct drm_i915_private *dev_priv = dev->dev_private;
  8235. enum pipe pipe;
  8236. struct intel_crtc *crtc;
  8237. struct intel_encoder *encoder;
  8238. struct intel_connector *connector;
  8239. int i;
  8240. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  8241. base.head) {
  8242. memset(&crtc->config, 0, sizeof(crtc->config));
  8243. crtc->active = dev_priv->display.get_pipe_config(crtc,
  8244. &crtc->config);
  8245. crtc->base.enabled = crtc->active;
  8246. DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
  8247. crtc->base.base.id,
  8248. crtc->active ? "enabled" : "disabled");
  8249. }
  8250. /* FIXME: Smash this into the new shared dpll infrastructure. */
  8251. if (HAS_DDI(dev))
  8252. intel_ddi_setup_hw_pll_state(dev);
  8253. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  8254. struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
  8255. pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
  8256. pll->active = 0;
  8257. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  8258. base.head) {
  8259. if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
  8260. pll->active++;
  8261. }
  8262. pll->refcount = pll->active;
  8263. DRM_DEBUG_KMS("%s hw state readout: refcount %i\n",
  8264. pll->name, pll->refcount);
  8265. }
  8266. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  8267. base.head) {
  8268. pipe = 0;
  8269. if (encoder->get_hw_state(encoder, &pipe)) {
  8270. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  8271. encoder->base.crtc = &crtc->base;
  8272. if (encoder->get_config &&
  8273. dev_priv->display.get_clock) {
  8274. encoder->get_config(encoder, &crtc->config);
  8275. dev_priv->display.get_clock(crtc,
  8276. &crtc->config);
  8277. }
  8278. } else {
  8279. encoder->base.crtc = NULL;
  8280. }
  8281. encoder->connectors_active = false;
  8282. DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
  8283. encoder->base.base.id,
  8284. drm_get_encoder_name(&encoder->base),
  8285. encoder->base.crtc ? "enabled" : "disabled",
  8286. pipe);
  8287. }
  8288. list_for_each_entry(connector, &dev->mode_config.connector_list,
  8289. base.head) {
  8290. if (connector->get_hw_state(connector)) {
  8291. connector->base.dpms = DRM_MODE_DPMS_ON;
  8292. connector->encoder->connectors_active = true;
  8293. connector->base.encoder = &connector->encoder->base;
  8294. } else {
  8295. connector->base.dpms = DRM_MODE_DPMS_OFF;
  8296. connector->base.encoder = NULL;
  8297. }
  8298. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
  8299. connector->base.base.id,
  8300. drm_get_connector_name(&connector->base),
  8301. connector->base.encoder ? "enabled" : "disabled");
  8302. }
  8303. }
  8304. /* Scan out the current hw modeset state, sanitizes it and maps it into the drm
  8305. * and i915 state tracking structures. */
  8306. void intel_modeset_setup_hw_state(struct drm_device *dev,
  8307. bool force_restore)
  8308. {
  8309. struct drm_i915_private *dev_priv = dev->dev_private;
  8310. enum pipe pipe;
  8311. struct drm_plane *plane;
  8312. struct intel_crtc *crtc;
  8313. struct intel_encoder *encoder;
  8314. intel_modeset_readout_hw_state(dev);
  8315. /*
  8316. * Now that we have the config, copy it to each CRTC struct
  8317. * Note that this could go away if we move to using crtc_config
  8318. * checking everywhere.
  8319. */
  8320. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  8321. base.head) {
  8322. if (crtc->active && i915_fastboot) {
  8323. intel_crtc_mode_from_pipe_config(crtc, &crtc->config);
  8324. DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
  8325. crtc->base.base.id);
  8326. drm_mode_debug_printmodeline(&crtc->base.mode);
  8327. }
  8328. }
  8329. /* HW state is read out, now we need to sanitize this mess. */
  8330. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  8331. base.head) {
  8332. intel_sanitize_encoder(encoder);
  8333. }
  8334. for_each_pipe(pipe) {
  8335. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  8336. intel_sanitize_crtc(crtc);
  8337. intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
  8338. }
  8339. if (force_restore) {
  8340. /*
  8341. * We need to use raw interfaces for restoring state to avoid
  8342. * checking (bogus) intermediate states.
  8343. */
  8344. for_each_pipe(pipe) {
  8345. struct drm_crtc *crtc =
  8346. dev_priv->pipe_to_crtc_mapping[pipe];
  8347. __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
  8348. crtc->fb);
  8349. }
  8350. list_for_each_entry(plane, &dev->mode_config.plane_list, head)
  8351. intel_plane_restore(plane);
  8352. i915_redisable_vga(dev);
  8353. } else {
  8354. intel_modeset_update_staged_output_state(dev);
  8355. }
  8356. intel_modeset_check_state(dev);
  8357. drm_mode_config_reset(dev);
  8358. }
  8359. void intel_modeset_gem_init(struct drm_device *dev)
  8360. {
  8361. intel_modeset_init_hw(dev);
  8362. intel_setup_overlay(dev);
  8363. intel_modeset_setup_hw_state(dev, false);
  8364. }
  8365. void intel_modeset_cleanup(struct drm_device *dev)
  8366. {
  8367. struct drm_i915_private *dev_priv = dev->dev_private;
  8368. struct drm_crtc *crtc;
  8369. struct intel_crtc *intel_crtc;
  8370. /*
  8371. * Interrupts and polling as the first thing to avoid creating havoc.
  8372. * Too much stuff here (turning of rps, connectors, ...) would
  8373. * experience fancy races otherwise.
  8374. */
  8375. drm_irq_uninstall(dev);
  8376. cancel_work_sync(&dev_priv->hotplug_work);
  8377. /*
  8378. * Due to the hpd irq storm handling the hotplug work can re-arm the
  8379. * poll handlers. Hence disable polling after hpd handling is shut down.
  8380. */
  8381. drm_kms_helper_poll_fini(dev);
  8382. mutex_lock(&dev->struct_mutex);
  8383. intel_unregister_dsm_handler();
  8384. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  8385. /* Skip inactive CRTCs */
  8386. if (!crtc->fb)
  8387. continue;
  8388. intel_crtc = to_intel_crtc(crtc);
  8389. intel_increase_pllclock(crtc);
  8390. }
  8391. intel_disable_fbc(dev);
  8392. intel_disable_gt_powersave(dev);
  8393. ironlake_teardown_rc6(dev);
  8394. mutex_unlock(&dev->struct_mutex);
  8395. /* flush any delayed tasks or pending work */
  8396. flush_scheduled_work();
  8397. /* destroy backlight, if any, before the connectors */
  8398. intel_panel_destroy_backlight(dev);
  8399. drm_mode_config_cleanup(dev);
  8400. intel_cleanup_overlay(dev);
  8401. }
  8402. /*
  8403. * Return which encoder is currently attached for connector.
  8404. */
  8405. struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
  8406. {
  8407. return &intel_attached_encoder(connector)->base;
  8408. }
  8409. void intel_connector_attach_encoder(struct intel_connector *connector,
  8410. struct intel_encoder *encoder)
  8411. {
  8412. connector->encoder = encoder;
  8413. drm_mode_connector_attach_encoder(&connector->base,
  8414. &encoder->base);
  8415. }
  8416. /*
  8417. * set vga decode state - true == enable VGA decode
  8418. */
  8419. int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
  8420. {
  8421. struct drm_i915_private *dev_priv = dev->dev_private;
  8422. u16 gmch_ctrl;
  8423. pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
  8424. if (state)
  8425. gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
  8426. else
  8427. gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
  8428. pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
  8429. return 0;
  8430. }
  8431. #ifdef CONFIG_DEBUG_FS
  8432. #include <linux/seq_file.h>
  8433. struct intel_display_error_state {
  8434. u32 power_well_driver;
  8435. struct intel_cursor_error_state {
  8436. u32 control;
  8437. u32 position;
  8438. u32 base;
  8439. u32 size;
  8440. } cursor[I915_MAX_PIPES];
  8441. struct intel_pipe_error_state {
  8442. enum transcoder cpu_transcoder;
  8443. u32 conf;
  8444. u32 source;
  8445. u32 htotal;
  8446. u32 hblank;
  8447. u32 hsync;
  8448. u32 vtotal;
  8449. u32 vblank;
  8450. u32 vsync;
  8451. } pipe[I915_MAX_PIPES];
  8452. struct intel_plane_error_state {
  8453. u32 control;
  8454. u32 stride;
  8455. u32 size;
  8456. u32 pos;
  8457. u32 addr;
  8458. u32 surface;
  8459. u32 tile_offset;
  8460. } plane[I915_MAX_PIPES];
  8461. };
  8462. struct intel_display_error_state *
  8463. intel_display_capture_error_state(struct drm_device *dev)
  8464. {
  8465. drm_i915_private_t *dev_priv = dev->dev_private;
  8466. struct intel_display_error_state *error;
  8467. enum transcoder cpu_transcoder;
  8468. int i;
  8469. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  8470. if (error == NULL)
  8471. return NULL;
  8472. if (HAS_POWER_WELL(dev))
  8473. error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
  8474. for_each_pipe(i) {
  8475. cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
  8476. error->pipe[i].cpu_transcoder = cpu_transcoder;
  8477. if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
  8478. error->cursor[i].control = I915_READ(CURCNTR(i));
  8479. error->cursor[i].position = I915_READ(CURPOS(i));
  8480. error->cursor[i].base = I915_READ(CURBASE(i));
  8481. } else {
  8482. error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
  8483. error->cursor[i].position = I915_READ(CURPOS_IVB(i));
  8484. error->cursor[i].base = I915_READ(CURBASE_IVB(i));
  8485. }
  8486. error->plane[i].control = I915_READ(DSPCNTR(i));
  8487. error->plane[i].stride = I915_READ(DSPSTRIDE(i));
  8488. if (INTEL_INFO(dev)->gen <= 3) {
  8489. error->plane[i].size = I915_READ(DSPSIZE(i));
  8490. error->plane[i].pos = I915_READ(DSPPOS(i));
  8491. }
  8492. if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
  8493. error->plane[i].addr = I915_READ(DSPADDR(i));
  8494. if (INTEL_INFO(dev)->gen >= 4) {
  8495. error->plane[i].surface = I915_READ(DSPSURF(i));
  8496. error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
  8497. }
  8498. error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
  8499. error->pipe[i].source = I915_READ(PIPESRC(i));
  8500. error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
  8501. error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
  8502. error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
  8503. error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
  8504. error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
  8505. error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
  8506. }
  8507. /* In the code above we read the registers without checking if the power
  8508. * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
  8509. * prevent the next I915_WRITE from detecting it and printing an error
  8510. * message. */
  8511. if (HAS_POWER_WELL(dev))
  8512. I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  8513. return error;
  8514. }
  8515. #define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
  8516. void
  8517. intel_display_print_error_state(struct drm_i915_error_state_buf *m,
  8518. struct drm_device *dev,
  8519. struct intel_display_error_state *error)
  8520. {
  8521. int i;
  8522. err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
  8523. if (HAS_POWER_WELL(dev))
  8524. err_printf(m, "PWR_WELL_CTL2: %08x\n",
  8525. error->power_well_driver);
  8526. for_each_pipe(i) {
  8527. err_printf(m, "Pipe [%d]:\n", i);
  8528. err_printf(m, " CPU transcoder: %c\n",
  8529. transcoder_name(error->pipe[i].cpu_transcoder));
  8530. err_printf(m, " CONF: %08x\n", error->pipe[i].conf);
  8531. err_printf(m, " SRC: %08x\n", error->pipe[i].source);
  8532. err_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
  8533. err_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
  8534. err_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
  8535. err_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
  8536. err_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
  8537. err_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
  8538. err_printf(m, "Plane [%d]:\n", i);
  8539. err_printf(m, " CNTR: %08x\n", error->plane[i].control);
  8540. err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
  8541. if (INTEL_INFO(dev)->gen <= 3) {
  8542. err_printf(m, " SIZE: %08x\n", error->plane[i].size);
  8543. err_printf(m, " POS: %08x\n", error->plane[i].pos);
  8544. }
  8545. if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
  8546. err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
  8547. if (INTEL_INFO(dev)->gen >= 4) {
  8548. err_printf(m, " SURF: %08x\n", error->plane[i].surface);
  8549. err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
  8550. }
  8551. err_printf(m, "Cursor [%d]:\n", i);
  8552. err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
  8553. err_printf(m, " POS: %08x\n", error->cursor[i].position);
  8554. err_printf(m, " BASE: %08x\n", error->cursor[i].base);
  8555. }
  8556. }
  8557. #endif