sdhci.h 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198
  1. /*
  2. * linux/drivers/mmc/sdhci.h - Secure Digital Host Controller Interface driver
  3. *
  4. * Copyright (C) 2005 Pierre Ossman, All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. /*
  11. * PCI registers
  12. */
  13. #define PCI_SLOT_INFO 0x40 /* 8 bits */
  14. #define PCI_SLOT_INFO_SLOTS(x) ((x >> 4) & 7)
  15. #define PCI_SLOT_INFO_FIRST_BAR_MASK 0x07
  16. /*
  17. * Controller registers
  18. */
  19. #define SDHCI_DMA_ADDRESS 0x00
  20. #define SDHCI_BLOCK_SIZE 0x04
  21. #define SDHCI_MAKE_BLKSZ(dma, blksz) (((dma & 0x7) << 12) | (blksz & 0xFFF))
  22. #define SDHCI_BLOCK_COUNT 0x06
  23. #define SDHCI_ARGUMENT 0x08
  24. #define SDHCI_TRANSFER_MODE 0x0C
  25. #define SDHCI_TRNS_DMA 0x01
  26. #define SDHCI_TRNS_BLK_CNT_EN 0x02
  27. #define SDHCI_TRNS_ACMD12 0x04
  28. #define SDHCI_TRNS_READ 0x10
  29. #define SDHCI_TRNS_MULTI 0x20
  30. #define SDHCI_COMMAND 0x0E
  31. #define SDHCI_CMD_RESP_MASK 0x03
  32. #define SDHCI_CMD_CRC 0x08
  33. #define SDHCI_CMD_INDEX 0x10
  34. #define SDHCI_CMD_DATA 0x20
  35. #define SDHCI_CMD_RESP_NONE 0x00
  36. #define SDHCI_CMD_RESP_LONG 0x01
  37. #define SDHCI_CMD_RESP_SHORT 0x02
  38. #define SDHCI_CMD_RESP_SHORT_BUSY 0x03
  39. #define SDHCI_MAKE_CMD(c, f) (((c & 0xff) << 8) | (f & 0xff))
  40. #define SDHCI_RESPONSE 0x10
  41. #define SDHCI_BUFFER 0x20
  42. #define SDHCI_PRESENT_STATE 0x24
  43. #define SDHCI_CMD_INHIBIT 0x00000001
  44. #define SDHCI_DATA_INHIBIT 0x00000002
  45. #define SDHCI_DOING_WRITE 0x00000100
  46. #define SDHCI_DOING_READ 0x00000200
  47. #define SDHCI_SPACE_AVAILABLE 0x00000400
  48. #define SDHCI_DATA_AVAILABLE 0x00000800
  49. #define SDHCI_CARD_PRESENT 0x00010000
  50. #define SDHCI_WRITE_PROTECT 0x00080000
  51. #define SDHCI_HOST_CONTROL 0x28
  52. #define SDHCI_CTRL_LED 0x01
  53. #define SDHCI_CTRL_4BITBUS 0x02
  54. #define SDHCI_POWER_CONTROL 0x29
  55. #define SDHCI_POWER_ON 0x01
  56. #define SDHCI_POWER_180 0x0A
  57. #define SDHCI_POWER_300 0x0C
  58. #define SDHCI_POWER_330 0x0E
  59. #define SDHCI_BLOCK_GAP_CONTROL 0x2A
  60. #define SDHCI_WALK_UP_CONTROL 0x2B
  61. #define SDHCI_CLOCK_CONTROL 0x2C
  62. #define SDHCI_DIVIDER_SHIFT 8
  63. #define SDHCI_CLOCK_CARD_EN 0x0004
  64. #define SDHCI_CLOCK_INT_STABLE 0x0002
  65. #define SDHCI_CLOCK_INT_EN 0x0001
  66. #define SDHCI_TIMEOUT_CONTROL 0x2E
  67. #define SDHCI_SOFTWARE_RESET 0x2F
  68. #define SDHCI_RESET_ALL 0x01
  69. #define SDHCI_RESET_CMD 0x02
  70. #define SDHCI_RESET_DATA 0x04
  71. #define SDHCI_INT_STATUS 0x30
  72. #define SDHCI_INT_ENABLE 0x34
  73. #define SDHCI_SIGNAL_ENABLE 0x38
  74. #define SDHCI_INT_RESPONSE 0x00000001
  75. #define SDHCI_INT_DATA_END 0x00000002
  76. #define SDHCI_INT_DMA_END 0x00000008
  77. #define SDHCI_INT_SPACE_AVAIL 0x00000010
  78. #define SDHCI_INT_DATA_AVAIL 0x00000020
  79. #define SDHCI_INT_CARD_INSERT 0x00000040
  80. #define SDHCI_INT_CARD_REMOVE 0x00000080
  81. #define SDHCI_INT_CARD_INT 0x00000100
  82. #define SDHCI_INT_TIMEOUT 0x00010000
  83. #define SDHCI_INT_CRC 0x00020000
  84. #define SDHCI_INT_END_BIT 0x00040000
  85. #define SDHCI_INT_INDEX 0x00080000
  86. #define SDHCI_INT_DATA_TIMEOUT 0x00100000
  87. #define SDHCI_INT_DATA_CRC 0x00200000
  88. #define SDHCI_INT_DATA_END_BIT 0x00400000
  89. #define SDHCI_INT_BUS_POWER 0x00800000
  90. #define SDHCI_INT_ACMD12ERR 0x01000000
  91. #define SDHCI_INT_NORMAL_MASK 0x00007FFF
  92. #define SDHCI_INT_ERROR_MASK 0xFFFF8000
  93. #define SDHCI_INT_CMD_MASK (SDHCI_INT_RESPONSE | SDHCI_INT_TIMEOUT | \
  94. SDHCI_INT_CRC | SDHCI_INT_END_BIT | SDHCI_INT_INDEX)
  95. #define SDHCI_INT_DATA_MASK (SDHCI_INT_DATA_END | SDHCI_INT_DMA_END | \
  96. SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL | \
  97. SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_DATA_CRC | \
  98. SDHCI_INT_DATA_END_BIT)
  99. #define SDHCI_ACMD12_ERR 0x3C
  100. /* 3E-3F reserved */
  101. #define SDHCI_CAPABILITIES 0x40
  102. #define SDHCI_TIMEOUT_CLK_MASK 0x0000003F
  103. #define SDHCI_TIMEOUT_CLK_SHIFT 0
  104. #define SDHCI_TIMEOUT_CLK_UNIT 0x00000080
  105. #define SDHCI_CLOCK_BASE_MASK 0x00003F00
  106. #define SDHCI_CLOCK_BASE_SHIFT 8
  107. #define SDHCI_CAN_DO_DMA 0x00400000
  108. #define SDHCI_CAN_VDD_330 0x01000000
  109. #define SDHCI_CAN_VDD_300 0x02000000
  110. #define SDHCI_CAN_VDD_180 0x04000000
  111. /* 44-47 reserved for more caps */
  112. #define SDHCI_MAX_CURRENT 0x48
  113. /* 4C-4F reserved for more max current */
  114. /* 50-FB reserved */
  115. #define SDHCI_SLOT_INT_STATUS 0xFC
  116. #define SDHCI_HOST_VERSION 0xFE
  117. struct sdhci_chip;
  118. struct sdhci_host {
  119. struct sdhci_chip *chip;
  120. struct mmc_host *mmc; /* MMC structure */
  121. spinlock_t lock; /* Mutex */
  122. int flags; /* Host attributes */
  123. #define SDHCI_USE_DMA (1<<0)
  124. unsigned int max_clk; /* Max possible freq (MHz) */
  125. unsigned int timeout_clk; /* Timeout freq (KHz) */
  126. unsigned int clock; /* Current clock (MHz) */
  127. unsigned short power; /* Current voltage */
  128. struct mmc_request *mrq; /* Current request */
  129. struct mmc_command *cmd; /* Current command */
  130. struct mmc_data *data; /* Current data request */
  131. struct scatterlist *cur_sg; /* We're working on this */
  132. char *mapped_sg; /* This is where it's mapped */
  133. int num_sg; /* Entries left */
  134. int offset; /* Offset into current sg */
  135. int remain; /* Bytes left in current */
  136. int size; /* Remaining bytes in transfer */
  137. char slot_descr[20]; /* Name for reservations */
  138. int irq; /* Device IRQ */
  139. int bar; /* PCI BAR index */
  140. unsigned long addr; /* Bus address */
  141. void __iomem * ioaddr; /* Mapped address */
  142. struct tasklet_struct card_tasklet; /* Tasklet structures */
  143. struct tasklet_struct finish_tasklet;
  144. struct timer_list timer; /* Timer for timeouts */
  145. };
  146. struct sdhci_chip {
  147. struct pci_dev *pdev;
  148. int num_slots; /* Slots on controller */
  149. struct sdhci_host *hosts[0]; /* Pointers to hosts */
  150. };