omap_drv.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727
  1. /*
  2. * drivers/gpu/drm/omapdrm/omap_drv.c
  3. *
  4. * Copyright (C) 2011 Texas Instruments
  5. * Author: Rob Clark <rob@ti.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include "omap_drv.h"
  20. #include "drm_crtc_helper.h"
  21. #include "drm_fb_helper.h"
  22. #include "omap_dmm_tiler.h"
  23. #define DRIVER_NAME MODULE_NAME
  24. #define DRIVER_DESC "OMAP DRM"
  25. #define DRIVER_DATE "20110917"
  26. #define DRIVER_MAJOR 1
  27. #define DRIVER_MINOR 0
  28. #define DRIVER_PATCHLEVEL 0
  29. static int num_crtc = CONFIG_DRM_OMAP_NUM_CRTCS;
  30. MODULE_PARM_DESC(num_crtc, "Number of overlays to use as CRTCs");
  31. module_param(num_crtc, int, 0600);
  32. /*
  33. * mode config funcs
  34. */
  35. /* Notes about mapping DSS and DRM entities:
  36. * CRTC: overlay
  37. * encoder: manager.. with some extension to allow one primary CRTC
  38. * and zero or more video CRTC's to be mapped to one encoder?
  39. * connector: dssdev.. manager can be attached/detached from different
  40. * devices
  41. */
  42. static void omap_fb_output_poll_changed(struct drm_device *dev)
  43. {
  44. struct omap_drm_private *priv = dev->dev_private;
  45. DBG("dev=%p", dev);
  46. if (priv->fbdev)
  47. drm_fb_helper_hotplug_event(priv->fbdev);
  48. }
  49. static const struct drm_mode_config_funcs omap_mode_config_funcs = {
  50. .fb_create = omap_framebuffer_create,
  51. .output_poll_changed = omap_fb_output_poll_changed,
  52. };
  53. static int get_connector_type(struct omap_dss_device *dssdev)
  54. {
  55. switch (dssdev->type) {
  56. case OMAP_DISPLAY_TYPE_HDMI:
  57. return DRM_MODE_CONNECTOR_HDMIA;
  58. case OMAP_DISPLAY_TYPE_DVI:
  59. return DRM_MODE_CONNECTOR_DVID;
  60. default:
  61. return DRM_MODE_CONNECTOR_Unknown;
  62. }
  63. }
  64. static bool channel_used(struct drm_device *dev, enum omap_channel channel)
  65. {
  66. struct omap_drm_private *priv = dev->dev_private;
  67. int i;
  68. for (i = 0; i < priv->num_crtcs; i++) {
  69. struct drm_crtc *crtc = priv->crtcs[i];
  70. if (omap_crtc_channel(crtc) == channel)
  71. return true;
  72. }
  73. return false;
  74. }
  75. static int omap_modeset_init(struct drm_device *dev)
  76. {
  77. struct omap_drm_private *priv = dev->dev_private;
  78. struct omap_dss_device *dssdev = NULL;
  79. int num_ovls = dss_feat_get_num_ovls();
  80. int num_mgrs = dss_feat_get_num_mgrs();
  81. int num_crtcs;
  82. int i, id = 0;
  83. int r;
  84. omap_crtc_pre_init();
  85. drm_mode_config_init(dev);
  86. omap_drm_irq_install(dev);
  87. /*
  88. * We usually don't want to create a CRTC for each manager, at least
  89. * not until we have a way to expose private planes to userspace.
  90. * Otherwise there would not be enough video pipes left for drm planes.
  91. * We use the num_crtc argument to limit the number of crtcs we create.
  92. */
  93. num_crtcs = min3(num_crtc, num_mgrs, num_ovls);
  94. dssdev = NULL;
  95. for_each_dss_dev(dssdev) {
  96. struct drm_connector *connector;
  97. struct drm_encoder *encoder;
  98. enum omap_channel channel;
  99. struct omap_overlay_manager *mgr;
  100. if (!dssdev->driver) {
  101. dev_warn(dev->dev, "%s has no driver.. skipping it\n",
  102. dssdev->name);
  103. continue;
  104. }
  105. if (!(dssdev->driver->get_timings ||
  106. dssdev->driver->read_edid)) {
  107. dev_warn(dev->dev, "%s driver does not support "
  108. "get_timings or read_edid.. skipping it!\n",
  109. dssdev->name);
  110. continue;
  111. }
  112. r = dssdev->driver->connect(dssdev);
  113. if (r) {
  114. dev_err(dev->dev, "could not connect display: %s\n",
  115. dssdev->name);
  116. continue;
  117. }
  118. encoder = omap_encoder_init(dev, dssdev);
  119. if (!encoder) {
  120. dev_err(dev->dev, "could not create encoder: %s\n",
  121. dssdev->name);
  122. return -ENOMEM;
  123. }
  124. connector = omap_connector_init(dev,
  125. get_connector_type(dssdev), dssdev, encoder);
  126. if (!connector) {
  127. dev_err(dev->dev, "could not create connector: %s\n",
  128. dssdev->name);
  129. return -ENOMEM;
  130. }
  131. BUG_ON(priv->num_encoders >= ARRAY_SIZE(priv->encoders));
  132. BUG_ON(priv->num_connectors >= ARRAY_SIZE(priv->connectors));
  133. priv->encoders[priv->num_encoders++] = encoder;
  134. priv->connectors[priv->num_connectors++] = connector;
  135. drm_mode_connector_attach_encoder(connector, encoder);
  136. /*
  137. * if we have reached the limit of the crtcs we are allowed to
  138. * create, let's not try to look for a crtc for this
  139. * panel/encoder and onwards, we will, of course, populate the
  140. * the possible_crtcs field for all the encoders with the final
  141. * set of crtcs we create
  142. */
  143. if (id == num_crtcs)
  144. continue;
  145. /*
  146. * get the recommended DISPC channel for this encoder. For now,
  147. * we only try to get create a crtc out of the recommended, the
  148. * other possible channels to which the encoder can connect are
  149. * not considered.
  150. */
  151. mgr = omapdss_find_mgr_from_display(dssdev);
  152. channel = mgr->id;
  153. /*
  154. * if this channel hasn't already been taken by a previously
  155. * allocated crtc, we create a new crtc for it
  156. */
  157. if (!channel_used(dev, channel)) {
  158. struct drm_plane *plane;
  159. struct drm_crtc *crtc;
  160. plane = omap_plane_init(dev, id, true);
  161. crtc = omap_crtc_init(dev, plane, channel, id);
  162. BUG_ON(priv->num_crtcs >= ARRAY_SIZE(priv->crtcs));
  163. priv->crtcs[id] = crtc;
  164. priv->num_crtcs++;
  165. priv->planes[id] = plane;
  166. priv->num_planes++;
  167. id++;
  168. }
  169. }
  170. /*
  171. * we have allocated crtcs according to the need of the panels/encoders,
  172. * adding more crtcs here if needed
  173. */
  174. for (; id < num_crtcs; id++) {
  175. /* find a free manager for this crtc */
  176. for (i = 0; i < num_mgrs; i++) {
  177. if (!channel_used(dev, i)) {
  178. struct drm_plane *plane;
  179. struct drm_crtc *crtc;
  180. plane = omap_plane_init(dev, id, true);
  181. crtc = omap_crtc_init(dev, plane, i, id);
  182. BUG_ON(priv->num_crtcs >=
  183. ARRAY_SIZE(priv->crtcs));
  184. priv->crtcs[id] = crtc;
  185. priv->num_crtcs++;
  186. priv->planes[id] = plane;
  187. priv->num_planes++;
  188. break;
  189. } else {
  190. continue;
  191. }
  192. }
  193. if (i == num_mgrs) {
  194. /* this shouldn't really happen */
  195. dev_err(dev->dev, "no managers left for crtc\n");
  196. return -ENOMEM;
  197. }
  198. }
  199. /*
  200. * Create normal planes for the remaining overlays:
  201. */
  202. for (; id < num_ovls; id++) {
  203. struct drm_plane *plane = omap_plane_init(dev, id, false);
  204. BUG_ON(priv->num_planes >= ARRAY_SIZE(priv->planes));
  205. priv->planes[priv->num_planes++] = plane;
  206. }
  207. for (i = 0; i < priv->num_encoders; i++) {
  208. struct drm_encoder *encoder = priv->encoders[i];
  209. struct omap_dss_device *dssdev =
  210. omap_encoder_get_dssdev(encoder);
  211. struct omap_dss_device *output;
  212. output = omapdss_find_output_from_display(dssdev);
  213. /* figure out which crtc's we can connect the encoder to: */
  214. encoder->possible_crtcs = 0;
  215. for (id = 0; id < priv->num_crtcs; id++) {
  216. struct drm_crtc *crtc = priv->crtcs[id];
  217. enum omap_channel crtc_channel;
  218. enum omap_dss_output_id supported_outputs;
  219. crtc_channel = omap_crtc_channel(crtc);
  220. supported_outputs =
  221. dss_feat_get_supported_outputs(crtc_channel);
  222. if (supported_outputs & output->id)
  223. encoder->possible_crtcs |= (1 << id);
  224. }
  225. omap_dss_put_device(output);
  226. }
  227. DBG("registered %d planes, %d crtcs, %d encoders and %d connectors\n",
  228. priv->num_planes, priv->num_crtcs, priv->num_encoders,
  229. priv->num_connectors);
  230. dev->mode_config.min_width = 32;
  231. dev->mode_config.min_height = 32;
  232. /* note: eventually will need some cpu_is_omapXYZ() type stuff here
  233. * to fill in these limits properly on different OMAP generations..
  234. */
  235. dev->mode_config.max_width = 2048;
  236. dev->mode_config.max_height = 2048;
  237. dev->mode_config.funcs = &omap_mode_config_funcs;
  238. return 0;
  239. }
  240. static void omap_modeset_free(struct drm_device *dev)
  241. {
  242. drm_mode_config_cleanup(dev);
  243. }
  244. /*
  245. * drm ioctl funcs
  246. */
  247. static int ioctl_get_param(struct drm_device *dev, void *data,
  248. struct drm_file *file_priv)
  249. {
  250. struct omap_drm_private *priv = dev->dev_private;
  251. struct drm_omap_param *args = data;
  252. DBG("%p: param=%llu", dev, args->param);
  253. switch (args->param) {
  254. case OMAP_PARAM_CHIPSET_ID:
  255. args->value = priv->omaprev;
  256. break;
  257. default:
  258. DBG("unknown parameter %lld", args->param);
  259. return -EINVAL;
  260. }
  261. return 0;
  262. }
  263. static int ioctl_set_param(struct drm_device *dev, void *data,
  264. struct drm_file *file_priv)
  265. {
  266. struct drm_omap_param *args = data;
  267. switch (args->param) {
  268. default:
  269. DBG("unknown parameter %lld", args->param);
  270. return -EINVAL;
  271. }
  272. return 0;
  273. }
  274. static int ioctl_gem_new(struct drm_device *dev, void *data,
  275. struct drm_file *file_priv)
  276. {
  277. struct drm_omap_gem_new *args = data;
  278. VERB("%p:%p: size=0x%08x, flags=%08x", dev, file_priv,
  279. args->size.bytes, args->flags);
  280. return omap_gem_new_handle(dev, file_priv, args->size,
  281. args->flags, &args->handle);
  282. }
  283. static int ioctl_gem_cpu_prep(struct drm_device *dev, void *data,
  284. struct drm_file *file_priv)
  285. {
  286. struct drm_omap_gem_cpu_prep *args = data;
  287. struct drm_gem_object *obj;
  288. int ret;
  289. VERB("%p:%p: handle=%d, op=%x", dev, file_priv, args->handle, args->op);
  290. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  291. if (!obj)
  292. return -ENOENT;
  293. ret = omap_gem_op_sync(obj, args->op);
  294. if (!ret)
  295. ret = omap_gem_op_start(obj, args->op);
  296. drm_gem_object_unreference_unlocked(obj);
  297. return ret;
  298. }
  299. static int ioctl_gem_cpu_fini(struct drm_device *dev, void *data,
  300. struct drm_file *file_priv)
  301. {
  302. struct drm_omap_gem_cpu_fini *args = data;
  303. struct drm_gem_object *obj;
  304. int ret;
  305. VERB("%p:%p: handle=%d", dev, file_priv, args->handle);
  306. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  307. if (!obj)
  308. return -ENOENT;
  309. /* XXX flushy, flushy */
  310. ret = 0;
  311. if (!ret)
  312. ret = omap_gem_op_finish(obj, args->op);
  313. drm_gem_object_unreference_unlocked(obj);
  314. return ret;
  315. }
  316. static int ioctl_gem_info(struct drm_device *dev, void *data,
  317. struct drm_file *file_priv)
  318. {
  319. struct drm_omap_gem_info *args = data;
  320. struct drm_gem_object *obj;
  321. int ret = 0;
  322. VERB("%p:%p: handle=%d", dev, file_priv, args->handle);
  323. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  324. if (!obj)
  325. return -ENOENT;
  326. args->size = omap_gem_mmap_size(obj);
  327. args->offset = omap_gem_mmap_offset(obj);
  328. drm_gem_object_unreference_unlocked(obj);
  329. return ret;
  330. }
  331. static const struct drm_ioctl_desc ioctls[DRM_COMMAND_END - DRM_COMMAND_BASE] = {
  332. DRM_IOCTL_DEF_DRV(OMAP_GET_PARAM, ioctl_get_param, DRM_UNLOCKED|DRM_AUTH),
  333. DRM_IOCTL_DEF_DRV(OMAP_SET_PARAM, ioctl_set_param, DRM_UNLOCKED|DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  334. DRM_IOCTL_DEF_DRV(OMAP_GEM_NEW, ioctl_gem_new, DRM_UNLOCKED|DRM_AUTH),
  335. DRM_IOCTL_DEF_DRV(OMAP_GEM_CPU_PREP, ioctl_gem_cpu_prep, DRM_UNLOCKED|DRM_AUTH),
  336. DRM_IOCTL_DEF_DRV(OMAP_GEM_CPU_FINI, ioctl_gem_cpu_fini, DRM_UNLOCKED|DRM_AUTH),
  337. DRM_IOCTL_DEF_DRV(OMAP_GEM_INFO, ioctl_gem_info, DRM_UNLOCKED|DRM_AUTH),
  338. };
  339. /*
  340. * drm driver funcs
  341. */
  342. /**
  343. * load - setup chip and create an initial config
  344. * @dev: DRM device
  345. * @flags: startup flags
  346. *
  347. * The driver load routine has to do several things:
  348. * - initialize the memory manager
  349. * - allocate initial config memory
  350. * - setup the DRM framebuffer with the allocated memory
  351. */
  352. static int dev_load(struct drm_device *dev, unsigned long flags)
  353. {
  354. struct omap_drm_platform_data *pdata = dev->dev->platform_data;
  355. struct omap_drm_private *priv;
  356. int ret;
  357. DBG("load: dev=%p", dev);
  358. priv = kzalloc(sizeof(*priv), GFP_KERNEL);
  359. if (!priv)
  360. return -ENOMEM;
  361. priv->omaprev = pdata->omaprev;
  362. dev->dev_private = priv;
  363. priv->wq = alloc_ordered_workqueue("omapdrm", 0);
  364. INIT_LIST_HEAD(&priv->obj_list);
  365. omap_gem_init(dev);
  366. ret = omap_modeset_init(dev);
  367. if (ret) {
  368. dev_err(dev->dev, "omap_modeset_init failed: ret=%d\n", ret);
  369. dev->dev_private = NULL;
  370. kfree(priv);
  371. return ret;
  372. }
  373. ret = drm_vblank_init(dev, priv->num_crtcs);
  374. if (ret)
  375. dev_warn(dev->dev, "could not init vblank\n");
  376. priv->fbdev = omap_fbdev_init(dev);
  377. if (!priv->fbdev) {
  378. dev_warn(dev->dev, "omap_fbdev_init failed\n");
  379. /* well, limp along without an fbdev.. maybe X11 will work? */
  380. }
  381. /* store off drm_device for use in pm ops */
  382. dev_set_drvdata(dev->dev, dev);
  383. drm_kms_helper_poll_init(dev);
  384. return 0;
  385. }
  386. static int dev_unload(struct drm_device *dev)
  387. {
  388. struct omap_drm_private *priv = dev->dev_private;
  389. DBG("unload: dev=%p", dev);
  390. drm_kms_helper_poll_fini(dev);
  391. drm_vblank_cleanup(dev);
  392. omap_drm_irq_uninstall(dev);
  393. omap_fbdev_free(dev);
  394. omap_modeset_free(dev);
  395. omap_gem_deinit(dev);
  396. flush_workqueue(priv->wq);
  397. destroy_workqueue(priv->wq);
  398. kfree(dev->dev_private);
  399. dev->dev_private = NULL;
  400. dev_set_drvdata(dev->dev, NULL);
  401. return 0;
  402. }
  403. static int dev_open(struct drm_device *dev, struct drm_file *file)
  404. {
  405. file->driver_priv = NULL;
  406. DBG("open: dev=%p, file=%p", dev, file);
  407. return 0;
  408. }
  409. static int dev_firstopen(struct drm_device *dev)
  410. {
  411. DBG("firstopen: dev=%p", dev);
  412. return 0;
  413. }
  414. /**
  415. * lastclose - clean up after all DRM clients have exited
  416. * @dev: DRM device
  417. *
  418. * Take care of cleaning up after all DRM clients have exited. In the
  419. * mode setting case, we want to restore the kernel's initial mode (just
  420. * in case the last client left us in a bad state).
  421. */
  422. static void dev_lastclose(struct drm_device *dev)
  423. {
  424. int i;
  425. /* we don't support vga-switcheroo.. so just make sure the fbdev
  426. * mode is active
  427. */
  428. struct omap_drm_private *priv = dev->dev_private;
  429. int ret;
  430. DBG("lastclose: dev=%p", dev);
  431. if (priv->rotation_prop) {
  432. /* need to restore default rotation state.. not sure
  433. * if there is a cleaner way to restore properties to
  434. * default state? Maybe a flag that properties should
  435. * automatically be restored to default state on
  436. * lastclose?
  437. */
  438. for (i = 0; i < priv->num_crtcs; i++) {
  439. drm_object_property_set_value(&priv->crtcs[i]->base,
  440. priv->rotation_prop, 0);
  441. }
  442. for (i = 0; i < priv->num_planes; i++) {
  443. drm_object_property_set_value(&priv->planes[i]->base,
  444. priv->rotation_prop, 0);
  445. }
  446. }
  447. drm_modeset_lock_all(dev);
  448. ret = drm_fb_helper_restore_fbdev_mode(priv->fbdev);
  449. drm_modeset_unlock_all(dev);
  450. if (ret)
  451. DBG("failed to restore crtc mode");
  452. }
  453. static void dev_preclose(struct drm_device *dev, struct drm_file *file)
  454. {
  455. DBG("preclose: dev=%p", dev);
  456. }
  457. static void dev_postclose(struct drm_device *dev, struct drm_file *file)
  458. {
  459. DBG("postclose: dev=%p, file=%p", dev, file);
  460. }
  461. static const struct vm_operations_struct omap_gem_vm_ops = {
  462. .fault = omap_gem_fault,
  463. .open = drm_gem_vm_open,
  464. .close = drm_gem_vm_close,
  465. };
  466. static const struct file_operations omapdriver_fops = {
  467. .owner = THIS_MODULE,
  468. .open = drm_open,
  469. .unlocked_ioctl = drm_ioctl,
  470. .release = drm_release,
  471. .mmap = omap_gem_mmap,
  472. .poll = drm_poll,
  473. .fasync = drm_fasync,
  474. .read = drm_read,
  475. .llseek = noop_llseek,
  476. };
  477. static struct drm_driver omap_drm_driver = {
  478. .driver_features =
  479. DRIVER_HAVE_IRQ | DRIVER_MODESET | DRIVER_GEM | DRIVER_PRIME,
  480. .load = dev_load,
  481. .unload = dev_unload,
  482. .open = dev_open,
  483. .firstopen = dev_firstopen,
  484. .lastclose = dev_lastclose,
  485. .preclose = dev_preclose,
  486. .postclose = dev_postclose,
  487. .get_vblank_counter = drm_vblank_count,
  488. .enable_vblank = omap_irq_enable_vblank,
  489. .disable_vblank = omap_irq_disable_vblank,
  490. .irq_preinstall = omap_irq_preinstall,
  491. .irq_postinstall = omap_irq_postinstall,
  492. .irq_uninstall = omap_irq_uninstall,
  493. .irq_handler = omap_irq_handler,
  494. #ifdef CONFIG_DEBUG_FS
  495. .debugfs_init = omap_debugfs_init,
  496. .debugfs_cleanup = omap_debugfs_cleanup,
  497. #endif
  498. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  499. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  500. .gem_prime_export = omap_gem_prime_export,
  501. .gem_prime_import = omap_gem_prime_import,
  502. .gem_init_object = omap_gem_init_object,
  503. .gem_free_object = omap_gem_free_object,
  504. .gem_vm_ops = &omap_gem_vm_ops,
  505. .dumb_create = omap_gem_dumb_create,
  506. .dumb_map_offset = omap_gem_dumb_map_offset,
  507. .dumb_destroy = drm_gem_dumb_destroy,
  508. .ioctls = ioctls,
  509. .num_ioctls = DRM_OMAP_NUM_IOCTLS,
  510. .fops = &omapdriver_fops,
  511. .name = DRIVER_NAME,
  512. .desc = DRIVER_DESC,
  513. .date = DRIVER_DATE,
  514. .major = DRIVER_MAJOR,
  515. .minor = DRIVER_MINOR,
  516. .patchlevel = DRIVER_PATCHLEVEL,
  517. };
  518. static int pdev_suspend(struct platform_device *pDevice, pm_message_t state)
  519. {
  520. DBG("");
  521. return 0;
  522. }
  523. static int pdev_resume(struct platform_device *device)
  524. {
  525. DBG("");
  526. return 0;
  527. }
  528. static void pdev_shutdown(struct platform_device *device)
  529. {
  530. DBG("");
  531. }
  532. static int pdev_probe(struct platform_device *device)
  533. {
  534. if (omapdss_is_initialized() == false)
  535. return -EPROBE_DEFER;
  536. DBG("%s", device->name);
  537. return drm_platform_init(&omap_drm_driver, device);
  538. }
  539. static int pdev_remove(struct platform_device *device)
  540. {
  541. DBG("");
  542. drm_platform_exit(&omap_drm_driver, device);
  543. platform_driver_unregister(&omap_dmm_driver);
  544. return 0;
  545. }
  546. #ifdef CONFIG_PM
  547. static const struct dev_pm_ops omapdrm_pm_ops = {
  548. .resume = omap_gem_resume,
  549. };
  550. #endif
  551. static struct platform_driver pdev = {
  552. .driver = {
  553. .name = DRIVER_NAME,
  554. .owner = THIS_MODULE,
  555. #ifdef CONFIG_PM
  556. .pm = &omapdrm_pm_ops,
  557. #endif
  558. },
  559. .probe = pdev_probe,
  560. .remove = pdev_remove,
  561. .suspend = pdev_suspend,
  562. .resume = pdev_resume,
  563. .shutdown = pdev_shutdown,
  564. };
  565. static int __init omap_drm_init(void)
  566. {
  567. DBG("init");
  568. if (platform_driver_register(&omap_dmm_driver)) {
  569. /* we can continue on without DMM.. so not fatal */
  570. dev_err(NULL, "DMM registration failed\n");
  571. }
  572. return platform_driver_register(&pdev);
  573. }
  574. static void __exit omap_drm_fini(void)
  575. {
  576. DBG("fini");
  577. platform_driver_unregister(&pdev);
  578. }
  579. /* need late_initcall() so we load after dss_driver's are loaded */
  580. late_initcall(omap_drm_init);
  581. module_exit(omap_drm_fini);
  582. MODULE_AUTHOR("Rob Clark <rob@ti.com>");
  583. MODULE_DESCRIPTION("OMAP DRM Display Driver");
  584. MODULE_ALIAS("platform:" DRIVER_NAME);
  585. MODULE_LICENSE("GPL v2");