Kconfig 64 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249
  1. config ARM
  2. bool
  3. default y
  4. select HAVE_AOUT
  5. select HAVE_DMA_API_DEBUG
  6. select HAVE_IDE if PCI || ISA || PCMCIA
  7. select HAVE_MEMBLOCK
  8. select RTC_LIB
  9. select SYS_SUPPORTS_APM_EMULATION
  10. select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
  11. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  12. select HAVE_ARCH_KGDB
  13. select HAVE_KPROBES if !XIP_KERNEL
  14. select HAVE_KRETPROBES if (HAVE_KPROBES)
  15. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  16. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  17. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  18. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  19. select HAVE_GENERIC_DMA_COHERENT
  20. select HAVE_KERNEL_GZIP
  21. select HAVE_KERNEL_LZO
  22. select HAVE_KERNEL_LZMA
  23. select HAVE_IRQ_WORK
  24. select HAVE_PERF_EVENTS
  25. select PERF_USE_VMALLOC
  26. select HAVE_REGS_AND_STACK_ACCESS_API
  27. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  28. select HAVE_C_RECORDMCOUNT
  29. select HAVE_GENERIC_HARDIRQS
  30. select HAVE_SPARSE_IRQ
  31. select GENERIC_IRQ_SHOW
  32. select CPU_PM if (SUSPEND || CPU_IDLE)
  33. help
  34. The ARM series is a line of low-power-consumption RISC chip designs
  35. licensed by ARM Ltd and targeted at embedded applications and
  36. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  37. manufactured, but legacy ARM-based PC hardware remains popular in
  38. Europe. There is an ARM Linux project with a web page at
  39. <http://www.arm.linux.org.uk/>.
  40. config ARM_HAS_SG_CHAIN
  41. bool
  42. config HAVE_PWM
  43. bool
  44. config MIGHT_HAVE_PCI
  45. bool
  46. config SYS_SUPPORTS_APM_EMULATION
  47. bool
  48. config HAVE_SCHED_CLOCK
  49. bool
  50. config GENERIC_GPIO
  51. bool
  52. config ARCH_USES_GETTIMEOFFSET
  53. bool
  54. default n
  55. config GENERIC_CLOCKEVENTS
  56. bool
  57. config GENERIC_CLOCKEVENTS_BROADCAST
  58. bool
  59. depends on GENERIC_CLOCKEVENTS
  60. default y if SMP
  61. config KTIME_SCALAR
  62. bool
  63. default y
  64. config HAVE_TCM
  65. bool
  66. select GENERIC_ALLOCATOR
  67. config HAVE_PROC_CPU
  68. bool
  69. config NO_IOPORT
  70. bool
  71. config EISA
  72. bool
  73. ---help---
  74. The Extended Industry Standard Architecture (EISA) bus was
  75. developed as an open alternative to the IBM MicroChannel bus.
  76. The EISA bus provided some of the features of the IBM MicroChannel
  77. bus while maintaining backward compatibility with cards made for
  78. the older ISA bus. The EISA bus saw limited use between 1988 and
  79. 1995 when it was made obsolete by the PCI bus.
  80. Say Y here if you are building a kernel for an EISA-based machine.
  81. Otherwise, say N.
  82. config SBUS
  83. bool
  84. config MCA
  85. bool
  86. help
  87. MicroChannel Architecture is found in some IBM PS/2 machines and
  88. laptops. It is a bus system similar to PCI or ISA. See
  89. <file:Documentation/mca.txt> (and especially the web page given
  90. there) before attempting to build an MCA bus kernel.
  91. config STACKTRACE_SUPPORT
  92. bool
  93. default y
  94. config HAVE_LATENCYTOP_SUPPORT
  95. bool
  96. depends on !SMP
  97. default y
  98. config LOCKDEP_SUPPORT
  99. bool
  100. default y
  101. config TRACE_IRQFLAGS_SUPPORT
  102. bool
  103. default y
  104. config HARDIRQS_SW_RESEND
  105. bool
  106. default y
  107. config GENERIC_IRQ_PROBE
  108. bool
  109. default y
  110. config GENERIC_LOCKBREAK
  111. bool
  112. default y
  113. depends on SMP && PREEMPT
  114. config RWSEM_GENERIC_SPINLOCK
  115. bool
  116. default y
  117. config RWSEM_XCHGADD_ALGORITHM
  118. bool
  119. config ARCH_HAS_ILOG2_U32
  120. bool
  121. config ARCH_HAS_ILOG2_U64
  122. bool
  123. config ARCH_HAS_CPUFREQ
  124. bool
  125. help
  126. Internal node to signify that the ARCH has CPUFREQ support
  127. and that the relevant menu configurations are displayed for
  128. it.
  129. config ARCH_HAS_CPU_IDLE_WAIT
  130. def_bool y
  131. config GENERIC_HWEIGHT
  132. bool
  133. default y
  134. config GENERIC_CALIBRATE_DELAY
  135. bool
  136. default y
  137. config ARCH_MAY_HAVE_PC_FDC
  138. bool
  139. config ZONE_DMA
  140. bool
  141. config NEED_DMA_MAP_STATE
  142. def_bool y
  143. config GENERIC_ISA_DMA
  144. bool
  145. config FIQ
  146. bool
  147. config ARCH_MTD_XIP
  148. bool
  149. config VECTORS_BASE
  150. hex
  151. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  152. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  153. default 0x00000000
  154. help
  155. The base address of exception vectors.
  156. config ARM_PATCH_PHYS_VIRT
  157. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  158. default y
  159. depends on !XIP_KERNEL && MMU
  160. depends on !ARCH_REALVIEW || !SPARSEMEM
  161. help
  162. Patch phys-to-virt and virt-to-phys translation functions at
  163. boot and module load time according to the position of the
  164. kernel in system memory.
  165. This can only be used with non-XIP MMU kernels where the base
  166. of physical memory is at a 16MB boundary.
  167. Only disable this option if you know that you do not require
  168. this feature (eg, building a kernel for a single machine) and
  169. you need to shrink the kernel to the minimal size.
  170. config NEED_MACH_MEMORY_H
  171. bool
  172. help
  173. Select this when mach/memory.h is required to provide special
  174. definitions for this platform. The need for mach/memory.h should
  175. be avoided when possible.
  176. config PHYS_OFFSET
  177. hex "Physical address of main memory" if MMU
  178. depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
  179. default DRAM_BASE if !MMU
  180. help
  181. Please provide the physical address corresponding to the
  182. location of main memory in your system.
  183. config GENERIC_BUG
  184. def_bool y
  185. depends on BUG
  186. source "init/Kconfig"
  187. source "kernel/Kconfig.freezer"
  188. menu "System Type"
  189. config MMU
  190. bool "MMU-based Paged Memory Management Support"
  191. default y
  192. help
  193. Select if you want MMU-based virtualised addressing space
  194. support by paged memory management. If unsure, say 'Y'.
  195. #
  196. # The "ARM system type" choice list is ordered alphabetically by option
  197. # text. Please add new entries in the option alphabetic order.
  198. #
  199. choice
  200. prompt "ARM system type"
  201. default ARCH_VERSATILE
  202. config ARCH_INTEGRATOR
  203. bool "ARM Ltd. Integrator family"
  204. select ARM_AMBA
  205. select ARCH_HAS_CPUFREQ
  206. select CLKDEV_LOOKUP
  207. select HAVE_MACH_CLKDEV
  208. select ICST
  209. select GENERIC_CLOCKEVENTS
  210. select PLAT_VERSATILE
  211. select PLAT_VERSATILE_FPGA_IRQ
  212. select NEED_MACH_MEMORY_H
  213. help
  214. Support for ARM's Integrator platform.
  215. config ARCH_REALVIEW
  216. bool "ARM Ltd. RealView family"
  217. select ARM_AMBA
  218. select CLKDEV_LOOKUP
  219. select HAVE_MACH_CLKDEV
  220. select ICST
  221. select GENERIC_CLOCKEVENTS
  222. select ARCH_WANT_OPTIONAL_GPIOLIB
  223. select PLAT_VERSATILE
  224. select PLAT_VERSATILE_CLCD
  225. select ARM_TIMER_SP804
  226. select GPIO_PL061 if GPIOLIB
  227. select NEED_MACH_MEMORY_H
  228. help
  229. This enables support for ARM Ltd RealView boards.
  230. config ARCH_VERSATILE
  231. bool "ARM Ltd. Versatile family"
  232. select ARM_AMBA
  233. select ARM_VIC
  234. select CLKDEV_LOOKUP
  235. select HAVE_MACH_CLKDEV
  236. select ICST
  237. select GENERIC_CLOCKEVENTS
  238. select ARCH_WANT_OPTIONAL_GPIOLIB
  239. select PLAT_VERSATILE
  240. select PLAT_VERSATILE_CLCD
  241. select PLAT_VERSATILE_FPGA_IRQ
  242. select ARM_TIMER_SP804
  243. help
  244. This enables support for ARM Ltd Versatile board.
  245. config ARCH_VEXPRESS
  246. bool "ARM Ltd. Versatile Express family"
  247. select ARCH_WANT_OPTIONAL_GPIOLIB
  248. select ARM_AMBA
  249. select ARM_TIMER_SP804
  250. select CLKDEV_LOOKUP
  251. select HAVE_MACH_CLKDEV
  252. select GENERIC_CLOCKEVENTS
  253. select HAVE_CLK
  254. select HAVE_PATA_PLATFORM
  255. select ICST
  256. select PLAT_VERSATILE
  257. select PLAT_VERSATILE_CLCD
  258. help
  259. This enables support for the ARM Ltd Versatile Express boards.
  260. config ARCH_AT91
  261. bool "Atmel AT91"
  262. select ARCH_REQUIRE_GPIOLIB
  263. select HAVE_CLK
  264. select CLKDEV_LOOKUP
  265. help
  266. This enables support for systems based on the Atmel AT91RM9200,
  267. AT91SAM9 and AT91CAP9 processors.
  268. config ARCH_BCMRING
  269. bool "Broadcom BCMRING"
  270. depends on MMU
  271. select CPU_V6
  272. select ARM_AMBA
  273. select ARM_TIMER_SP804
  274. select CLKDEV_LOOKUP
  275. select GENERIC_CLOCKEVENTS
  276. select ARCH_WANT_OPTIONAL_GPIOLIB
  277. help
  278. Support for Broadcom's BCMRing platform.
  279. config ARCH_HIGHBANK
  280. bool "Calxeda Highbank-based"
  281. select ARCH_WANT_OPTIONAL_GPIOLIB
  282. select ARM_AMBA
  283. select ARM_GIC
  284. select ARM_TIMER_SP804
  285. select CLKDEV_LOOKUP
  286. select CPU_V7
  287. select GENERIC_CLOCKEVENTS
  288. select HAVE_ARM_SCU
  289. select USE_OF
  290. help
  291. Support for the Calxeda Highbank SoC based boards.
  292. config ARCH_CLPS711X
  293. bool "Cirrus Logic CLPS711x/EP721x-based"
  294. select CPU_ARM720T
  295. select ARCH_USES_GETTIMEOFFSET
  296. select NEED_MACH_MEMORY_H
  297. help
  298. Support for Cirrus Logic 711x/721x based boards.
  299. config ARCH_CNS3XXX
  300. bool "Cavium Networks CNS3XXX family"
  301. select CPU_V6K
  302. select GENERIC_CLOCKEVENTS
  303. select ARM_GIC
  304. select MIGHT_HAVE_PCI
  305. select PCI_DOMAINS if PCI
  306. help
  307. Support for Cavium Networks CNS3XXX platform.
  308. config ARCH_GEMINI
  309. bool "Cortina Systems Gemini"
  310. select CPU_FA526
  311. select ARCH_REQUIRE_GPIOLIB
  312. select ARCH_USES_GETTIMEOFFSET
  313. help
  314. Support for the Cortina Systems Gemini family SoCs
  315. config ARCH_PRIMA2
  316. bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
  317. select CPU_V7
  318. select NO_IOPORT
  319. select GENERIC_CLOCKEVENTS
  320. select CLKDEV_LOOKUP
  321. select GENERIC_IRQ_CHIP
  322. select USE_OF
  323. select ZONE_DMA
  324. help
  325. Support for CSR SiRFSoC ARM Cortex A9 Platform
  326. config ARCH_EBSA110
  327. bool "EBSA-110"
  328. select CPU_SA110
  329. select ISA
  330. select NO_IOPORT
  331. select ARCH_USES_GETTIMEOFFSET
  332. select NEED_MACH_MEMORY_H
  333. help
  334. This is an evaluation board for the StrongARM processor available
  335. from Digital. It has limited hardware on-board, including an
  336. Ethernet interface, two PCMCIA sockets, two serial ports and a
  337. parallel port.
  338. config ARCH_EP93XX
  339. bool "EP93xx-based"
  340. select CPU_ARM920T
  341. select ARM_AMBA
  342. select ARM_VIC
  343. select CLKDEV_LOOKUP
  344. select ARCH_REQUIRE_GPIOLIB
  345. select ARCH_HAS_HOLES_MEMORYMODEL
  346. select ARCH_USES_GETTIMEOFFSET
  347. select NEED_MACH_MEMORY_H
  348. help
  349. This enables support for the Cirrus EP93xx series of CPUs.
  350. config ARCH_FOOTBRIDGE
  351. bool "FootBridge"
  352. select CPU_SA110
  353. select FOOTBRIDGE
  354. select GENERIC_CLOCKEVENTS
  355. select HAVE_IDE
  356. select NEED_MACH_MEMORY_H
  357. help
  358. Support for systems based on the DC21285 companion chip
  359. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  360. config ARCH_MXC
  361. bool "Freescale MXC/iMX-based"
  362. select GENERIC_CLOCKEVENTS
  363. select ARCH_REQUIRE_GPIOLIB
  364. select CLKDEV_LOOKUP
  365. select CLKSRC_MMIO
  366. select GENERIC_IRQ_CHIP
  367. select HAVE_SCHED_CLOCK
  368. select MULTI_IRQ_HANDLER
  369. help
  370. Support for Freescale MXC/iMX-based family of processors
  371. config ARCH_MXS
  372. bool "Freescale MXS-based"
  373. select GENERIC_CLOCKEVENTS
  374. select ARCH_REQUIRE_GPIOLIB
  375. select CLKDEV_LOOKUP
  376. select CLKSRC_MMIO
  377. help
  378. Support for Freescale MXS-based family of processors
  379. config ARCH_NETX
  380. bool "Hilscher NetX based"
  381. select CLKSRC_MMIO
  382. select CPU_ARM926T
  383. select ARM_VIC
  384. select GENERIC_CLOCKEVENTS
  385. help
  386. This enables support for systems based on the Hilscher NetX Soc
  387. config ARCH_H720X
  388. bool "Hynix HMS720x-based"
  389. select CPU_ARM720T
  390. select ISA_DMA_API
  391. select ARCH_USES_GETTIMEOFFSET
  392. help
  393. This enables support for systems based on the Hynix HMS720x
  394. config ARCH_IOP13XX
  395. bool "IOP13xx-based"
  396. depends on MMU
  397. select CPU_XSC3
  398. select PLAT_IOP
  399. select PCI
  400. select ARCH_SUPPORTS_MSI
  401. select VMSPLIT_1G
  402. select NEED_MACH_MEMORY_H
  403. help
  404. Support for Intel's IOP13XX (XScale) family of processors.
  405. config ARCH_IOP32X
  406. bool "IOP32x-based"
  407. depends on MMU
  408. select CPU_XSCALE
  409. select PLAT_IOP
  410. select PCI
  411. select ARCH_REQUIRE_GPIOLIB
  412. help
  413. Support for Intel's 80219 and IOP32X (XScale) family of
  414. processors.
  415. config ARCH_IOP33X
  416. bool "IOP33x-based"
  417. depends on MMU
  418. select CPU_XSCALE
  419. select PLAT_IOP
  420. select PCI
  421. select ARCH_REQUIRE_GPIOLIB
  422. help
  423. Support for Intel's IOP33X (XScale) family of processors.
  424. config ARCH_IXP23XX
  425. bool "IXP23XX-based"
  426. depends on MMU
  427. select CPU_XSC3
  428. select PCI
  429. select ARCH_USES_GETTIMEOFFSET
  430. select NEED_MACH_MEMORY_H
  431. help
  432. Support for Intel's IXP23xx (XScale) family of processors.
  433. config ARCH_IXP2000
  434. bool "IXP2400/2800-based"
  435. depends on MMU
  436. select CPU_XSCALE
  437. select PCI
  438. select ARCH_USES_GETTIMEOFFSET
  439. select NEED_MACH_MEMORY_H
  440. help
  441. Support for Intel's IXP2400/2800 (XScale) family of processors.
  442. config ARCH_IXP4XX
  443. bool "IXP4xx-based"
  444. depends on MMU
  445. select CLKSRC_MMIO
  446. select CPU_XSCALE
  447. select GENERIC_GPIO
  448. select GENERIC_CLOCKEVENTS
  449. select HAVE_SCHED_CLOCK
  450. select MIGHT_HAVE_PCI
  451. select DMABOUNCE if PCI
  452. help
  453. Support for Intel's IXP4XX (XScale) family of processors.
  454. config ARCH_DOVE
  455. bool "Marvell Dove"
  456. select CPU_V7
  457. select PCI
  458. select ARCH_REQUIRE_GPIOLIB
  459. select GENERIC_CLOCKEVENTS
  460. select PLAT_ORION
  461. help
  462. Support for the Marvell Dove SoC 88AP510
  463. config ARCH_KIRKWOOD
  464. bool "Marvell Kirkwood"
  465. select CPU_FEROCEON
  466. select PCI
  467. select ARCH_REQUIRE_GPIOLIB
  468. select GENERIC_CLOCKEVENTS
  469. select PLAT_ORION
  470. help
  471. Support for the following Marvell Kirkwood series SoCs:
  472. 88F6180, 88F6192 and 88F6281.
  473. config ARCH_LPC32XX
  474. bool "NXP LPC32XX"
  475. select CLKSRC_MMIO
  476. select CPU_ARM926T
  477. select ARCH_REQUIRE_GPIOLIB
  478. select HAVE_IDE
  479. select ARM_AMBA
  480. select USB_ARCH_HAS_OHCI
  481. select CLKDEV_LOOKUP
  482. select GENERIC_CLOCKEVENTS
  483. help
  484. Support for the NXP LPC32XX family of processors
  485. config ARCH_MV78XX0
  486. bool "Marvell MV78xx0"
  487. select CPU_FEROCEON
  488. select PCI
  489. select ARCH_REQUIRE_GPIOLIB
  490. select GENERIC_CLOCKEVENTS
  491. select PLAT_ORION
  492. help
  493. Support for the following Marvell MV78xx0 series SoCs:
  494. MV781x0, MV782x0.
  495. config ARCH_ORION5X
  496. bool "Marvell Orion"
  497. depends on MMU
  498. select CPU_FEROCEON
  499. select PCI
  500. select ARCH_REQUIRE_GPIOLIB
  501. select GENERIC_CLOCKEVENTS
  502. select PLAT_ORION
  503. help
  504. Support for the following Marvell Orion 5x series SoCs:
  505. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  506. Orion-2 (5281), Orion-1-90 (6183).
  507. config ARCH_MMP
  508. bool "Marvell PXA168/910/MMP2"
  509. depends on MMU
  510. select ARCH_REQUIRE_GPIOLIB
  511. select CLKDEV_LOOKUP
  512. select GENERIC_CLOCKEVENTS
  513. select HAVE_SCHED_CLOCK
  514. select TICK_ONESHOT
  515. select PLAT_PXA
  516. select SPARSE_IRQ
  517. select GENERIC_ALLOCATOR
  518. help
  519. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  520. config ARCH_KS8695
  521. bool "Micrel/Kendin KS8695"
  522. select CPU_ARM922T
  523. select ARCH_REQUIRE_GPIOLIB
  524. select ARCH_USES_GETTIMEOFFSET
  525. select NEED_MACH_MEMORY_H
  526. help
  527. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  528. System-on-Chip devices.
  529. config ARCH_W90X900
  530. bool "Nuvoton W90X900 CPU"
  531. select CPU_ARM926T
  532. select ARCH_REQUIRE_GPIOLIB
  533. select CLKDEV_LOOKUP
  534. select CLKSRC_MMIO
  535. select GENERIC_CLOCKEVENTS
  536. help
  537. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  538. At present, the w90x900 has been renamed nuc900, regarding
  539. the ARM series product line, you can login the following
  540. link address to know more.
  541. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  542. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  543. config ARCH_TEGRA
  544. bool "NVIDIA Tegra"
  545. select CLKDEV_LOOKUP
  546. select CLKSRC_MMIO
  547. select GENERIC_CLOCKEVENTS
  548. select GENERIC_GPIO
  549. select HAVE_CLK
  550. select HAVE_SCHED_CLOCK
  551. select ARCH_HAS_CPUFREQ
  552. help
  553. This enables support for NVIDIA Tegra based systems (Tegra APX,
  554. Tegra 6xx and Tegra 2 series).
  555. config ARCH_PICOXCELL
  556. bool "Picochip picoXcell"
  557. select ARCH_REQUIRE_GPIOLIB
  558. select ARM_PATCH_PHYS_VIRT
  559. select ARM_VIC
  560. select CPU_V6K
  561. select DW_APB_TIMER
  562. select GENERIC_CLOCKEVENTS
  563. select GENERIC_GPIO
  564. select HAVE_SCHED_CLOCK
  565. select HAVE_TCM
  566. select NO_IOPORT
  567. select USE_OF
  568. help
  569. This enables support for systems based on the Picochip picoXcell
  570. family of Femtocell devices. The picoxcell support requires device tree
  571. for all boards.
  572. config ARCH_PNX4008
  573. bool "Philips Nexperia PNX4008 Mobile"
  574. select CPU_ARM926T
  575. select CLKDEV_LOOKUP
  576. select ARCH_USES_GETTIMEOFFSET
  577. help
  578. This enables support for Philips PNX4008 mobile platform.
  579. config ARCH_PXA
  580. bool "PXA2xx/PXA3xx-based"
  581. depends on MMU
  582. select ARCH_MTD_XIP
  583. select ARCH_HAS_CPUFREQ
  584. select CLKDEV_LOOKUP
  585. select CLKSRC_MMIO
  586. select ARCH_REQUIRE_GPIOLIB
  587. select GENERIC_CLOCKEVENTS
  588. select HAVE_SCHED_CLOCK
  589. select TICK_ONESHOT
  590. select PLAT_PXA
  591. select SPARSE_IRQ
  592. select AUTO_ZRELADDR
  593. select MULTI_IRQ_HANDLER
  594. select ARM_CPU_SUSPEND if PM
  595. select HAVE_IDE
  596. help
  597. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  598. config ARCH_MSM
  599. bool "Qualcomm MSM"
  600. select HAVE_CLK
  601. select GENERIC_CLOCKEVENTS
  602. select ARCH_REQUIRE_GPIOLIB
  603. select CLKDEV_LOOKUP
  604. help
  605. Support for Qualcomm MSM/QSD based systems. This runs on the
  606. apps processor of the MSM/QSD and depends on a shared memory
  607. interface to the modem processor which runs the baseband
  608. stack and controls some vital subsystems
  609. (clock and power control, etc).
  610. config ARCH_SHMOBILE
  611. bool "Renesas SH-Mobile / R-Mobile"
  612. select HAVE_CLK
  613. select CLKDEV_LOOKUP
  614. select HAVE_MACH_CLKDEV
  615. select GENERIC_CLOCKEVENTS
  616. select NO_IOPORT
  617. select SPARSE_IRQ
  618. select MULTI_IRQ_HANDLER
  619. select PM_GENERIC_DOMAINS if PM
  620. select NEED_MACH_MEMORY_H
  621. help
  622. Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
  623. config ARCH_RPC
  624. bool "RiscPC"
  625. select ARCH_ACORN
  626. select FIQ
  627. select TIMER_ACORN
  628. select ARCH_MAY_HAVE_PC_FDC
  629. select HAVE_PATA_PLATFORM
  630. select ISA_DMA_API
  631. select NO_IOPORT
  632. select ARCH_SPARSEMEM_ENABLE
  633. select ARCH_USES_GETTIMEOFFSET
  634. select HAVE_IDE
  635. select NEED_MACH_MEMORY_H
  636. help
  637. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  638. CD-ROM interface, serial and parallel port, and the floppy drive.
  639. config ARCH_SA1100
  640. bool "SA1100-based"
  641. select CLKSRC_MMIO
  642. select CPU_SA1100
  643. select ISA
  644. select ARCH_SPARSEMEM_ENABLE
  645. select ARCH_MTD_XIP
  646. select ARCH_HAS_CPUFREQ
  647. select CPU_FREQ
  648. select GENERIC_CLOCKEVENTS
  649. select HAVE_CLK
  650. select HAVE_SCHED_CLOCK
  651. select TICK_ONESHOT
  652. select ARCH_REQUIRE_GPIOLIB
  653. select HAVE_IDE
  654. select NEED_MACH_MEMORY_H
  655. help
  656. Support for StrongARM 11x0 based boards.
  657. config ARCH_S3C2410
  658. bool "Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443, S3C2450"
  659. select GENERIC_GPIO
  660. select ARCH_HAS_CPUFREQ
  661. select HAVE_CLK
  662. select CLKDEV_LOOKUP
  663. select ARCH_USES_GETTIMEOFFSET
  664. select HAVE_S3C2410_I2C if I2C
  665. help
  666. Samsung S3C2410X CPU based systems, such as the Simtec Electronics
  667. BAST (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or
  668. the Samsung SMDK2410 development board (and derivatives).
  669. Note, the S3C2416 and the S3C2450 are so close that they even share
  670. the same SoC ID code. This means that there is no separate machine
  671. directory (no arch/arm/mach-s3c2450) as the S3C2416 was first.
  672. config ARCH_S3C64XX
  673. bool "Samsung S3C64XX"
  674. select PLAT_SAMSUNG
  675. select CPU_V6
  676. select ARM_VIC
  677. select HAVE_CLK
  678. select HAVE_TCM
  679. select CLKDEV_LOOKUP
  680. select NO_IOPORT
  681. select ARCH_USES_GETTIMEOFFSET
  682. select ARCH_HAS_CPUFREQ
  683. select ARCH_REQUIRE_GPIOLIB
  684. select SAMSUNG_CLKSRC
  685. select SAMSUNG_IRQ_VIC_TIMER
  686. select S3C_GPIO_TRACK
  687. select S3C_DEV_NAND
  688. select USB_ARCH_HAS_OHCI
  689. select SAMSUNG_GPIOLIB_4BIT
  690. select HAVE_S3C2410_I2C if I2C
  691. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  692. help
  693. Samsung S3C64XX series based systems
  694. config ARCH_S5P64X0
  695. bool "Samsung S5P6440 S5P6450"
  696. select CPU_V6
  697. select GENERIC_GPIO
  698. select HAVE_CLK
  699. select CLKDEV_LOOKUP
  700. select CLKSRC_MMIO
  701. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  702. select GENERIC_CLOCKEVENTS
  703. select HAVE_SCHED_CLOCK
  704. select HAVE_S3C2410_I2C if I2C
  705. select HAVE_S3C_RTC if RTC_CLASS
  706. help
  707. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  708. SMDK6450.
  709. config ARCH_S5PC100
  710. bool "Samsung S5PC100"
  711. select GENERIC_GPIO
  712. select HAVE_CLK
  713. select CLKDEV_LOOKUP
  714. select CPU_V7
  715. select ARM_L1_CACHE_SHIFT_6
  716. select ARCH_USES_GETTIMEOFFSET
  717. select HAVE_S3C2410_I2C if I2C
  718. select HAVE_S3C_RTC if RTC_CLASS
  719. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  720. help
  721. Samsung S5PC100 series based systems
  722. config ARCH_S5PV210
  723. bool "Samsung S5PV210/S5PC110"
  724. select CPU_V7
  725. select ARCH_SPARSEMEM_ENABLE
  726. select ARCH_HAS_HOLES_MEMORYMODEL
  727. select GENERIC_GPIO
  728. select HAVE_CLK
  729. select CLKDEV_LOOKUP
  730. select CLKSRC_MMIO
  731. select ARM_L1_CACHE_SHIFT_6
  732. select ARCH_HAS_CPUFREQ
  733. select GENERIC_CLOCKEVENTS
  734. select HAVE_SCHED_CLOCK
  735. select HAVE_S3C2410_I2C if I2C
  736. select HAVE_S3C_RTC if RTC_CLASS
  737. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  738. select NEED_MACH_MEMORY_H
  739. help
  740. Samsung S5PV210/S5PC110 series based systems
  741. config ARCH_EXYNOS
  742. bool "SAMSUNG EXYNOS"
  743. select CPU_V7
  744. select ARCH_SPARSEMEM_ENABLE
  745. select ARCH_HAS_HOLES_MEMORYMODEL
  746. select GENERIC_GPIO
  747. select HAVE_CLK
  748. select CLKDEV_LOOKUP
  749. select ARCH_HAS_CPUFREQ
  750. select GENERIC_CLOCKEVENTS
  751. select HAVE_S3C_RTC if RTC_CLASS
  752. select HAVE_S3C2410_I2C if I2C
  753. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  754. select NEED_MACH_MEMORY_H
  755. help
  756. Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
  757. config ARCH_SHARK
  758. bool "Shark"
  759. select CPU_SA110
  760. select ISA
  761. select ISA_DMA
  762. select ZONE_DMA
  763. select PCI
  764. select ARCH_USES_GETTIMEOFFSET
  765. select NEED_MACH_MEMORY_H
  766. help
  767. Support for the StrongARM based Digital DNARD machine, also known
  768. as "Shark" (<http://www.shark-linux.de/shark.html>).
  769. config ARCH_TCC_926
  770. bool "Telechips TCC ARM926-based systems"
  771. select CLKSRC_MMIO
  772. select CPU_ARM926T
  773. select HAVE_CLK
  774. select CLKDEV_LOOKUP
  775. select GENERIC_CLOCKEVENTS
  776. help
  777. Support for Telechips TCC ARM926-based systems.
  778. config ARCH_U300
  779. bool "ST-Ericsson U300 Series"
  780. depends on MMU
  781. select CLKSRC_MMIO
  782. select CPU_ARM926T
  783. select HAVE_SCHED_CLOCK
  784. select HAVE_TCM
  785. select ARM_AMBA
  786. select ARM_PATCH_PHYS_VIRT
  787. select ARM_VIC
  788. select GENERIC_CLOCKEVENTS
  789. select CLKDEV_LOOKUP
  790. select HAVE_MACH_CLKDEV
  791. select GENERIC_GPIO
  792. select ARCH_REQUIRE_GPIOLIB
  793. select NEED_MACH_MEMORY_H
  794. help
  795. Support for ST-Ericsson U300 series mobile platforms.
  796. config ARCH_U8500
  797. bool "ST-Ericsson U8500 Series"
  798. select CPU_V7
  799. select ARM_AMBA
  800. select GENERIC_CLOCKEVENTS
  801. select CLKDEV_LOOKUP
  802. select ARCH_REQUIRE_GPIOLIB
  803. select ARCH_HAS_CPUFREQ
  804. help
  805. Support for ST-Ericsson's Ux500 architecture
  806. config ARCH_NOMADIK
  807. bool "STMicroelectronics Nomadik"
  808. select ARM_AMBA
  809. select ARM_VIC
  810. select CPU_ARM926T
  811. select CLKDEV_LOOKUP
  812. select GENERIC_CLOCKEVENTS
  813. select ARCH_REQUIRE_GPIOLIB
  814. help
  815. Support for the Nomadik platform by ST-Ericsson
  816. config ARCH_DAVINCI
  817. bool "TI DaVinci"
  818. select GENERIC_CLOCKEVENTS
  819. select ARCH_REQUIRE_GPIOLIB
  820. select ZONE_DMA
  821. select HAVE_IDE
  822. select CLKDEV_LOOKUP
  823. select GENERIC_ALLOCATOR
  824. select GENERIC_IRQ_CHIP
  825. select ARCH_HAS_HOLES_MEMORYMODEL
  826. help
  827. Support for TI's DaVinci platform.
  828. config ARCH_OMAP
  829. bool "TI OMAP"
  830. select HAVE_CLK
  831. select ARCH_REQUIRE_GPIOLIB
  832. select ARCH_HAS_CPUFREQ
  833. select CLKSRC_MMIO
  834. select GENERIC_CLOCKEVENTS
  835. select HAVE_SCHED_CLOCK
  836. select ARCH_HAS_HOLES_MEMORYMODEL
  837. help
  838. Support for TI's OMAP platform (OMAP1/2/3/4).
  839. config PLAT_SPEAR
  840. bool "ST SPEAr"
  841. select ARM_AMBA
  842. select ARCH_REQUIRE_GPIOLIB
  843. select CLKDEV_LOOKUP
  844. select CLKSRC_MMIO
  845. select GENERIC_CLOCKEVENTS
  846. select HAVE_CLK
  847. help
  848. Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
  849. config ARCH_VT8500
  850. bool "VIA/WonderMedia 85xx"
  851. select CPU_ARM926T
  852. select GENERIC_GPIO
  853. select ARCH_HAS_CPUFREQ
  854. select GENERIC_CLOCKEVENTS
  855. select ARCH_REQUIRE_GPIOLIB
  856. select HAVE_PWM
  857. help
  858. Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
  859. config ARCH_ZYNQ
  860. bool "Xilinx Zynq ARM Cortex A9 Platform"
  861. select CPU_V7
  862. select GENERIC_CLOCKEVENTS
  863. select CLKDEV_LOOKUP
  864. select ARM_GIC
  865. select ARM_AMBA
  866. select ICST
  867. select USE_OF
  868. help
  869. Support for Xilinx Zynq ARM Cortex A9 Platform
  870. endchoice
  871. #
  872. # This is sorted alphabetically by mach-* pathname. However, plat-*
  873. # Kconfigs may be included either alphabetically (according to the
  874. # plat- suffix) or along side the corresponding mach-* source.
  875. #
  876. source "arch/arm/mach-at91/Kconfig"
  877. source "arch/arm/mach-bcmring/Kconfig"
  878. source "arch/arm/mach-clps711x/Kconfig"
  879. source "arch/arm/mach-cns3xxx/Kconfig"
  880. source "arch/arm/mach-davinci/Kconfig"
  881. source "arch/arm/mach-dove/Kconfig"
  882. source "arch/arm/mach-ep93xx/Kconfig"
  883. source "arch/arm/mach-footbridge/Kconfig"
  884. source "arch/arm/mach-gemini/Kconfig"
  885. source "arch/arm/mach-h720x/Kconfig"
  886. source "arch/arm/mach-integrator/Kconfig"
  887. source "arch/arm/mach-iop32x/Kconfig"
  888. source "arch/arm/mach-iop33x/Kconfig"
  889. source "arch/arm/mach-iop13xx/Kconfig"
  890. source "arch/arm/mach-ixp4xx/Kconfig"
  891. source "arch/arm/mach-ixp2000/Kconfig"
  892. source "arch/arm/mach-ixp23xx/Kconfig"
  893. source "arch/arm/mach-kirkwood/Kconfig"
  894. source "arch/arm/mach-ks8695/Kconfig"
  895. source "arch/arm/mach-lpc32xx/Kconfig"
  896. source "arch/arm/mach-msm/Kconfig"
  897. source "arch/arm/mach-mv78xx0/Kconfig"
  898. source "arch/arm/plat-mxc/Kconfig"
  899. source "arch/arm/mach-mxs/Kconfig"
  900. source "arch/arm/mach-netx/Kconfig"
  901. source "arch/arm/mach-nomadik/Kconfig"
  902. source "arch/arm/plat-nomadik/Kconfig"
  903. source "arch/arm/plat-omap/Kconfig"
  904. source "arch/arm/mach-omap1/Kconfig"
  905. source "arch/arm/mach-omap2/Kconfig"
  906. source "arch/arm/mach-orion5x/Kconfig"
  907. source "arch/arm/mach-pxa/Kconfig"
  908. source "arch/arm/plat-pxa/Kconfig"
  909. source "arch/arm/mach-mmp/Kconfig"
  910. source "arch/arm/mach-realview/Kconfig"
  911. source "arch/arm/mach-sa1100/Kconfig"
  912. source "arch/arm/plat-samsung/Kconfig"
  913. source "arch/arm/plat-s3c24xx/Kconfig"
  914. source "arch/arm/plat-s5p/Kconfig"
  915. source "arch/arm/plat-spear/Kconfig"
  916. source "arch/arm/plat-tcc/Kconfig"
  917. if ARCH_S3C2410
  918. source "arch/arm/mach-s3c2410/Kconfig"
  919. source "arch/arm/mach-s3c2412/Kconfig"
  920. source "arch/arm/mach-s3c2416/Kconfig"
  921. source "arch/arm/mach-s3c2440/Kconfig"
  922. source "arch/arm/mach-s3c2443/Kconfig"
  923. endif
  924. if ARCH_S3C64XX
  925. source "arch/arm/mach-s3c64xx/Kconfig"
  926. endif
  927. source "arch/arm/mach-s5p64x0/Kconfig"
  928. source "arch/arm/mach-s5pc100/Kconfig"
  929. source "arch/arm/mach-s5pv210/Kconfig"
  930. source "arch/arm/mach-exynos/Kconfig"
  931. source "arch/arm/mach-shmobile/Kconfig"
  932. source "arch/arm/mach-tegra/Kconfig"
  933. source "arch/arm/mach-u300/Kconfig"
  934. source "arch/arm/mach-ux500/Kconfig"
  935. source "arch/arm/mach-versatile/Kconfig"
  936. source "arch/arm/mach-vexpress/Kconfig"
  937. source "arch/arm/plat-versatile/Kconfig"
  938. source "arch/arm/mach-vt8500/Kconfig"
  939. source "arch/arm/mach-w90x900/Kconfig"
  940. # Definitions to make life easier
  941. config ARCH_ACORN
  942. bool
  943. config PLAT_IOP
  944. bool
  945. select GENERIC_CLOCKEVENTS
  946. select HAVE_SCHED_CLOCK
  947. config PLAT_ORION
  948. bool
  949. select CLKSRC_MMIO
  950. select GENERIC_IRQ_CHIP
  951. select HAVE_SCHED_CLOCK
  952. config PLAT_PXA
  953. bool
  954. config PLAT_VERSATILE
  955. bool
  956. config ARM_TIMER_SP804
  957. bool
  958. select CLKSRC_MMIO
  959. source arch/arm/mm/Kconfig
  960. config IWMMXT
  961. bool "Enable iWMMXt support"
  962. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
  963. default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
  964. help
  965. Enable support for iWMMXt context switching at run time if
  966. running on a CPU that supports it.
  967. # bool 'Use XScale PMU as timer source' CONFIG_XSCALE_PMU_TIMER
  968. config XSCALE_PMU
  969. bool
  970. depends on CPU_XSCALE && !XSCALE_PMU_TIMER
  971. default y
  972. config CPU_HAS_PMU
  973. depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
  974. (!ARCH_OMAP3 || OMAP3_EMU)
  975. default y
  976. bool
  977. config MULTI_IRQ_HANDLER
  978. bool
  979. help
  980. Allow each machine to specify it's own IRQ handler at run time.
  981. if !MMU
  982. source "arch/arm/Kconfig-nommu"
  983. endif
  984. config ARM_ERRATA_411920
  985. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  986. depends on CPU_V6 || CPU_V6K
  987. help
  988. Invalidation of the Instruction Cache operation can
  989. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  990. It does not affect the MPCore. This option enables the ARM Ltd.
  991. recommended workaround.
  992. config ARM_ERRATA_430973
  993. bool "ARM errata: Stale prediction on replaced interworking branch"
  994. depends on CPU_V7
  995. help
  996. This option enables the workaround for the 430973 Cortex-A8
  997. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  998. interworking branch is replaced with another code sequence at the
  999. same virtual address, whether due to self-modifying code or virtual
  1000. to physical address re-mapping, Cortex-A8 does not recover from the
  1001. stale interworking branch prediction. This results in Cortex-A8
  1002. executing the new code sequence in the incorrect ARM or Thumb state.
  1003. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  1004. and also flushes the branch target cache at every context switch.
  1005. Note that setting specific bits in the ACTLR register may not be
  1006. available in non-secure mode.
  1007. config ARM_ERRATA_458693
  1008. bool "ARM errata: Processor deadlock when a false hazard is created"
  1009. depends on CPU_V7
  1010. help
  1011. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  1012. erratum. For very specific sequences of memory operations, it is
  1013. possible for a hazard condition intended for a cache line to instead
  1014. be incorrectly associated with a different cache line. This false
  1015. hazard might then cause a processor deadlock. The workaround enables
  1016. the L1 caching of the NEON accesses and disables the PLD instruction
  1017. in the ACTLR register. Note that setting specific bits in the ACTLR
  1018. register may not be available in non-secure mode.
  1019. config ARM_ERRATA_460075
  1020. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  1021. depends on CPU_V7
  1022. help
  1023. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  1024. erratum. Any asynchronous access to the L2 cache may encounter a
  1025. situation in which recent store transactions to the L2 cache are lost
  1026. and overwritten with stale memory contents from external memory. The
  1027. workaround disables the write-allocate mode for the L2 cache via the
  1028. ACTLR register. Note that setting specific bits in the ACTLR register
  1029. may not be available in non-secure mode.
  1030. config ARM_ERRATA_742230
  1031. bool "ARM errata: DMB operation may be faulty"
  1032. depends on CPU_V7 && SMP
  1033. help
  1034. This option enables the workaround for the 742230 Cortex-A9
  1035. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  1036. between two write operations may not ensure the correct visibility
  1037. ordering of the two writes. This workaround sets a specific bit in
  1038. the diagnostic register of the Cortex-A9 which causes the DMB
  1039. instruction to behave as a DSB, ensuring the correct behaviour of
  1040. the two writes.
  1041. config ARM_ERRATA_742231
  1042. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  1043. depends on CPU_V7 && SMP
  1044. help
  1045. This option enables the workaround for the 742231 Cortex-A9
  1046. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  1047. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  1048. accessing some data located in the same cache line, may get corrupted
  1049. data due to bad handling of the address hazard when the line gets
  1050. replaced from one of the CPUs at the same time as another CPU is
  1051. accessing it. This workaround sets specific bits in the diagnostic
  1052. register of the Cortex-A9 which reduces the linefill issuing
  1053. capabilities of the processor.
  1054. config PL310_ERRATA_588369
  1055. bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
  1056. depends on CACHE_L2X0
  1057. help
  1058. The PL310 L2 cache controller implements three types of Clean &
  1059. Invalidate maintenance operations: by Physical Address
  1060. (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
  1061. They are architecturally defined to behave as the execution of a
  1062. clean operation followed immediately by an invalidate operation,
  1063. both performing to the same memory location. This functionality
  1064. is not correctly implemented in PL310 as clean lines are not
  1065. invalidated as a result of these operations.
  1066. config ARM_ERRATA_720789
  1067. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  1068. depends on CPU_V7
  1069. help
  1070. This option enables the workaround for the 720789 Cortex-A9 (prior to
  1071. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  1072. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  1073. As a consequence of this erratum, some TLB entries which should be
  1074. invalidated are not, resulting in an incoherency in the system page
  1075. tables. The workaround changes the TLB flushing routines to invalidate
  1076. entries regardless of the ASID.
  1077. config PL310_ERRATA_727915
  1078. bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
  1079. depends on CACHE_L2X0
  1080. help
  1081. PL310 implements the Clean & Invalidate by Way L2 cache maintenance
  1082. operation (offset 0x7FC). This operation runs in background so that
  1083. PL310 can handle normal accesses while it is in progress. Under very
  1084. rare circumstances, due to this erratum, write data can be lost when
  1085. PL310 treats a cacheable write transaction during a Clean &
  1086. Invalidate by Way operation.
  1087. config ARM_ERRATA_743622
  1088. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  1089. depends on CPU_V7
  1090. help
  1091. This option enables the workaround for the 743622 Cortex-A9
  1092. (r2p0..r2p2) erratum. Under very rare conditions, a faulty
  1093. optimisation in the Cortex-A9 Store Buffer may lead to data
  1094. corruption. This workaround sets a specific bit in the diagnostic
  1095. register of the Cortex-A9 which disables the Store Buffer
  1096. optimisation, preventing the defect from occurring. This has no
  1097. visible impact on the overall performance or power consumption of the
  1098. processor.
  1099. config ARM_ERRATA_751472
  1100. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1101. depends on CPU_V7
  1102. help
  1103. This option enables the workaround for the 751472 Cortex-A9 (prior
  1104. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1105. completion of a following broadcasted operation if the second
  1106. operation is received by a CPU before the ICIALLUIS has completed,
  1107. potentially leading to corrupted entries in the cache or TLB.
  1108. config PL310_ERRATA_753970
  1109. bool "PL310 errata: cache sync operation may be faulty"
  1110. depends on CACHE_PL310
  1111. help
  1112. This option enables the workaround for the 753970 PL310 (r3p0) erratum.
  1113. Under some condition the effect of cache sync operation on
  1114. the store buffer still remains when the operation completes.
  1115. This means that the store buffer is always asked to drain and
  1116. this prevents it from merging any further writes. The workaround
  1117. is to replace the normal offset of cache sync operation (0x730)
  1118. by another offset targeting an unmapped PL310 register 0x740.
  1119. This has the same effect as the cache sync operation: store buffer
  1120. drain and waiting for all buffers empty.
  1121. config ARM_ERRATA_754322
  1122. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1123. depends on CPU_V7
  1124. help
  1125. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1126. r3p*) erratum. A speculative memory access may cause a page table walk
  1127. which starts prior to an ASID switch but completes afterwards. This
  1128. can populate the micro-TLB with a stale entry which may be hit with
  1129. the new ASID. This workaround places two dsb instructions in the mm
  1130. switching code so that no page table walks can cross the ASID switch.
  1131. config ARM_ERRATA_754327
  1132. bool "ARM errata: no automatic Store Buffer drain"
  1133. depends on CPU_V7 && SMP
  1134. help
  1135. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1136. r2p0) erratum. The Store Buffer does not have any automatic draining
  1137. mechanism and therefore a livelock may occur if an external agent
  1138. continuously polls a memory location waiting to observe an update.
  1139. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1140. written polling loops from denying visibility of updates to memory.
  1141. config ARM_ERRATA_364296
  1142. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  1143. depends on CPU_V6 && !SMP
  1144. help
  1145. This options enables the workaround for the 364296 ARM1136
  1146. r0p2 erratum (possible cache data corruption with
  1147. hit-under-miss enabled). It sets the undocumented bit 31 in
  1148. the auxiliary control register and the FI bit in the control
  1149. register, thus disabling hit-under-miss without putting the
  1150. processor into full low interrupt latency mode. ARM11MPCore
  1151. is not affected.
  1152. config ARM_ERRATA_764369
  1153. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  1154. depends on CPU_V7 && SMP
  1155. help
  1156. This option enables the workaround for erratum 764369
  1157. affecting Cortex-A9 MPCore with two or more processors (all
  1158. current revisions). Under certain timing circumstances, a data
  1159. cache line maintenance operation by MVA targeting an Inner
  1160. Shareable memory region may fail to proceed up to either the
  1161. Point of Coherency or to the Point of Unification of the
  1162. system. This workaround adds a DSB instruction before the
  1163. relevant cache maintenance functions and sets a specific bit
  1164. in the diagnostic control register of the SCU.
  1165. config PL310_ERRATA_769419
  1166. bool "PL310 errata: no automatic Store Buffer drain"
  1167. depends on CACHE_L2X0
  1168. help
  1169. On revisions of the PL310 prior to r3p2, the Store Buffer does
  1170. not automatically drain. This can cause normal, non-cacheable
  1171. writes to be retained when the memory system is idle, leading
  1172. to suboptimal I/O performance for drivers using coherent DMA.
  1173. This option adds a write barrier to the cpu_idle loop so that,
  1174. on systems with an outer cache, the store buffer is drained
  1175. explicitly.
  1176. endmenu
  1177. source "arch/arm/common/Kconfig"
  1178. menu "Bus support"
  1179. config ARM_AMBA
  1180. bool
  1181. config ISA
  1182. bool
  1183. help
  1184. Find out whether you have ISA slots on your motherboard. ISA is the
  1185. name of a bus system, i.e. the way the CPU talks to the other stuff
  1186. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1187. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1188. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1189. # Select ISA DMA controller support
  1190. config ISA_DMA
  1191. bool
  1192. select ISA_DMA_API
  1193. # Select ISA DMA interface
  1194. config ISA_DMA_API
  1195. bool
  1196. config PCI
  1197. bool "PCI support" if MIGHT_HAVE_PCI
  1198. help
  1199. Find out whether you have a PCI motherboard. PCI is the name of a
  1200. bus system, i.e. the way the CPU talks to the other stuff inside
  1201. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1202. VESA. If you have PCI, say Y, otherwise N.
  1203. config PCI_DOMAINS
  1204. bool
  1205. depends on PCI
  1206. config PCI_NANOENGINE
  1207. bool "BSE nanoEngine PCI support"
  1208. depends on SA1100_NANOENGINE
  1209. help
  1210. Enable PCI on the BSE nanoEngine board.
  1211. config PCI_SYSCALL
  1212. def_bool PCI
  1213. # Select the host bridge type
  1214. config PCI_HOST_VIA82C505
  1215. bool
  1216. depends on PCI && ARCH_SHARK
  1217. default y
  1218. config PCI_HOST_ITE8152
  1219. bool
  1220. depends on PCI && MACH_ARMCORE
  1221. default y
  1222. select DMABOUNCE
  1223. source "drivers/pci/Kconfig"
  1224. source "drivers/pcmcia/Kconfig"
  1225. endmenu
  1226. menu "Kernel Features"
  1227. source "kernel/time/Kconfig"
  1228. config SMP
  1229. bool "Symmetric Multi-Processing"
  1230. depends on CPU_V6K || CPU_V7
  1231. depends on GENERIC_CLOCKEVENTS
  1232. depends on REALVIEW_EB_ARM11MP || REALVIEW_EB_A9MP || \
  1233. MACH_REALVIEW_PB11MP || MACH_REALVIEW_PBX || ARCH_OMAP4 || \
  1234. ARCH_EXYNOS4 || ARCH_TEGRA || ARCH_U8500 || ARCH_VEXPRESS_CA9X4 || \
  1235. ARCH_MSM_SCORPIONMP || ARCH_SHMOBILE || ARCH_HIGHBANK || SOC_IMX6Q
  1236. depends on MMU
  1237. select USE_GENERIC_SMP_HELPERS
  1238. select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
  1239. help
  1240. This enables support for systems with more than one CPU. If you have
  1241. a system with only one CPU, like most personal computers, say N. If
  1242. you have a system with more than one CPU, say Y.
  1243. If you say N here, the kernel will run on single and multiprocessor
  1244. machines, but will use only one CPU of a multiprocessor machine. If
  1245. you say Y here, the kernel will run on many, but not all, single
  1246. processor machines. On a single processor machine, the kernel will
  1247. run faster if you say N here.
  1248. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1249. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1250. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1251. If you don't know what to do here, say N.
  1252. config SMP_ON_UP
  1253. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1254. depends on EXPERIMENTAL
  1255. depends on SMP && !XIP_KERNEL
  1256. default y
  1257. help
  1258. SMP kernels contain instructions which fail on non-SMP processors.
  1259. Enabling this option allows the kernel to modify itself to make
  1260. these instructions safe. Disabling it allows about 1K of space
  1261. savings.
  1262. If you don't know what to do here, say Y.
  1263. config ARM_CPU_TOPOLOGY
  1264. bool "Support cpu topology definition"
  1265. depends on SMP && CPU_V7
  1266. default y
  1267. help
  1268. Support ARM cpu topology definition. The MPIDR register defines
  1269. affinity between processors which is then used to describe the cpu
  1270. topology of an ARM System.
  1271. config SCHED_MC
  1272. bool "Multi-core scheduler support"
  1273. depends on ARM_CPU_TOPOLOGY
  1274. help
  1275. Multi-core scheduler support improves the CPU scheduler's decision
  1276. making when dealing with multi-core CPU chips at a cost of slightly
  1277. increased overhead in some places. If unsure say N here.
  1278. config SCHED_SMT
  1279. bool "SMT scheduler support"
  1280. depends on ARM_CPU_TOPOLOGY
  1281. help
  1282. Improves the CPU scheduler's decision making when dealing with
  1283. MultiThreading at a cost of slightly increased overhead in some
  1284. places. If unsure say N here.
  1285. config HAVE_ARM_SCU
  1286. bool
  1287. help
  1288. This option enables support for the ARM system coherency unit
  1289. config HAVE_ARM_TWD
  1290. bool
  1291. depends on SMP
  1292. select TICK_ONESHOT
  1293. help
  1294. This options enables support for the ARM timer and watchdog unit
  1295. choice
  1296. prompt "Memory split"
  1297. default VMSPLIT_3G
  1298. help
  1299. Select the desired split between kernel and user memory.
  1300. If you are not absolutely sure what you are doing, leave this
  1301. option alone!
  1302. config VMSPLIT_3G
  1303. bool "3G/1G user/kernel split"
  1304. config VMSPLIT_2G
  1305. bool "2G/2G user/kernel split"
  1306. config VMSPLIT_1G
  1307. bool "1G/3G user/kernel split"
  1308. endchoice
  1309. config PAGE_OFFSET
  1310. hex
  1311. default 0x40000000 if VMSPLIT_1G
  1312. default 0x80000000 if VMSPLIT_2G
  1313. default 0xC0000000
  1314. config NR_CPUS
  1315. int "Maximum number of CPUs (2-32)"
  1316. range 2 32
  1317. depends on SMP
  1318. default "4"
  1319. config HOTPLUG_CPU
  1320. bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
  1321. depends on SMP && HOTPLUG && EXPERIMENTAL
  1322. help
  1323. Say Y here to experiment with turning CPUs off and on. CPUs
  1324. can be controlled through /sys/devices/system/cpu.
  1325. config LOCAL_TIMERS
  1326. bool "Use local timer interrupts"
  1327. depends on SMP
  1328. default y
  1329. select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
  1330. help
  1331. Enable support for local timers on SMP platforms, rather then the
  1332. legacy IPI broadcast method. Local timers allows the system
  1333. accounting to be spread across the timer interval, preventing a
  1334. "thundering herd" at every timer tick.
  1335. source kernel/Kconfig.preempt
  1336. config HZ
  1337. int
  1338. default 200 if ARCH_EBSA110 || ARCH_S3C2410 || ARCH_S5P64X0 || \
  1339. ARCH_S5PV210 || ARCH_EXYNOS4
  1340. default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
  1341. default AT91_TIMER_HZ if ARCH_AT91
  1342. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
  1343. default 100
  1344. config THUMB2_KERNEL
  1345. bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
  1346. depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
  1347. select AEABI
  1348. select ARM_ASM_UNIFIED
  1349. select ARM_UNWIND
  1350. help
  1351. By enabling this option, the kernel will be compiled in
  1352. Thumb-2 mode. A compiler/assembler that understand the unified
  1353. ARM-Thumb syntax is needed.
  1354. If unsure, say N.
  1355. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1356. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1357. depends on THUMB2_KERNEL && MODULES
  1358. default y
  1359. help
  1360. Various binutils versions can resolve Thumb-2 branches to
  1361. locally-defined, preemptible global symbols as short-range "b.n"
  1362. branch instructions.
  1363. This is a problem, because there's no guarantee the final
  1364. destination of the symbol, or any candidate locations for a
  1365. trampoline, are within range of the branch. For this reason, the
  1366. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1367. relocation in modules at all, and it makes little sense to add
  1368. support.
  1369. The symptom is that the kernel fails with an "unsupported
  1370. relocation" error when loading some modules.
  1371. Until fixed tools are available, passing
  1372. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1373. code which hits this problem, at the cost of a bit of extra runtime
  1374. stack usage in some cases.
  1375. The problem is described in more detail at:
  1376. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1377. Only Thumb-2 kernels are affected.
  1378. Unless you are sure your tools don't have this problem, say Y.
  1379. config ARM_ASM_UNIFIED
  1380. bool
  1381. config AEABI
  1382. bool "Use the ARM EABI to compile the kernel"
  1383. help
  1384. This option allows for the kernel to be compiled using the latest
  1385. ARM ABI (aka EABI). This is only useful if you are using a user
  1386. space environment that is also compiled with EABI.
  1387. Since there are major incompatibilities between the legacy ABI and
  1388. EABI, especially with regard to structure member alignment, this
  1389. option also changes the kernel syscall calling convention to
  1390. disambiguate both ABIs and allow for backward compatibility support
  1391. (selected with CONFIG_OABI_COMPAT).
  1392. To use this you need GCC version 4.0.0 or later.
  1393. config OABI_COMPAT
  1394. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1395. depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
  1396. default y
  1397. help
  1398. This option preserves the old syscall interface along with the
  1399. new (ARM EABI) one. It also provides a compatibility layer to
  1400. intercept syscalls that have structure arguments which layout
  1401. in memory differs between the legacy ABI and the new ARM EABI
  1402. (only for non "thumb" binaries). This option adds a tiny
  1403. overhead to all syscalls and produces a slightly larger kernel.
  1404. If you know you'll be using only pure EABI user space then you
  1405. can say N here. If this option is not selected and you attempt
  1406. to execute a legacy ABI binary then the result will be
  1407. UNPREDICTABLE (in fact it can be predicted that it won't work
  1408. at all). If in doubt say Y.
  1409. config ARCH_HAS_HOLES_MEMORYMODEL
  1410. bool
  1411. config ARCH_SPARSEMEM_ENABLE
  1412. bool
  1413. config ARCH_SPARSEMEM_DEFAULT
  1414. def_bool ARCH_SPARSEMEM_ENABLE
  1415. config ARCH_SELECT_MEMORY_MODEL
  1416. def_bool ARCH_SPARSEMEM_ENABLE
  1417. config HAVE_ARCH_PFN_VALID
  1418. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1419. config HIGHMEM
  1420. bool "High Memory Support"
  1421. depends on MMU
  1422. help
  1423. The address space of ARM processors is only 4 Gigabytes large
  1424. and it has to accommodate user address space, kernel address
  1425. space as well as some memory mapped IO. That means that, if you
  1426. have a large amount of physical memory and/or IO, not all of the
  1427. memory can be "permanently mapped" by the kernel. The physical
  1428. memory that is not permanently mapped is called "high memory".
  1429. Depending on the selected kernel/user memory split, minimum
  1430. vmalloc space and actual amount of RAM, you may not need this
  1431. option which should result in a slightly faster kernel.
  1432. If unsure, say n.
  1433. config HIGHPTE
  1434. bool "Allocate 2nd-level pagetables from highmem"
  1435. depends on HIGHMEM
  1436. config HW_PERF_EVENTS
  1437. bool "Enable hardware performance counter support for perf events"
  1438. depends on PERF_EVENTS && CPU_HAS_PMU
  1439. default y
  1440. help
  1441. Enable hardware performance counter support for perf events. If
  1442. disabled, perf events will use software events only.
  1443. source "mm/Kconfig"
  1444. config FORCE_MAX_ZONEORDER
  1445. int "Maximum zone order" if ARCH_SHMOBILE
  1446. range 11 64 if ARCH_SHMOBILE
  1447. default "9" if SA1111
  1448. default "11"
  1449. help
  1450. The kernel memory allocator divides physically contiguous memory
  1451. blocks into "zones", where each zone is a power of two number of
  1452. pages. This option selects the largest power of two that the kernel
  1453. keeps in the memory allocator. If you need to allocate very large
  1454. blocks of physically contiguous memory, then you may need to
  1455. increase this value.
  1456. This config option is actually maximum order plus one. For example,
  1457. a value of 11 means that the largest free memory block is 2^10 pages.
  1458. config LEDS
  1459. bool "Timer and CPU usage LEDs"
  1460. depends on ARCH_CDB89712 || ARCH_EBSA110 || \
  1461. ARCH_EBSA285 || ARCH_INTEGRATOR || \
  1462. ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
  1463. ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
  1464. ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
  1465. ARCH_AT91 || ARCH_DAVINCI || \
  1466. ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
  1467. help
  1468. If you say Y here, the LEDs on your machine will be used
  1469. to provide useful information about your current system status.
  1470. If you are compiling a kernel for a NetWinder or EBSA-285, you will
  1471. be able to select which LEDs are active using the options below. If
  1472. you are compiling a kernel for the EBSA-110 or the LART however, the
  1473. red LED will simply flash regularly to indicate that the system is
  1474. still functional. It is safe to say Y here if you have a CATS
  1475. system, but the driver will do nothing.
  1476. config LEDS_TIMER
  1477. bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
  1478. OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1479. || MACH_OMAP_PERSEUS2
  1480. depends on LEDS
  1481. depends on !GENERIC_CLOCKEVENTS
  1482. default y if ARCH_EBSA110
  1483. help
  1484. If you say Y here, one of the system LEDs (the green one on the
  1485. NetWinder, the amber one on the EBSA285, or the red one on the LART)
  1486. will flash regularly to indicate that the system is still
  1487. operational. This is mainly useful to kernel hackers who are
  1488. debugging unstable kernels.
  1489. The LART uses the same LED for both Timer LED and CPU usage LED
  1490. functions. You may choose to use both, but the Timer LED function
  1491. will overrule the CPU usage LED.
  1492. config LEDS_CPU
  1493. bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
  1494. !ARCH_OMAP) \
  1495. || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1496. || MACH_OMAP_PERSEUS2
  1497. depends on LEDS
  1498. help
  1499. If you say Y here, the red LED will be used to give a good real
  1500. time indication of CPU usage, by lighting whenever the idle task
  1501. is not currently executing.
  1502. The LART uses the same LED for both Timer LED and CPU usage LED
  1503. functions. You may choose to use both, but the Timer LED function
  1504. will overrule the CPU usage LED.
  1505. config ALIGNMENT_TRAP
  1506. bool
  1507. depends on CPU_CP15_MMU
  1508. default y if !ARCH_EBSA110
  1509. select HAVE_PROC_CPU if PROC_FS
  1510. help
  1511. ARM processors cannot fetch/store information which is not
  1512. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1513. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1514. fetch/store instructions will be emulated in software if you say
  1515. here, which has a severe performance impact. This is necessary for
  1516. correct operation of some network protocols. With an IP-only
  1517. configuration it is safe to say N, otherwise say Y.
  1518. config UACCESS_WITH_MEMCPY
  1519. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
  1520. depends on MMU && EXPERIMENTAL
  1521. default y if CPU_FEROCEON
  1522. help
  1523. Implement faster copy_to_user and clear_user methods for CPU
  1524. cores where a 8-word STM instruction give significantly higher
  1525. memory write throughput than a sequence of individual 32bit stores.
  1526. A possible side effect is a slight increase in scheduling latency
  1527. between threads sharing the same address space if they invoke
  1528. such copy operations with large buffers.
  1529. However, if the CPU data cache is using a write-allocate mode,
  1530. this option is unlikely to provide any performance gain.
  1531. config SECCOMP
  1532. bool
  1533. prompt "Enable seccomp to safely compute untrusted bytecode"
  1534. ---help---
  1535. This kernel feature is useful for number crunching applications
  1536. that may need to compute untrusted bytecode during their
  1537. execution. By using pipes or other transports made available to
  1538. the process as file descriptors supporting the read/write
  1539. syscalls, it's possible to isolate those applications in
  1540. their own address space using seccomp. Once seccomp is
  1541. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1542. and the task is only allowed to execute a few safe syscalls
  1543. defined by each seccomp mode.
  1544. config CC_STACKPROTECTOR
  1545. bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
  1546. depends on EXPERIMENTAL
  1547. help
  1548. This option turns on the -fstack-protector GCC feature. This
  1549. feature puts, at the beginning of functions, a canary value on
  1550. the stack just before the return address, and validates
  1551. the value just before actually returning. Stack based buffer
  1552. overflows (that need to overwrite this return address) now also
  1553. overwrite the canary, which gets detected and the attack is then
  1554. neutralized via a kernel panic.
  1555. This feature requires gcc version 4.2 or above.
  1556. config DEPRECATED_PARAM_STRUCT
  1557. bool "Provide old way to pass kernel parameters"
  1558. help
  1559. This was deprecated in 2001 and announced to live on for 5 years.
  1560. Some old boot loaders still use this way.
  1561. endmenu
  1562. menu "Boot options"
  1563. config USE_OF
  1564. bool "Flattened Device Tree support"
  1565. select OF
  1566. select OF_EARLY_FLATTREE
  1567. select IRQ_DOMAIN
  1568. help
  1569. Include support for flattened device tree machine descriptions.
  1570. # Compressed boot loader in ROM. Yes, we really want to ask about
  1571. # TEXT and BSS so we preserve their values in the config files.
  1572. config ZBOOT_ROM_TEXT
  1573. hex "Compressed ROM boot loader base address"
  1574. default "0"
  1575. help
  1576. The physical address at which the ROM-able zImage is to be
  1577. placed in the target. Platforms which normally make use of
  1578. ROM-able zImage formats normally set this to a suitable
  1579. value in their defconfig file.
  1580. If ZBOOT_ROM is not enabled, this has no effect.
  1581. config ZBOOT_ROM_BSS
  1582. hex "Compressed ROM boot loader BSS address"
  1583. default "0"
  1584. help
  1585. The base address of an area of read/write memory in the target
  1586. for the ROM-able zImage which must be available while the
  1587. decompressor is running. It must be large enough to hold the
  1588. entire decompressed kernel plus an additional 128 KiB.
  1589. Platforms which normally make use of ROM-able zImage formats
  1590. normally set this to a suitable value in their defconfig file.
  1591. If ZBOOT_ROM is not enabled, this has no effect.
  1592. config ZBOOT_ROM
  1593. bool "Compressed boot loader in ROM/flash"
  1594. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1595. help
  1596. Say Y here if you intend to execute your compressed kernel image
  1597. (zImage) directly from ROM or flash. If unsure, say N.
  1598. choice
  1599. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1600. depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
  1601. default ZBOOT_ROM_NONE
  1602. help
  1603. Include experimental SD/MMC loading code in the ROM-able zImage.
  1604. With this enabled it is possible to write the the ROM-able zImage
  1605. kernel image to an MMC or SD card and boot the kernel straight
  1606. from the reset vector. At reset the processor Mask ROM will load
  1607. the first part of the the ROM-able zImage which in turn loads the
  1608. rest the kernel image to RAM.
  1609. config ZBOOT_ROM_NONE
  1610. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1611. help
  1612. Do not load image from SD or MMC
  1613. config ZBOOT_ROM_MMCIF
  1614. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1615. help
  1616. Load image from MMCIF hardware block.
  1617. config ZBOOT_ROM_SH_MOBILE_SDHI
  1618. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1619. help
  1620. Load image from SDHI hardware block
  1621. endchoice
  1622. config ARM_APPENDED_DTB
  1623. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1624. depends on OF && !ZBOOT_ROM && EXPERIMENTAL
  1625. help
  1626. With this option, the boot code will look for a device tree binary
  1627. (DTB) appended to zImage
  1628. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1629. This is meant as a backward compatibility convenience for those
  1630. systems with a bootloader that can't be upgraded to accommodate
  1631. the documented boot protocol using a device tree.
  1632. Beware that there is very little in terms of protection against
  1633. this option being confused by leftover garbage in memory that might
  1634. look like a DTB header after a reboot if no actual DTB is appended
  1635. to zImage. Do not leave this option active in a production kernel
  1636. if you don't intend to always append a DTB. Proper passing of the
  1637. location into r2 of a bootloader provided DTB is always preferable
  1638. to this option.
  1639. config ARM_ATAG_DTB_COMPAT
  1640. bool "Supplement the appended DTB with traditional ATAG information"
  1641. depends on ARM_APPENDED_DTB
  1642. help
  1643. Some old bootloaders can't be updated to a DTB capable one, yet
  1644. they provide ATAGs with memory configuration, the ramdisk address,
  1645. the kernel cmdline string, etc. Such information is dynamically
  1646. provided by the bootloader and can't always be stored in a static
  1647. DTB. To allow a device tree enabled kernel to be used with such
  1648. bootloaders, this option allows zImage to extract the information
  1649. from the ATAG list and store it at run time into the appended DTB.
  1650. config CMDLINE
  1651. string "Default kernel command string"
  1652. default ""
  1653. help
  1654. On some architectures (EBSA110 and CATS), there is currently no way
  1655. for the boot loader to pass arguments to the kernel. For these
  1656. architectures, you should supply some command-line options at build
  1657. time by entering them here. As a minimum, you should specify the
  1658. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1659. choice
  1660. prompt "Kernel command line type" if CMDLINE != ""
  1661. default CMDLINE_FROM_BOOTLOADER
  1662. config CMDLINE_FROM_BOOTLOADER
  1663. bool "Use bootloader kernel arguments if available"
  1664. help
  1665. Uses the command-line options passed by the boot loader. If
  1666. the boot loader doesn't provide any, the default kernel command
  1667. string provided in CMDLINE will be used.
  1668. config CMDLINE_EXTEND
  1669. bool "Extend bootloader kernel arguments"
  1670. help
  1671. The command-line arguments provided by the boot loader will be
  1672. appended to the default kernel command string.
  1673. config CMDLINE_FORCE
  1674. bool "Always use the default kernel command string"
  1675. help
  1676. Always use the default kernel command string, even if the boot
  1677. loader passes other arguments to the kernel.
  1678. This is useful if you cannot or don't want to change the
  1679. command-line options your boot loader passes to the kernel.
  1680. endchoice
  1681. config XIP_KERNEL
  1682. bool "Kernel Execute-In-Place from ROM"
  1683. depends on !ZBOOT_ROM
  1684. help
  1685. Execute-In-Place allows the kernel to run from non-volatile storage
  1686. directly addressable by the CPU, such as NOR flash. This saves RAM
  1687. space since the text section of the kernel is not loaded from flash
  1688. to RAM. Read-write sections, such as the data section and stack,
  1689. are still copied to RAM. The XIP kernel is not compressed since
  1690. it has to run directly from flash, so it will take more space to
  1691. store it. The flash address used to link the kernel object files,
  1692. and for storing it, is configuration dependent. Therefore, if you
  1693. say Y here, you must know the proper physical address where to
  1694. store the kernel image depending on your own flash memory usage.
  1695. Also note that the make target becomes "make xipImage" rather than
  1696. "make zImage" or "make Image". The final kernel binary to put in
  1697. ROM memory will be arch/arm/boot/xipImage.
  1698. If unsure, say N.
  1699. config XIP_PHYS_ADDR
  1700. hex "XIP Kernel Physical Location"
  1701. depends on XIP_KERNEL
  1702. default "0x00080000"
  1703. help
  1704. This is the physical address in your flash memory the kernel will
  1705. be linked for and stored to. This address is dependent on your
  1706. own flash usage.
  1707. config KEXEC
  1708. bool "Kexec system call (EXPERIMENTAL)"
  1709. depends on EXPERIMENTAL
  1710. help
  1711. kexec is a system call that implements the ability to shutdown your
  1712. current kernel, and to start another kernel. It is like a reboot
  1713. but it is independent of the system firmware. And like a reboot
  1714. you can start any kernel with it, not just Linux.
  1715. It is an ongoing process to be certain the hardware in a machine
  1716. is properly shutdown, so do not be surprised if this code does not
  1717. initially work for you. It may help to enable device hotplugging
  1718. support.
  1719. config ATAGS_PROC
  1720. bool "Export atags in procfs"
  1721. depends on KEXEC
  1722. default y
  1723. help
  1724. Should the atags used to boot the kernel be exported in an "atags"
  1725. file in procfs. Useful with kexec.
  1726. config CRASH_DUMP
  1727. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1728. depends on EXPERIMENTAL
  1729. help
  1730. Generate crash dump after being started by kexec. This should
  1731. be normally only set in special crash dump kernels which are
  1732. loaded in the main kernel with kexec-tools into a specially
  1733. reserved region and then later executed after a crash by
  1734. kdump/kexec. The crash dump kernel must be compiled to a
  1735. memory address not used by the main kernel
  1736. For more details see Documentation/kdump/kdump.txt
  1737. config AUTO_ZRELADDR
  1738. bool "Auto calculation of the decompressed kernel image address"
  1739. depends on !ZBOOT_ROM && !ARCH_U300
  1740. help
  1741. ZRELADDR is the physical address where the decompressed kernel
  1742. image will be placed. If AUTO_ZRELADDR is selected, the address
  1743. will be determined at run-time by masking the current IP with
  1744. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1745. from start of memory.
  1746. endmenu
  1747. menu "CPU Power Management"
  1748. if ARCH_HAS_CPUFREQ
  1749. source "drivers/cpufreq/Kconfig"
  1750. config CPU_FREQ_IMX
  1751. tristate "CPUfreq driver for i.MX CPUs"
  1752. depends on ARCH_MXC && CPU_FREQ
  1753. help
  1754. This enables the CPUfreq driver for i.MX CPUs.
  1755. config CPU_FREQ_SA1100
  1756. bool
  1757. config CPU_FREQ_SA1110
  1758. bool
  1759. config CPU_FREQ_INTEGRATOR
  1760. tristate "CPUfreq driver for ARM Integrator CPUs"
  1761. depends on ARCH_INTEGRATOR && CPU_FREQ
  1762. default y
  1763. help
  1764. This enables the CPUfreq driver for ARM Integrator CPUs.
  1765. For details, take a look at <file:Documentation/cpu-freq>.
  1766. If in doubt, say Y.
  1767. config CPU_FREQ_PXA
  1768. bool
  1769. depends on CPU_FREQ && ARCH_PXA && PXA25x
  1770. default y
  1771. select CPU_FREQ_TABLE
  1772. select CPU_FREQ_DEFAULT_GOV_USERSPACE
  1773. config CPU_FREQ_S3C
  1774. bool
  1775. help
  1776. Internal configuration node for common cpufreq on Samsung SoC
  1777. config CPU_FREQ_S3C24XX
  1778. bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
  1779. depends on ARCH_S3C2410 && CPU_FREQ && EXPERIMENTAL
  1780. select CPU_FREQ_S3C
  1781. help
  1782. This enables the CPUfreq driver for the Samsung S3C24XX family
  1783. of CPUs.
  1784. For details, take a look at <file:Documentation/cpu-freq>.
  1785. If in doubt, say N.
  1786. config CPU_FREQ_S3C24XX_PLL
  1787. bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
  1788. depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
  1789. help
  1790. Compile in support for changing the PLL frequency from the
  1791. S3C24XX series CPUfreq driver. The PLL takes time to settle
  1792. after a frequency change, so by default it is not enabled.
  1793. This also means that the PLL tables for the selected CPU(s) will
  1794. be built which may increase the size of the kernel image.
  1795. config CPU_FREQ_S3C24XX_DEBUG
  1796. bool "Debug CPUfreq Samsung driver core"
  1797. depends on CPU_FREQ_S3C24XX
  1798. help
  1799. Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
  1800. config CPU_FREQ_S3C24XX_IODEBUG
  1801. bool "Debug CPUfreq Samsung driver IO timing"
  1802. depends on CPU_FREQ_S3C24XX
  1803. help
  1804. Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
  1805. config CPU_FREQ_S3C24XX_DEBUGFS
  1806. bool "Export debugfs for CPUFreq"
  1807. depends on CPU_FREQ_S3C24XX && DEBUG_FS
  1808. help
  1809. Export status information via debugfs.
  1810. endif
  1811. source "drivers/cpuidle/Kconfig"
  1812. endmenu
  1813. menu "Floating point emulation"
  1814. comment "At least one emulation must be selected"
  1815. config FPE_NWFPE
  1816. bool "NWFPE math emulation"
  1817. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1818. ---help---
  1819. Say Y to include the NWFPE floating point emulator in the kernel.
  1820. This is necessary to run most binaries. Linux does not currently
  1821. support floating point hardware so you need to say Y here even if
  1822. your machine has an FPA or floating point co-processor podule.
  1823. You may say N here if you are going to load the Acorn FPEmulator
  1824. early in the bootup.
  1825. config FPE_NWFPE_XP
  1826. bool "Support extended precision"
  1827. depends on FPE_NWFPE
  1828. help
  1829. Say Y to include 80-bit support in the kernel floating-point
  1830. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1831. Note that gcc does not generate 80-bit operations by default,
  1832. so in most cases this option only enlarges the size of the
  1833. floating point emulator without any good reason.
  1834. You almost surely want to say N here.
  1835. config FPE_FASTFPE
  1836. bool "FastFPE math emulation (EXPERIMENTAL)"
  1837. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
  1838. ---help---
  1839. Say Y here to include the FAST floating point emulator in the kernel.
  1840. This is an experimental much faster emulator which now also has full
  1841. precision for the mantissa. It does not support any exceptions.
  1842. It is very simple, and approximately 3-6 times faster than NWFPE.
  1843. It should be sufficient for most programs. It may be not suitable
  1844. for scientific calculations, but you have to check this for yourself.
  1845. If you do not feel you need a faster FP emulation you should better
  1846. choose NWFPE.
  1847. config VFP
  1848. bool "VFP-format floating point maths"
  1849. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1850. help
  1851. Say Y to include VFP support code in the kernel. This is needed
  1852. if your hardware includes a VFP unit.
  1853. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1854. release notes and additional status information.
  1855. Say N if your target does not have VFP hardware.
  1856. config VFPv3
  1857. bool
  1858. depends on VFP
  1859. default y if CPU_V7
  1860. config NEON
  1861. bool "Advanced SIMD (NEON) Extension support"
  1862. depends on VFPv3 && CPU_V7
  1863. help
  1864. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1865. Extension.
  1866. endmenu
  1867. menu "Userspace binary formats"
  1868. source "fs/Kconfig.binfmt"
  1869. config ARTHUR
  1870. tristate "RISC OS personality"
  1871. depends on !AEABI
  1872. help
  1873. Say Y here to include the kernel code necessary if you want to run
  1874. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1875. experimental; if this sounds frightening, say N and sleep in peace.
  1876. You can also say M here to compile this support as a module (which
  1877. will be called arthur).
  1878. endmenu
  1879. menu "Power management options"
  1880. source "kernel/power/Kconfig"
  1881. config ARCH_SUSPEND_POSSIBLE
  1882. depends on !ARCH_S5PC100
  1883. depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
  1884. CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE
  1885. def_bool y
  1886. config ARM_CPU_SUSPEND
  1887. def_bool PM_SLEEP
  1888. endmenu
  1889. source "net/Kconfig"
  1890. source "drivers/Kconfig"
  1891. source "fs/Kconfig"
  1892. source "arch/arm/Kconfig.debug"
  1893. source "security/Kconfig"
  1894. source "crypto/Kconfig"
  1895. source "lib/Kconfig"