davinci-mcasp.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206
  1. /*
  2. * ALSA SoC McASP Audio Layer for TI DAVINCI processor
  3. *
  4. * Multi-channel Audio Serial Port Driver
  5. *
  6. * Author: Nirmal Pandey <n-pandey@ti.com>,
  7. * Suresh Rajashekara <suresh.r@ti.com>
  8. * Steve Chen <schen@.mvista.com>
  9. *
  10. * Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com>
  11. * Copyright: (C) 2009 Texas Instruments, India
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. */
  17. #include <linux/init.h>
  18. #include <linux/module.h>
  19. #include <linux/device.h>
  20. #include <linux/slab.h>
  21. #include <linux/delay.h>
  22. #include <linux/io.h>
  23. #include <linux/pm_runtime.h>
  24. #include <linux/of.h>
  25. #include <linux/of_platform.h>
  26. #include <linux/of_device.h>
  27. #include <sound/core.h>
  28. #include <sound/pcm.h>
  29. #include <sound/pcm_params.h>
  30. #include <sound/initval.h>
  31. #include <sound/soc.h>
  32. #include "davinci-pcm.h"
  33. #include "davinci-mcasp.h"
  34. /*
  35. * McASP register definitions
  36. */
  37. #define DAVINCI_MCASP_PID_REG 0x00
  38. #define DAVINCI_MCASP_PWREMUMGT_REG 0x04
  39. #define DAVINCI_MCASP_PFUNC_REG 0x10
  40. #define DAVINCI_MCASP_PDIR_REG 0x14
  41. #define DAVINCI_MCASP_PDOUT_REG 0x18
  42. #define DAVINCI_MCASP_PDSET_REG 0x1c
  43. #define DAVINCI_MCASP_PDCLR_REG 0x20
  44. #define DAVINCI_MCASP_TLGC_REG 0x30
  45. #define DAVINCI_MCASP_TLMR_REG 0x34
  46. #define DAVINCI_MCASP_GBLCTL_REG 0x44
  47. #define DAVINCI_MCASP_AMUTE_REG 0x48
  48. #define DAVINCI_MCASP_LBCTL_REG 0x4c
  49. #define DAVINCI_MCASP_TXDITCTL_REG 0x50
  50. #define DAVINCI_MCASP_GBLCTLR_REG 0x60
  51. #define DAVINCI_MCASP_RXMASK_REG 0x64
  52. #define DAVINCI_MCASP_RXFMT_REG 0x68
  53. #define DAVINCI_MCASP_RXFMCTL_REG 0x6c
  54. #define DAVINCI_MCASP_ACLKRCTL_REG 0x70
  55. #define DAVINCI_MCASP_AHCLKRCTL_REG 0x74
  56. #define DAVINCI_MCASP_RXTDM_REG 0x78
  57. #define DAVINCI_MCASP_EVTCTLR_REG 0x7c
  58. #define DAVINCI_MCASP_RXSTAT_REG 0x80
  59. #define DAVINCI_MCASP_RXTDMSLOT_REG 0x84
  60. #define DAVINCI_MCASP_RXCLKCHK_REG 0x88
  61. #define DAVINCI_MCASP_REVTCTL_REG 0x8c
  62. #define DAVINCI_MCASP_GBLCTLX_REG 0xa0
  63. #define DAVINCI_MCASP_TXMASK_REG 0xa4
  64. #define DAVINCI_MCASP_TXFMT_REG 0xa8
  65. #define DAVINCI_MCASP_TXFMCTL_REG 0xac
  66. #define DAVINCI_MCASP_ACLKXCTL_REG 0xb0
  67. #define DAVINCI_MCASP_AHCLKXCTL_REG 0xb4
  68. #define DAVINCI_MCASP_TXTDM_REG 0xb8
  69. #define DAVINCI_MCASP_EVTCTLX_REG 0xbc
  70. #define DAVINCI_MCASP_TXSTAT_REG 0xc0
  71. #define DAVINCI_MCASP_TXTDMSLOT_REG 0xc4
  72. #define DAVINCI_MCASP_TXCLKCHK_REG 0xc8
  73. #define DAVINCI_MCASP_XEVTCTL_REG 0xcc
  74. /* Left(even TDM Slot) Channel Status Register File */
  75. #define DAVINCI_MCASP_DITCSRA_REG 0x100
  76. /* Right(odd TDM slot) Channel Status Register File */
  77. #define DAVINCI_MCASP_DITCSRB_REG 0x118
  78. /* Left(even TDM slot) User Data Register File */
  79. #define DAVINCI_MCASP_DITUDRA_REG 0x130
  80. /* Right(odd TDM Slot) User Data Register File */
  81. #define DAVINCI_MCASP_DITUDRB_REG 0x148
  82. /* Serializer n Control Register */
  83. #define DAVINCI_MCASP_XRSRCTL_BASE_REG 0x180
  84. #define DAVINCI_MCASP_XRSRCTL_REG(n) (DAVINCI_MCASP_XRSRCTL_BASE_REG + \
  85. (n << 2))
  86. /* Transmit Buffer for Serializer n */
  87. #define DAVINCI_MCASP_TXBUF_REG 0x200
  88. /* Receive Buffer for Serializer n */
  89. #define DAVINCI_MCASP_RXBUF_REG 0x280
  90. /* McASP FIFO Registers */
  91. #define DAVINCI_MCASP_WFIFOCTL (0x1010)
  92. #define DAVINCI_MCASP_WFIFOSTS (0x1014)
  93. #define DAVINCI_MCASP_RFIFOCTL (0x1018)
  94. #define DAVINCI_MCASP_RFIFOSTS (0x101C)
  95. #define MCASP_VER3_WFIFOCTL (0x1000)
  96. #define MCASP_VER3_WFIFOSTS (0x1004)
  97. #define MCASP_VER3_RFIFOCTL (0x1008)
  98. #define MCASP_VER3_RFIFOSTS (0x100C)
  99. /*
  100. * DAVINCI_MCASP_PWREMUMGT_REG - Power Down and Emulation Management
  101. * Register Bits
  102. */
  103. #define MCASP_FREE BIT(0)
  104. #define MCASP_SOFT BIT(1)
  105. /*
  106. * DAVINCI_MCASP_PFUNC_REG - Pin Function / GPIO Enable Register Bits
  107. */
  108. #define AXR(n) (1<<n)
  109. #define PFUNC_AMUTE BIT(25)
  110. #define ACLKX BIT(26)
  111. #define AHCLKX BIT(27)
  112. #define AFSX BIT(28)
  113. #define ACLKR BIT(29)
  114. #define AHCLKR BIT(30)
  115. #define AFSR BIT(31)
  116. /*
  117. * DAVINCI_MCASP_PDIR_REG - Pin Direction Register Bits
  118. */
  119. #define AXR(n) (1<<n)
  120. #define PDIR_AMUTE BIT(25)
  121. #define ACLKX BIT(26)
  122. #define AHCLKX BIT(27)
  123. #define AFSX BIT(28)
  124. #define ACLKR BIT(29)
  125. #define AHCLKR BIT(30)
  126. #define AFSR BIT(31)
  127. /*
  128. * DAVINCI_MCASP_TXDITCTL_REG - Transmit DIT Control Register Bits
  129. */
  130. #define DITEN BIT(0) /* Transmit DIT mode enable/disable */
  131. #define VA BIT(2)
  132. #define VB BIT(3)
  133. /*
  134. * DAVINCI_MCASP_TXFMT_REG - Transmit Bitstream Format Register Bits
  135. */
  136. #define TXROT(val) (val)
  137. #define TXSEL BIT(3)
  138. #define TXSSZ(val) (val<<4)
  139. #define TXPBIT(val) (val<<8)
  140. #define TXPAD(val) (val<<13)
  141. #define TXORD BIT(15)
  142. #define FSXDLY(val) (val<<16)
  143. /*
  144. * DAVINCI_MCASP_RXFMT_REG - Receive Bitstream Format Register Bits
  145. */
  146. #define RXROT(val) (val)
  147. #define RXSEL BIT(3)
  148. #define RXSSZ(val) (val<<4)
  149. #define RXPBIT(val) (val<<8)
  150. #define RXPAD(val) (val<<13)
  151. #define RXORD BIT(15)
  152. #define FSRDLY(val) (val<<16)
  153. /*
  154. * DAVINCI_MCASP_TXFMCTL_REG - Transmit Frame Control Register Bits
  155. */
  156. #define FSXPOL BIT(0)
  157. #define AFSXE BIT(1)
  158. #define FSXDUR BIT(4)
  159. #define FSXMOD(val) (val<<7)
  160. /*
  161. * DAVINCI_MCASP_RXFMCTL_REG - Receive Frame Control Register Bits
  162. */
  163. #define FSRPOL BIT(0)
  164. #define AFSRE BIT(1)
  165. #define FSRDUR BIT(4)
  166. #define FSRMOD(val) (val<<7)
  167. /*
  168. * DAVINCI_MCASP_ACLKXCTL_REG - Transmit Clock Control Register Bits
  169. */
  170. #define ACLKXDIV(val) (val)
  171. #define ACLKXE BIT(5)
  172. #define TX_ASYNC BIT(6)
  173. #define ACLKXPOL BIT(7)
  174. #define ACLKXDIV_MASK 0x1f
  175. /*
  176. * DAVINCI_MCASP_ACLKRCTL_REG Receive Clock Control Register Bits
  177. */
  178. #define ACLKRDIV(val) (val)
  179. #define ACLKRE BIT(5)
  180. #define RX_ASYNC BIT(6)
  181. #define ACLKRPOL BIT(7)
  182. #define ACLKRDIV_MASK 0x1f
  183. /*
  184. * DAVINCI_MCASP_AHCLKXCTL_REG - High Frequency Transmit Clock Control
  185. * Register Bits
  186. */
  187. #define AHCLKXDIV(val) (val)
  188. #define AHCLKXPOL BIT(14)
  189. #define AHCLKXE BIT(15)
  190. #define AHCLKXDIV_MASK 0xfff
  191. /*
  192. * DAVINCI_MCASP_AHCLKRCTL_REG - High Frequency Receive Clock Control
  193. * Register Bits
  194. */
  195. #define AHCLKRDIV(val) (val)
  196. #define AHCLKRPOL BIT(14)
  197. #define AHCLKRE BIT(15)
  198. #define AHCLKRDIV_MASK 0xfff
  199. /*
  200. * DAVINCI_MCASP_XRSRCTL_BASE_REG - Serializer Control Register Bits
  201. */
  202. #define MODE(val) (val)
  203. #define DISMOD (val)(val<<2)
  204. #define TXSTATE BIT(4)
  205. #define RXSTATE BIT(5)
  206. /*
  207. * DAVINCI_MCASP_LBCTL_REG - Loop Back Control Register Bits
  208. */
  209. #define LBEN BIT(0)
  210. #define LBORD BIT(1)
  211. #define LBGENMODE(val) (val<<2)
  212. /*
  213. * DAVINCI_MCASP_TXTDMSLOT_REG - Transmit TDM Slot Register configuration
  214. */
  215. #define TXTDMS(n) (1<<n)
  216. /*
  217. * DAVINCI_MCASP_RXTDMSLOT_REG - Receive TDM Slot Register configuration
  218. */
  219. #define RXTDMS(n) (1<<n)
  220. /*
  221. * DAVINCI_MCASP_GBLCTL_REG - Global Control Register Bits
  222. */
  223. #define RXCLKRST BIT(0) /* Receiver Clock Divider Reset */
  224. #define RXHCLKRST BIT(1) /* Receiver High Frequency Clock Divider */
  225. #define RXSERCLR BIT(2) /* Receiver Serializer Clear */
  226. #define RXSMRST BIT(3) /* Receiver State Machine Reset */
  227. #define RXFSRST BIT(4) /* Frame Sync Generator Reset */
  228. #define TXCLKRST BIT(8) /* Transmitter Clock Divider Reset */
  229. #define TXHCLKRST BIT(9) /* Transmitter High Frequency Clock Divider*/
  230. #define TXSERCLR BIT(10) /* Transmit Serializer Clear */
  231. #define TXSMRST BIT(11) /* Transmitter State Machine Reset */
  232. #define TXFSRST BIT(12) /* Frame Sync Generator Reset */
  233. /*
  234. * DAVINCI_MCASP_AMUTE_REG - Mute Control Register Bits
  235. */
  236. #define MUTENA(val) (val)
  237. #define MUTEINPOL BIT(2)
  238. #define MUTEINENA BIT(3)
  239. #define MUTEIN BIT(4)
  240. #define MUTER BIT(5)
  241. #define MUTEX BIT(6)
  242. #define MUTEFSR BIT(7)
  243. #define MUTEFSX BIT(8)
  244. #define MUTEBADCLKR BIT(9)
  245. #define MUTEBADCLKX BIT(10)
  246. #define MUTERXDMAERR BIT(11)
  247. #define MUTETXDMAERR BIT(12)
  248. /*
  249. * DAVINCI_MCASP_REVTCTL_REG - Receiver DMA Event Control Register bits
  250. */
  251. #define RXDATADMADIS BIT(0)
  252. /*
  253. * DAVINCI_MCASP_XEVTCTL_REG - Transmitter DMA Event Control Register bits
  254. */
  255. #define TXDATADMADIS BIT(0)
  256. /*
  257. * DAVINCI_MCASP_W[R]FIFOCTL - Write/Read FIFO Control Register bits
  258. */
  259. #define FIFO_ENABLE BIT(16)
  260. #define NUMEVT_MASK (0xFF << 8)
  261. #define NUMDMA_MASK (0xFF)
  262. #define DAVINCI_MCASP_NUM_SERIALIZER 16
  263. static inline void mcasp_set_bits(void __iomem *reg, u32 val)
  264. {
  265. __raw_writel(__raw_readl(reg) | val, reg);
  266. }
  267. static inline void mcasp_clr_bits(void __iomem *reg, u32 val)
  268. {
  269. __raw_writel((__raw_readl(reg) & ~(val)), reg);
  270. }
  271. static inline void mcasp_mod_bits(void __iomem *reg, u32 val, u32 mask)
  272. {
  273. __raw_writel((__raw_readl(reg) & ~mask) | val, reg);
  274. }
  275. static inline void mcasp_set_reg(void __iomem *reg, u32 val)
  276. {
  277. __raw_writel(val, reg);
  278. }
  279. static inline u32 mcasp_get_reg(void __iomem *reg)
  280. {
  281. return (unsigned int)__raw_readl(reg);
  282. }
  283. static inline void mcasp_set_ctl_reg(void __iomem *regs, u32 val)
  284. {
  285. int i = 0;
  286. mcasp_set_bits(regs, val);
  287. /* programming GBLCTL needs to read back from GBLCTL and verfiy */
  288. /* loop count is to avoid the lock-up */
  289. for (i = 0; i < 1000; i++) {
  290. if ((mcasp_get_reg(regs) & val) == val)
  291. break;
  292. }
  293. if (i == 1000 && ((mcasp_get_reg(regs) & val) != val))
  294. printk(KERN_ERR "GBLCTL write error\n");
  295. }
  296. static void mcasp_start_rx(struct davinci_audio_dev *dev)
  297. {
  298. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
  299. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
  300. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
  301. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXBUF_REG, 0);
  302. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
  303. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
  304. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXBUF_REG, 0);
  305. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
  306. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
  307. }
  308. static void mcasp_start_tx(struct davinci_audio_dev *dev)
  309. {
  310. u8 offset = 0, i;
  311. u32 cnt;
  312. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
  313. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
  314. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
  315. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXBUF_REG, 0);
  316. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
  317. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
  318. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXBUF_REG, 0);
  319. for (i = 0; i < dev->num_serializer; i++) {
  320. if (dev->serial_dir[i] == TX_MODE) {
  321. offset = i;
  322. break;
  323. }
  324. }
  325. /* wait for TX ready */
  326. cnt = 0;
  327. while (!(mcasp_get_reg(dev->base + DAVINCI_MCASP_XRSRCTL_REG(offset)) &
  328. TXSTATE) && (cnt < 100000))
  329. cnt++;
  330. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXBUF_REG, 0);
  331. }
  332. static void davinci_mcasp_start(struct davinci_audio_dev *dev, int stream)
  333. {
  334. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  335. if (dev->txnumevt) { /* enable FIFO */
  336. switch (dev->version) {
  337. case MCASP_VERSION_3:
  338. mcasp_clr_bits(dev->base + MCASP_VER3_WFIFOCTL,
  339. FIFO_ENABLE);
  340. mcasp_set_bits(dev->base + MCASP_VER3_WFIFOCTL,
  341. FIFO_ENABLE);
  342. break;
  343. default:
  344. mcasp_clr_bits(dev->base +
  345. DAVINCI_MCASP_WFIFOCTL, FIFO_ENABLE);
  346. mcasp_set_bits(dev->base +
  347. DAVINCI_MCASP_WFIFOCTL, FIFO_ENABLE);
  348. }
  349. }
  350. mcasp_start_tx(dev);
  351. } else {
  352. if (dev->rxnumevt) { /* enable FIFO */
  353. switch (dev->version) {
  354. case MCASP_VERSION_3:
  355. mcasp_clr_bits(dev->base + MCASP_VER3_RFIFOCTL,
  356. FIFO_ENABLE);
  357. mcasp_set_bits(dev->base + MCASP_VER3_RFIFOCTL,
  358. FIFO_ENABLE);
  359. break;
  360. default:
  361. mcasp_clr_bits(dev->base +
  362. DAVINCI_MCASP_RFIFOCTL, FIFO_ENABLE);
  363. mcasp_set_bits(dev->base +
  364. DAVINCI_MCASP_RFIFOCTL, FIFO_ENABLE);
  365. }
  366. }
  367. mcasp_start_rx(dev);
  368. }
  369. }
  370. static void mcasp_stop_rx(struct davinci_audio_dev *dev)
  371. {
  372. mcasp_set_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, 0);
  373. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
  374. }
  375. static void mcasp_stop_tx(struct davinci_audio_dev *dev)
  376. {
  377. mcasp_set_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, 0);
  378. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
  379. }
  380. static void davinci_mcasp_stop(struct davinci_audio_dev *dev, int stream)
  381. {
  382. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  383. if (dev->txnumevt) { /* disable FIFO */
  384. switch (dev->version) {
  385. case MCASP_VERSION_3:
  386. mcasp_clr_bits(dev->base + MCASP_VER3_WFIFOCTL,
  387. FIFO_ENABLE);
  388. break;
  389. default:
  390. mcasp_clr_bits(dev->base +
  391. DAVINCI_MCASP_WFIFOCTL, FIFO_ENABLE);
  392. }
  393. }
  394. mcasp_stop_tx(dev);
  395. } else {
  396. if (dev->rxnumevt) { /* disable FIFO */
  397. switch (dev->version) {
  398. case MCASP_VERSION_3:
  399. mcasp_clr_bits(dev->base + MCASP_VER3_RFIFOCTL,
  400. FIFO_ENABLE);
  401. break;
  402. default:
  403. mcasp_clr_bits(dev->base +
  404. DAVINCI_MCASP_RFIFOCTL, FIFO_ENABLE);
  405. }
  406. }
  407. mcasp_stop_rx(dev);
  408. }
  409. }
  410. static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
  411. unsigned int fmt)
  412. {
  413. struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
  414. void __iomem *base = dev->base;
  415. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  416. case SND_SOC_DAIFMT_DSP_B:
  417. case SND_SOC_DAIFMT_AC97:
  418. mcasp_clr_bits(dev->base + DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
  419. mcasp_clr_bits(dev->base + DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
  420. break;
  421. default:
  422. /* configure a full-word SYNC pulse (LRCLK) */
  423. mcasp_set_bits(dev->base + DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
  424. mcasp_set_bits(dev->base + DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
  425. /* make 1st data bit occur one ACLK cycle after the frame sync */
  426. mcasp_set_bits(dev->base + DAVINCI_MCASP_TXFMT_REG, FSXDLY(1));
  427. mcasp_set_bits(dev->base + DAVINCI_MCASP_RXFMT_REG, FSRDLY(1));
  428. break;
  429. }
  430. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  431. case SND_SOC_DAIFMT_CBS_CFS:
  432. /* codec is clock and frame slave */
  433. mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  434. mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  435. mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  436. mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  437. mcasp_set_bits(base + DAVINCI_MCASP_PDIR_REG, ACLKX | AFSX);
  438. break;
  439. case SND_SOC_DAIFMT_CBM_CFS:
  440. /* codec is clock master and frame slave */
  441. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  442. mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  443. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  444. mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  445. mcasp_clr_bits(base + DAVINCI_MCASP_PDIR_REG,
  446. ACLKX | ACLKR);
  447. mcasp_set_bits(base + DAVINCI_MCASP_PDIR_REG,
  448. AFSX | AFSR);
  449. break;
  450. case SND_SOC_DAIFMT_CBM_CFM:
  451. /* codec is clock and frame master */
  452. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  453. mcasp_clr_bits(base + DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  454. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  455. mcasp_clr_bits(base + DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  456. mcasp_clr_bits(base + DAVINCI_MCASP_PDIR_REG,
  457. ACLKX | AHCLKX | AFSX | ACLKR | AHCLKR | AFSR);
  458. break;
  459. default:
  460. return -EINVAL;
  461. }
  462. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  463. case SND_SOC_DAIFMT_IB_NF:
  464. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  465. mcasp_clr_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  466. mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  467. mcasp_clr_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  468. break;
  469. case SND_SOC_DAIFMT_NB_IF:
  470. mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  471. mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  472. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  473. mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  474. break;
  475. case SND_SOC_DAIFMT_IB_IF:
  476. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  477. mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  478. mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  479. mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  480. break;
  481. case SND_SOC_DAIFMT_NB_NF:
  482. mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  483. mcasp_clr_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  484. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  485. mcasp_clr_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  486. break;
  487. default:
  488. return -EINVAL;
  489. }
  490. return 0;
  491. }
  492. static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id, int div)
  493. {
  494. struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(dai);
  495. switch (div_id) {
  496. case 0: /* MCLK divider */
  497. mcasp_mod_bits(dev->base + DAVINCI_MCASP_AHCLKXCTL_REG,
  498. AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
  499. mcasp_mod_bits(dev->base + DAVINCI_MCASP_AHCLKRCTL_REG,
  500. AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
  501. break;
  502. case 1: /* BCLK divider */
  503. mcasp_mod_bits(dev->base + DAVINCI_MCASP_ACLKXCTL_REG,
  504. ACLKXDIV(div - 1), ACLKXDIV_MASK);
  505. mcasp_mod_bits(dev->base + DAVINCI_MCASP_ACLKRCTL_REG,
  506. ACLKRDIV(div - 1), ACLKRDIV_MASK);
  507. break;
  508. default:
  509. return -EINVAL;
  510. }
  511. return 0;
  512. }
  513. static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
  514. unsigned int freq, int dir)
  515. {
  516. struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(dai);
  517. if (dir == SND_SOC_CLOCK_OUT) {
  518. mcasp_set_bits(dev->base + DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
  519. mcasp_set_bits(dev->base + DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
  520. mcasp_set_bits(dev->base + DAVINCI_MCASP_PDIR_REG, AHCLKX);
  521. } else {
  522. mcasp_clr_bits(dev->base + DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
  523. mcasp_clr_bits(dev->base + DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
  524. mcasp_clr_bits(dev->base + DAVINCI_MCASP_PDIR_REG, AHCLKX);
  525. }
  526. return 0;
  527. }
  528. static int davinci_config_channel_size(struct davinci_audio_dev *dev,
  529. int word_length)
  530. {
  531. u32 fmt;
  532. u32 rotate = (32 - word_length) / 4;
  533. u32 mask = (1ULL << word_length) - 1;
  534. /* mapping of the XSSZ bit-field as described in the datasheet */
  535. fmt = (word_length >> 1) - 1;
  536. mcasp_mod_bits(dev->base + DAVINCI_MCASP_RXFMT_REG,
  537. RXSSZ(fmt), RXSSZ(0x0F));
  538. mcasp_mod_bits(dev->base + DAVINCI_MCASP_TXFMT_REG,
  539. TXSSZ(fmt), TXSSZ(0x0F));
  540. mcasp_mod_bits(dev->base + DAVINCI_MCASP_TXFMT_REG, TXROT(rotate),
  541. TXROT(7));
  542. mcasp_mod_bits(dev->base + DAVINCI_MCASP_RXFMT_REG, RXROT(rotate),
  543. RXROT(7));
  544. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXMASK_REG, mask);
  545. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXMASK_REG, mask);
  546. return 0;
  547. }
  548. static void davinci_hw_common_param(struct davinci_audio_dev *dev, int stream)
  549. {
  550. int i;
  551. u8 tx_ser = 0;
  552. u8 rx_ser = 0;
  553. /* Default configuration */
  554. mcasp_set_bits(dev->base + DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
  555. /* All PINS as McASP */
  556. mcasp_set_reg(dev->base + DAVINCI_MCASP_PFUNC_REG, 0x00000000);
  557. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  558. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
  559. mcasp_clr_bits(dev->base + DAVINCI_MCASP_XEVTCTL_REG,
  560. TXDATADMADIS);
  561. } else {
  562. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
  563. mcasp_clr_bits(dev->base + DAVINCI_MCASP_REVTCTL_REG,
  564. RXDATADMADIS);
  565. }
  566. for (i = 0; i < dev->num_serializer; i++) {
  567. mcasp_set_bits(dev->base + DAVINCI_MCASP_XRSRCTL_REG(i),
  568. dev->serial_dir[i]);
  569. if (dev->serial_dir[i] == TX_MODE) {
  570. mcasp_set_bits(dev->base + DAVINCI_MCASP_PDIR_REG,
  571. AXR(i));
  572. tx_ser++;
  573. } else if (dev->serial_dir[i] == RX_MODE) {
  574. mcasp_clr_bits(dev->base + DAVINCI_MCASP_PDIR_REG,
  575. AXR(i));
  576. rx_ser++;
  577. }
  578. }
  579. if (dev->txnumevt && stream == SNDRV_PCM_STREAM_PLAYBACK) {
  580. if (dev->txnumevt * tx_ser > 64)
  581. dev->txnumevt = 1;
  582. switch (dev->version) {
  583. case MCASP_VERSION_3:
  584. mcasp_mod_bits(dev->base + MCASP_VER3_WFIFOCTL, tx_ser,
  585. NUMDMA_MASK);
  586. mcasp_mod_bits(dev->base + MCASP_VER3_WFIFOCTL,
  587. ((dev->txnumevt * tx_ser) << 8), NUMEVT_MASK);
  588. break;
  589. default:
  590. mcasp_mod_bits(dev->base + DAVINCI_MCASP_WFIFOCTL,
  591. tx_ser, NUMDMA_MASK);
  592. mcasp_mod_bits(dev->base + DAVINCI_MCASP_WFIFOCTL,
  593. ((dev->txnumevt * tx_ser) << 8), NUMEVT_MASK);
  594. }
  595. }
  596. if (dev->rxnumevt && stream == SNDRV_PCM_STREAM_CAPTURE) {
  597. if (dev->rxnumevt * rx_ser > 64)
  598. dev->rxnumevt = 1;
  599. switch (dev->version) {
  600. case MCASP_VERSION_3:
  601. mcasp_mod_bits(dev->base + MCASP_VER3_RFIFOCTL, rx_ser,
  602. NUMDMA_MASK);
  603. mcasp_mod_bits(dev->base + MCASP_VER3_RFIFOCTL,
  604. ((dev->rxnumevt * rx_ser) << 8), NUMEVT_MASK);
  605. break;
  606. default:
  607. mcasp_mod_bits(dev->base + DAVINCI_MCASP_RFIFOCTL,
  608. rx_ser, NUMDMA_MASK);
  609. mcasp_mod_bits(dev->base + DAVINCI_MCASP_RFIFOCTL,
  610. ((dev->rxnumevt * rx_ser) << 8), NUMEVT_MASK);
  611. }
  612. }
  613. }
  614. static void davinci_hw_param(struct davinci_audio_dev *dev, int stream)
  615. {
  616. int i, active_slots;
  617. u32 mask = 0;
  618. active_slots = (dev->tdm_slots > 31) ? 32 : dev->tdm_slots;
  619. for (i = 0; i < active_slots; i++)
  620. mask |= (1 << i);
  621. mcasp_clr_bits(dev->base + DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
  622. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  623. /* bit stream is MSB first with no delay */
  624. /* DSP_B mode */
  625. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXTDM_REG, mask);
  626. mcasp_set_bits(dev->base + DAVINCI_MCASP_TXFMT_REG, TXORD);
  627. if ((dev->tdm_slots >= 2) && (dev->tdm_slots <= 32))
  628. mcasp_mod_bits(dev->base + DAVINCI_MCASP_TXFMCTL_REG,
  629. FSXMOD(dev->tdm_slots), FSXMOD(0x1FF));
  630. else
  631. printk(KERN_ERR "playback tdm slot %d not supported\n",
  632. dev->tdm_slots);
  633. } else {
  634. /* bit stream is MSB first with no delay */
  635. /* DSP_B mode */
  636. mcasp_set_bits(dev->base + DAVINCI_MCASP_RXFMT_REG, RXORD);
  637. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXTDM_REG, mask);
  638. if ((dev->tdm_slots >= 2) && (dev->tdm_slots <= 32))
  639. mcasp_mod_bits(dev->base + DAVINCI_MCASP_RXFMCTL_REG,
  640. FSRMOD(dev->tdm_slots), FSRMOD(0x1FF));
  641. else
  642. printk(KERN_ERR "capture tdm slot %d not supported\n",
  643. dev->tdm_slots);
  644. }
  645. }
  646. /* S/PDIF */
  647. static void davinci_hw_dit_param(struct davinci_audio_dev *dev)
  648. {
  649. /* Set the PDIR for Serialiser as output */
  650. mcasp_set_bits(dev->base + DAVINCI_MCASP_PDIR_REG, AFSX);
  651. /* TXMASK for 24 bits */
  652. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXMASK_REG, 0x00FFFFFF);
  653. /* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
  654. and LSB first */
  655. mcasp_set_bits(dev->base + DAVINCI_MCASP_TXFMT_REG,
  656. TXROT(6) | TXSSZ(15));
  657. /* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
  658. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXFMCTL_REG,
  659. AFSXE | FSXMOD(0x180));
  660. /* Set the TX tdm : for all the slots */
  661. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
  662. /* Set the TX clock controls : div = 1 and internal */
  663. mcasp_set_bits(dev->base + DAVINCI_MCASP_ACLKXCTL_REG,
  664. ACLKXE | TX_ASYNC);
  665. mcasp_clr_bits(dev->base + DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
  666. /* Only 44100 and 48000 are valid, both have the same setting */
  667. mcasp_set_bits(dev->base + DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
  668. /* Enable the DIT */
  669. mcasp_set_bits(dev->base + DAVINCI_MCASP_TXDITCTL_REG, DITEN);
  670. }
  671. static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
  672. struct snd_pcm_hw_params *params,
  673. struct snd_soc_dai *cpu_dai)
  674. {
  675. struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
  676. struct davinci_pcm_dma_params *dma_params =
  677. &dev->dma_params[substream->stream];
  678. int word_length;
  679. u8 fifo_level;
  680. davinci_hw_common_param(dev, substream->stream);
  681. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  682. fifo_level = dev->txnumevt;
  683. else
  684. fifo_level = dev->rxnumevt;
  685. if (dev->op_mode == DAVINCI_MCASP_DIT_MODE)
  686. davinci_hw_dit_param(dev);
  687. else
  688. davinci_hw_param(dev, substream->stream);
  689. switch (params_format(params)) {
  690. case SNDRV_PCM_FORMAT_U8:
  691. case SNDRV_PCM_FORMAT_S8:
  692. dma_params->data_type = 1;
  693. word_length = 8;
  694. break;
  695. case SNDRV_PCM_FORMAT_U16_LE:
  696. case SNDRV_PCM_FORMAT_S16_LE:
  697. dma_params->data_type = 2;
  698. word_length = 16;
  699. break;
  700. case SNDRV_PCM_FORMAT_U24_3LE:
  701. case SNDRV_PCM_FORMAT_S24_3LE:
  702. dma_params->data_type = 3;
  703. word_length = 24;
  704. break;
  705. case SNDRV_PCM_FORMAT_U24_LE:
  706. case SNDRV_PCM_FORMAT_S24_LE:
  707. case SNDRV_PCM_FORMAT_U32_LE:
  708. case SNDRV_PCM_FORMAT_S32_LE:
  709. dma_params->data_type = 4;
  710. word_length = 32;
  711. break;
  712. default:
  713. printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
  714. return -EINVAL;
  715. }
  716. if (dev->version == MCASP_VERSION_2 && !fifo_level)
  717. dma_params->acnt = 4;
  718. else
  719. dma_params->acnt = dma_params->data_type;
  720. dma_params->fifo_level = fifo_level;
  721. davinci_config_channel_size(dev, word_length);
  722. return 0;
  723. }
  724. static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
  725. int cmd, struct snd_soc_dai *cpu_dai)
  726. {
  727. struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
  728. int ret = 0;
  729. switch (cmd) {
  730. case SNDRV_PCM_TRIGGER_RESUME:
  731. case SNDRV_PCM_TRIGGER_START:
  732. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  733. ret = pm_runtime_get_sync(dev->dev);
  734. if (IS_ERR_VALUE(ret))
  735. dev_err(dev->dev, "pm_runtime_get_sync() failed\n");
  736. davinci_mcasp_start(dev, substream->stream);
  737. break;
  738. case SNDRV_PCM_TRIGGER_SUSPEND:
  739. davinci_mcasp_stop(dev, substream->stream);
  740. ret = pm_runtime_put_sync(dev->dev);
  741. if (IS_ERR_VALUE(ret))
  742. dev_err(dev->dev, "pm_runtime_put_sync() failed\n");
  743. break;
  744. case SNDRV_PCM_TRIGGER_STOP:
  745. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  746. davinci_mcasp_stop(dev, substream->stream);
  747. break;
  748. default:
  749. ret = -EINVAL;
  750. }
  751. return ret;
  752. }
  753. static int davinci_mcasp_startup(struct snd_pcm_substream *substream,
  754. struct snd_soc_dai *dai)
  755. {
  756. struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(dai);
  757. snd_soc_dai_set_dma_data(dai, substream, dev->dma_params);
  758. return 0;
  759. }
  760. static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
  761. .startup = davinci_mcasp_startup,
  762. .trigger = davinci_mcasp_trigger,
  763. .hw_params = davinci_mcasp_hw_params,
  764. .set_fmt = davinci_mcasp_set_dai_fmt,
  765. .set_clkdiv = davinci_mcasp_set_clkdiv,
  766. .set_sysclk = davinci_mcasp_set_sysclk,
  767. };
  768. #define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
  769. SNDRV_PCM_FMTBIT_U8 | \
  770. SNDRV_PCM_FMTBIT_S16_LE | \
  771. SNDRV_PCM_FMTBIT_U16_LE | \
  772. SNDRV_PCM_FMTBIT_S24_LE | \
  773. SNDRV_PCM_FMTBIT_U24_LE | \
  774. SNDRV_PCM_FMTBIT_S24_3LE | \
  775. SNDRV_PCM_FMTBIT_U24_3LE | \
  776. SNDRV_PCM_FMTBIT_S32_LE | \
  777. SNDRV_PCM_FMTBIT_U32_LE)
  778. static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
  779. {
  780. .name = "davinci-mcasp.0",
  781. .playback = {
  782. .channels_min = 2,
  783. .channels_max = 2,
  784. .rates = DAVINCI_MCASP_RATES,
  785. .formats = DAVINCI_MCASP_PCM_FMTS,
  786. },
  787. .capture = {
  788. .channels_min = 2,
  789. .channels_max = 2,
  790. .rates = DAVINCI_MCASP_RATES,
  791. .formats = DAVINCI_MCASP_PCM_FMTS,
  792. },
  793. .ops = &davinci_mcasp_dai_ops,
  794. },
  795. {
  796. "davinci-mcasp.1",
  797. .playback = {
  798. .channels_min = 1,
  799. .channels_max = 384,
  800. .rates = DAVINCI_MCASP_RATES,
  801. .formats = DAVINCI_MCASP_PCM_FMTS,
  802. },
  803. .ops = &davinci_mcasp_dai_ops,
  804. },
  805. };
  806. static const struct of_device_id mcasp_dt_ids[] = {
  807. {
  808. .compatible = "ti,dm646x-mcasp-audio",
  809. .data = (void *)MCASP_VERSION_1,
  810. },
  811. {
  812. .compatible = "ti,da830-mcasp-audio",
  813. .data = (void *)MCASP_VERSION_2,
  814. },
  815. {
  816. .compatible = "ti,omap2-mcasp-audio",
  817. .data = (void *)MCASP_VERSION_3,
  818. },
  819. { /* sentinel */ }
  820. };
  821. MODULE_DEVICE_TABLE(of, mcasp_dt_ids);
  822. static struct snd_platform_data *davinci_mcasp_set_pdata_from_of(
  823. struct platform_device *pdev)
  824. {
  825. struct device_node *np = pdev->dev.of_node;
  826. struct snd_platform_data *pdata = NULL;
  827. const struct of_device_id *match =
  828. of_match_device(of_match_ptr(mcasp_dt_ids), &pdev->dev);
  829. const u32 *of_serial_dir32;
  830. u8 *of_serial_dir;
  831. u32 val;
  832. int i, ret = 0;
  833. if (pdev->dev.platform_data) {
  834. pdata = pdev->dev.platform_data;
  835. return pdata;
  836. } else if (match) {
  837. pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
  838. if (!pdata) {
  839. ret = -ENOMEM;
  840. goto nodata;
  841. }
  842. } else {
  843. /* control shouldn't reach here. something is wrong */
  844. ret = -EINVAL;
  845. goto nodata;
  846. }
  847. if (match->data)
  848. pdata->version = (u8)((int)match->data);
  849. ret = of_property_read_u32(np, "op-mode", &val);
  850. if (ret >= 0)
  851. pdata->op_mode = val;
  852. ret = of_property_read_u32(np, "tdm-slots", &val);
  853. if (ret >= 0)
  854. pdata->tdm_slots = val;
  855. ret = of_property_read_u32(np, "num-serializer", &val);
  856. if (ret >= 0)
  857. pdata->num_serializer = val;
  858. of_serial_dir32 = of_get_property(np, "serial-dir", &val);
  859. val /= sizeof(u32);
  860. if (val != pdata->num_serializer) {
  861. dev_err(&pdev->dev,
  862. "num-serializer(%d) != serial-dir size(%d)\n",
  863. pdata->num_serializer, val);
  864. ret = -EINVAL;
  865. goto nodata;
  866. }
  867. if (of_serial_dir32) {
  868. of_serial_dir = devm_kzalloc(&pdev->dev,
  869. (sizeof(*of_serial_dir) * val),
  870. GFP_KERNEL);
  871. if (!of_serial_dir) {
  872. ret = -ENOMEM;
  873. goto nodata;
  874. }
  875. for (i = 0; i < pdata->num_serializer; i++)
  876. of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);
  877. pdata->serial_dir = of_serial_dir;
  878. }
  879. ret = of_property_read_u32(np, "tx-num-evt", &val);
  880. if (ret >= 0)
  881. pdata->txnumevt = val;
  882. ret = of_property_read_u32(np, "rx-num-evt", &val);
  883. if (ret >= 0)
  884. pdata->rxnumevt = val;
  885. ret = of_property_read_u32(np, "sram-size-playback", &val);
  886. if (ret >= 0)
  887. pdata->sram_size_playback = val;
  888. ret = of_property_read_u32(np, "sram-size-capture", &val);
  889. if (ret >= 0)
  890. pdata->sram_size_capture = val;
  891. return pdata;
  892. nodata:
  893. if (ret < 0) {
  894. dev_err(&pdev->dev, "Error populating platform data, err %d\n",
  895. ret);
  896. pdata = NULL;
  897. }
  898. return pdata;
  899. }
  900. static int davinci_mcasp_probe(struct platform_device *pdev)
  901. {
  902. struct davinci_pcm_dma_params *dma_data;
  903. struct resource *mem, *ioarea, *res;
  904. struct snd_platform_data *pdata;
  905. struct davinci_audio_dev *dev;
  906. int ret;
  907. if (!pdev->dev.platform_data && !pdev->dev.of_node) {
  908. dev_err(&pdev->dev, "No platform data supplied\n");
  909. return -EINVAL;
  910. }
  911. dev = devm_kzalloc(&pdev->dev, sizeof(struct davinci_audio_dev),
  912. GFP_KERNEL);
  913. if (!dev)
  914. return -ENOMEM;
  915. pdata = davinci_mcasp_set_pdata_from_of(pdev);
  916. if (!pdata) {
  917. dev_err(&pdev->dev, "no platform data\n");
  918. return -EINVAL;
  919. }
  920. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  921. if (!mem) {
  922. dev_err(&pdev->dev, "no mem resource?\n");
  923. return -ENODEV;
  924. }
  925. ioarea = devm_request_mem_region(&pdev->dev, mem->start,
  926. resource_size(mem), pdev->name);
  927. if (!ioarea) {
  928. dev_err(&pdev->dev, "Audio region already claimed\n");
  929. return -EBUSY;
  930. }
  931. pm_runtime_enable(&pdev->dev);
  932. ret = pm_runtime_get_sync(&pdev->dev);
  933. if (IS_ERR_VALUE(ret)) {
  934. dev_err(&pdev->dev, "pm_runtime_get_sync() failed\n");
  935. return ret;
  936. }
  937. dev->base = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
  938. if (!dev->base) {
  939. dev_err(&pdev->dev, "ioremap failed\n");
  940. ret = -ENOMEM;
  941. goto err_release_clk;
  942. }
  943. dev->op_mode = pdata->op_mode;
  944. dev->tdm_slots = pdata->tdm_slots;
  945. dev->num_serializer = pdata->num_serializer;
  946. dev->serial_dir = pdata->serial_dir;
  947. dev->version = pdata->version;
  948. dev->txnumevt = pdata->txnumevt;
  949. dev->rxnumevt = pdata->rxnumevt;
  950. dev->dev = &pdev->dev;
  951. dma_data = &dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK];
  952. dma_data->asp_chan_q = pdata->asp_chan_q;
  953. dma_data->ram_chan_q = pdata->ram_chan_q;
  954. dma_data->sram_pool = pdata->sram_pool;
  955. dma_data->sram_size = pdata->sram_size_playback;
  956. dma_data->dma_addr = (dma_addr_t) (pdata->tx_dma_offset +
  957. mem->start);
  958. /* first TX, then RX */
  959. res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  960. if (!res) {
  961. dev_err(&pdev->dev, "no DMA resource\n");
  962. ret = -ENODEV;
  963. goto err_release_clk;
  964. }
  965. dma_data->channel = res->start;
  966. dma_data = &dev->dma_params[SNDRV_PCM_STREAM_CAPTURE];
  967. dma_data->asp_chan_q = pdata->asp_chan_q;
  968. dma_data->ram_chan_q = pdata->ram_chan_q;
  969. dma_data->sram_pool = pdata->sram_pool;
  970. dma_data->sram_size = pdata->sram_size_capture;
  971. dma_data->dma_addr = (dma_addr_t)(pdata->rx_dma_offset +
  972. mem->start);
  973. res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  974. if (!res) {
  975. dev_err(&pdev->dev, "no DMA resource\n");
  976. ret = -ENODEV;
  977. goto err_release_clk;
  978. }
  979. dma_data->channel = res->start;
  980. dev_set_drvdata(&pdev->dev, dev);
  981. ret = snd_soc_register_dai(&pdev->dev, &davinci_mcasp_dai[pdata->op_mode]);
  982. if (ret != 0)
  983. goto err_release_clk;
  984. ret = davinci_soc_platform_register(&pdev->dev);
  985. if (ret) {
  986. dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
  987. goto err_unregister_dai;
  988. }
  989. return 0;
  990. err_unregister_dai:
  991. snd_soc_unregister_dai(&pdev->dev);
  992. err_release_clk:
  993. pm_runtime_put_sync(&pdev->dev);
  994. pm_runtime_disable(&pdev->dev);
  995. return ret;
  996. }
  997. static int davinci_mcasp_remove(struct platform_device *pdev)
  998. {
  999. snd_soc_unregister_dai(&pdev->dev);
  1000. davinci_soc_platform_unregister(&pdev->dev);
  1001. pm_runtime_put_sync(&pdev->dev);
  1002. pm_runtime_disable(&pdev->dev);
  1003. return 0;
  1004. }
  1005. static struct platform_driver davinci_mcasp_driver = {
  1006. .probe = davinci_mcasp_probe,
  1007. .remove = davinci_mcasp_remove,
  1008. .driver = {
  1009. .name = "davinci-mcasp",
  1010. .owner = THIS_MODULE,
  1011. .of_match_table = of_match_ptr(mcasp_dt_ids),
  1012. },
  1013. };
  1014. module_platform_driver(davinci_mcasp_driver);
  1015. MODULE_AUTHOR("Steve Chen");
  1016. MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
  1017. MODULE_LICENSE("GPL");