phy.c 69 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241
  1. /*
  2. * PHY functions
  3. *
  4. * Copyright (c) 2004, 2005, 2006, 2007 Reyk Floeter <reyk@openbsd.org>
  5. * Copyright (c) 2006, 2007 Nick Kossifidis <mickflemm@gmail.com>
  6. * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
  7. *
  8. * Permission to use, copy, modify, and distribute this software for any
  9. * purpose with or without fee is hereby granted, provided that the above
  10. * copyright notice and this permission notice appear in all copies.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  13. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  14. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  15. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  16. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  17. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  18. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  19. *
  20. */
  21. #include <linux/delay.h>
  22. #include "ath5k.h"
  23. #include "reg.h"
  24. #include "base.h"
  25. /* Struct to hold initial RF register values (RF Banks) */
  26. struct ath5k_ini_rf {
  27. u8 rf_bank; /* check out ath5k_reg.h */
  28. u16 rf_register; /* register address */
  29. u32 rf_value[5]; /* register value for different modes (above) */
  30. };
  31. /*
  32. * Mode-specific RF Gain table (64bytes) for RF5111/5112
  33. * (RF5110 only comes with AR5210 and only supports a/turbo a mode so initial
  34. * RF Gain values are included in AR5K_AR5210_INI)
  35. */
  36. struct ath5k_ini_rfgain {
  37. u16 rfg_register; /* RF Gain register address */
  38. u32 rfg_value[2]; /* [freq (see below)] */
  39. };
  40. struct ath5k_gain_opt {
  41. u32 go_default;
  42. u32 go_steps_count;
  43. const struct ath5k_gain_opt_step go_step[AR5K_GAIN_STEP_COUNT];
  44. };
  45. /* RF5111 mode-specific init registers */
  46. static const struct ath5k_ini_rf rfregs_5111[] = {
  47. { 0, 0x989c,
  48. /* mode a/XR mode aTurbo mode b mode g mode gTurbo */
  49. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  50. { 0, 0x989c,
  51. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  52. { 0, 0x989c,
  53. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  54. { 0, 0x989c,
  55. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  56. { 0, 0x989c,
  57. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  58. { 0, 0x989c,
  59. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  60. { 0, 0x989c,
  61. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  62. { 0, 0x989c,
  63. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  64. { 0, 0x989c,
  65. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  66. { 0, 0x989c,
  67. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  68. { 0, 0x989c,
  69. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  70. { 0, 0x989c,
  71. { 0x00380000, 0x00380000, 0x00380000, 0x00380000, 0x00380000 } },
  72. { 0, 0x989c,
  73. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  74. { 0, 0x989c,
  75. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  76. { 0, 0x989c,
  77. { 0x00000000, 0x00000000, 0x000000c0, 0x00000080, 0x00000080 } },
  78. { 0, 0x989c,
  79. { 0x000400f9, 0x000400f9, 0x000400ff, 0x000400fd, 0x000400fd } },
  80. { 0, 0x98d4,
  81. { 0x00000000, 0x00000000, 0x00000004, 0x00000004, 0x00000004 } },
  82. { 1, 0x98d4,
  83. { 0x00000020, 0x00000020, 0x00000020, 0x00000020, 0x00000020 } },
  84. { 2, 0x98d4,
  85. { 0x00000010, 0x00000014, 0x00000010, 0x00000010, 0x00000014 } },
  86. { 3, 0x98d8,
  87. { 0x00601068, 0x00601068, 0x00601068, 0x00601068, 0x00601068 } },
  88. { 6, 0x989c,
  89. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  90. { 6, 0x989c,
  91. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  92. { 6, 0x989c,
  93. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  94. { 6, 0x989c,
  95. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  96. { 6, 0x989c,
  97. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  98. { 6, 0x989c,
  99. { 0x10000000, 0x10000000, 0x10000000, 0x10000000, 0x10000000 } },
  100. { 6, 0x989c,
  101. { 0x04000000, 0x04000000, 0x04000000, 0x04000000, 0x04000000 } },
  102. { 6, 0x989c,
  103. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  104. { 6, 0x989c,
  105. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  106. { 6, 0x989c,
  107. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  108. { 6, 0x989c,
  109. { 0x00000000, 0x00000000, 0x0a000000, 0x00000000, 0x00000000 } },
  110. { 6, 0x989c,
  111. { 0x003800c0, 0x00380080, 0x023800c0, 0x003800c0, 0x003800c0 } },
  112. { 6, 0x989c,
  113. { 0x00020006, 0x00020006, 0x00000006, 0x00020006, 0x00020006 } },
  114. { 6, 0x989c,
  115. { 0x00000089, 0x00000089, 0x00000089, 0x00000089, 0x00000089 } },
  116. { 6, 0x989c,
  117. { 0x000000a0, 0x000000a0, 0x000000a0, 0x000000a0, 0x000000a0 } },
  118. { 6, 0x989c,
  119. { 0x00040007, 0x00040007, 0x00040007, 0x00040007, 0x00040007 } },
  120. { 6, 0x98d4,
  121. { 0x0000001a, 0x0000001a, 0x0000001a, 0x0000001a, 0x0000001a } },
  122. { 7, 0x989c,
  123. { 0x00000040, 0x00000048, 0x00000040, 0x00000040, 0x00000040 } },
  124. { 7, 0x989c,
  125. { 0x00000010, 0x00000010, 0x00000010, 0x00000010, 0x00000010 } },
  126. { 7, 0x989c,
  127. { 0x00000008, 0x00000008, 0x00000008, 0x00000008, 0x00000008 } },
  128. { 7, 0x989c,
  129. { 0x0000004f, 0x0000004f, 0x0000004f, 0x0000004f, 0x0000004f } },
  130. { 7, 0x989c,
  131. { 0x000000f1, 0x000000f1, 0x00000061, 0x000000f1, 0x000000f1 } },
  132. { 7, 0x989c,
  133. { 0x0000904f, 0x0000904f, 0x0000904c, 0x0000904f, 0x0000904f } },
  134. { 7, 0x989c,
  135. { 0x0000125a, 0x0000125a, 0x0000129a, 0x0000125a, 0x0000125a } },
  136. { 7, 0x98cc,
  137. { 0x0000000e, 0x0000000e, 0x0000000f, 0x0000000e, 0x0000000e } },
  138. };
  139. /* Initial RF Gain settings for RF5111 */
  140. static const struct ath5k_ini_rfgain rfgain_5111[] = {
  141. /* 5Ghz 2Ghz */
  142. { AR5K_RF_GAIN(0), { 0x000001a9, 0x00000000 } },
  143. { AR5K_RF_GAIN(1), { 0x000001e9, 0x00000040 } },
  144. { AR5K_RF_GAIN(2), { 0x00000029, 0x00000080 } },
  145. { AR5K_RF_GAIN(3), { 0x00000069, 0x00000150 } },
  146. { AR5K_RF_GAIN(4), { 0x00000199, 0x00000190 } },
  147. { AR5K_RF_GAIN(5), { 0x000001d9, 0x000001d0 } },
  148. { AR5K_RF_GAIN(6), { 0x00000019, 0x00000010 } },
  149. { AR5K_RF_GAIN(7), { 0x00000059, 0x00000044 } },
  150. { AR5K_RF_GAIN(8), { 0x00000099, 0x00000084 } },
  151. { AR5K_RF_GAIN(9), { 0x000001a5, 0x00000148 } },
  152. { AR5K_RF_GAIN(10), { 0x000001e5, 0x00000188 } },
  153. { AR5K_RF_GAIN(11), { 0x00000025, 0x000001c8 } },
  154. { AR5K_RF_GAIN(12), { 0x000001c8, 0x00000014 } },
  155. { AR5K_RF_GAIN(13), { 0x00000008, 0x00000042 } },
  156. { AR5K_RF_GAIN(14), { 0x00000048, 0x00000082 } },
  157. { AR5K_RF_GAIN(15), { 0x00000088, 0x00000178 } },
  158. { AR5K_RF_GAIN(16), { 0x00000198, 0x000001b8 } },
  159. { AR5K_RF_GAIN(17), { 0x000001d8, 0x000001f8 } },
  160. { AR5K_RF_GAIN(18), { 0x00000018, 0x00000012 } },
  161. { AR5K_RF_GAIN(19), { 0x00000058, 0x00000052 } },
  162. { AR5K_RF_GAIN(20), { 0x00000098, 0x00000092 } },
  163. { AR5K_RF_GAIN(21), { 0x000001a4, 0x0000017c } },
  164. { AR5K_RF_GAIN(22), { 0x000001e4, 0x000001bc } },
  165. { AR5K_RF_GAIN(23), { 0x00000024, 0x000001fc } },
  166. { AR5K_RF_GAIN(24), { 0x00000064, 0x0000000a } },
  167. { AR5K_RF_GAIN(25), { 0x000000a4, 0x0000004a } },
  168. { AR5K_RF_GAIN(26), { 0x000000e4, 0x0000008a } },
  169. { AR5K_RF_GAIN(27), { 0x0000010a, 0x0000015a } },
  170. { AR5K_RF_GAIN(28), { 0x0000014a, 0x0000019a } },
  171. { AR5K_RF_GAIN(29), { 0x0000018a, 0x000001da } },
  172. { AR5K_RF_GAIN(30), { 0x000001ca, 0x0000000e } },
  173. { AR5K_RF_GAIN(31), { 0x0000000a, 0x0000004e } },
  174. { AR5K_RF_GAIN(32), { 0x0000004a, 0x0000008e } },
  175. { AR5K_RF_GAIN(33), { 0x0000008a, 0x0000015e } },
  176. { AR5K_RF_GAIN(34), { 0x000001ba, 0x0000019e } },
  177. { AR5K_RF_GAIN(35), { 0x000001fa, 0x000001de } },
  178. { AR5K_RF_GAIN(36), { 0x0000003a, 0x00000009 } },
  179. { AR5K_RF_GAIN(37), { 0x0000007a, 0x00000049 } },
  180. { AR5K_RF_GAIN(38), { 0x00000186, 0x00000089 } },
  181. { AR5K_RF_GAIN(39), { 0x000001c6, 0x00000179 } },
  182. { AR5K_RF_GAIN(40), { 0x00000006, 0x000001b9 } },
  183. { AR5K_RF_GAIN(41), { 0x00000046, 0x000001f9 } },
  184. { AR5K_RF_GAIN(42), { 0x00000086, 0x00000039 } },
  185. { AR5K_RF_GAIN(43), { 0x000000c6, 0x00000079 } },
  186. { AR5K_RF_GAIN(44), { 0x000000c6, 0x000000b9 } },
  187. { AR5K_RF_GAIN(45), { 0x000000c6, 0x000001bd } },
  188. { AR5K_RF_GAIN(46), { 0x000000c6, 0x000001fd } },
  189. { AR5K_RF_GAIN(47), { 0x000000c6, 0x0000003d } },
  190. { AR5K_RF_GAIN(48), { 0x000000c6, 0x0000007d } },
  191. { AR5K_RF_GAIN(49), { 0x000000c6, 0x000000bd } },
  192. { AR5K_RF_GAIN(50), { 0x000000c6, 0x000000fd } },
  193. { AR5K_RF_GAIN(51), { 0x000000c6, 0x000000fd } },
  194. { AR5K_RF_GAIN(52), { 0x000000c6, 0x000000fd } },
  195. { AR5K_RF_GAIN(53), { 0x000000c6, 0x000000fd } },
  196. { AR5K_RF_GAIN(54), { 0x000000c6, 0x000000fd } },
  197. { AR5K_RF_GAIN(55), { 0x000000c6, 0x000000fd } },
  198. { AR5K_RF_GAIN(56), { 0x000000c6, 0x000000fd } },
  199. { AR5K_RF_GAIN(57), { 0x000000c6, 0x000000fd } },
  200. { AR5K_RF_GAIN(58), { 0x000000c6, 0x000000fd } },
  201. { AR5K_RF_GAIN(59), { 0x000000c6, 0x000000fd } },
  202. { AR5K_RF_GAIN(60), { 0x000000c6, 0x000000fd } },
  203. { AR5K_RF_GAIN(61), { 0x000000c6, 0x000000fd } },
  204. { AR5K_RF_GAIN(62), { 0x000000c6, 0x000000fd } },
  205. { AR5K_RF_GAIN(63), { 0x000000c6, 0x000000fd } },
  206. };
  207. static const struct ath5k_gain_opt rfgain_opt_5111 = {
  208. 4,
  209. 9,
  210. {
  211. { { 4, 1, 1, 1 }, 6 },
  212. { { 4, 0, 1, 1 }, 4 },
  213. { { 3, 1, 1, 1 }, 3 },
  214. { { 4, 0, 0, 1 }, 1 },
  215. { { 4, 1, 1, 0 }, 0 },
  216. { { 4, 0, 1, 0 }, -2 },
  217. { { 3, 1, 1, 0 }, -3 },
  218. { { 4, 0, 0, 0 }, -4 },
  219. { { 2, 1, 1, 0 }, -6 }
  220. }
  221. };
  222. /* RF5112 mode-specific init registers */
  223. static const struct ath5k_ini_rf rfregs_5112[] = {
  224. { 1, 0x98d4,
  225. /* mode a/XR mode aTurbo mode b mode g mode gTurbo */
  226. { 0x00000020, 0x00000020, 0x00000020, 0x00000020, 0x00000020 } },
  227. { 2, 0x98d0,
  228. { 0x03060408, 0x03070408, 0x03060408, 0x03060408, 0x03070408 } },
  229. { 3, 0x98dc,
  230. { 0x00a0c0c0, 0x00a0c0c0, 0x00e0c0c0, 0x00e0c0c0, 0x00e0c0c0 } },
  231. { 6, 0x989c,
  232. { 0x00a00000, 0x00a00000, 0x00a00000, 0x00a00000, 0x00a00000 } },
  233. { 6, 0x989c,
  234. { 0x000a0000, 0x000a0000, 0x000a0000, 0x000a0000, 0x000a0000 } },
  235. { 6, 0x989c,
  236. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  237. { 6, 0x989c,
  238. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  239. { 6, 0x989c,
  240. { 0x00660000, 0x00660000, 0x00660000, 0x00660000, 0x00660000 } },
  241. { 6, 0x989c,
  242. { 0x00db0000, 0x00db0000, 0x00db0000, 0x00db0000, 0x00db0000 } },
  243. { 6, 0x989c,
  244. { 0x00f10000, 0x00f10000, 0x00f10000, 0x00f10000, 0x00f10000 } },
  245. { 6, 0x989c,
  246. { 0x00120000, 0x00120000, 0x00120000, 0x00120000, 0x00120000 } },
  247. { 6, 0x989c,
  248. { 0x00120000, 0x00120000, 0x00120000, 0x00120000, 0x00120000 } },
  249. { 6, 0x989c,
  250. { 0x00730000, 0x00730000, 0x00730000, 0x00730000, 0x00730000 } },
  251. { 6, 0x989c,
  252. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  253. { 6, 0x989c,
  254. { 0x000c0000, 0x000c0000, 0x000c0000, 0x000c0000, 0x000c0000 } },
  255. { 6, 0x989c,
  256. { 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000 } },
  257. { 6, 0x989c,
  258. { 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000 } },
  259. { 6, 0x989c,
  260. { 0x008b0000, 0x008b0000, 0x008b0000, 0x008b0000, 0x008b0000 } },
  261. { 6, 0x989c,
  262. { 0x00600000, 0x00600000, 0x00600000, 0x00600000, 0x00600000 } },
  263. { 6, 0x989c,
  264. { 0x000c0000, 0x000c0000, 0x000c0000, 0x000c0000, 0x000c0000 } },
  265. { 6, 0x989c,
  266. { 0x00840000, 0x00840000, 0x00840000, 0x00840000, 0x00840000 } },
  267. { 6, 0x989c,
  268. { 0x00640000, 0x00640000, 0x00640000, 0x00640000, 0x00640000 } },
  269. { 6, 0x989c,
  270. { 0x00200000, 0x00200000, 0x00200000, 0x00200000, 0x00200000 } },
  271. { 6, 0x989c,
  272. { 0x00240000, 0x00240000, 0x00240000, 0x00240000, 0x00240000 } },
  273. { 6, 0x989c,
  274. { 0x00250000, 0x00250000, 0x00250000, 0x00250000, 0x00250000 } },
  275. { 6, 0x989c,
  276. { 0x00110000, 0x00110000, 0x00110000, 0x00110000, 0x00110000 } },
  277. { 6, 0x989c,
  278. { 0x00110000, 0x00110000, 0x00110000, 0x00110000, 0x00110000 } },
  279. { 6, 0x989c,
  280. { 0x00510000, 0x00510000, 0x00510000, 0x00510000, 0x00510000 } },
  281. { 6, 0x989c,
  282. { 0x1c040000, 0x1c040000, 0x1c040000, 0x1c040000, 0x1c040000 } },
  283. { 6, 0x989c,
  284. { 0x000a0000, 0x000a0000, 0x000a0000, 0x000a0000, 0x000a0000 } },
  285. { 6, 0x989c,
  286. { 0x00a10000, 0x00a10000, 0x00a10000, 0x00a10000, 0x00a10000 } },
  287. { 6, 0x989c,
  288. { 0x00400000, 0x00400000, 0x00400000, 0x00400000, 0x00400000 } },
  289. { 6, 0x989c,
  290. { 0x03090000, 0x03090000, 0x03090000, 0x03090000, 0x03090000 } },
  291. { 6, 0x989c,
  292. { 0x06000000, 0x06000000, 0x06000000, 0x06000000, 0x06000000 } },
  293. { 6, 0x989c,
  294. { 0x000000b0, 0x000000b0, 0x000000a8, 0x000000a8, 0x000000a8 } },
  295. { 6, 0x989c,
  296. { 0x0000002e, 0x0000002e, 0x0000002e, 0x0000002e, 0x0000002e } },
  297. { 6, 0x989c,
  298. { 0x006c4a41, 0x006c4a41, 0x006c4af1, 0x006c4a61, 0x006c4a61 } },
  299. { 6, 0x989c,
  300. { 0x0050892a, 0x0050892a, 0x0050892b, 0x0050892b, 0x0050892b } },
  301. { 6, 0x989c,
  302. { 0x00842400, 0x00842400, 0x00842400, 0x00842400, 0x00842400 } },
  303. { 6, 0x989c,
  304. { 0x00c69200, 0x00c69200, 0x00c69200, 0x00c69200, 0x00c69200 } },
  305. { 6, 0x98d0,
  306. { 0x0002000c, 0x0002000c, 0x0002000c, 0x0002000c, 0x0002000c } },
  307. { 7, 0x989c,
  308. { 0x00000094, 0x00000094, 0x00000094, 0x00000094, 0x00000094 } },
  309. { 7, 0x989c,
  310. { 0x00000091, 0x00000091, 0x00000091, 0x00000091, 0x00000091 } },
  311. { 7, 0x989c,
  312. { 0x0000000a, 0x0000000a, 0x00000012, 0x00000012, 0x00000012 } },
  313. { 7, 0x989c,
  314. { 0x00000080, 0x00000080, 0x00000080, 0x00000080, 0x00000080 } },
  315. { 7, 0x989c,
  316. { 0x000000c1, 0x000000c1, 0x000000c1, 0x000000c1, 0x000000c1 } },
  317. { 7, 0x989c,
  318. { 0x00000060, 0x00000060, 0x00000060, 0x00000060, 0x00000060 } },
  319. { 7, 0x989c,
  320. { 0x000000f0, 0x000000f0, 0x000000f0, 0x000000f0, 0x000000f0 } },
  321. { 7, 0x989c,
  322. { 0x00000022, 0x00000022, 0x00000022, 0x00000022, 0x00000022 } },
  323. { 7, 0x989c,
  324. { 0x00000092, 0x00000092, 0x00000092, 0x00000092, 0x00000092 } },
  325. { 7, 0x989c,
  326. { 0x000000d4, 0x000000d4, 0x000000d4, 0x000000d4, 0x000000d4 } },
  327. { 7, 0x989c,
  328. { 0x000014cc, 0x000014cc, 0x000014cc, 0x000014cc, 0x000014cc } },
  329. { 7, 0x989c,
  330. { 0x0000048c, 0x0000048c, 0x0000048c, 0x0000048c, 0x0000048c } },
  331. { 7, 0x98c4,
  332. { 0x00000003, 0x00000003, 0x00000003, 0x00000003, 0x00000003 } },
  333. };
  334. /* RF5112A mode-specific init registers */
  335. static const struct ath5k_ini_rf rfregs_5112a[] = {
  336. { 1, 0x98d4,
  337. /* mode a/XR mode aTurbo mode b mode g mode gTurbo */
  338. { 0x00000020, 0x00000020, 0x00000020, 0x00000020, 0x00000020 } },
  339. { 2, 0x98d0,
  340. { 0x03060408, 0x03070408, 0x03060408, 0x03060408, 0x03070408 } },
  341. { 3, 0x98dc,
  342. { 0x00a0c0c0, 0x00a0c0c0, 0x00e0c0c0, 0x00e0c0c0, 0x00e0c0c0 } },
  343. { 6, 0x989c,
  344. { 0x0f000000, 0x0f000000, 0x0f000000, 0x0f000000, 0x0f000000 } },
  345. { 6, 0x989c,
  346. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  347. { 6, 0x989c,
  348. { 0x00800000, 0x00800000, 0x00800000, 0x00800000, 0x00800000 } },
  349. { 6, 0x989c,
  350. { 0x002a0000, 0x002a0000, 0x002a0000, 0x002a0000, 0x002a0000 } },
  351. { 6, 0x989c,
  352. { 0x00010000, 0x00010000, 0x00010000, 0x00010000, 0x00010000 } },
  353. { 6, 0x989c,
  354. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  355. { 6, 0x989c,
  356. { 0x00180000, 0x00180000, 0x00180000, 0x00180000, 0x00180000 } },
  357. { 6, 0x989c,
  358. { 0x00600000, 0x00600000, 0x006e0000, 0x006e0000, 0x006e0000 } },
  359. { 6, 0x989c,
  360. { 0x00c70000, 0x00c70000, 0x00c70000, 0x00c70000, 0x00c70000 } },
  361. { 6, 0x989c,
  362. { 0x004b0000, 0x004b0000, 0x004b0000, 0x004b0000, 0x004b0000 } },
  363. { 6, 0x989c,
  364. { 0x04480000, 0x04480000, 0x04480000, 0x04480000, 0x04480000 } },
  365. { 6, 0x989c,
  366. { 0x00220000, 0x00220000, 0x00220000, 0x00220000, 0x00220000 } },
  367. { 6, 0x989c,
  368. { 0x00e40000, 0x00e40000, 0x00e40000, 0x00e40000, 0x00e40000 } },
  369. { 6, 0x989c,
  370. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  371. { 6, 0x989c,
  372. { 0x00fc0000, 0x00fc0000, 0x00fc0000, 0x00fc0000, 0x00fc0000 } },
  373. { 6, 0x989c,
  374. { 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000 } },
  375. { 6, 0x989c,
  376. { 0x043f0000, 0x043f0000, 0x043f0000, 0x043f0000, 0x043f0000 } },
  377. { 6, 0x989c,
  378. { 0x000c0000, 0x000c0000, 0x000c0000, 0x000c0000, 0x000c0000 } },
  379. { 6, 0x989c,
  380. { 0x00190000, 0x00190000, 0x00190000, 0x00190000, 0x00190000 } },
  381. { 6, 0x989c,
  382. { 0x00240000, 0x00240000, 0x00240000, 0x00240000, 0x00240000 } },
  383. { 6, 0x989c,
  384. { 0x00b40000, 0x00b40000, 0x00b40000, 0x00b40000, 0x00b40000 } },
  385. { 6, 0x989c,
  386. { 0x00990000, 0x00990000, 0x00990000, 0x00990000, 0x00990000 } },
  387. { 6, 0x989c,
  388. { 0x00500000, 0x00500000, 0x00500000, 0x00500000, 0x00500000 } },
  389. { 6, 0x989c,
  390. { 0x002a0000, 0x002a0000, 0x002a0000, 0x002a0000, 0x002a0000 } },
  391. { 6, 0x989c,
  392. { 0x00120000, 0x00120000, 0x00120000, 0x00120000, 0x00120000 } },
  393. { 6, 0x989c,
  394. { 0xc0320000, 0xc0320000, 0xc0320000, 0xc0320000, 0xc0320000 } },
  395. { 6, 0x989c,
  396. { 0x01740000, 0x01740000, 0x01740000, 0x01740000, 0x01740000 } },
  397. { 6, 0x989c,
  398. { 0x00110000, 0x00110000, 0x00110000, 0x00110000, 0x00110000 } },
  399. { 6, 0x989c,
  400. { 0x86280000, 0x86280000, 0x86280000, 0x86280000, 0x86280000 } },
  401. { 6, 0x989c,
  402. { 0x31840000, 0x31840000, 0x31840000, 0x31840000, 0x31840000 } },
  403. { 6, 0x989c,
  404. { 0x00020080, 0x00020080, 0x00020080, 0x00020080, 0x00020080 } },
  405. { 6, 0x989c,
  406. { 0x00080009, 0x00080009, 0x00080009, 0x00080009, 0x00080009 } },
  407. { 6, 0x989c,
  408. { 0x00000003, 0x00000003, 0x00000003, 0x00000003, 0x00000003 } },
  409. { 6, 0x989c,
  410. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  411. { 6, 0x989c,
  412. { 0x000000b2, 0x000000b2, 0x000000b2, 0x000000b2, 0x000000b2 } },
  413. { 6, 0x989c,
  414. { 0x00b02084, 0x00b02084, 0x00b02084, 0x00b02084, 0x00b02084 } },
  415. { 6, 0x989c,
  416. { 0x004125a4, 0x004125a4, 0x004125a4, 0x004125a4, 0x004125a4 } },
  417. { 6, 0x989c,
  418. { 0x00119220, 0x00119220, 0x00119220, 0x00119220, 0x00119220 } },
  419. { 6, 0x989c,
  420. { 0x001a4800, 0x001a4800, 0x001a4800, 0x001a4800, 0x001a4800 } },
  421. { 6, 0x98d8,
  422. { 0x000b0230, 0x000b0230, 0x000b0230, 0x000b0230, 0x000b0230 } },
  423. { 7, 0x989c,
  424. { 0x00000094, 0x00000094, 0x00000094, 0x00000094, 0x00000094 } },
  425. { 7, 0x989c,
  426. { 0x00000091, 0x00000091, 0x00000091, 0x00000091, 0x00000091 } },
  427. { 7, 0x989c,
  428. { 0x00000012, 0x00000012, 0x00000012, 0x00000012, 0x00000012 } },
  429. { 7, 0x989c,
  430. { 0x00000080, 0x00000080, 0x00000080, 0x00000080, 0x00000080 } },
  431. { 7, 0x989c,
  432. { 0x000000d9, 0x000000d9, 0x000000d9, 0x000000d9, 0x000000d9 } },
  433. { 7, 0x989c,
  434. { 0x00000060, 0x00000060, 0x00000060, 0x00000060, 0x00000060 } },
  435. { 7, 0x989c,
  436. { 0x000000f0, 0x000000f0, 0x000000f0, 0x000000f0, 0x000000f0 } },
  437. { 7, 0x989c,
  438. { 0x000000a2, 0x000000a2, 0x000000a2, 0x000000a2, 0x000000a2 } },
  439. { 7, 0x989c,
  440. { 0x00000052, 0x00000052, 0x00000052, 0x00000052, 0x00000052 } },
  441. { 7, 0x989c,
  442. { 0x000000d4, 0x000000d4, 0x000000d4, 0x000000d4, 0x000000d4 } },
  443. { 7, 0x989c,
  444. { 0x000014cc, 0x000014cc, 0x000014cc, 0x000014cc, 0x000014cc } },
  445. { 7, 0x989c,
  446. { 0x0000048c, 0x0000048c, 0x0000048c, 0x0000048c, 0x0000048c } },
  447. { 7, 0x98c4,
  448. { 0x00000003, 0x00000003, 0x00000003, 0x00000003, 0x00000003 } },
  449. };
  450. static const struct ath5k_ini_rf rfregs_2112a[] = {
  451. { 1, AR5K_RF_BUFFER_CONTROL_4,
  452. /* mode b mode g mode gTurbo */
  453. { 0x00000020, 0x00000020, 0x00000020 } },
  454. { 2, AR5K_RF_BUFFER_CONTROL_3,
  455. { 0x03060408, 0x03060408, 0x03070408 } },
  456. { 3, AR5K_RF_BUFFER_CONTROL_6,
  457. { 0x00e020c0, 0x00e020c0, 0x00e020c0 } },
  458. { 6, AR5K_RF_BUFFER,
  459. { 0x0a000000, 0x0a000000, 0x0a000000 } },
  460. { 6, AR5K_RF_BUFFER,
  461. { 0x00000000, 0x00000000, 0x00000000 } },
  462. { 6, AR5K_RF_BUFFER,
  463. { 0x00800000, 0x00800000, 0x00800000 } },
  464. { 6, AR5K_RF_BUFFER,
  465. { 0x002a0000, 0x002a0000, 0x002a0000 } },
  466. { 6, AR5K_RF_BUFFER,
  467. { 0x00010000, 0x00010000, 0x00010000 } },
  468. { 6, AR5K_RF_BUFFER,
  469. { 0x00000000, 0x00000000, 0x00000000 } },
  470. { 6, AR5K_RF_BUFFER,
  471. { 0x00180000, 0x00180000, 0x00180000 } },
  472. { 6, AR5K_RF_BUFFER,
  473. { 0x006e0000, 0x006e0000, 0x006e0000 } },
  474. { 6, AR5K_RF_BUFFER,
  475. { 0x00c70000, 0x00c70000, 0x00c70000 } },
  476. { 6, AR5K_RF_BUFFER,
  477. { 0x004b0000, 0x004b0000, 0x004b0000 } },
  478. { 6, AR5K_RF_BUFFER,
  479. { 0x04480000, 0x04480000, 0x04480000 } },
  480. { 6, AR5K_RF_BUFFER,
  481. { 0x002a0000, 0x002a0000, 0x002a0000 } },
  482. { 6, AR5K_RF_BUFFER,
  483. { 0x00e40000, 0x00e40000, 0x00e40000 } },
  484. { 6, AR5K_RF_BUFFER,
  485. { 0x00000000, 0x00000000, 0x00000000 } },
  486. { 6, AR5K_RF_BUFFER,
  487. { 0x00fc0000, 0x00fc0000, 0x00fc0000 } },
  488. { 6, AR5K_RF_BUFFER,
  489. { 0x00ff0000, 0x00ff0000, 0x00ff0000 } },
  490. { 6, AR5K_RF_BUFFER,
  491. { 0x043f0000, 0x043f0000, 0x043f0000 } },
  492. { 6, AR5K_RF_BUFFER,
  493. { 0x0c0c0000, 0x0c0c0000, 0x0c0c0000 } },
  494. { 6, AR5K_RF_BUFFER,
  495. { 0x02190000, 0x02190000, 0x02190000 } },
  496. { 6, AR5K_RF_BUFFER,
  497. { 0x00240000, 0x00240000, 0x00240000 } },
  498. { 6, AR5K_RF_BUFFER,
  499. { 0x00b40000, 0x00b40000, 0x00b40000 } },
  500. { 6, AR5K_RF_BUFFER,
  501. { 0x00990000, 0x00990000, 0x00990000 } },
  502. { 6, AR5K_RF_BUFFER,
  503. { 0x00500000, 0x00500000, 0x00500000 } },
  504. { 6, AR5K_RF_BUFFER,
  505. { 0x002a0000, 0x002a0000, 0x002a0000 } },
  506. { 6, AR5K_RF_BUFFER,
  507. { 0x00120000, 0x00120000, 0x00120000 } },
  508. { 6, AR5K_RF_BUFFER,
  509. { 0xc0320000, 0xc0320000, 0xc0320000 } },
  510. { 6, AR5K_RF_BUFFER,
  511. { 0x01740000, 0x01740000, 0x01740000 } },
  512. { 6, AR5K_RF_BUFFER,
  513. { 0x00110000, 0x00110000, 0x00110000 } },
  514. { 6, AR5K_RF_BUFFER,
  515. { 0x86280000, 0x86280000, 0x86280000 } },
  516. { 6, AR5K_RF_BUFFER,
  517. { 0x31840000, 0x31840000, 0x31840000 } },
  518. { 6, AR5K_RF_BUFFER,
  519. { 0x00f20080, 0x00f20080, 0x00f20080 } },
  520. { 6, AR5K_RF_BUFFER,
  521. { 0x00070019, 0x00070019, 0x00070019 } },
  522. { 6, AR5K_RF_BUFFER,
  523. { 0x00000000, 0x00000000, 0x00000000 } },
  524. { 6, AR5K_RF_BUFFER,
  525. { 0x00000000, 0x00000000, 0x00000000 } },
  526. { 6, AR5K_RF_BUFFER,
  527. { 0x000000b2, 0x000000b2, 0x000000b2 } },
  528. { 6, AR5K_RF_BUFFER,
  529. { 0x00b02184, 0x00b02184, 0x00b02184 } },
  530. { 6, AR5K_RF_BUFFER,
  531. { 0x004125a4, 0x004125a4, 0x004125a4 } },
  532. { 6, AR5K_RF_BUFFER,
  533. { 0x00119220, 0x00119220, 0x00119220 } },
  534. { 6, AR5K_RF_BUFFER,
  535. { 0x001a4800, 0x001a4800, 0x001a4800 } },
  536. { 6, AR5K_RF_BUFFER_CONTROL_5,
  537. { 0x000b0230, 0x000b0230, 0x000b0230 } },
  538. { 7, AR5K_RF_BUFFER,
  539. { 0x00000094, 0x00000094, 0x00000094 } },
  540. { 7, AR5K_RF_BUFFER,
  541. { 0x00000091, 0x00000091, 0x00000091 } },
  542. { 7, AR5K_RF_BUFFER,
  543. { 0x00000012, 0x00000012, 0x00000012 } },
  544. { 7, AR5K_RF_BUFFER,
  545. { 0x00000080, 0x00000080, 0x00000080 } },
  546. { 7, AR5K_RF_BUFFER,
  547. { 0x000000d9, 0x000000d9, 0x000000d9 } },
  548. { 7, AR5K_RF_BUFFER,
  549. { 0x00000060, 0x00000060, 0x00000060 } },
  550. { 7, AR5K_RF_BUFFER,
  551. { 0x000000f0, 0x000000f0, 0x000000f0 } },
  552. { 7, AR5K_RF_BUFFER,
  553. { 0x000000a2, 0x000000a2, 0x000000a2 } },
  554. { 7, AR5K_RF_BUFFER,
  555. { 0x00000052, 0x00000052, 0x00000052 } },
  556. { 7, AR5K_RF_BUFFER,
  557. { 0x000000d4, 0x000000d4, 0x000000d4 } },
  558. { 7, AR5K_RF_BUFFER,
  559. { 0x000014cc, 0x000014cc, 0x000014cc } },
  560. { 7, AR5K_RF_BUFFER,
  561. { 0x0000048c, 0x0000048c, 0x0000048c } },
  562. { 7, AR5K_RF_BUFFER_CONTROL_1,
  563. { 0x00000003, 0x00000003, 0x00000003 } },
  564. };
  565. /* RF5413/5414 mode-specific init registers */
  566. static const struct ath5k_ini_rf rfregs_5413[] = {
  567. { 1, 0x98d4,
  568. /* mode a/XR mode aTurbo mode b mode g mode gTurbo */
  569. { 0x00000020, 0x00000020, 0x00000020, 0x00000020, 0x00000020 } },
  570. { 2, 0x98d0,
  571. { 0x00000008, 0x00000008, 0x00000008, 0x00000008, 0x00000008 } },
  572. { 3, 0x98dc,
  573. { 0x00a000c0, 0x00a000c0, 0x00e000c0, 0x00e000c0, 0x00e000c0 } },
  574. { 6, 0x989c,
  575. { 0x33000000, 0x33000000, 0x33000000, 0x33000000, 0x33000000 } },
  576. { 6, 0x989c,
  577. { 0x01000000, 0x01000000, 0x01000000, 0x01000000, 0x01000000 } },
  578. { 6, 0x989c,
  579. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  580. { 6, 0x989c,
  581. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  582. { 6, 0x989c,
  583. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  584. { 6, 0x989c,
  585. { 0x1f000000, 0x1f000000, 0x1f000000, 0x1f000000, 0x1f000000 } },
  586. { 6, 0x989c,
  587. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  588. { 6, 0x989c,
  589. { 0x00b80000, 0x00b80000, 0x00b80000, 0x00b80000, 0x00b80000 } },
  590. { 6, 0x989c,
  591. { 0x00b70000, 0x00b70000, 0x00b70000, 0x00b70000, 0x00b70000 } },
  592. { 6, 0x989c,
  593. { 0x00840000, 0x00840000, 0x00840000, 0x00840000, 0x00840000 } },
  594. { 6, 0x989c,
  595. { 0x00980000, 0x00980000, 0x00980000, 0x00980000, 0x00980000 } },
  596. { 6, 0x989c,
  597. { 0x00c00000, 0x00c00000, 0x00c00000, 0x00c00000, 0x00c00000 } },
  598. { 6, 0x989c,
  599. { 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000 } },
  600. { 6, 0x989c,
  601. { 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000 } },
  602. { 6, 0x989c,
  603. { 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000 } },
  604. { 6, 0x989c,
  605. { 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000, 0x00ff0000 } },
  606. { 6, 0x989c,
  607. { 0x00d70000, 0x00d70000, 0x00d70000, 0x00d70000, 0x00d70000 } },
  608. { 6, 0x989c,
  609. { 0x00610000, 0x00610000, 0x00610000, 0x00610000, 0x00610000 } },
  610. { 6, 0x989c,
  611. { 0x00fe0000, 0x00fe0000, 0x00fe0000, 0x00fe0000, 0x00fe0000 } },
  612. { 6, 0x989c,
  613. { 0x00de0000, 0x00de0000, 0x00de0000, 0x00de0000, 0x00de0000 } },
  614. { 6, 0x989c,
  615. { 0x007f0000, 0x007f0000, 0x007f0000, 0x007f0000, 0x007f0000 } },
  616. { 6, 0x989c,
  617. { 0x043d0000, 0x043d0000, 0x043d0000, 0x043d0000, 0x043d0000 } },
  618. { 6, 0x989c,
  619. { 0x00770000, 0x00770000, 0x00770000, 0x00770000, 0x00770000 } },
  620. { 6, 0x989c,
  621. { 0x00440000, 0x00440000, 0x00440000, 0x00440000, 0x00440000 } },
  622. { 6, 0x989c,
  623. { 0x00980000, 0x00980000, 0x00980000, 0x00980000, 0x00980000 } },
  624. { 6, 0x989c,
  625. { 0x00100080, 0x00100080, 0x00100080, 0x00100080, 0x00100080 } },
  626. { 6, 0x989c,
  627. { 0x0005c034, 0x0005c034, 0x0005c034, 0x0005c034, 0x0005c034 } },
  628. { 6, 0x989c,
  629. { 0x003100f0, 0x003100f0, 0x003100f0, 0x003100f0, 0x003100f0 } },
  630. { 6, 0x989c,
  631. { 0x000c011f, 0x000c011f, 0x000c011f, 0x000c011f, 0x000c011f } },
  632. { 6, 0x989c,
  633. { 0x00510040, 0x00510040, 0x005100a0, 0x005100a0, 0x005100a0 } },
  634. { 6, 0x989c,
  635. { 0x0050006a, 0x0050006a, 0x005000dd, 0x005000dd, 0x005000dd } },
  636. { 6, 0x989c,
  637. { 0x00000001, 0x00000001, 0x00000000, 0x00000000, 0x00000000 } },
  638. { 6, 0x989c,
  639. { 0x00004044, 0x00004044, 0x00004044, 0x00004044, 0x00004044 } },
  640. { 6, 0x989c,
  641. { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
  642. { 6, 0x989c,
  643. { 0x000060c0, 0x000060c0, 0x000060c0, 0x000060c0, 0x000060c0 } },
  644. { 6, 0x989c,
  645. { 0x00002c00, 0x00002c00, 0x00003600, 0x00003600, 0x00003600 } },
  646. { 6, 0x98c8,
  647. { 0x00000403, 0x00000403, 0x00040403, 0x00040403, 0x00040403 } },
  648. { 7, 0x989c,
  649. { 0x00006400, 0x00006400, 0x00006400, 0x00006400, 0x00006400 } },
  650. { 7, 0x989c,
  651. { 0x00000800, 0x00000800, 0x00000800, 0x00000800, 0x00000800 } },
  652. { 7, 0x98cc,
  653. { 0x0000000e, 0x0000000e, 0x0000000e, 0x0000000e, 0x0000000e } },
  654. };
  655. /* RF2413/2414 mode-specific init registers */
  656. static const struct ath5k_ini_rf rfregs_2413[] = {
  657. { 1, AR5K_RF_BUFFER_CONTROL_4,
  658. { 0x00000020, 0x00000020, 0x00000020 } },
  659. { 2, AR5K_RF_BUFFER_CONTROL_3,
  660. { 0x02001408, 0x02001408, 0x02001408 } },
  661. { 3, AR5K_RF_BUFFER_CONTROL_6,
  662. { 0x00e020c0, 0x00e020c0, 0x00e020c0 } },
  663. { 6, AR5K_RF_BUFFER,
  664. { 0xf0000000, 0xf0000000, 0xf0000000 } },
  665. { 6, AR5K_RF_BUFFER,
  666. { 0x00000000, 0x00000000, 0x00000000 } },
  667. { 6, AR5K_RF_BUFFER,
  668. { 0x03000000, 0x03000000, 0x03000000 } },
  669. { 6, AR5K_RF_BUFFER,
  670. { 0x00000000, 0x00000000, 0x00000000 } },
  671. { 6, AR5K_RF_BUFFER,
  672. { 0x00000000, 0x00000000, 0x00000000 } },
  673. { 6, AR5K_RF_BUFFER,
  674. { 0x00000000, 0x00000000, 0x00000000 } },
  675. { 6, AR5K_RF_BUFFER,
  676. { 0x00000000, 0x00000000, 0x00000000 } },
  677. { 6, AR5K_RF_BUFFER,
  678. { 0x00000000, 0x00000000, 0x00000000 } },
  679. { 6, AR5K_RF_BUFFER,
  680. { 0x40400000, 0x40400000, 0x40400000 } },
  681. { 6, AR5K_RF_BUFFER,
  682. { 0x65050000, 0x65050000, 0x65050000 } },
  683. { 6, AR5K_RF_BUFFER,
  684. { 0x00000000, 0x00000000, 0x00000000 } },
  685. { 6, AR5K_RF_BUFFER,
  686. { 0x00000000, 0x00000000, 0x00000000 } },
  687. { 6, AR5K_RF_BUFFER,
  688. { 0x00420000, 0x00420000, 0x00420000 } },
  689. { 6, AR5K_RF_BUFFER,
  690. { 0x00b50000, 0x00b50000, 0x00b50000 } },
  691. { 6, AR5K_RF_BUFFER,
  692. { 0x00030000, 0x00030000, 0x00030000 } },
  693. { 6, AR5K_RF_BUFFER,
  694. { 0x00f70000, 0x00f70000, 0x00f70000 } },
  695. { 6, AR5K_RF_BUFFER,
  696. { 0x009d0000, 0x009d0000, 0x009d0000 } },
  697. { 6, AR5K_RF_BUFFER,
  698. { 0x00220000, 0x00220000, 0x00220000 } },
  699. { 6, AR5K_RF_BUFFER,
  700. { 0x04220000, 0x04220000, 0x04220000 } },
  701. { 6, AR5K_RF_BUFFER,
  702. { 0x00230018, 0x00230018, 0x00230018 } },
  703. { 6, AR5K_RF_BUFFER,
  704. { 0x00280050, 0x00280050, 0x00280050 } },
  705. { 6, AR5K_RF_BUFFER,
  706. { 0x005000c3, 0x005000c3, 0x005000c3 } },
  707. { 6, AR5K_RF_BUFFER,
  708. { 0x0004007f, 0x0004007f, 0x0004007f } },
  709. { 6, AR5K_RF_BUFFER,
  710. { 0x00000458, 0x00000458, 0x00000458 } },
  711. { 6, AR5K_RF_BUFFER,
  712. { 0x00000000, 0x00000000, 0x00000000 } },
  713. { 6, AR5K_RF_BUFFER,
  714. { 0x0000c000, 0x0000c000, 0x0000c000 } },
  715. { 6, AR5K_RF_BUFFER_CONTROL_5,
  716. { 0x00400230, 0x00400230, 0x00400230 } },
  717. { 7, AR5K_RF_BUFFER,
  718. { 0x00006400, 0x00006400, 0x00006400 } },
  719. { 7, AR5K_RF_BUFFER,
  720. { 0x00000800, 0x00000800, 0x00000800 } },
  721. { 7, AR5K_RF_BUFFER_CONTROL_2,
  722. { 0x0000000e, 0x0000000e, 0x0000000e } },
  723. };
  724. /* Initial RF Gain settings for RF5112 */
  725. static const struct ath5k_ini_rfgain rfgain_5112[] = {
  726. /* 5Ghz 2Ghz */
  727. { AR5K_RF_GAIN(0), { 0x00000007, 0x00000007 } },
  728. { AR5K_RF_GAIN(1), { 0x00000047, 0x00000047 } },
  729. { AR5K_RF_GAIN(2), { 0x00000087, 0x00000087 } },
  730. { AR5K_RF_GAIN(3), { 0x000001a0, 0x000001a0 } },
  731. { AR5K_RF_GAIN(4), { 0x000001e0, 0x000001e0 } },
  732. { AR5K_RF_GAIN(5), { 0x00000020, 0x00000020 } },
  733. { AR5K_RF_GAIN(6), { 0x00000060, 0x00000060 } },
  734. { AR5K_RF_GAIN(7), { 0x000001a1, 0x000001a1 } },
  735. { AR5K_RF_GAIN(8), { 0x000001e1, 0x000001e1 } },
  736. { AR5K_RF_GAIN(9), { 0x00000021, 0x00000021 } },
  737. { AR5K_RF_GAIN(10), { 0x00000061, 0x00000061 } },
  738. { AR5K_RF_GAIN(11), { 0x00000162, 0x00000162 } },
  739. { AR5K_RF_GAIN(12), { 0x000001a2, 0x000001a2 } },
  740. { AR5K_RF_GAIN(13), { 0x000001e2, 0x000001e2 } },
  741. { AR5K_RF_GAIN(14), { 0x00000022, 0x00000022 } },
  742. { AR5K_RF_GAIN(15), { 0x00000062, 0x00000062 } },
  743. { AR5K_RF_GAIN(16), { 0x00000163, 0x00000163 } },
  744. { AR5K_RF_GAIN(17), { 0x000001a3, 0x000001a3 } },
  745. { AR5K_RF_GAIN(18), { 0x000001e3, 0x000001e3 } },
  746. { AR5K_RF_GAIN(19), { 0x00000023, 0x00000023 } },
  747. { AR5K_RF_GAIN(20), { 0x00000063, 0x00000063 } },
  748. { AR5K_RF_GAIN(21), { 0x00000184, 0x00000184 } },
  749. { AR5K_RF_GAIN(22), { 0x000001c4, 0x000001c4 } },
  750. { AR5K_RF_GAIN(23), { 0x00000004, 0x00000004 } },
  751. { AR5K_RF_GAIN(24), { 0x000001ea, 0x0000000b } },
  752. { AR5K_RF_GAIN(25), { 0x0000002a, 0x0000004b } },
  753. { AR5K_RF_GAIN(26), { 0x0000006a, 0x0000008b } },
  754. { AR5K_RF_GAIN(27), { 0x000000aa, 0x000001ac } },
  755. { AR5K_RF_GAIN(28), { 0x000001ab, 0x000001ec } },
  756. { AR5K_RF_GAIN(29), { 0x000001eb, 0x0000002c } },
  757. { AR5K_RF_GAIN(30), { 0x0000002b, 0x00000012 } },
  758. { AR5K_RF_GAIN(31), { 0x0000006b, 0x00000052 } },
  759. { AR5K_RF_GAIN(32), { 0x000000ab, 0x00000092 } },
  760. { AR5K_RF_GAIN(33), { 0x000001ac, 0x00000193 } },
  761. { AR5K_RF_GAIN(34), { 0x000001ec, 0x000001d3 } },
  762. { AR5K_RF_GAIN(35), { 0x0000002c, 0x00000013 } },
  763. { AR5K_RF_GAIN(36), { 0x0000003a, 0x00000053 } },
  764. { AR5K_RF_GAIN(37), { 0x0000007a, 0x00000093 } },
  765. { AR5K_RF_GAIN(38), { 0x000000ba, 0x00000194 } },
  766. { AR5K_RF_GAIN(39), { 0x000001bb, 0x000001d4 } },
  767. { AR5K_RF_GAIN(40), { 0x000001fb, 0x00000014 } },
  768. { AR5K_RF_GAIN(41), { 0x0000003b, 0x0000003a } },
  769. { AR5K_RF_GAIN(42), { 0x0000007b, 0x0000007a } },
  770. { AR5K_RF_GAIN(43), { 0x000000bb, 0x000000ba } },
  771. { AR5K_RF_GAIN(44), { 0x000001bc, 0x000001bb } },
  772. { AR5K_RF_GAIN(45), { 0x000001fc, 0x000001fb } },
  773. { AR5K_RF_GAIN(46), { 0x0000003c, 0x0000003b } },
  774. { AR5K_RF_GAIN(47), { 0x0000007c, 0x0000007b } },
  775. { AR5K_RF_GAIN(48), { 0x000000bc, 0x000000bb } },
  776. { AR5K_RF_GAIN(49), { 0x000000fc, 0x000001bc } },
  777. { AR5K_RF_GAIN(50), { 0x000000fc, 0x000001fc } },
  778. { AR5K_RF_GAIN(51), { 0x000000fc, 0x0000003c } },
  779. { AR5K_RF_GAIN(52), { 0x000000fc, 0x0000007c } },
  780. { AR5K_RF_GAIN(53), { 0x000000fc, 0x000000bc } },
  781. { AR5K_RF_GAIN(54), { 0x000000fc, 0x000000fc } },
  782. { AR5K_RF_GAIN(55), { 0x000000fc, 0x000000fc } },
  783. { AR5K_RF_GAIN(56), { 0x000000fc, 0x000000fc } },
  784. { AR5K_RF_GAIN(57), { 0x000000fc, 0x000000fc } },
  785. { AR5K_RF_GAIN(58), { 0x000000fc, 0x000000fc } },
  786. { AR5K_RF_GAIN(59), { 0x000000fc, 0x000000fc } },
  787. { AR5K_RF_GAIN(60), { 0x000000fc, 0x000000fc } },
  788. { AR5K_RF_GAIN(61), { 0x000000fc, 0x000000fc } },
  789. { AR5K_RF_GAIN(62), { 0x000000fc, 0x000000fc } },
  790. { AR5K_RF_GAIN(63), { 0x000000fc, 0x000000fc } },
  791. };
  792. /* Initial RF Gain settings for RF5413 */
  793. static const struct ath5k_ini_rfgain rfgain_5413[] = {
  794. /* 5Ghz 2Ghz */
  795. { AR5K_RF_GAIN(0), { 0x00000000, 0x00000000 } },
  796. { AR5K_RF_GAIN(1), { 0x00000040, 0x00000040 } },
  797. { AR5K_RF_GAIN(2), { 0x00000080, 0x00000080 } },
  798. { AR5K_RF_GAIN(3), { 0x000001a1, 0x00000161 } },
  799. { AR5K_RF_GAIN(4), { 0x000001e1, 0x000001a1 } },
  800. { AR5K_RF_GAIN(5), { 0x00000021, 0x000001e1 } },
  801. { AR5K_RF_GAIN(6), { 0x00000061, 0x00000021 } },
  802. { AR5K_RF_GAIN(7), { 0x00000188, 0x00000061 } },
  803. { AR5K_RF_GAIN(8), { 0x000001c8, 0x00000188 } },
  804. { AR5K_RF_GAIN(9), { 0x00000008, 0x000001c8 } },
  805. { AR5K_RF_GAIN(10), { 0x00000048, 0x00000008 } },
  806. { AR5K_RF_GAIN(11), { 0x00000088, 0x00000048 } },
  807. { AR5K_RF_GAIN(12), { 0x000001a9, 0x00000088 } },
  808. { AR5K_RF_GAIN(13), { 0x000001e9, 0x00000169 } },
  809. { AR5K_RF_GAIN(14), { 0x00000029, 0x000001a9 } },
  810. { AR5K_RF_GAIN(15), { 0x00000069, 0x000001e9 } },
  811. { AR5K_RF_GAIN(16), { 0x000001d0, 0x00000029 } },
  812. { AR5K_RF_GAIN(17), { 0x00000010, 0x00000069 } },
  813. { AR5K_RF_GAIN(18), { 0x00000050, 0x00000190 } },
  814. { AR5K_RF_GAIN(19), { 0x00000090, 0x000001d0 } },
  815. { AR5K_RF_GAIN(20), { 0x000001b1, 0x00000010 } },
  816. { AR5K_RF_GAIN(21), { 0x000001f1, 0x00000050 } },
  817. { AR5K_RF_GAIN(22), { 0x00000031, 0x00000090 } },
  818. { AR5K_RF_GAIN(23), { 0x00000071, 0x00000171 } },
  819. { AR5K_RF_GAIN(24), { 0x000001b8, 0x000001b1 } },
  820. { AR5K_RF_GAIN(25), { 0x000001f8, 0x000001f1 } },
  821. { AR5K_RF_GAIN(26), { 0x00000038, 0x00000031 } },
  822. { AR5K_RF_GAIN(27), { 0x00000078, 0x00000071 } },
  823. { AR5K_RF_GAIN(28), { 0x00000199, 0x00000198 } },
  824. { AR5K_RF_GAIN(29), { 0x000001d9, 0x000001d8 } },
  825. { AR5K_RF_GAIN(30), { 0x00000019, 0x00000018 } },
  826. { AR5K_RF_GAIN(31), { 0x00000059, 0x00000058 } },
  827. { AR5K_RF_GAIN(32), { 0x00000099, 0x00000098 } },
  828. { AR5K_RF_GAIN(33), { 0x000000d9, 0x00000179 } },
  829. { AR5K_RF_GAIN(34), { 0x000000f9, 0x000001b9 } },
  830. { AR5K_RF_GAIN(35), { 0x000000f9, 0x000001f9 } },
  831. { AR5K_RF_GAIN(36), { 0x000000f9, 0x00000039 } },
  832. { AR5K_RF_GAIN(37), { 0x000000f9, 0x00000079 } },
  833. { AR5K_RF_GAIN(38), { 0x000000f9, 0x000000b9 } },
  834. { AR5K_RF_GAIN(39), { 0x000000f9, 0x000000f9 } },
  835. { AR5K_RF_GAIN(40), { 0x000000f9, 0x000000f9 } },
  836. { AR5K_RF_GAIN(41), { 0x000000f9, 0x000000f9 } },
  837. { AR5K_RF_GAIN(42), { 0x000000f9, 0x000000f9 } },
  838. { AR5K_RF_GAIN(43), { 0x000000f9, 0x000000f9 } },
  839. { AR5K_RF_GAIN(44), { 0x000000f9, 0x000000f9 } },
  840. { AR5K_RF_GAIN(45), { 0x000000f9, 0x000000f9 } },
  841. { AR5K_RF_GAIN(46), { 0x000000f9, 0x000000f9 } },
  842. { AR5K_RF_GAIN(47), { 0x000000f9, 0x000000f9 } },
  843. { AR5K_RF_GAIN(48), { 0x000000f9, 0x000000f9 } },
  844. { AR5K_RF_GAIN(49), { 0x000000f9, 0x000000f9 } },
  845. { AR5K_RF_GAIN(50), { 0x000000f9, 0x000000f9 } },
  846. { AR5K_RF_GAIN(51), { 0x000000f9, 0x000000f9 } },
  847. { AR5K_RF_GAIN(52), { 0x000000f9, 0x000000f9 } },
  848. { AR5K_RF_GAIN(53), { 0x000000f9, 0x000000f9 } },
  849. { AR5K_RF_GAIN(54), { 0x000000f9, 0x000000f9 } },
  850. { AR5K_RF_GAIN(55), { 0x000000f9, 0x000000f9 } },
  851. { AR5K_RF_GAIN(56), { 0x000000f9, 0x000000f9 } },
  852. { AR5K_RF_GAIN(57), { 0x000000f9, 0x000000f9 } },
  853. { AR5K_RF_GAIN(58), { 0x000000f9, 0x000000f9 } },
  854. { AR5K_RF_GAIN(59), { 0x000000f9, 0x000000f9 } },
  855. { AR5K_RF_GAIN(60), { 0x000000f9, 0x000000f9 } },
  856. { AR5K_RF_GAIN(61), { 0x000000f9, 0x000000f9 } },
  857. { AR5K_RF_GAIN(62), { 0x000000f9, 0x000000f9 } },
  858. { AR5K_RF_GAIN(63), { 0x000000f9, 0x000000f9 } },
  859. };
  860. /* Initial RF Gain settings for RF2413 */
  861. static const struct ath5k_ini_rfgain rfgain_2413[] = {
  862. { AR5K_RF_GAIN(0), { 0x00000000 } },
  863. { AR5K_RF_GAIN(1), { 0x00000040 } },
  864. { AR5K_RF_GAIN(2), { 0x00000080 } },
  865. { AR5K_RF_GAIN(3), { 0x00000181 } },
  866. { AR5K_RF_GAIN(4), { 0x000001c1 } },
  867. { AR5K_RF_GAIN(5), { 0x00000001 } },
  868. { AR5K_RF_GAIN(6), { 0x00000041 } },
  869. { AR5K_RF_GAIN(7), { 0x00000081 } },
  870. { AR5K_RF_GAIN(8), { 0x00000168 } },
  871. { AR5K_RF_GAIN(9), { 0x000001a8 } },
  872. { AR5K_RF_GAIN(10), { 0x000001e8 } },
  873. { AR5K_RF_GAIN(11), { 0x00000028 } },
  874. { AR5K_RF_GAIN(12), { 0x00000068 } },
  875. { AR5K_RF_GAIN(13), { 0x00000189 } },
  876. { AR5K_RF_GAIN(14), { 0x000001c9 } },
  877. { AR5K_RF_GAIN(15), { 0x00000009 } },
  878. { AR5K_RF_GAIN(16), { 0x00000049 } },
  879. { AR5K_RF_GAIN(17), { 0x00000089 } },
  880. { AR5K_RF_GAIN(18), { 0x00000190 } },
  881. { AR5K_RF_GAIN(19), { 0x000001d0 } },
  882. { AR5K_RF_GAIN(20), { 0x00000010 } },
  883. { AR5K_RF_GAIN(21), { 0x00000050 } },
  884. { AR5K_RF_GAIN(22), { 0x00000090 } },
  885. { AR5K_RF_GAIN(23), { 0x00000191 } },
  886. { AR5K_RF_GAIN(24), { 0x000001d1 } },
  887. { AR5K_RF_GAIN(25), { 0x00000011 } },
  888. { AR5K_RF_GAIN(26), { 0x00000051 } },
  889. { AR5K_RF_GAIN(27), { 0x00000091 } },
  890. { AR5K_RF_GAIN(28), { 0x00000178 } },
  891. { AR5K_RF_GAIN(29), { 0x000001b8 } },
  892. { AR5K_RF_GAIN(30), { 0x000001f8 } },
  893. { AR5K_RF_GAIN(31), { 0x00000038 } },
  894. { AR5K_RF_GAIN(32), { 0x00000078 } },
  895. { AR5K_RF_GAIN(33), { 0x00000199 } },
  896. { AR5K_RF_GAIN(34), { 0x000001d9 } },
  897. { AR5K_RF_GAIN(35), { 0x00000019 } },
  898. { AR5K_RF_GAIN(36), { 0x00000059 } },
  899. { AR5K_RF_GAIN(37), { 0x00000099 } },
  900. { AR5K_RF_GAIN(38), { 0x000000d9 } },
  901. { AR5K_RF_GAIN(39), { 0x000000f9 } },
  902. { AR5K_RF_GAIN(40), { 0x000000f9 } },
  903. { AR5K_RF_GAIN(41), { 0x000000f9 } },
  904. { AR5K_RF_GAIN(42), { 0x000000f9 } },
  905. { AR5K_RF_GAIN(43), { 0x000000f9 } },
  906. { AR5K_RF_GAIN(44), { 0x000000f9 } },
  907. { AR5K_RF_GAIN(45), { 0x000000f9 } },
  908. { AR5K_RF_GAIN(46), { 0x000000f9 } },
  909. { AR5K_RF_GAIN(47), { 0x000000f9 } },
  910. { AR5K_RF_GAIN(48), { 0x000000f9 } },
  911. { AR5K_RF_GAIN(49), { 0x000000f9 } },
  912. { AR5K_RF_GAIN(50), { 0x000000f9 } },
  913. { AR5K_RF_GAIN(51), { 0x000000f9 } },
  914. { AR5K_RF_GAIN(52), { 0x000000f9 } },
  915. { AR5K_RF_GAIN(53), { 0x000000f9 } },
  916. { AR5K_RF_GAIN(54), { 0x000000f9 } },
  917. { AR5K_RF_GAIN(55), { 0x000000f9 } },
  918. { AR5K_RF_GAIN(56), { 0x000000f9 } },
  919. { AR5K_RF_GAIN(57), { 0x000000f9 } },
  920. { AR5K_RF_GAIN(58), { 0x000000f9 } },
  921. { AR5K_RF_GAIN(59), { 0x000000f9 } },
  922. { AR5K_RF_GAIN(60), { 0x000000f9 } },
  923. { AR5K_RF_GAIN(61), { 0x000000f9 } },
  924. { AR5K_RF_GAIN(62), { 0x000000f9 } },
  925. { AR5K_RF_GAIN(63), { 0x000000f9 } },
  926. };
  927. static const struct ath5k_gain_opt rfgain_opt_5112 = {
  928. 1,
  929. 8,
  930. {
  931. { { 3, 0, 0, 0, 0, 0, 0 }, 6 },
  932. { { 2, 0, 0, 0, 0, 0, 0 }, 0 },
  933. { { 1, 0, 0, 0, 0, 0, 0 }, -3 },
  934. { { 0, 0, 0, 0, 0, 0, 0 }, -6 },
  935. { { 0, 1, 1, 0, 0, 0, 0 }, -8 },
  936. { { 0, 1, 1, 0, 1, 1, 0 }, -10 },
  937. { { 0, 1, 0, 1, 1, 1, 0 }, -13 },
  938. { { 0, 1, 0, 1, 1, 0, 1 }, -16 },
  939. }
  940. };
  941. /*
  942. * Used to modify RF Banks before writing them to AR5K_RF_BUFFER
  943. */
  944. static unsigned int ath5k_hw_rfregs_op(u32 *rf, u32 offset, u32 reg, u32 bits,
  945. u32 first, u32 col, bool set)
  946. {
  947. u32 mask, entry, last, data, shift, position;
  948. s32 left;
  949. int i;
  950. data = 0;
  951. if (rf == NULL)
  952. /* should not happen */
  953. return 0;
  954. if (!(col <= 3 && bits <= 32 && first + bits <= 319)) {
  955. ATH5K_PRINTF("invalid values at offset %u\n", offset);
  956. return 0;
  957. }
  958. entry = ((first - 1) / 8) + offset;
  959. position = (first - 1) % 8;
  960. if (set == true)
  961. data = ath5k_hw_bitswap(reg, bits);
  962. for (i = shift = 0, left = bits; left > 0; position = 0, entry++, i++) {
  963. last = (position + left > 8) ? 8 : position + left;
  964. mask = (((1 << last) - 1) ^ ((1 << position) - 1)) << (col * 8);
  965. if (set == true) {
  966. rf[entry] &= ~mask;
  967. rf[entry] |= ((data << position) << (col * 8)) & mask;
  968. data >>= (8 - position);
  969. } else {
  970. data = (((rf[entry] & mask) >> (col * 8)) >> position)
  971. << shift;
  972. shift += last - position;
  973. }
  974. left -= 8 - position;
  975. }
  976. data = set == true ? 1 : ath5k_hw_bitswap(data, bits);
  977. return data;
  978. }
  979. static u32 ath5k_hw_rfregs_gainf_corr(struct ath5k_hw *ah)
  980. {
  981. u32 mix, step;
  982. u32 *rf;
  983. if (ah->ah_rf_banks == NULL)
  984. return 0;
  985. rf = ah->ah_rf_banks;
  986. ah->ah_gain.g_f_corr = 0;
  987. if (ath5k_hw_rfregs_op(rf, ah->ah_offset[7], 0, 1, 36, 0, false) != 1)
  988. return 0;
  989. step = ath5k_hw_rfregs_op(rf, ah->ah_offset[7], 0, 4, 32, 0, false);
  990. mix = ah->ah_gain.g_step->gos_param[0];
  991. switch (mix) {
  992. case 3:
  993. ah->ah_gain.g_f_corr = step * 2;
  994. break;
  995. case 2:
  996. ah->ah_gain.g_f_corr = (step - 5) * 2;
  997. break;
  998. case 1:
  999. ah->ah_gain.g_f_corr = step;
  1000. break;
  1001. default:
  1002. ah->ah_gain.g_f_corr = 0;
  1003. break;
  1004. }
  1005. return ah->ah_gain.g_f_corr;
  1006. }
  1007. static bool ath5k_hw_rfregs_gain_readback(struct ath5k_hw *ah)
  1008. {
  1009. u32 step, mix, level[4];
  1010. u32 *rf;
  1011. if (ah->ah_rf_banks == NULL)
  1012. return false;
  1013. rf = ah->ah_rf_banks;
  1014. if (ah->ah_radio == AR5K_RF5111) {
  1015. step = ath5k_hw_rfregs_op(rf, ah->ah_offset[7], 0, 6, 37, 0,
  1016. false);
  1017. level[0] = 0;
  1018. level[1] = (step == 0x3f) ? 0x32 : step + 4;
  1019. level[2] = (step != 0x3f) ? 0x40 : level[0];
  1020. level[3] = level[2] + 0x32;
  1021. ah->ah_gain.g_high = level[3] -
  1022. (step == 0x3f ? AR5K_GAIN_DYN_ADJUST_HI_MARGIN : -5);
  1023. ah->ah_gain.g_low = level[0] +
  1024. (step == 0x3f ? AR5K_GAIN_DYN_ADJUST_LO_MARGIN : 0);
  1025. } else {
  1026. mix = ath5k_hw_rfregs_op(rf, ah->ah_offset[7], 0, 1, 36, 0,
  1027. false);
  1028. level[0] = level[2] = 0;
  1029. if (mix == 1) {
  1030. level[1] = level[3] = 83;
  1031. } else {
  1032. level[1] = level[3] = 107;
  1033. ah->ah_gain.g_high = 55;
  1034. }
  1035. }
  1036. return (ah->ah_gain.g_current >= level[0] &&
  1037. ah->ah_gain.g_current <= level[1]) ||
  1038. (ah->ah_gain.g_current >= level[2] &&
  1039. ah->ah_gain.g_current <= level[3]);
  1040. }
  1041. static s32 ath5k_hw_rfregs_gain_adjust(struct ath5k_hw *ah)
  1042. {
  1043. const struct ath5k_gain_opt *go;
  1044. int ret = 0;
  1045. switch (ah->ah_radio) {
  1046. case AR5K_RF5111:
  1047. go = &rfgain_opt_5111;
  1048. break;
  1049. case AR5K_RF5112:
  1050. go = &rfgain_opt_5112;
  1051. break;
  1052. default:
  1053. return 0;
  1054. }
  1055. ah->ah_gain.g_step = &go->go_step[ah->ah_gain.g_step_idx];
  1056. if (ah->ah_gain.g_current >= ah->ah_gain.g_high) {
  1057. if (ah->ah_gain.g_step_idx == 0)
  1058. return -1;
  1059. for (ah->ah_gain.g_target = ah->ah_gain.g_current;
  1060. ah->ah_gain.g_target >= ah->ah_gain.g_high &&
  1061. ah->ah_gain.g_step_idx > 0;
  1062. ah->ah_gain.g_step =
  1063. &go->go_step[ah->ah_gain.g_step_idx])
  1064. ah->ah_gain.g_target -= 2 *
  1065. (go->go_step[--(ah->ah_gain.g_step_idx)].gos_gain -
  1066. ah->ah_gain.g_step->gos_gain);
  1067. ret = 1;
  1068. goto done;
  1069. }
  1070. if (ah->ah_gain.g_current <= ah->ah_gain.g_low) {
  1071. if (ah->ah_gain.g_step_idx == (go->go_steps_count - 1))
  1072. return -2;
  1073. for (ah->ah_gain.g_target = ah->ah_gain.g_current;
  1074. ah->ah_gain.g_target <= ah->ah_gain.g_low &&
  1075. ah->ah_gain.g_step_idx < go->go_steps_count-1;
  1076. ah->ah_gain.g_step =
  1077. &go->go_step[ah->ah_gain.g_step_idx])
  1078. ah->ah_gain.g_target -= 2 *
  1079. (go->go_step[++ah->ah_gain.g_step_idx].gos_gain -
  1080. ah->ah_gain.g_step->gos_gain);
  1081. ret = 2;
  1082. goto done;
  1083. }
  1084. done:
  1085. ATH5K_DBG(ah->ah_sc, ATH5K_DEBUG_CALIBRATE,
  1086. "ret %d, gain step %u, current gain %u, target gain %u\n",
  1087. ret, ah->ah_gain.g_step_idx, ah->ah_gain.g_current,
  1088. ah->ah_gain.g_target);
  1089. return ret;
  1090. }
  1091. /*
  1092. * Read EEPROM Calibration data, modify RF Banks and Initialize RF5111
  1093. */
  1094. static int ath5k_hw_rf5111_rfregs(struct ath5k_hw *ah,
  1095. struct ieee80211_channel *channel, unsigned int mode)
  1096. {
  1097. struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
  1098. u32 *rf;
  1099. const unsigned int rf_size = ARRAY_SIZE(rfregs_5111);
  1100. unsigned int i;
  1101. int obdb = -1, bank = -1;
  1102. u32 ee_mode;
  1103. AR5K_ASSERT_ENTRY(mode, AR5K_MODE_MAX);
  1104. rf = ah->ah_rf_banks;
  1105. /* Copy values to modify them */
  1106. for (i = 0; i < rf_size; i++) {
  1107. if (rfregs_5111[i].rf_bank >= AR5K_RF5111_INI_RF_MAX_BANKS) {
  1108. ATH5K_ERR(ah->ah_sc, "invalid bank\n");
  1109. return -EINVAL;
  1110. }
  1111. if (bank != rfregs_5111[i].rf_bank) {
  1112. bank = rfregs_5111[i].rf_bank;
  1113. ah->ah_offset[bank] = i;
  1114. }
  1115. rf[i] = rfregs_5111[i].rf_value[mode];
  1116. }
  1117. /* Modify bank 0 */
  1118. if (channel->hw_value & CHANNEL_2GHZ) {
  1119. if (channel->hw_value & CHANNEL_CCK)
  1120. ee_mode = AR5K_EEPROM_MODE_11B;
  1121. else
  1122. ee_mode = AR5K_EEPROM_MODE_11G;
  1123. obdb = 0;
  1124. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[0],
  1125. ee->ee_ob[ee_mode][obdb], 3, 119, 0, true))
  1126. return -EINVAL;
  1127. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[0],
  1128. ee->ee_ob[ee_mode][obdb], 3, 122, 0, true))
  1129. return -EINVAL;
  1130. obdb = 1;
  1131. /* Modify bank 6 */
  1132. } else {
  1133. /* For 11a, Turbo and XR */
  1134. ee_mode = AR5K_EEPROM_MODE_11A;
  1135. obdb = channel->center_freq >= 5725 ? 3 :
  1136. (channel->center_freq >= 5500 ? 2 :
  1137. (channel->center_freq >= 5260 ? 1 :
  1138. (channel->center_freq > 4000 ? 0 : -1)));
  1139. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[6],
  1140. ee->ee_pwd_84, 1, 51, 3, true))
  1141. return -EINVAL;
  1142. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[6],
  1143. ee->ee_pwd_90, 1, 45, 3, true))
  1144. return -EINVAL;
  1145. }
  1146. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[6],
  1147. !ee->ee_xpd[ee_mode], 1, 95, 0, true))
  1148. return -EINVAL;
  1149. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[6],
  1150. ee->ee_x_gain[ee_mode], 4, 96, 0, true))
  1151. return -EINVAL;
  1152. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[6], obdb >= 0 ?
  1153. ee->ee_ob[ee_mode][obdb] : 0, 3, 104, 0, true))
  1154. return -EINVAL;
  1155. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[6], obdb >= 0 ?
  1156. ee->ee_db[ee_mode][obdb] : 0, 3, 107, 0, true))
  1157. return -EINVAL;
  1158. /* Modify bank 7 */
  1159. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[7],
  1160. ee->ee_i_gain[ee_mode], 6, 29, 0, true))
  1161. return -EINVAL;
  1162. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[7],
  1163. ee->ee_xpd[ee_mode], 1, 4, 0, true))
  1164. return -EINVAL;
  1165. /* Write RF values */
  1166. for (i = 0; i < rf_size; i++) {
  1167. AR5K_REG_WAIT(i);
  1168. ath5k_hw_reg_write(ah, rf[i], rfregs_5111[i].rf_register);
  1169. }
  1170. return 0;
  1171. }
  1172. /*
  1173. * Read EEPROM Calibration data, modify RF Banks and Initialize RF5112
  1174. */
  1175. static int ath5k_hw_rf5112_rfregs(struct ath5k_hw *ah,
  1176. struct ieee80211_channel *channel, unsigned int mode)
  1177. {
  1178. const struct ath5k_ini_rf *rf_ini;
  1179. struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
  1180. u32 *rf;
  1181. unsigned int rf_size, i;
  1182. int obdb = -1, bank = -1;
  1183. u32 ee_mode;
  1184. AR5K_ASSERT_ENTRY(mode, AR5K_MODE_MAX);
  1185. rf = ah->ah_rf_banks;
  1186. if (ah->ah_radio_5ghz_revision >= AR5K_SREV_RAD_2112A
  1187. && !test_bit(AR5K_MODE_11A, ah->ah_capabilities.cap_mode)) {
  1188. rf_ini = rfregs_2112a;
  1189. rf_size = ARRAY_SIZE(rfregs_5112a);
  1190. if (mode < 2) {
  1191. ATH5K_ERR(ah->ah_sc,"invalid channel mode: %i\n",mode);
  1192. return -EINVAL;
  1193. }
  1194. mode = mode - 2; /*no a/turboa modes for 2112*/
  1195. } else if (ah->ah_radio_5ghz_revision >= AR5K_SREV_RAD_5112A) {
  1196. rf_ini = rfregs_5112a;
  1197. rf_size = ARRAY_SIZE(rfregs_5112a);
  1198. } else {
  1199. rf_ini = rfregs_5112;
  1200. rf_size = ARRAY_SIZE(rfregs_5112);
  1201. }
  1202. /* Copy values to modify them */
  1203. for (i = 0; i < rf_size; i++) {
  1204. if (rf_ini[i].rf_bank >= AR5K_RF5112_INI_RF_MAX_BANKS) {
  1205. ATH5K_ERR(ah->ah_sc, "invalid bank\n");
  1206. return -EINVAL;
  1207. }
  1208. if (bank != rf_ini[i].rf_bank) {
  1209. bank = rf_ini[i].rf_bank;
  1210. ah->ah_offset[bank] = i;
  1211. }
  1212. rf[i] = rf_ini[i].rf_value[mode];
  1213. }
  1214. /* Modify bank 6 */
  1215. if (channel->hw_value & CHANNEL_2GHZ) {
  1216. if (channel->hw_value & CHANNEL_OFDM)
  1217. ee_mode = AR5K_EEPROM_MODE_11G;
  1218. else
  1219. ee_mode = AR5K_EEPROM_MODE_11B;
  1220. obdb = 0;
  1221. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[6],
  1222. ee->ee_ob[ee_mode][obdb], 3, 287, 0, true))
  1223. return -EINVAL;
  1224. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[6],
  1225. ee->ee_ob[ee_mode][obdb], 3, 290, 0, true))
  1226. return -EINVAL;
  1227. } else {
  1228. /* For 11a, Turbo and XR */
  1229. ee_mode = AR5K_EEPROM_MODE_11A;
  1230. obdb = channel->center_freq >= 5725 ? 3 :
  1231. (channel->center_freq >= 5500 ? 2 :
  1232. (channel->center_freq >= 5260 ? 1 :
  1233. (channel->center_freq > 4000 ? 0 : -1)));
  1234. if (obdb == -1)
  1235. return -EINVAL;
  1236. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[6],
  1237. ee->ee_ob[ee_mode][obdb], 3, 279, 0, true))
  1238. return -EINVAL;
  1239. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[6],
  1240. ee->ee_ob[ee_mode][obdb], 3, 282, 0, true))
  1241. return -EINVAL;
  1242. }
  1243. ath5k_hw_rfregs_op(rf, ah->ah_offset[6],
  1244. ee->ee_x_gain[ee_mode], 2, 270, 0, true);
  1245. ath5k_hw_rfregs_op(rf, ah->ah_offset[6],
  1246. ee->ee_x_gain[ee_mode], 2, 257, 0, true);
  1247. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[6],
  1248. ee->ee_xpd[ee_mode], 1, 302, 0, true))
  1249. return -EINVAL;
  1250. /* Modify bank 7 */
  1251. if (!ath5k_hw_rfregs_op(rf, ah->ah_offset[7],
  1252. ee->ee_i_gain[ee_mode], 6, 14, 0, true))
  1253. return -EINVAL;
  1254. /* Write RF values */
  1255. for (i = 0; i < rf_size; i++)
  1256. ath5k_hw_reg_write(ah, rf[i], rf_ini[i].rf_register);
  1257. return 0;
  1258. }
  1259. /*
  1260. * Initialize RF5413/5414
  1261. */
  1262. static int ath5k_hw_rf5413_rfregs(struct ath5k_hw *ah,
  1263. struct ieee80211_channel *channel, unsigned int mode)
  1264. {
  1265. const struct ath5k_ini_rf *rf_ini;
  1266. u32 *rf;
  1267. unsigned int rf_size, i;
  1268. int bank = -1;
  1269. AR5K_ASSERT_ENTRY(mode, AR5K_MODE_MAX);
  1270. rf = ah->ah_rf_banks;
  1271. if (ah->ah_radio == AR5K_RF5413) {
  1272. rf_ini = rfregs_5413;
  1273. rf_size = ARRAY_SIZE(rfregs_5413);
  1274. } else if (ah->ah_radio == AR5K_RF2413) {
  1275. rf_ini = rfregs_2413;
  1276. rf_size = ARRAY_SIZE(rfregs_2413);
  1277. if (mode < 2) {
  1278. ATH5K_ERR(ah->ah_sc,
  1279. "invalid channel mode: %i\n", mode);
  1280. return -EINVAL;
  1281. }
  1282. mode = mode - 2;
  1283. } else {
  1284. return -EINVAL;
  1285. }
  1286. /* Copy values to modify them */
  1287. for (i = 0; i < rf_size; i++) {
  1288. if (rf_ini[i].rf_bank >= AR5K_RF5112_INI_RF_MAX_BANKS) {
  1289. ATH5K_ERR(ah->ah_sc, "invalid bank\n");
  1290. return -EINVAL;
  1291. }
  1292. if (bank != rf_ini[i].rf_bank) {
  1293. bank = rf_ini[i].rf_bank;
  1294. ah->ah_offset[bank] = i;
  1295. }
  1296. rf[i] = rf_ini[i].rf_value[mode];
  1297. }
  1298. /*
  1299. * After compairing dumps from different cards
  1300. * we get the same RF_BUFFER settings (diff returns
  1301. * 0 lines). It seems that RF_BUFFER settings are static
  1302. * and are written unmodified (no EEPROM stuff
  1303. * is used because calibration data would be
  1304. * different between different cards and would result
  1305. * different RF_BUFFER settings)
  1306. */
  1307. /* Write RF values */
  1308. for (i = 0; i < rf_size; i++)
  1309. ath5k_hw_reg_write(ah, rf[i], rf_ini[i].rf_register);
  1310. return 0;
  1311. }
  1312. /*
  1313. * Initialize RF
  1314. */
  1315. int ath5k_hw_rfregs(struct ath5k_hw *ah, struct ieee80211_channel *channel,
  1316. unsigned int mode)
  1317. {
  1318. int (*func)(struct ath5k_hw *, struct ieee80211_channel *, unsigned int);
  1319. int ret;
  1320. switch (ah->ah_radio) {
  1321. case AR5K_RF5111:
  1322. ah->ah_rf_banks_size = sizeof(rfregs_5111);
  1323. func = ath5k_hw_rf5111_rfregs;
  1324. break;
  1325. case AR5K_RF5112:
  1326. if (ah->ah_radio_5ghz_revision >= AR5K_SREV_RAD_5112A)
  1327. ah->ah_rf_banks_size = sizeof(rfregs_5112a);
  1328. else
  1329. ah->ah_rf_banks_size = sizeof(rfregs_5112);
  1330. func = ath5k_hw_rf5112_rfregs;
  1331. break;
  1332. case AR5K_RF5413:
  1333. ah->ah_rf_banks_size = sizeof(rfregs_5413);
  1334. func = ath5k_hw_rf5413_rfregs;
  1335. break;
  1336. case AR5K_RF2413:
  1337. ah->ah_rf_banks_size = sizeof(rfregs_2413);
  1338. func = ath5k_hw_rf5413_rfregs;
  1339. break;
  1340. default:
  1341. return -EINVAL;
  1342. }
  1343. if (ah->ah_rf_banks == NULL) {
  1344. /* XXX do extra checks? */
  1345. ah->ah_rf_banks = kmalloc(ah->ah_rf_banks_size, GFP_KERNEL);
  1346. if (ah->ah_rf_banks == NULL) {
  1347. ATH5K_ERR(ah->ah_sc, "out of memory\n");
  1348. return -ENOMEM;
  1349. }
  1350. }
  1351. ret = func(ah, channel, mode);
  1352. if (!ret)
  1353. ah->ah_rf_gain = AR5K_RFGAIN_INACTIVE;
  1354. return ret;
  1355. }
  1356. int ath5k_hw_rfgain(struct ath5k_hw *ah, unsigned int freq)
  1357. {
  1358. const struct ath5k_ini_rfgain *ath5k_rfg;
  1359. unsigned int i, size;
  1360. switch (ah->ah_radio) {
  1361. case AR5K_RF5111:
  1362. ath5k_rfg = rfgain_5111;
  1363. size = ARRAY_SIZE(rfgain_5111);
  1364. break;
  1365. case AR5K_RF5112:
  1366. ath5k_rfg = rfgain_5112;
  1367. size = ARRAY_SIZE(rfgain_5112);
  1368. break;
  1369. case AR5K_RF5413:
  1370. ath5k_rfg = rfgain_5413;
  1371. size = ARRAY_SIZE(rfgain_5413);
  1372. break;
  1373. case AR5K_RF2413:
  1374. ath5k_rfg = rfgain_2413;
  1375. size = ARRAY_SIZE(rfgain_2413);
  1376. freq = 0; /* only 2Ghz */
  1377. break;
  1378. default:
  1379. return -EINVAL;
  1380. }
  1381. switch (freq) {
  1382. case AR5K_INI_RFGAIN_2GHZ:
  1383. case AR5K_INI_RFGAIN_5GHZ:
  1384. break;
  1385. default:
  1386. return -EINVAL;
  1387. }
  1388. for (i = 0; i < size; i++) {
  1389. AR5K_REG_WAIT(i);
  1390. ath5k_hw_reg_write(ah, ath5k_rfg[i].rfg_value[freq],
  1391. (u32)ath5k_rfg[i].rfg_register);
  1392. }
  1393. return 0;
  1394. }
  1395. enum ath5k_rfgain ath5k_hw_get_rf_gain(struct ath5k_hw *ah)
  1396. {
  1397. u32 data, type;
  1398. ATH5K_TRACE(ah->ah_sc);
  1399. if (ah->ah_rf_banks == NULL || !ah->ah_gain.g_active ||
  1400. ah->ah_version <= AR5K_AR5211)
  1401. return AR5K_RFGAIN_INACTIVE;
  1402. if (ah->ah_rf_gain != AR5K_RFGAIN_READ_REQUESTED)
  1403. goto done;
  1404. data = ath5k_hw_reg_read(ah, AR5K_PHY_PAPD_PROBE);
  1405. if (!(data & AR5K_PHY_PAPD_PROBE_TX_NEXT)) {
  1406. ah->ah_gain.g_current = data >> AR5K_PHY_PAPD_PROBE_GAINF_S;
  1407. type = AR5K_REG_MS(data, AR5K_PHY_PAPD_PROBE_TYPE);
  1408. if (type == AR5K_PHY_PAPD_PROBE_TYPE_CCK)
  1409. ah->ah_gain.g_current += AR5K_GAIN_CCK_PROBE_CORR;
  1410. if (ah->ah_radio >= AR5K_RF5112) {
  1411. ath5k_hw_rfregs_gainf_corr(ah);
  1412. ah->ah_gain.g_current =
  1413. ah->ah_gain.g_current>=ah->ah_gain.g_f_corr ?
  1414. (ah->ah_gain.g_current-ah->ah_gain.g_f_corr) :
  1415. 0;
  1416. }
  1417. if (ath5k_hw_rfregs_gain_readback(ah) &&
  1418. AR5K_GAIN_CHECK_ADJUST(&ah->ah_gain) &&
  1419. ath5k_hw_rfregs_gain_adjust(ah))
  1420. ah->ah_rf_gain = AR5K_RFGAIN_NEED_CHANGE;
  1421. }
  1422. done:
  1423. return ah->ah_rf_gain;
  1424. }
  1425. int ath5k_hw_set_rfgain_opt(struct ath5k_hw *ah)
  1426. {
  1427. /* Initialize the gain optimization values */
  1428. switch (ah->ah_radio) {
  1429. case AR5K_RF5111:
  1430. ah->ah_gain.g_step_idx = rfgain_opt_5111.go_default;
  1431. ah->ah_gain.g_step =
  1432. &rfgain_opt_5111.go_step[ah->ah_gain.g_step_idx];
  1433. ah->ah_gain.g_low = 20;
  1434. ah->ah_gain.g_high = 35;
  1435. ah->ah_gain.g_active = 1;
  1436. break;
  1437. case AR5K_RF5112:
  1438. ah->ah_gain.g_step_idx = rfgain_opt_5112.go_default;
  1439. ah->ah_gain.g_step =
  1440. &rfgain_opt_5112.go_step[ah->ah_gain.g_step_idx];
  1441. ah->ah_gain.g_low = 20;
  1442. ah->ah_gain.g_high = 85;
  1443. ah->ah_gain.g_active = 1;
  1444. break;
  1445. default:
  1446. return -EINVAL;
  1447. }
  1448. return 0;
  1449. }
  1450. /**************************\
  1451. PHY/RF channel functions
  1452. \**************************/
  1453. /*
  1454. * Check if a channel is supported
  1455. */
  1456. bool ath5k_channel_ok(struct ath5k_hw *ah, u16 freq, unsigned int flags)
  1457. {
  1458. /* Check if the channel is in our supported range */
  1459. if (flags & CHANNEL_2GHZ) {
  1460. if ((freq >= ah->ah_capabilities.cap_range.range_2ghz_min) &&
  1461. (freq <= ah->ah_capabilities.cap_range.range_2ghz_max))
  1462. return true;
  1463. } else if (flags & CHANNEL_5GHZ)
  1464. if ((freq >= ah->ah_capabilities.cap_range.range_5ghz_min) &&
  1465. (freq <= ah->ah_capabilities.cap_range.range_5ghz_max))
  1466. return true;
  1467. return false;
  1468. }
  1469. /*
  1470. * Convertion needed for RF5110
  1471. */
  1472. static u32 ath5k_hw_rf5110_chan2athchan(struct ieee80211_channel *channel)
  1473. {
  1474. u32 athchan;
  1475. /*
  1476. * Convert IEEE channel/MHz to an internal channel value used
  1477. * by the AR5210 chipset. This has not been verified with
  1478. * newer chipsets like the AR5212A who have a completely
  1479. * different RF/PHY part.
  1480. */
  1481. athchan = (ath5k_hw_bitswap(
  1482. (ieee80211_frequency_to_channel(
  1483. channel->center_freq) - 24) / 2, 5)
  1484. << 1) | (1 << 6) | 0x1;
  1485. return athchan;
  1486. }
  1487. /*
  1488. * Set channel on RF5110
  1489. */
  1490. static int ath5k_hw_rf5110_channel(struct ath5k_hw *ah,
  1491. struct ieee80211_channel *channel)
  1492. {
  1493. u32 data;
  1494. /*
  1495. * Set the channel and wait
  1496. */
  1497. data = ath5k_hw_rf5110_chan2athchan(channel);
  1498. ath5k_hw_reg_write(ah, data, AR5K_RF_BUFFER);
  1499. ath5k_hw_reg_write(ah, 0, AR5K_RF_BUFFER_CONTROL_0);
  1500. mdelay(1);
  1501. return 0;
  1502. }
  1503. /*
  1504. * Convertion needed for 5111
  1505. */
  1506. static int ath5k_hw_rf5111_chan2athchan(unsigned int ieee,
  1507. struct ath5k_athchan_2ghz *athchan)
  1508. {
  1509. int channel;
  1510. /* Cast this value to catch negative channel numbers (>= -19) */
  1511. channel = (int)ieee;
  1512. /*
  1513. * Map 2GHz IEEE channel to 5GHz Atheros channel
  1514. */
  1515. if (channel <= 13) {
  1516. athchan->a2_athchan = 115 + channel;
  1517. athchan->a2_flags = 0x46;
  1518. } else if (channel == 14) {
  1519. athchan->a2_athchan = 124;
  1520. athchan->a2_flags = 0x44;
  1521. } else if (channel >= 15 && channel <= 26) {
  1522. athchan->a2_athchan = ((channel - 14) * 4) + 132;
  1523. athchan->a2_flags = 0x46;
  1524. } else
  1525. return -EINVAL;
  1526. return 0;
  1527. }
  1528. /*
  1529. * Set channel on 5111
  1530. */
  1531. static int ath5k_hw_rf5111_channel(struct ath5k_hw *ah,
  1532. struct ieee80211_channel *channel)
  1533. {
  1534. struct ath5k_athchan_2ghz ath5k_channel_2ghz;
  1535. unsigned int ath5k_channel =
  1536. ieee80211_frequency_to_channel(channel->center_freq);
  1537. u32 data0, data1, clock;
  1538. int ret;
  1539. /*
  1540. * Set the channel on the RF5111 radio
  1541. */
  1542. data0 = data1 = 0;
  1543. if (channel->hw_value & CHANNEL_2GHZ) {
  1544. /* Map 2GHz channel to 5GHz Atheros channel ID */
  1545. ret = ath5k_hw_rf5111_chan2athchan(
  1546. ieee80211_frequency_to_channel(channel->center_freq),
  1547. &ath5k_channel_2ghz);
  1548. if (ret)
  1549. return ret;
  1550. ath5k_channel = ath5k_channel_2ghz.a2_athchan;
  1551. data0 = ((ath5k_hw_bitswap(ath5k_channel_2ghz.a2_flags, 8) & 0xff)
  1552. << 5) | (1 << 4);
  1553. }
  1554. if (ath5k_channel < 145 || !(ath5k_channel & 1)) {
  1555. clock = 1;
  1556. data1 = ((ath5k_hw_bitswap(ath5k_channel - 24, 8) & 0xff) << 2) |
  1557. (clock << 1) | (1 << 10) | 1;
  1558. } else {
  1559. clock = 0;
  1560. data1 = ((ath5k_hw_bitswap((ath5k_channel - 24) / 2, 8) & 0xff)
  1561. << 2) | (clock << 1) | (1 << 10) | 1;
  1562. }
  1563. ath5k_hw_reg_write(ah, (data1 & 0xff) | ((data0 & 0xff) << 8),
  1564. AR5K_RF_BUFFER);
  1565. ath5k_hw_reg_write(ah, ((data1 >> 8) & 0xff) | (data0 & 0xff00),
  1566. AR5K_RF_BUFFER_CONTROL_3);
  1567. return 0;
  1568. }
  1569. /*
  1570. * Set channel on 5112 and newer
  1571. */
  1572. static int ath5k_hw_rf5112_channel(struct ath5k_hw *ah,
  1573. struct ieee80211_channel *channel)
  1574. {
  1575. u32 data, data0, data1, data2;
  1576. u16 c;
  1577. data = data0 = data1 = data2 = 0;
  1578. c = channel->center_freq;
  1579. /*
  1580. * Set the channel on the RF5112 or newer
  1581. */
  1582. if (c < 4800) {
  1583. if (!((c - 2224) % 5)) {
  1584. data0 = ((2 * (c - 704)) - 3040) / 10;
  1585. data1 = 1;
  1586. } else if (!((c - 2192) % 5)) {
  1587. data0 = ((2 * (c - 672)) - 3040) / 10;
  1588. data1 = 0;
  1589. } else
  1590. return -EINVAL;
  1591. data0 = ath5k_hw_bitswap((data0 << 2) & 0xff, 8);
  1592. } else {
  1593. if (!(c % 20) && c >= 5120) {
  1594. data0 = ath5k_hw_bitswap(((c - 4800) / 20 << 2), 8);
  1595. data2 = ath5k_hw_bitswap(3, 2);
  1596. } else if (!(c % 10)) {
  1597. data0 = ath5k_hw_bitswap(((c - 4800) / 10 << 1), 8);
  1598. data2 = ath5k_hw_bitswap(2, 2);
  1599. } else if (!(c % 5)) {
  1600. data0 = ath5k_hw_bitswap((c - 4800) / 5, 8);
  1601. data2 = ath5k_hw_bitswap(1, 2);
  1602. } else
  1603. return -EINVAL;
  1604. }
  1605. data = (data0 << 4) | (data1 << 1) | (data2 << 2) | 0x1001;
  1606. ath5k_hw_reg_write(ah, data & 0xff, AR5K_RF_BUFFER);
  1607. ath5k_hw_reg_write(ah, (data >> 8) & 0x7f, AR5K_RF_BUFFER_CONTROL_5);
  1608. return 0;
  1609. }
  1610. /*
  1611. * Set a channel on the radio chip
  1612. */
  1613. int ath5k_hw_channel(struct ath5k_hw *ah, struct ieee80211_channel *channel)
  1614. {
  1615. int ret;
  1616. /*
  1617. * Check bounds supported by the PHY (we don't care about regultory
  1618. * restrictions at this point). Note: hw_value already has the band
  1619. * (CHANNEL_2GHZ, or CHANNEL_5GHZ) so we inform ath5k_channel_ok()
  1620. * of the band by that */
  1621. if (!ath5k_channel_ok(ah, channel->center_freq, channel->hw_value)) {
  1622. ATH5K_ERR(ah->ah_sc,
  1623. "channel frequency (%u MHz) out of supported "
  1624. "band range\n",
  1625. channel->center_freq);
  1626. return -EINVAL;
  1627. }
  1628. /*
  1629. * Set the channel and wait
  1630. */
  1631. switch (ah->ah_radio) {
  1632. case AR5K_RF5110:
  1633. ret = ath5k_hw_rf5110_channel(ah, channel);
  1634. break;
  1635. case AR5K_RF5111:
  1636. ret = ath5k_hw_rf5111_channel(ah, channel);
  1637. break;
  1638. default:
  1639. ret = ath5k_hw_rf5112_channel(ah, channel);
  1640. break;
  1641. }
  1642. if (ret)
  1643. return ret;
  1644. ah->ah_current_channel.center_freq = channel->center_freq;
  1645. ah->ah_current_channel.hw_value = channel->hw_value;
  1646. ah->ah_turbo = channel->hw_value == CHANNEL_T ? true : false;
  1647. return 0;
  1648. }
  1649. /*****************\
  1650. PHY calibration
  1651. \*****************/
  1652. /**
  1653. * ath5k_hw_noise_floor_calibration - perform PHY noise floor calibration
  1654. *
  1655. * @ah: struct ath5k_hw pointer we are operating on
  1656. * @freq: the channel frequency, just used for error logging
  1657. *
  1658. * This function performs a noise floor calibration of the PHY and waits for
  1659. * it to complete. Then the noise floor value is compared to some maximum
  1660. * noise floor we consider valid.
  1661. *
  1662. * Note that this is different from what the madwifi HAL does: it reads the
  1663. * noise floor and afterwards initiates the calibration. Since the noise floor
  1664. * calibration can take some time to finish, depending on the current channel
  1665. * use, that avoids the occasional timeout warnings we are seeing now.
  1666. *
  1667. * See the following link for an Atheros patent on noise floor calibration:
  1668. * http://patft.uspto.gov/netacgi/nph-Parser?Sect1=PTO1&Sect2=HITOFF&d=PALL \
  1669. * &p=1&u=%2Fnetahtml%2FPTO%2Fsrchnum.htm&r=1&f=G&l=50&s1=7245893.PN.&OS=PN/7
  1670. *
  1671. */
  1672. int
  1673. ath5k_hw_noise_floor_calibration(struct ath5k_hw *ah, short freq)
  1674. {
  1675. int ret;
  1676. unsigned int i;
  1677. s32 noise_floor;
  1678. /*
  1679. * Enable noise floor calibration and wait until completion
  1680. */
  1681. AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_AGCCTL,
  1682. AR5K_PHY_AGCCTL_NF);
  1683. ret = ath5k_hw_register_timeout(ah, AR5K_PHY_AGCCTL,
  1684. AR5K_PHY_AGCCTL_NF, 0, false);
  1685. if (ret) {
  1686. ATH5K_ERR(ah->ah_sc,
  1687. "noise floor calibration timeout (%uMHz)\n", freq);
  1688. return ret;
  1689. }
  1690. /* Wait until the noise floor is calibrated and read the value */
  1691. for (i = 20; i > 0; i--) {
  1692. mdelay(1);
  1693. noise_floor = ath5k_hw_reg_read(ah, AR5K_PHY_NF);
  1694. noise_floor = AR5K_PHY_NF_RVAL(noise_floor);
  1695. if (noise_floor & AR5K_PHY_NF_ACTIVE) {
  1696. noise_floor = AR5K_PHY_NF_AVAL(noise_floor);
  1697. if (noise_floor <= AR5K_TUNE_NOISE_FLOOR)
  1698. break;
  1699. }
  1700. }
  1701. ATH5K_DBG_UNLIMIT(ah->ah_sc, ATH5K_DEBUG_CALIBRATE,
  1702. "noise floor %d\n", noise_floor);
  1703. if (noise_floor > AR5K_TUNE_NOISE_FLOOR) {
  1704. ATH5K_ERR(ah->ah_sc,
  1705. "noise floor calibration failed (%uMHz)\n", freq);
  1706. return -EIO;
  1707. }
  1708. ah->ah_noise_floor = noise_floor;
  1709. return 0;
  1710. }
  1711. /*
  1712. * Perform a PHY calibration on RF5110
  1713. * -Fix BPSK/QAM Constellation (I/Q correction)
  1714. * -Calculate Noise Floor
  1715. */
  1716. static int ath5k_hw_rf5110_calibrate(struct ath5k_hw *ah,
  1717. struct ieee80211_channel *channel)
  1718. {
  1719. u32 phy_sig, phy_agc, phy_sat, beacon;
  1720. int ret;
  1721. /*
  1722. * Disable beacons and RX/TX queues, wait
  1723. */
  1724. AR5K_REG_ENABLE_BITS(ah, AR5K_DIAG_SW_5210,
  1725. AR5K_DIAG_SW_DIS_TX | AR5K_DIAG_SW_DIS_RX_5210);
  1726. beacon = ath5k_hw_reg_read(ah, AR5K_BEACON_5210);
  1727. ath5k_hw_reg_write(ah, beacon & ~AR5K_BEACON_ENABLE, AR5K_BEACON_5210);
  1728. udelay(2300);
  1729. /*
  1730. * Set the channel (with AGC turned off)
  1731. */
  1732. AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_AGC, AR5K_PHY_AGC_DISABLE);
  1733. udelay(10);
  1734. ret = ath5k_hw_channel(ah, channel);
  1735. /*
  1736. * Activate PHY and wait
  1737. */
  1738. ath5k_hw_reg_write(ah, AR5K_PHY_ACT_ENABLE, AR5K_PHY_ACT);
  1739. mdelay(1);
  1740. AR5K_REG_DISABLE_BITS(ah, AR5K_PHY_AGC, AR5K_PHY_AGC_DISABLE);
  1741. if (ret)
  1742. return ret;
  1743. /*
  1744. * Calibrate the radio chip
  1745. */
  1746. /* Remember normal state */
  1747. phy_sig = ath5k_hw_reg_read(ah, AR5K_PHY_SIG);
  1748. phy_agc = ath5k_hw_reg_read(ah, AR5K_PHY_AGCCOARSE);
  1749. phy_sat = ath5k_hw_reg_read(ah, AR5K_PHY_ADCSAT);
  1750. /* Update radio registers */
  1751. ath5k_hw_reg_write(ah, (phy_sig & ~(AR5K_PHY_SIG_FIRPWR)) |
  1752. AR5K_REG_SM(-1, AR5K_PHY_SIG_FIRPWR), AR5K_PHY_SIG);
  1753. ath5k_hw_reg_write(ah, (phy_agc & ~(AR5K_PHY_AGCCOARSE_HI |
  1754. AR5K_PHY_AGCCOARSE_LO)) |
  1755. AR5K_REG_SM(-1, AR5K_PHY_AGCCOARSE_HI) |
  1756. AR5K_REG_SM(-127, AR5K_PHY_AGCCOARSE_LO), AR5K_PHY_AGCCOARSE);
  1757. ath5k_hw_reg_write(ah, (phy_sat & ~(AR5K_PHY_ADCSAT_ICNT |
  1758. AR5K_PHY_ADCSAT_THR)) |
  1759. AR5K_REG_SM(2, AR5K_PHY_ADCSAT_ICNT) |
  1760. AR5K_REG_SM(12, AR5K_PHY_ADCSAT_THR), AR5K_PHY_ADCSAT);
  1761. udelay(20);
  1762. AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_AGC, AR5K_PHY_AGC_DISABLE);
  1763. udelay(10);
  1764. ath5k_hw_reg_write(ah, AR5K_PHY_RFSTG_DISABLE, AR5K_PHY_RFSTG);
  1765. AR5K_REG_DISABLE_BITS(ah, AR5K_PHY_AGC, AR5K_PHY_AGC_DISABLE);
  1766. mdelay(1);
  1767. /*
  1768. * Enable calibration and wait until completion
  1769. */
  1770. AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_AGCCTL, AR5K_PHY_AGCCTL_CAL);
  1771. ret = ath5k_hw_register_timeout(ah, AR5K_PHY_AGCCTL,
  1772. AR5K_PHY_AGCCTL_CAL, 0, false);
  1773. /* Reset to normal state */
  1774. ath5k_hw_reg_write(ah, phy_sig, AR5K_PHY_SIG);
  1775. ath5k_hw_reg_write(ah, phy_agc, AR5K_PHY_AGCCOARSE);
  1776. ath5k_hw_reg_write(ah, phy_sat, AR5K_PHY_ADCSAT);
  1777. if (ret) {
  1778. ATH5K_ERR(ah->ah_sc, "calibration timeout (%uMHz)\n",
  1779. channel->center_freq);
  1780. return ret;
  1781. }
  1782. ret = ath5k_hw_noise_floor_calibration(ah, channel->center_freq);
  1783. if (ret)
  1784. return ret;
  1785. /*
  1786. * Re-enable RX/TX and beacons
  1787. */
  1788. AR5K_REG_DISABLE_BITS(ah, AR5K_DIAG_SW_5210,
  1789. AR5K_DIAG_SW_DIS_TX | AR5K_DIAG_SW_DIS_RX_5210);
  1790. ath5k_hw_reg_write(ah, beacon, AR5K_BEACON_5210);
  1791. return 0;
  1792. }
  1793. /*
  1794. * Perform a PHY calibration on RF5111/5112
  1795. */
  1796. static int ath5k_hw_rf511x_calibrate(struct ath5k_hw *ah,
  1797. struct ieee80211_channel *channel)
  1798. {
  1799. u32 i_pwr, q_pwr;
  1800. s32 iq_corr, i_coff, i_coffd, q_coff, q_coffd;
  1801. ATH5K_TRACE(ah->ah_sc);
  1802. if (ah->ah_calibration == false ||
  1803. ath5k_hw_reg_read(ah, AR5K_PHY_IQ) & AR5K_PHY_IQ_RUN)
  1804. goto done;
  1805. ah->ah_calibration = false;
  1806. iq_corr = ath5k_hw_reg_read(ah, AR5K_PHY_IQRES_CAL_CORR);
  1807. i_pwr = ath5k_hw_reg_read(ah, AR5K_PHY_IQRES_CAL_PWR_I);
  1808. q_pwr = ath5k_hw_reg_read(ah, AR5K_PHY_IQRES_CAL_PWR_Q);
  1809. i_coffd = ((i_pwr >> 1) + (q_pwr >> 1)) >> 7;
  1810. q_coffd = q_pwr >> 6;
  1811. if (i_coffd == 0 || q_coffd == 0)
  1812. goto done;
  1813. i_coff = ((-iq_corr) / i_coffd) & 0x3f;
  1814. q_coff = (((s32)i_pwr / q_coffd) - 64) & 0x1f;
  1815. /* Commit new IQ value */
  1816. AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_IQ, AR5K_PHY_IQ_CORR_ENABLE |
  1817. ((u32)q_coff) | ((u32)i_coff << AR5K_PHY_IQ_CORR_Q_I_COFF_S));
  1818. done:
  1819. ath5k_hw_noise_floor_calibration(ah, channel->center_freq);
  1820. /* Request RF gain */
  1821. if (channel->hw_value & CHANNEL_5GHZ) {
  1822. ath5k_hw_reg_write(ah, AR5K_REG_SM(ah->ah_txpower.txp_max,
  1823. AR5K_PHY_PAPD_PROBE_TXPOWER) |
  1824. AR5K_PHY_PAPD_PROBE_TX_NEXT, AR5K_PHY_PAPD_PROBE);
  1825. ah->ah_rf_gain = AR5K_RFGAIN_READ_REQUESTED;
  1826. }
  1827. return 0;
  1828. }
  1829. /*
  1830. * Perform a PHY calibration
  1831. */
  1832. int ath5k_hw_phy_calibrate(struct ath5k_hw *ah,
  1833. struct ieee80211_channel *channel)
  1834. {
  1835. int ret;
  1836. if (ah->ah_radio == AR5K_RF5110)
  1837. ret = ath5k_hw_rf5110_calibrate(ah, channel);
  1838. else
  1839. ret = ath5k_hw_rf511x_calibrate(ah, channel);
  1840. return ret;
  1841. }
  1842. int ath5k_hw_phy_disable(struct ath5k_hw *ah)
  1843. {
  1844. ATH5K_TRACE(ah->ah_sc);
  1845. /*Just a try M.F.*/
  1846. ath5k_hw_reg_write(ah, AR5K_PHY_ACT_DISABLE, AR5K_PHY_ACT);
  1847. return 0;
  1848. }
  1849. /********************\
  1850. Misc PHY functions
  1851. \********************/
  1852. /*
  1853. * Get the PHY Chip revision
  1854. */
  1855. u16 ath5k_hw_radio_revision(struct ath5k_hw *ah, unsigned int chan)
  1856. {
  1857. unsigned int i;
  1858. u32 srev;
  1859. u16 ret;
  1860. ATH5K_TRACE(ah->ah_sc);
  1861. /*
  1862. * Set the radio chip access register
  1863. */
  1864. switch (chan) {
  1865. case CHANNEL_2GHZ:
  1866. ath5k_hw_reg_write(ah, AR5K_PHY_SHIFT_2GHZ, AR5K_PHY(0));
  1867. break;
  1868. case CHANNEL_5GHZ:
  1869. ath5k_hw_reg_write(ah, AR5K_PHY_SHIFT_5GHZ, AR5K_PHY(0));
  1870. break;
  1871. default:
  1872. return 0;
  1873. }
  1874. mdelay(2);
  1875. /* ...wait until PHY is ready and read the selected radio revision */
  1876. ath5k_hw_reg_write(ah, 0x00001c16, AR5K_PHY(0x34));
  1877. for (i = 0; i < 8; i++)
  1878. ath5k_hw_reg_write(ah, 0x00010000, AR5K_PHY(0x20));
  1879. if (ah->ah_version == AR5K_AR5210) {
  1880. srev = ath5k_hw_reg_read(ah, AR5K_PHY(256) >> 28) & 0xf;
  1881. ret = (u16)ath5k_hw_bitswap(srev, 4) + 1;
  1882. } else {
  1883. srev = (ath5k_hw_reg_read(ah, AR5K_PHY(0x100)) >> 24) & 0xff;
  1884. ret = (u16)ath5k_hw_bitswap(((srev & 0xf0) >> 4) |
  1885. ((srev & 0x0f) << 4), 8);
  1886. }
  1887. /* Reset to the 5GHz mode */
  1888. ath5k_hw_reg_write(ah, AR5K_PHY_SHIFT_5GHZ, AR5K_PHY(0));
  1889. return ret;
  1890. }
  1891. void /*TODO:Boundary check*/
  1892. ath5k_hw_set_def_antenna(struct ath5k_hw *ah, unsigned int ant)
  1893. {
  1894. ATH5K_TRACE(ah->ah_sc);
  1895. /*Just a try M.F.*/
  1896. if (ah->ah_version != AR5K_AR5210)
  1897. ath5k_hw_reg_write(ah, ant, AR5K_DEFAULT_ANTENNA);
  1898. }
  1899. unsigned int ath5k_hw_get_def_antenna(struct ath5k_hw *ah)
  1900. {
  1901. ATH5K_TRACE(ah->ah_sc);
  1902. /*Just a try M.F.*/
  1903. if (ah->ah_version != AR5K_AR5210)
  1904. return ath5k_hw_reg_read(ah, AR5K_DEFAULT_ANTENNA);
  1905. return false; /*XXX: What do we return for 5210 ?*/
  1906. }
  1907. /*
  1908. * TX power setup
  1909. */
  1910. /*
  1911. * Initialize the tx power table (not fully implemented)
  1912. */
  1913. static void ath5k_txpower_table(struct ath5k_hw *ah,
  1914. struct ieee80211_channel *channel, s16 max_power)
  1915. {
  1916. unsigned int i, min, max, n;
  1917. u16 txpower, *rates;
  1918. rates = ah->ah_txpower.txp_rates;
  1919. txpower = AR5K_TUNE_DEFAULT_TXPOWER * 2;
  1920. if (max_power > txpower)
  1921. txpower = max_power > AR5K_TUNE_MAX_TXPOWER ?
  1922. AR5K_TUNE_MAX_TXPOWER : max_power;
  1923. for (i = 0; i < AR5K_MAX_RATES; i++)
  1924. rates[i] = txpower;
  1925. /* XXX setup target powers by rate */
  1926. ah->ah_txpower.txp_min = rates[7];
  1927. ah->ah_txpower.txp_max = rates[0];
  1928. ah->ah_txpower.txp_ofdm = rates[0];
  1929. /* Calculate the power table */
  1930. n = ARRAY_SIZE(ah->ah_txpower.txp_pcdac);
  1931. min = AR5K_EEPROM_PCDAC_START;
  1932. max = AR5K_EEPROM_PCDAC_STOP;
  1933. for (i = 0; i < n; i += AR5K_EEPROM_PCDAC_STEP)
  1934. ah->ah_txpower.txp_pcdac[i] =
  1935. #ifdef notyet
  1936. min + ((i * (max - min)) / n);
  1937. #else
  1938. min;
  1939. #endif
  1940. }
  1941. /*
  1942. * Set transmition power
  1943. */
  1944. int /*O.K. - txpower_table is unimplemented so this doesn't work*/
  1945. ath5k_hw_txpower(struct ath5k_hw *ah, struct ieee80211_channel *channel,
  1946. unsigned int txpower)
  1947. {
  1948. bool tpc = ah->ah_txpower.txp_tpc;
  1949. unsigned int i;
  1950. ATH5K_TRACE(ah->ah_sc);
  1951. if (txpower > AR5K_TUNE_MAX_TXPOWER) {
  1952. ATH5K_ERR(ah->ah_sc, "invalid tx power: %u\n", txpower);
  1953. return -EINVAL;
  1954. }
  1955. /*
  1956. * RF2413 for some reason can't
  1957. * transmit anything if we call
  1958. * this funtion, so we skip it
  1959. * until we fix txpower.
  1960. */
  1961. if (ah->ah_radio == AR5K_RF2413)
  1962. return 0;
  1963. /* Reset TX power values */
  1964. memset(&ah->ah_txpower, 0, sizeof(ah->ah_txpower));
  1965. ah->ah_txpower.txp_tpc = tpc;
  1966. /* Initialize TX power table */
  1967. ath5k_txpower_table(ah, channel, txpower);
  1968. /*
  1969. * Write TX power values
  1970. */
  1971. for (i = 0; i < (AR5K_EEPROM_POWER_TABLE_SIZE / 2); i++) {
  1972. ath5k_hw_reg_write(ah,
  1973. ((((ah->ah_txpower.txp_pcdac[(i << 1) + 1] << 8) | 0xff) & 0xffff) << 16) |
  1974. (((ah->ah_txpower.txp_pcdac[(i << 1) ] << 8) | 0xff) & 0xffff),
  1975. AR5K_PHY_PCDAC_TXPOWER(i));
  1976. }
  1977. ath5k_hw_reg_write(ah, AR5K_TXPOWER_OFDM(3, 24) |
  1978. AR5K_TXPOWER_OFDM(2, 16) | AR5K_TXPOWER_OFDM(1, 8) |
  1979. AR5K_TXPOWER_OFDM(0, 0), AR5K_PHY_TXPOWER_RATE1);
  1980. ath5k_hw_reg_write(ah, AR5K_TXPOWER_OFDM(7, 24) |
  1981. AR5K_TXPOWER_OFDM(6, 16) | AR5K_TXPOWER_OFDM(5, 8) |
  1982. AR5K_TXPOWER_OFDM(4, 0), AR5K_PHY_TXPOWER_RATE2);
  1983. ath5k_hw_reg_write(ah, AR5K_TXPOWER_CCK(10, 24) |
  1984. AR5K_TXPOWER_CCK(9, 16) | AR5K_TXPOWER_CCK(15, 8) |
  1985. AR5K_TXPOWER_CCK(8, 0), AR5K_PHY_TXPOWER_RATE3);
  1986. ath5k_hw_reg_write(ah, AR5K_TXPOWER_CCK(14, 24) |
  1987. AR5K_TXPOWER_CCK(13, 16) | AR5K_TXPOWER_CCK(12, 8) |
  1988. AR5K_TXPOWER_CCK(11, 0), AR5K_PHY_TXPOWER_RATE4);
  1989. if (ah->ah_txpower.txp_tpc == true)
  1990. ath5k_hw_reg_write(ah, AR5K_PHY_TXPOWER_RATE_MAX_TPC_ENABLE |
  1991. AR5K_TUNE_MAX_TXPOWER, AR5K_PHY_TXPOWER_RATE_MAX);
  1992. else
  1993. ath5k_hw_reg_write(ah, AR5K_PHY_TXPOWER_RATE_MAX |
  1994. AR5K_TUNE_MAX_TXPOWER, AR5K_PHY_TXPOWER_RATE_MAX);
  1995. return 0;
  1996. }
  1997. int ath5k_hw_set_txpower_limit(struct ath5k_hw *ah, unsigned int power)
  1998. {
  1999. /*Just a try M.F.*/
  2000. struct ieee80211_channel *channel = &ah->ah_current_channel;
  2001. ATH5K_TRACE(ah->ah_sc);
  2002. ATH5K_DBG(ah->ah_sc, ATH5K_DEBUG_TXPOWER,
  2003. "changing txpower to %d\n", power);
  2004. return ath5k_hw_txpower(ah, channel, power);
  2005. }