tg3.c 363 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2007 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/if_vlan.h>
  34. #include <linux/ip.h>
  35. #include <linux/tcp.h>
  36. #include <linux/workqueue.h>
  37. #include <linux/prefetch.h>
  38. #include <linux/dma-mapping.h>
  39. #include <net/checksum.h>
  40. #include <net/ip.h>
  41. #include <asm/system.h>
  42. #include <asm/io.h>
  43. #include <asm/byteorder.h>
  44. #include <asm/uaccess.h>
  45. #ifdef CONFIG_SPARC
  46. #include <asm/idprom.h>
  47. #include <asm/prom.h>
  48. #endif
  49. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  50. #define TG3_VLAN_TAG_USED 1
  51. #else
  52. #define TG3_VLAN_TAG_USED 0
  53. #endif
  54. #define TG3_TSO_SUPPORT 1
  55. #include "tg3.h"
  56. #define DRV_MODULE_NAME "tg3"
  57. #define PFX DRV_MODULE_NAME ": "
  58. #define DRV_MODULE_VERSION "3.85"
  59. #define DRV_MODULE_RELDATE "October 18, 2007"
  60. #define TG3_DEF_MAC_MODE 0
  61. #define TG3_DEF_RX_MODE 0
  62. #define TG3_DEF_TX_MODE 0
  63. #define TG3_DEF_MSG_ENABLE \
  64. (NETIF_MSG_DRV | \
  65. NETIF_MSG_PROBE | \
  66. NETIF_MSG_LINK | \
  67. NETIF_MSG_TIMER | \
  68. NETIF_MSG_IFDOWN | \
  69. NETIF_MSG_IFUP | \
  70. NETIF_MSG_RX_ERR | \
  71. NETIF_MSG_TX_ERR)
  72. /* length of time before we decide the hardware is borked,
  73. * and dev->tx_timeout() should be called to fix the problem
  74. */
  75. #define TG3_TX_TIMEOUT (5 * HZ)
  76. /* hardware minimum and maximum for a single frame's data payload */
  77. #define TG3_MIN_MTU 60
  78. #define TG3_MAX_MTU(tp) \
  79. ((tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) ? 9000 : 1500)
  80. /* These numbers seem to be hard coded in the NIC firmware somehow.
  81. * You can't change the ring sizes, but you can change where you place
  82. * them in the NIC onboard memory.
  83. */
  84. #define TG3_RX_RING_SIZE 512
  85. #define TG3_DEF_RX_RING_PENDING 200
  86. #define TG3_RX_JUMBO_RING_SIZE 256
  87. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  88. /* Do not place this n-ring entries value into the tp struct itself,
  89. * we really want to expose these constants to GCC so that modulo et
  90. * al. operations are done with shifts and masks instead of with
  91. * hw multiply/modulo instructions. Another solution would be to
  92. * replace things like '% foo' with '& (foo - 1)'.
  93. */
  94. #define TG3_RX_RCB_RING_SIZE(tp) \
  95. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  96. #define TG3_TX_RING_SIZE 512
  97. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  98. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  99. TG3_RX_RING_SIZE)
  100. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  101. TG3_RX_JUMBO_RING_SIZE)
  102. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  103. TG3_RX_RCB_RING_SIZE(tp))
  104. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  105. TG3_TX_RING_SIZE)
  106. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  107. #define RX_PKT_BUF_SZ (1536 + tp->rx_offset + 64)
  108. #define RX_JUMBO_PKT_BUF_SZ (9046 + tp->rx_offset + 64)
  109. /* minimum number of free TX descriptors required to wake up TX process */
  110. #define TG3_TX_WAKEUP_THRESH(tp) ((tp)->tx_pending / 4)
  111. /* number of ETHTOOL_GSTATS u64's */
  112. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  113. #define TG3_NUM_TEST 6
  114. static char version[] __devinitdata =
  115. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  116. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  117. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  118. MODULE_LICENSE("GPL");
  119. MODULE_VERSION(DRV_MODULE_VERSION);
  120. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  121. module_param(tg3_debug, int, 0);
  122. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  123. static struct pci_device_id tg3_pci_tbl[] = {
  124. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  125. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  126. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  127. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  128. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  129. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  130. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  131. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  132. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  133. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  134. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  135. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  136. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  137. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  138. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  139. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  140. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  141. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  142. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  143. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  144. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  145. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  189. {}
  190. };
  191. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  192. static const struct {
  193. const char string[ETH_GSTRING_LEN];
  194. } ethtool_stats_keys[TG3_NUM_STATS] = {
  195. { "rx_octets" },
  196. { "rx_fragments" },
  197. { "rx_ucast_packets" },
  198. { "rx_mcast_packets" },
  199. { "rx_bcast_packets" },
  200. { "rx_fcs_errors" },
  201. { "rx_align_errors" },
  202. { "rx_xon_pause_rcvd" },
  203. { "rx_xoff_pause_rcvd" },
  204. { "rx_mac_ctrl_rcvd" },
  205. { "rx_xoff_entered" },
  206. { "rx_frame_too_long_errors" },
  207. { "rx_jabbers" },
  208. { "rx_undersize_packets" },
  209. { "rx_in_length_errors" },
  210. { "rx_out_length_errors" },
  211. { "rx_64_or_less_octet_packets" },
  212. { "rx_65_to_127_octet_packets" },
  213. { "rx_128_to_255_octet_packets" },
  214. { "rx_256_to_511_octet_packets" },
  215. { "rx_512_to_1023_octet_packets" },
  216. { "rx_1024_to_1522_octet_packets" },
  217. { "rx_1523_to_2047_octet_packets" },
  218. { "rx_2048_to_4095_octet_packets" },
  219. { "rx_4096_to_8191_octet_packets" },
  220. { "rx_8192_to_9022_octet_packets" },
  221. { "tx_octets" },
  222. { "tx_collisions" },
  223. { "tx_xon_sent" },
  224. { "tx_xoff_sent" },
  225. { "tx_flow_control" },
  226. { "tx_mac_errors" },
  227. { "tx_single_collisions" },
  228. { "tx_mult_collisions" },
  229. { "tx_deferred" },
  230. { "tx_excessive_collisions" },
  231. { "tx_late_collisions" },
  232. { "tx_collide_2times" },
  233. { "tx_collide_3times" },
  234. { "tx_collide_4times" },
  235. { "tx_collide_5times" },
  236. { "tx_collide_6times" },
  237. { "tx_collide_7times" },
  238. { "tx_collide_8times" },
  239. { "tx_collide_9times" },
  240. { "tx_collide_10times" },
  241. { "tx_collide_11times" },
  242. { "tx_collide_12times" },
  243. { "tx_collide_13times" },
  244. { "tx_collide_14times" },
  245. { "tx_collide_15times" },
  246. { "tx_ucast_packets" },
  247. { "tx_mcast_packets" },
  248. { "tx_bcast_packets" },
  249. { "tx_carrier_sense_errors" },
  250. { "tx_discards" },
  251. { "tx_errors" },
  252. { "dma_writeq_full" },
  253. { "dma_write_prioq_full" },
  254. { "rxbds_empty" },
  255. { "rx_discards" },
  256. { "rx_errors" },
  257. { "rx_threshold_hit" },
  258. { "dma_readq_full" },
  259. { "dma_read_prioq_full" },
  260. { "tx_comp_queue_full" },
  261. { "ring_set_send_prod_index" },
  262. { "ring_status_update" },
  263. { "nic_irqs" },
  264. { "nic_avoided_irqs" },
  265. { "nic_tx_threshold_hit" }
  266. };
  267. static const struct {
  268. const char string[ETH_GSTRING_LEN];
  269. } ethtool_test_keys[TG3_NUM_TEST] = {
  270. { "nvram test (online) " },
  271. { "link test (online) " },
  272. { "register test (offline)" },
  273. { "memory test (offline)" },
  274. { "loopback test (offline)" },
  275. { "interrupt test (offline)" },
  276. };
  277. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  278. {
  279. writel(val, tp->regs + off);
  280. }
  281. static u32 tg3_read32(struct tg3 *tp, u32 off)
  282. {
  283. return (readl(tp->regs + off));
  284. }
  285. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  286. {
  287. writel(val, tp->aperegs + off);
  288. }
  289. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  290. {
  291. return (readl(tp->aperegs + off));
  292. }
  293. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  294. {
  295. unsigned long flags;
  296. spin_lock_irqsave(&tp->indirect_lock, flags);
  297. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  298. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  299. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  300. }
  301. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  302. {
  303. writel(val, tp->regs + off);
  304. readl(tp->regs + off);
  305. }
  306. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  307. {
  308. unsigned long flags;
  309. u32 val;
  310. spin_lock_irqsave(&tp->indirect_lock, flags);
  311. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  312. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  313. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  314. return val;
  315. }
  316. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  317. {
  318. unsigned long flags;
  319. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  320. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  321. TG3_64BIT_REG_LOW, val);
  322. return;
  323. }
  324. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  325. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  326. TG3_64BIT_REG_LOW, val);
  327. return;
  328. }
  329. spin_lock_irqsave(&tp->indirect_lock, flags);
  330. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  331. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  332. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  333. /* In indirect mode when disabling interrupts, we also need
  334. * to clear the interrupt bit in the GRC local ctrl register.
  335. */
  336. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  337. (val == 0x1)) {
  338. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  339. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  340. }
  341. }
  342. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  343. {
  344. unsigned long flags;
  345. u32 val;
  346. spin_lock_irqsave(&tp->indirect_lock, flags);
  347. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  348. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  349. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  350. return val;
  351. }
  352. /* usec_wait specifies the wait time in usec when writing to certain registers
  353. * where it is unsafe to read back the register without some delay.
  354. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  355. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  356. */
  357. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  358. {
  359. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  360. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  361. /* Non-posted methods */
  362. tp->write32(tp, off, val);
  363. else {
  364. /* Posted method */
  365. tg3_write32(tp, off, val);
  366. if (usec_wait)
  367. udelay(usec_wait);
  368. tp->read32(tp, off);
  369. }
  370. /* Wait again after the read for the posted method to guarantee that
  371. * the wait time is met.
  372. */
  373. if (usec_wait)
  374. udelay(usec_wait);
  375. }
  376. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  377. {
  378. tp->write32_mbox(tp, off, val);
  379. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  380. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  381. tp->read32_mbox(tp, off);
  382. }
  383. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  384. {
  385. void __iomem *mbox = tp->regs + off;
  386. writel(val, mbox);
  387. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  388. writel(val, mbox);
  389. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  390. readl(mbox);
  391. }
  392. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  393. {
  394. return (readl(tp->regs + off + GRCMBOX_BASE));
  395. }
  396. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  397. {
  398. writel(val, tp->regs + off + GRCMBOX_BASE);
  399. }
  400. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  401. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  402. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  403. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  404. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  405. #define tw32(reg,val) tp->write32(tp, reg, val)
  406. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  407. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  408. #define tr32(reg) tp->read32(tp, reg)
  409. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  410. {
  411. unsigned long flags;
  412. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  413. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  414. return;
  415. spin_lock_irqsave(&tp->indirect_lock, flags);
  416. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  417. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  418. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  419. /* Always leave this as zero. */
  420. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  421. } else {
  422. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  423. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  424. /* Always leave this as zero. */
  425. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  426. }
  427. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  428. }
  429. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  430. {
  431. unsigned long flags;
  432. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  433. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  434. *val = 0;
  435. return;
  436. }
  437. spin_lock_irqsave(&tp->indirect_lock, flags);
  438. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  439. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  440. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  441. /* Always leave this as zero. */
  442. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  443. } else {
  444. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  445. *val = tr32(TG3PCI_MEM_WIN_DATA);
  446. /* Always leave this as zero. */
  447. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  448. }
  449. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  450. }
  451. static void tg3_ape_lock_init(struct tg3 *tp)
  452. {
  453. int i;
  454. /* Make sure the driver hasn't any stale locks. */
  455. for (i = 0; i < 8; i++)
  456. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  457. APE_LOCK_GRANT_DRIVER);
  458. }
  459. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  460. {
  461. int i, off;
  462. int ret = 0;
  463. u32 status;
  464. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  465. return 0;
  466. switch (locknum) {
  467. case TG3_APE_LOCK_MEM:
  468. break;
  469. default:
  470. return -EINVAL;
  471. }
  472. off = 4 * locknum;
  473. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  474. /* Wait for up to 1 millisecond to acquire lock. */
  475. for (i = 0; i < 100; i++) {
  476. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  477. if (status == APE_LOCK_GRANT_DRIVER)
  478. break;
  479. udelay(10);
  480. }
  481. if (status != APE_LOCK_GRANT_DRIVER) {
  482. /* Revoke the lock request. */
  483. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  484. APE_LOCK_GRANT_DRIVER);
  485. ret = -EBUSY;
  486. }
  487. return ret;
  488. }
  489. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  490. {
  491. int off;
  492. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  493. return;
  494. switch (locknum) {
  495. case TG3_APE_LOCK_MEM:
  496. break;
  497. default:
  498. return;
  499. }
  500. off = 4 * locknum;
  501. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  502. }
  503. static void tg3_disable_ints(struct tg3 *tp)
  504. {
  505. tw32(TG3PCI_MISC_HOST_CTRL,
  506. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  507. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  508. }
  509. static inline void tg3_cond_int(struct tg3 *tp)
  510. {
  511. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  512. (tp->hw_status->status & SD_STATUS_UPDATED))
  513. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  514. else
  515. tw32(HOSTCC_MODE, tp->coalesce_mode |
  516. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  517. }
  518. static void tg3_enable_ints(struct tg3 *tp)
  519. {
  520. tp->irq_sync = 0;
  521. wmb();
  522. tw32(TG3PCI_MISC_HOST_CTRL,
  523. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  524. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  525. (tp->last_tag << 24));
  526. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  527. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  528. (tp->last_tag << 24));
  529. tg3_cond_int(tp);
  530. }
  531. static inline unsigned int tg3_has_work(struct tg3 *tp)
  532. {
  533. struct tg3_hw_status *sblk = tp->hw_status;
  534. unsigned int work_exists = 0;
  535. /* check for phy events */
  536. if (!(tp->tg3_flags &
  537. (TG3_FLAG_USE_LINKCHG_REG |
  538. TG3_FLAG_POLL_SERDES))) {
  539. if (sblk->status & SD_STATUS_LINK_CHG)
  540. work_exists = 1;
  541. }
  542. /* check for RX/TX work to do */
  543. if (sblk->idx[0].tx_consumer != tp->tx_cons ||
  544. sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  545. work_exists = 1;
  546. return work_exists;
  547. }
  548. /* tg3_restart_ints
  549. * similar to tg3_enable_ints, but it accurately determines whether there
  550. * is new work pending and can return without flushing the PIO write
  551. * which reenables interrupts
  552. */
  553. static void tg3_restart_ints(struct tg3 *tp)
  554. {
  555. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  556. tp->last_tag << 24);
  557. mmiowb();
  558. /* When doing tagged status, this work check is unnecessary.
  559. * The last_tag we write above tells the chip which piece of
  560. * work we've completed.
  561. */
  562. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  563. tg3_has_work(tp))
  564. tw32(HOSTCC_MODE, tp->coalesce_mode |
  565. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  566. }
  567. static inline void tg3_netif_stop(struct tg3 *tp)
  568. {
  569. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  570. napi_disable(&tp->napi);
  571. netif_tx_disable(tp->dev);
  572. }
  573. static inline void tg3_netif_start(struct tg3 *tp)
  574. {
  575. netif_wake_queue(tp->dev);
  576. /* NOTE: unconditional netif_wake_queue is only appropriate
  577. * so long as all callers are assured to have free tx slots
  578. * (such as after tg3_init_hw)
  579. */
  580. napi_enable(&tp->napi);
  581. tp->hw_status->status |= SD_STATUS_UPDATED;
  582. tg3_enable_ints(tp);
  583. }
  584. static void tg3_switch_clocks(struct tg3 *tp)
  585. {
  586. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  587. u32 orig_clock_ctrl;
  588. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  589. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  590. return;
  591. orig_clock_ctrl = clock_ctrl;
  592. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  593. CLOCK_CTRL_CLKRUN_OENABLE |
  594. 0x1f);
  595. tp->pci_clock_ctrl = clock_ctrl;
  596. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  597. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  598. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  599. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  600. }
  601. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  602. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  603. clock_ctrl |
  604. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  605. 40);
  606. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  607. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  608. 40);
  609. }
  610. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  611. }
  612. #define PHY_BUSY_LOOPS 5000
  613. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  614. {
  615. u32 frame_val;
  616. unsigned int loops;
  617. int ret;
  618. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  619. tw32_f(MAC_MI_MODE,
  620. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  621. udelay(80);
  622. }
  623. *val = 0x0;
  624. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  625. MI_COM_PHY_ADDR_MASK);
  626. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  627. MI_COM_REG_ADDR_MASK);
  628. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  629. tw32_f(MAC_MI_COM, frame_val);
  630. loops = PHY_BUSY_LOOPS;
  631. while (loops != 0) {
  632. udelay(10);
  633. frame_val = tr32(MAC_MI_COM);
  634. if ((frame_val & MI_COM_BUSY) == 0) {
  635. udelay(5);
  636. frame_val = tr32(MAC_MI_COM);
  637. break;
  638. }
  639. loops -= 1;
  640. }
  641. ret = -EBUSY;
  642. if (loops != 0) {
  643. *val = frame_val & MI_COM_DATA_MASK;
  644. ret = 0;
  645. }
  646. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  647. tw32_f(MAC_MI_MODE, tp->mi_mode);
  648. udelay(80);
  649. }
  650. return ret;
  651. }
  652. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  653. {
  654. u32 frame_val;
  655. unsigned int loops;
  656. int ret;
  657. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  658. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  659. return 0;
  660. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  661. tw32_f(MAC_MI_MODE,
  662. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  663. udelay(80);
  664. }
  665. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  666. MI_COM_PHY_ADDR_MASK);
  667. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  668. MI_COM_REG_ADDR_MASK);
  669. frame_val |= (val & MI_COM_DATA_MASK);
  670. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  671. tw32_f(MAC_MI_COM, frame_val);
  672. loops = PHY_BUSY_LOOPS;
  673. while (loops != 0) {
  674. udelay(10);
  675. frame_val = tr32(MAC_MI_COM);
  676. if ((frame_val & MI_COM_BUSY) == 0) {
  677. udelay(5);
  678. frame_val = tr32(MAC_MI_COM);
  679. break;
  680. }
  681. loops -= 1;
  682. }
  683. ret = -EBUSY;
  684. if (loops != 0)
  685. ret = 0;
  686. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  687. tw32_f(MAC_MI_MODE, tp->mi_mode);
  688. udelay(80);
  689. }
  690. return ret;
  691. }
  692. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  693. {
  694. u32 phy;
  695. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  696. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  697. return;
  698. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  699. u32 ephy;
  700. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &ephy)) {
  701. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  702. ephy | MII_TG3_EPHY_SHADOW_EN);
  703. if (!tg3_readphy(tp, MII_TG3_EPHYTST_MISCCTRL, &phy)) {
  704. if (enable)
  705. phy |= MII_TG3_EPHYTST_MISCCTRL_MDIX;
  706. else
  707. phy &= ~MII_TG3_EPHYTST_MISCCTRL_MDIX;
  708. tg3_writephy(tp, MII_TG3_EPHYTST_MISCCTRL, phy);
  709. }
  710. tg3_writephy(tp, MII_TG3_EPHY_TEST, ephy);
  711. }
  712. } else {
  713. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  714. MII_TG3_AUXCTL_SHDWSEL_MISC;
  715. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  716. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  717. if (enable)
  718. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  719. else
  720. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  721. phy |= MII_TG3_AUXCTL_MISC_WREN;
  722. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  723. }
  724. }
  725. }
  726. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  727. {
  728. u32 val;
  729. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  730. return;
  731. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  732. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  733. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  734. (val | (1 << 15) | (1 << 4)));
  735. }
  736. static int tg3_bmcr_reset(struct tg3 *tp)
  737. {
  738. u32 phy_control;
  739. int limit, err;
  740. /* OK, reset it, and poll the BMCR_RESET bit until it
  741. * clears or we time out.
  742. */
  743. phy_control = BMCR_RESET;
  744. err = tg3_writephy(tp, MII_BMCR, phy_control);
  745. if (err != 0)
  746. return -EBUSY;
  747. limit = 5000;
  748. while (limit--) {
  749. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  750. if (err != 0)
  751. return -EBUSY;
  752. if ((phy_control & BMCR_RESET) == 0) {
  753. udelay(40);
  754. break;
  755. }
  756. udelay(10);
  757. }
  758. if (limit <= 0)
  759. return -EBUSY;
  760. return 0;
  761. }
  762. static int tg3_wait_macro_done(struct tg3 *tp)
  763. {
  764. int limit = 100;
  765. while (limit--) {
  766. u32 tmp32;
  767. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  768. if ((tmp32 & 0x1000) == 0)
  769. break;
  770. }
  771. }
  772. if (limit <= 0)
  773. return -EBUSY;
  774. return 0;
  775. }
  776. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  777. {
  778. static const u32 test_pat[4][6] = {
  779. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  780. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  781. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  782. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  783. };
  784. int chan;
  785. for (chan = 0; chan < 4; chan++) {
  786. int i;
  787. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  788. (chan * 0x2000) | 0x0200);
  789. tg3_writephy(tp, 0x16, 0x0002);
  790. for (i = 0; i < 6; i++)
  791. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  792. test_pat[chan][i]);
  793. tg3_writephy(tp, 0x16, 0x0202);
  794. if (tg3_wait_macro_done(tp)) {
  795. *resetp = 1;
  796. return -EBUSY;
  797. }
  798. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  799. (chan * 0x2000) | 0x0200);
  800. tg3_writephy(tp, 0x16, 0x0082);
  801. if (tg3_wait_macro_done(tp)) {
  802. *resetp = 1;
  803. return -EBUSY;
  804. }
  805. tg3_writephy(tp, 0x16, 0x0802);
  806. if (tg3_wait_macro_done(tp)) {
  807. *resetp = 1;
  808. return -EBUSY;
  809. }
  810. for (i = 0; i < 6; i += 2) {
  811. u32 low, high;
  812. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  813. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  814. tg3_wait_macro_done(tp)) {
  815. *resetp = 1;
  816. return -EBUSY;
  817. }
  818. low &= 0x7fff;
  819. high &= 0x000f;
  820. if (low != test_pat[chan][i] ||
  821. high != test_pat[chan][i+1]) {
  822. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  823. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  824. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  825. return -EBUSY;
  826. }
  827. }
  828. }
  829. return 0;
  830. }
  831. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  832. {
  833. int chan;
  834. for (chan = 0; chan < 4; chan++) {
  835. int i;
  836. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  837. (chan * 0x2000) | 0x0200);
  838. tg3_writephy(tp, 0x16, 0x0002);
  839. for (i = 0; i < 6; i++)
  840. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  841. tg3_writephy(tp, 0x16, 0x0202);
  842. if (tg3_wait_macro_done(tp))
  843. return -EBUSY;
  844. }
  845. return 0;
  846. }
  847. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  848. {
  849. u32 reg32, phy9_orig;
  850. int retries, do_phy_reset, err;
  851. retries = 10;
  852. do_phy_reset = 1;
  853. do {
  854. if (do_phy_reset) {
  855. err = tg3_bmcr_reset(tp);
  856. if (err)
  857. return err;
  858. do_phy_reset = 0;
  859. }
  860. /* Disable transmitter and interrupt. */
  861. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  862. continue;
  863. reg32 |= 0x3000;
  864. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  865. /* Set full-duplex, 1000 mbps. */
  866. tg3_writephy(tp, MII_BMCR,
  867. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  868. /* Set to master mode. */
  869. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  870. continue;
  871. tg3_writephy(tp, MII_TG3_CTRL,
  872. (MII_TG3_CTRL_AS_MASTER |
  873. MII_TG3_CTRL_ENABLE_AS_MASTER));
  874. /* Enable SM_DSP_CLOCK and 6dB. */
  875. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  876. /* Block the PHY control access. */
  877. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  878. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  879. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  880. if (!err)
  881. break;
  882. } while (--retries);
  883. err = tg3_phy_reset_chanpat(tp);
  884. if (err)
  885. return err;
  886. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  887. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  888. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  889. tg3_writephy(tp, 0x16, 0x0000);
  890. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  891. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  892. /* Set Extended packet length bit for jumbo frames */
  893. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  894. }
  895. else {
  896. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  897. }
  898. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  899. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  900. reg32 &= ~0x3000;
  901. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  902. } else if (!err)
  903. err = -EBUSY;
  904. return err;
  905. }
  906. static void tg3_link_report(struct tg3 *);
  907. /* This will reset the tigon3 PHY if there is no valid
  908. * link unless the FORCE argument is non-zero.
  909. */
  910. static int tg3_phy_reset(struct tg3 *tp)
  911. {
  912. u32 phy_status;
  913. int err;
  914. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  915. u32 val;
  916. val = tr32(GRC_MISC_CFG);
  917. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  918. udelay(40);
  919. }
  920. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  921. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  922. if (err != 0)
  923. return -EBUSY;
  924. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  925. netif_carrier_off(tp->dev);
  926. tg3_link_report(tp);
  927. }
  928. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  929. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  930. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  931. err = tg3_phy_reset_5703_4_5(tp);
  932. if (err)
  933. return err;
  934. goto out;
  935. }
  936. err = tg3_bmcr_reset(tp);
  937. if (err)
  938. return err;
  939. out:
  940. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  941. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  942. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  943. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  944. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  945. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  946. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  947. }
  948. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  949. tg3_writephy(tp, 0x1c, 0x8d68);
  950. tg3_writephy(tp, 0x1c, 0x8d68);
  951. }
  952. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  953. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  954. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  955. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  956. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  957. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  958. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  959. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  960. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  961. }
  962. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  963. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  964. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  965. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  966. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  967. tg3_writephy(tp, MII_TG3_TEST1,
  968. MII_TG3_TEST1_TRIM_EN | 0x4);
  969. } else
  970. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  971. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  972. }
  973. /* Set Extended packet length bit (bit 14) on all chips that */
  974. /* support jumbo frames */
  975. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  976. /* Cannot do read-modify-write on 5401 */
  977. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  978. } else if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  979. u32 phy_reg;
  980. /* Set bit 14 with read-modify-write to preserve other bits */
  981. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  982. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  983. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  984. }
  985. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  986. * jumbo frames transmission.
  987. */
  988. if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  989. u32 phy_reg;
  990. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  991. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  992. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  993. }
  994. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  995. /* adjust output voltage */
  996. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x12);
  997. }
  998. tg3_phy_toggle_automdix(tp, 1);
  999. tg3_phy_set_wirespeed(tp);
  1000. return 0;
  1001. }
  1002. static void tg3_frob_aux_power(struct tg3 *tp)
  1003. {
  1004. struct tg3 *tp_peer = tp;
  1005. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  1006. return;
  1007. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  1008. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  1009. struct net_device *dev_peer;
  1010. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1011. /* remove_one() may have been run on the peer. */
  1012. if (!dev_peer)
  1013. tp_peer = tp;
  1014. else
  1015. tp_peer = netdev_priv(dev_peer);
  1016. }
  1017. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1018. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1019. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1020. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1021. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1022. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1023. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1024. (GRC_LCLCTRL_GPIO_OE0 |
  1025. GRC_LCLCTRL_GPIO_OE1 |
  1026. GRC_LCLCTRL_GPIO_OE2 |
  1027. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1028. GRC_LCLCTRL_GPIO_OUTPUT1),
  1029. 100);
  1030. } else {
  1031. u32 no_gpio2;
  1032. u32 grc_local_ctrl = 0;
  1033. if (tp_peer != tp &&
  1034. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1035. return;
  1036. /* Workaround to prevent overdrawing Amps. */
  1037. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1038. ASIC_REV_5714) {
  1039. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1040. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1041. grc_local_ctrl, 100);
  1042. }
  1043. /* On 5753 and variants, GPIO2 cannot be used. */
  1044. no_gpio2 = tp->nic_sram_data_cfg &
  1045. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1046. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1047. GRC_LCLCTRL_GPIO_OE1 |
  1048. GRC_LCLCTRL_GPIO_OE2 |
  1049. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1050. GRC_LCLCTRL_GPIO_OUTPUT2;
  1051. if (no_gpio2) {
  1052. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1053. GRC_LCLCTRL_GPIO_OUTPUT2);
  1054. }
  1055. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1056. grc_local_ctrl, 100);
  1057. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1058. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1059. grc_local_ctrl, 100);
  1060. if (!no_gpio2) {
  1061. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1062. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1063. grc_local_ctrl, 100);
  1064. }
  1065. }
  1066. } else {
  1067. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1068. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1069. if (tp_peer != tp &&
  1070. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1071. return;
  1072. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1073. (GRC_LCLCTRL_GPIO_OE1 |
  1074. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1075. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1076. GRC_LCLCTRL_GPIO_OE1, 100);
  1077. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1078. (GRC_LCLCTRL_GPIO_OE1 |
  1079. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1080. }
  1081. }
  1082. }
  1083. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1084. {
  1085. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1086. return 1;
  1087. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
  1088. if (speed != SPEED_10)
  1089. return 1;
  1090. } else if (speed == SPEED_10)
  1091. return 1;
  1092. return 0;
  1093. }
  1094. static int tg3_setup_phy(struct tg3 *, int);
  1095. #define RESET_KIND_SHUTDOWN 0
  1096. #define RESET_KIND_INIT 1
  1097. #define RESET_KIND_SUSPEND 2
  1098. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1099. static int tg3_halt_cpu(struct tg3 *, u32);
  1100. static int tg3_nvram_lock(struct tg3 *);
  1101. static void tg3_nvram_unlock(struct tg3 *);
  1102. static void tg3_power_down_phy(struct tg3 *tp)
  1103. {
  1104. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1105. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1106. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1107. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1108. sg_dig_ctrl |=
  1109. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1110. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1111. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1112. }
  1113. return;
  1114. }
  1115. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1116. u32 val;
  1117. tg3_bmcr_reset(tp);
  1118. val = tr32(GRC_MISC_CFG);
  1119. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1120. udelay(40);
  1121. return;
  1122. } else {
  1123. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1124. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1125. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x01b2);
  1126. }
  1127. /* The PHY should not be powered down on some chips because
  1128. * of bugs.
  1129. */
  1130. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1131. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1132. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1133. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1134. return;
  1135. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1136. }
  1137. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  1138. {
  1139. u32 misc_host_ctrl;
  1140. u16 power_control, power_caps;
  1141. int pm = tp->pm_cap;
  1142. /* Make sure register accesses (indirect or otherwise)
  1143. * will function correctly.
  1144. */
  1145. pci_write_config_dword(tp->pdev,
  1146. TG3PCI_MISC_HOST_CTRL,
  1147. tp->misc_host_ctrl);
  1148. pci_read_config_word(tp->pdev,
  1149. pm + PCI_PM_CTRL,
  1150. &power_control);
  1151. power_control |= PCI_PM_CTRL_PME_STATUS;
  1152. power_control &= ~(PCI_PM_CTRL_STATE_MASK);
  1153. switch (state) {
  1154. case PCI_D0:
  1155. power_control |= 0;
  1156. pci_write_config_word(tp->pdev,
  1157. pm + PCI_PM_CTRL,
  1158. power_control);
  1159. udelay(100); /* Delay after power state change */
  1160. /* Switch out of Vaux if it is a NIC */
  1161. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  1162. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  1163. return 0;
  1164. case PCI_D1:
  1165. power_control |= 1;
  1166. break;
  1167. case PCI_D2:
  1168. power_control |= 2;
  1169. break;
  1170. case PCI_D3hot:
  1171. power_control |= 3;
  1172. break;
  1173. default:
  1174. printk(KERN_WARNING PFX "%s: Invalid power state (%d) "
  1175. "requested.\n",
  1176. tp->dev->name, state);
  1177. return -EINVAL;
  1178. };
  1179. power_control |= PCI_PM_CTRL_PME_ENABLE;
  1180. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  1181. tw32(TG3PCI_MISC_HOST_CTRL,
  1182. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  1183. if (tp->link_config.phy_is_low_power == 0) {
  1184. tp->link_config.phy_is_low_power = 1;
  1185. tp->link_config.orig_speed = tp->link_config.speed;
  1186. tp->link_config.orig_duplex = tp->link_config.duplex;
  1187. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  1188. }
  1189. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  1190. tp->link_config.speed = SPEED_10;
  1191. tp->link_config.duplex = DUPLEX_HALF;
  1192. tp->link_config.autoneg = AUTONEG_ENABLE;
  1193. tg3_setup_phy(tp, 0);
  1194. }
  1195. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1196. u32 val;
  1197. val = tr32(GRC_VCPU_EXT_CTRL);
  1198. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  1199. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1200. int i;
  1201. u32 val;
  1202. for (i = 0; i < 200; i++) {
  1203. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  1204. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1205. break;
  1206. msleep(1);
  1207. }
  1208. }
  1209. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  1210. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  1211. WOL_DRV_STATE_SHUTDOWN |
  1212. WOL_DRV_WOL |
  1213. WOL_SET_MAGIC_PKT);
  1214. pci_read_config_word(tp->pdev, pm + PCI_PM_PMC, &power_caps);
  1215. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE) {
  1216. u32 mac_mode;
  1217. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  1218. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  1219. udelay(40);
  1220. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  1221. mac_mode = MAC_MODE_PORT_MODE_GMII;
  1222. else
  1223. mac_mode = MAC_MODE_PORT_MODE_MII;
  1224. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  1225. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1226. ASIC_REV_5700) {
  1227. u32 speed = (tp->tg3_flags &
  1228. TG3_FLAG_WOL_SPEED_100MB) ?
  1229. SPEED_100 : SPEED_10;
  1230. if (tg3_5700_link_polarity(tp, speed))
  1231. mac_mode |= MAC_MODE_LINK_POLARITY;
  1232. else
  1233. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  1234. }
  1235. } else {
  1236. mac_mode = MAC_MODE_PORT_MODE_TBI;
  1237. }
  1238. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  1239. tw32(MAC_LED_CTRL, tp->led_ctrl);
  1240. if (((power_caps & PCI_PM_CAP_PME_D3cold) &&
  1241. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)))
  1242. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  1243. tw32_f(MAC_MODE, mac_mode);
  1244. udelay(100);
  1245. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  1246. udelay(10);
  1247. }
  1248. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  1249. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1250. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  1251. u32 base_val;
  1252. base_val = tp->pci_clock_ctrl;
  1253. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  1254. CLOCK_CTRL_TXCLK_DISABLE);
  1255. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  1256. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  1257. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1258. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  1259. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  1260. /* do nothing */
  1261. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1262. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  1263. u32 newbits1, newbits2;
  1264. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1265. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1266. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  1267. CLOCK_CTRL_TXCLK_DISABLE |
  1268. CLOCK_CTRL_ALTCLK);
  1269. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1270. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  1271. newbits1 = CLOCK_CTRL_625_CORE;
  1272. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  1273. } else {
  1274. newbits1 = CLOCK_CTRL_ALTCLK;
  1275. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1276. }
  1277. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  1278. 40);
  1279. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  1280. 40);
  1281. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  1282. u32 newbits3;
  1283. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1284. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1285. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  1286. CLOCK_CTRL_TXCLK_DISABLE |
  1287. CLOCK_CTRL_44MHZ_CORE);
  1288. } else {
  1289. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  1290. }
  1291. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  1292. tp->pci_clock_ctrl | newbits3, 40);
  1293. }
  1294. }
  1295. if (!(tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  1296. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  1297. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  1298. tg3_power_down_phy(tp);
  1299. tg3_frob_aux_power(tp);
  1300. /* Workaround for unstable PLL clock */
  1301. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  1302. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  1303. u32 val = tr32(0x7d00);
  1304. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  1305. tw32(0x7d00, val);
  1306. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1307. int err;
  1308. err = tg3_nvram_lock(tp);
  1309. tg3_halt_cpu(tp, RX_CPU_BASE);
  1310. if (!err)
  1311. tg3_nvram_unlock(tp);
  1312. }
  1313. }
  1314. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  1315. /* Finally, set the new power state. */
  1316. pci_write_config_word(tp->pdev, pm + PCI_PM_CTRL, power_control);
  1317. udelay(100); /* Delay after power state change */
  1318. return 0;
  1319. }
  1320. static void tg3_link_report(struct tg3 *tp)
  1321. {
  1322. if (!netif_carrier_ok(tp->dev)) {
  1323. if (netif_msg_link(tp))
  1324. printk(KERN_INFO PFX "%s: Link is down.\n",
  1325. tp->dev->name);
  1326. } else if (netif_msg_link(tp)) {
  1327. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1328. tp->dev->name,
  1329. (tp->link_config.active_speed == SPEED_1000 ?
  1330. 1000 :
  1331. (tp->link_config.active_speed == SPEED_100 ?
  1332. 100 : 10)),
  1333. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1334. "full" : "half"));
  1335. printk(KERN_INFO PFX "%s: Flow control is %s for TX and "
  1336. "%s for RX.\n",
  1337. tp->dev->name,
  1338. (tp->tg3_flags & TG3_FLAG_TX_PAUSE) ? "on" : "off",
  1339. (tp->tg3_flags & TG3_FLAG_RX_PAUSE) ? "on" : "off");
  1340. }
  1341. }
  1342. static void tg3_setup_flow_control(struct tg3 *tp, u32 local_adv, u32 remote_adv)
  1343. {
  1344. u32 new_tg3_flags = 0;
  1345. u32 old_rx_mode = tp->rx_mode;
  1346. u32 old_tx_mode = tp->tx_mode;
  1347. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) {
  1348. /* Convert 1000BaseX flow control bits to 1000BaseT
  1349. * bits before resolving flow control.
  1350. */
  1351. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  1352. local_adv &= ~(ADVERTISE_PAUSE_CAP |
  1353. ADVERTISE_PAUSE_ASYM);
  1354. remote_adv &= ~(LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  1355. if (local_adv & ADVERTISE_1000XPAUSE)
  1356. local_adv |= ADVERTISE_PAUSE_CAP;
  1357. if (local_adv & ADVERTISE_1000XPSE_ASYM)
  1358. local_adv |= ADVERTISE_PAUSE_ASYM;
  1359. if (remote_adv & LPA_1000XPAUSE)
  1360. remote_adv |= LPA_PAUSE_CAP;
  1361. if (remote_adv & LPA_1000XPAUSE_ASYM)
  1362. remote_adv |= LPA_PAUSE_ASYM;
  1363. }
  1364. if (local_adv & ADVERTISE_PAUSE_CAP) {
  1365. if (local_adv & ADVERTISE_PAUSE_ASYM) {
  1366. if (remote_adv & LPA_PAUSE_CAP)
  1367. new_tg3_flags |=
  1368. (TG3_FLAG_RX_PAUSE |
  1369. TG3_FLAG_TX_PAUSE);
  1370. else if (remote_adv & LPA_PAUSE_ASYM)
  1371. new_tg3_flags |=
  1372. (TG3_FLAG_RX_PAUSE);
  1373. } else {
  1374. if (remote_adv & LPA_PAUSE_CAP)
  1375. new_tg3_flags |=
  1376. (TG3_FLAG_RX_PAUSE |
  1377. TG3_FLAG_TX_PAUSE);
  1378. }
  1379. } else if (local_adv & ADVERTISE_PAUSE_ASYM) {
  1380. if ((remote_adv & LPA_PAUSE_CAP) &&
  1381. (remote_adv & LPA_PAUSE_ASYM))
  1382. new_tg3_flags |= TG3_FLAG_TX_PAUSE;
  1383. }
  1384. tp->tg3_flags &= ~(TG3_FLAG_RX_PAUSE | TG3_FLAG_TX_PAUSE);
  1385. tp->tg3_flags |= new_tg3_flags;
  1386. } else {
  1387. new_tg3_flags = tp->tg3_flags;
  1388. }
  1389. if (new_tg3_flags & TG3_FLAG_RX_PAUSE)
  1390. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1391. else
  1392. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1393. if (old_rx_mode != tp->rx_mode) {
  1394. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1395. }
  1396. if (new_tg3_flags & TG3_FLAG_TX_PAUSE)
  1397. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1398. else
  1399. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1400. if (old_tx_mode != tp->tx_mode) {
  1401. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1402. }
  1403. }
  1404. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  1405. {
  1406. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  1407. case MII_TG3_AUX_STAT_10HALF:
  1408. *speed = SPEED_10;
  1409. *duplex = DUPLEX_HALF;
  1410. break;
  1411. case MII_TG3_AUX_STAT_10FULL:
  1412. *speed = SPEED_10;
  1413. *duplex = DUPLEX_FULL;
  1414. break;
  1415. case MII_TG3_AUX_STAT_100HALF:
  1416. *speed = SPEED_100;
  1417. *duplex = DUPLEX_HALF;
  1418. break;
  1419. case MII_TG3_AUX_STAT_100FULL:
  1420. *speed = SPEED_100;
  1421. *duplex = DUPLEX_FULL;
  1422. break;
  1423. case MII_TG3_AUX_STAT_1000HALF:
  1424. *speed = SPEED_1000;
  1425. *duplex = DUPLEX_HALF;
  1426. break;
  1427. case MII_TG3_AUX_STAT_1000FULL:
  1428. *speed = SPEED_1000;
  1429. *duplex = DUPLEX_FULL;
  1430. break;
  1431. default:
  1432. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1433. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  1434. SPEED_10;
  1435. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  1436. DUPLEX_HALF;
  1437. break;
  1438. }
  1439. *speed = SPEED_INVALID;
  1440. *duplex = DUPLEX_INVALID;
  1441. break;
  1442. };
  1443. }
  1444. static void tg3_phy_copper_begin(struct tg3 *tp)
  1445. {
  1446. u32 new_adv;
  1447. int i;
  1448. if (tp->link_config.phy_is_low_power) {
  1449. /* Entering low power mode. Disable gigabit and
  1450. * 100baseT advertisements.
  1451. */
  1452. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1453. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1454. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1455. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  1456. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  1457. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1458. } else if (tp->link_config.speed == SPEED_INVALID) {
  1459. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  1460. tp->link_config.advertising &=
  1461. ~(ADVERTISED_1000baseT_Half |
  1462. ADVERTISED_1000baseT_Full);
  1463. new_adv = (ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1464. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  1465. new_adv |= ADVERTISE_10HALF;
  1466. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  1467. new_adv |= ADVERTISE_10FULL;
  1468. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  1469. new_adv |= ADVERTISE_100HALF;
  1470. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  1471. new_adv |= ADVERTISE_100FULL;
  1472. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1473. if (tp->link_config.advertising &
  1474. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  1475. new_adv = 0;
  1476. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  1477. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  1478. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  1479. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  1480. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  1481. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1482. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  1483. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1484. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1485. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1486. } else {
  1487. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1488. }
  1489. } else {
  1490. /* Asking for a specific link mode. */
  1491. if (tp->link_config.speed == SPEED_1000) {
  1492. new_adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1493. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1494. if (tp->link_config.duplex == DUPLEX_FULL)
  1495. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  1496. else
  1497. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  1498. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1499. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  1500. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1501. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1502. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1503. } else {
  1504. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1505. new_adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1506. if (tp->link_config.speed == SPEED_100) {
  1507. if (tp->link_config.duplex == DUPLEX_FULL)
  1508. new_adv |= ADVERTISE_100FULL;
  1509. else
  1510. new_adv |= ADVERTISE_100HALF;
  1511. } else {
  1512. if (tp->link_config.duplex == DUPLEX_FULL)
  1513. new_adv |= ADVERTISE_10FULL;
  1514. else
  1515. new_adv |= ADVERTISE_10HALF;
  1516. }
  1517. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1518. }
  1519. }
  1520. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  1521. tp->link_config.speed != SPEED_INVALID) {
  1522. u32 bmcr, orig_bmcr;
  1523. tp->link_config.active_speed = tp->link_config.speed;
  1524. tp->link_config.active_duplex = tp->link_config.duplex;
  1525. bmcr = 0;
  1526. switch (tp->link_config.speed) {
  1527. default:
  1528. case SPEED_10:
  1529. break;
  1530. case SPEED_100:
  1531. bmcr |= BMCR_SPEED100;
  1532. break;
  1533. case SPEED_1000:
  1534. bmcr |= TG3_BMCR_SPEED1000;
  1535. break;
  1536. };
  1537. if (tp->link_config.duplex == DUPLEX_FULL)
  1538. bmcr |= BMCR_FULLDPLX;
  1539. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  1540. (bmcr != orig_bmcr)) {
  1541. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  1542. for (i = 0; i < 1500; i++) {
  1543. u32 tmp;
  1544. udelay(10);
  1545. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  1546. tg3_readphy(tp, MII_BMSR, &tmp))
  1547. continue;
  1548. if (!(tmp & BMSR_LSTATUS)) {
  1549. udelay(40);
  1550. break;
  1551. }
  1552. }
  1553. tg3_writephy(tp, MII_BMCR, bmcr);
  1554. udelay(40);
  1555. }
  1556. } else {
  1557. tg3_writephy(tp, MII_BMCR,
  1558. BMCR_ANENABLE | BMCR_ANRESTART);
  1559. }
  1560. }
  1561. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  1562. {
  1563. int err;
  1564. /* Turn off tap power management. */
  1565. /* Set Extended packet length bit */
  1566. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1567. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  1568. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  1569. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  1570. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  1571. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1572. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  1573. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1574. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  1575. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1576. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  1577. udelay(40);
  1578. return err;
  1579. }
  1580. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  1581. {
  1582. u32 adv_reg, all_mask = 0;
  1583. if (mask & ADVERTISED_10baseT_Half)
  1584. all_mask |= ADVERTISE_10HALF;
  1585. if (mask & ADVERTISED_10baseT_Full)
  1586. all_mask |= ADVERTISE_10FULL;
  1587. if (mask & ADVERTISED_100baseT_Half)
  1588. all_mask |= ADVERTISE_100HALF;
  1589. if (mask & ADVERTISED_100baseT_Full)
  1590. all_mask |= ADVERTISE_100FULL;
  1591. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  1592. return 0;
  1593. if ((adv_reg & all_mask) != all_mask)
  1594. return 0;
  1595. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1596. u32 tg3_ctrl;
  1597. all_mask = 0;
  1598. if (mask & ADVERTISED_1000baseT_Half)
  1599. all_mask |= ADVERTISE_1000HALF;
  1600. if (mask & ADVERTISED_1000baseT_Full)
  1601. all_mask |= ADVERTISE_1000FULL;
  1602. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  1603. return 0;
  1604. if ((tg3_ctrl & all_mask) != all_mask)
  1605. return 0;
  1606. }
  1607. return 1;
  1608. }
  1609. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  1610. {
  1611. int current_link_up;
  1612. u32 bmsr, dummy;
  1613. u16 current_speed;
  1614. u8 current_duplex;
  1615. int i, err;
  1616. tw32(MAC_EVENT, 0);
  1617. tw32_f(MAC_STATUS,
  1618. (MAC_STATUS_SYNC_CHANGED |
  1619. MAC_STATUS_CFG_CHANGED |
  1620. MAC_STATUS_MI_COMPLETION |
  1621. MAC_STATUS_LNKSTATE_CHANGED));
  1622. udelay(40);
  1623. tp->mi_mode = MAC_MI_MODE_BASE;
  1624. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1625. udelay(80);
  1626. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  1627. /* Some third-party PHYs need to be reset on link going
  1628. * down.
  1629. */
  1630. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1631. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1632. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  1633. netif_carrier_ok(tp->dev)) {
  1634. tg3_readphy(tp, MII_BMSR, &bmsr);
  1635. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1636. !(bmsr & BMSR_LSTATUS))
  1637. force_reset = 1;
  1638. }
  1639. if (force_reset)
  1640. tg3_phy_reset(tp);
  1641. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1642. tg3_readphy(tp, MII_BMSR, &bmsr);
  1643. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  1644. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  1645. bmsr = 0;
  1646. if (!(bmsr & BMSR_LSTATUS)) {
  1647. err = tg3_init_5401phy_dsp(tp);
  1648. if (err)
  1649. return err;
  1650. tg3_readphy(tp, MII_BMSR, &bmsr);
  1651. for (i = 0; i < 1000; i++) {
  1652. udelay(10);
  1653. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1654. (bmsr & BMSR_LSTATUS)) {
  1655. udelay(40);
  1656. break;
  1657. }
  1658. }
  1659. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  1660. !(bmsr & BMSR_LSTATUS) &&
  1661. tp->link_config.active_speed == SPEED_1000) {
  1662. err = tg3_phy_reset(tp);
  1663. if (!err)
  1664. err = tg3_init_5401phy_dsp(tp);
  1665. if (err)
  1666. return err;
  1667. }
  1668. }
  1669. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1670. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  1671. /* 5701 {A0,B0} CRC bug workaround */
  1672. tg3_writephy(tp, 0x15, 0x0a75);
  1673. tg3_writephy(tp, 0x1c, 0x8c68);
  1674. tg3_writephy(tp, 0x1c, 0x8d68);
  1675. tg3_writephy(tp, 0x1c, 0x8c68);
  1676. }
  1677. /* Clear pending interrupts... */
  1678. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1679. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1680. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  1681. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  1682. else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  1683. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  1684. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1685. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1686. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  1687. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1688. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  1689. else
  1690. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  1691. }
  1692. current_link_up = 0;
  1693. current_speed = SPEED_INVALID;
  1694. current_duplex = DUPLEX_INVALID;
  1695. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  1696. u32 val;
  1697. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  1698. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  1699. if (!(val & (1 << 10))) {
  1700. val |= (1 << 10);
  1701. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  1702. goto relink;
  1703. }
  1704. }
  1705. bmsr = 0;
  1706. for (i = 0; i < 100; i++) {
  1707. tg3_readphy(tp, MII_BMSR, &bmsr);
  1708. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1709. (bmsr & BMSR_LSTATUS))
  1710. break;
  1711. udelay(40);
  1712. }
  1713. if (bmsr & BMSR_LSTATUS) {
  1714. u32 aux_stat, bmcr;
  1715. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  1716. for (i = 0; i < 2000; i++) {
  1717. udelay(10);
  1718. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  1719. aux_stat)
  1720. break;
  1721. }
  1722. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  1723. &current_speed,
  1724. &current_duplex);
  1725. bmcr = 0;
  1726. for (i = 0; i < 200; i++) {
  1727. tg3_readphy(tp, MII_BMCR, &bmcr);
  1728. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  1729. continue;
  1730. if (bmcr && bmcr != 0x7fff)
  1731. break;
  1732. udelay(10);
  1733. }
  1734. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  1735. if (bmcr & BMCR_ANENABLE) {
  1736. current_link_up = 1;
  1737. /* Force autoneg restart if we are exiting
  1738. * low power mode.
  1739. */
  1740. if (!tg3_copper_is_advertising_all(tp,
  1741. tp->link_config.advertising))
  1742. current_link_up = 0;
  1743. } else {
  1744. current_link_up = 0;
  1745. }
  1746. } else {
  1747. if (!(bmcr & BMCR_ANENABLE) &&
  1748. tp->link_config.speed == current_speed &&
  1749. tp->link_config.duplex == current_duplex) {
  1750. current_link_up = 1;
  1751. } else {
  1752. current_link_up = 0;
  1753. }
  1754. }
  1755. tp->link_config.active_speed = current_speed;
  1756. tp->link_config.active_duplex = current_duplex;
  1757. }
  1758. if (current_link_up == 1 &&
  1759. (tp->link_config.active_duplex == DUPLEX_FULL) &&
  1760. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  1761. u32 local_adv, remote_adv;
  1762. if (tg3_readphy(tp, MII_ADVERTISE, &local_adv))
  1763. local_adv = 0;
  1764. local_adv &= (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  1765. if (tg3_readphy(tp, MII_LPA, &remote_adv))
  1766. remote_adv = 0;
  1767. remote_adv &= (LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  1768. /* If we are not advertising full pause capability,
  1769. * something is wrong. Bring the link down and reconfigure.
  1770. */
  1771. if (local_adv != ADVERTISE_PAUSE_CAP) {
  1772. current_link_up = 0;
  1773. } else {
  1774. tg3_setup_flow_control(tp, local_adv, remote_adv);
  1775. }
  1776. }
  1777. relink:
  1778. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  1779. u32 tmp;
  1780. tg3_phy_copper_begin(tp);
  1781. tg3_readphy(tp, MII_BMSR, &tmp);
  1782. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  1783. (tmp & BMSR_LSTATUS))
  1784. current_link_up = 1;
  1785. }
  1786. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  1787. if (current_link_up == 1) {
  1788. if (tp->link_config.active_speed == SPEED_100 ||
  1789. tp->link_config.active_speed == SPEED_10)
  1790. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  1791. else
  1792. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1793. } else
  1794. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1795. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  1796. if (tp->link_config.active_duplex == DUPLEX_HALF)
  1797. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  1798. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  1799. if (current_link_up == 1 &&
  1800. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  1801. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  1802. else
  1803. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  1804. }
  1805. /* ??? Without this setting Netgear GA302T PHY does not
  1806. * ??? send/receive packets...
  1807. */
  1808. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  1809. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  1810. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  1811. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1812. udelay(80);
  1813. }
  1814. tw32_f(MAC_MODE, tp->mac_mode);
  1815. udelay(40);
  1816. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  1817. /* Polled via timer. */
  1818. tw32_f(MAC_EVENT, 0);
  1819. } else {
  1820. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  1821. }
  1822. udelay(40);
  1823. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  1824. current_link_up == 1 &&
  1825. tp->link_config.active_speed == SPEED_1000 &&
  1826. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  1827. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  1828. udelay(120);
  1829. tw32_f(MAC_STATUS,
  1830. (MAC_STATUS_SYNC_CHANGED |
  1831. MAC_STATUS_CFG_CHANGED));
  1832. udelay(40);
  1833. tg3_write_mem(tp,
  1834. NIC_SRAM_FIRMWARE_MBOX,
  1835. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  1836. }
  1837. if (current_link_up != netif_carrier_ok(tp->dev)) {
  1838. if (current_link_up)
  1839. netif_carrier_on(tp->dev);
  1840. else
  1841. netif_carrier_off(tp->dev);
  1842. tg3_link_report(tp);
  1843. }
  1844. return 0;
  1845. }
  1846. struct tg3_fiber_aneginfo {
  1847. int state;
  1848. #define ANEG_STATE_UNKNOWN 0
  1849. #define ANEG_STATE_AN_ENABLE 1
  1850. #define ANEG_STATE_RESTART_INIT 2
  1851. #define ANEG_STATE_RESTART 3
  1852. #define ANEG_STATE_DISABLE_LINK_OK 4
  1853. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  1854. #define ANEG_STATE_ABILITY_DETECT 6
  1855. #define ANEG_STATE_ACK_DETECT_INIT 7
  1856. #define ANEG_STATE_ACK_DETECT 8
  1857. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  1858. #define ANEG_STATE_COMPLETE_ACK 10
  1859. #define ANEG_STATE_IDLE_DETECT_INIT 11
  1860. #define ANEG_STATE_IDLE_DETECT 12
  1861. #define ANEG_STATE_LINK_OK 13
  1862. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  1863. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  1864. u32 flags;
  1865. #define MR_AN_ENABLE 0x00000001
  1866. #define MR_RESTART_AN 0x00000002
  1867. #define MR_AN_COMPLETE 0x00000004
  1868. #define MR_PAGE_RX 0x00000008
  1869. #define MR_NP_LOADED 0x00000010
  1870. #define MR_TOGGLE_TX 0x00000020
  1871. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  1872. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  1873. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  1874. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  1875. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  1876. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  1877. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  1878. #define MR_TOGGLE_RX 0x00002000
  1879. #define MR_NP_RX 0x00004000
  1880. #define MR_LINK_OK 0x80000000
  1881. unsigned long link_time, cur_time;
  1882. u32 ability_match_cfg;
  1883. int ability_match_count;
  1884. char ability_match, idle_match, ack_match;
  1885. u32 txconfig, rxconfig;
  1886. #define ANEG_CFG_NP 0x00000080
  1887. #define ANEG_CFG_ACK 0x00000040
  1888. #define ANEG_CFG_RF2 0x00000020
  1889. #define ANEG_CFG_RF1 0x00000010
  1890. #define ANEG_CFG_PS2 0x00000001
  1891. #define ANEG_CFG_PS1 0x00008000
  1892. #define ANEG_CFG_HD 0x00004000
  1893. #define ANEG_CFG_FD 0x00002000
  1894. #define ANEG_CFG_INVAL 0x00001f06
  1895. };
  1896. #define ANEG_OK 0
  1897. #define ANEG_DONE 1
  1898. #define ANEG_TIMER_ENAB 2
  1899. #define ANEG_FAILED -1
  1900. #define ANEG_STATE_SETTLE_TIME 10000
  1901. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  1902. struct tg3_fiber_aneginfo *ap)
  1903. {
  1904. unsigned long delta;
  1905. u32 rx_cfg_reg;
  1906. int ret;
  1907. if (ap->state == ANEG_STATE_UNKNOWN) {
  1908. ap->rxconfig = 0;
  1909. ap->link_time = 0;
  1910. ap->cur_time = 0;
  1911. ap->ability_match_cfg = 0;
  1912. ap->ability_match_count = 0;
  1913. ap->ability_match = 0;
  1914. ap->idle_match = 0;
  1915. ap->ack_match = 0;
  1916. }
  1917. ap->cur_time++;
  1918. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  1919. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  1920. if (rx_cfg_reg != ap->ability_match_cfg) {
  1921. ap->ability_match_cfg = rx_cfg_reg;
  1922. ap->ability_match = 0;
  1923. ap->ability_match_count = 0;
  1924. } else {
  1925. if (++ap->ability_match_count > 1) {
  1926. ap->ability_match = 1;
  1927. ap->ability_match_cfg = rx_cfg_reg;
  1928. }
  1929. }
  1930. if (rx_cfg_reg & ANEG_CFG_ACK)
  1931. ap->ack_match = 1;
  1932. else
  1933. ap->ack_match = 0;
  1934. ap->idle_match = 0;
  1935. } else {
  1936. ap->idle_match = 1;
  1937. ap->ability_match_cfg = 0;
  1938. ap->ability_match_count = 0;
  1939. ap->ability_match = 0;
  1940. ap->ack_match = 0;
  1941. rx_cfg_reg = 0;
  1942. }
  1943. ap->rxconfig = rx_cfg_reg;
  1944. ret = ANEG_OK;
  1945. switch(ap->state) {
  1946. case ANEG_STATE_UNKNOWN:
  1947. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  1948. ap->state = ANEG_STATE_AN_ENABLE;
  1949. /* fallthru */
  1950. case ANEG_STATE_AN_ENABLE:
  1951. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  1952. if (ap->flags & MR_AN_ENABLE) {
  1953. ap->link_time = 0;
  1954. ap->cur_time = 0;
  1955. ap->ability_match_cfg = 0;
  1956. ap->ability_match_count = 0;
  1957. ap->ability_match = 0;
  1958. ap->idle_match = 0;
  1959. ap->ack_match = 0;
  1960. ap->state = ANEG_STATE_RESTART_INIT;
  1961. } else {
  1962. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  1963. }
  1964. break;
  1965. case ANEG_STATE_RESTART_INIT:
  1966. ap->link_time = ap->cur_time;
  1967. ap->flags &= ~(MR_NP_LOADED);
  1968. ap->txconfig = 0;
  1969. tw32(MAC_TX_AUTO_NEG, 0);
  1970. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1971. tw32_f(MAC_MODE, tp->mac_mode);
  1972. udelay(40);
  1973. ret = ANEG_TIMER_ENAB;
  1974. ap->state = ANEG_STATE_RESTART;
  1975. /* fallthru */
  1976. case ANEG_STATE_RESTART:
  1977. delta = ap->cur_time - ap->link_time;
  1978. if (delta > ANEG_STATE_SETTLE_TIME) {
  1979. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  1980. } else {
  1981. ret = ANEG_TIMER_ENAB;
  1982. }
  1983. break;
  1984. case ANEG_STATE_DISABLE_LINK_OK:
  1985. ret = ANEG_DONE;
  1986. break;
  1987. case ANEG_STATE_ABILITY_DETECT_INIT:
  1988. ap->flags &= ~(MR_TOGGLE_TX);
  1989. ap->txconfig = (ANEG_CFG_FD | ANEG_CFG_PS1);
  1990. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  1991. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1992. tw32_f(MAC_MODE, tp->mac_mode);
  1993. udelay(40);
  1994. ap->state = ANEG_STATE_ABILITY_DETECT;
  1995. break;
  1996. case ANEG_STATE_ABILITY_DETECT:
  1997. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  1998. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  1999. }
  2000. break;
  2001. case ANEG_STATE_ACK_DETECT_INIT:
  2002. ap->txconfig |= ANEG_CFG_ACK;
  2003. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2004. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2005. tw32_f(MAC_MODE, tp->mac_mode);
  2006. udelay(40);
  2007. ap->state = ANEG_STATE_ACK_DETECT;
  2008. /* fallthru */
  2009. case ANEG_STATE_ACK_DETECT:
  2010. if (ap->ack_match != 0) {
  2011. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2012. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2013. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2014. } else {
  2015. ap->state = ANEG_STATE_AN_ENABLE;
  2016. }
  2017. } else if (ap->ability_match != 0 &&
  2018. ap->rxconfig == 0) {
  2019. ap->state = ANEG_STATE_AN_ENABLE;
  2020. }
  2021. break;
  2022. case ANEG_STATE_COMPLETE_ACK_INIT:
  2023. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2024. ret = ANEG_FAILED;
  2025. break;
  2026. }
  2027. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2028. MR_LP_ADV_HALF_DUPLEX |
  2029. MR_LP_ADV_SYM_PAUSE |
  2030. MR_LP_ADV_ASYM_PAUSE |
  2031. MR_LP_ADV_REMOTE_FAULT1 |
  2032. MR_LP_ADV_REMOTE_FAULT2 |
  2033. MR_LP_ADV_NEXT_PAGE |
  2034. MR_TOGGLE_RX |
  2035. MR_NP_RX);
  2036. if (ap->rxconfig & ANEG_CFG_FD)
  2037. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2038. if (ap->rxconfig & ANEG_CFG_HD)
  2039. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2040. if (ap->rxconfig & ANEG_CFG_PS1)
  2041. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2042. if (ap->rxconfig & ANEG_CFG_PS2)
  2043. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2044. if (ap->rxconfig & ANEG_CFG_RF1)
  2045. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2046. if (ap->rxconfig & ANEG_CFG_RF2)
  2047. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2048. if (ap->rxconfig & ANEG_CFG_NP)
  2049. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2050. ap->link_time = ap->cur_time;
  2051. ap->flags ^= (MR_TOGGLE_TX);
  2052. if (ap->rxconfig & 0x0008)
  2053. ap->flags |= MR_TOGGLE_RX;
  2054. if (ap->rxconfig & ANEG_CFG_NP)
  2055. ap->flags |= MR_NP_RX;
  2056. ap->flags |= MR_PAGE_RX;
  2057. ap->state = ANEG_STATE_COMPLETE_ACK;
  2058. ret = ANEG_TIMER_ENAB;
  2059. break;
  2060. case ANEG_STATE_COMPLETE_ACK:
  2061. if (ap->ability_match != 0 &&
  2062. ap->rxconfig == 0) {
  2063. ap->state = ANEG_STATE_AN_ENABLE;
  2064. break;
  2065. }
  2066. delta = ap->cur_time - ap->link_time;
  2067. if (delta > ANEG_STATE_SETTLE_TIME) {
  2068. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2069. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2070. } else {
  2071. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2072. !(ap->flags & MR_NP_RX)) {
  2073. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2074. } else {
  2075. ret = ANEG_FAILED;
  2076. }
  2077. }
  2078. }
  2079. break;
  2080. case ANEG_STATE_IDLE_DETECT_INIT:
  2081. ap->link_time = ap->cur_time;
  2082. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2083. tw32_f(MAC_MODE, tp->mac_mode);
  2084. udelay(40);
  2085. ap->state = ANEG_STATE_IDLE_DETECT;
  2086. ret = ANEG_TIMER_ENAB;
  2087. break;
  2088. case ANEG_STATE_IDLE_DETECT:
  2089. if (ap->ability_match != 0 &&
  2090. ap->rxconfig == 0) {
  2091. ap->state = ANEG_STATE_AN_ENABLE;
  2092. break;
  2093. }
  2094. delta = ap->cur_time - ap->link_time;
  2095. if (delta > ANEG_STATE_SETTLE_TIME) {
  2096. /* XXX another gem from the Broadcom driver :( */
  2097. ap->state = ANEG_STATE_LINK_OK;
  2098. }
  2099. break;
  2100. case ANEG_STATE_LINK_OK:
  2101. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  2102. ret = ANEG_DONE;
  2103. break;
  2104. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  2105. /* ??? unimplemented */
  2106. break;
  2107. case ANEG_STATE_NEXT_PAGE_WAIT:
  2108. /* ??? unimplemented */
  2109. break;
  2110. default:
  2111. ret = ANEG_FAILED;
  2112. break;
  2113. };
  2114. return ret;
  2115. }
  2116. static int fiber_autoneg(struct tg3 *tp, u32 *flags)
  2117. {
  2118. int res = 0;
  2119. struct tg3_fiber_aneginfo aninfo;
  2120. int status = ANEG_FAILED;
  2121. unsigned int tick;
  2122. u32 tmp;
  2123. tw32_f(MAC_TX_AUTO_NEG, 0);
  2124. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  2125. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  2126. udelay(40);
  2127. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  2128. udelay(40);
  2129. memset(&aninfo, 0, sizeof(aninfo));
  2130. aninfo.flags |= MR_AN_ENABLE;
  2131. aninfo.state = ANEG_STATE_UNKNOWN;
  2132. aninfo.cur_time = 0;
  2133. tick = 0;
  2134. while (++tick < 195000) {
  2135. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  2136. if (status == ANEG_DONE || status == ANEG_FAILED)
  2137. break;
  2138. udelay(1);
  2139. }
  2140. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2141. tw32_f(MAC_MODE, tp->mac_mode);
  2142. udelay(40);
  2143. *flags = aninfo.flags;
  2144. if (status == ANEG_DONE &&
  2145. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  2146. MR_LP_ADV_FULL_DUPLEX)))
  2147. res = 1;
  2148. return res;
  2149. }
  2150. static void tg3_init_bcm8002(struct tg3 *tp)
  2151. {
  2152. u32 mac_status = tr32(MAC_STATUS);
  2153. int i;
  2154. /* Reset when initting first time or we have a link. */
  2155. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  2156. !(mac_status & MAC_STATUS_PCS_SYNCED))
  2157. return;
  2158. /* Set PLL lock range. */
  2159. tg3_writephy(tp, 0x16, 0x8007);
  2160. /* SW reset */
  2161. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  2162. /* Wait for reset to complete. */
  2163. /* XXX schedule_timeout() ... */
  2164. for (i = 0; i < 500; i++)
  2165. udelay(10);
  2166. /* Config mode; select PMA/Ch 1 regs. */
  2167. tg3_writephy(tp, 0x10, 0x8411);
  2168. /* Enable auto-lock and comdet, select txclk for tx. */
  2169. tg3_writephy(tp, 0x11, 0x0a10);
  2170. tg3_writephy(tp, 0x18, 0x00a0);
  2171. tg3_writephy(tp, 0x16, 0x41ff);
  2172. /* Assert and deassert POR. */
  2173. tg3_writephy(tp, 0x13, 0x0400);
  2174. udelay(40);
  2175. tg3_writephy(tp, 0x13, 0x0000);
  2176. tg3_writephy(tp, 0x11, 0x0a50);
  2177. udelay(40);
  2178. tg3_writephy(tp, 0x11, 0x0a10);
  2179. /* Wait for signal to stabilize */
  2180. /* XXX schedule_timeout() ... */
  2181. for (i = 0; i < 15000; i++)
  2182. udelay(10);
  2183. /* Deselect the channel register so we can read the PHYID
  2184. * later.
  2185. */
  2186. tg3_writephy(tp, 0x10, 0x8011);
  2187. }
  2188. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  2189. {
  2190. u32 sg_dig_ctrl, sg_dig_status;
  2191. u32 serdes_cfg, expected_sg_dig_ctrl;
  2192. int workaround, port_a;
  2193. int current_link_up;
  2194. serdes_cfg = 0;
  2195. expected_sg_dig_ctrl = 0;
  2196. workaround = 0;
  2197. port_a = 1;
  2198. current_link_up = 0;
  2199. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  2200. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  2201. workaround = 1;
  2202. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  2203. port_a = 0;
  2204. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  2205. /* preserve bits 20-23 for voltage regulator */
  2206. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  2207. }
  2208. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2209. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  2210. if (sg_dig_ctrl & (1 << 31)) {
  2211. if (workaround) {
  2212. u32 val = serdes_cfg;
  2213. if (port_a)
  2214. val |= 0xc010000;
  2215. else
  2216. val |= 0x4010000;
  2217. tw32_f(MAC_SERDES_CFG, val);
  2218. }
  2219. tw32_f(SG_DIG_CTRL, 0x01388400);
  2220. }
  2221. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  2222. tg3_setup_flow_control(tp, 0, 0);
  2223. current_link_up = 1;
  2224. }
  2225. goto out;
  2226. }
  2227. /* Want auto-negotiation. */
  2228. expected_sg_dig_ctrl = 0x81388400;
  2229. /* Pause capability */
  2230. expected_sg_dig_ctrl |= (1 << 11);
  2231. /* Asymettric pause */
  2232. expected_sg_dig_ctrl |= (1 << 12);
  2233. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  2234. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  2235. tp->serdes_counter &&
  2236. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  2237. MAC_STATUS_RCVD_CFG)) ==
  2238. MAC_STATUS_PCS_SYNCED)) {
  2239. tp->serdes_counter--;
  2240. current_link_up = 1;
  2241. goto out;
  2242. }
  2243. restart_autoneg:
  2244. if (workaround)
  2245. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  2246. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | (1 << 30));
  2247. udelay(5);
  2248. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  2249. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2250. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2251. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  2252. MAC_STATUS_SIGNAL_DET)) {
  2253. sg_dig_status = tr32(SG_DIG_STATUS);
  2254. mac_status = tr32(MAC_STATUS);
  2255. if ((sg_dig_status & (1 << 1)) &&
  2256. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  2257. u32 local_adv, remote_adv;
  2258. local_adv = ADVERTISE_PAUSE_CAP;
  2259. remote_adv = 0;
  2260. if (sg_dig_status & (1 << 19))
  2261. remote_adv |= LPA_PAUSE_CAP;
  2262. if (sg_dig_status & (1 << 20))
  2263. remote_adv |= LPA_PAUSE_ASYM;
  2264. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2265. current_link_up = 1;
  2266. tp->serdes_counter = 0;
  2267. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2268. } else if (!(sg_dig_status & (1 << 1))) {
  2269. if (tp->serdes_counter)
  2270. tp->serdes_counter--;
  2271. else {
  2272. if (workaround) {
  2273. u32 val = serdes_cfg;
  2274. if (port_a)
  2275. val |= 0xc010000;
  2276. else
  2277. val |= 0x4010000;
  2278. tw32_f(MAC_SERDES_CFG, val);
  2279. }
  2280. tw32_f(SG_DIG_CTRL, 0x01388400);
  2281. udelay(40);
  2282. /* Link parallel detection - link is up */
  2283. /* only if we have PCS_SYNC and not */
  2284. /* receiving config code words */
  2285. mac_status = tr32(MAC_STATUS);
  2286. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  2287. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  2288. tg3_setup_flow_control(tp, 0, 0);
  2289. current_link_up = 1;
  2290. tp->tg3_flags2 |=
  2291. TG3_FLG2_PARALLEL_DETECT;
  2292. tp->serdes_counter =
  2293. SERDES_PARALLEL_DET_TIMEOUT;
  2294. } else
  2295. goto restart_autoneg;
  2296. }
  2297. }
  2298. } else {
  2299. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2300. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2301. }
  2302. out:
  2303. return current_link_up;
  2304. }
  2305. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  2306. {
  2307. int current_link_up = 0;
  2308. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  2309. goto out;
  2310. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2311. u32 flags;
  2312. int i;
  2313. if (fiber_autoneg(tp, &flags)) {
  2314. u32 local_adv, remote_adv;
  2315. local_adv = ADVERTISE_PAUSE_CAP;
  2316. remote_adv = 0;
  2317. if (flags & MR_LP_ADV_SYM_PAUSE)
  2318. remote_adv |= LPA_PAUSE_CAP;
  2319. if (flags & MR_LP_ADV_ASYM_PAUSE)
  2320. remote_adv |= LPA_PAUSE_ASYM;
  2321. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2322. current_link_up = 1;
  2323. }
  2324. for (i = 0; i < 30; i++) {
  2325. udelay(20);
  2326. tw32_f(MAC_STATUS,
  2327. (MAC_STATUS_SYNC_CHANGED |
  2328. MAC_STATUS_CFG_CHANGED));
  2329. udelay(40);
  2330. if ((tr32(MAC_STATUS) &
  2331. (MAC_STATUS_SYNC_CHANGED |
  2332. MAC_STATUS_CFG_CHANGED)) == 0)
  2333. break;
  2334. }
  2335. mac_status = tr32(MAC_STATUS);
  2336. if (current_link_up == 0 &&
  2337. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  2338. !(mac_status & MAC_STATUS_RCVD_CFG))
  2339. current_link_up = 1;
  2340. } else {
  2341. /* Forcing 1000FD link up. */
  2342. current_link_up = 1;
  2343. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  2344. udelay(40);
  2345. tw32_f(MAC_MODE, tp->mac_mode);
  2346. udelay(40);
  2347. }
  2348. out:
  2349. return current_link_up;
  2350. }
  2351. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  2352. {
  2353. u32 orig_pause_cfg;
  2354. u16 orig_active_speed;
  2355. u8 orig_active_duplex;
  2356. u32 mac_status;
  2357. int current_link_up;
  2358. int i;
  2359. orig_pause_cfg =
  2360. (tp->tg3_flags & (TG3_FLAG_RX_PAUSE |
  2361. TG3_FLAG_TX_PAUSE));
  2362. orig_active_speed = tp->link_config.active_speed;
  2363. orig_active_duplex = tp->link_config.active_duplex;
  2364. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  2365. netif_carrier_ok(tp->dev) &&
  2366. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  2367. mac_status = tr32(MAC_STATUS);
  2368. mac_status &= (MAC_STATUS_PCS_SYNCED |
  2369. MAC_STATUS_SIGNAL_DET |
  2370. MAC_STATUS_CFG_CHANGED |
  2371. MAC_STATUS_RCVD_CFG);
  2372. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  2373. MAC_STATUS_SIGNAL_DET)) {
  2374. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2375. MAC_STATUS_CFG_CHANGED));
  2376. return 0;
  2377. }
  2378. }
  2379. tw32_f(MAC_TX_AUTO_NEG, 0);
  2380. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  2381. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  2382. tw32_f(MAC_MODE, tp->mac_mode);
  2383. udelay(40);
  2384. if (tp->phy_id == PHY_ID_BCM8002)
  2385. tg3_init_bcm8002(tp);
  2386. /* Enable link change event even when serdes polling. */
  2387. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2388. udelay(40);
  2389. current_link_up = 0;
  2390. mac_status = tr32(MAC_STATUS);
  2391. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  2392. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  2393. else
  2394. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  2395. tp->hw_status->status =
  2396. (SD_STATUS_UPDATED |
  2397. (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
  2398. for (i = 0; i < 100; i++) {
  2399. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2400. MAC_STATUS_CFG_CHANGED));
  2401. udelay(5);
  2402. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  2403. MAC_STATUS_CFG_CHANGED |
  2404. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  2405. break;
  2406. }
  2407. mac_status = tr32(MAC_STATUS);
  2408. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  2409. current_link_up = 0;
  2410. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  2411. tp->serdes_counter == 0) {
  2412. tw32_f(MAC_MODE, (tp->mac_mode |
  2413. MAC_MODE_SEND_CONFIGS));
  2414. udelay(1);
  2415. tw32_f(MAC_MODE, tp->mac_mode);
  2416. }
  2417. }
  2418. if (current_link_up == 1) {
  2419. tp->link_config.active_speed = SPEED_1000;
  2420. tp->link_config.active_duplex = DUPLEX_FULL;
  2421. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2422. LED_CTRL_LNKLED_OVERRIDE |
  2423. LED_CTRL_1000MBPS_ON));
  2424. } else {
  2425. tp->link_config.active_speed = SPEED_INVALID;
  2426. tp->link_config.active_duplex = DUPLEX_INVALID;
  2427. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2428. LED_CTRL_LNKLED_OVERRIDE |
  2429. LED_CTRL_TRAFFIC_OVERRIDE));
  2430. }
  2431. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2432. if (current_link_up)
  2433. netif_carrier_on(tp->dev);
  2434. else
  2435. netif_carrier_off(tp->dev);
  2436. tg3_link_report(tp);
  2437. } else {
  2438. u32 now_pause_cfg =
  2439. tp->tg3_flags & (TG3_FLAG_RX_PAUSE |
  2440. TG3_FLAG_TX_PAUSE);
  2441. if (orig_pause_cfg != now_pause_cfg ||
  2442. orig_active_speed != tp->link_config.active_speed ||
  2443. orig_active_duplex != tp->link_config.active_duplex)
  2444. tg3_link_report(tp);
  2445. }
  2446. return 0;
  2447. }
  2448. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  2449. {
  2450. int current_link_up, err = 0;
  2451. u32 bmsr, bmcr;
  2452. u16 current_speed;
  2453. u8 current_duplex;
  2454. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2455. tw32_f(MAC_MODE, tp->mac_mode);
  2456. udelay(40);
  2457. tw32(MAC_EVENT, 0);
  2458. tw32_f(MAC_STATUS,
  2459. (MAC_STATUS_SYNC_CHANGED |
  2460. MAC_STATUS_CFG_CHANGED |
  2461. MAC_STATUS_MI_COMPLETION |
  2462. MAC_STATUS_LNKSTATE_CHANGED));
  2463. udelay(40);
  2464. if (force_reset)
  2465. tg3_phy_reset(tp);
  2466. current_link_up = 0;
  2467. current_speed = SPEED_INVALID;
  2468. current_duplex = DUPLEX_INVALID;
  2469. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2470. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2471. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  2472. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  2473. bmsr |= BMSR_LSTATUS;
  2474. else
  2475. bmsr &= ~BMSR_LSTATUS;
  2476. }
  2477. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  2478. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  2479. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  2480. /* do nothing, just check for link up at the end */
  2481. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2482. u32 adv, new_adv;
  2483. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2484. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  2485. ADVERTISE_1000XPAUSE |
  2486. ADVERTISE_1000XPSE_ASYM |
  2487. ADVERTISE_SLCT);
  2488. /* Always advertise symmetric PAUSE just like copper */
  2489. new_adv |= ADVERTISE_1000XPAUSE;
  2490. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2491. new_adv |= ADVERTISE_1000XHALF;
  2492. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2493. new_adv |= ADVERTISE_1000XFULL;
  2494. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  2495. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2496. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  2497. tg3_writephy(tp, MII_BMCR, bmcr);
  2498. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2499. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  2500. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2501. return err;
  2502. }
  2503. } else {
  2504. u32 new_bmcr;
  2505. bmcr &= ~BMCR_SPEED1000;
  2506. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  2507. if (tp->link_config.duplex == DUPLEX_FULL)
  2508. new_bmcr |= BMCR_FULLDPLX;
  2509. if (new_bmcr != bmcr) {
  2510. /* BMCR_SPEED1000 is a reserved bit that needs
  2511. * to be set on write.
  2512. */
  2513. new_bmcr |= BMCR_SPEED1000;
  2514. /* Force a linkdown */
  2515. if (netif_carrier_ok(tp->dev)) {
  2516. u32 adv;
  2517. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2518. adv &= ~(ADVERTISE_1000XFULL |
  2519. ADVERTISE_1000XHALF |
  2520. ADVERTISE_SLCT);
  2521. tg3_writephy(tp, MII_ADVERTISE, adv);
  2522. tg3_writephy(tp, MII_BMCR, bmcr |
  2523. BMCR_ANRESTART |
  2524. BMCR_ANENABLE);
  2525. udelay(10);
  2526. netif_carrier_off(tp->dev);
  2527. }
  2528. tg3_writephy(tp, MII_BMCR, new_bmcr);
  2529. bmcr = new_bmcr;
  2530. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2531. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2532. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2533. ASIC_REV_5714) {
  2534. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  2535. bmsr |= BMSR_LSTATUS;
  2536. else
  2537. bmsr &= ~BMSR_LSTATUS;
  2538. }
  2539. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2540. }
  2541. }
  2542. if (bmsr & BMSR_LSTATUS) {
  2543. current_speed = SPEED_1000;
  2544. current_link_up = 1;
  2545. if (bmcr & BMCR_FULLDPLX)
  2546. current_duplex = DUPLEX_FULL;
  2547. else
  2548. current_duplex = DUPLEX_HALF;
  2549. if (bmcr & BMCR_ANENABLE) {
  2550. u32 local_adv, remote_adv, common;
  2551. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  2552. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  2553. common = local_adv & remote_adv;
  2554. if (common & (ADVERTISE_1000XHALF |
  2555. ADVERTISE_1000XFULL)) {
  2556. if (common & ADVERTISE_1000XFULL)
  2557. current_duplex = DUPLEX_FULL;
  2558. else
  2559. current_duplex = DUPLEX_HALF;
  2560. tg3_setup_flow_control(tp, local_adv,
  2561. remote_adv);
  2562. }
  2563. else
  2564. current_link_up = 0;
  2565. }
  2566. }
  2567. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2568. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2569. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2570. tw32_f(MAC_MODE, tp->mac_mode);
  2571. udelay(40);
  2572. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2573. tp->link_config.active_speed = current_speed;
  2574. tp->link_config.active_duplex = current_duplex;
  2575. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2576. if (current_link_up)
  2577. netif_carrier_on(tp->dev);
  2578. else {
  2579. netif_carrier_off(tp->dev);
  2580. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2581. }
  2582. tg3_link_report(tp);
  2583. }
  2584. return err;
  2585. }
  2586. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  2587. {
  2588. if (tp->serdes_counter) {
  2589. /* Give autoneg time to complete. */
  2590. tp->serdes_counter--;
  2591. return;
  2592. }
  2593. if (!netif_carrier_ok(tp->dev) &&
  2594. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  2595. u32 bmcr;
  2596. tg3_readphy(tp, MII_BMCR, &bmcr);
  2597. if (bmcr & BMCR_ANENABLE) {
  2598. u32 phy1, phy2;
  2599. /* Select shadow register 0x1f */
  2600. tg3_writephy(tp, 0x1c, 0x7c00);
  2601. tg3_readphy(tp, 0x1c, &phy1);
  2602. /* Select expansion interrupt status register */
  2603. tg3_writephy(tp, 0x17, 0x0f01);
  2604. tg3_readphy(tp, 0x15, &phy2);
  2605. tg3_readphy(tp, 0x15, &phy2);
  2606. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  2607. /* We have signal detect and not receiving
  2608. * config code words, link is up by parallel
  2609. * detection.
  2610. */
  2611. bmcr &= ~BMCR_ANENABLE;
  2612. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  2613. tg3_writephy(tp, MII_BMCR, bmcr);
  2614. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  2615. }
  2616. }
  2617. }
  2618. else if (netif_carrier_ok(tp->dev) &&
  2619. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  2620. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  2621. u32 phy2;
  2622. /* Select expansion interrupt status register */
  2623. tg3_writephy(tp, 0x17, 0x0f01);
  2624. tg3_readphy(tp, 0x15, &phy2);
  2625. if (phy2 & 0x20) {
  2626. u32 bmcr;
  2627. /* Config code words received, turn on autoneg. */
  2628. tg3_readphy(tp, MII_BMCR, &bmcr);
  2629. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  2630. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2631. }
  2632. }
  2633. }
  2634. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  2635. {
  2636. int err;
  2637. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  2638. err = tg3_setup_fiber_phy(tp, force_reset);
  2639. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  2640. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  2641. } else {
  2642. err = tg3_setup_copper_phy(tp, force_reset);
  2643. }
  2644. if (tp->link_config.active_speed == SPEED_1000 &&
  2645. tp->link_config.active_duplex == DUPLEX_HALF)
  2646. tw32(MAC_TX_LENGTHS,
  2647. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2648. (6 << TX_LENGTHS_IPG_SHIFT) |
  2649. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2650. else
  2651. tw32(MAC_TX_LENGTHS,
  2652. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2653. (6 << TX_LENGTHS_IPG_SHIFT) |
  2654. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2655. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2656. if (netif_carrier_ok(tp->dev)) {
  2657. tw32(HOSTCC_STAT_COAL_TICKS,
  2658. tp->coal.stats_block_coalesce_usecs);
  2659. } else {
  2660. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  2661. }
  2662. }
  2663. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  2664. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  2665. if (!netif_carrier_ok(tp->dev))
  2666. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  2667. tp->pwrmgmt_thresh;
  2668. else
  2669. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  2670. tw32(PCIE_PWR_MGMT_THRESH, val);
  2671. }
  2672. return err;
  2673. }
  2674. /* This is called whenever we suspect that the system chipset is re-
  2675. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  2676. * is bogus tx completions. We try to recover by setting the
  2677. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  2678. * in the workqueue.
  2679. */
  2680. static void tg3_tx_recover(struct tg3 *tp)
  2681. {
  2682. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  2683. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  2684. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  2685. "mapped I/O cycles to the network device, attempting to "
  2686. "recover. Please report the problem to the driver maintainer "
  2687. "and include system chipset information.\n", tp->dev->name);
  2688. spin_lock(&tp->lock);
  2689. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  2690. spin_unlock(&tp->lock);
  2691. }
  2692. static inline u32 tg3_tx_avail(struct tg3 *tp)
  2693. {
  2694. smp_mb();
  2695. return (tp->tx_pending -
  2696. ((tp->tx_prod - tp->tx_cons) & (TG3_TX_RING_SIZE - 1)));
  2697. }
  2698. /* Tigon3 never reports partial packet sends. So we do not
  2699. * need special logic to handle SKBs that have not had all
  2700. * of their frags sent yet, like SunGEM does.
  2701. */
  2702. static void tg3_tx(struct tg3 *tp)
  2703. {
  2704. u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
  2705. u32 sw_idx = tp->tx_cons;
  2706. while (sw_idx != hw_idx) {
  2707. struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
  2708. struct sk_buff *skb = ri->skb;
  2709. int i, tx_bug = 0;
  2710. if (unlikely(skb == NULL)) {
  2711. tg3_tx_recover(tp);
  2712. return;
  2713. }
  2714. pci_unmap_single(tp->pdev,
  2715. pci_unmap_addr(ri, mapping),
  2716. skb_headlen(skb),
  2717. PCI_DMA_TODEVICE);
  2718. ri->skb = NULL;
  2719. sw_idx = NEXT_TX(sw_idx);
  2720. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  2721. ri = &tp->tx_buffers[sw_idx];
  2722. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  2723. tx_bug = 1;
  2724. pci_unmap_page(tp->pdev,
  2725. pci_unmap_addr(ri, mapping),
  2726. skb_shinfo(skb)->frags[i].size,
  2727. PCI_DMA_TODEVICE);
  2728. sw_idx = NEXT_TX(sw_idx);
  2729. }
  2730. dev_kfree_skb(skb);
  2731. if (unlikely(tx_bug)) {
  2732. tg3_tx_recover(tp);
  2733. return;
  2734. }
  2735. }
  2736. tp->tx_cons = sw_idx;
  2737. /* Need to make the tx_cons update visible to tg3_start_xmit()
  2738. * before checking for netif_queue_stopped(). Without the
  2739. * memory barrier, there is a small possibility that tg3_start_xmit()
  2740. * will miss it and cause the queue to be stopped forever.
  2741. */
  2742. smp_mb();
  2743. if (unlikely(netif_queue_stopped(tp->dev) &&
  2744. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))) {
  2745. netif_tx_lock(tp->dev);
  2746. if (netif_queue_stopped(tp->dev) &&
  2747. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))
  2748. netif_wake_queue(tp->dev);
  2749. netif_tx_unlock(tp->dev);
  2750. }
  2751. }
  2752. /* Returns size of skb allocated or < 0 on error.
  2753. *
  2754. * We only need to fill in the address because the other members
  2755. * of the RX descriptor are invariant, see tg3_init_rings.
  2756. *
  2757. * Note the purposeful assymetry of cpu vs. chip accesses. For
  2758. * posting buffers we only dirty the first cache line of the RX
  2759. * descriptor (containing the address). Whereas for the RX status
  2760. * buffers the cpu only reads the last cacheline of the RX descriptor
  2761. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  2762. */
  2763. static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
  2764. int src_idx, u32 dest_idx_unmasked)
  2765. {
  2766. struct tg3_rx_buffer_desc *desc;
  2767. struct ring_info *map, *src_map;
  2768. struct sk_buff *skb;
  2769. dma_addr_t mapping;
  2770. int skb_size, dest_idx;
  2771. src_map = NULL;
  2772. switch (opaque_key) {
  2773. case RXD_OPAQUE_RING_STD:
  2774. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2775. desc = &tp->rx_std[dest_idx];
  2776. map = &tp->rx_std_buffers[dest_idx];
  2777. if (src_idx >= 0)
  2778. src_map = &tp->rx_std_buffers[src_idx];
  2779. skb_size = tp->rx_pkt_buf_sz;
  2780. break;
  2781. case RXD_OPAQUE_RING_JUMBO:
  2782. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2783. desc = &tp->rx_jumbo[dest_idx];
  2784. map = &tp->rx_jumbo_buffers[dest_idx];
  2785. if (src_idx >= 0)
  2786. src_map = &tp->rx_jumbo_buffers[src_idx];
  2787. skb_size = RX_JUMBO_PKT_BUF_SZ;
  2788. break;
  2789. default:
  2790. return -EINVAL;
  2791. };
  2792. /* Do not overwrite any of the map or rp information
  2793. * until we are sure we can commit to a new buffer.
  2794. *
  2795. * Callers depend upon this behavior and assume that
  2796. * we leave everything unchanged if we fail.
  2797. */
  2798. skb = netdev_alloc_skb(tp->dev, skb_size);
  2799. if (skb == NULL)
  2800. return -ENOMEM;
  2801. skb_reserve(skb, tp->rx_offset);
  2802. mapping = pci_map_single(tp->pdev, skb->data,
  2803. skb_size - tp->rx_offset,
  2804. PCI_DMA_FROMDEVICE);
  2805. map->skb = skb;
  2806. pci_unmap_addr_set(map, mapping, mapping);
  2807. if (src_map != NULL)
  2808. src_map->skb = NULL;
  2809. desc->addr_hi = ((u64)mapping >> 32);
  2810. desc->addr_lo = ((u64)mapping & 0xffffffff);
  2811. return skb_size;
  2812. }
  2813. /* We only need to move over in the address because the other
  2814. * members of the RX descriptor are invariant. See notes above
  2815. * tg3_alloc_rx_skb for full details.
  2816. */
  2817. static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
  2818. int src_idx, u32 dest_idx_unmasked)
  2819. {
  2820. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  2821. struct ring_info *src_map, *dest_map;
  2822. int dest_idx;
  2823. switch (opaque_key) {
  2824. case RXD_OPAQUE_RING_STD:
  2825. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2826. dest_desc = &tp->rx_std[dest_idx];
  2827. dest_map = &tp->rx_std_buffers[dest_idx];
  2828. src_desc = &tp->rx_std[src_idx];
  2829. src_map = &tp->rx_std_buffers[src_idx];
  2830. break;
  2831. case RXD_OPAQUE_RING_JUMBO:
  2832. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2833. dest_desc = &tp->rx_jumbo[dest_idx];
  2834. dest_map = &tp->rx_jumbo_buffers[dest_idx];
  2835. src_desc = &tp->rx_jumbo[src_idx];
  2836. src_map = &tp->rx_jumbo_buffers[src_idx];
  2837. break;
  2838. default:
  2839. return;
  2840. };
  2841. dest_map->skb = src_map->skb;
  2842. pci_unmap_addr_set(dest_map, mapping,
  2843. pci_unmap_addr(src_map, mapping));
  2844. dest_desc->addr_hi = src_desc->addr_hi;
  2845. dest_desc->addr_lo = src_desc->addr_lo;
  2846. src_map->skb = NULL;
  2847. }
  2848. #if TG3_VLAN_TAG_USED
  2849. static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
  2850. {
  2851. return vlan_hwaccel_receive_skb(skb, tp->vlgrp, vlan_tag);
  2852. }
  2853. #endif
  2854. /* The RX ring scheme is composed of multiple rings which post fresh
  2855. * buffers to the chip, and one special ring the chip uses to report
  2856. * status back to the host.
  2857. *
  2858. * The special ring reports the status of received packets to the
  2859. * host. The chip does not write into the original descriptor the
  2860. * RX buffer was obtained from. The chip simply takes the original
  2861. * descriptor as provided by the host, updates the status and length
  2862. * field, then writes this into the next status ring entry.
  2863. *
  2864. * Each ring the host uses to post buffers to the chip is described
  2865. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  2866. * it is first placed into the on-chip ram. When the packet's length
  2867. * is known, it walks down the TG3_BDINFO entries to select the ring.
  2868. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  2869. * which is within the range of the new packet's length is chosen.
  2870. *
  2871. * The "separate ring for rx status" scheme may sound queer, but it makes
  2872. * sense from a cache coherency perspective. If only the host writes
  2873. * to the buffer post rings, and only the chip writes to the rx status
  2874. * rings, then cache lines never move beyond shared-modified state.
  2875. * If both the host and chip were to write into the same ring, cache line
  2876. * eviction could occur since both entities want it in an exclusive state.
  2877. */
  2878. static int tg3_rx(struct tg3 *tp, int budget)
  2879. {
  2880. u32 work_mask, rx_std_posted = 0;
  2881. u32 sw_idx = tp->rx_rcb_ptr;
  2882. u16 hw_idx;
  2883. int received;
  2884. hw_idx = tp->hw_status->idx[0].rx_producer;
  2885. /*
  2886. * We need to order the read of hw_idx and the read of
  2887. * the opaque cookie.
  2888. */
  2889. rmb();
  2890. work_mask = 0;
  2891. received = 0;
  2892. while (sw_idx != hw_idx && budget > 0) {
  2893. struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
  2894. unsigned int len;
  2895. struct sk_buff *skb;
  2896. dma_addr_t dma_addr;
  2897. u32 opaque_key, desc_idx, *post_ptr;
  2898. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  2899. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  2900. if (opaque_key == RXD_OPAQUE_RING_STD) {
  2901. dma_addr = pci_unmap_addr(&tp->rx_std_buffers[desc_idx],
  2902. mapping);
  2903. skb = tp->rx_std_buffers[desc_idx].skb;
  2904. post_ptr = &tp->rx_std_ptr;
  2905. rx_std_posted++;
  2906. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  2907. dma_addr = pci_unmap_addr(&tp->rx_jumbo_buffers[desc_idx],
  2908. mapping);
  2909. skb = tp->rx_jumbo_buffers[desc_idx].skb;
  2910. post_ptr = &tp->rx_jumbo_ptr;
  2911. }
  2912. else {
  2913. goto next_pkt_nopost;
  2914. }
  2915. work_mask |= opaque_key;
  2916. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  2917. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  2918. drop_it:
  2919. tg3_recycle_rx(tp, opaque_key,
  2920. desc_idx, *post_ptr);
  2921. drop_it_no_recycle:
  2922. /* Other statistics kept track of by card. */
  2923. tp->net_stats.rx_dropped++;
  2924. goto next_pkt;
  2925. }
  2926. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4; /* omit crc */
  2927. if (len > RX_COPY_THRESHOLD
  2928. && tp->rx_offset == 2
  2929. /* rx_offset != 2 iff this is a 5701 card running
  2930. * in PCI-X mode [see tg3_get_invariants()] */
  2931. ) {
  2932. int skb_size;
  2933. skb_size = tg3_alloc_rx_skb(tp, opaque_key,
  2934. desc_idx, *post_ptr);
  2935. if (skb_size < 0)
  2936. goto drop_it;
  2937. pci_unmap_single(tp->pdev, dma_addr,
  2938. skb_size - tp->rx_offset,
  2939. PCI_DMA_FROMDEVICE);
  2940. skb_put(skb, len);
  2941. } else {
  2942. struct sk_buff *copy_skb;
  2943. tg3_recycle_rx(tp, opaque_key,
  2944. desc_idx, *post_ptr);
  2945. copy_skb = netdev_alloc_skb(tp->dev, len + 2);
  2946. if (copy_skb == NULL)
  2947. goto drop_it_no_recycle;
  2948. skb_reserve(copy_skb, 2);
  2949. skb_put(copy_skb, len);
  2950. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  2951. skb_copy_from_linear_data(skb, copy_skb->data, len);
  2952. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  2953. /* We'll reuse the original ring buffer. */
  2954. skb = copy_skb;
  2955. }
  2956. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  2957. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  2958. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  2959. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  2960. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2961. else
  2962. skb->ip_summed = CHECKSUM_NONE;
  2963. skb->protocol = eth_type_trans(skb, tp->dev);
  2964. #if TG3_VLAN_TAG_USED
  2965. if (tp->vlgrp != NULL &&
  2966. desc->type_flags & RXD_FLAG_VLAN) {
  2967. tg3_vlan_rx(tp, skb,
  2968. desc->err_vlan & RXD_VLAN_MASK);
  2969. } else
  2970. #endif
  2971. netif_receive_skb(skb);
  2972. tp->dev->last_rx = jiffies;
  2973. received++;
  2974. budget--;
  2975. next_pkt:
  2976. (*post_ptr)++;
  2977. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  2978. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  2979. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX +
  2980. TG3_64BIT_REG_LOW, idx);
  2981. work_mask &= ~RXD_OPAQUE_RING_STD;
  2982. rx_std_posted = 0;
  2983. }
  2984. next_pkt_nopost:
  2985. sw_idx++;
  2986. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  2987. /* Refresh hw_idx to see if there is new work */
  2988. if (sw_idx == hw_idx) {
  2989. hw_idx = tp->hw_status->idx[0].rx_producer;
  2990. rmb();
  2991. }
  2992. }
  2993. /* ACK the status ring. */
  2994. tp->rx_rcb_ptr = sw_idx;
  2995. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
  2996. /* Refill RX ring(s). */
  2997. if (work_mask & RXD_OPAQUE_RING_STD) {
  2998. sw_idx = tp->rx_std_ptr % TG3_RX_RING_SIZE;
  2999. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  3000. sw_idx);
  3001. }
  3002. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3003. sw_idx = tp->rx_jumbo_ptr % TG3_RX_JUMBO_RING_SIZE;
  3004. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  3005. sw_idx);
  3006. }
  3007. mmiowb();
  3008. return received;
  3009. }
  3010. static int tg3_poll_work(struct tg3 *tp, int work_done, int budget)
  3011. {
  3012. struct tg3_hw_status *sblk = tp->hw_status;
  3013. /* handle link change and other phy events */
  3014. if (!(tp->tg3_flags &
  3015. (TG3_FLAG_USE_LINKCHG_REG |
  3016. TG3_FLAG_POLL_SERDES))) {
  3017. if (sblk->status & SD_STATUS_LINK_CHG) {
  3018. sblk->status = SD_STATUS_UPDATED |
  3019. (sblk->status & ~SD_STATUS_LINK_CHG);
  3020. spin_lock(&tp->lock);
  3021. tg3_setup_phy(tp, 0);
  3022. spin_unlock(&tp->lock);
  3023. }
  3024. }
  3025. /* run TX completion thread */
  3026. if (sblk->idx[0].tx_consumer != tp->tx_cons) {
  3027. tg3_tx(tp);
  3028. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3029. return work_done;
  3030. }
  3031. /* run RX thread, within the bounds set by NAPI.
  3032. * All RX "locking" is done by ensuring outside
  3033. * code synchronizes with tg3->napi.poll()
  3034. */
  3035. if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  3036. work_done += tg3_rx(tp, budget - work_done);
  3037. return work_done;
  3038. }
  3039. static int tg3_poll(struct napi_struct *napi, int budget)
  3040. {
  3041. struct tg3 *tp = container_of(napi, struct tg3, napi);
  3042. int work_done = 0;
  3043. struct tg3_hw_status *sblk = tp->hw_status;
  3044. while (1) {
  3045. work_done = tg3_poll_work(tp, work_done, budget);
  3046. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3047. goto tx_recovery;
  3048. if (unlikely(work_done >= budget))
  3049. break;
  3050. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  3051. /* tp->last_tag is used in tg3_restart_ints() below
  3052. * to tell the hw how much work has been processed,
  3053. * so we must read it before checking for more work.
  3054. */
  3055. tp->last_tag = sblk->status_tag;
  3056. rmb();
  3057. } else
  3058. sblk->status &= ~SD_STATUS_UPDATED;
  3059. if (likely(!tg3_has_work(tp))) {
  3060. netif_rx_complete(tp->dev, napi);
  3061. tg3_restart_ints(tp);
  3062. break;
  3063. }
  3064. }
  3065. return work_done;
  3066. tx_recovery:
  3067. /* work_done is guaranteed to be less than budget. */
  3068. netif_rx_complete(tp->dev, napi);
  3069. schedule_work(&tp->reset_task);
  3070. return work_done;
  3071. }
  3072. static void tg3_irq_quiesce(struct tg3 *tp)
  3073. {
  3074. BUG_ON(tp->irq_sync);
  3075. tp->irq_sync = 1;
  3076. smp_mb();
  3077. synchronize_irq(tp->pdev->irq);
  3078. }
  3079. static inline int tg3_irq_sync(struct tg3 *tp)
  3080. {
  3081. return tp->irq_sync;
  3082. }
  3083. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  3084. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  3085. * with as well. Most of the time, this is not necessary except when
  3086. * shutting down the device.
  3087. */
  3088. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  3089. {
  3090. spin_lock_bh(&tp->lock);
  3091. if (irq_sync)
  3092. tg3_irq_quiesce(tp);
  3093. }
  3094. static inline void tg3_full_unlock(struct tg3 *tp)
  3095. {
  3096. spin_unlock_bh(&tp->lock);
  3097. }
  3098. /* One-shot MSI handler - Chip automatically disables interrupt
  3099. * after sending MSI so driver doesn't have to do it.
  3100. */
  3101. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  3102. {
  3103. struct net_device *dev = dev_id;
  3104. struct tg3 *tp = netdev_priv(dev);
  3105. prefetch(tp->hw_status);
  3106. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3107. if (likely(!tg3_irq_sync(tp)))
  3108. netif_rx_schedule(dev, &tp->napi);
  3109. return IRQ_HANDLED;
  3110. }
  3111. /* MSI ISR - No need to check for interrupt sharing and no need to
  3112. * flush status block and interrupt mailbox. PCI ordering rules
  3113. * guarantee that MSI will arrive after the status block.
  3114. */
  3115. static irqreturn_t tg3_msi(int irq, void *dev_id)
  3116. {
  3117. struct net_device *dev = dev_id;
  3118. struct tg3 *tp = netdev_priv(dev);
  3119. prefetch(tp->hw_status);
  3120. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3121. /*
  3122. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3123. * chip-internal interrupt pending events.
  3124. * Writing non-zero to intr-mbox-0 additional tells the
  3125. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3126. * event coalescing.
  3127. */
  3128. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3129. if (likely(!tg3_irq_sync(tp)))
  3130. netif_rx_schedule(dev, &tp->napi);
  3131. return IRQ_RETVAL(1);
  3132. }
  3133. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  3134. {
  3135. struct net_device *dev = dev_id;
  3136. struct tg3 *tp = netdev_priv(dev);
  3137. struct tg3_hw_status *sblk = tp->hw_status;
  3138. unsigned int handled = 1;
  3139. /* In INTx mode, it is possible for the interrupt to arrive at
  3140. * the CPU before the status block posted prior to the interrupt.
  3141. * Reading the PCI State register will confirm whether the
  3142. * interrupt is ours and will flush the status block.
  3143. */
  3144. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  3145. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3146. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3147. handled = 0;
  3148. goto out;
  3149. }
  3150. }
  3151. /*
  3152. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3153. * chip-internal interrupt pending events.
  3154. * Writing non-zero to intr-mbox-0 additional tells the
  3155. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3156. * event coalescing.
  3157. *
  3158. * Flush the mailbox to de-assert the IRQ immediately to prevent
  3159. * spurious interrupts. The flush impacts performance but
  3160. * excessive spurious interrupts can be worse in some cases.
  3161. */
  3162. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3163. if (tg3_irq_sync(tp))
  3164. goto out;
  3165. sblk->status &= ~SD_STATUS_UPDATED;
  3166. if (likely(tg3_has_work(tp))) {
  3167. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3168. netif_rx_schedule(dev, &tp->napi);
  3169. } else {
  3170. /* No work, shared interrupt perhaps? re-enable
  3171. * interrupts, and flush that PCI write
  3172. */
  3173. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  3174. 0x00000000);
  3175. }
  3176. out:
  3177. return IRQ_RETVAL(handled);
  3178. }
  3179. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  3180. {
  3181. struct net_device *dev = dev_id;
  3182. struct tg3 *tp = netdev_priv(dev);
  3183. struct tg3_hw_status *sblk = tp->hw_status;
  3184. unsigned int handled = 1;
  3185. /* In INTx mode, it is possible for the interrupt to arrive at
  3186. * the CPU before the status block posted prior to the interrupt.
  3187. * Reading the PCI State register will confirm whether the
  3188. * interrupt is ours and will flush the status block.
  3189. */
  3190. if (unlikely(sblk->status_tag == tp->last_tag)) {
  3191. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3192. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3193. handled = 0;
  3194. goto out;
  3195. }
  3196. }
  3197. /*
  3198. * writing any value to intr-mbox-0 clears PCI INTA# and
  3199. * chip-internal interrupt pending events.
  3200. * writing non-zero to intr-mbox-0 additional tells the
  3201. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3202. * event coalescing.
  3203. *
  3204. * Flush the mailbox to de-assert the IRQ immediately to prevent
  3205. * spurious interrupts. The flush impacts performance but
  3206. * excessive spurious interrupts can be worse in some cases.
  3207. */
  3208. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3209. if (tg3_irq_sync(tp))
  3210. goto out;
  3211. if (netif_rx_schedule_prep(dev, &tp->napi)) {
  3212. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3213. /* Update last_tag to mark that this status has been
  3214. * seen. Because interrupt may be shared, we may be
  3215. * racing with tg3_poll(), so only update last_tag
  3216. * if tg3_poll() is not scheduled.
  3217. */
  3218. tp->last_tag = sblk->status_tag;
  3219. __netif_rx_schedule(dev, &tp->napi);
  3220. }
  3221. out:
  3222. return IRQ_RETVAL(handled);
  3223. }
  3224. /* ISR for interrupt test */
  3225. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  3226. {
  3227. struct net_device *dev = dev_id;
  3228. struct tg3 *tp = netdev_priv(dev);
  3229. struct tg3_hw_status *sblk = tp->hw_status;
  3230. if ((sblk->status & SD_STATUS_UPDATED) ||
  3231. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3232. tg3_disable_ints(tp);
  3233. return IRQ_RETVAL(1);
  3234. }
  3235. return IRQ_RETVAL(0);
  3236. }
  3237. static int tg3_init_hw(struct tg3 *, int);
  3238. static int tg3_halt(struct tg3 *, int, int);
  3239. /* Restart hardware after configuration changes, self-test, etc.
  3240. * Invoked with tp->lock held.
  3241. */
  3242. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  3243. {
  3244. int err;
  3245. err = tg3_init_hw(tp, reset_phy);
  3246. if (err) {
  3247. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  3248. "aborting.\n", tp->dev->name);
  3249. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  3250. tg3_full_unlock(tp);
  3251. del_timer_sync(&tp->timer);
  3252. tp->irq_sync = 0;
  3253. napi_enable(&tp->napi);
  3254. dev_close(tp->dev);
  3255. tg3_full_lock(tp, 0);
  3256. }
  3257. return err;
  3258. }
  3259. #ifdef CONFIG_NET_POLL_CONTROLLER
  3260. static void tg3_poll_controller(struct net_device *dev)
  3261. {
  3262. struct tg3 *tp = netdev_priv(dev);
  3263. tg3_interrupt(tp->pdev->irq, dev);
  3264. }
  3265. #endif
  3266. static void tg3_reset_task(struct work_struct *work)
  3267. {
  3268. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  3269. unsigned int restart_timer;
  3270. tg3_full_lock(tp, 0);
  3271. if (!netif_running(tp->dev)) {
  3272. tg3_full_unlock(tp);
  3273. return;
  3274. }
  3275. tg3_full_unlock(tp);
  3276. tg3_netif_stop(tp);
  3277. tg3_full_lock(tp, 1);
  3278. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  3279. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  3280. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  3281. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  3282. tp->write32_rx_mbox = tg3_write_flush_reg32;
  3283. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  3284. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  3285. }
  3286. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  3287. if (tg3_init_hw(tp, 1))
  3288. goto out;
  3289. tg3_netif_start(tp);
  3290. if (restart_timer)
  3291. mod_timer(&tp->timer, jiffies + 1);
  3292. out:
  3293. tg3_full_unlock(tp);
  3294. }
  3295. static void tg3_dump_short_state(struct tg3 *tp)
  3296. {
  3297. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  3298. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  3299. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  3300. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  3301. }
  3302. static void tg3_tx_timeout(struct net_device *dev)
  3303. {
  3304. struct tg3 *tp = netdev_priv(dev);
  3305. if (netif_msg_tx_err(tp)) {
  3306. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  3307. dev->name);
  3308. tg3_dump_short_state(tp);
  3309. }
  3310. schedule_work(&tp->reset_task);
  3311. }
  3312. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  3313. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  3314. {
  3315. u32 base = (u32) mapping & 0xffffffff;
  3316. return ((base > 0xffffdcc0) &&
  3317. (base + len + 8 < base));
  3318. }
  3319. /* Test for DMA addresses > 40-bit */
  3320. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  3321. int len)
  3322. {
  3323. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  3324. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  3325. return (((u64) mapping + len) > DMA_40BIT_MASK);
  3326. return 0;
  3327. #else
  3328. return 0;
  3329. #endif
  3330. }
  3331. static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
  3332. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  3333. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  3334. u32 last_plus_one, u32 *start,
  3335. u32 base_flags, u32 mss)
  3336. {
  3337. struct sk_buff *new_skb = skb_copy(skb, GFP_ATOMIC);
  3338. dma_addr_t new_addr = 0;
  3339. u32 entry = *start;
  3340. int i, ret = 0;
  3341. if (!new_skb) {
  3342. ret = -1;
  3343. } else {
  3344. /* New SKB is guaranteed to be linear. */
  3345. entry = *start;
  3346. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  3347. PCI_DMA_TODEVICE);
  3348. /* Make sure new skb does not cross any 4G boundaries.
  3349. * Drop the packet if it does.
  3350. */
  3351. if (tg3_4g_overflow_test(new_addr, new_skb->len)) {
  3352. ret = -1;
  3353. dev_kfree_skb(new_skb);
  3354. new_skb = NULL;
  3355. } else {
  3356. tg3_set_txd(tp, entry, new_addr, new_skb->len,
  3357. base_flags, 1 | (mss << 1));
  3358. *start = NEXT_TX(entry);
  3359. }
  3360. }
  3361. /* Now clean up the sw ring entries. */
  3362. i = 0;
  3363. while (entry != last_plus_one) {
  3364. int len;
  3365. if (i == 0)
  3366. len = skb_headlen(skb);
  3367. else
  3368. len = skb_shinfo(skb)->frags[i-1].size;
  3369. pci_unmap_single(tp->pdev,
  3370. pci_unmap_addr(&tp->tx_buffers[entry], mapping),
  3371. len, PCI_DMA_TODEVICE);
  3372. if (i == 0) {
  3373. tp->tx_buffers[entry].skb = new_skb;
  3374. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, new_addr);
  3375. } else {
  3376. tp->tx_buffers[entry].skb = NULL;
  3377. }
  3378. entry = NEXT_TX(entry);
  3379. i++;
  3380. }
  3381. dev_kfree_skb(skb);
  3382. return ret;
  3383. }
  3384. static void tg3_set_txd(struct tg3 *tp, int entry,
  3385. dma_addr_t mapping, int len, u32 flags,
  3386. u32 mss_and_is_end)
  3387. {
  3388. struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
  3389. int is_end = (mss_and_is_end & 0x1);
  3390. u32 mss = (mss_and_is_end >> 1);
  3391. u32 vlan_tag = 0;
  3392. if (is_end)
  3393. flags |= TXD_FLAG_END;
  3394. if (flags & TXD_FLAG_VLAN) {
  3395. vlan_tag = flags >> 16;
  3396. flags &= 0xffff;
  3397. }
  3398. vlan_tag |= (mss << TXD_MSS_SHIFT);
  3399. txd->addr_hi = ((u64) mapping >> 32);
  3400. txd->addr_lo = ((u64) mapping & 0xffffffff);
  3401. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  3402. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  3403. }
  3404. /* hard_start_xmit for devices that don't have any bugs and
  3405. * support TG3_FLG2_HW_TSO_2 only.
  3406. */
  3407. static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  3408. {
  3409. struct tg3 *tp = netdev_priv(dev);
  3410. dma_addr_t mapping;
  3411. u32 len, entry, base_flags, mss;
  3412. len = skb_headlen(skb);
  3413. /* We are running in BH disabled context with netif_tx_lock
  3414. * and TX reclaim runs via tp->napi.poll inside of a software
  3415. * interrupt. Furthermore, IRQ processing runs lockless so we have
  3416. * no IRQ context deadlocks to worry about either. Rejoice!
  3417. */
  3418. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  3419. if (!netif_queue_stopped(dev)) {
  3420. netif_stop_queue(dev);
  3421. /* This is a hard error, log it. */
  3422. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  3423. "queue awake!\n", dev->name);
  3424. }
  3425. return NETDEV_TX_BUSY;
  3426. }
  3427. entry = tp->tx_prod;
  3428. base_flags = 0;
  3429. mss = 0;
  3430. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  3431. int tcp_opt_len, ip_tcp_len;
  3432. if (skb_header_cloned(skb) &&
  3433. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  3434. dev_kfree_skb(skb);
  3435. goto out_unlock;
  3436. }
  3437. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  3438. mss |= (skb_headlen(skb) - ETH_HLEN) << 9;
  3439. else {
  3440. struct iphdr *iph = ip_hdr(skb);
  3441. tcp_opt_len = tcp_optlen(skb);
  3442. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  3443. iph->check = 0;
  3444. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  3445. mss |= (ip_tcp_len + tcp_opt_len) << 9;
  3446. }
  3447. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  3448. TXD_FLAG_CPU_POST_DMA);
  3449. tcp_hdr(skb)->check = 0;
  3450. }
  3451. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  3452. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  3453. #if TG3_VLAN_TAG_USED
  3454. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  3455. base_flags |= (TXD_FLAG_VLAN |
  3456. (vlan_tx_tag_get(skb) << 16));
  3457. #endif
  3458. /* Queue skb data, a.k.a. the main skb fragment. */
  3459. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  3460. tp->tx_buffers[entry].skb = skb;
  3461. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3462. tg3_set_txd(tp, entry, mapping, len, base_flags,
  3463. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  3464. entry = NEXT_TX(entry);
  3465. /* Now loop through additional data fragments, and queue them. */
  3466. if (skb_shinfo(skb)->nr_frags > 0) {
  3467. unsigned int i, last;
  3468. last = skb_shinfo(skb)->nr_frags - 1;
  3469. for (i = 0; i <= last; i++) {
  3470. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  3471. len = frag->size;
  3472. mapping = pci_map_page(tp->pdev,
  3473. frag->page,
  3474. frag->page_offset,
  3475. len, PCI_DMA_TODEVICE);
  3476. tp->tx_buffers[entry].skb = NULL;
  3477. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3478. tg3_set_txd(tp, entry, mapping, len,
  3479. base_flags, (i == last) | (mss << 1));
  3480. entry = NEXT_TX(entry);
  3481. }
  3482. }
  3483. /* Packets are ready, update Tx producer idx local and on card. */
  3484. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  3485. tp->tx_prod = entry;
  3486. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  3487. netif_stop_queue(dev);
  3488. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  3489. netif_wake_queue(tp->dev);
  3490. }
  3491. out_unlock:
  3492. mmiowb();
  3493. dev->trans_start = jiffies;
  3494. return NETDEV_TX_OK;
  3495. }
  3496. static int tg3_start_xmit_dma_bug(struct sk_buff *, struct net_device *);
  3497. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  3498. * TSO header is greater than 80 bytes.
  3499. */
  3500. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  3501. {
  3502. struct sk_buff *segs, *nskb;
  3503. /* Estimate the number of fragments in the worst case */
  3504. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))) {
  3505. netif_stop_queue(tp->dev);
  3506. if (tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))
  3507. return NETDEV_TX_BUSY;
  3508. netif_wake_queue(tp->dev);
  3509. }
  3510. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  3511. if (unlikely(IS_ERR(segs)))
  3512. goto tg3_tso_bug_end;
  3513. do {
  3514. nskb = segs;
  3515. segs = segs->next;
  3516. nskb->next = NULL;
  3517. tg3_start_xmit_dma_bug(nskb, tp->dev);
  3518. } while (segs);
  3519. tg3_tso_bug_end:
  3520. dev_kfree_skb(skb);
  3521. return NETDEV_TX_OK;
  3522. }
  3523. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  3524. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  3525. */
  3526. static int tg3_start_xmit_dma_bug(struct sk_buff *skb, struct net_device *dev)
  3527. {
  3528. struct tg3 *tp = netdev_priv(dev);
  3529. dma_addr_t mapping;
  3530. u32 len, entry, base_flags, mss;
  3531. int would_hit_hwbug;
  3532. len = skb_headlen(skb);
  3533. /* We are running in BH disabled context with netif_tx_lock
  3534. * and TX reclaim runs via tp->napi.poll inside of a software
  3535. * interrupt. Furthermore, IRQ processing runs lockless so we have
  3536. * no IRQ context deadlocks to worry about either. Rejoice!
  3537. */
  3538. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  3539. if (!netif_queue_stopped(dev)) {
  3540. netif_stop_queue(dev);
  3541. /* This is a hard error, log it. */
  3542. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  3543. "queue awake!\n", dev->name);
  3544. }
  3545. return NETDEV_TX_BUSY;
  3546. }
  3547. entry = tp->tx_prod;
  3548. base_flags = 0;
  3549. if (skb->ip_summed == CHECKSUM_PARTIAL)
  3550. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  3551. mss = 0;
  3552. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  3553. struct iphdr *iph;
  3554. int tcp_opt_len, ip_tcp_len, hdr_len;
  3555. if (skb_header_cloned(skb) &&
  3556. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  3557. dev_kfree_skb(skb);
  3558. goto out_unlock;
  3559. }
  3560. tcp_opt_len = tcp_optlen(skb);
  3561. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  3562. hdr_len = ip_tcp_len + tcp_opt_len;
  3563. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  3564. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  3565. return (tg3_tso_bug(tp, skb));
  3566. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  3567. TXD_FLAG_CPU_POST_DMA);
  3568. iph = ip_hdr(skb);
  3569. iph->check = 0;
  3570. iph->tot_len = htons(mss + hdr_len);
  3571. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  3572. tcp_hdr(skb)->check = 0;
  3573. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  3574. } else
  3575. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  3576. iph->daddr, 0,
  3577. IPPROTO_TCP,
  3578. 0);
  3579. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  3580. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  3581. if (tcp_opt_len || iph->ihl > 5) {
  3582. int tsflags;
  3583. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  3584. mss |= (tsflags << 11);
  3585. }
  3586. } else {
  3587. if (tcp_opt_len || iph->ihl > 5) {
  3588. int tsflags;
  3589. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  3590. base_flags |= tsflags << 12;
  3591. }
  3592. }
  3593. }
  3594. #if TG3_VLAN_TAG_USED
  3595. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  3596. base_flags |= (TXD_FLAG_VLAN |
  3597. (vlan_tx_tag_get(skb) << 16));
  3598. #endif
  3599. /* Queue skb data, a.k.a. the main skb fragment. */
  3600. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  3601. tp->tx_buffers[entry].skb = skb;
  3602. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3603. would_hit_hwbug = 0;
  3604. if (tg3_4g_overflow_test(mapping, len))
  3605. would_hit_hwbug = 1;
  3606. tg3_set_txd(tp, entry, mapping, len, base_flags,
  3607. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  3608. entry = NEXT_TX(entry);
  3609. /* Now loop through additional data fragments, and queue them. */
  3610. if (skb_shinfo(skb)->nr_frags > 0) {
  3611. unsigned int i, last;
  3612. last = skb_shinfo(skb)->nr_frags - 1;
  3613. for (i = 0; i <= last; i++) {
  3614. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  3615. len = frag->size;
  3616. mapping = pci_map_page(tp->pdev,
  3617. frag->page,
  3618. frag->page_offset,
  3619. len, PCI_DMA_TODEVICE);
  3620. tp->tx_buffers[entry].skb = NULL;
  3621. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3622. if (tg3_4g_overflow_test(mapping, len))
  3623. would_hit_hwbug = 1;
  3624. if (tg3_40bit_overflow_test(tp, mapping, len))
  3625. would_hit_hwbug = 1;
  3626. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  3627. tg3_set_txd(tp, entry, mapping, len,
  3628. base_flags, (i == last)|(mss << 1));
  3629. else
  3630. tg3_set_txd(tp, entry, mapping, len,
  3631. base_flags, (i == last));
  3632. entry = NEXT_TX(entry);
  3633. }
  3634. }
  3635. if (would_hit_hwbug) {
  3636. u32 last_plus_one = entry;
  3637. u32 start;
  3638. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  3639. start &= (TG3_TX_RING_SIZE - 1);
  3640. /* If the workaround fails due to memory/mapping
  3641. * failure, silently drop this packet.
  3642. */
  3643. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  3644. &start, base_flags, mss))
  3645. goto out_unlock;
  3646. entry = start;
  3647. }
  3648. /* Packets are ready, update Tx producer idx local and on card. */
  3649. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  3650. tp->tx_prod = entry;
  3651. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  3652. netif_stop_queue(dev);
  3653. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  3654. netif_wake_queue(tp->dev);
  3655. }
  3656. out_unlock:
  3657. mmiowb();
  3658. dev->trans_start = jiffies;
  3659. return NETDEV_TX_OK;
  3660. }
  3661. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  3662. int new_mtu)
  3663. {
  3664. dev->mtu = new_mtu;
  3665. if (new_mtu > ETH_DATA_LEN) {
  3666. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  3667. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  3668. ethtool_op_set_tso(dev, 0);
  3669. }
  3670. else
  3671. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  3672. } else {
  3673. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  3674. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  3675. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  3676. }
  3677. }
  3678. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  3679. {
  3680. struct tg3 *tp = netdev_priv(dev);
  3681. int err;
  3682. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  3683. return -EINVAL;
  3684. if (!netif_running(dev)) {
  3685. /* We'll just catch it later when the
  3686. * device is up'd.
  3687. */
  3688. tg3_set_mtu(dev, tp, new_mtu);
  3689. return 0;
  3690. }
  3691. tg3_netif_stop(tp);
  3692. tg3_full_lock(tp, 1);
  3693. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  3694. tg3_set_mtu(dev, tp, new_mtu);
  3695. err = tg3_restart_hw(tp, 0);
  3696. if (!err)
  3697. tg3_netif_start(tp);
  3698. tg3_full_unlock(tp);
  3699. return err;
  3700. }
  3701. /* Free up pending packets in all rx/tx rings.
  3702. *
  3703. * The chip has been shut down and the driver detached from
  3704. * the networking, so no interrupts or new tx packets will
  3705. * end up in the driver. tp->{tx,}lock is not held and we are not
  3706. * in an interrupt context and thus may sleep.
  3707. */
  3708. static void tg3_free_rings(struct tg3 *tp)
  3709. {
  3710. struct ring_info *rxp;
  3711. int i;
  3712. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  3713. rxp = &tp->rx_std_buffers[i];
  3714. if (rxp->skb == NULL)
  3715. continue;
  3716. pci_unmap_single(tp->pdev,
  3717. pci_unmap_addr(rxp, mapping),
  3718. tp->rx_pkt_buf_sz - tp->rx_offset,
  3719. PCI_DMA_FROMDEVICE);
  3720. dev_kfree_skb_any(rxp->skb);
  3721. rxp->skb = NULL;
  3722. }
  3723. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  3724. rxp = &tp->rx_jumbo_buffers[i];
  3725. if (rxp->skb == NULL)
  3726. continue;
  3727. pci_unmap_single(tp->pdev,
  3728. pci_unmap_addr(rxp, mapping),
  3729. RX_JUMBO_PKT_BUF_SZ - tp->rx_offset,
  3730. PCI_DMA_FROMDEVICE);
  3731. dev_kfree_skb_any(rxp->skb);
  3732. rxp->skb = NULL;
  3733. }
  3734. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  3735. struct tx_ring_info *txp;
  3736. struct sk_buff *skb;
  3737. int j;
  3738. txp = &tp->tx_buffers[i];
  3739. skb = txp->skb;
  3740. if (skb == NULL) {
  3741. i++;
  3742. continue;
  3743. }
  3744. pci_unmap_single(tp->pdev,
  3745. pci_unmap_addr(txp, mapping),
  3746. skb_headlen(skb),
  3747. PCI_DMA_TODEVICE);
  3748. txp->skb = NULL;
  3749. i++;
  3750. for (j = 0; j < skb_shinfo(skb)->nr_frags; j++) {
  3751. txp = &tp->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  3752. pci_unmap_page(tp->pdev,
  3753. pci_unmap_addr(txp, mapping),
  3754. skb_shinfo(skb)->frags[j].size,
  3755. PCI_DMA_TODEVICE);
  3756. i++;
  3757. }
  3758. dev_kfree_skb_any(skb);
  3759. }
  3760. }
  3761. /* Initialize tx/rx rings for packet processing.
  3762. *
  3763. * The chip has been shut down and the driver detached from
  3764. * the networking, so no interrupts or new tx packets will
  3765. * end up in the driver. tp->{tx,}lock are held and thus
  3766. * we may not sleep.
  3767. */
  3768. static int tg3_init_rings(struct tg3 *tp)
  3769. {
  3770. u32 i;
  3771. /* Free up all the SKBs. */
  3772. tg3_free_rings(tp);
  3773. /* Zero out all descriptors. */
  3774. memset(tp->rx_std, 0, TG3_RX_RING_BYTES);
  3775. memset(tp->rx_jumbo, 0, TG3_RX_JUMBO_RING_BYTES);
  3776. memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  3777. memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
  3778. tp->rx_pkt_buf_sz = RX_PKT_BUF_SZ;
  3779. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  3780. (tp->dev->mtu > ETH_DATA_LEN))
  3781. tp->rx_pkt_buf_sz = RX_JUMBO_PKT_BUF_SZ;
  3782. /* Initialize invariants of the rings, we only set this
  3783. * stuff once. This works because the card does not
  3784. * write into the rx buffer posting rings.
  3785. */
  3786. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  3787. struct tg3_rx_buffer_desc *rxd;
  3788. rxd = &tp->rx_std[i];
  3789. rxd->idx_len = (tp->rx_pkt_buf_sz - tp->rx_offset - 64)
  3790. << RXD_LEN_SHIFT;
  3791. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  3792. rxd->opaque = (RXD_OPAQUE_RING_STD |
  3793. (i << RXD_OPAQUE_INDEX_SHIFT));
  3794. }
  3795. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  3796. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  3797. struct tg3_rx_buffer_desc *rxd;
  3798. rxd = &tp->rx_jumbo[i];
  3799. rxd->idx_len = (RX_JUMBO_PKT_BUF_SZ - tp->rx_offset - 64)
  3800. << RXD_LEN_SHIFT;
  3801. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  3802. RXD_FLAG_JUMBO;
  3803. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  3804. (i << RXD_OPAQUE_INDEX_SHIFT));
  3805. }
  3806. }
  3807. /* Now allocate fresh SKBs for each rx ring. */
  3808. for (i = 0; i < tp->rx_pending; i++) {
  3809. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD, -1, i) < 0) {
  3810. printk(KERN_WARNING PFX
  3811. "%s: Using a smaller RX standard ring, "
  3812. "only %d out of %d buffers were allocated "
  3813. "successfully.\n",
  3814. tp->dev->name, i, tp->rx_pending);
  3815. if (i == 0)
  3816. return -ENOMEM;
  3817. tp->rx_pending = i;
  3818. break;
  3819. }
  3820. }
  3821. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  3822. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  3823. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
  3824. -1, i) < 0) {
  3825. printk(KERN_WARNING PFX
  3826. "%s: Using a smaller RX jumbo ring, "
  3827. "only %d out of %d buffers were "
  3828. "allocated successfully.\n",
  3829. tp->dev->name, i, tp->rx_jumbo_pending);
  3830. if (i == 0) {
  3831. tg3_free_rings(tp);
  3832. return -ENOMEM;
  3833. }
  3834. tp->rx_jumbo_pending = i;
  3835. break;
  3836. }
  3837. }
  3838. }
  3839. return 0;
  3840. }
  3841. /*
  3842. * Must not be invoked with interrupt sources disabled and
  3843. * the hardware shutdown down.
  3844. */
  3845. static void tg3_free_consistent(struct tg3 *tp)
  3846. {
  3847. kfree(tp->rx_std_buffers);
  3848. tp->rx_std_buffers = NULL;
  3849. if (tp->rx_std) {
  3850. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3851. tp->rx_std, tp->rx_std_mapping);
  3852. tp->rx_std = NULL;
  3853. }
  3854. if (tp->rx_jumbo) {
  3855. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3856. tp->rx_jumbo, tp->rx_jumbo_mapping);
  3857. tp->rx_jumbo = NULL;
  3858. }
  3859. if (tp->rx_rcb) {
  3860. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3861. tp->rx_rcb, tp->rx_rcb_mapping);
  3862. tp->rx_rcb = NULL;
  3863. }
  3864. if (tp->tx_ring) {
  3865. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3866. tp->tx_ring, tp->tx_desc_mapping);
  3867. tp->tx_ring = NULL;
  3868. }
  3869. if (tp->hw_status) {
  3870. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  3871. tp->hw_status, tp->status_mapping);
  3872. tp->hw_status = NULL;
  3873. }
  3874. if (tp->hw_stats) {
  3875. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  3876. tp->hw_stats, tp->stats_mapping);
  3877. tp->hw_stats = NULL;
  3878. }
  3879. }
  3880. /*
  3881. * Must not be invoked with interrupt sources disabled and
  3882. * the hardware shutdown down. Can sleep.
  3883. */
  3884. static int tg3_alloc_consistent(struct tg3 *tp)
  3885. {
  3886. tp->rx_std_buffers = kzalloc((sizeof(struct ring_info) *
  3887. (TG3_RX_RING_SIZE +
  3888. TG3_RX_JUMBO_RING_SIZE)) +
  3889. (sizeof(struct tx_ring_info) *
  3890. TG3_TX_RING_SIZE),
  3891. GFP_KERNEL);
  3892. if (!tp->rx_std_buffers)
  3893. return -ENOMEM;
  3894. tp->rx_jumbo_buffers = &tp->rx_std_buffers[TG3_RX_RING_SIZE];
  3895. tp->tx_buffers = (struct tx_ring_info *)
  3896. &tp->rx_jumbo_buffers[TG3_RX_JUMBO_RING_SIZE];
  3897. tp->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3898. &tp->rx_std_mapping);
  3899. if (!tp->rx_std)
  3900. goto err_out;
  3901. tp->rx_jumbo = pci_alloc_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3902. &tp->rx_jumbo_mapping);
  3903. if (!tp->rx_jumbo)
  3904. goto err_out;
  3905. tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3906. &tp->rx_rcb_mapping);
  3907. if (!tp->rx_rcb)
  3908. goto err_out;
  3909. tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3910. &tp->tx_desc_mapping);
  3911. if (!tp->tx_ring)
  3912. goto err_out;
  3913. tp->hw_status = pci_alloc_consistent(tp->pdev,
  3914. TG3_HW_STATUS_SIZE,
  3915. &tp->status_mapping);
  3916. if (!tp->hw_status)
  3917. goto err_out;
  3918. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  3919. sizeof(struct tg3_hw_stats),
  3920. &tp->stats_mapping);
  3921. if (!tp->hw_stats)
  3922. goto err_out;
  3923. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  3924. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  3925. return 0;
  3926. err_out:
  3927. tg3_free_consistent(tp);
  3928. return -ENOMEM;
  3929. }
  3930. #define MAX_WAIT_CNT 1000
  3931. /* To stop a block, clear the enable bit and poll till it
  3932. * clears. tp->lock is held.
  3933. */
  3934. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  3935. {
  3936. unsigned int i;
  3937. u32 val;
  3938. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  3939. switch (ofs) {
  3940. case RCVLSC_MODE:
  3941. case DMAC_MODE:
  3942. case MBFREE_MODE:
  3943. case BUFMGR_MODE:
  3944. case MEMARB_MODE:
  3945. /* We can't enable/disable these bits of the
  3946. * 5705/5750, just say success.
  3947. */
  3948. return 0;
  3949. default:
  3950. break;
  3951. };
  3952. }
  3953. val = tr32(ofs);
  3954. val &= ~enable_bit;
  3955. tw32_f(ofs, val);
  3956. for (i = 0; i < MAX_WAIT_CNT; i++) {
  3957. udelay(100);
  3958. val = tr32(ofs);
  3959. if ((val & enable_bit) == 0)
  3960. break;
  3961. }
  3962. if (i == MAX_WAIT_CNT && !silent) {
  3963. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  3964. "ofs=%lx enable_bit=%x\n",
  3965. ofs, enable_bit);
  3966. return -ENODEV;
  3967. }
  3968. return 0;
  3969. }
  3970. /* tp->lock is held. */
  3971. static int tg3_abort_hw(struct tg3 *tp, int silent)
  3972. {
  3973. int i, err;
  3974. tg3_disable_ints(tp);
  3975. tp->rx_mode &= ~RX_MODE_ENABLE;
  3976. tw32_f(MAC_RX_MODE, tp->rx_mode);
  3977. udelay(10);
  3978. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  3979. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  3980. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  3981. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  3982. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  3983. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  3984. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  3985. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  3986. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  3987. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  3988. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  3989. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  3990. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  3991. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  3992. tw32_f(MAC_MODE, tp->mac_mode);
  3993. udelay(40);
  3994. tp->tx_mode &= ~TX_MODE_ENABLE;
  3995. tw32_f(MAC_TX_MODE, tp->tx_mode);
  3996. for (i = 0; i < MAX_WAIT_CNT; i++) {
  3997. udelay(100);
  3998. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  3999. break;
  4000. }
  4001. if (i >= MAX_WAIT_CNT) {
  4002. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  4003. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  4004. tp->dev->name, tr32(MAC_TX_MODE));
  4005. err |= -ENODEV;
  4006. }
  4007. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  4008. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  4009. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  4010. tw32(FTQ_RESET, 0xffffffff);
  4011. tw32(FTQ_RESET, 0x00000000);
  4012. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  4013. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  4014. if (tp->hw_status)
  4015. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4016. if (tp->hw_stats)
  4017. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4018. return err;
  4019. }
  4020. /* tp->lock is held. */
  4021. static int tg3_nvram_lock(struct tg3 *tp)
  4022. {
  4023. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  4024. int i;
  4025. if (tp->nvram_lock_cnt == 0) {
  4026. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  4027. for (i = 0; i < 8000; i++) {
  4028. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  4029. break;
  4030. udelay(20);
  4031. }
  4032. if (i == 8000) {
  4033. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  4034. return -ENODEV;
  4035. }
  4036. }
  4037. tp->nvram_lock_cnt++;
  4038. }
  4039. return 0;
  4040. }
  4041. /* tp->lock is held. */
  4042. static void tg3_nvram_unlock(struct tg3 *tp)
  4043. {
  4044. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  4045. if (tp->nvram_lock_cnt > 0)
  4046. tp->nvram_lock_cnt--;
  4047. if (tp->nvram_lock_cnt == 0)
  4048. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  4049. }
  4050. }
  4051. /* tp->lock is held. */
  4052. static void tg3_enable_nvram_access(struct tg3 *tp)
  4053. {
  4054. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  4055. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  4056. u32 nvaccess = tr32(NVRAM_ACCESS);
  4057. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  4058. }
  4059. }
  4060. /* tp->lock is held. */
  4061. static void tg3_disable_nvram_access(struct tg3 *tp)
  4062. {
  4063. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  4064. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  4065. u32 nvaccess = tr32(NVRAM_ACCESS);
  4066. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  4067. }
  4068. }
  4069. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  4070. {
  4071. int i;
  4072. u32 apedata;
  4073. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  4074. if (apedata != APE_SEG_SIG_MAGIC)
  4075. return;
  4076. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  4077. if (apedata != APE_FW_STATUS_READY)
  4078. return;
  4079. /* Wait for up to 1 millisecond for APE to service previous event. */
  4080. for (i = 0; i < 10; i++) {
  4081. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  4082. return;
  4083. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  4084. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4085. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  4086. event | APE_EVENT_STATUS_EVENT_PENDING);
  4087. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  4088. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4089. break;
  4090. udelay(100);
  4091. }
  4092. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4093. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  4094. }
  4095. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  4096. {
  4097. u32 event;
  4098. u32 apedata;
  4099. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  4100. return;
  4101. switch (kind) {
  4102. case RESET_KIND_INIT:
  4103. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  4104. APE_HOST_SEG_SIG_MAGIC);
  4105. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  4106. APE_HOST_SEG_LEN_MAGIC);
  4107. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  4108. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  4109. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  4110. APE_HOST_DRIVER_ID_MAGIC);
  4111. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  4112. APE_HOST_BEHAV_NO_PHYLOCK);
  4113. event = APE_EVENT_STATUS_STATE_START;
  4114. break;
  4115. case RESET_KIND_SHUTDOWN:
  4116. event = APE_EVENT_STATUS_STATE_UNLOAD;
  4117. break;
  4118. case RESET_KIND_SUSPEND:
  4119. event = APE_EVENT_STATUS_STATE_SUSPEND;
  4120. break;
  4121. default:
  4122. return;
  4123. }
  4124. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  4125. tg3_ape_send_event(tp, event);
  4126. }
  4127. /* tp->lock is held. */
  4128. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  4129. {
  4130. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  4131. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  4132. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4133. switch (kind) {
  4134. case RESET_KIND_INIT:
  4135. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4136. DRV_STATE_START);
  4137. break;
  4138. case RESET_KIND_SHUTDOWN:
  4139. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4140. DRV_STATE_UNLOAD);
  4141. break;
  4142. case RESET_KIND_SUSPEND:
  4143. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4144. DRV_STATE_SUSPEND);
  4145. break;
  4146. default:
  4147. break;
  4148. };
  4149. }
  4150. if (kind == RESET_KIND_INIT ||
  4151. kind == RESET_KIND_SUSPEND)
  4152. tg3_ape_driver_state_change(tp, kind);
  4153. }
  4154. /* tp->lock is held. */
  4155. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  4156. {
  4157. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4158. switch (kind) {
  4159. case RESET_KIND_INIT:
  4160. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4161. DRV_STATE_START_DONE);
  4162. break;
  4163. case RESET_KIND_SHUTDOWN:
  4164. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4165. DRV_STATE_UNLOAD_DONE);
  4166. break;
  4167. default:
  4168. break;
  4169. };
  4170. }
  4171. if (kind == RESET_KIND_SHUTDOWN)
  4172. tg3_ape_driver_state_change(tp, kind);
  4173. }
  4174. /* tp->lock is held. */
  4175. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  4176. {
  4177. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  4178. switch (kind) {
  4179. case RESET_KIND_INIT:
  4180. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4181. DRV_STATE_START);
  4182. break;
  4183. case RESET_KIND_SHUTDOWN:
  4184. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4185. DRV_STATE_UNLOAD);
  4186. break;
  4187. case RESET_KIND_SUSPEND:
  4188. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4189. DRV_STATE_SUSPEND);
  4190. break;
  4191. default:
  4192. break;
  4193. };
  4194. }
  4195. }
  4196. static int tg3_poll_fw(struct tg3 *tp)
  4197. {
  4198. int i;
  4199. u32 val;
  4200. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4201. /* Wait up to 20ms for init done. */
  4202. for (i = 0; i < 200; i++) {
  4203. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  4204. return 0;
  4205. udelay(100);
  4206. }
  4207. return -ENODEV;
  4208. }
  4209. /* Wait for firmware initialization to complete. */
  4210. for (i = 0; i < 100000; i++) {
  4211. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  4212. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  4213. break;
  4214. udelay(10);
  4215. }
  4216. /* Chip might not be fitted with firmware. Some Sun onboard
  4217. * parts are configured like that. So don't signal the timeout
  4218. * of the above loop as an error, but do report the lack of
  4219. * running firmware once.
  4220. */
  4221. if (i >= 100000 &&
  4222. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  4223. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  4224. printk(KERN_INFO PFX "%s: No firmware running.\n",
  4225. tp->dev->name);
  4226. }
  4227. return 0;
  4228. }
  4229. /* Save PCI command register before chip reset */
  4230. static void tg3_save_pci_state(struct tg3 *tp)
  4231. {
  4232. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  4233. }
  4234. /* Restore PCI state after chip reset */
  4235. static void tg3_restore_pci_state(struct tg3 *tp)
  4236. {
  4237. u32 val;
  4238. /* Re-enable indirect register accesses. */
  4239. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  4240. tp->misc_host_ctrl);
  4241. /* Set MAX PCI retry to zero. */
  4242. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  4243. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  4244. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  4245. val |= PCISTATE_RETRY_SAME_DMA;
  4246. /* Allow reads and writes to the APE register and memory space. */
  4247. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  4248. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  4249. PCISTATE_ALLOW_APE_SHMEM_WR;
  4250. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  4251. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  4252. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  4253. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  4254. tp->pci_cacheline_sz);
  4255. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  4256. tp->pci_lat_timer);
  4257. }
  4258. /* Make sure PCI-X relaxed ordering bit is clear. */
  4259. if (tp->pcix_cap) {
  4260. u16 pcix_cmd;
  4261. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  4262. &pcix_cmd);
  4263. pcix_cmd &= ~PCI_X_CMD_ERO;
  4264. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  4265. pcix_cmd);
  4266. }
  4267. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4268. /* Chip reset on 5780 will reset MSI enable bit,
  4269. * so need to restore it.
  4270. */
  4271. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  4272. u16 ctrl;
  4273. pci_read_config_word(tp->pdev,
  4274. tp->msi_cap + PCI_MSI_FLAGS,
  4275. &ctrl);
  4276. pci_write_config_word(tp->pdev,
  4277. tp->msi_cap + PCI_MSI_FLAGS,
  4278. ctrl | PCI_MSI_FLAGS_ENABLE);
  4279. val = tr32(MSGINT_MODE);
  4280. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  4281. }
  4282. }
  4283. }
  4284. static void tg3_stop_fw(struct tg3 *);
  4285. /* tp->lock is held. */
  4286. static int tg3_chip_reset(struct tg3 *tp)
  4287. {
  4288. u32 val;
  4289. void (*write_op)(struct tg3 *, u32, u32);
  4290. int err;
  4291. tg3_nvram_lock(tp);
  4292. /* No matching tg3_nvram_unlock() after this because
  4293. * chip reset below will undo the nvram lock.
  4294. */
  4295. tp->nvram_lock_cnt = 0;
  4296. /* GRC_MISC_CFG core clock reset will clear the memory
  4297. * enable bit in PCI register 4 and the MSI enable bit
  4298. * on some chips, so we save relevant registers here.
  4299. */
  4300. tg3_save_pci_state(tp);
  4301. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  4302. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  4303. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  4304. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  4305. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  4306. tw32(GRC_FASTBOOT_PC, 0);
  4307. /*
  4308. * We must avoid the readl() that normally takes place.
  4309. * It locks machines, causes machine checks, and other
  4310. * fun things. So, temporarily disable the 5701
  4311. * hardware workaround, while we do the reset.
  4312. */
  4313. write_op = tp->write32;
  4314. if (write_op == tg3_write_flush_reg32)
  4315. tp->write32 = tg3_write32;
  4316. /* Prevent the irq handler from reading or writing PCI registers
  4317. * during chip reset when the memory enable bit in the PCI command
  4318. * register may be cleared. The chip does not generate interrupt
  4319. * at this time, but the irq handler may still be called due to irq
  4320. * sharing or irqpoll.
  4321. */
  4322. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  4323. if (tp->hw_status) {
  4324. tp->hw_status->status = 0;
  4325. tp->hw_status->status_tag = 0;
  4326. }
  4327. tp->last_tag = 0;
  4328. smp_mb();
  4329. synchronize_irq(tp->pdev->irq);
  4330. /* do the reset */
  4331. val = GRC_MISC_CFG_CORECLK_RESET;
  4332. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  4333. if (tr32(0x7e2c) == 0x60) {
  4334. tw32(0x7e2c, 0x20);
  4335. }
  4336. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  4337. tw32(GRC_MISC_CFG, (1 << 29));
  4338. val |= (1 << 29);
  4339. }
  4340. }
  4341. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4342. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  4343. tw32(GRC_VCPU_EXT_CTRL,
  4344. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  4345. }
  4346. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  4347. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  4348. tw32(GRC_MISC_CFG, val);
  4349. /* restore 5701 hardware bug workaround write method */
  4350. tp->write32 = write_op;
  4351. /* Unfortunately, we have to delay before the PCI read back.
  4352. * Some 575X chips even will not respond to a PCI cfg access
  4353. * when the reset command is given to the chip.
  4354. *
  4355. * How do these hardware designers expect things to work
  4356. * properly if the PCI write is posted for a long period
  4357. * of time? It is always necessary to have some method by
  4358. * which a register read back can occur to push the write
  4359. * out which does the reset.
  4360. *
  4361. * For most tg3 variants the trick below was working.
  4362. * Ho hum...
  4363. */
  4364. udelay(120);
  4365. /* Flush PCI posted writes. The normal MMIO registers
  4366. * are inaccessible at this time so this is the only
  4367. * way to make this reliably (actually, this is no longer
  4368. * the case, see above). I tried to use indirect
  4369. * register read/write but this upset some 5701 variants.
  4370. */
  4371. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  4372. udelay(120);
  4373. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  4374. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  4375. int i;
  4376. u32 cfg_val;
  4377. /* Wait for link training to complete. */
  4378. for (i = 0; i < 5000; i++)
  4379. udelay(100);
  4380. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  4381. pci_write_config_dword(tp->pdev, 0xc4,
  4382. cfg_val | (1 << 15));
  4383. }
  4384. /* Set PCIE max payload size and clear error status. */
  4385. pci_write_config_dword(tp->pdev, 0xd8, 0xf5000);
  4386. }
  4387. tg3_restore_pci_state(tp);
  4388. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  4389. val = 0;
  4390. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4391. val = tr32(MEMARB_MODE);
  4392. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  4393. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  4394. tg3_stop_fw(tp);
  4395. tw32(0x5000, 0x400);
  4396. }
  4397. tw32(GRC_MODE, tp->grc_mode);
  4398. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  4399. val = tr32(0xc4);
  4400. tw32(0xc4, val | (1 << 15));
  4401. }
  4402. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  4403. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4404. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  4405. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  4406. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  4407. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  4408. }
  4409. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  4410. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  4411. tw32_f(MAC_MODE, tp->mac_mode);
  4412. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  4413. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  4414. tw32_f(MAC_MODE, tp->mac_mode);
  4415. } else
  4416. tw32_f(MAC_MODE, 0);
  4417. udelay(40);
  4418. err = tg3_poll_fw(tp);
  4419. if (err)
  4420. return err;
  4421. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  4422. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  4423. val = tr32(0x7c00);
  4424. tw32(0x7c00, val | (1 << 25));
  4425. }
  4426. /* Reprobe ASF enable state. */
  4427. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  4428. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  4429. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  4430. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  4431. u32 nic_cfg;
  4432. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  4433. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  4434. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  4435. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  4436. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  4437. }
  4438. }
  4439. return 0;
  4440. }
  4441. /* tp->lock is held. */
  4442. static void tg3_stop_fw(struct tg3 *tp)
  4443. {
  4444. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  4445. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  4446. u32 val;
  4447. int i;
  4448. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  4449. val = tr32(GRC_RX_CPU_EVENT);
  4450. val |= (1 << 14);
  4451. tw32(GRC_RX_CPU_EVENT, val);
  4452. /* Wait for RX cpu to ACK the event. */
  4453. for (i = 0; i < 100; i++) {
  4454. if (!(tr32(GRC_RX_CPU_EVENT) & (1 << 14)))
  4455. break;
  4456. udelay(1);
  4457. }
  4458. }
  4459. }
  4460. /* tp->lock is held. */
  4461. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  4462. {
  4463. int err;
  4464. tg3_stop_fw(tp);
  4465. tg3_write_sig_pre_reset(tp, kind);
  4466. tg3_abort_hw(tp, silent);
  4467. err = tg3_chip_reset(tp);
  4468. tg3_write_sig_legacy(tp, kind);
  4469. tg3_write_sig_post_reset(tp, kind);
  4470. if (err)
  4471. return err;
  4472. return 0;
  4473. }
  4474. #define TG3_FW_RELEASE_MAJOR 0x0
  4475. #define TG3_FW_RELASE_MINOR 0x0
  4476. #define TG3_FW_RELEASE_FIX 0x0
  4477. #define TG3_FW_START_ADDR 0x08000000
  4478. #define TG3_FW_TEXT_ADDR 0x08000000
  4479. #define TG3_FW_TEXT_LEN 0x9c0
  4480. #define TG3_FW_RODATA_ADDR 0x080009c0
  4481. #define TG3_FW_RODATA_LEN 0x60
  4482. #define TG3_FW_DATA_ADDR 0x08000a40
  4483. #define TG3_FW_DATA_LEN 0x20
  4484. #define TG3_FW_SBSS_ADDR 0x08000a60
  4485. #define TG3_FW_SBSS_LEN 0xc
  4486. #define TG3_FW_BSS_ADDR 0x08000a70
  4487. #define TG3_FW_BSS_LEN 0x10
  4488. static const u32 tg3FwText[(TG3_FW_TEXT_LEN / sizeof(u32)) + 1] = {
  4489. 0x00000000, 0x10000003, 0x00000000, 0x0000000d, 0x0000000d, 0x3c1d0800,
  4490. 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100000, 0x0e000018, 0x00000000,
  4491. 0x0000000d, 0x3c1d0800, 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100034,
  4492. 0x0e00021c, 0x00000000, 0x0000000d, 0x00000000, 0x00000000, 0x00000000,
  4493. 0x27bdffe0, 0x3c1cc000, 0xafbf0018, 0xaf80680c, 0x0e00004c, 0x241b2105,
  4494. 0x97850000, 0x97870002, 0x9782002c, 0x9783002e, 0x3c040800, 0x248409c0,
  4495. 0xafa00014, 0x00021400, 0x00621825, 0x00052c00, 0xafa30010, 0x8f860010,
  4496. 0x00e52825, 0x0e000060, 0x24070102, 0x3c02ac00, 0x34420100, 0x3c03ac01,
  4497. 0x34630100, 0xaf820490, 0x3c02ffff, 0xaf820494, 0xaf830498, 0xaf82049c,
  4498. 0x24020001, 0xaf825ce0, 0x0e00003f, 0xaf825d00, 0x0e000140, 0x00000000,
  4499. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x2402ffff, 0xaf825404, 0x8f835400,
  4500. 0x34630400, 0xaf835400, 0xaf825404, 0x3c020800, 0x24420034, 0xaf82541c,
  4501. 0x03e00008, 0xaf805400, 0x00000000, 0x00000000, 0x3c020800, 0x34423000,
  4502. 0x3c030800, 0x34633000, 0x3c040800, 0x348437ff, 0x3c010800, 0xac220a64,
  4503. 0x24020040, 0x3c010800, 0xac220a68, 0x3c010800, 0xac200a60, 0xac600000,
  4504. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  4505. 0x00804821, 0x8faa0010, 0x3c020800, 0x8c420a60, 0x3c040800, 0x8c840a68,
  4506. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010800, 0xac230a60, 0x14400003,
  4507. 0x00004021, 0x3c010800, 0xac200a60, 0x3c020800, 0x8c420a60, 0x3c030800,
  4508. 0x8c630a64, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  4509. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020800, 0x8c420a60,
  4510. 0x3c030800, 0x8c630a64, 0x8f84680c, 0x00021140, 0x00431021, 0xac440008,
  4511. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  4512. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4513. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4514. 0, 0, 0, 0, 0, 0,
  4515. 0x02000008, 0x00000000, 0x0a0001e3, 0x3c0a0001, 0x0a0001e3, 0x3c0a0002,
  4516. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4517. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4518. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4519. 0x0a0001e3, 0x3c0a0007, 0x0a0001e3, 0x3c0a0008, 0x0a0001e3, 0x3c0a0009,
  4520. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000b,
  4521. 0x0a0001e3, 0x3c0a000c, 0x0a0001e3, 0x3c0a000d, 0x0a0001e3, 0x00000000,
  4522. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000e, 0x0a0001e3, 0x00000000,
  4523. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4524. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4525. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a0013, 0x0a0001e3, 0x3c0a0014,
  4526. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4527. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4528. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4529. 0x27bdffe0, 0x00001821, 0x00001021, 0xafbf0018, 0xafb10014, 0xafb00010,
  4530. 0x3c010800, 0x00220821, 0xac200a70, 0x3c010800, 0x00220821, 0xac200a74,
  4531. 0x3c010800, 0x00220821, 0xac200a78, 0x24630001, 0x1860fff5, 0x2442000c,
  4532. 0x24110001, 0x8f906810, 0x32020004, 0x14400005, 0x24040001, 0x3c020800,
  4533. 0x8c420a78, 0x18400003, 0x00002021, 0x0e000182, 0x00000000, 0x32020001,
  4534. 0x10400003, 0x00000000, 0x0e000169, 0x00000000, 0x0a000153, 0xaf915028,
  4535. 0x8fbf0018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020, 0x3c050800,
  4536. 0x8ca50a70, 0x3c060800, 0x8cc60a80, 0x3c070800, 0x8ce70a78, 0x27bdffe0,
  4537. 0x3c040800, 0x248409d0, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014,
  4538. 0x0e00017b, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x24020001,
  4539. 0x8f836810, 0x00821004, 0x00021027, 0x00621824, 0x03e00008, 0xaf836810,
  4540. 0x27bdffd8, 0xafbf0024, 0x1080002e, 0xafb00020, 0x8f825cec, 0xafa20018,
  4541. 0x8f825cec, 0x3c100800, 0x26100a78, 0xafa2001c, 0x34028000, 0xaf825cec,
  4542. 0x8e020000, 0x18400016, 0x00000000, 0x3c020800, 0x94420a74, 0x8fa3001c,
  4543. 0x000221c0, 0xac830004, 0x8fa2001c, 0x3c010800, 0x0e000201, 0xac220a74,
  4544. 0x10400005, 0x00000000, 0x8e020000, 0x24420001, 0x0a0001df, 0xae020000,
  4545. 0x3c020800, 0x8c420a70, 0x00021c02, 0x000321c0, 0x0a0001c5, 0xafa2001c,
  4546. 0x0e000201, 0x00000000, 0x1040001f, 0x00000000, 0x8e020000, 0x8fa3001c,
  4547. 0x24420001, 0x3c010800, 0xac230a70, 0x3c010800, 0xac230a74, 0x0a0001df,
  4548. 0xae020000, 0x3c100800, 0x26100a78, 0x8e020000, 0x18400028, 0x00000000,
  4549. 0x0e000201, 0x00000000, 0x14400024, 0x00000000, 0x8e020000, 0x3c030800,
  4550. 0x8c630a70, 0x2442ffff, 0xafa3001c, 0x18400006, 0xae020000, 0x00031402,
  4551. 0x000221c0, 0x8c820004, 0x3c010800, 0xac220a70, 0x97a2001e, 0x2442ff00,
  4552. 0x2c420300, 0x1440000b, 0x24024000, 0x3c040800, 0x248409dc, 0xafa00010,
  4553. 0xafa00014, 0x8fa6001c, 0x24050008, 0x0e000060, 0x00003821, 0x0a0001df,
  4554. 0x00000000, 0xaf825cf8, 0x3c020800, 0x8c420a40, 0x8fa3001c, 0x24420001,
  4555. 0xaf835cf8, 0x3c010800, 0xac220a40, 0x8fbf0024, 0x8fb00020, 0x03e00008,
  4556. 0x27bd0028, 0x27bdffe0, 0x3c040800, 0x248409e8, 0x00002821, 0x00003021,
  4557. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x8fbf0018,
  4558. 0x03e00008, 0x27bd0020, 0x8f82680c, 0x8f85680c, 0x00021827, 0x0003182b,
  4559. 0x00031823, 0x00431024, 0x00441021, 0x00a2282b, 0x10a00006, 0x00000000,
  4560. 0x00401821, 0x8f82680c, 0x0043102b, 0x1440fffd, 0x00000000, 0x03e00008,
  4561. 0x00000000, 0x3c040800, 0x8c840000, 0x3c030800, 0x8c630a40, 0x0064102b,
  4562. 0x54400002, 0x00831023, 0x00641023, 0x2c420008, 0x03e00008, 0x38420001,
  4563. 0x27bdffe0, 0x00802821, 0x3c040800, 0x24840a00, 0x00003021, 0x00003821,
  4564. 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x0a000216, 0x00000000,
  4565. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000, 0x27bdffe0, 0x3c1cc000,
  4566. 0xafbf0018, 0x0e00004c, 0xaf80680c, 0x3c040800, 0x24840a10, 0x03802821,
  4567. 0x00003021, 0x00003821, 0xafa00010, 0x0e000060, 0xafa00014, 0x2402ffff,
  4568. 0xaf825404, 0x3c0200aa, 0x0e000234, 0xaf825434, 0x8fbf0018, 0x03e00008,
  4569. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe8, 0xafb00010,
  4570. 0x24100001, 0xafbf0014, 0x3c01c003, 0xac200000, 0x8f826810, 0x30422000,
  4571. 0x10400003, 0x00000000, 0x0e000246, 0x00000000, 0x0a00023a, 0xaf905428,
  4572. 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x27bdfff8, 0x8f845d0c,
  4573. 0x3c0200ff, 0x3c030800, 0x8c630a50, 0x3442fff8, 0x00821024, 0x1043001e,
  4574. 0x3c0500ff, 0x34a5fff8, 0x3c06c003, 0x3c074000, 0x00851824, 0x8c620010,
  4575. 0x3c010800, 0xac230a50, 0x30420008, 0x10400005, 0x00871025, 0x8cc20000,
  4576. 0x24420001, 0xacc20000, 0x00871025, 0xaf825d0c, 0x8fa20000, 0x24420001,
  4577. 0xafa20000, 0x8fa20000, 0x8fa20000, 0x24420001, 0xafa20000, 0x8fa20000,
  4578. 0x8f845d0c, 0x3c030800, 0x8c630a50, 0x00851024, 0x1443ffe8, 0x00851824,
  4579. 0x27bd0008, 0x03e00008, 0x00000000, 0x00000000, 0x00000000
  4580. };
  4581. static const u32 tg3FwRodata[(TG3_FW_RODATA_LEN / sizeof(u32)) + 1] = {
  4582. 0x35373031, 0x726c7341, 0x00000000, 0x00000000, 0x53774576, 0x656e7430,
  4583. 0x00000000, 0x726c7045, 0x76656e74, 0x31000000, 0x556e6b6e, 0x45766e74,
  4584. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  4585. 0x00000000, 0x00000000, 0x4d61696e, 0x43707542, 0x00000000, 0x00000000,
  4586. 0x00000000
  4587. };
  4588. #if 0 /* All zeros, don't eat up space with it. */
  4589. u32 tg3FwData[(TG3_FW_DATA_LEN / sizeof(u32)) + 1] = {
  4590. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  4591. 0x00000000, 0x00000000, 0x00000000, 0x00000000
  4592. };
  4593. #endif
  4594. #define RX_CPU_SCRATCH_BASE 0x30000
  4595. #define RX_CPU_SCRATCH_SIZE 0x04000
  4596. #define TX_CPU_SCRATCH_BASE 0x34000
  4597. #define TX_CPU_SCRATCH_SIZE 0x04000
  4598. /* tp->lock is held. */
  4599. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  4600. {
  4601. int i;
  4602. BUG_ON(offset == TX_CPU_BASE &&
  4603. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  4604. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4605. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  4606. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  4607. return 0;
  4608. }
  4609. if (offset == RX_CPU_BASE) {
  4610. for (i = 0; i < 10000; i++) {
  4611. tw32(offset + CPU_STATE, 0xffffffff);
  4612. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  4613. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  4614. break;
  4615. }
  4616. tw32(offset + CPU_STATE, 0xffffffff);
  4617. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  4618. udelay(10);
  4619. } else {
  4620. for (i = 0; i < 10000; i++) {
  4621. tw32(offset + CPU_STATE, 0xffffffff);
  4622. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  4623. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  4624. break;
  4625. }
  4626. }
  4627. if (i >= 10000) {
  4628. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  4629. "and %s CPU\n",
  4630. tp->dev->name,
  4631. (offset == RX_CPU_BASE ? "RX" : "TX"));
  4632. return -ENODEV;
  4633. }
  4634. /* Clear firmware's nvram arbitration. */
  4635. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  4636. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  4637. return 0;
  4638. }
  4639. struct fw_info {
  4640. unsigned int text_base;
  4641. unsigned int text_len;
  4642. const u32 *text_data;
  4643. unsigned int rodata_base;
  4644. unsigned int rodata_len;
  4645. const u32 *rodata_data;
  4646. unsigned int data_base;
  4647. unsigned int data_len;
  4648. const u32 *data_data;
  4649. };
  4650. /* tp->lock is held. */
  4651. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  4652. int cpu_scratch_size, struct fw_info *info)
  4653. {
  4654. int err, lock_err, i;
  4655. void (*write_op)(struct tg3 *, u32, u32);
  4656. if (cpu_base == TX_CPU_BASE &&
  4657. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4658. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  4659. "TX cpu firmware on %s which is 5705.\n",
  4660. tp->dev->name);
  4661. return -EINVAL;
  4662. }
  4663. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  4664. write_op = tg3_write_mem;
  4665. else
  4666. write_op = tg3_write_indirect_reg32;
  4667. /* It is possible that bootcode is still loading at this point.
  4668. * Get the nvram lock first before halting the cpu.
  4669. */
  4670. lock_err = tg3_nvram_lock(tp);
  4671. err = tg3_halt_cpu(tp, cpu_base);
  4672. if (!lock_err)
  4673. tg3_nvram_unlock(tp);
  4674. if (err)
  4675. goto out;
  4676. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  4677. write_op(tp, cpu_scratch_base + i, 0);
  4678. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4679. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  4680. for (i = 0; i < (info->text_len / sizeof(u32)); i++)
  4681. write_op(tp, (cpu_scratch_base +
  4682. (info->text_base & 0xffff) +
  4683. (i * sizeof(u32))),
  4684. (info->text_data ?
  4685. info->text_data[i] : 0));
  4686. for (i = 0; i < (info->rodata_len / sizeof(u32)); i++)
  4687. write_op(tp, (cpu_scratch_base +
  4688. (info->rodata_base & 0xffff) +
  4689. (i * sizeof(u32))),
  4690. (info->rodata_data ?
  4691. info->rodata_data[i] : 0));
  4692. for (i = 0; i < (info->data_len / sizeof(u32)); i++)
  4693. write_op(tp, (cpu_scratch_base +
  4694. (info->data_base & 0xffff) +
  4695. (i * sizeof(u32))),
  4696. (info->data_data ?
  4697. info->data_data[i] : 0));
  4698. err = 0;
  4699. out:
  4700. return err;
  4701. }
  4702. /* tp->lock is held. */
  4703. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  4704. {
  4705. struct fw_info info;
  4706. int err, i;
  4707. info.text_base = TG3_FW_TEXT_ADDR;
  4708. info.text_len = TG3_FW_TEXT_LEN;
  4709. info.text_data = &tg3FwText[0];
  4710. info.rodata_base = TG3_FW_RODATA_ADDR;
  4711. info.rodata_len = TG3_FW_RODATA_LEN;
  4712. info.rodata_data = &tg3FwRodata[0];
  4713. info.data_base = TG3_FW_DATA_ADDR;
  4714. info.data_len = TG3_FW_DATA_LEN;
  4715. info.data_data = NULL;
  4716. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  4717. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  4718. &info);
  4719. if (err)
  4720. return err;
  4721. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  4722. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  4723. &info);
  4724. if (err)
  4725. return err;
  4726. /* Now startup only the RX cpu. */
  4727. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4728. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  4729. for (i = 0; i < 5; i++) {
  4730. if (tr32(RX_CPU_BASE + CPU_PC) == TG3_FW_TEXT_ADDR)
  4731. break;
  4732. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4733. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  4734. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  4735. udelay(1000);
  4736. }
  4737. if (i >= 5) {
  4738. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  4739. "to set RX CPU PC, is %08x should be %08x\n",
  4740. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  4741. TG3_FW_TEXT_ADDR);
  4742. return -ENODEV;
  4743. }
  4744. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4745. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  4746. return 0;
  4747. }
  4748. #define TG3_TSO_FW_RELEASE_MAJOR 0x1
  4749. #define TG3_TSO_FW_RELASE_MINOR 0x6
  4750. #define TG3_TSO_FW_RELEASE_FIX 0x0
  4751. #define TG3_TSO_FW_START_ADDR 0x08000000
  4752. #define TG3_TSO_FW_TEXT_ADDR 0x08000000
  4753. #define TG3_TSO_FW_TEXT_LEN 0x1aa0
  4754. #define TG3_TSO_FW_RODATA_ADDR 0x08001aa0
  4755. #define TG3_TSO_FW_RODATA_LEN 0x60
  4756. #define TG3_TSO_FW_DATA_ADDR 0x08001b20
  4757. #define TG3_TSO_FW_DATA_LEN 0x30
  4758. #define TG3_TSO_FW_SBSS_ADDR 0x08001b50
  4759. #define TG3_TSO_FW_SBSS_LEN 0x2c
  4760. #define TG3_TSO_FW_BSS_ADDR 0x08001b80
  4761. #define TG3_TSO_FW_BSS_LEN 0x894
  4762. static const u32 tg3TsoFwText[(TG3_TSO_FW_TEXT_LEN / 4) + 1] = {
  4763. 0x0e000003, 0x00000000, 0x08001b24, 0x00000000, 0x10000003, 0x00000000,
  4764. 0x0000000d, 0x0000000d, 0x3c1d0800, 0x37bd4000, 0x03a0f021, 0x3c100800,
  4765. 0x26100000, 0x0e000010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  4766. 0xafbf0018, 0x0e0005d8, 0x34840002, 0x0e000668, 0x00000000, 0x3c030800,
  4767. 0x90631b68, 0x24020002, 0x3c040800, 0x24841aac, 0x14620003, 0x24050001,
  4768. 0x3c040800, 0x24841aa0, 0x24060006, 0x00003821, 0xafa00010, 0x0e00067c,
  4769. 0xafa00014, 0x8f625c50, 0x34420001, 0xaf625c50, 0x8f625c90, 0x34420001,
  4770. 0xaf625c90, 0x2402ffff, 0x0e000034, 0xaf625404, 0x8fbf0018, 0x03e00008,
  4771. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c,
  4772. 0xafb20018, 0xafb10014, 0x0e00005b, 0xafb00010, 0x24120002, 0x24110001,
  4773. 0x8f706820, 0x32020100, 0x10400003, 0x00000000, 0x0e0000bb, 0x00000000,
  4774. 0x8f706820, 0x32022000, 0x10400004, 0x32020001, 0x0e0001f0, 0x24040001,
  4775. 0x32020001, 0x10400003, 0x00000000, 0x0e0000a3, 0x00000000, 0x3c020800,
  4776. 0x90421b98, 0x14520003, 0x00000000, 0x0e0004c0, 0x00000000, 0x0a00003c,
  4777. 0xaf715028, 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008,
  4778. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ac0, 0x00002821, 0x00003021,
  4779. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x3c040800,
  4780. 0x248423d8, 0xa4800000, 0x3c010800, 0xa0201b98, 0x3c010800, 0xac201b9c,
  4781. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  4782. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bbc, 0x8f624434, 0x3c010800,
  4783. 0xac221b88, 0x8f624438, 0x3c010800, 0xac221b8c, 0x8f624410, 0xac80f7a8,
  4784. 0x3c010800, 0xac201b84, 0x3c010800, 0xac2023e0, 0x3c010800, 0xac2023c8,
  4785. 0x3c010800, 0xac2023cc, 0x3c010800, 0xac202400, 0x3c010800, 0xac221b90,
  4786. 0x8f620068, 0x24030007, 0x00021702, 0x10430005, 0x00000000, 0x8f620068,
  4787. 0x00021702, 0x14400004, 0x24020001, 0x3c010800, 0x0a000097, 0xac20240c,
  4788. 0xac820034, 0x3c040800, 0x24841acc, 0x3c050800, 0x8ca5240c, 0x00003021,
  4789. 0x00003821, 0xafa00010, 0x0e00067c, 0xafa00014, 0x8fbf0018, 0x03e00008,
  4790. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ad8, 0x00002821, 0x00003021,
  4791. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x0e00005b,
  4792. 0x00000000, 0x0e0000b4, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4793. 0x24020001, 0x8f636820, 0x00821004, 0x00021027, 0x00621824, 0x03e00008,
  4794. 0xaf636820, 0x27bdffd0, 0xafbf002c, 0xafb60028, 0xafb50024, 0xafb40020,
  4795. 0xafb3001c, 0xafb20018, 0xafb10014, 0xafb00010, 0x8f675c5c, 0x3c030800,
  4796. 0x24631bbc, 0x8c620000, 0x14470005, 0x3c0200ff, 0x3c020800, 0x90421b98,
  4797. 0x14400119, 0x3c0200ff, 0x3442fff8, 0x00e28824, 0xac670000, 0x00111902,
  4798. 0x306300ff, 0x30e20003, 0x000211c0, 0x00622825, 0x00a04021, 0x00071602,
  4799. 0x3c030800, 0x90631b98, 0x3044000f, 0x14600036, 0x00804821, 0x24020001,
  4800. 0x3c010800, 0xa0221b98, 0x00051100, 0x00821025, 0x3c010800, 0xac201b9c,
  4801. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  4802. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bb0, 0x3c010800, 0xac201bb4,
  4803. 0x3c010800, 0xa42223d8, 0x9622000c, 0x30437fff, 0x3c010800, 0xa4222410,
  4804. 0x30428000, 0x3c010800, 0xa4231bc6, 0x10400005, 0x24020001, 0x3c010800,
  4805. 0xac2223f4, 0x0a000102, 0x2406003e, 0x24060036, 0x3c010800, 0xac2023f4,
  4806. 0x9622000a, 0x3c030800, 0x94631bc6, 0x3c010800, 0xac2023f0, 0x3c010800,
  4807. 0xac2023f8, 0x00021302, 0x00021080, 0x00c21021, 0x00621821, 0x3c010800,
  4808. 0xa42223d0, 0x3c010800, 0x0a000115, 0xa4231b96, 0x9622000c, 0x3c010800,
  4809. 0xa42223ec, 0x3c040800, 0x24841b9c, 0x8c820000, 0x00021100, 0x3c010800,
  4810. 0x00220821, 0xac311bc8, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  4811. 0xac271bcc, 0x8c820000, 0x25030001, 0x306601ff, 0x00021100, 0x3c010800,
  4812. 0x00220821, 0xac261bd0, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  4813. 0xac291bd4, 0x96230008, 0x3c020800, 0x8c421bac, 0x00432821, 0x3c010800,
  4814. 0xac251bac, 0x9622000a, 0x30420004, 0x14400018, 0x00061100, 0x8f630c14,
  4815. 0x3063000f, 0x2c620002, 0x1440000b, 0x3c02c000, 0x8f630c14, 0x3c020800,
  4816. 0x8c421b40, 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002,
  4817. 0x1040fff7, 0x3c02c000, 0x00e21825, 0xaf635c5c, 0x8f625c50, 0x30420002,
  4818. 0x10400014, 0x00000000, 0x0a000147, 0x00000000, 0x3c030800, 0x8c631b80,
  4819. 0x3c040800, 0x94841b94, 0x01221025, 0x3c010800, 0xa42223da, 0x24020001,
  4820. 0x3c010800, 0xac221bb8, 0x24630001, 0x0085202a, 0x3c010800, 0x10800003,
  4821. 0xac231b80, 0x3c010800, 0xa4251b94, 0x3c060800, 0x24c61b9c, 0x8cc20000,
  4822. 0x24420001, 0xacc20000, 0x28420080, 0x14400005, 0x00000000, 0x0e000656,
  4823. 0x24040002, 0x0a0001e6, 0x00000000, 0x3c020800, 0x8c421bb8, 0x10400078,
  4824. 0x24020001, 0x3c050800, 0x90a51b98, 0x14a20072, 0x00000000, 0x3c150800,
  4825. 0x96b51b96, 0x3c040800, 0x8c841bac, 0x32a3ffff, 0x0083102a, 0x1440006c,
  4826. 0x00000000, 0x14830003, 0x00000000, 0x3c010800, 0xac2523f0, 0x1060005c,
  4827. 0x00009021, 0x24d60004, 0x0060a021, 0x24d30014, 0x8ec20000, 0x00028100,
  4828. 0x3c110800, 0x02308821, 0x0e000625, 0x8e311bc8, 0x00402821, 0x10a00054,
  4829. 0x00000000, 0x9628000a, 0x31020040, 0x10400005, 0x2407180c, 0x8e22000c,
  4830. 0x2407188c, 0x00021400, 0xaca20018, 0x3c030800, 0x00701821, 0x8c631bd0,
  4831. 0x3c020800, 0x00501021, 0x8c421bd4, 0x00031d00, 0x00021400, 0x00621825,
  4832. 0xaca30014, 0x8ec30004, 0x96220008, 0x00432023, 0x3242ffff, 0x3083ffff,
  4833. 0x00431021, 0x0282102a, 0x14400002, 0x02b23023, 0x00803021, 0x8e620000,
  4834. 0x30c4ffff, 0x00441021, 0xae620000, 0x8e220000, 0xaca20000, 0x8e220004,
  4835. 0x8e63fff4, 0x00431021, 0xaca20004, 0xa4a6000e, 0x8e62fff4, 0x00441021,
  4836. 0xae62fff4, 0x96230008, 0x0043102a, 0x14400005, 0x02469021, 0x8e62fff0,
  4837. 0xae60fff4, 0x24420001, 0xae62fff0, 0xaca00008, 0x3242ffff, 0x14540008,
  4838. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x24020905, 0xa4a2000c,
  4839. 0x0a0001cb, 0x34e70020, 0xa4a2000c, 0x3c020800, 0x8c4223f0, 0x10400003,
  4840. 0x3c024b65, 0x0a0001d3, 0x34427654, 0x3c02b49a, 0x344289ab, 0xaca2001c,
  4841. 0x30e2ffff, 0xaca20010, 0x0e0005a2, 0x00a02021, 0x3242ffff, 0x0054102b,
  4842. 0x1440ffa9, 0x00000000, 0x24020002, 0x3c010800, 0x0a0001e6, 0xa0221b98,
  4843. 0x8ec2083c, 0x24420001, 0x0a0001e6, 0xaec2083c, 0x0e0004c0, 0x00000000,
  4844. 0x8fbf002c, 0x8fb60028, 0x8fb50024, 0x8fb40020, 0x8fb3001c, 0x8fb20018,
  4845. 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0030, 0x27bdffd0, 0xafbf0028,
  4846. 0xafb30024, 0xafb20020, 0xafb1001c, 0xafb00018, 0x8f725c9c, 0x3c0200ff,
  4847. 0x3442fff8, 0x3c070800, 0x24e71bb4, 0x02428824, 0x9623000e, 0x8ce20000,
  4848. 0x00431021, 0xace20000, 0x8e220010, 0x30420020, 0x14400011, 0x00809821,
  4849. 0x0e00063b, 0x02202021, 0x3c02c000, 0x02421825, 0xaf635c9c, 0x8f625c90,
  4850. 0x30420002, 0x1040011e, 0x00000000, 0xaf635c9c, 0x8f625c90, 0x30420002,
  4851. 0x10400119, 0x00000000, 0x0a00020d, 0x00000000, 0x8e240008, 0x8e230014,
  4852. 0x00041402, 0x000231c0, 0x00031502, 0x304201ff, 0x2442ffff, 0x3042007f,
  4853. 0x00031942, 0x30637800, 0x00021100, 0x24424000, 0x00624821, 0x9522000a,
  4854. 0x3084ffff, 0x30420008, 0x104000b0, 0x000429c0, 0x3c020800, 0x8c422400,
  4855. 0x14400024, 0x24c50008, 0x94c20014, 0x3c010800, 0xa42223d0, 0x8cc40010,
  4856. 0x00041402, 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42423d4, 0x94c2000e,
  4857. 0x3083ffff, 0x00431023, 0x3c010800, 0xac222408, 0x94c2001a, 0x3c010800,
  4858. 0xac262400, 0x3c010800, 0xac322404, 0x3c010800, 0xac2223fc, 0x3c02c000,
  4859. 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e5, 0x00000000,
  4860. 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e0, 0x00000000, 0x0a000246,
  4861. 0x00000000, 0x94c2000e, 0x3c030800, 0x946323d4, 0x00434023, 0x3103ffff,
  4862. 0x2c620008, 0x1040001c, 0x00000000, 0x94c20014, 0x24420028, 0x00a22821,
  4863. 0x00031042, 0x1840000b, 0x00002021, 0x24e60848, 0x00403821, 0x94a30000,
  4864. 0x8cc20000, 0x24840001, 0x00431021, 0xacc20000, 0x0087102a, 0x1440fff9,
  4865. 0x24a50002, 0x31020001, 0x1040001f, 0x3c024000, 0x3c040800, 0x248423fc,
  4866. 0xa0a00001, 0x94a30000, 0x8c820000, 0x00431021, 0x0a000285, 0xac820000,
  4867. 0x8f626800, 0x3c030010, 0x00431024, 0x10400009, 0x00000000, 0x94c2001a,
  4868. 0x3c030800, 0x8c6323fc, 0x00431021, 0x3c010800, 0xac2223fc, 0x0a000286,
  4869. 0x3c024000, 0x94c2001a, 0x94c4001c, 0x3c030800, 0x8c6323fc, 0x00441023,
  4870. 0x00621821, 0x3c010800, 0xac2323fc, 0x3c024000, 0x02421825, 0xaf635c9c,
  4871. 0x8f625c90, 0x30420002, 0x1440fffc, 0x00000000, 0x9522000a, 0x30420010,
  4872. 0x1040009b, 0x00000000, 0x3c030800, 0x946323d4, 0x3c070800, 0x24e72400,
  4873. 0x8ce40000, 0x8f626800, 0x24630030, 0x00832821, 0x3c030010, 0x00431024,
  4874. 0x1440000a, 0x00000000, 0x94a20004, 0x3c040800, 0x8c842408, 0x3c030800,
  4875. 0x8c6323fc, 0x00441023, 0x00621821, 0x3c010800, 0xac2323fc, 0x3c040800,
  4876. 0x8c8423fc, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402, 0x00822021,
  4877. 0x00041027, 0xa4a20006, 0x3c030800, 0x8c632404, 0x3c0200ff, 0x3442fff8,
  4878. 0x00628824, 0x96220008, 0x24050001, 0x24034000, 0x000231c0, 0x00801021,
  4879. 0xa4c2001a, 0xa4c0001c, 0xace00000, 0x3c010800, 0xac251b60, 0xaf635cb8,
  4880. 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000, 0x3c010800, 0xac201b60,
  4881. 0x8e220008, 0xaf625cb8, 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000,
  4882. 0x3c010800, 0xac201b60, 0x3c020800, 0x8c421b60, 0x1040ffec, 0x00000000,
  4883. 0x3c040800, 0x0e00063b, 0x8c842404, 0x0a00032a, 0x00000000, 0x3c030800,
  4884. 0x90631b98, 0x24020002, 0x14620003, 0x3c034b65, 0x0a0002e1, 0x00008021,
  4885. 0x8e22001c, 0x34637654, 0x10430002, 0x24100002, 0x24100001, 0x00c02021,
  4886. 0x0e000350, 0x02003021, 0x24020003, 0x3c010800, 0xa0221b98, 0x24020002,
  4887. 0x1202000a, 0x24020001, 0x3c030800, 0x8c6323f0, 0x10620006, 0x00000000,
  4888. 0x3c020800, 0x944223d8, 0x00021400, 0x0a00031f, 0xae220014, 0x3c040800,
  4889. 0x248423da, 0x94820000, 0x00021400, 0xae220014, 0x3c020800, 0x8c421bbc,
  4890. 0x3c03c000, 0x3c010800, 0xa0201b98, 0x00431025, 0xaf625c5c, 0x8f625c50,
  4891. 0x30420002, 0x10400009, 0x00000000, 0x2484f7e2, 0x8c820000, 0x00431025,
  4892. 0xaf625c5c, 0x8f625c50, 0x30420002, 0x1440fffa, 0x00000000, 0x3c020800,
  4893. 0x24421b84, 0x8c430000, 0x24630001, 0xac430000, 0x8f630c14, 0x3063000f,
  4894. 0x2c620002, 0x1440000c, 0x3c024000, 0x8f630c14, 0x3c020800, 0x8c421b40,
  4895. 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7,
  4896. 0x00000000, 0x3c024000, 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002,
  4897. 0x1440fffc, 0x00000000, 0x12600003, 0x00000000, 0x0e0004c0, 0x00000000,
  4898. 0x8fbf0028, 0x8fb30024, 0x8fb20020, 0x8fb1001c, 0x8fb00018, 0x03e00008,
  4899. 0x27bd0030, 0x8f634450, 0x3c040800, 0x24841b88, 0x8c820000, 0x00031c02,
  4900. 0x0043102b, 0x14400007, 0x3c038000, 0x8c840004, 0x8f624450, 0x00021c02,
  4901. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  4902. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3c024000,
  4903. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00000000,
  4904. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00805821, 0x14c00011, 0x256e0008,
  4905. 0x3c020800, 0x8c4223f4, 0x10400007, 0x24020016, 0x3c010800, 0xa42223d2,
  4906. 0x2402002a, 0x3c010800, 0x0a000364, 0xa42223d4, 0x8d670010, 0x00071402,
  4907. 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42723d4, 0x3c040800, 0x948423d4,
  4908. 0x3c030800, 0x946323d2, 0x95cf0006, 0x3c020800, 0x944223d0, 0x00832023,
  4909. 0x01e2c023, 0x3065ffff, 0x24a20028, 0x01c24821, 0x3082ffff, 0x14c0001a,
  4910. 0x01226021, 0x9582000c, 0x3042003f, 0x3c010800, 0xa42223d6, 0x95820004,
  4911. 0x95830006, 0x3c010800, 0xac2023e4, 0x3c010800, 0xac2023e8, 0x00021400,
  4912. 0x00431025, 0x3c010800, 0xac221bc0, 0x95220004, 0x3c010800, 0xa4221bc4,
  4913. 0x95230002, 0x01e51023, 0x0043102a, 0x10400010, 0x24020001, 0x3c010800,
  4914. 0x0a000398, 0xac2223f8, 0x3c030800, 0x8c6323e8, 0x3c020800, 0x94421bc4,
  4915. 0x00431021, 0xa5220004, 0x3c020800, 0x94421bc0, 0xa5820004, 0x3c020800,
  4916. 0x8c421bc0, 0xa5820006, 0x3c020800, 0x8c4223f0, 0x3c0d0800, 0x8dad23e4,
  4917. 0x3c0a0800, 0x144000e5, 0x8d4a23e8, 0x3c020800, 0x94421bc4, 0x004a1821,
  4918. 0x3063ffff, 0x0062182b, 0x24020002, 0x10c2000d, 0x01435023, 0x3c020800,
  4919. 0x944223d6, 0x30420009, 0x10400008, 0x00000000, 0x9582000c, 0x3042fff6,
  4920. 0xa582000c, 0x3c020800, 0x944223d6, 0x30420009, 0x01a26823, 0x3c020800,
  4921. 0x8c4223f8, 0x1040004a, 0x01203821, 0x3c020800, 0x944223d2, 0x00004021,
  4922. 0xa520000a, 0x01e21023, 0xa5220002, 0x3082ffff, 0x00021042, 0x18400008,
  4923. 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021, 0x0103102a,
  4924. 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061402,
  4925. 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021, 0x2527000c,
  4926. 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004, 0x1440fffb,
  4927. 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023, 0x01803821,
  4928. 0x3082ffff, 0xa4e00010, 0x00621821, 0x00021042, 0x18400010, 0x00c33021,
  4929. 0x00404821, 0x94e20000, 0x24e70002, 0x00c23021, 0x30e2007f, 0x14400006,
  4930. 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80, 0x00625824, 0x25670008,
  4931. 0x0109102a, 0x1440fff3, 0x00000000, 0x30820001, 0x10400005, 0x00061c02,
  4932. 0xa0e00001, 0x94e20000, 0x00c23021, 0x00061c02, 0x30c2ffff, 0x00623021,
  4933. 0x00061402, 0x00c23021, 0x0a00047d, 0x30c6ffff, 0x24020002, 0x14c20081,
  4934. 0x00000000, 0x3c020800, 0x8c42240c, 0x14400007, 0x00000000, 0x3c020800,
  4935. 0x944223d2, 0x95230002, 0x01e21023, 0x10620077, 0x00000000, 0x3c020800,
  4936. 0x944223d2, 0x01e21023, 0xa5220002, 0x3c020800, 0x8c42240c, 0x1040001a,
  4937. 0x31e3ffff, 0x8dc70010, 0x3c020800, 0x94421b96, 0x00e04021, 0x00072c02,
  4938. 0x00aa2021, 0x00431023, 0x00823823, 0x00072402, 0x30e2ffff, 0x00823821,
  4939. 0x00071027, 0xa522000a, 0x3102ffff, 0x3c040800, 0x948423d4, 0x00453023,
  4940. 0x00e02821, 0x00641823, 0x006d1821, 0x00c33021, 0x00061c02, 0x30c2ffff,
  4941. 0x0a00047d, 0x00623021, 0x01203821, 0x00004021, 0x3082ffff, 0x00021042,
  4942. 0x18400008, 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021,
  4943. 0x0103102a, 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021,
  4944. 0x00061402, 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021,
  4945. 0x2527000c, 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004,
  4946. 0x1440fffb, 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023,
  4947. 0x01803821, 0x3082ffff, 0xa4e00010, 0x3c040800, 0x948423d4, 0x00621821,
  4948. 0x00c33021, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061c02, 0x3c020800,
  4949. 0x944223d0, 0x00c34821, 0x00441023, 0x00021fc2, 0x00431021, 0x00021043,
  4950. 0x18400010, 0x00003021, 0x00402021, 0x94e20000, 0x24e70002, 0x00c23021,
  4951. 0x30e2007f, 0x14400006, 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80,
  4952. 0x00625824, 0x25670008, 0x0104102a, 0x1440fff3, 0x00000000, 0x3c020800,
  4953. 0x944223ec, 0x00c23021, 0x3122ffff, 0x00c23021, 0x00061c02, 0x30c2ffff,
  4954. 0x00623021, 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010,
  4955. 0xadc00014, 0x0a00049d, 0xadc00000, 0x8dc70010, 0x00e04021, 0x11400007,
  4956. 0x00072c02, 0x00aa3021, 0x00061402, 0x30c3ffff, 0x00433021, 0x00061402,
  4957. 0x00c22821, 0x00051027, 0xa522000a, 0x3c030800, 0x946323d4, 0x3102ffff,
  4958. 0x01e21021, 0x00433023, 0x00cd3021, 0x00061c02, 0x30c2ffff, 0x00623021,
  4959. 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010, 0x3102ffff,
  4960. 0x00051c00, 0x00431025, 0xadc20010, 0x3c020800, 0x8c4223f4, 0x10400005,
  4961. 0x2de205eb, 0x14400002, 0x25e2fff2, 0x34028870, 0xa5c20034, 0x3c030800,
  4962. 0x246323e8, 0x8c620000, 0x24420001, 0xac620000, 0x3c040800, 0x8c8423e4,
  4963. 0x3c020800, 0x8c421bc0, 0x3303ffff, 0x00832021, 0x00431821, 0x0062102b,
  4964. 0x3c010800, 0xac2423e4, 0x10400003, 0x2482ffff, 0x3c010800, 0xac2223e4,
  4965. 0x3c010800, 0xac231bc0, 0x03e00008, 0x27bd0020, 0x27bdffb8, 0x3c050800,
  4966. 0x24a51b96, 0xafbf0044, 0xafbe0040, 0xafb7003c, 0xafb60038, 0xafb50034,
  4967. 0xafb40030, 0xafb3002c, 0xafb20028, 0xafb10024, 0xafb00020, 0x94a90000,
  4968. 0x3c020800, 0x944223d0, 0x3c030800, 0x8c631bb0, 0x3c040800, 0x8c841bac,
  4969. 0x01221023, 0x0064182a, 0xa7a9001e, 0x106000be, 0xa7a20016, 0x24be0022,
  4970. 0x97b6001e, 0x24b3001a, 0x24b70016, 0x8fc20000, 0x14400008, 0x00000000,
  4971. 0x8fc2fff8, 0x97a30016, 0x8fc4fff4, 0x00431021, 0x0082202a, 0x148000b0,
  4972. 0x00000000, 0x97d50818, 0x32a2ffff, 0x104000a3, 0x00009021, 0x0040a021,
  4973. 0x00008821, 0x0e000625, 0x00000000, 0x00403021, 0x14c00007, 0x00000000,
  4974. 0x3c020800, 0x8c4223dc, 0x24420001, 0x3c010800, 0x0a000596, 0xac2223dc,
  4975. 0x3c100800, 0x02118021, 0x8e101bc8, 0x9608000a, 0x31020040, 0x10400005,
  4976. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x31020080,
  4977. 0x54400001, 0x34e70010, 0x3c020800, 0x00511021, 0x8c421bd0, 0x3c030800,
  4978. 0x00711821, 0x8c631bd4, 0x00021500, 0x00031c00, 0x00431025, 0xacc20014,
  4979. 0x96040008, 0x3242ffff, 0x00821021, 0x0282102a, 0x14400002, 0x02b22823,
  4980. 0x00802821, 0x8e020000, 0x02459021, 0xacc20000, 0x8e020004, 0x00c02021,
  4981. 0x26310010, 0xac820004, 0x30e2ffff, 0xac800008, 0xa485000e, 0xac820010,
  4982. 0x24020305, 0x0e0005a2, 0xa482000c, 0x3242ffff, 0x0054102b, 0x1440ffc5,
  4983. 0x3242ffff, 0x0a00058e, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  4984. 0x10400067, 0x00000000, 0x8e62fff0, 0x00028900, 0x3c100800, 0x02118021,
  4985. 0x0e000625, 0x8e101bc8, 0x00403021, 0x14c00005, 0x00000000, 0x8e62082c,
  4986. 0x24420001, 0x0a000596, 0xae62082c, 0x9608000a, 0x31020040, 0x10400005,
  4987. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x3c020800,
  4988. 0x00511021, 0x8c421bd0, 0x3c030800, 0x00711821, 0x8c631bd4, 0x00021500,
  4989. 0x00031c00, 0x00431025, 0xacc20014, 0x8e63fff4, 0x96020008, 0x00432023,
  4990. 0x3242ffff, 0x3083ffff, 0x00431021, 0x02c2102a, 0x10400003, 0x00802821,
  4991. 0x97a9001e, 0x01322823, 0x8e620000, 0x30a4ffff, 0x00441021, 0xae620000,
  4992. 0xa4c5000e, 0x8e020000, 0xacc20000, 0x8e020004, 0x8e63fff4, 0x00431021,
  4993. 0xacc20004, 0x8e63fff4, 0x96020008, 0x00641821, 0x0062102a, 0x14400006,
  4994. 0x02459021, 0x8e62fff0, 0xae60fff4, 0x24420001, 0x0a000571, 0xae62fff0,
  4995. 0xae63fff4, 0xacc00008, 0x3242ffff, 0x10560003, 0x31020004, 0x10400006,
  4996. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x34e70020, 0x24020905,
  4997. 0xa4c2000c, 0x8ee30000, 0x8ee20004, 0x14620007, 0x3c02b49a, 0x8ee20860,
  4998. 0x54400001, 0x34e70400, 0x3c024b65, 0x0a000588, 0x34427654, 0x344289ab,
  4999. 0xacc2001c, 0x30e2ffff, 0xacc20010, 0x0e0005a2, 0x00c02021, 0x3242ffff,
  5000. 0x0056102b, 0x1440ff9b, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  5001. 0x1440ff48, 0x00000000, 0x8fbf0044, 0x8fbe0040, 0x8fb7003c, 0x8fb60038,
  5002. 0x8fb50034, 0x8fb40030, 0x8fb3002c, 0x8fb20028, 0x8fb10024, 0x8fb00020,
  5003. 0x03e00008, 0x27bd0048, 0x27bdffe8, 0xafbf0014, 0xafb00010, 0x8f624450,
  5004. 0x8f634410, 0x0a0005b1, 0x00808021, 0x8f626820, 0x30422000, 0x10400003,
  5005. 0x00000000, 0x0e0001f0, 0x00002021, 0x8f624450, 0x8f634410, 0x3042ffff,
  5006. 0x0043102b, 0x1440fff5, 0x00000000, 0x8f630c14, 0x3063000f, 0x2c620002,
  5007. 0x1440000b, 0x00000000, 0x8f630c14, 0x3c020800, 0x8c421b40, 0x3063000f,
  5008. 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7, 0x00000000,
  5009. 0xaf705c18, 0x8f625c10, 0x30420002, 0x10400009, 0x00000000, 0x8f626820,
  5010. 0x30422000, 0x1040fff8, 0x00000000, 0x0e0001f0, 0x00002021, 0x0a0005c4,
  5011. 0x00000000, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000,
  5012. 0x00000000, 0x00000000, 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010,
  5013. 0xaf60680c, 0x8f626804, 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50,
  5014. 0x3c010800, 0xac221b54, 0x24020b78, 0x3c010800, 0xac221b64, 0x34630002,
  5015. 0xaf634000, 0x0e000605, 0x00808021, 0x3c010800, 0xa0221b68, 0x304200ff,
  5016. 0x24030002, 0x14430005, 0x00000000, 0x3c020800, 0x8c421b54, 0x0a0005f8,
  5017. 0xac5000c0, 0x3c020800, 0x8c421b54, 0xac5000bc, 0x8f624434, 0x8f634438,
  5018. 0x8f644410, 0x3c010800, 0xac221b5c, 0x3c010800, 0xac231b6c, 0x3c010800,
  5019. 0xac241b58, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x3c040800,
  5020. 0x8c870000, 0x3c03aa55, 0x3463aa55, 0x3c06c003, 0xac830000, 0x8cc20000,
  5021. 0x14430007, 0x24050002, 0x3c0355aa, 0x346355aa, 0xac830000, 0x8cc20000,
  5022. 0x50430001, 0x24050001, 0x3c020800, 0xac470000, 0x03e00008, 0x00a01021,
  5023. 0x27bdfff8, 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe,
  5024. 0x00000000, 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008,
  5025. 0x27bd0008, 0x8f634450, 0x3c020800, 0x8c421b5c, 0x00031c02, 0x0043102b,
  5026. 0x14400008, 0x3c038000, 0x3c040800, 0x8c841b6c, 0x8f624450, 0x00021c02,
  5027. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  5028. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff,
  5029. 0x2442e000, 0x2c422001, 0x14400003, 0x3c024000, 0x0a000648, 0x2402ffff,
  5030. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021,
  5031. 0x03e00008, 0x00000000, 0x8f624450, 0x3c030800, 0x8c631b58, 0x0a000651,
  5032. 0x3042ffff, 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000,
  5033. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040800, 0x24841af0,
  5034. 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014,
  5035. 0x0a000660, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000,
  5036. 0x00000000, 0x00000000, 0x3c020800, 0x34423000, 0x3c030800, 0x34633000,
  5037. 0x3c040800, 0x348437ff, 0x3c010800, 0xac221b74, 0x24020040, 0x3c010800,
  5038. 0xac221b78, 0x3c010800, 0xac201b70, 0xac600000, 0x24630004, 0x0083102b,
  5039. 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000, 0x00804821, 0x8faa0010,
  5040. 0x3c020800, 0x8c421b70, 0x3c040800, 0x8c841b78, 0x8fab0014, 0x24430001,
  5041. 0x0044102b, 0x3c010800, 0xac231b70, 0x14400003, 0x00004021, 0x3c010800,
  5042. 0xac201b70, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74, 0x91240000,
  5043. 0x00021140, 0x00431021, 0x00481021, 0x25080001, 0xa0440000, 0x29020008,
  5044. 0x1440fff4, 0x25290001, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74,
  5045. 0x8f64680c, 0x00021140, 0x00431021, 0xac440008, 0xac45000c, 0xac460010,
  5046. 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c, 0x00000000, 0x00000000,
  5047. };
  5048. static const u32 tg3TsoFwRodata[] = {
  5049. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  5050. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x496e0000, 0x73746b6f,
  5051. 0x66662a2a, 0x00000000, 0x53774576, 0x656e7430, 0x00000000, 0x00000000,
  5052. 0x00000000, 0x00000000, 0x66617461, 0x6c457272, 0x00000000, 0x00000000,
  5053. 0x00000000,
  5054. };
  5055. static const u32 tg3TsoFwData[] = {
  5056. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x362e3000, 0x00000000,
  5057. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  5058. 0x00000000,
  5059. };
  5060. /* 5705 needs a special version of the TSO firmware. */
  5061. #define TG3_TSO5_FW_RELEASE_MAJOR 0x1
  5062. #define TG3_TSO5_FW_RELASE_MINOR 0x2
  5063. #define TG3_TSO5_FW_RELEASE_FIX 0x0
  5064. #define TG3_TSO5_FW_START_ADDR 0x00010000
  5065. #define TG3_TSO5_FW_TEXT_ADDR 0x00010000
  5066. #define TG3_TSO5_FW_TEXT_LEN 0xe90
  5067. #define TG3_TSO5_FW_RODATA_ADDR 0x00010e90
  5068. #define TG3_TSO5_FW_RODATA_LEN 0x50
  5069. #define TG3_TSO5_FW_DATA_ADDR 0x00010f00
  5070. #define TG3_TSO5_FW_DATA_LEN 0x20
  5071. #define TG3_TSO5_FW_SBSS_ADDR 0x00010f20
  5072. #define TG3_TSO5_FW_SBSS_LEN 0x28
  5073. #define TG3_TSO5_FW_BSS_ADDR 0x00010f50
  5074. #define TG3_TSO5_FW_BSS_LEN 0x88
  5075. static const u32 tg3Tso5FwText[(TG3_TSO5_FW_TEXT_LEN / 4) + 1] = {
  5076. 0x0c004003, 0x00000000, 0x00010f04, 0x00000000, 0x10000003, 0x00000000,
  5077. 0x0000000d, 0x0000000d, 0x3c1d0001, 0x37bde000, 0x03a0f021, 0x3c100001,
  5078. 0x26100000, 0x0c004010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  5079. 0xafbf0018, 0x0c0042e8, 0x34840002, 0x0c004364, 0x00000000, 0x3c030001,
  5080. 0x90630f34, 0x24020002, 0x3c040001, 0x24840e9c, 0x14620003, 0x24050001,
  5081. 0x3c040001, 0x24840e90, 0x24060002, 0x00003821, 0xafa00010, 0x0c004378,
  5082. 0xafa00014, 0x0c00402c, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5083. 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c, 0xafb20018, 0xafb10014,
  5084. 0x0c0042d4, 0xafb00010, 0x3c128000, 0x24110001, 0x8f706810, 0x32020400,
  5085. 0x10400007, 0x00000000, 0x8f641008, 0x00921024, 0x14400003, 0x00000000,
  5086. 0x0c004064, 0x00000000, 0x3c020001, 0x90420f56, 0x10510003, 0x32020200,
  5087. 0x1040fff1, 0x00000000, 0x0c0041b4, 0x00000000, 0x08004034, 0x00000000,
  5088. 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020,
  5089. 0x27bdffe0, 0x3c040001, 0x24840eb0, 0x00002821, 0x00003021, 0x00003821,
  5090. 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130,
  5091. 0xaf625000, 0x3c010001, 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018,
  5092. 0x03e00008, 0x27bd0020, 0x00000000, 0x00000000, 0x3c030001, 0x24630f60,
  5093. 0x90620000, 0x27bdfff0, 0x14400003, 0x0080c021, 0x08004073, 0x00004821,
  5094. 0x3c022000, 0x03021024, 0x10400003, 0x24090002, 0x08004073, 0xa0600000,
  5095. 0x24090001, 0x00181040, 0x30431f80, 0x346f8008, 0x1520004b, 0x25eb0028,
  5096. 0x3c040001, 0x00832021, 0x8c848010, 0x3c050001, 0x24a50f7a, 0x00041402,
  5097. 0xa0a20000, 0x3c010001, 0xa0240f7b, 0x3c020001, 0x00431021, 0x94428014,
  5098. 0x3c010001, 0xa0220f7c, 0x3c0c0001, 0x01836021, 0x8d8c8018, 0x304200ff,
  5099. 0x24420008, 0x000220c3, 0x24020001, 0x3c010001, 0xa0220f60, 0x0124102b,
  5100. 0x1040000c, 0x00003821, 0x24a6000e, 0x01602821, 0x8ca20000, 0x8ca30004,
  5101. 0x24a50008, 0x24e70001, 0xacc20000, 0xacc30004, 0x00e4102b, 0x1440fff8,
  5102. 0x24c60008, 0x00003821, 0x3c080001, 0x25080f7b, 0x91060000, 0x3c020001,
  5103. 0x90420f7c, 0x2503000d, 0x00c32821, 0x00461023, 0x00021fc2, 0x00431021,
  5104. 0x00021043, 0x1840000c, 0x00002021, 0x91020001, 0x00461023, 0x00021fc2,
  5105. 0x00431021, 0x00021843, 0x94a20000, 0x24e70001, 0x00822021, 0x00e3102a,
  5106. 0x1440fffb, 0x24a50002, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  5107. 0x00822021, 0x3c02ffff, 0x01821024, 0x3083ffff, 0x00431025, 0x3c010001,
  5108. 0x080040fa, 0xac220f80, 0x3c050001, 0x24a50f7c, 0x90a20000, 0x3c0c0001,
  5109. 0x01836021, 0x8d8c8018, 0x000220c2, 0x1080000e, 0x00003821, 0x01603021,
  5110. 0x24a5000c, 0x8ca20000, 0x8ca30004, 0x24a50008, 0x24e70001, 0xacc20000,
  5111. 0xacc30004, 0x00e4102b, 0x1440fff8, 0x24c60008, 0x3c050001, 0x24a50f7c,
  5112. 0x90a20000, 0x30430007, 0x24020004, 0x10620011, 0x28620005, 0x10400005,
  5113. 0x24020002, 0x10620008, 0x000710c0, 0x080040fa, 0x00000000, 0x24020006,
  5114. 0x1062000e, 0x000710c0, 0x080040fa, 0x00000000, 0x00a21821, 0x9463000c,
  5115. 0x004b1021, 0x080040fa, 0xa4430000, 0x000710c0, 0x00a21821, 0x8c63000c,
  5116. 0x004b1021, 0x080040fa, 0xac430000, 0x00a21821, 0x8c63000c, 0x004b2021,
  5117. 0x00a21021, 0xac830000, 0x94420010, 0xa4820004, 0x95e70006, 0x3c020001,
  5118. 0x90420f7c, 0x3c030001, 0x90630f7a, 0x00e2c823, 0x3c020001, 0x90420f7b,
  5119. 0x24630028, 0x01e34021, 0x24420028, 0x15200012, 0x01e23021, 0x94c2000c,
  5120. 0x3c010001, 0xa4220f78, 0x94c20004, 0x94c30006, 0x3c010001, 0xa4200f76,
  5121. 0x3c010001, 0xa4200f72, 0x00021400, 0x00431025, 0x3c010001, 0xac220f6c,
  5122. 0x95020004, 0x3c010001, 0x08004124, 0xa4220f70, 0x3c020001, 0x94420f70,
  5123. 0x3c030001, 0x94630f72, 0x00431021, 0xa5020004, 0x3c020001, 0x94420f6c,
  5124. 0xa4c20004, 0x3c020001, 0x8c420f6c, 0xa4c20006, 0x3c040001, 0x94840f72,
  5125. 0x3c020001, 0x94420f70, 0x3c0a0001, 0x954a0f76, 0x00441821, 0x3063ffff,
  5126. 0x0062182a, 0x24020002, 0x1122000b, 0x00832023, 0x3c030001, 0x94630f78,
  5127. 0x30620009, 0x10400006, 0x3062fff6, 0xa4c2000c, 0x3c020001, 0x94420f78,
  5128. 0x30420009, 0x01425023, 0x24020001, 0x1122001b, 0x29220002, 0x50400005,
  5129. 0x24020002, 0x11200007, 0x31a2ffff, 0x08004197, 0x00000000, 0x1122001d,
  5130. 0x24020016, 0x08004197, 0x31a2ffff, 0x3c0e0001, 0x95ce0f80, 0x10800005,
  5131. 0x01806821, 0x01c42021, 0x00041c02, 0x3082ffff, 0x00627021, 0x000e1027,
  5132. 0xa502000a, 0x3c030001, 0x90630f7b, 0x31a2ffff, 0x00e21021, 0x0800418d,
  5133. 0x00432023, 0x3c020001, 0x94420f80, 0x00442021, 0x00041c02, 0x3082ffff,
  5134. 0x00622021, 0x00807021, 0x00041027, 0x08004185, 0xa502000a, 0x3c050001,
  5135. 0x24a50f7a, 0x90a30000, 0x14620002, 0x24e2fff2, 0xa5e20034, 0x90a20000,
  5136. 0x00e21023, 0xa5020002, 0x3c030001, 0x94630f80, 0x3c020001, 0x94420f5a,
  5137. 0x30e5ffff, 0x00641821, 0x00451023, 0x00622023, 0x00041c02, 0x3082ffff,
  5138. 0x00622021, 0x00041027, 0xa502000a, 0x3c030001, 0x90630f7c, 0x24620001,
  5139. 0x14a20005, 0x00807021, 0x01631021, 0x90420000, 0x08004185, 0x00026200,
  5140. 0x24620002, 0x14a20003, 0x306200fe, 0x004b1021, 0x944c0000, 0x3c020001,
  5141. 0x94420f82, 0x3183ffff, 0x3c040001, 0x90840f7b, 0x00431021, 0x00e21021,
  5142. 0x00442023, 0x008a2021, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  5143. 0x00822021, 0x00806821, 0x00041027, 0xa4c20010, 0x31a2ffff, 0x000e1c00,
  5144. 0x00431025, 0x3c040001, 0x24840f72, 0xade20010, 0x94820000, 0x3c050001,
  5145. 0x94a50f76, 0x3c030001, 0x8c630f6c, 0x24420001, 0x00b92821, 0xa4820000,
  5146. 0x3322ffff, 0x00622021, 0x0083182b, 0x3c010001, 0xa4250f76, 0x10600003,
  5147. 0x24a2ffff, 0x3c010001, 0xa4220f76, 0x3c024000, 0x03021025, 0x3c010001,
  5148. 0xac240f6c, 0xaf621008, 0x03e00008, 0x27bd0010, 0x3c030001, 0x90630f56,
  5149. 0x27bdffe8, 0x24020001, 0xafbf0014, 0x10620026, 0xafb00010, 0x8f620cf4,
  5150. 0x2442ffff, 0x3042007f, 0x00021100, 0x8c434000, 0x3c010001, 0xac230f64,
  5151. 0x8c434008, 0x24444000, 0x8c5c4004, 0x30620040, 0x14400002, 0x24020088,
  5152. 0x24020008, 0x3c010001, 0xa4220f68, 0x30620004, 0x10400005, 0x24020001,
  5153. 0x3c010001, 0xa0220f57, 0x080041d5, 0x00031402, 0x3c010001, 0xa0200f57,
  5154. 0x00031402, 0x3c010001, 0xa4220f54, 0x9483000c, 0x24020001, 0x3c010001,
  5155. 0xa4200f50, 0x3c010001, 0xa0220f56, 0x3c010001, 0xa4230f62, 0x24020001,
  5156. 0x1342001e, 0x00000000, 0x13400005, 0x24020003, 0x13420067, 0x00000000,
  5157. 0x080042cf, 0x00000000, 0x3c020001, 0x94420f62, 0x241a0001, 0x3c010001,
  5158. 0xa4200f5e, 0x3c010001, 0xa4200f52, 0x304407ff, 0x00021bc2, 0x00031823,
  5159. 0x3063003e, 0x34630036, 0x00021242, 0x3042003c, 0x00621821, 0x3c010001,
  5160. 0xa4240f58, 0x00832021, 0x24630030, 0x3c010001, 0xa4240f5a, 0x3c010001,
  5161. 0xa4230f5c, 0x3c060001, 0x24c60f52, 0x94c50000, 0x94c30002, 0x3c040001,
  5162. 0x94840f5a, 0x00651021, 0x0044102a, 0x10400013, 0x3c108000, 0x00a31021,
  5163. 0xa4c20000, 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008,
  5164. 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4,
  5165. 0x00501024, 0x104000b7, 0x00000000, 0x0800420f, 0x00000000, 0x3c030001,
  5166. 0x94630f50, 0x00851023, 0xa4c40000, 0x00621821, 0x3042ffff, 0x3c010001,
  5167. 0xa4230f50, 0xaf620ce8, 0x3c020001, 0x94420f68, 0x34420024, 0xaf620cec,
  5168. 0x94c30002, 0x3c020001, 0x94420f50, 0x14620012, 0x3c028000, 0x3c108000,
  5169. 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008, 0x00901024,
  5170. 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024,
  5171. 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003, 0xaf620cf4, 0x3c108000,
  5172. 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000,
  5173. 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003,
  5174. 0x3c070001, 0x24e70f50, 0x94e20000, 0x03821021, 0xaf620ce0, 0x3c020001,
  5175. 0x8c420f64, 0xaf620ce4, 0x3c050001, 0x94a50f54, 0x94e30000, 0x3c040001,
  5176. 0x94840f58, 0x3c020001, 0x94420f5e, 0x00a32823, 0x00822023, 0x30a6ffff,
  5177. 0x3083ffff, 0x00c3102b, 0x14400043, 0x00000000, 0x3c020001, 0x94420f5c,
  5178. 0x00021400, 0x00621025, 0xaf620ce8, 0x94e20000, 0x3c030001, 0x94630f54,
  5179. 0x00441021, 0xa4e20000, 0x3042ffff, 0x14430021, 0x3c020008, 0x3c020001,
  5180. 0x90420f57, 0x10400006, 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624,
  5181. 0x0800427c, 0x0000d021, 0x3c020001, 0x94420f68, 0x3c030008, 0x34630624,
  5182. 0x00431025, 0xaf620cec, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  5183. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  5184. 0x00000000, 0x8f620cf4, 0x00501024, 0x10400015, 0x00000000, 0x08004283,
  5185. 0x00000000, 0x3c030001, 0x94630f68, 0x34420624, 0x3c108000, 0x00621825,
  5186. 0x3c028000, 0xaf630cec, 0xaf620cf4, 0x8f641008, 0x00901024, 0x14400003,
  5187. 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7,
  5188. 0x00000000, 0x3c010001, 0x080042cf, 0xa4200f5e, 0x3c020001, 0x94420f5c,
  5189. 0x00021400, 0x00c21025, 0xaf620ce8, 0x3c020001, 0x90420f57, 0x10400009,
  5190. 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624, 0x0000d021, 0x00431025,
  5191. 0xaf620cec, 0x080042c1, 0x3c108000, 0x3c020001, 0x94420f68, 0x3c030008,
  5192. 0x34630604, 0x00431025, 0xaf620cec, 0x3c020001, 0x94420f5e, 0x00451021,
  5193. 0x3c010001, 0xa4220f5e, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  5194. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  5195. 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x8fbf0014,
  5196. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000, 0x27bdffe0, 0x3c040001,
  5197. 0x24840ec0, 0x00002821, 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010,
  5198. 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130, 0xaf625000, 0x3c010001,
  5199. 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5200. 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010, 0xaf60680c, 0x8f626804,
  5201. 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50, 0x3c010001, 0xac220f20,
  5202. 0x24020b78, 0x3c010001, 0xac220f30, 0x34630002, 0xaf634000, 0x0c004315,
  5203. 0x00808021, 0x3c010001, 0xa0220f34, 0x304200ff, 0x24030002, 0x14430005,
  5204. 0x00000000, 0x3c020001, 0x8c420f20, 0x08004308, 0xac5000c0, 0x3c020001,
  5205. 0x8c420f20, 0xac5000bc, 0x8f624434, 0x8f634438, 0x8f644410, 0x3c010001,
  5206. 0xac220f28, 0x3c010001, 0xac230f38, 0x3c010001, 0xac240f24, 0x8fbf0014,
  5207. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x03e00008, 0x24020001, 0x27bdfff8,
  5208. 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe, 0x00000000,
  5209. 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008, 0x27bd0008,
  5210. 0x8f634450, 0x3c020001, 0x8c420f28, 0x00031c02, 0x0043102b, 0x14400008,
  5211. 0x3c038000, 0x3c040001, 0x8c840f38, 0x8f624450, 0x00021c02, 0x0083102b,
  5212. 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024, 0x1440fffd,
  5213. 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff, 0x2442e000,
  5214. 0x2c422001, 0x14400003, 0x3c024000, 0x08004347, 0x2402ffff, 0x00822025,
  5215. 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021, 0x03e00008,
  5216. 0x00000000, 0x8f624450, 0x3c030001, 0x8c630f24, 0x08004350, 0x3042ffff,
  5217. 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000, 0x03e00008,
  5218. 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040001, 0x24840ed0, 0x00003021,
  5219. 0x00003821, 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0800435f,
  5220. 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x3c020001, 0x3442d600,
  5221. 0x3c030001, 0x3463d600, 0x3c040001, 0x3484ddff, 0x3c010001, 0xac220f40,
  5222. 0x24020040, 0x3c010001, 0xac220f44, 0x3c010001, 0xac200f3c, 0xac600000,
  5223. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  5224. 0x00804821, 0x8faa0010, 0x3c020001, 0x8c420f3c, 0x3c040001, 0x8c840f44,
  5225. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010001, 0xac230f3c, 0x14400003,
  5226. 0x00004021, 0x3c010001, 0xac200f3c, 0x3c020001, 0x8c420f3c, 0x3c030001,
  5227. 0x8c630f40, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  5228. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020001, 0x8c420f3c,
  5229. 0x3c030001, 0x8c630f40, 0x8f64680c, 0x00021140, 0x00431021, 0xac440008,
  5230. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  5231. 0x00000000, 0x00000000, 0x00000000,
  5232. };
  5233. static const u32 tg3Tso5FwRodata[(TG3_TSO5_FW_RODATA_LEN / 4) + 1] = {
  5234. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  5235. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000,
  5236. 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  5237. 0x00000000, 0x00000000, 0x00000000,
  5238. };
  5239. static const u32 tg3Tso5FwData[(TG3_TSO5_FW_DATA_LEN / 4) + 1] = {
  5240. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x322e3000, 0x00000000,
  5241. 0x00000000, 0x00000000, 0x00000000,
  5242. };
  5243. /* tp->lock is held. */
  5244. static int tg3_load_tso_firmware(struct tg3 *tp)
  5245. {
  5246. struct fw_info info;
  5247. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5248. int err, i;
  5249. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5250. return 0;
  5251. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5252. info.text_base = TG3_TSO5_FW_TEXT_ADDR;
  5253. info.text_len = TG3_TSO5_FW_TEXT_LEN;
  5254. info.text_data = &tg3Tso5FwText[0];
  5255. info.rodata_base = TG3_TSO5_FW_RODATA_ADDR;
  5256. info.rodata_len = TG3_TSO5_FW_RODATA_LEN;
  5257. info.rodata_data = &tg3Tso5FwRodata[0];
  5258. info.data_base = TG3_TSO5_FW_DATA_ADDR;
  5259. info.data_len = TG3_TSO5_FW_DATA_LEN;
  5260. info.data_data = &tg3Tso5FwData[0];
  5261. cpu_base = RX_CPU_BASE;
  5262. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  5263. cpu_scratch_size = (info.text_len +
  5264. info.rodata_len +
  5265. info.data_len +
  5266. TG3_TSO5_FW_SBSS_LEN +
  5267. TG3_TSO5_FW_BSS_LEN);
  5268. } else {
  5269. info.text_base = TG3_TSO_FW_TEXT_ADDR;
  5270. info.text_len = TG3_TSO_FW_TEXT_LEN;
  5271. info.text_data = &tg3TsoFwText[0];
  5272. info.rodata_base = TG3_TSO_FW_RODATA_ADDR;
  5273. info.rodata_len = TG3_TSO_FW_RODATA_LEN;
  5274. info.rodata_data = &tg3TsoFwRodata[0];
  5275. info.data_base = TG3_TSO_FW_DATA_ADDR;
  5276. info.data_len = TG3_TSO_FW_DATA_LEN;
  5277. info.data_data = &tg3TsoFwData[0];
  5278. cpu_base = TX_CPU_BASE;
  5279. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  5280. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  5281. }
  5282. err = tg3_load_firmware_cpu(tp, cpu_base,
  5283. cpu_scratch_base, cpu_scratch_size,
  5284. &info);
  5285. if (err)
  5286. return err;
  5287. /* Now startup the cpu. */
  5288. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5289. tw32_f(cpu_base + CPU_PC, info.text_base);
  5290. for (i = 0; i < 5; i++) {
  5291. if (tr32(cpu_base + CPU_PC) == info.text_base)
  5292. break;
  5293. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5294. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  5295. tw32_f(cpu_base + CPU_PC, info.text_base);
  5296. udelay(1000);
  5297. }
  5298. if (i >= 5) {
  5299. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  5300. "to set CPU PC, is %08x should be %08x\n",
  5301. tp->dev->name, tr32(cpu_base + CPU_PC),
  5302. info.text_base);
  5303. return -ENODEV;
  5304. }
  5305. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5306. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  5307. return 0;
  5308. }
  5309. /* tp->lock is held. */
  5310. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  5311. {
  5312. u32 addr_high, addr_low;
  5313. int i;
  5314. addr_high = ((tp->dev->dev_addr[0] << 8) |
  5315. tp->dev->dev_addr[1]);
  5316. addr_low = ((tp->dev->dev_addr[2] << 24) |
  5317. (tp->dev->dev_addr[3] << 16) |
  5318. (tp->dev->dev_addr[4] << 8) |
  5319. (tp->dev->dev_addr[5] << 0));
  5320. for (i = 0; i < 4; i++) {
  5321. if (i == 1 && skip_mac_1)
  5322. continue;
  5323. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  5324. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  5325. }
  5326. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  5327. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  5328. for (i = 0; i < 12; i++) {
  5329. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  5330. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  5331. }
  5332. }
  5333. addr_high = (tp->dev->dev_addr[0] +
  5334. tp->dev->dev_addr[1] +
  5335. tp->dev->dev_addr[2] +
  5336. tp->dev->dev_addr[3] +
  5337. tp->dev->dev_addr[4] +
  5338. tp->dev->dev_addr[5]) &
  5339. TX_BACKOFF_SEED_MASK;
  5340. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  5341. }
  5342. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  5343. {
  5344. struct tg3 *tp = netdev_priv(dev);
  5345. struct sockaddr *addr = p;
  5346. int err = 0, skip_mac_1 = 0;
  5347. if (!is_valid_ether_addr(addr->sa_data))
  5348. return -EINVAL;
  5349. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  5350. if (!netif_running(dev))
  5351. return 0;
  5352. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5353. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  5354. addr0_high = tr32(MAC_ADDR_0_HIGH);
  5355. addr0_low = tr32(MAC_ADDR_0_LOW);
  5356. addr1_high = tr32(MAC_ADDR_1_HIGH);
  5357. addr1_low = tr32(MAC_ADDR_1_LOW);
  5358. /* Skip MAC addr 1 if ASF is using it. */
  5359. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  5360. !(addr1_high == 0 && addr1_low == 0))
  5361. skip_mac_1 = 1;
  5362. }
  5363. spin_lock_bh(&tp->lock);
  5364. __tg3_set_mac_addr(tp, skip_mac_1);
  5365. spin_unlock_bh(&tp->lock);
  5366. return err;
  5367. }
  5368. /* tp->lock is held. */
  5369. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  5370. dma_addr_t mapping, u32 maxlen_flags,
  5371. u32 nic_addr)
  5372. {
  5373. tg3_write_mem(tp,
  5374. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5375. ((u64) mapping >> 32));
  5376. tg3_write_mem(tp,
  5377. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  5378. ((u64) mapping & 0xffffffff));
  5379. tg3_write_mem(tp,
  5380. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  5381. maxlen_flags);
  5382. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5383. tg3_write_mem(tp,
  5384. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  5385. nic_addr);
  5386. }
  5387. static void __tg3_set_rx_mode(struct net_device *);
  5388. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  5389. {
  5390. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  5391. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  5392. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  5393. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  5394. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5395. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  5396. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  5397. }
  5398. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  5399. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  5400. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5401. u32 val = ec->stats_block_coalesce_usecs;
  5402. if (!netif_carrier_ok(tp->dev))
  5403. val = 0;
  5404. tw32(HOSTCC_STAT_COAL_TICKS, val);
  5405. }
  5406. }
  5407. /* tp->lock is held. */
  5408. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  5409. {
  5410. u32 val, rdmac_mode;
  5411. int i, err, limit;
  5412. tg3_disable_ints(tp);
  5413. tg3_stop_fw(tp);
  5414. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  5415. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  5416. tg3_abort_hw(tp, 1);
  5417. }
  5418. if (reset_phy)
  5419. tg3_phy_reset(tp);
  5420. err = tg3_chip_reset(tp);
  5421. if (err)
  5422. return err;
  5423. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  5424. if (tp->pci_chip_rev_id == CHIPREV_ID_5784_A0) {
  5425. val = tr32(TG3_CPMU_CTRL);
  5426. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  5427. tw32(TG3_CPMU_CTRL, val);
  5428. }
  5429. /* This works around an issue with Athlon chipsets on
  5430. * B3 tigon3 silicon. This bit has no effect on any
  5431. * other revision. But do not set this on PCI Express
  5432. * chips and don't even touch the clocks if the CPMU is present.
  5433. */
  5434. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  5435. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  5436. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  5437. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5438. }
  5439. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5440. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  5441. val = tr32(TG3PCI_PCISTATE);
  5442. val |= PCISTATE_RETRY_SAME_DMA;
  5443. tw32(TG3PCI_PCISTATE, val);
  5444. }
  5445. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5446. /* Allow reads and writes to the
  5447. * APE register and memory space.
  5448. */
  5449. val = tr32(TG3PCI_PCISTATE);
  5450. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5451. PCISTATE_ALLOW_APE_SHMEM_WR;
  5452. tw32(TG3PCI_PCISTATE, val);
  5453. }
  5454. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  5455. /* Enable some hw fixes. */
  5456. val = tr32(TG3PCI_MSI_DATA);
  5457. val |= (1 << 26) | (1 << 28) | (1 << 29);
  5458. tw32(TG3PCI_MSI_DATA, val);
  5459. }
  5460. /* Descriptor ring init may make accesses to the
  5461. * NIC SRAM area to setup the TX descriptors, so we
  5462. * can only do this after the hardware has been
  5463. * successfully reset.
  5464. */
  5465. err = tg3_init_rings(tp);
  5466. if (err)
  5467. return err;
  5468. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  5469. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  5470. /* This value is determined during the probe time DMA
  5471. * engine test, tg3_test_dma.
  5472. */
  5473. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  5474. }
  5475. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  5476. GRC_MODE_4X_NIC_SEND_RINGS |
  5477. GRC_MODE_NO_TX_PHDR_CSUM |
  5478. GRC_MODE_NO_RX_PHDR_CSUM);
  5479. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  5480. /* Pseudo-header checksum is done by hardware logic and not
  5481. * the offload processers, so make the chip do the pseudo-
  5482. * header checksums on receive. For transmit it is more
  5483. * convenient to do the pseudo-header checksum in software
  5484. * as Linux does that on transmit for us in all cases.
  5485. */
  5486. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  5487. tw32(GRC_MODE,
  5488. tp->grc_mode |
  5489. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  5490. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  5491. val = tr32(GRC_MISC_CFG);
  5492. val &= ~0xff;
  5493. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  5494. tw32(GRC_MISC_CFG, val);
  5495. /* Initialize MBUF/DESC pool. */
  5496. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  5497. /* Do nothing. */
  5498. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  5499. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  5500. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  5501. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  5502. else
  5503. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  5504. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  5505. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  5506. }
  5507. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5508. int fw_len;
  5509. fw_len = (TG3_TSO5_FW_TEXT_LEN +
  5510. TG3_TSO5_FW_RODATA_LEN +
  5511. TG3_TSO5_FW_DATA_LEN +
  5512. TG3_TSO5_FW_SBSS_LEN +
  5513. TG3_TSO5_FW_BSS_LEN);
  5514. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  5515. tw32(BUFMGR_MB_POOL_ADDR,
  5516. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  5517. tw32(BUFMGR_MB_POOL_SIZE,
  5518. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  5519. }
  5520. if (tp->dev->mtu <= ETH_DATA_LEN) {
  5521. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5522. tp->bufmgr_config.mbuf_read_dma_low_water);
  5523. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5524. tp->bufmgr_config.mbuf_mac_rx_low_water);
  5525. tw32(BUFMGR_MB_HIGH_WATER,
  5526. tp->bufmgr_config.mbuf_high_water);
  5527. } else {
  5528. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5529. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  5530. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5531. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  5532. tw32(BUFMGR_MB_HIGH_WATER,
  5533. tp->bufmgr_config.mbuf_high_water_jumbo);
  5534. }
  5535. tw32(BUFMGR_DMA_LOW_WATER,
  5536. tp->bufmgr_config.dma_low_water);
  5537. tw32(BUFMGR_DMA_HIGH_WATER,
  5538. tp->bufmgr_config.dma_high_water);
  5539. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  5540. for (i = 0; i < 2000; i++) {
  5541. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  5542. break;
  5543. udelay(10);
  5544. }
  5545. if (i >= 2000) {
  5546. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  5547. tp->dev->name);
  5548. return -ENODEV;
  5549. }
  5550. /* Setup replenish threshold. */
  5551. val = tp->rx_pending / 8;
  5552. if (val == 0)
  5553. val = 1;
  5554. else if (val > tp->rx_std_max_post)
  5555. val = tp->rx_std_max_post;
  5556. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5557. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  5558. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  5559. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  5560. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  5561. }
  5562. tw32(RCVBDI_STD_THRESH, val);
  5563. /* Initialize TG3_BDINFO's at:
  5564. * RCVDBDI_STD_BD: standard eth size rx ring
  5565. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  5566. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  5567. *
  5568. * like so:
  5569. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  5570. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  5571. * ring attribute flags
  5572. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  5573. *
  5574. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  5575. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  5576. *
  5577. * The size of each ring is fixed in the firmware, but the location is
  5578. * configurable.
  5579. */
  5580. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5581. ((u64) tp->rx_std_mapping >> 32));
  5582. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5583. ((u64) tp->rx_std_mapping & 0xffffffff));
  5584. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  5585. NIC_SRAM_RX_BUFFER_DESC);
  5586. /* Don't even try to program the JUMBO/MINI buffer descriptor
  5587. * configs on 5705.
  5588. */
  5589. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5590. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5591. RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT);
  5592. } else {
  5593. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5594. RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  5595. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5596. BDINFO_FLAGS_DISABLED);
  5597. /* Setup replenish threshold. */
  5598. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  5599. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  5600. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5601. ((u64) tp->rx_jumbo_mapping >> 32));
  5602. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5603. ((u64) tp->rx_jumbo_mapping & 0xffffffff));
  5604. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5605. RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  5606. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  5607. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  5608. } else {
  5609. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5610. BDINFO_FLAGS_DISABLED);
  5611. }
  5612. }
  5613. /* There is only one send ring on 5705/5750, no need to explicitly
  5614. * disable the others.
  5615. */
  5616. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5617. /* Clear out send RCB ring in SRAM. */
  5618. for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
  5619. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  5620. BDINFO_FLAGS_DISABLED);
  5621. }
  5622. tp->tx_prod = 0;
  5623. tp->tx_cons = 0;
  5624. tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5625. tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5626. tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
  5627. tp->tx_desc_mapping,
  5628. (TG3_TX_RING_SIZE <<
  5629. BDINFO_FLAGS_MAXLEN_SHIFT),
  5630. NIC_SRAM_TX_BUFFER_DESC);
  5631. /* There is only one receive return ring on 5705/5750, no need
  5632. * to explicitly disable the others.
  5633. */
  5634. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5635. for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
  5636. i += TG3_BDINFO_SIZE) {
  5637. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  5638. BDINFO_FLAGS_DISABLED);
  5639. }
  5640. }
  5641. tp->rx_rcb_ptr = 0;
  5642. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5643. tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
  5644. tp->rx_rcb_mapping,
  5645. (TG3_RX_RCB_RING_SIZE(tp) <<
  5646. BDINFO_FLAGS_MAXLEN_SHIFT),
  5647. 0);
  5648. tp->rx_std_ptr = tp->rx_pending;
  5649. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  5650. tp->rx_std_ptr);
  5651. tp->rx_jumbo_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  5652. tp->rx_jumbo_pending : 0;
  5653. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  5654. tp->rx_jumbo_ptr);
  5655. /* Initialize MAC address and backoff seed. */
  5656. __tg3_set_mac_addr(tp, 0);
  5657. /* MTU + ethernet header + FCS + optional VLAN tag */
  5658. tw32(MAC_RX_MTU_SIZE, tp->dev->mtu + ETH_HLEN + 8);
  5659. /* The slot time is changed by tg3_setup_phy if we
  5660. * run at gigabit with half duplex.
  5661. */
  5662. tw32(MAC_TX_LENGTHS,
  5663. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  5664. (6 << TX_LENGTHS_IPG_SHIFT) |
  5665. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  5666. /* Receive rules. */
  5667. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  5668. tw32(RCVLPC_CONFIG, 0x0181);
  5669. /* Calculate RDMAC_MODE setting early, we need it to determine
  5670. * the RCVLPC_STATE_ENABLE mask.
  5671. */
  5672. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  5673. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  5674. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  5675. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  5676. RDMAC_MODE_LNGREAD_ENAB);
  5677. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784)
  5678. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  5679. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  5680. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  5681. /* If statement applies to 5705 and 5750 PCI devices only */
  5682. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5683. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5684. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  5685. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  5686. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5687. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  5688. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5689. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  5690. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5691. }
  5692. }
  5693. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5694. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5695. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5696. rdmac_mode |= (1 << 27);
  5697. /* Receive/send statistics. */
  5698. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  5699. val = tr32(RCVLPC_STATS_ENABLE);
  5700. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  5701. tw32(RCVLPC_STATS_ENABLE, val);
  5702. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  5703. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  5704. val = tr32(RCVLPC_STATS_ENABLE);
  5705. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  5706. tw32(RCVLPC_STATS_ENABLE, val);
  5707. } else {
  5708. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  5709. }
  5710. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  5711. tw32(SNDDATAI_STATSENAB, 0xffffff);
  5712. tw32(SNDDATAI_STATSCTRL,
  5713. (SNDDATAI_SCTRL_ENABLE |
  5714. SNDDATAI_SCTRL_FASTUPD));
  5715. /* Setup host coalescing engine. */
  5716. tw32(HOSTCC_MODE, 0);
  5717. for (i = 0; i < 2000; i++) {
  5718. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  5719. break;
  5720. udelay(10);
  5721. }
  5722. __tg3_set_coalesce(tp, &tp->coal);
  5723. /* set status block DMA address */
  5724. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5725. ((u64) tp->status_mapping >> 32));
  5726. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5727. ((u64) tp->status_mapping & 0xffffffff));
  5728. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5729. /* Status/statistics block address. See tg3_timer,
  5730. * the tg3_periodic_fetch_stats call there, and
  5731. * tg3_get_stats to see how this works for 5705/5750 chips.
  5732. */
  5733. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5734. ((u64) tp->stats_mapping >> 32));
  5735. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5736. ((u64) tp->stats_mapping & 0xffffffff));
  5737. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  5738. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  5739. }
  5740. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  5741. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  5742. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  5743. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5744. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  5745. /* Clear statistics/status block in chip, and status block in ram. */
  5746. for (i = NIC_SRAM_STATS_BLK;
  5747. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  5748. i += sizeof(u32)) {
  5749. tg3_write_mem(tp, i, 0);
  5750. udelay(40);
  5751. }
  5752. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  5753. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5754. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  5755. /* reset to prevent losing 1st rx packet intermittently */
  5756. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5757. udelay(10);
  5758. }
  5759. tp->mac_mode = MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  5760. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  5761. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  5762. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  5763. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  5764. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  5765. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  5766. udelay(40);
  5767. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  5768. * If TG3_FLG2_IS_NIC is zero, we should read the
  5769. * register to preserve the GPIO settings for LOMs. The GPIOs,
  5770. * whether used as inputs or outputs, are set by boot code after
  5771. * reset.
  5772. */
  5773. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  5774. u32 gpio_mask;
  5775. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  5776. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  5777. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  5778. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  5779. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  5780. GRC_LCLCTRL_GPIO_OUTPUT3;
  5781. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  5782. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  5783. tp->grc_local_ctrl &= ~gpio_mask;
  5784. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  5785. /* GPIO1 must be driven high for eeprom write protect */
  5786. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  5787. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  5788. GRC_LCLCTRL_GPIO_OUTPUT1);
  5789. }
  5790. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  5791. udelay(100);
  5792. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
  5793. tp->last_tag = 0;
  5794. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5795. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  5796. udelay(40);
  5797. }
  5798. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  5799. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  5800. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  5801. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  5802. WDMAC_MODE_LNGREAD_ENAB);
  5803. /* If statement applies to 5705 and 5750 PCI devices only */
  5804. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5805. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5806. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  5807. if ((tp->tg3_flags & TG3_FLG2_TSO_CAPABLE) &&
  5808. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  5809. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  5810. /* nothing */
  5811. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5812. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  5813. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  5814. val |= WDMAC_MODE_RX_ACCEL;
  5815. }
  5816. }
  5817. /* Enable host coalescing bug fix */
  5818. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755) ||
  5819. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787) ||
  5820. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784) ||
  5821. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761))
  5822. val |= (1 << 29);
  5823. tw32_f(WDMAC_MODE, val);
  5824. udelay(40);
  5825. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5826. u16 pcix_cmd;
  5827. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5828. &pcix_cmd);
  5829. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  5830. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  5831. pcix_cmd |= PCI_X_CMD_READ_2K;
  5832. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  5833. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  5834. pcix_cmd |= PCI_X_CMD_READ_2K;
  5835. }
  5836. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5837. pcix_cmd);
  5838. }
  5839. tw32_f(RDMAC_MODE, rdmac_mode);
  5840. udelay(40);
  5841. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  5842. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5843. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  5844. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  5845. tw32(SNDDATAC_MODE,
  5846. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  5847. else
  5848. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  5849. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  5850. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  5851. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  5852. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  5853. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5854. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  5855. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  5856. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  5857. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  5858. err = tg3_load_5701_a0_firmware_fix(tp);
  5859. if (err)
  5860. return err;
  5861. }
  5862. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5863. err = tg3_load_tso_firmware(tp);
  5864. if (err)
  5865. return err;
  5866. }
  5867. tp->tx_mode = TX_MODE_ENABLE;
  5868. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5869. udelay(100);
  5870. tp->rx_mode = RX_MODE_ENABLE;
  5871. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  5872. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  5873. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  5874. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5875. udelay(10);
  5876. if (tp->link_config.phy_is_low_power) {
  5877. tp->link_config.phy_is_low_power = 0;
  5878. tp->link_config.speed = tp->link_config.orig_speed;
  5879. tp->link_config.duplex = tp->link_config.orig_duplex;
  5880. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  5881. }
  5882. tp->mi_mode = MAC_MI_MODE_BASE;
  5883. tw32_f(MAC_MI_MODE, tp->mi_mode);
  5884. udelay(80);
  5885. tw32(MAC_LED_CTRL, tp->led_ctrl);
  5886. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  5887. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5888. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5889. udelay(10);
  5890. }
  5891. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5892. udelay(10);
  5893. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5894. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  5895. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  5896. /* Set drive transmission level to 1.2V */
  5897. /* only if the signal pre-emphasis bit is not set */
  5898. val = tr32(MAC_SERDES_CFG);
  5899. val &= 0xfffff000;
  5900. val |= 0x880;
  5901. tw32(MAC_SERDES_CFG, val);
  5902. }
  5903. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  5904. tw32(MAC_SERDES_CFG, 0x616000);
  5905. }
  5906. /* Prevent chip from dropping frames when flow control
  5907. * is enabled.
  5908. */
  5909. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  5910. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  5911. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  5912. /* Use hardware link auto-negotiation */
  5913. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  5914. }
  5915. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  5916. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  5917. u32 tmp;
  5918. tmp = tr32(SERDES_RX_CTRL);
  5919. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  5920. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  5921. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  5922. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  5923. }
  5924. err = tg3_setup_phy(tp, 0);
  5925. if (err)
  5926. return err;
  5927. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  5928. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906) {
  5929. u32 tmp;
  5930. /* Clear CRC stats. */
  5931. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  5932. tg3_writephy(tp, MII_TG3_TEST1,
  5933. tmp | MII_TG3_TEST1_CRC_EN);
  5934. tg3_readphy(tp, 0x14, &tmp);
  5935. }
  5936. }
  5937. __tg3_set_rx_mode(tp->dev);
  5938. /* Initialize receive rules. */
  5939. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  5940. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  5941. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  5942. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  5943. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  5944. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  5945. limit = 8;
  5946. else
  5947. limit = 16;
  5948. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  5949. limit -= 4;
  5950. switch (limit) {
  5951. case 16:
  5952. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  5953. case 15:
  5954. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  5955. case 14:
  5956. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  5957. case 13:
  5958. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  5959. case 12:
  5960. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  5961. case 11:
  5962. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  5963. case 10:
  5964. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  5965. case 9:
  5966. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  5967. case 8:
  5968. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  5969. case 7:
  5970. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  5971. case 6:
  5972. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  5973. case 5:
  5974. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  5975. case 4:
  5976. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  5977. case 3:
  5978. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  5979. case 2:
  5980. case 1:
  5981. default:
  5982. break;
  5983. };
  5984. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5985. /* Write our heartbeat update interval to APE. */
  5986. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  5987. APE_HOST_HEARTBEAT_INT_DISABLE);
  5988. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  5989. return 0;
  5990. }
  5991. /* Called at device open time to get the chip ready for
  5992. * packet processing. Invoked with tp->lock held.
  5993. */
  5994. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  5995. {
  5996. int err;
  5997. /* Force the chip into D0. */
  5998. err = tg3_set_power_state(tp, PCI_D0);
  5999. if (err)
  6000. goto out;
  6001. tg3_switch_clocks(tp);
  6002. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6003. err = tg3_reset_hw(tp, reset_phy);
  6004. out:
  6005. return err;
  6006. }
  6007. #define TG3_STAT_ADD32(PSTAT, REG) \
  6008. do { u32 __val = tr32(REG); \
  6009. (PSTAT)->low += __val; \
  6010. if ((PSTAT)->low < __val) \
  6011. (PSTAT)->high += 1; \
  6012. } while (0)
  6013. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6014. {
  6015. struct tg3_hw_stats *sp = tp->hw_stats;
  6016. if (!netif_carrier_ok(tp->dev))
  6017. return;
  6018. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6019. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6020. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6021. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6022. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6023. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6024. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6025. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6026. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6027. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6028. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6029. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6030. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6031. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6032. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6033. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6034. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6035. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6036. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6037. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6038. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6039. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6040. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6041. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6042. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6043. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6044. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6045. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6046. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6047. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6048. }
  6049. static void tg3_timer(unsigned long __opaque)
  6050. {
  6051. struct tg3 *tp = (struct tg3 *) __opaque;
  6052. if (tp->irq_sync)
  6053. goto restart_timer;
  6054. spin_lock(&tp->lock);
  6055. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6056. /* All of this garbage is because when using non-tagged
  6057. * IRQ status the mailbox/status_block protocol the chip
  6058. * uses with the cpu is race prone.
  6059. */
  6060. if (tp->hw_status->status & SD_STATUS_UPDATED) {
  6061. tw32(GRC_LOCAL_CTRL,
  6062. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6063. } else {
  6064. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6065. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  6066. }
  6067. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6068. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  6069. spin_unlock(&tp->lock);
  6070. schedule_work(&tp->reset_task);
  6071. return;
  6072. }
  6073. }
  6074. /* This part only runs once per second. */
  6075. if (!--tp->timer_counter) {
  6076. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6077. tg3_periodic_fetch_stats(tp);
  6078. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  6079. u32 mac_stat;
  6080. int phy_event;
  6081. mac_stat = tr32(MAC_STATUS);
  6082. phy_event = 0;
  6083. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  6084. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  6085. phy_event = 1;
  6086. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  6087. phy_event = 1;
  6088. if (phy_event)
  6089. tg3_setup_phy(tp, 0);
  6090. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  6091. u32 mac_stat = tr32(MAC_STATUS);
  6092. int need_setup = 0;
  6093. if (netif_carrier_ok(tp->dev) &&
  6094. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  6095. need_setup = 1;
  6096. }
  6097. if (! netif_carrier_ok(tp->dev) &&
  6098. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  6099. MAC_STATUS_SIGNAL_DET))) {
  6100. need_setup = 1;
  6101. }
  6102. if (need_setup) {
  6103. if (!tp->serdes_counter) {
  6104. tw32_f(MAC_MODE,
  6105. (tp->mac_mode &
  6106. ~MAC_MODE_PORT_MODE_MASK));
  6107. udelay(40);
  6108. tw32_f(MAC_MODE, tp->mac_mode);
  6109. udelay(40);
  6110. }
  6111. tg3_setup_phy(tp, 0);
  6112. }
  6113. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  6114. tg3_serdes_parallel_detect(tp);
  6115. tp->timer_counter = tp->timer_multiplier;
  6116. }
  6117. /* Heartbeat is only sent once every 2 seconds.
  6118. *
  6119. * The heartbeat is to tell the ASF firmware that the host
  6120. * driver is still alive. In the event that the OS crashes,
  6121. * ASF needs to reset the hardware to free up the FIFO space
  6122. * that may be filled with rx packets destined for the host.
  6123. * If the FIFO is full, ASF will no longer function properly.
  6124. *
  6125. * Unintended resets have been reported on real time kernels
  6126. * where the timer doesn't run on time. Netpoll will also have
  6127. * same problem.
  6128. *
  6129. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  6130. * to check the ring condition when the heartbeat is expiring
  6131. * before doing the reset. This will prevent most unintended
  6132. * resets.
  6133. */
  6134. if (!--tp->asf_counter) {
  6135. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6136. u32 val;
  6137. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  6138. FWCMD_NICDRV_ALIVE3);
  6139. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  6140. /* 5 seconds timeout */
  6141. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  6142. val = tr32(GRC_RX_CPU_EVENT);
  6143. val |= (1 << 14);
  6144. tw32(GRC_RX_CPU_EVENT, val);
  6145. }
  6146. tp->asf_counter = tp->asf_multiplier;
  6147. }
  6148. spin_unlock(&tp->lock);
  6149. restart_timer:
  6150. tp->timer.expires = jiffies + tp->timer_offset;
  6151. add_timer(&tp->timer);
  6152. }
  6153. static int tg3_request_irq(struct tg3 *tp)
  6154. {
  6155. irq_handler_t fn;
  6156. unsigned long flags;
  6157. struct net_device *dev = tp->dev;
  6158. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6159. fn = tg3_msi;
  6160. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  6161. fn = tg3_msi_1shot;
  6162. flags = IRQF_SAMPLE_RANDOM;
  6163. } else {
  6164. fn = tg3_interrupt;
  6165. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6166. fn = tg3_interrupt_tagged;
  6167. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  6168. }
  6169. return (request_irq(tp->pdev->irq, fn, flags, dev->name, dev));
  6170. }
  6171. static int tg3_test_interrupt(struct tg3 *tp)
  6172. {
  6173. struct net_device *dev = tp->dev;
  6174. int err, i, intr_ok = 0;
  6175. if (!netif_running(dev))
  6176. return -ENODEV;
  6177. tg3_disable_ints(tp);
  6178. free_irq(tp->pdev->irq, dev);
  6179. err = request_irq(tp->pdev->irq, tg3_test_isr,
  6180. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
  6181. if (err)
  6182. return err;
  6183. tp->hw_status->status &= ~SD_STATUS_UPDATED;
  6184. tg3_enable_ints(tp);
  6185. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6186. HOSTCC_MODE_NOW);
  6187. for (i = 0; i < 5; i++) {
  6188. u32 int_mbox, misc_host_ctrl;
  6189. int_mbox = tr32_mailbox(MAILBOX_INTERRUPT_0 +
  6190. TG3_64BIT_REG_LOW);
  6191. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  6192. if ((int_mbox != 0) ||
  6193. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  6194. intr_ok = 1;
  6195. break;
  6196. }
  6197. msleep(10);
  6198. }
  6199. tg3_disable_ints(tp);
  6200. free_irq(tp->pdev->irq, dev);
  6201. err = tg3_request_irq(tp);
  6202. if (err)
  6203. return err;
  6204. if (intr_ok)
  6205. return 0;
  6206. return -EIO;
  6207. }
  6208. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  6209. * successfully restored
  6210. */
  6211. static int tg3_test_msi(struct tg3 *tp)
  6212. {
  6213. struct net_device *dev = tp->dev;
  6214. int err;
  6215. u16 pci_cmd;
  6216. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  6217. return 0;
  6218. /* Turn off SERR reporting in case MSI terminates with Master
  6219. * Abort.
  6220. */
  6221. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  6222. pci_write_config_word(tp->pdev, PCI_COMMAND,
  6223. pci_cmd & ~PCI_COMMAND_SERR);
  6224. err = tg3_test_interrupt(tp);
  6225. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  6226. if (!err)
  6227. return 0;
  6228. /* other failures */
  6229. if (err != -EIO)
  6230. return err;
  6231. /* MSI test failed, go back to INTx mode */
  6232. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  6233. "switching to INTx mode. Please report this failure to "
  6234. "the PCI maintainer and include system chipset information.\n",
  6235. tp->dev->name);
  6236. free_irq(tp->pdev->irq, dev);
  6237. pci_disable_msi(tp->pdev);
  6238. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6239. err = tg3_request_irq(tp);
  6240. if (err)
  6241. return err;
  6242. /* Need to reset the chip because the MSI cycle may have terminated
  6243. * with Master Abort.
  6244. */
  6245. tg3_full_lock(tp, 1);
  6246. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6247. err = tg3_init_hw(tp, 1);
  6248. tg3_full_unlock(tp);
  6249. if (err)
  6250. free_irq(tp->pdev->irq, dev);
  6251. return err;
  6252. }
  6253. static int tg3_open(struct net_device *dev)
  6254. {
  6255. struct tg3 *tp = netdev_priv(dev);
  6256. int err;
  6257. netif_carrier_off(tp->dev);
  6258. tg3_full_lock(tp, 0);
  6259. err = tg3_set_power_state(tp, PCI_D0);
  6260. if (err) {
  6261. tg3_full_unlock(tp);
  6262. return err;
  6263. }
  6264. tg3_disable_ints(tp);
  6265. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6266. tg3_full_unlock(tp);
  6267. /* The placement of this call is tied
  6268. * to the setup and use of Host TX descriptors.
  6269. */
  6270. err = tg3_alloc_consistent(tp);
  6271. if (err)
  6272. return err;
  6273. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) {
  6274. /* All MSI supporting chips should support tagged
  6275. * status. Assert that this is the case.
  6276. */
  6277. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6278. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  6279. "Not using MSI.\n", tp->dev->name);
  6280. } else if (pci_enable_msi(tp->pdev) == 0) {
  6281. u32 msi_mode;
  6282. msi_mode = tr32(MSGINT_MODE);
  6283. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  6284. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  6285. }
  6286. }
  6287. err = tg3_request_irq(tp);
  6288. if (err) {
  6289. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6290. pci_disable_msi(tp->pdev);
  6291. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6292. }
  6293. tg3_free_consistent(tp);
  6294. return err;
  6295. }
  6296. napi_enable(&tp->napi);
  6297. tg3_full_lock(tp, 0);
  6298. err = tg3_init_hw(tp, 1);
  6299. if (err) {
  6300. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6301. tg3_free_rings(tp);
  6302. } else {
  6303. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6304. tp->timer_offset = HZ;
  6305. else
  6306. tp->timer_offset = HZ / 10;
  6307. BUG_ON(tp->timer_offset > HZ);
  6308. tp->timer_counter = tp->timer_multiplier =
  6309. (HZ / tp->timer_offset);
  6310. tp->asf_counter = tp->asf_multiplier =
  6311. ((HZ / tp->timer_offset) * 2);
  6312. init_timer(&tp->timer);
  6313. tp->timer.expires = jiffies + tp->timer_offset;
  6314. tp->timer.data = (unsigned long) tp;
  6315. tp->timer.function = tg3_timer;
  6316. }
  6317. tg3_full_unlock(tp);
  6318. if (err) {
  6319. napi_disable(&tp->napi);
  6320. free_irq(tp->pdev->irq, dev);
  6321. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6322. pci_disable_msi(tp->pdev);
  6323. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6324. }
  6325. tg3_free_consistent(tp);
  6326. return err;
  6327. }
  6328. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6329. err = tg3_test_msi(tp);
  6330. if (err) {
  6331. tg3_full_lock(tp, 0);
  6332. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6333. pci_disable_msi(tp->pdev);
  6334. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6335. }
  6336. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6337. tg3_free_rings(tp);
  6338. tg3_free_consistent(tp);
  6339. tg3_full_unlock(tp);
  6340. napi_disable(&tp->napi);
  6341. return err;
  6342. }
  6343. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6344. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI) {
  6345. u32 val = tr32(PCIE_TRANSACTION_CFG);
  6346. tw32(PCIE_TRANSACTION_CFG,
  6347. val | PCIE_TRANS_CFG_1SHOT_MSI);
  6348. }
  6349. }
  6350. }
  6351. tg3_full_lock(tp, 0);
  6352. add_timer(&tp->timer);
  6353. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  6354. tg3_enable_ints(tp);
  6355. tg3_full_unlock(tp);
  6356. netif_start_queue(dev);
  6357. return 0;
  6358. }
  6359. #if 0
  6360. /*static*/ void tg3_dump_state(struct tg3 *tp)
  6361. {
  6362. u32 val32, val32_2, val32_3, val32_4, val32_5;
  6363. u16 val16;
  6364. int i;
  6365. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  6366. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  6367. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  6368. val16, val32);
  6369. /* MAC block */
  6370. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  6371. tr32(MAC_MODE), tr32(MAC_STATUS));
  6372. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  6373. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  6374. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  6375. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  6376. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  6377. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  6378. /* Send data initiator control block */
  6379. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  6380. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  6381. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  6382. tr32(SNDDATAI_STATSCTRL));
  6383. /* Send data completion control block */
  6384. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  6385. /* Send BD ring selector block */
  6386. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  6387. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  6388. /* Send BD initiator control block */
  6389. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  6390. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  6391. /* Send BD completion control block */
  6392. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  6393. /* Receive list placement control block */
  6394. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  6395. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  6396. printk(" RCVLPC_STATSCTRL[%08x]\n",
  6397. tr32(RCVLPC_STATSCTRL));
  6398. /* Receive data and receive BD initiator control block */
  6399. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  6400. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  6401. /* Receive data completion control block */
  6402. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  6403. tr32(RCVDCC_MODE));
  6404. /* Receive BD initiator control block */
  6405. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  6406. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  6407. /* Receive BD completion control block */
  6408. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  6409. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  6410. /* Receive list selector control block */
  6411. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  6412. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  6413. /* Mbuf cluster free block */
  6414. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  6415. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  6416. /* Host coalescing control block */
  6417. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  6418. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  6419. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  6420. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6421. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6422. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  6423. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6424. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6425. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  6426. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  6427. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  6428. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  6429. /* Memory arbiter control block */
  6430. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  6431. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  6432. /* Buffer manager control block */
  6433. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  6434. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  6435. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  6436. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  6437. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  6438. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  6439. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  6440. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  6441. /* Read DMA control block */
  6442. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  6443. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  6444. /* Write DMA control block */
  6445. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  6446. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  6447. /* DMA completion block */
  6448. printk("DEBUG: DMAC_MODE[%08x]\n",
  6449. tr32(DMAC_MODE));
  6450. /* GRC block */
  6451. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  6452. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  6453. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  6454. tr32(GRC_LOCAL_CTRL));
  6455. /* TG3_BDINFOs */
  6456. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  6457. tr32(RCVDBDI_JUMBO_BD + 0x0),
  6458. tr32(RCVDBDI_JUMBO_BD + 0x4),
  6459. tr32(RCVDBDI_JUMBO_BD + 0x8),
  6460. tr32(RCVDBDI_JUMBO_BD + 0xc));
  6461. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  6462. tr32(RCVDBDI_STD_BD + 0x0),
  6463. tr32(RCVDBDI_STD_BD + 0x4),
  6464. tr32(RCVDBDI_STD_BD + 0x8),
  6465. tr32(RCVDBDI_STD_BD + 0xc));
  6466. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  6467. tr32(RCVDBDI_MINI_BD + 0x0),
  6468. tr32(RCVDBDI_MINI_BD + 0x4),
  6469. tr32(RCVDBDI_MINI_BD + 0x8),
  6470. tr32(RCVDBDI_MINI_BD + 0xc));
  6471. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  6472. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  6473. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  6474. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  6475. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  6476. val32, val32_2, val32_3, val32_4);
  6477. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  6478. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  6479. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  6480. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  6481. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  6482. val32, val32_2, val32_3, val32_4);
  6483. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  6484. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  6485. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  6486. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  6487. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  6488. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  6489. val32, val32_2, val32_3, val32_4, val32_5);
  6490. /* SW status block */
  6491. printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  6492. tp->hw_status->status,
  6493. tp->hw_status->status_tag,
  6494. tp->hw_status->rx_jumbo_consumer,
  6495. tp->hw_status->rx_consumer,
  6496. tp->hw_status->rx_mini_consumer,
  6497. tp->hw_status->idx[0].rx_producer,
  6498. tp->hw_status->idx[0].tx_consumer);
  6499. /* SW statistics block */
  6500. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  6501. ((u32 *)tp->hw_stats)[0],
  6502. ((u32 *)tp->hw_stats)[1],
  6503. ((u32 *)tp->hw_stats)[2],
  6504. ((u32 *)tp->hw_stats)[3]);
  6505. /* Mailboxes */
  6506. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  6507. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  6508. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  6509. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  6510. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  6511. /* NIC side send descriptors. */
  6512. for (i = 0; i < 6; i++) {
  6513. unsigned long txd;
  6514. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  6515. + (i * sizeof(struct tg3_tx_buffer_desc));
  6516. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  6517. i,
  6518. readl(txd + 0x0), readl(txd + 0x4),
  6519. readl(txd + 0x8), readl(txd + 0xc));
  6520. }
  6521. /* NIC side RX descriptors. */
  6522. for (i = 0; i < 6; i++) {
  6523. unsigned long rxd;
  6524. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  6525. + (i * sizeof(struct tg3_rx_buffer_desc));
  6526. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  6527. i,
  6528. readl(rxd + 0x0), readl(rxd + 0x4),
  6529. readl(rxd + 0x8), readl(rxd + 0xc));
  6530. rxd += (4 * sizeof(u32));
  6531. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  6532. i,
  6533. readl(rxd + 0x0), readl(rxd + 0x4),
  6534. readl(rxd + 0x8), readl(rxd + 0xc));
  6535. }
  6536. for (i = 0; i < 6; i++) {
  6537. unsigned long rxd;
  6538. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  6539. + (i * sizeof(struct tg3_rx_buffer_desc));
  6540. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  6541. i,
  6542. readl(rxd + 0x0), readl(rxd + 0x4),
  6543. readl(rxd + 0x8), readl(rxd + 0xc));
  6544. rxd += (4 * sizeof(u32));
  6545. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  6546. i,
  6547. readl(rxd + 0x0), readl(rxd + 0x4),
  6548. readl(rxd + 0x8), readl(rxd + 0xc));
  6549. }
  6550. }
  6551. #endif
  6552. static struct net_device_stats *tg3_get_stats(struct net_device *);
  6553. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  6554. static int tg3_close(struct net_device *dev)
  6555. {
  6556. struct tg3 *tp = netdev_priv(dev);
  6557. napi_disable(&tp->napi);
  6558. cancel_work_sync(&tp->reset_task);
  6559. netif_stop_queue(dev);
  6560. del_timer_sync(&tp->timer);
  6561. tg3_full_lock(tp, 1);
  6562. #if 0
  6563. tg3_dump_state(tp);
  6564. #endif
  6565. tg3_disable_ints(tp);
  6566. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6567. tg3_free_rings(tp);
  6568. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6569. tg3_full_unlock(tp);
  6570. free_irq(tp->pdev->irq, dev);
  6571. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6572. pci_disable_msi(tp->pdev);
  6573. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6574. }
  6575. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  6576. sizeof(tp->net_stats_prev));
  6577. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  6578. sizeof(tp->estats_prev));
  6579. tg3_free_consistent(tp);
  6580. tg3_set_power_state(tp, PCI_D3hot);
  6581. netif_carrier_off(tp->dev);
  6582. return 0;
  6583. }
  6584. static inline unsigned long get_stat64(tg3_stat64_t *val)
  6585. {
  6586. unsigned long ret;
  6587. #if (BITS_PER_LONG == 32)
  6588. ret = val->low;
  6589. #else
  6590. ret = ((u64)val->high << 32) | ((u64)val->low);
  6591. #endif
  6592. return ret;
  6593. }
  6594. static unsigned long calc_crc_errors(struct tg3 *tp)
  6595. {
  6596. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6597. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6598. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  6599. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  6600. u32 val;
  6601. spin_lock_bh(&tp->lock);
  6602. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  6603. tg3_writephy(tp, MII_TG3_TEST1,
  6604. val | MII_TG3_TEST1_CRC_EN);
  6605. tg3_readphy(tp, 0x14, &val);
  6606. } else
  6607. val = 0;
  6608. spin_unlock_bh(&tp->lock);
  6609. tp->phy_crc_errors += val;
  6610. return tp->phy_crc_errors;
  6611. }
  6612. return get_stat64(&hw_stats->rx_fcs_errors);
  6613. }
  6614. #define ESTAT_ADD(member) \
  6615. estats->member = old_estats->member + \
  6616. get_stat64(&hw_stats->member)
  6617. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  6618. {
  6619. struct tg3_ethtool_stats *estats = &tp->estats;
  6620. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  6621. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6622. if (!hw_stats)
  6623. return old_estats;
  6624. ESTAT_ADD(rx_octets);
  6625. ESTAT_ADD(rx_fragments);
  6626. ESTAT_ADD(rx_ucast_packets);
  6627. ESTAT_ADD(rx_mcast_packets);
  6628. ESTAT_ADD(rx_bcast_packets);
  6629. ESTAT_ADD(rx_fcs_errors);
  6630. ESTAT_ADD(rx_align_errors);
  6631. ESTAT_ADD(rx_xon_pause_rcvd);
  6632. ESTAT_ADD(rx_xoff_pause_rcvd);
  6633. ESTAT_ADD(rx_mac_ctrl_rcvd);
  6634. ESTAT_ADD(rx_xoff_entered);
  6635. ESTAT_ADD(rx_frame_too_long_errors);
  6636. ESTAT_ADD(rx_jabbers);
  6637. ESTAT_ADD(rx_undersize_packets);
  6638. ESTAT_ADD(rx_in_length_errors);
  6639. ESTAT_ADD(rx_out_length_errors);
  6640. ESTAT_ADD(rx_64_or_less_octet_packets);
  6641. ESTAT_ADD(rx_65_to_127_octet_packets);
  6642. ESTAT_ADD(rx_128_to_255_octet_packets);
  6643. ESTAT_ADD(rx_256_to_511_octet_packets);
  6644. ESTAT_ADD(rx_512_to_1023_octet_packets);
  6645. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  6646. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  6647. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  6648. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  6649. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  6650. ESTAT_ADD(tx_octets);
  6651. ESTAT_ADD(tx_collisions);
  6652. ESTAT_ADD(tx_xon_sent);
  6653. ESTAT_ADD(tx_xoff_sent);
  6654. ESTAT_ADD(tx_flow_control);
  6655. ESTAT_ADD(tx_mac_errors);
  6656. ESTAT_ADD(tx_single_collisions);
  6657. ESTAT_ADD(tx_mult_collisions);
  6658. ESTAT_ADD(tx_deferred);
  6659. ESTAT_ADD(tx_excessive_collisions);
  6660. ESTAT_ADD(tx_late_collisions);
  6661. ESTAT_ADD(tx_collide_2times);
  6662. ESTAT_ADD(tx_collide_3times);
  6663. ESTAT_ADD(tx_collide_4times);
  6664. ESTAT_ADD(tx_collide_5times);
  6665. ESTAT_ADD(tx_collide_6times);
  6666. ESTAT_ADD(tx_collide_7times);
  6667. ESTAT_ADD(tx_collide_8times);
  6668. ESTAT_ADD(tx_collide_9times);
  6669. ESTAT_ADD(tx_collide_10times);
  6670. ESTAT_ADD(tx_collide_11times);
  6671. ESTAT_ADD(tx_collide_12times);
  6672. ESTAT_ADD(tx_collide_13times);
  6673. ESTAT_ADD(tx_collide_14times);
  6674. ESTAT_ADD(tx_collide_15times);
  6675. ESTAT_ADD(tx_ucast_packets);
  6676. ESTAT_ADD(tx_mcast_packets);
  6677. ESTAT_ADD(tx_bcast_packets);
  6678. ESTAT_ADD(tx_carrier_sense_errors);
  6679. ESTAT_ADD(tx_discards);
  6680. ESTAT_ADD(tx_errors);
  6681. ESTAT_ADD(dma_writeq_full);
  6682. ESTAT_ADD(dma_write_prioq_full);
  6683. ESTAT_ADD(rxbds_empty);
  6684. ESTAT_ADD(rx_discards);
  6685. ESTAT_ADD(rx_errors);
  6686. ESTAT_ADD(rx_threshold_hit);
  6687. ESTAT_ADD(dma_readq_full);
  6688. ESTAT_ADD(dma_read_prioq_full);
  6689. ESTAT_ADD(tx_comp_queue_full);
  6690. ESTAT_ADD(ring_set_send_prod_index);
  6691. ESTAT_ADD(ring_status_update);
  6692. ESTAT_ADD(nic_irqs);
  6693. ESTAT_ADD(nic_avoided_irqs);
  6694. ESTAT_ADD(nic_tx_threshold_hit);
  6695. return estats;
  6696. }
  6697. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  6698. {
  6699. struct tg3 *tp = netdev_priv(dev);
  6700. struct net_device_stats *stats = &tp->net_stats;
  6701. struct net_device_stats *old_stats = &tp->net_stats_prev;
  6702. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6703. if (!hw_stats)
  6704. return old_stats;
  6705. stats->rx_packets = old_stats->rx_packets +
  6706. get_stat64(&hw_stats->rx_ucast_packets) +
  6707. get_stat64(&hw_stats->rx_mcast_packets) +
  6708. get_stat64(&hw_stats->rx_bcast_packets);
  6709. stats->tx_packets = old_stats->tx_packets +
  6710. get_stat64(&hw_stats->tx_ucast_packets) +
  6711. get_stat64(&hw_stats->tx_mcast_packets) +
  6712. get_stat64(&hw_stats->tx_bcast_packets);
  6713. stats->rx_bytes = old_stats->rx_bytes +
  6714. get_stat64(&hw_stats->rx_octets);
  6715. stats->tx_bytes = old_stats->tx_bytes +
  6716. get_stat64(&hw_stats->tx_octets);
  6717. stats->rx_errors = old_stats->rx_errors +
  6718. get_stat64(&hw_stats->rx_errors);
  6719. stats->tx_errors = old_stats->tx_errors +
  6720. get_stat64(&hw_stats->tx_errors) +
  6721. get_stat64(&hw_stats->tx_mac_errors) +
  6722. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  6723. get_stat64(&hw_stats->tx_discards);
  6724. stats->multicast = old_stats->multicast +
  6725. get_stat64(&hw_stats->rx_mcast_packets);
  6726. stats->collisions = old_stats->collisions +
  6727. get_stat64(&hw_stats->tx_collisions);
  6728. stats->rx_length_errors = old_stats->rx_length_errors +
  6729. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  6730. get_stat64(&hw_stats->rx_undersize_packets);
  6731. stats->rx_over_errors = old_stats->rx_over_errors +
  6732. get_stat64(&hw_stats->rxbds_empty);
  6733. stats->rx_frame_errors = old_stats->rx_frame_errors +
  6734. get_stat64(&hw_stats->rx_align_errors);
  6735. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  6736. get_stat64(&hw_stats->tx_discards);
  6737. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  6738. get_stat64(&hw_stats->tx_carrier_sense_errors);
  6739. stats->rx_crc_errors = old_stats->rx_crc_errors +
  6740. calc_crc_errors(tp);
  6741. stats->rx_missed_errors = old_stats->rx_missed_errors +
  6742. get_stat64(&hw_stats->rx_discards);
  6743. return stats;
  6744. }
  6745. static inline u32 calc_crc(unsigned char *buf, int len)
  6746. {
  6747. u32 reg;
  6748. u32 tmp;
  6749. int j, k;
  6750. reg = 0xffffffff;
  6751. for (j = 0; j < len; j++) {
  6752. reg ^= buf[j];
  6753. for (k = 0; k < 8; k++) {
  6754. tmp = reg & 0x01;
  6755. reg >>= 1;
  6756. if (tmp) {
  6757. reg ^= 0xedb88320;
  6758. }
  6759. }
  6760. }
  6761. return ~reg;
  6762. }
  6763. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  6764. {
  6765. /* accept or reject all multicast frames */
  6766. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  6767. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  6768. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  6769. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  6770. }
  6771. static void __tg3_set_rx_mode(struct net_device *dev)
  6772. {
  6773. struct tg3 *tp = netdev_priv(dev);
  6774. u32 rx_mode;
  6775. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  6776. RX_MODE_KEEP_VLAN_TAG);
  6777. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  6778. * flag clear.
  6779. */
  6780. #if TG3_VLAN_TAG_USED
  6781. if (!tp->vlgrp &&
  6782. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  6783. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6784. #else
  6785. /* By definition, VLAN is disabled always in this
  6786. * case.
  6787. */
  6788. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  6789. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6790. #endif
  6791. if (dev->flags & IFF_PROMISC) {
  6792. /* Promiscuous mode. */
  6793. rx_mode |= RX_MODE_PROMISC;
  6794. } else if (dev->flags & IFF_ALLMULTI) {
  6795. /* Accept all multicast. */
  6796. tg3_set_multi (tp, 1);
  6797. } else if (dev->mc_count < 1) {
  6798. /* Reject all multicast. */
  6799. tg3_set_multi (tp, 0);
  6800. } else {
  6801. /* Accept one or more multicast(s). */
  6802. struct dev_mc_list *mclist;
  6803. unsigned int i;
  6804. u32 mc_filter[4] = { 0, };
  6805. u32 regidx;
  6806. u32 bit;
  6807. u32 crc;
  6808. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  6809. i++, mclist = mclist->next) {
  6810. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  6811. bit = ~crc & 0x7f;
  6812. regidx = (bit & 0x60) >> 5;
  6813. bit &= 0x1f;
  6814. mc_filter[regidx] |= (1 << bit);
  6815. }
  6816. tw32(MAC_HASH_REG_0, mc_filter[0]);
  6817. tw32(MAC_HASH_REG_1, mc_filter[1]);
  6818. tw32(MAC_HASH_REG_2, mc_filter[2]);
  6819. tw32(MAC_HASH_REG_3, mc_filter[3]);
  6820. }
  6821. if (rx_mode != tp->rx_mode) {
  6822. tp->rx_mode = rx_mode;
  6823. tw32_f(MAC_RX_MODE, rx_mode);
  6824. udelay(10);
  6825. }
  6826. }
  6827. static void tg3_set_rx_mode(struct net_device *dev)
  6828. {
  6829. struct tg3 *tp = netdev_priv(dev);
  6830. if (!netif_running(dev))
  6831. return;
  6832. tg3_full_lock(tp, 0);
  6833. __tg3_set_rx_mode(dev);
  6834. tg3_full_unlock(tp);
  6835. }
  6836. #define TG3_REGDUMP_LEN (32 * 1024)
  6837. static int tg3_get_regs_len(struct net_device *dev)
  6838. {
  6839. return TG3_REGDUMP_LEN;
  6840. }
  6841. static void tg3_get_regs(struct net_device *dev,
  6842. struct ethtool_regs *regs, void *_p)
  6843. {
  6844. u32 *p = _p;
  6845. struct tg3 *tp = netdev_priv(dev);
  6846. u8 *orig_p = _p;
  6847. int i;
  6848. regs->version = 0;
  6849. memset(p, 0, TG3_REGDUMP_LEN);
  6850. if (tp->link_config.phy_is_low_power)
  6851. return;
  6852. tg3_full_lock(tp, 0);
  6853. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  6854. #define GET_REG32_LOOP(base,len) \
  6855. do { p = (u32 *)(orig_p + (base)); \
  6856. for (i = 0; i < len; i += 4) \
  6857. __GET_REG32((base) + i); \
  6858. } while (0)
  6859. #define GET_REG32_1(reg) \
  6860. do { p = (u32 *)(orig_p + (reg)); \
  6861. __GET_REG32((reg)); \
  6862. } while (0)
  6863. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  6864. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  6865. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  6866. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  6867. GET_REG32_1(SNDDATAC_MODE);
  6868. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  6869. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  6870. GET_REG32_1(SNDBDC_MODE);
  6871. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  6872. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  6873. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  6874. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  6875. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  6876. GET_REG32_1(RCVDCC_MODE);
  6877. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  6878. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  6879. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  6880. GET_REG32_1(MBFREE_MODE);
  6881. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  6882. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  6883. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  6884. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  6885. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  6886. GET_REG32_1(RX_CPU_MODE);
  6887. GET_REG32_1(RX_CPU_STATE);
  6888. GET_REG32_1(RX_CPU_PGMCTR);
  6889. GET_REG32_1(RX_CPU_HWBKPT);
  6890. GET_REG32_1(TX_CPU_MODE);
  6891. GET_REG32_1(TX_CPU_STATE);
  6892. GET_REG32_1(TX_CPU_PGMCTR);
  6893. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  6894. GET_REG32_LOOP(FTQ_RESET, 0x120);
  6895. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  6896. GET_REG32_1(DMAC_MODE);
  6897. GET_REG32_LOOP(GRC_MODE, 0x4c);
  6898. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  6899. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  6900. #undef __GET_REG32
  6901. #undef GET_REG32_LOOP
  6902. #undef GET_REG32_1
  6903. tg3_full_unlock(tp);
  6904. }
  6905. static int tg3_get_eeprom_len(struct net_device *dev)
  6906. {
  6907. struct tg3 *tp = netdev_priv(dev);
  6908. return tp->nvram_size;
  6909. }
  6910. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val);
  6911. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val);
  6912. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  6913. {
  6914. struct tg3 *tp = netdev_priv(dev);
  6915. int ret;
  6916. u8 *pd;
  6917. u32 i, offset, len, val, b_offset, b_count;
  6918. if (tp->link_config.phy_is_low_power)
  6919. return -EAGAIN;
  6920. offset = eeprom->offset;
  6921. len = eeprom->len;
  6922. eeprom->len = 0;
  6923. eeprom->magic = TG3_EEPROM_MAGIC;
  6924. if (offset & 3) {
  6925. /* adjustments to start on required 4 byte boundary */
  6926. b_offset = offset & 3;
  6927. b_count = 4 - b_offset;
  6928. if (b_count > len) {
  6929. /* i.e. offset=1 len=2 */
  6930. b_count = len;
  6931. }
  6932. ret = tg3_nvram_read(tp, offset-b_offset, &val);
  6933. if (ret)
  6934. return ret;
  6935. val = cpu_to_le32(val);
  6936. memcpy(data, ((char*)&val) + b_offset, b_count);
  6937. len -= b_count;
  6938. offset += b_count;
  6939. eeprom->len += b_count;
  6940. }
  6941. /* read bytes upto the last 4 byte boundary */
  6942. pd = &data[eeprom->len];
  6943. for (i = 0; i < (len - (len & 3)); i += 4) {
  6944. ret = tg3_nvram_read(tp, offset + i, &val);
  6945. if (ret) {
  6946. eeprom->len += i;
  6947. return ret;
  6948. }
  6949. val = cpu_to_le32(val);
  6950. memcpy(pd + i, &val, 4);
  6951. }
  6952. eeprom->len += i;
  6953. if (len & 3) {
  6954. /* read last bytes not ending on 4 byte boundary */
  6955. pd = &data[eeprom->len];
  6956. b_count = len & 3;
  6957. b_offset = offset + len - b_count;
  6958. ret = tg3_nvram_read(tp, b_offset, &val);
  6959. if (ret)
  6960. return ret;
  6961. val = cpu_to_le32(val);
  6962. memcpy(pd, ((char*)&val), b_count);
  6963. eeprom->len += b_count;
  6964. }
  6965. return 0;
  6966. }
  6967. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  6968. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  6969. {
  6970. struct tg3 *tp = netdev_priv(dev);
  6971. int ret;
  6972. u32 offset, len, b_offset, odd_len, start, end;
  6973. u8 *buf;
  6974. if (tp->link_config.phy_is_low_power)
  6975. return -EAGAIN;
  6976. if (eeprom->magic != TG3_EEPROM_MAGIC)
  6977. return -EINVAL;
  6978. offset = eeprom->offset;
  6979. len = eeprom->len;
  6980. if ((b_offset = (offset & 3))) {
  6981. /* adjustments to start on required 4 byte boundary */
  6982. ret = tg3_nvram_read(tp, offset-b_offset, &start);
  6983. if (ret)
  6984. return ret;
  6985. start = cpu_to_le32(start);
  6986. len += b_offset;
  6987. offset &= ~3;
  6988. if (len < 4)
  6989. len = 4;
  6990. }
  6991. odd_len = 0;
  6992. if (len & 3) {
  6993. /* adjustments to end on required 4 byte boundary */
  6994. odd_len = 1;
  6995. len = (len + 3) & ~3;
  6996. ret = tg3_nvram_read(tp, offset+len-4, &end);
  6997. if (ret)
  6998. return ret;
  6999. end = cpu_to_le32(end);
  7000. }
  7001. buf = data;
  7002. if (b_offset || odd_len) {
  7003. buf = kmalloc(len, GFP_KERNEL);
  7004. if (!buf)
  7005. return -ENOMEM;
  7006. if (b_offset)
  7007. memcpy(buf, &start, 4);
  7008. if (odd_len)
  7009. memcpy(buf+len-4, &end, 4);
  7010. memcpy(buf + b_offset, data, eeprom->len);
  7011. }
  7012. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7013. if (buf != data)
  7014. kfree(buf);
  7015. return ret;
  7016. }
  7017. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7018. {
  7019. struct tg3 *tp = netdev_priv(dev);
  7020. cmd->supported = (SUPPORTED_Autoneg);
  7021. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7022. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7023. SUPPORTED_1000baseT_Full);
  7024. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7025. cmd->supported |= (SUPPORTED_100baseT_Half |
  7026. SUPPORTED_100baseT_Full |
  7027. SUPPORTED_10baseT_Half |
  7028. SUPPORTED_10baseT_Full |
  7029. SUPPORTED_MII);
  7030. cmd->port = PORT_TP;
  7031. } else {
  7032. cmd->supported |= SUPPORTED_FIBRE;
  7033. cmd->port = PORT_FIBRE;
  7034. }
  7035. cmd->advertising = tp->link_config.advertising;
  7036. if (netif_running(dev)) {
  7037. cmd->speed = tp->link_config.active_speed;
  7038. cmd->duplex = tp->link_config.active_duplex;
  7039. }
  7040. cmd->phy_address = PHY_ADDR;
  7041. cmd->transceiver = 0;
  7042. cmd->autoneg = tp->link_config.autoneg;
  7043. cmd->maxtxpkt = 0;
  7044. cmd->maxrxpkt = 0;
  7045. return 0;
  7046. }
  7047. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7048. {
  7049. struct tg3 *tp = netdev_priv(dev);
  7050. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  7051. /* These are the only valid advertisement bits allowed. */
  7052. if (cmd->autoneg == AUTONEG_ENABLE &&
  7053. (cmd->advertising & ~(ADVERTISED_1000baseT_Half |
  7054. ADVERTISED_1000baseT_Full |
  7055. ADVERTISED_Autoneg |
  7056. ADVERTISED_FIBRE)))
  7057. return -EINVAL;
  7058. /* Fiber can only do SPEED_1000. */
  7059. else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  7060. (cmd->speed != SPEED_1000))
  7061. return -EINVAL;
  7062. /* Copper cannot force SPEED_1000. */
  7063. } else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  7064. (cmd->speed == SPEED_1000))
  7065. return -EINVAL;
  7066. else if ((cmd->speed == SPEED_1000) &&
  7067. (tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  7068. return -EINVAL;
  7069. tg3_full_lock(tp, 0);
  7070. tp->link_config.autoneg = cmd->autoneg;
  7071. if (cmd->autoneg == AUTONEG_ENABLE) {
  7072. tp->link_config.advertising = (cmd->advertising |
  7073. ADVERTISED_Autoneg);
  7074. tp->link_config.speed = SPEED_INVALID;
  7075. tp->link_config.duplex = DUPLEX_INVALID;
  7076. } else {
  7077. tp->link_config.advertising = 0;
  7078. tp->link_config.speed = cmd->speed;
  7079. tp->link_config.duplex = cmd->duplex;
  7080. }
  7081. tp->link_config.orig_speed = tp->link_config.speed;
  7082. tp->link_config.orig_duplex = tp->link_config.duplex;
  7083. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  7084. if (netif_running(dev))
  7085. tg3_setup_phy(tp, 1);
  7086. tg3_full_unlock(tp);
  7087. return 0;
  7088. }
  7089. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  7090. {
  7091. struct tg3 *tp = netdev_priv(dev);
  7092. strcpy(info->driver, DRV_MODULE_NAME);
  7093. strcpy(info->version, DRV_MODULE_VERSION);
  7094. strcpy(info->fw_version, tp->fw_ver);
  7095. strcpy(info->bus_info, pci_name(tp->pdev));
  7096. }
  7097. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7098. {
  7099. struct tg3 *tp = netdev_priv(dev);
  7100. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  7101. wol->supported = WAKE_MAGIC;
  7102. else
  7103. wol->supported = 0;
  7104. wol->wolopts = 0;
  7105. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)
  7106. wol->wolopts = WAKE_MAGIC;
  7107. memset(&wol->sopass, 0, sizeof(wol->sopass));
  7108. }
  7109. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7110. {
  7111. struct tg3 *tp = netdev_priv(dev);
  7112. if (wol->wolopts & ~WAKE_MAGIC)
  7113. return -EINVAL;
  7114. if ((wol->wolopts & WAKE_MAGIC) &&
  7115. !(tp->tg3_flags & TG3_FLAG_WOL_CAP))
  7116. return -EINVAL;
  7117. spin_lock_bh(&tp->lock);
  7118. if (wol->wolopts & WAKE_MAGIC)
  7119. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  7120. else
  7121. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  7122. spin_unlock_bh(&tp->lock);
  7123. return 0;
  7124. }
  7125. static u32 tg3_get_msglevel(struct net_device *dev)
  7126. {
  7127. struct tg3 *tp = netdev_priv(dev);
  7128. return tp->msg_enable;
  7129. }
  7130. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  7131. {
  7132. struct tg3 *tp = netdev_priv(dev);
  7133. tp->msg_enable = value;
  7134. }
  7135. static int tg3_set_tso(struct net_device *dev, u32 value)
  7136. {
  7137. struct tg3 *tp = netdev_priv(dev);
  7138. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7139. if (value)
  7140. return -EINVAL;
  7141. return 0;
  7142. }
  7143. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) &&
  7144. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)) {
  7145. if (value) {
  7146. dev->features |= NETIF_F_TSO6;
  7147. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7148. dev->features |= NETIF_F_TSO_ECN;
  7149. } else
  7150. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  7151. }
  7152. return ethtool_op_set_tso(dev, value);
  7153. }
  7154. static int tg3_nway_reset(struct net_device *dev)
  7155. {
  7156. struct tg3 *tp = netdev_priv(dev);
  7157. u32 bmcr;
  7158. int r;
  7159. if (!netif_running(dev))
  7160. return -EAGAIN;
  7161. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7162. return -EINVAL;
  7163. spin_lock_bh(&tp->lock);
  7164. r = -EINVAL;
  7165. tg3_readphy(tp, MII_BMCR, &bmcr);
  7166. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  7167. ((bmcr & BMCR_ANENABLE) ||
  7168. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  7169. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  7170. BMCR_ANENABLE);
  7171. r = 0;
  7172. }
  7173. spin_unlock_bh(&tp->lock);
  7174. return r;
  7175. }
  7176. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7177. {
  7178. struct tg3 *tp = netdev_priv(dev);
  7179. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  7180. ering->rx_mini_max_pending = 0;
  7181. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7182. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  7183. else
  7184. ering->rx_jumbo_max_pending = 0;
  7185. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  7186. ering->rx_pending = tp->rx_pending;
  7187. ering->rx_mini_pending = 0;
  7188. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7189. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  7190. else
  7191. ering->rx_jumbo_pending = 0;
  7192. ering->tx_pending = tp->tx_pending;
  7193. }
  7194. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7195. {
  7196. struct tg3 *tp = netdev_priv(dev);
  7197. int irq_sync = 0, err = 0;
  7198. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  7199. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  7200. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  7201. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  7202. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  7203. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  7204. return -EINVAL;
  7205. if (netif_running(dev)) {
  7206. tg3_netif_stop(tp);
  7207. irq_sync = 1;
  7208. }
  7209. tg3_full_lock(tp, irq_sync);
  7210. tp->rx_pending = ering->rx_pending;
  7211. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  7212. tp->rx_pending > 63)
  7213. tp->rx_pending = 63;
  7214. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  7215. tp->tx_pending = ering->tx_pending;
  7216. if (netif_running(dev)) {
  7217. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7218. err = tg3_restart_hw(tp, 1);
  7219. if (!err)
  7220. tg3_netif_start(tp);
  7221. }
  7222. tg3_full_unlock(tp);
  7223. return err;
  7224. }
  7225. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7226. {
  7227. struct tg3 *tp = netdev_priv(dev);
  7228. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  7229. epause->rx_pause = (tp->tg3_flags & TG3_FLAG_RX_PAUSE) != 0;
  7230. epause->tx_pause = (tp->tg3_flags & TG3_FLAG_TX_PAUSE) != 0;
  7231. }
  7232. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7233. {
  7234. struct tg3 *tp = netdev_priv(dev);
  7235. int irq_sync = 0, err = 0;
  7236. if (netif_running(dev)) {
  7237. tg3_netif_stop(tp);
  7238. irq_sync = 1;
  7239. }
  7240. tg3_full_lock(tp, irq_sync);
  7241. if (epause->autoneg)
  7242. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  7243. else
  7244. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  7245. if (epause->rx_pause)
  7246. tp->tg3_flags |= TG3_FLAG_RX_PAUSE;
  7247. else
  7248. tp->tg3_flags &= ~TG3_FLAG_RX_PAUSE;
  7249. if (epause->tx_pause)
  7250. tp->tg3_flags |= TG3_FLAG_TX_PAUSE;
  7251. else
  7252. tp->tg3_flags &= ~TG3_FLAG_TX_PAUSE;
  7253. if (netif_running(dev)) {
  7254. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7255. err = tg3_restart_hw(tp, 1);
  7256. if (!err)
  7257. tg3_netif_start(tp);
  7258. }
  7259. tg3_full_unlock(tp);
  7260. return err;
  7261. }
  7262. static u32 tg3_get_rx_csum(struct net_device *dev)
  7263. {
  7264. struct tg3 *tp = netdev_priv(dev);
  7265. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  7266. }
  7267. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  7268. {
  7269. struct tg3 *tp = netdev_priv(dev);
  7270. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7271. if (data != 0)
  7272. return -EINVAL;
  7273. return 0;
  7274. }
  7275. spin_lock_bh(&tp->lock);
  7276. if (data)
  7277. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  7278. else
  7279. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  7280. spin_unlock_bh(&tp->lock);
  7281. return 0;
  7282. }
  7283. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  7284. {
  7285. struct tg3 *tp = netdev_priv(dev);
  7286. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7287. if (data != 0)
  7288. return -EINVAL;
  7289. return 0;
  7290. }
  7291. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7292. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  7293. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7294. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7295. ethtool_op_set_tx_ipv6_csum(dev, data);
  7296. else
  7297. ethtool_op_set_tx_csum(dev, data);
  7298. return 0;
  7299. }
  7300. static int tg3_get_sset_count (struct net_device *dev, int sset)
  7301. {
  7302. switch (sset) {
  7303. case ETH_SS_TEST:
  7304. return TG3_NUM_TEST;
  7305. case ETH_SS_STATS:
  7306. return TG3_NUM_STATS;
  7307. default:
  7308. return -EOPNOTSUPP;
  7309. }
  7310. }
  7311. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  7312. {
  7313. switch (stringset) {
  7314. case ETH_SS_STATS:
  7315. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  7316. break;
  7317. case ETH_SS_TEST:
  7318. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  7319. break;
  7320. default:
  7321. WARN_ON(1); /* we need a WARN() */
  7322. break;
  7323. }
  7324. }
  7325. static int tg3_phys_id(struct net_device *dev, u32 data)
  7326. {
  7327. struct tg3 *tp = netdev_priv(dev);
  7328. int i;
  7329. if (!netif_running(tp->dev))
  7330. return -EAGAIN;
  7331. if (data == 0)
  7332. data = 2;
  7333. for (i = 0; i < (data * 2); i++) {
  7334. if ((i % 2) == 0)
  7335. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7336. LED_CTRL_1000MBPS_ON |
  7337. LED_CTRL_100MBPS_ON |
  7338. LED_CTRL_10MBPS_ON |
  7339. LED_CTRL_TRAFFIC_OVERRIDE |
  7340. LED_CTRL_TRAFFIC_BLINK |
  7341. LED_CTRL_TRAFFIC_LED);
  7342. else
  7343. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7344. LED_CTRL_TRAFFIC_OVERRIDE);
  7345. if (msleep_interruptible(500))
  7346. break;
  7347. }
  7348. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7349. return 0;
  7350. }
  7351. static void tg3_get_ethtool_stats (struct net_device *dev,
  7352. struct ethtool_stats *estats, u64 *tmp_stats)
  7353. {
  7354. struct tg3 *tp = netdev_priv(dev);
  7355. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  7356. }
  7357. #define NVRAM_TEST_SIZE 0x100
  7358. #define NVRAM_SELFBOOT_FORMAT1_SIZE 0x14
  7359. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  7360. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  7361. static int tg3_test_nvram(struct tg3 *tp)
  7362. {
  7363. u32 *buf, csum, magic;
  7364. int i, j, k, err = 0, size;
  7365. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  7366. return -EIO;
  7367. if (magic == TG3_EEPROM_MAGIC)
  7368. size = NVRAM_TEST_SIZE;
  7369. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  7370. if ((magic & 0xe00000) == 0x200000)
  7371. size = NVRAM_SELFBOOT_FORMAT1_SIZE;
  7372. else
  7373. return 0;
  7374. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  7375. size = NVRAM_SELFBOOT_HW_SIZE;
  7376. else
  7377. return -EIO;
  7378. buf = kmalloc(size, GFP_KERNEL);
  7379. if (buf == NULL)
  7380. return -ENOMEM;
  7381. err = -EIO;
  7382. for (i = 0, j = 0; i < size; i += 4, j++) {
  7383. u32 val;
  7384. if ((err = tg3_nvram_read(tp, i, &val)) != 0)
  7385. break;
  7386. buf[j] = cpu_to_le32(val);
  7387. }
  7388. if (i < size)
  7389. goto out;
  7390. /* Selfboot format */
  7391. if ((cpu_to_be32(buf[0]) & TG3_EEPROM_MAGIC_FW_MSK) ==
  7392. TG3_EEPROM_MAGIC_FW) {
  7393. u8 *buf8 = (u8 *) buf, csum8 = 0;
  7394. for (i = 0; i < size; i++)
  7395. csum8 += buf8[i];
  7396. if (csum8 == 0) {
  7397. err = 0;
  7398. goto out;
  7399. }
  7400. err = -EIO;
  7401. goto out;
  7402. }
  7403. if ((cpu_to_be32(buf[0]) & TG3_EEPROM_MAGIC_HW_MSK) ==
  7404. TG3_EEPROM_MAGIC_HW) {
  7405. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  7406. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  7407. u8 *buf8 = (u8 *) buf;
  7408. /* Separate the parity bits and the data bytes. */
  7409. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  7410. if ((i == 0) || (i == 8)) {
  7411. int l;
  7412. u8 msk;
  7413. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  7414. parity[k++] = buf8[i] & msk;
  7415. i++;
  7416. }
  7417. else if (i == 16) {
  7418. int l;
  7419. u8 msk;
  7420. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  7421. parity[k++] = buf8[i] & msk;
  7422. i++;
  7423. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  7424. parity[k++] = buf8[i] & msk;
  7425. i++;
  7426. }
  7427. data[j++] = buf8[i];
  7428. }
  7429. err = -EIO;
  7430. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  7431. u8 hw8 = hweight8(data[i]);
  7432. if ((hw8 & 0x1) && parity[i])
  7433. goto out;
  7434. else if (!(hw8 & 0x1) && !parity[i])
  7435. goto out;
  7436. }
  7437. err = 0;
  7438. goto out;
  7439. }
  7440. /* Bootstrap checksum at offset 0x10 */
  7441. csum = calc_crc((unsigned char *) buf, 0x10);
  7442. if(csum != cpu_to_le32(buf[0x10/4]))
  7443. goto out;
  7444. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  7445. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  7446. if (csum != cpu_to_le32(buf[0xfc/4]))
  7447. goto out;
  7448. err = 0;
  7449. out:
  7450. kfree(buf);
  7451. return err;
  7452. }
  7453. #define TG3_SERDES_TIMEOUT_SEC 2
  7454. #define TG3_COPPER_TIMEOUT_SEC 6
  7455. static int tg3_test_link(struct tg3 *tp)
  7456. {
  7457. int i, max;
  7458. if (!netif_running(tp->dev))
  7459. return -ENODEV;
  7460. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  7461. max = TG3_SERDES_TIMEOUT_SEC;
  7462. else
  7463. max = TG3_COPPER_TIMEOUT_SEC;
  7464. for (i = 0; i < max; i++) {
  7465. if (netif_carrier_ok(tp->dev))
  7466. return 0;
  7467. if (msleep_interruptible(1000))
  7468. break;
  7469. }
  7470. return -EIO;
  7471. }
  7472. /* Only test the commonly used registers */
  7473. static int tg3_test_registers(struct tg3 *tp)
  7474. {
  7475. int i, is_5705, is_5750;
  7476. u32 offset, read_mask, write_mask, val, save_val, read_val;
  7477. static struct {
  7478. u16 offset;
  7479. u16 flags;
  7480. #define TG3_FL_5705 0x1
  7481. #define TG3_FL_NOT_5705 0x2
  7482. #define TG3_FL_NOT_5788 0x4
  7483. #define TG3_FL_NOT_5750 0x8
  7484. u32 read_mask;
  7485. u32 write_mask;
  7486. } reg_tbl[] = {
  7487. /* MAC Control Registers */
  7488. { MAC_MODE, TG3_FL_NOT_5705,
  7489. 0x00000000, 0x00ef6f8c },
  7490. { MAC_MODE, TG3_FL_5705,
  7491. 0x00000000, 0x01ef6b8c },
  7492. { MAC_STATUS, TG3_FL_NOT_5705,
  7493. 0x03800107, 0x00000000 },
  7494. { MAC_STATUS, TG3_FL_5705,
  7495. 0x03800100, 0x00000000 },
  7496. { MAC_ADDR_0_HIGH, 0x0000,
  7497. 0x00000000, 0x0000ffff },
  7498. { MAC_ADDR_0_LOW, 0x0000,
  7499. 0x00000000, 0xffffffff },
  7500. { MAC_RX_MTU_SIZE, 0x0000,
  7501. 0x00000000, 0x0000ffff },
  7502. { MAC_TX_MODE, 0x0000,
  7503. 0x00000000, 0x00000070 },
  7504. { MAC_TX_LENGTHS, 0x0000,
  7505. 0x00000000, 0x00003fff },
  7506. { MAC_RX_MODE, TG3_FL_NOT_5705,
  7507. 0x00000000, 0x000007fc },
  7508. { MAC_RX_MODE, TG3_FL_5705,
  7509. 0x00000000, 0x000007dc },
  7510. { MAC_HASH_REG_0, 0x0000,
  7511. 0x00000000, 0xffffffff },
  7512. { MAC_HASH_REG_1, 0x0000,
  7513. 0x00000000, 0xffffffff },
  7514. { MAC_HASH_REG_2, 0x0000,
  7515. 0x00000000, 0xffffffff },
  7516. { MAC_HASH_REG_3, 0x0000,
  7517. 0x00000000, 0xffffffff },
  7518. /* Receive Data and Receive BD Initiator Control Registers. */
  7519. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  7520. 0x00000000, 0xffffffff },
  7521. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  7522. 0x00000000, 0xffffffff },
  7523. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  7524. 0x00000000, 0x00000003 },
  7525. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  7526. 0x00000000, 0xffffffff },
  7527. { RCVDBDI_STD_BD+0, 0x0000,
  7528. 0x00000000, 0xffffffff },
  7529. { RCVDBDI_STD_BD+4, 0x0000,
  7530. 0x00000000, 0xffffffff },
  7531. { RCVDBDI_STD_BD+8, 0x0000,
  7532. 0x00000000, 0xffff0002 },
  7533. { RCVDBDI_STD_BD+0xc, 0x0000,
  7534. 0x00000000, 0xffffffff },
  7535. /* Receive BD Initiator Control Registers. */
  7536. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  7537. 0x00000000, 0xffffffff },
  7538. { RCVBDI_STD_THRESH, TG3_FL_5705,
  7539. 0x00000000, 0x000003ff },
  7540. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  7541. 0x00000000, 0xffffffff },
  7542. /* Host Coalescing Control Registers. */
  7543. { HOSTCC_MODE, TG3_FL_NOT_5705,
  7544. 0x00000000, 0x00000004 },
  7545. { HOSTCC_MODE, TG3_FL_5705,
  7546. 0x00000000, 0x000000f6 },
  7547. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  7548. 0x00000000, 0xffffffff },
  7549. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  7550. 0x00000000, 0x000003ff },
  7551. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  7552. 0x00000000, 0xffffffff },
  7553. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  7554. 0x00000000, 0x000003ff },
  7555. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  7556. 0x00000000, 0xffffffff },
  7557. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  7558. 0x00000000, 0x000000ff },
  7559. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  7560. 0x00000000, 0xffffffff },
  7561. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  7562. 0x00000000, 0x000000ff },
  7563. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  7564. 0x00000000, 0xffffffff },
  7565. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  7566. 0x00000000, 0xffffffff },
  7567. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  7568. 0x00000000, 0xffffffff },
  7569. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  7570. 0x00000000, 0x000000ff },
  7571. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  7572. 0x00000000, 0xffffffff },
  7573. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  7574. 0x00000000, 0x000000ff },
  7575. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  7576. 0x00000000, 0xffffffff },
  7577. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  7578. 0x00000000, 0xffffffff },
  7579. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  7580. 0x00000000, 0xffffffff },
  7581. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  7582. 0x00000000, 0xffffffff },
  7583. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  7584. 0x00000000, 0xffffffff },
  7585. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  7586. 0xffffffff, 0x00000000 },
  7587. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  7588. 0xffffffff, 0x00000000 },
  7589. /* Buffer Manager Control Registers. */
  7590. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  7591. 0x00000000, 0x007fff80 },
  7592. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  7593. 0x00000000, 0x007fffff },
  7594. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  7595. 0x00000000, 0x0000003f },
  7596. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  7597. 0x00000000, 0x000001ff },
  7598. { BUFMGR_MB_HIGH_WATER, 0x0000,
  7599. 0x00000000, 0x000001ff },
  7600. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  7601. 0xffffffff, 0x00000000 },
  7602. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  7603. 0xffffffff, 0x00000000 },
  7604. /* Mailbox Registers */
  7605. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  7606. 0x00000000, 0x000001ff },
  7607. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  7608. 0x00000000, 0x000001ff },
  7609. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  7610. 0x00000000, 0x000007ff },
  7611. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  7612. 0x00000000, 0x000001ff },
  7613. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  7614. };
  7615. is_5705 = is_5750 = 0;
  7616. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  7617. is_5705 = 1;
  7618. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  7619. is_5750 = 1;
  7620. }
  7621. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  7622. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  7623. continue;
  7624. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  7625. continue;
  7626. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  7627. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  7628. continue;
  7629. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  7630. continue;
  7631. offset = (u32) reg_tbl[i].offset;
  7632. read_mask = reg_tbl[i].read_mask;
  7633. write_mask = reg_tbl[i].write_mask;
  7634. /* Save the original register content */
  7635. save_val = tr32(offset);
  7636. /* Determine the read-only value. */
  7637. read_val = save_val & read_mask;
  7638. /* Write zero to the register, then make sure the read-only bits
  7639. * are not changed and the read/write bits are all zeros.
  7640. */
  7641. tw32(offset, 0);
  7642. val = tr32(offset);
  7643. /* Test the read-only and read/write bits. */
  7644. if (((val & read_mask) != read_val) || (val & write_mask))
  7645. goto out;
  7646. /* Write ones to all the bits defined by RdMask and WrMask, then
  7647. * make sure the read-only bits are not changed and the
  7648. * read/write bits are all ones.
  7649. */
  7650. tw32(offset, read_mask | write_mask);
  7651. val = tr32(offset);
  7652. /* Test the read-only bits. */
  7653. if ((val & read_mask) != read_val)
  7654. goto out;
  7655. /* Test the read/write bits. */
  7656. if ((val & write_mask) != write_mask)
  7657. goto out;
  7658. tw32(offset, save_val);
  7659. }
  7660. return 0;
  7661. out:
  7662. if (netif_msg_hw(tp))
  7663. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  7664. offset);
  7665. tw32(offset, save_val);
  7666. return -EIO;
  7667. }
  7668. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  7669. {
  7670. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  7671. int i;
  7672. u32 j;
  7673. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  7674. for (j = 0; j < len; j += 4) {
  7675. u32 val;
  7676. tg3_write_mem(tp, offset + j, test_pattern[i]);
  7677. tg3_read_mem(tp, offset + j, &val);
  7678. if (val != test_pattern[i])
  7679. return -EIO;
  7680. }
  7681. }
  7682. return 0;
  7683. }
  7684. static int tg3_test_memory(struct tg3 *tp)
  7685. {
  7686. static struct mem_entry {
  7687. u32 offset;
  7688. u32 len;
  7689. } mem_tbl_570x[] = {
  7690. { 0x00000000, 0x00b50},
  7691. { 0x00002000, 0x1c000},
  7692. { 0xffffffff, 0x00000}
  7693. }, mem_tbl_5705[] = {
  7694. { 0x00000100, 0x0000c},
  7695. { 0x00000200, 0x00008},
  7696. { 0x00004000, 0x00800},
  7697. { 0x00006000, 0x01000},
  7698. { 0x00008000, 0x02000},
  7699. { 0x00010000, 0x0e000},
  7700. { 0xffffffff, 0x00000}
  7701. }, mem_tbl_5755[] = {
  7702. { 0x00000200, 0x00008},
  7703. { 0x00004000, 0x00800},
  7704. { 0x00006000, 0x00800},
  7705. { 0x00008000, 0x02000},
  7706. { 0x00010000, 0x0c000},
  7707. { 0xffffffff, 0x00000}
  7708. }, mem_tbl_5906[] = {
  7709. { 0x00000200, 0x00008},
  7710. { 0x00004000, 0x00400},
  7711. { 0x00006000, 0x00400},
  7712. { 0x00008000, 0x01000},
  7713. { 0x00010000, 0x01000},
  7714. { 0xffffffff, 0x00000}
  7715. };
  7716. struct mem_entry *mem_tbl;
  7717. int err = 0;
  7718. int i;
  7719. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  7720. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7721. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  7722. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7723. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7724. mem_tbl = mem_tbl_5755;
  7725. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7726. mem_tbl = mem_tbl_5906;
  7727. else
  7728. mem_tbl = mem_tbl_5705;
  7729. } else
  7730. mem_tbl = mem_tbl_570x;
  7731. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  7732. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  7733. mem_tbl[i].len)) != 0)
  7734. break;
  7735. }
  7736. return err;
  7737. }
  7738. #define TG3_MAC_LOOPBACK 0
  7739. #define TG3_PHY_LOOPBACK 1
  7740. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  7741. {
  7742. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  7743. u32 desc_idx;
  7744. struct sk_buff *skb, *rx_skb;
  7745. u8 *tx_data;
  7746. dma_addr_t map;
  7747. int num_pkts, tx_len, rx_len, i, err;
  7748. struct tg3_rx_buffer_desc *desc;
  7749. if (loopback_mode == TG3_MAC_LOOPBACK) {
  7750. /* HW errata - mac loopback fails in some cases on 5780.
  7751. * Normal traffic and PHY loopback are not affected by
  7752. * errata.
  7753. */
  7754. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  7755. return 0;
  7756. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  7757. MAC_MODE_PORT_INT_LPBACK;
  7758. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  7759. mac_mode |= MAC_MODE_LINK_POLARITY;
  7760. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  7761. mac_mode |= MAC_MODE_PORT_MODE_MII;
  7762. else
  7763. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  7764. tw32(MAC_MODE, mac_mode);
  7765. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  7766. u32 val;
  7767. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  7768. u32 phytest;
  7769. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &phytest)) {
  7770. u32 phy;
  7771. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  7772. phytest | MII_TG3_EPHY_SHADOW_EN);
  7773. if (!tg3_readphy(tp, 0x1b, &phy))
  7774. tg3_writephy(tp, 0x1b, phy & ~0x20);
  7775. tg3_writephy(tp, MII_TG3_EPHY_TEST, phytest);
  7776. }
  7777. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  7778. } else
  7779. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  7780. tg3_phy_toggle_automdix(tp, 0);
  7781. tg3_writephy(tp, MII_BMCR, val);
  7782. udelay(40);
  7783. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  7784. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  7785. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x1800);
  7786. mac_mode |= MAC_MODE_PORT_MODE_MII;
  7787. } else
  7788. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  7789. /* reset to prevent losing 1st rx packet intermittently */
  7790. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  7791. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7792. udelay(10);
  7793. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7794. }
  7795. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  7796. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  7797. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  7798. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
  7799. mac_mode |= MAC_MODE_LINK_POLARITY;
  7800. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  7801. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  7802. }
  7803. tw32(MAC_MODE, mac_mode);
  7804. }
  7805. else
  7806. return -EINVAL;
  7807. err = -EIO;
  7808. tx_len = 1514;
  7809. skb = netdev_alloc_skb(tp->dev, tx_len);
  7810. if (!skb)
  7811. return -ENOMEM;
  7812. tx_data = skb_put(skb, tx_len);
  7813. memcpy(tx_data, tp->dev->dev_addr, 6);
  7814. memset(tx_data + 6, 0x0, 8);
  7815. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  7816. for (i = 14; i < tx_len; i++)
  7817. tx_data[i] = (u8) (i & 0xff);
  7818. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  7819. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7820. HOSTCC_MODE_NOW);
  7821. udelay(10);
  7822. rx_start_idx = tp->hw_status->idx[0].rx_producer;
  7823. num_pkts = 0;
  7824. tg3_set_txd(tp, tp->tx_prod, map, tx_len, 0, 1);
  7825. tp->tx_prod++;
  7826. num_pkts++;
  7827. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW,
  7828. tp->tx_prod);
  7829. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW);
  7830. udelay(10);
  7831. /* 250 usec to allow enough time on some 10/100 Mbps devices. */
  7832. for (i = 0; i < 25; i++) {
  7833. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7834. HOSTCC_MODE_NOW);
  7835. udelay(10);
  7836. tx_idx = tp->hw_status->idx[0].tx_consumer;
  7837. rx_idx = tp->hw_status->idx[0].rx_producer;
  7838. if ((tx_idx == tp->tx_prod) &&
  7839. (rx_idx == (rx_start_idx + num_pkts)))
  7840. break;
  7841. }
  7842. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  7843. dev_kfree_skb(skb);
  7844. if (tx_idx != tp->tx_prod)
  7845. goto out;
  7846. if (rx_idx != rx_start_idx + num_pkts)
  7847. goto out;
  7848. desc = &tp->rx_rcb[rx_start_idx];
  7849. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  7850. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  7851. if (opaque_key != RXD_OPAQUE_RING_STD)
  7852. goto out;
  7853. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  7854. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  7855. goto out;
  7856. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  7857. if (rx_len != tx_len)
  7858. goto out;
  7859. rx_skb = tp->rx_std_buffers[desc_idx].skb;
  7860. map = pci_unmap_addr(&tp->rx_std_buffers[desc_idx], mapping);
  7861. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  7862. for (i = 14; i < tx_len; i++) {
  7863. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  7864. goto out;
  7865. }
  7866. err = 0;
  7867. /* tg3_free_rings will unmap and free the rx_skb */
  7868. out:
  7869. return err;
  7870. }
  7871. #define TG3_MAC_LOOPBACK_FAILED 1
  7872. #define TG3_PHY_LOOPBACK_FAILED 2
  7873. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  7874. TG3_PHY_LOOPBACK_FAILED)
  7875. static int tg3_test_loopback(struct tg3 *tp)
  7876. {
  7877. int err = 0;
  7878. u32 cpmuctrl = 0;
  7879. if (!netif_running(tp->dev))
  7880. return TG3_LOOPBACK_FAILED;
  7881. err = tg3_reset_hw(tp, 1);
  7882. if (err)
  7883. return TG3_LOOPBACK_FAILED;
  7884. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  7885. int i;
  7886. u32 status;
  7887. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  7888. /* Wait for up to 40 microseconds to acquire lock. */
  7889. for (i = 0; i < 4; i++) {
  7890. status = tr32(TG3_CPMU_MUTEX_GNT);
  7891. if (status == CPMU_MUTEX_GNT_DRIVER)
  7892. break;
  7893. udelay(10);
  7894. }
  7895. if (status != CPMU_MUTEX_GNT_DRIVER)
  7896. return TG3_LOOPBACK_FAILED;
  7897. cpmuctrl = tr32(TG3_CPMU_CTRL);
  7898. /* Turn off power management based on link speed. */
  7899. tw32(TG3_CPMU_CTRL,
  7900. cpmuctrl & ~CPMU_CTRL_LINK_SPEED_MODE);
  7901. }
  7902. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  7903. err |= TG3_MAC_LOOPBACK_FAILED;
  7904. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  7905. tw32(TG3_CPMU_CTRL, cpmuctrl);
  7906. /* Release the mutex */
  7907. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  7908. }
  7909. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  7910. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  7911. err |= TG3_PHY_LOOPBACK_FAILED;
  7912. }
  7913. return err;
  7914. }
  7915. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  7916. u64 *data)
  7917. {
  7918. struct tg3 *tp = netdev_priv(dev);
  7919. if (tp->link_config.phy_is_low_power)
  7920. tg3_set_power_state(tp, PCI_D0);
  7921. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  7922. if (tg3_test_nvram(tp) != 0) {
  7923. etest->flags |= ETH_TEST_FL_FAILED;
  7924. data[0] = 1;
  7925. }
  7926. if (tg3_test_link(tp) != 0) {
  7927. etest->flags |= ETH_TEST_FL_FAILED;
  7928. data[1] = 1;
  7929. }
  7930. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  7931. int err, irq_sync = 0;
  7932. if (netif_running(dev)) {
  7933. tg3_netif_stop(tp);
  7934. irq_sync = 1;
  7935. }
  7936. tg3_full_lock(tp, irq_sync);
  7937. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  7938. err = tg3_nvram_lock(tp);
  7939. tg3_halt_cpu(tp, RX_CPU_BASE);
  7940. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  7941. tg3_halt_cpu(tp, TX_CPU_BASE);
  7942. if (!err)
  7943. tg3_nvram_unlock(tp);
  7944. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  7945. tg3_phy_reset(tp);
  7946. if (tg3_test_registers(tp) != 0) {
  7947. etest->flags |= ETH_TEST_FL_FAILED;
  7948. data[2] = 1;
  7949. }
  7950. if (tg3_test_memory(tp) != 0) {
  7951. etest->flags |= ETH_TEST_FL_FAILED;
  7952. data[3] = 1;
  7953. }
  7954. if ((data[4] = tg3_test_loopback(tp)) != 0)
  7955. etest->flags |= ETH_TEST_FL_FAILED;
  7956. tg3_full_unlock(tp);
  7957. if (tg3_test_interrupt(tp) != 0) {
  7958. etest->flags |= ETH_TEST_FL_FAILED;
  7959. data[5] = 1;
  7960. }
  7961. tg3_full_lock(tp, 0);
  7962. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7963. if (netif_running(dev)) {
  7964. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7965. if (!tg3_restart_hw(tp, 1))
  7966. tg3_netif_start(tp);
  7967. }
  7968. tg3_full_unlock(tp);
  7969. }
  7970. if (tp->link_config.phy_is_low_power)
  7971. tg3_set_power_state(tp, PCI_D3hot);
  7972. }
  7973. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  7974. {
  7975. struct mii_ioctl_data *data = if_mii(ifr);
  7976. struct tg3 *tp = netdev_priv(dev);
  7977. int err;
  7978. switch(cmd) {
  7979. case SIOCGMIIPHY:
  7980. data->phy_id = PHY_ADDR;
  7981. /* fallthru */
  7982. case SIOCGMIIREG: {
  7983. u32 mii_regval;
  7984. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7985. break; /* We have no PHY */
  7986. if (tp->link_config.phy_is_low_power)
  7987. return -EAGAIN;
  7988. spin_lock_bh(&tp->lock);
  7989. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  7990. spin_unlock_bh(&tp->lock);
  7991. data->val_out = mii_regval;
  7992. return err;
  7993. }
  7994. case SIOCSMIIREG:
  7995. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7996. break; /* We have no PHY */
  7997. if (!capable(CAP_NET_ADMIN))
  7998. return -EPERM;
  7999. if (tp->link_config.phy_is_low_power)
  8000. return -EAGAIN;
  8001. spin_lock_bh(&tp->lock);
  8002. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  8003. spin_unlock_bh(&tp->lock);
  8004. return err;
  8005. default:
  8006. /* do nothing */
  8007. break;
  8008. }
  8009. return -EOPNOTSUPP;
  8010. }
  8011. #if TG3_VLAN_TAG_USED
  8012. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  8013. {
  8014. struct tg3 *tp = netdev_priv(dev);
  8015. if (netif_running(dev))
  8016. tg3_netif_stop(tp);
  8017. tg3_full_lock(tp, 0);
  8018. tp->vlgrp = grp;
  8019. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  8020. __tg3_set_rx_mode(dev);
  8021. if (netif_running(dev))
  8022. tg3_netif_start(tp);
  8023. tg3_full_unlock(tp);
  8024. }
  8025. #endif
  8026. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8027. {
  8028. struct tg3 *tp = netdev_priv(dev);
  8029. memcpy(ec, &tp->coal, sizeof(*ec));
  8030. return 0;
  8031. }
  8032. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8033. {
  8034. struct tg3 *tp = netdev_priv(dev);
  8035. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  8036. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  8037. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  8038. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  8039. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  8040. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  8041. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  8042. }
  8043. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  8044. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  8045. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  8046. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  8047. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  8048. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  8049. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  8050. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  8051. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  8052. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  8053. return -EINVAL;
  8054. /* No rx interrupts will be generated if both are zero */
  8055. if ((ec->rx_coalesce_usecs == 0) &&
  8056. (ec->rx_max_coalesced_frames == 0))
  8057. return -EINVAL;
  8058. /* No tx interrupts will be generated if both are zero */
  8059. if ((ec->tx_coalesce_usecs == 0) &&
  8060. (ec->tx_max_coalesced_frames == 0))
  8061. return -EINVAL;
  8062. /* Only copy relevant parameters, ignore all others. */
  8063. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  8064. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  8065. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  8066. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  8067. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  8068. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  8069. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  8070. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  8071. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  8072. if (netif_running(dev)) {
  8073. tg3_full_lock(tp, 0);
  8074. __tg3_set_coalesce(tp, &tp->coal);
  8075. tg3_full_unlock(tp);
  8076. }
  8077. return 0;
  8078. }
  8079. static const struct ethtool_ops tg3_ethtool_ops = {
  8080. .get_settings = tg3_get_settings,
  8081. .set_settings = tg3_set_settings,
  8082. .get_drvinfo = tg3_get_drvinfo,
  8083. .get_regs_len = tg3_get_regs_len,
  8084. .get_regs = tg3_get_regs,
  8085. .get_wol = tg3_get_wol,
  8086. .set_wol = tg3_set_wol,
  8087. .get_msglevel = tg3_get_msglevel,
  8088. .set_msglevel = tg3_set_msglevel,
  8089. .nway_reset = tg3_nway_reset,
  8090. .get_link = ethtool_op_get_link,
  8091. .get_eeprom_len = tg3_get_eeprom_len,
  8092. .get_eeprom = tg3_get_eeprom,
  8093. .set_eeprom = tg3_set_eeprom,
  8094. .get_ringparam = tg3_get_ringparam,
  8095. .set_ringparam = tg3_set_ringparam,
  8096. .get_pauseparam = tg3_get_pauseparam,
  8097. .set_pauseparam = tg3_set_pauseparam,
  8098. .get_rx_csum = tg3_get_rx_csum,
  8099. .set_rx_csum = tg3_set_rx_csum,
  8100. .set_tx_csum = tg3_set_tx_csum,
  8101. .set_sg = ethtool_op_set_sg,
  8102. .set_tso = tg3_set_tso,
  8103. .self_test = tg3_self_test,
  8104. .get_strings = tg3_get_strings,
  8105. .phys_id = tg3_phys_id,
  8106. .get_ethtool_stats = tg3_get_ethtool_stats,
  8107. .get_coalesce = tg3_get_coalesce,
  8108. .set_coalesce = tg3_set_coalesce,
  8109. .get_sset_count = tg3_get_sset_count,
  8110. };
  8111. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  8112. {
  8113. u32 cursize, val, magic;
  8114. tp->nvram_size = EEPROM_CHIP_SIZE;
  8115. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  8116. return;
  8117. if ((magic != TG3_EEPROM_MAGIC) &&
  8118. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  8119. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  8120. return;
  8121. /*
  8122. * Size the chip by reading offsets at increasing powers of two.
  8123. * When we encounter our validation signature, we know the addressing
  8124. * has wrapped around, and thus have our chip size.
  8125. */
  8126. cursize = 0x10;
  8127. while (cursize < tp->nvram_size) {
  8128. if (tg3_nvram_read_swab(tp, cursize, &val) != 0)
  8129. return;
  8130. if (val == magic)
  8131. break;
  8132. cursize <<= 1;
  8133. }
  8134. tp->nvram_size = cursize;
  8135. }
  8136. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  8137. {
  8138. u32 val;
  8139. if (tg3_nvram_read_swab(tp, 0, &val) != 0)
  8140. return;
  8141. /* Selfboot format */
  8142. if (val != TG3_EEPROM_MAGIC) {
  8143. tg3_get_eeprom_size(tp);
  8144. return;
  8145. }
  8146. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  8147. if (val != 0) {
  8148. tp->nvram_size = (val >> 16) * 1024;
  8149. return;
  8150. }
  8151. }
  8152. tp->nvram_size = 0x80000;
  8153. }
  8154. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  8155. {
  8156. u32 nvcfg1;
  8157. nvcfg1 = tr32(NVRAM_CFG1);
  8158. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  8159. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8160. }
  8161. else {
  8162. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8163. tw32(NVRAM_CFG1, nvcfg1);
  8164. }
  8165. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  8166. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  8167. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  8168. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  8169. tp->nvram_jedecnum = JEDEC_ATMEL;
  8170. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8171. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8172. break;
  8173. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  8174. tp->nvram_jedecnum = JEDEC_ATMEL;
  8175. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  8176. break;
  8177. case FLASH_VENDOR_ATMEL_EEPROM:
  8178. tp->nvram_jedecnum = JEDEC_ATMEL;
  8179. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8180. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8181. break;
  8182. case FLASH_VENDOR_ST:
  8183. tp->nvram_jedecnum = JEDEC_ST;
  8184. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  8185. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8186. break;
  8187. case FLASH_VENDOR_SAIFUN:
  8188. tp->nvram_jedecnum = JEDEC_SAIFUN;
  8189. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  8190. break;
  8191. case FLASH_VENDOR_SST_SMALL:
  8192. case FLASH_VENDOR_SST_LARGE:
  8193. tp->nvram_jedecnum = JEDEC_SST;
  8194. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  8195. break;
  8196. }
  8197. }
  8198. else {
  8199. tp->nvram_jedecnum = JEDEC_ATMEL;
  8200. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8201. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8202. }
  8203. }
  8204. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  8205. {
  8206. u32 nvcfg1;
  8207. nvcfg1 = tr32(NVRAM_CFG1);
  8208. /* NVRAM protection for TPM */
  8209. if (nvcfg1 & (1 << 27))
  8210. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8211. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8212. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  8213. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  8214. tp->nvram_jedecnum = JEDEC_ATMEL;
  8215. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8216. break;
  8217. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8218. tp->nvram_jedecnum = JEDEC_ATMEL;
  8219. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8220. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8221. break;
  8222. case FLASH_5752VENDOR_ST_M45PE10:
  8223. case FLASH_5752VENDOR_ST_M45PE20:
  8224. case FLASH_5752VENDOR_ST_M45PE40:
  8225. tp->nvram_jedecnum = JEDEC_ST;
  8226. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8227. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8228. break;
  8229. }
  8230. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  8231. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  8232. case FLASH_5752PAGE_SIZE_256:
  8233. tp->nvram_pagesize = 256;
  8234. break;
  8235. case FLASH_5752PAGE_SIZE_512:
  8236. tp->nvram_pagesize = 512;
  8237. break;
  8238. case FLASH_5752PAGE_SIZE_1K:
  8239. tp->nvram_pagesize = 1024;
  8240. break;
  8241. case FLASH_5752PAGE_SIZE_2K:
  8242. tp->nvram_pagesize = 2048;
  8243. break;
  8244. case FLASH_5752PAGE_SIZE_4K:
  8245. tp->nvram_pagesize = 4096;
  8246. break;
  8247. case FLASH_5752PAGE_SIZE_264:
  8248. tp->nvram_pagesize = 264;
  8249. break;
  8250. }
  8251. }
  8252. else {
  8253. /* For eeprom, set pagesize to maximum eeprom size */
  8254. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8255. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8256. tw32(NVRAM_CFG1, nvcfg1);
  8257. }
  8258. }
  8259. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  8260. {
  8261. u32 nvcfg1, protect = 0;
  8262. nvcfg1 = tr32(NVRAM_CFG1);
  8263. /* NVRAM protection for TPM */
  8264. if (nvcfg1 & (1 << 27)) {
  8265. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8266. protect = 1;
  8267. }
  8268. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  8269. switch (nvcfg1) {
  8270. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8271. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8272. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8273. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  8274. tp->nvram_jedecnum = JEDEC_ATMEL;
  8275. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8276. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8277. tp->nvram_pagesize = 264;
  8278. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  8279. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  8280. tp->nvram_size = (protect ? 0x3e200 : 0x80000);
  8281. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  8282. tp->nvram_size = (protect ? 0x1f200 : 0x40000);
  8283. else
  8284. tp->nvram_size = (protect ? 0x1f200 : 0x20000);
  8285. break;
  8286. case FLASH_5752VENDOR_ST_M45PE10:
  8287. case FLASH_5752VENDOR_ST_M45PE20:
  8288. case FLASH_5752VENDOR_ST_M45PE40:
  8289. tp->nvram_jedecnum = JEDEC_ST;
  8290. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8291. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8292. tp->nvram_pagesize = 256;
  8293. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  8294. tp->nvram_size = (protect ? 0x10000 : 0x20000);
  8295. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  8296. tp->nvram_size = (protect ? 0x10000 : 0x40000);
  8297. else
  8298. tp->nvram_size = (protect ? 0x20000 : 0x80000);
  8299. break;
  8300. }
  8301. }
  8302. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  8303. {
  8304. u32 nvcfg1;
  8305. nvcfg1 = tr32(NVRAM_CFG1);
  8306. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8307. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  8308. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  8309. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  8310. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  8311. tp->nvram_jedecnum = JEDEC_ATMEL;
  8312. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8313. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8314. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8315. tw32(NVRAM_CFG1, nvcfg1);
  8316. break;
  8317. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8318. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8319. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8320. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8321. tp->nvram_jedecnum = JEDEC_ATMEL;
  8322. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8323. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8324. tp->nvram_pagesize = 264;
  8325. break;
  8326. case FLASH_5752VENDOR_ST_M45PE10:
  8327. case FLASH_5752VENDOR_ST_M45PE20:
  8328. case FLASH_5752VENDOR_ST_M45PE40:
  8329. tp->nvram_jedecnum = JEDEC_ST;
  8330. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8331. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8332. tp->nvram_pagesize = 256;
  8333. break;
  8334. }
  8335. }
  8336. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  8337. {
  8338. u32 nvcfg1, protect = 0;
  8339. nvcfg1 = tr32(NVRAM_CFG1);
  8340. /* NVRAM protection for TPM */
  8341. if (nvcfg1 & (1 << 27)) {
  8342. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8343. protect = 1;
  8344. }
  8345. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  8346. switch (nvcfg1) {
  8347. case FLASH_5761VENDOR_ATMEL_ADB021D:
  8348. case FLASH_5761VENDOR_ATMEL_ADB041D:
  8349. case FLASH_5761VENDOR_ATMEL_ADB081D:
  8350. case FLASH_5761VENDOR_ATMEL_ADB161D:
  8351. case FLASH_5761VENDOR_ATMEL_MDB021D:
  8352. case FLASH_5761VENDOR_ATMEL_MDB041D:
  8353. case FLASH_5761VENDOR_ATMEL_MDB081D:
  8354. case FLASH_5761VENDOR_ATMEL_MDB161D:
  8355. tp->nvram_jedecnum = JEDEC_ATMEL;
  8356. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8357. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8358. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8359. tp->nvram_pagesize = 256;
  8360. break;
  8361. case FLASH_5761VENDOR_ST_A_M45PE20:
  8362. case FLASH_5761VENDOR_ST_A_M45PE40:
  8363. case FLASH_5761VENDOR_ST_A_M45PE80:
  8364. case FLASH_5761VENDOR_ST_A_M45PE16:
  8365. case FLASH_5761VENDOR_ST_M_M45PE20:
  8366. case FLASH_5761VENDOR_ST_M_M45PE40:
  8367. case FLASH_5761VENDOR_ST_M_M45PE80:
  8368. case FLASH_5761VENDOR_ST_M_M45PE16:
  8369. tp->nvram_jedecnum = JEDEC_ST;
  8370. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8371. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8372. tp->nvram_pagesize = 256;
  8373. break;
  8374. }
  8375. if (protect) {
  8376. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  8377. } else {
  8378. switch (nvcfg1) {
  8379. case FLASH_5761VENDOR_ATMEL_ADB161D:
  8380. case FLASH_5761VENDOR_ATMEL_MDB161D:
  8381. case FLASH_5761VENDOR_ST_A_M45PE16:
  8382. case FLASH_5761VENDOR_ST_M_M45PE16:
  8383. tp->nvram_size = 0x100000;
  8384. break;
  8385. case FLASH_5761VENDOR_ATMEL_ADB081D:
  8386. case FLASH_5761VENDOR_ATMEL_MDB081D:
  8387. case FLASH_5761VENDOR_ST_A_M45PE80:
  8388. case FLASH_5761VENDOR_ST_M_M45PE80:
  8389. tp->nvram_size = 0x80000;
  8390. break;
  8391. case FLASH_5761VENDOR_ATMEL_ADB041D:
  8392. case FLASH_5761VENDOR_ATMEL_MDB041D:
  8393. case FLASH_5761VENDOR_ST_A_M45PE40:
  8394. case FLASH_5761VENDOR_ST_M_M45PE40:
  8395. tp->nvram_size = 0x40000;
  8396. break;
  8397. case FLASH_5761VENDOR_ATMEL_ADB021D:
  8398. case FLASH_5761VENDOR_ATMEL_MDB021D:
  8399. case FLASH_5761VENDOR_ST_A_M45PE20:
  8400. case FLASH_5761VENDOR_ST_M_M45PE20:
  8401. tp->nvram_size = 0x20000;
  8402. break;
  8403. }
  8404. }
  8405. }
  8406. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  8407. {
  8408. tp->nvram_jedecnum = JEDEC_ATMEL;
  8409. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8410. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8411. }
  8412. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  8413. static void __devinit tg3_nvram_init(struct tg3 *tp)
  8414. {
  8415. tw32_f(GRC_EEPROM_ADDR,
  8416. (EEPROM_ADDR_FSM_RESET |
  8417. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  8418. EEPROM_ADDR_CLKPERD_SHIFT)));
  8419. msleep(1);
  8420. /* Enable seeprom accesses. */
  8421. tw32_f(GRC_LOCAL_CTRL,
  8422. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  8423. udelay(100);
  8424. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  8425. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  8426. tp->tg3_flags |= TG3_FLAG_NVRAM;
  8427. if (tg3_nvram_lock(tp)) {
  8428. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  8429. "tg3_nvram_init failed.\n", tp->dev->name);
  8430. return;
  8431. }
  8432. tg3_enable_nvram_access(tp);
  8433. tp->nvram_size = 0;
  8434. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  8435. tg3_get_5752_nvram_info(tp);
  8436. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  8437. tg3_get_5755_nvram_info(tp);
  8438. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  8439. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784)
  8440. tg3_get_5787_nvram_info(tp);
  8441. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  8442. tg3_get_5761_nvram_info(tp);
  8443. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8444. tg3_get_5906_nvram_info(tp);
  8445. else
  8446. tg3_get_nvram_info(tp);
  8447. if (tp->nvram_size == 0)
  8448. tg3_get_nvram_size(tp);
  8449. tg3_disable_nvram_access(tp);
  8450. tg3_nvram_unlock(tp);
  8451. } else {
  8452. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  8453. tg3_get_eeprom_size(tp);
  8454. }
  8455. }
  8456. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  8457. u32 offset, u32 *val)
  8458. {
  8459. u32 tmp;
  8460. int i;
  8461. if (offset > EEPROM_ADDR_ADDR_MASK ||
  8462. (offset % 4) != 0)
  8463. return -EINVAL;
  8464. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  8465. EEPROM_ADDR_DEVID_MASK |
  8466. EEPROM_ADDR_READ);
  8467. tw32(GRC_EEPROM_ADDR,
  8468. tmp |
  8469. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  8470. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  8471. EEPROM_ADDR_ADDR_MASK) |
  8472. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  8473. for (i = 0; i < 1000; i++) {
  8474. tmp = tr32(GRC_EEPROM_ADDR);
  8475. if (tmp & EEPROM_ADDR_COMPLETE)
  8476. break;
  8477. msleep(1);
  8478. }
  8479. if (!(tmp & EEPROM_ADDR_COMPLETE))
  8480. return -EBUSY;
  8481. *val = tr32(GRC_EEPROM_DATA);
  8482. return 0;
  8483. }
  8484. #define NVRAM_CMD_TIMEOUT 10000
  8485. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  8486. {
  8487. int i;
  8488. tw32(NVRAM_CMD, nvram_cmd);
  8489. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  8490. udelay(10);
  8491. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  8492. udelay(10);
  8493. break;
  8494. }
  8495. }
  8496. if (i == NVRAM_CMD_TIMEOUT) {
  8497. return -EBUSY;
  8498. }
  8499. return 0;
  8500. }
  8501. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  8502. {
  8503. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  8504. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  8505. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  8506. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  8507. (tp->nvram_jedecnum == JEDEC_ATMEL))
  8508. addr = ((addr / tp->nvram_pagesize) <<
  8509. ATMEL_AT45DB0X1B_PAGE_POS) +
  8510. (addr % tp->nvram_pagesize);
  8511. return addr;
  8512. }
  8513. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  8514. {
  8515. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  8516. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  8517. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  8518. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  8519. (tp->nvram_jedecnum == JEDEC_ATMEL))
  8520. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  8521. tp->nvram_pagesize) +
  8522. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  8523. return addr;
  8524. }
  8525. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  8526. {
  8527. int ret;
  8528. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  8529. return tg3_nvram_read_using_eeprom(tp, offset, val);
  8530. offset = tg3_nvram_phys_addr(tp, offset);
  8531. if (offset > NVRAM_ADDR_MSK)
  8532. return -EINVAL;
  8533. ret = tg3_nvram_lock(tp);
  8534. if (ret)
  8535. return ret;
  8536. tg3_enable_nvram_access(tp);
  8537. tw32(NVRAM_ADDR, offset);
  8538. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  8539. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  8540. if (ret == 0)
  8541. *val = swab32(tr32(NVRAM_RDDATA));
  8542. tg3_disable_nvram_access(tp);
  8543. tg3_nvram_unlock(tp);
  8544. return ret;
  8545. }
  8546. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val)
  8547. {
  8548. int err;
  8549. u32 tmp;
  8550. err = tg3_nvram_read(tp, offset, &tmp);
  8551. *val = swab32(tmp);
  8552. return err;
  8553. }
  8554. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  8555. u32 offset, u32 len, u8 *buf)
  8556. {
  8557. int i, j, rc = 0;
  8558. u32 val;
  8559. for (i = 0; i < len; i += 4) {
  8560. u32 addr, data;
  8561. addr = offset + i;
  8562. memcpy(&data, buf + i, 4);
  8563. tw32(GRC_EEPROM_DATA, cpu_to_le32(data));
  8564. val = tr32(GRC_EEPROM_ADDR);
  8565. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  8566. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  8567. EEPROM_ADDR_READ);
  8568. tw32(GRC_EEPROM_ADDR, val |
  8569. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  8570. (addr & EEPROM_ADDR_ADDR_MASK) |
  8571. EEPROM_ADDR_START |
  8572. EEPROM_ADDR_WRITE);
  8573. for (j = 0; j < 1000; j++) {
  8574. val = tr32(GRC_EEPROM_ADDR);
  8575. if (val & EEPROM_ADDR_COMPLETE)
  8576. break;
  8577. msleep(1);
  8578. }
  8579. if (!(val & EEPROM_ADDR_COMPLETE)) {
  8580. rc = -EBUSY;
  8581. break;
  8582. }
  8583. }
  8584. return rc;
  8585. }
  8586. /* offset and length are dword aligned */
  8587. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  8588. u8 *buf)
  8589. {
  8590. int ret = 0;
  8591. u32 pagesize = tp->nvram_pagesize;
  8592. u32 pagemask = pagesize - 1;
  8593. u32 nvram_cmd;
  8594. u8 *tmp;
  8595. tmp = kmalloc(pagesize, GFP_KERNEL);
  8596. if (tmp == NULL)
  8597. return -ENOMEM;
  8598. while (len) {
  8599. int j;
  8600. u32 phy_addr, page_off, size;
  8601. phy_addr = offset & ~pagemask;
  8602. for (j = 0; j < pagesize; j += 4) {
  8603. if ((ret = tg3_nvram_read(tp, phy_addr + j,
  8604. (u32 *) (tmp + j))))
  8605. break;
  8606. }
  8607. if (ret)
  8608. break;
  8609. page_off = offset & pagemask;
  8610. size = pagesize;
  8611. if (len < size)
  8612. size = len;
  8613. len -= size;
  8614. memcpy(tmp + page_off, buf, size);
  8615. offset = offset + (pagesize - page_off);
  8616. tg3_enable_nvram_access(tp);
  8617. /*
  8618. * Before we can erase the flash page, we need
  8619. * to issue a special "write enable" command.
  8620. */
  8621. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  8622. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  8623. break;
  8624. /* Erase the target page */
  8625. tw32(NVRAM_ADDR, phy_addr);
  8626. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  8627. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  8628. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  8629. break;
  8630. /* Issue another write enable to start the write. */
  8631. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  8632. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  8633. break;
  8634. for (j = 0; j < pagesize; j += 4) {
  8635. u32 data;
  8636. data = *((u32 *) (tmp + j));
  8637. tw32(NVRAM_WRDATA, cpu_to_be32(data));
  8638. tw32(NVRAM_ADDR, phy_addr + j);
  8639. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  8640. NVRAM_CMD_WR;
  8641. if (j == 0)
  8642. nvram_cmd |= NVRAM_CMD_FIRST;
  8643. else if (j == (pagesize - 4))
  8644. nvram_cmd |= NVRAM_CMD_LAST;
  8645. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  8646. break;
  8647. }
  8648. if (ret)
  8649. break;
  8650. }
  8651. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  8652. tg3_nvram_exec_cmd(tp, nvram_cmd);
  8653. kfree(tmp);
  8654. return ret;
  8655. }
  8656. /* offset and length are dword aligned */
  8657. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  8658. u8 *buf)
  8659. {
  8660. int i, ret = 0;
  8661. for (i = 0; i < len; i += 4, offset += 4) {
  8662. u32 data, page_off, phy_addr, nvram_cmd;
  8663. memcpy(&data, buf + i, 4);
  8664. tw32(NVRAM_WRDATA, cpu_to_be32(data));
  8665. page_off = offset % tp->nvram_pagesize;
  8666. phy_addr = tg3_nvram_phys_addr(tp, offset);
  8667. tw32(NVRAM_ADDR, phy_addr);
  8668. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  8669. if ((page_off == 0) || (i == 0))
  8670. nvram_cmd |= NVRAM_CMD_FIRST;
  8671. if (page_off == (tp->nvram_pagesize - 4))
  8672. nvram_cmd |= NVRAM_CMD_LAST;
  8673. if (i == (len - 4))
  8674. nvram_cmd |= NVRAM_CMD_LAST;
  8675. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752) &&
  8676. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5755) &&
  8677. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5787) &&
  8678. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784) &&
  8679. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) &&
  8680. (tp->nvram_jedecnum == JEDEC_ST) &&
  8681. (nvram_cmd & NVRAM_CMD_FIRST)) {
  8682. if ((ret = tg3_nvram_exec_cmd(tp,
  8683. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  8684. NVRAM_CMD_DONE)))
  8685. break;
  8686. }
  8687. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  8688. /* We always do complete word writes to eeprom. */
  8689. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  8690. }
  8691. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  8692. break;
  8693. }
  8694. return ret;
  8695. }
  8696. /* offset and length are dword aligned */
  8697. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  8698. {
  8699. int ret;
  8700. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  8701. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  8702. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  8703. udelay(40);
  8704. }
  8705. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  8706. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  8707. }
  8708. else {
  8709. u32 grc_mode;
  8710. ret = tg3_nvram_lock(tp);
  8711. if (ret)
  8712. return ret;
  8713. tg3_enable_nvram_access(tp);
  8714. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  8715. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  8716. tw32(NVRAM_WRITE1, 0x406);
  8717. grc_mode = tr32(GRC_MODE);
  8718. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  8719. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  8720. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  8721. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  8722. buf);
  8723. }
  8724. else {
  8725. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  8726. buf);
  8727. }
  8728. grc_mode = tr32(GRC_MODE);
  8729. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  8730. tg3_disable_nvram_access(tp);
  8731. tg3_nvram_unlock(tp);
  8732. }
  8733. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  8734. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8735. udelay(40);
  8736. }
  8737. return ret;
  8738. }
  8739. struct subsys_tbl_ent {
  8740. u16 subsys_vendor, subsys_devid;
  8741. u32 phy_id;
  8742. };
  8743. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  8744. /* Broadcom boards. */
  8745. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  8746. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  8747. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  8748. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  8749. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  8750. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  8751. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  8752. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  8753. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  8754. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  8755. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  8756. /* 3com boards. */
  8757. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  8758. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  8759. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  8760. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  8761. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  8762. /* DELL boards. */
  8763. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  8764. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  8765. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  8766. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  8767. /* Compaq boards. */
  8768. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  8769. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  8770. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  8771. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  8772. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  8773. /* IBM boards. */
  8774. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  8775. };
  8776. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  8777. {
  8778. int i;
  8779. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  8780. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  8781. tp->pdev->subsystem_vendor) &&
  8782. (subsys_id_to_phy_id[i].subsys_devid ==
  8783. tp->pdev->subsystem_device))
  8784. return &subsys_id_to_phy_id[i];
  8785. }
  8786. return NULL;
  8787. }
  8788. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  8789. {
  8790. u32 val;
  8791. u16 pmcsr;
  8792. /* On some early chips the SRAM cannot be accessed in D3hot state,
  8793. * so need make sure we're in D0.
  8794. */
  8795. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  8796. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  8797. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  8798. msleep(1);
  8799. /* Make sure register accesses (indirect or otherwise)
  8800. * will function correctly.
  8801. */
  8802. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  8803. tp->misc_host_ctrl);
  8804. /* The memory arbiter has to be enabled in order for SRAM accesses
  8805. * to succeed. Normally on powerup the tg3 chip firmware will make
  8806. * sure it is enabled, but other entities such as system netboot
  8807. * code might disable it.
  8808. */
  8809. val = tr32(MEMARB_MODE);
  8810. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  8811. tp->phy_id = PHY_ID_INVALID;
  8812. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  8813. /* Assume an onboard device and WOL capable by default. */
  8814. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  8815. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8816. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  8817. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  8818. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  8819. }
  8820. val = tr32(VCPU_CFGSHDW);
  8821. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  8822. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  8823. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  8824. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  8825. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  8826. return;
  8827. }
  8828. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  8829. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  8830. u32 nic_cfg, led_cfg;
  8831. u32 nic_phy_id, ver, cfg2 = 0, eeprom_phy_id;
  8832. int eeprom_phy_serdes = 0;
  8833. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  8834. tp->nic_sram_data_cfg = nic_cfg;
  8835. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  8836. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  8837. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  8838. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  8839. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  8840. (ver > 0) && (ver < 0x100))
  8841. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  8842. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  8843. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  8844. eeprom_phy_serdes = 1;
  8845. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  8846. if (nic_phy_id != 0) {
  8847. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  8848. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  8849. eeprom_phy_id = (id1 >> 16) << 10;
  8850. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  8851. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  8852. } else
  8853. eeprom_phy_id = 0;
  8854. tp->phy_id = eeprom_phy_id;
  8855. if (eeprom_phy_serdes) {
  8856. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  8857. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  8858. else
  8859. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  8860. }
  8861. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8862. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  8863. SHASTA_EXT_LED_MODE_MASK);
  8864. else
  8865. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  8866. switch (led_cfg) {
  8867. default:
  8868. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  8869. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  8870. break;
  8871. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  8872. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  8873. break;
  8874. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  8875. tp->led_ctrl = LED_CTRL_MODE_MAC;
  8876. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  8877. * read on some older 5700/5701 bootcode.
  8878. */
  8879. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  8880. ASIC_REV_5700 ||
  8881. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  8882. ASIC_REV_5701)
  8883. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  8884. break;
  8885. case SHASTA_EXT_LED_SHARED:
  8886. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  8887. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  8888. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  8889. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  8890. LED_CTRL_MODE_PHY_2);
  8891. break;
  8892. case SHASTA_EXT_LED_MAC:
  8893. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  8894. break;
  8895. case SHASTA_EXT_LED_COMBO:
  8896. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  8897. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  8898. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  8899. LED_CTRL_MODE_PHY_2);
  8900. break;
  8901. };
  8902. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8903. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  8904. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  8905. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  8906. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  8907. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  8908. if ((tp->pdev->subsystem_vendor ==
  8909. PCI_VENDOR_ID_ARIMA) &&
  8910. (tp->pdev->subsystem_device == 0x205a ||
  8911. tp->pdev->subsystem_device == 0x2063))
  8912. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  8913. } else {
  8914. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  8915. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  8916. }
  8917. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  8918. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  8919. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8920. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  8921. }
  8922. if (nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE)
  8923. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  8924. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  8925. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  8926. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  8927. if (tp->tg3_flags & TG3_FLAG_WOL_CAP &&
  8928. nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)
  8929. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  8930. if (cfg2 & (1 << 17))
  8931. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  8932. /* serdes signal pre-emphasis in register 0x590 set by */
  8933. /* bootcode if bit 18 is set */
  8934. if (cfg2 & (1 << 18))
  8935. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  8936. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  8937. u32 cfg3;
  8938. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  8939. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  8940. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  8941. }
  8942. }
  8943. }
  8944. static int __devinit tg3_phy_probe(struct tg3 *tp)
  8945. {
  8946. u32 hw_phy_id_1, hw_phy_id_2;
  8947. u32 hw_phy_id, hw_phy_id_masked;
  8948. int err;
  8949. /* Reading the PHY ID register can conflict with ASF
  8950. * firwmare access to the PHY hardware.
  8951. */
  8952. err = 0;
  8953. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  8954. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  8955. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  8956. } else {
  8957. /* Now read the physical PHY_ID from the chip and verify
  8958. * that it is sane. If it doesn't look good, we fall back
  8959. * to either the hard-coded table based PHY_ID and failing
  8960. * that the value found in the eeprom area.
  8961. */
  8962. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  8963. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  8964. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  8965. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  8966. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  8967. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  8968. }
  8969. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  8970. tp->phy_id = hw_phy_id;
  8971. if (hw_phy_id_masked == PHY_ID_BCM8002)
  8972. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  8973. else
  8974. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  8975. } else {
  8976. if (tp->phy_id != PHY_ID_INVALID) {
  8977. /* Do nothing, phy ID already set up in
  8978. * tg3_get_eeprom_hw_cfg().
  8979. */
  8980. } else {
  8981. struct subsys_tbl_ent *p;
  8982. /* No eeprom signature? Try the hardcoded
  8983. * subsys device table.
  8984. */
  8985. p = lookup_by_subsys(tp);
  8986. if (!p)
  8987. return -ENODEV;
  8988. tp->phy_id = p->phy_id;
  8989. if (!tp->phy_id ||
  8990. tp->phy_id == PHY_ID_BCM8002)
  8991. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  8992. }
  8993. }
  8994. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  8995. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  8996. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  8997. u32 bmsr, adv_reg, tg3_ctrl, mask;
  8998. tg3_readphy(tp, MII_BMSR, &bmsr);
  8999. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  9000. (bmsr & BMSR_LSTATUS))
  9001. goto skip_phy_reset;
  9002. err = tg3_phy_reset(tp);
  9003. if (err)
  9004. return err;
  9005. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  9006. ADVERTISE_100HALF | ADVERTISE_100FULL |
  9007. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  9008. tg3_ctrl = 0;
  9009. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  9010. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  9011. MII_TG3_CTRL_ADV_1000_FULL);
  9012. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  9013. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  9014. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  9015. MII_TG3_CTRL_ENABLE_AS_MASTER);
  9016. }
  9017. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  9018. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  9019. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  9020. if (!tg3_copper_is_advertising_all(tp, mask)) {
  9021. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9022. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9023. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9024. tg3_writephy(tp, MII_BMCR,
  9025. BMCR_ANENABLE | BMCR_ANRESTART);
  9026. }
  9027. tg3_phy_set_wirespeed(tp);
  9028. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9029. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9030. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9031. }
  9032. skip_phy_reset:
  9033. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  9034. err = tg3_init_5401phy_dsp(tp);
  9035. if (err)
  9036. return err;
  9037. }
  9038. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  9039. err = tg3_init_5401phy_dsp(tp);
  9040. }
  9041. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  9042. tp->link_config.advertising =
  9043. (ADVERTISED_1000baseT_Half |
  9044. ADVERTISED_1000baseT_Full |
  9045. ADVERTISED_Autoneg |
  9046. ADVERTISED_FIBRE);
  9047. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  9048. tp->link_config.advertising &=
  9049. ~(ADVERTISED_1000baseT_Half |
  9050. ADVERTISED_1000baseT_Full);
  9051. return err;
  9052. }
  9053. static void __devinit tg3_read_partno(struct tg3 *tp)
  9054. {
  9055. unsigned char vpd_data[256];
  9056. unsigned int i;
  9057. u32 magic;
  9058. if (tg3_nvram_read_swab(tp, 0x0, &magic))
  9059. goto out_not_found;
  9060. if (magic == TG3_EEPROM_MAGIC) {
  9061. for (i = 0; i < 256; i += 4) {
  9062. u32 tmp;
  9063. if (tg3_nvram_read(tp, 0x100 + i, &tmp))
  9064. goto out_not_found;
  9065. vpd_data[i + 0] = ((tmp >> 0) & 0xff);
  9066. vpd_data[i + 1] = ((tmp >> 8) & 0xff);
  9067. vpd_data[i + 2] = ((tmp >> 16) & 0xff);
  9068. vpd_data[i + 3] = ((tmp >> 24) & 0xff);
  9069. }
  9070. } else {
  9071. int vpd_cap;
  9072. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  9073. for (i = 0; i < 256; i += 4) {
  9074. u32 tmp, j = 0;
  9075. u16 tmp16;
  9076. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  9077. i);
  9078. while (j++ < 100) {
  9079. pci_read_config_word(tp->pdev, vpd_cap +
  9080. PCI_VPD_ADDR, &tmp16);
  9081. if (tmp16 & 0x8000)
  9082. break;
  9083. msleep(1);
  9084. }
  9085. if (!(tmp16 & 0x8000))
  9086. goto out_not_found;
  9087. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  9088. &tmp);
  9089. tmp = cpu_to_le32(tmp);
  9090. memcpy(&vpd_data[i], &tmp, 4);
  9091. }
  9092. }
  9093. /* Now parse and find the part number. */
  9094. for (i = 0; i < 254; ) {
  9095. unsigned char val = vpd_data[i];
  9096. unsigned int block_end;
  9097. if (val == 0x82 || val == 0x91) {
  9098. i = (i + 3 +
  9099. (vpd_data[i + 1] +
  9100. (vpd_data[i + 2] << 8)));
  9101. continue;
  9102. }
  9103. if (val != 0x90)
  9104. goto out_not_found;
  9105. block_end = (i + 3 +
  9106. (vpd_data[i + 1] +
  9107. (vpd_data[i + 2] << 8)));
  9108. i += 3;
  9109. if (block_end > 256)
  9110. goto out_not_found;
  9111. while (i < (block_end - 2)) {
  9112. if (vpd_data[i + 0] == 'P' &&
  9113. vpd_data[i + 1] == 'N') {
  9114. int partno_len = vpd_data[i + 2];
  9115. i += 3;
  9116. if (partno_len > 24 || (partno_len + i) > 256)
  9117. goto out_not_found;
  9118. memcpy(tp->board_part_number,
  9119. &vpd_data[i], partno_len);
  9120. /* Success. */
  9121. return;
  9122. }
  9123. i += 3 + vpd_data[i + 2];
  9124. }
  9125. /* Part number not found. */
  9126. goto out_not_found;
  9127. }
  9128. out_not_found:
  9129. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9130. strcpy(tp->board_part_number, "BCM95906");
  9131. else
  9132. strcpy(tp->board_part_number, "none");
  9133. }
  9134. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  9135. {
  9136. u32 val;
  9137. if (tg3_nvram_read_swab(tp, offset, &val) ||
  9138. (val & 0xfc000000) != 0x0c000000 ||
  9139. tg3_nvram_read_swab(tp, offset + 4, &val) ||
  9140. val != 0)
  9141. return 0;
  9142. return 1;
  9143. }
  9144. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  9145. {
  9146. u32 val, offset, start;
  9147. u32 ver_offset;
  9148. int i, bcnt;
  9149. if (tg3_nvram_read_swab(tp, 0, &val))
  9150. return;
  9151. if (val != TG3_EEPROM_MAGIC)
  9152. return;
  9153. if (tg3_nvram_read_swab(tp, 0xc, &offset) ||
  9154. tg3_nvram_read_swab(tp, 0x4, &start))
  9155. return;
  9156. offset = tg3_nvram_logical_addr(tp, offset);
  9157. if (!tg3_fw_img_is_valid(tp, offset) ||
  9158. tg3_nvram_read_swab(tp, offset + 8, &ver_offset))
  9159. return;
  9160. offset = offset + ver_offset - start;
  9161. for (i = 0; i < 16; i += 4) {
  9162. if (tg3_nvram_read(tp, offset + i, &val))
  9163. return;
  9164. val = le32_to_cpu(val);
  9165. memcpy(tp->fw_ver + i, &val, 4);
  9166. }
  9167. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9168. (tp->tg3_flags & TG3_FLG3_ENABLE_APE))
  9169. return;
  9170. for (offset = TG3_NVM_DIR_START;
  9171. offset < TG3_NVM_DIR_END;
  9172. offset += TG3_NVM_DIRENT_SIZE) {
  9173. if (tg3_nvram_read_swab(tp, offset, &val))
  9174. return;
  9175. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  9176. break;
  9177. }
  9178. if (offset == TG3_NVM_DIR_END)
  9179. return;
  9180. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9181. start = 0x08000000;
  9182. else if (tg3_nvram_read_swab(tp, offset - 4, &start))
  9183. return;
  9184. if (tg3_nvram_read_swab(tp, offset + 4, &offset) ||
  9185. !tg3_fw_img_is_valid(tp, offset) ||
  9186. tg3_nvram_read_swab(tp, offset + 8, &val))
  9187. return;
  9188. offset += val - start;
  9189. bcnt = strlen(tp->fw_ver);
  9190. tp->fw_ver[bcnt++] = ',';
  9191. tp->fw_ver[bcnt++] = ' ';
  9192. for (i = 0; i < 4; i++) {
  9193. if (tg3_nvram_read(tp, offset, &val))
  9194. return;
  9195. val = le32_to_cpu(val);
  9196. offset += sizeof(val);
  9197. if (bcnt > TG3_VER_SIZE - sizeof(val)) {
  9198. memcpy(&tp->fw_ver[bcnt], &val, TG3_VER_SIZE - bcnt);
  9199. break;
  9200. }
  9201. memcpy(&tp->fw_ver[bcnt], &val, sizeof(val));
  9202. bcnt += sizeof(val);
  9203. }
  9204. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  9205. }
  9206. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  9207. static int __devinit tg3_get_invariants(struct tg3 *tp)
  9208. {
  9209. static struct pci_device_id write_reorder_chipsets[] = {
  9210. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9211. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  9212. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9213. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  9214. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  9215. PCI_DEVICE_ID_VIA_8385_0) },
  9216. { },
  9217. };
  9218. u32 misc_ctrl_reg;
  9219. u32 cacheline_sz_reg;
  9220. u32 pci_state_reg, grc_misc_cfg;
  9221. u32 val;
  9222. u16 pci_cmd;
  9223. int err, pcie_cap;
  9224. /* Force memory write invalidate off. If we leave it on,
  9225. * then on 5700_BX chips we have to enable a workaround.
  9226. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  9227. * to match the cacheline size. The Broadcom driver have this
  9228. * workaround but turns MWI off all the times so never uses
  9229. * it. This seems to suggest that the workaround is insufficient.
  9230. */
  9231. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9232. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  9233. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9234. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  9235. * has the register indirect write enable bit set before
  9236. * we try to access any of the MMIO registers. It is also
  9237. * critical that the PCI-X hw workaround situation is decided
  9238. * before that as well.
  9239. */
  9240. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9241. &misc_ctrl_reg);
  9242. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  9243. MISC_HOST_CTRL_CHIPREV_SHIFT);
  9244. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  9245. u32 prod_id_asic_rev;
  9246. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  9247. &prod_id_asic_rev);
  9248. tp->pci_chip_rev_id = prod_id_asic_rev & PROD_ID_ASIC_REV_MASK;
  9249. }
  9250. /* Wrong chip ID in 5752 A0. This code can be removed later
  9251. * as A0 is not in production.
  9252. */
  9253. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  9254. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  9255. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  9256. * we need to disable memory and use config. cycles
  9257. * only to access all registers. The 5702/03 chips
  9258. * can mistakenly decode the special cycles from the
  9259. * ICH chipsets as memory write cycles, causing corruption
  9260. * of register and memory space. Only certain ICH bridges
  9261. * will drive special cycles with non-zero data during the
  9262. * address phase which can fall within the 5703's address
  9263. * range. This is not an ICH bug as the PCI spec allows
  9264. * non-zero address during special cycles. However, only
  9265. * these ICH bridges are known to drive non-zero addresses
  9266. * during special cycles.
  9267. *
  9268. * Since special cycles do not cross PCI bridges, we only
  9269. * enable this workaround if the 5703 is on the secondary
  9270. * bus of these ICH bridges.
  9271. */
  9272. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  9273. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  9274. static struct tg3_dev_id {
  9275. u32 vendor;
  9276. u32 device;
  9277. u32 rev;
  9278. } ich_chipsets[] = {
  9279. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  9280. PCI_ANY_ID },
  9281. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  9282. PCI_ANY_ID },
  9283. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  9284. 0xa },
  9285. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  9286. PCI_ANY_ID },
  9287. { },
  9288. };
  9289. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  9290. struct pci_dev *bridge = NULL;
  9291. while (pci_id->vendor != 0) {
  9292. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  9293. bridge);
  9294. if (!bridge) {
  9295. pci_id++;
  9296. continue;
  9297. }
  9298. if (pci_id->rev != PCI_ANY_ID) {
  9299. if (bridge->revision > pci_id->rev)
  9300. continue;
  9301. }
  9302. if (bridge->subordinate &&
  9303. (bridge->subordinate->number ==
  9304. tp->pdev->bus->number)) {
  9305. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  9306. pci_dev_put(bridge);
  9307. break;
  9308. }
  9309. }
  9310. }
  9311. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  9312. * DMA addresses > 40-bit. This bridge may have other additional
  9313. * 57xx devices behind it in some 4-port NIC designs for example.
  9314. * Any tg3 device found behind the bridge will also need the 40-bit
  9315. * DMA workaround.
  9316. */
  9317. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  9318. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  9319. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  9320. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  9321. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  9322. }
  9323. else {
  9324. struct pci_dev *bridge = NULL;
  9325. do {
  9326. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  9327. PCI_DEVICE_ID_SERVERWORKS_EPB,
  9328. bridge);
  9329. if (bridge && bridge->subordinate &&
  9330. (bridge->subordinate->number <=
  9331. tp->pdev->bus->number) &&
  9332. (bridge->subordinate->subordinate >=
  9333. tp->pdev->bus->number)) {
  9334. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  9335. pci_dev_put(bridge);
  9336. break;
  9337. }
  9338. } while (bridge);
  9339. }
  9340. /* Initialize misc host control in PCI block. */
  9341. tp->misc_host_ctrl |= (misc_ctrl_reg &
  9342. MISC_HOST_CTRL_CHIPREV);
  9343. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9344. tp->misc_host_ctrl);
  9345. pci_read_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  9346. &cacheline_sz_reg);
  9347. tp->pci_cacheline_sz = (cacheline_sz_reg >> 0) & 0xff;
  9348. tp->pci_lat_timer = (cacheline_sz_reg >> 8) & 0xff;
  9349. tp->pci_hdr_type = (cacheline_sz_reg >> 16) & 0xff;
  9350. tp->pci_bist = (cacheline_sz_reg >> 24) & 0xff;
  9351. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  9352. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714))
  9353. tp->pdev_peer = tg3_find_peer(tp);
  9354. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  9355. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  9356. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9357. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9358. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9359. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  9360. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  9361. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  9362. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  9363. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  9364. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  9365. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  9366. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  9367. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  9368. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  9369. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  9370. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  9371. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  9372. tp->pdev_peer == tp->pdev))
  9373. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  9374. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9375. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9376. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9377. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  9378. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9379. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  9380. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  9381. } else {
  9382. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  9383. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9384. ASIC_REV_5750 &&
  9385. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  9386. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  9387. }
  9388. }
  9389. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705 &&
  9390. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5750 &&
  9391. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  9392. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5755 &&
  9393. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5787 &&
  9394. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  9395. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761 &&
  9396. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  9397. tp->tg3_flags2 |= TG3_FLG2_JUMBO_CAPABLE;
  9398. pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  9399. if (pcie_cap != 0) {
  9400. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  9401. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9402. u16 lnkctl;
  9403. pci_read_config_word(tp->pdev,
  9404. pcie_cap + PCI_EXP_LNKCTL,
  9405. &lnkctl);
  9406. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN)
  9407. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  9408. }
  9409. }
  9410. /* If we have an AMD 762 or VIA K8T800 chipset, write
  9411. * reordering to the mailbox registers done by the host
  9412. * controller can cause major troubles. We read back from
  9413. * every mailbox register write to force the writes to be
  9414. * posted to the chip in order.
  9415. */
  9416. if (pci_dev_present(write_reorder_chipsets) &&
  9417. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  9418. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  9419. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  9420. tp->pci_lat_timer < 64) {
  9421. tp->pci_lat_timer = 64;
  9422. cacheline_sz_reg = ((tp->pci_cacheline_sz & 0xff) << 0);
  9423. cacheline_sz_reg |= ((tp->pci_lat_timer & 0xff) << 8);
  9424. cacheline_sz_reg |= ((tp->pci_hdr_type & 0xff) << 16);
  9425. cacheline_sz_reg |= ((tp->pci_bist & 0xff) << 24);
  9426. pci_write_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  9427. cacheline_sz_reg);
  9428. }
  9429. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  9430. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9431. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  9432. if (!tp->pcix_cap) {
  9433. printk(KERN_ERR PFX "Cannot find PCI-X "
  9434. "capability, aborting.\n");
  9435. return -EIO;
  9436. }
  9437. }
  9438. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  9439. &pci_state_reg);
  9440. if (tp->pcix_cap && (pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0) {
  9441. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  9442. /* If this is a 5700 BX chipset, and we are in PCI-X
  9443. * mode, enable register write workaround.
  9444. *
  9445. * The workaround is to use indirect register accesses
  9446. * for all chip writes not to mailbox registers.
  9447. */
  9448. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  9449. u32 pm_reg;
  9450. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  9451. /* The chip can have it's power management PCI config
  9452. * space registers clobbered due to this bug.
  9453. * So explicitly force the chip into D0 here.
  9454. */
  9455. pci_read_config_dword(tp->pdev,
  9456. tp->pm_cap + PCI_PM_CTRL,
  9457. &pm_reg);
  9458. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  9459. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  9460. pci_write_config_dword(tp->pdev,
  9461. tp->pm_cap + PCI_PM_CTRL,
  9462. pm_reg);
  9463. /* Also, force SERR#/PERR# in PCI command. */
  9464. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9465. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  9466. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9467. }
  9468. }
  9469. /* 5700 BX chips need to have their TX producer index mailboxes
  9470. * written twice to workaround a bug.
  9471. */
  9472. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX)
  9473. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  9474. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  9475. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  9476. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  9477. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  9478. /* Chip-specific fixup from Broadcom driver */
  9479. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  9480. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  9481. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  9482. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  9483. }
  9484. /* Default fast path register access methods */
  9485. tp->read32 = tg3_read32;
  9486. tp->write32 = tg3_write32;
  9487. tp->read32_mbox = tg3_read32;
  9488. tp->write32_mbox = tg3_write32;
  9489. tp->write32_tx_mbox = tg3_write32;
  9490. tp->write32_rx_mbox = tg3_write32;
  9491. /* Various workaround register access methods */
  9492. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  9493. tp->write32 = tg3_write_indirect_reg32;
  9494. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  9495. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  9496. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  9497. /*
  9498. * Back to back register writes can cause problems on these
  9499. * chips, the workaround is to read back all reg writes
  9500. * except those to mailbox regs.
  9501. *
  9502. * See tg3_write_indirect_reg32().
  9503. */
  9504. tp->write32 = tg3_write_flush_reg32;
  9505. }
  9506. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  9507. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  9508. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  9509. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  9510. tp->write32_rx_mbox = tg3_write_flush_reg32;
  9511. }
  9512. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  9513. tp->read32 = tg3_read_indirect_reg32;
  9514. tp->write32 = tg3_write_indirect_reg32;
  9515. tp->read32_mbox = tg3_read_indirect_mbox;
  9516. tp->write32_mbox = tg3_write_indirect_mbox;
  9517. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  9518. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  9519. iounmap(tp->regs);
  9520. tp->regs = NULL;
  9521. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9522. pci_cmd &= ~PCI_COMMAND_MEMORY;
  9523. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9524. }
  9525. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9526. tp->read32_mbox = tg3_read32_mbox_5906;
  9527. tp->write32_mbox = tg3_write32_mbox_5906;
  9528. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  9529. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  9530. }
  9531. if (tp->write32 == tg3_write_indirect_reg32 ||
  9532. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  9533. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9534. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  9535. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  9536. /* Get eeprom hw config before calling tg3_set_power_state().
  9537. * In particular, the TG3_FLG2_IS_NIC flag must be
  9538. * determined before calling tg3_set_power_state() so that
  9539. * we know whether or not to switch out of Vaux power.
  9540. * When the flag is set, it means that GPIO1 is used for eeprom
  9541. * write protect and also implies that it is a LOM where GPIOs
  9542. * are not used to switch power.
  9543. */
  9544. tg3_get_eeprom_hw_cfg(tp);
  9545. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  9546. /* Allow reads and writes to the
  9547. * APE register and memory space.
  9548. */
  9549. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  9550. PCISTATE_ALLOW_APE_SHMEM_WR;
  9551. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  9552. pci_state_reg);
  9553. }
  9554. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9555. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9556. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  9557. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  9558. * GPIO1 driven high will bring 5700's external PHY out of reset.
  9559. * It is also used as eeprom write protect on LOMs.
  9560. */
  9561. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  9562. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  9563. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  9564. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  9565. GRC_LCLCTRL_GPIO_OUTPUT1);
  9566. /* Unused GPIO3 must be driven as output on 5752 because there
  9567. * are no pull-up resistors on unused GPIO pins.
  9568. */
  9569. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9570. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  9571. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9572. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  9573. /* Force the chip into D0. */
  9574. err = tg3_set_power_state(tp, PCI_D0);
  9575. if (err) {
  9576. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  9577. pci_name(tp->pdev));
  9578. return err;
  9579. }
  9580. /* 5700 B0 chips do not support checksumming correctly due
  9581. * to hardware bugs.
  9582. */
  9583. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  9584. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  9585. /* Derive initial jumbo mode from MTU assigned in
  9586. * ether_setup() via the alloc_etherdev() call
  9587. */
  9588. if (tp->dev->mtu > ETH_DATA_LEN &&
  9589. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  9590. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  9591. /* Determine WakeOnLan speed to use. */
  9592. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9593. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  9594. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  9595. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  9596. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  9597. } else {
  9598. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  9599. }
  9600. /* A few boards don't want Ethernet@WireSpeed phy feature */
  9601. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  9602. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  9603. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  9604. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  9605. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) ||
  9606. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  9607. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  9608. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  9609. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  9610. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  9611. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  9612. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  9613. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  9614. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9615. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9616. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9617. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  9618. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  9619. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  9620. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  9621. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  9622. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  9623. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  9624. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  9625. }
  9626. tp->coalesce_mode = 0;
  9627. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  9628. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  9629. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  9630. /* Initialize MAC MI mode, polling disabled. */
  9631. tw32_f(MAC_MI_MODE, tp->mi_mode);
  9632. udelay(80);
  9633. /* Initialize data/descriptor byte/word swapping. */
  9634. val = tr32(GRC_MODE);
  9635. val &= GRC_MODE_HOST_STACKUP;
  9636. tw32(GRC_MODE, val | tp->grc_mode);
  9637. tg3_switch_clocks(tp);
  9638. /* Clear this out for sanity. */
  9639. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  9640. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  9641. &pci_state_reg);
  9642. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  9643. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  9644. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  9645. if (chiprevid == CHIPREV_ID_5701_A0 ||
  9646. chiprevid == CHIPREV_ID_5701_B0 ||
  9647. chiprevid == CHIPREV_ID_5701_B2 ||
  9648. chiprevid == CHIPREV_ID_5701_B5) {
  9649. void __iomem *sram_base;
  9650. /* Write some dummy words into the SRAM status block
  9651. * area, see if it reads back correctly. If the return
  9652. * value is bad, force enable the PCIX workaround.
  9653. */
  9654. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  9655. writel(0x00000000, sram_base);
  9656. writel(0x00000000, sram_base + 4);
  9657. writel(0xffffffff, sram_base + 4);
  9658. if (readl(sram_base) != 0x00000000)
  9659. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  9660. }
  9661. }
  9662. udelay(50);
  9663. tg3_nvram_init(tp);
  9664. grc_misc_cfg = tr32(GRC_MISC_CFG);
  9665. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  9666. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  9667. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  9668. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  9669. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  9670. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  9671. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  9672. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  9673. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  9674. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  9675. HOSTCC_MODE_CLRTICK_TXBD);
  9676. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  9677. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9678. tp->misc_host_ctrl);
  9679. }
  9680. /* these are limited to 10/100 only */
  9681. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  9682. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  9683. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  9684. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  9685. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  9686. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  9687. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  9688. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  9689. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  9690. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  9691. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  9692. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9693. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  9694. err = tg3_phy_probe(tp);
  9695. if (err) {
  9696. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  9697. pci_name(tp->pdev), err);
  9698. /* ... but do not return immediately ... */
  9699. }
  9700. tg3_read_partno(tp);
  9701. tg3_read_fw_ver(tp);
  9702. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  9703. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  9704. } else {
  9705. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  9706. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  9707. else
  9708. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  9709. }
  9710. /* 5700 {AX,BX} chips have a broken status block link
  9711. * change bit implementation, so we must use the
  9712. * status register in those cases.
  9713. */
  9714. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  9715. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  9716. else
  9717. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  9718. /* The led_ctrl is set during tg3_phy_probe, here we might
  9719. * have to force the link status polling mechanism based
  9720. * upon subsystem IDs.
  9721. */
  9722. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  9723. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  9724. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  9725. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  9726. TG3_FLAG_USE_LINKCHG_REG);
  9727. }
  9728. /* For all SERDES we poll the MAC status register. */
  9729. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  9730. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  9731. else
  9732. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  9733. /* All chips before 5787 can get confused if TX buffers
  9734. * straddle the 4GB address boundary in some cases.
  9735. */
  9736. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9737. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9738. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9739. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  9740. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9741. tp->dev->hard_start_xmit = tg3_start_xmit;
  9742. else
  9743. tp->dev->hard_start_xmit = tg3_start_xmit_dma_bug;
  9744. tp->rx_offset = 2;
  9745. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  9746. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  9747. tp->rx_offset = 0;
  9748. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  9749. /* Increment the rx prod index on the rx std ring by at most
  9750. * 8 for these chips to workaround hw errata.
  9751. */
  9752. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  9753. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  9754. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9755. tp->rx_std_max_post = 8;
  9756. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  9757. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  9758. PCIE_PWR_MGMT_L1_THRESH_MSK;
  9759. return err;
  9760. }
  9761. #ifdef CONFIG_SPARC
  9762. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  9763. {
  9764. struct net_device *dev = tp->dev;
  9765. struct pci_dev *pdev = tp->pdev;
  9766. struct device_node *dp = pci_device_to_OF_node(pdev);
  9767. const unsigned char *addr;
  9768. int len;
  9769. addr = of_get_property(dp, "local-mac-address", &len);
  9770. if (addr && len == 6) {
  9771. memcpy(dev->dev_addr, addr, 6);
  9772. memcpy(dev->perm_addr, dev->dev_addr, 6);
  9773. return 0;
  9774. }
  9775. return -ENODEV;
  9776. }
  9777. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  9778. {
  9779. struct net_device *dev = tp->dev;
  9780. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  9781. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  9782. return 0;
  9783. }
  9784. #endif
  9785. static int __devinit tg3_get_device_address(struct tg3 *tp)
  9786. {
  9787. struct net_device *dev = tp->dev;
  9788. u32 hi, lo, mac_offset;
  9789. int addr_ok = 0;
  9790. #ifdef CONFIG_SPARC
  9791. if (!tg3_get_macaddr_sparc(tp))
  9792. return 0;
  9793. #endif
  9794. mac_offset = 0x7c;
  9795. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  9796. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9797. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  9798. mac_offset = 0xcc;
  9799. if (tg3_nvram_lock(tp))
  9800. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  9801. else
  9802. tg3_nvram_unlock(tp);
  9803. }
  9804. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9805. mac_offset = 0x10;
  9806. /* First try to get it from MAC address mailbox. */
  9807. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  9808. if ((hi >> 16) == 0x484b) {
  9809. dev->dev_addr[0] = (hi >> 8) & 0xff;
  9810. dev->dev_addr[1] = (hi >> 0) & 0xff;
  9811. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  9812. dev->dev_addr[2] = (lo >> 24) & 0xff;
  9813. dev->dev_addr[3] = (lo >> 16) & 0xff;
  9814. dev->dev_addr[4] = (lo >> 8) & 0xff;
  9815. dev->dev_addr[5] = (lo >> 0) & 0xff;
  9816. /* Some old bootcode may report a 0 MAC address in SRAM */
  9817. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  9818. }
  9819. if (!addr_ok) {
  9820. /* Next, try NVRAM. */
  9821. if (!tg3_nvram_read(tp, mac_offset + 0, &hi) &&
  9822. !tg3_nvram_read(tp, mac_offset + 4, &lo)) {
  9823. dev->dev_addr[0] = ((hi >> 16) & 0xff);
  9824. dev->dev_addr[1] = ((hi >> 24) & 0xff);
  9825. dev->dev_addr[2] = ((lo >> 0) & 0xff);
  9826. dev->dev_addr[3] = ((lo >> 8) & 0xff);
  9827. dev->dev_addr[4] = ((lo >> 16) & 0xff);
  9828. dev->dev_addr[5] = ((lo >> 24) & 0xff);
  9829. }
  9830. /* Finally just fetch it out of the MAC control regs. */
  9831. else {
  9832. hi = tr32(MAC_ADDR_0_HIGH);
  9833. lo = tr32(MAC_ADDR_0_LOW);
  9834. dev->dev_addr[5] = lo & 0xff;
  9835. dev->dev_addr[4] = (lo >> 8) & 0xff;
  9836. dev->dev_addr[3] = (lo >> 16) & 0xff;
  9837. dev->dev_addr[2] = (lo >> 24) & 0xff;
  9838. dev->dev_addr[1] = hi & 0xff;
  9839. dev->dev_addr[0] = (hi >> 8) & 0xff;
  9840. }
  9841. }
  9842. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  9843. #ifdef CONFIG_SPARC64
  9844. if (!tg3_get_default_macaddr_sparc(tp))
  9845. return 0;
  9846. #endif
  9847. return -EINVAL;
  9848. }
  9849. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  9850. return 0;
  9851. }
  9852. #define BOUNDARY_SINGLE_CACHELINE 1
  9853. #define BOUNDARY_MULTI_CACHELINE 2
  9854. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  9855. {
  9856. int cacheline_size;
  9857. u8 byte;
  9858. int goal;
  9859. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  9860. if (byte == 0)
  9861. cacheline_size = 1024;
  9862. else
  9863. cacheline_size = (int) byte * 4;
  9864. /* On 5703 and later chips, the boundary bits have no
  9865. * effect.
  9866. */
  9867. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9868. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  9869. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  9870. goto out;
  9871. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  9872. goal = BOUNDARY_MULTI_CACHELINE;
  9873. #else
  9874. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  9875. goal = BOUNDARY_SINGLE_CACHELINE;
  9876. #else
  9877. goal = 0;
  9878. #endif
  9879. #endif
  9880. if (!goal)
  9881. goto out;
  9882. /* PCI controllers on most RISC systems tend to disconnect
  9883. * when a device tries to burst across a cache-line boundary.
  9884. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  9885. *
  9886. * Unfortunately, for PCI-E there are only limited
  9887. * write-side controls for this, and thus for reads
  9888. * we will still get the disconnects. We'll also waste
  9889. * these PCI cycles for both read and write for chips
  9890. * other than 5700 and 5701 which do not implement the
  9891. * boundary bits.
  9892. */
  9893. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  9894. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  9895. switch (cacheline_size) {
  9896. case 16:
  9897. case 32:
  9898. case 64:
  9899. case 128:
  9900. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9901. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  9902. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  9903. } else {
  9904. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  9905. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  9906. }
  9907. break;
  9908. case 256:
  9909. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  9910. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  9911. break;
  9912. default:
  9913. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  9914. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  9915. break;
  9916. };
  9917. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9918. switch (cacheline_size) {
  9919. case 16:
  9920. case 32:
  9921. case 64:
  9922. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9923. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  9924. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  9925. break;
  9926. }
  9927. /* fallthrough */
  9928. case 128:
  9929. default:
  9930. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  9931. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  9932. break;
  9933. };
  9934. } else {
  9935. switch (cacheline_size) {
  9936. case 16:
  9937. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9938. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  9939. DMA_RWCTRL_WRITE_BNDRY_16);
  9940. break;
  9941. }
  9942. /* fallthrough */
  9943. case 32:
  9944. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9945. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  9946. DMA_RWCTRL_WRITE_BNDRY_32);
  9947. break;
  9948. }
  9949. /* fallthrough */
  9950. case 64:
  9951. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9952. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  9953. DMA_RWCTRL_WRITE_BNDRY_64);
  9954. break;
  9955. }
  9956. /* fallthrough */
  9957. case 128:
  9958. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9959. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  9960. DMA_RWCTRL_WRITE_BNDRY_128);
  9961. break;
  9962. }
  9963. /* fallthrough */
  9964. case 256:
  9965. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  9966. DMA_RWCTRL_WRITE_BNDRY_256);
  9967. break;
  9968. case 512:
  9969. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  9970. DMA_RWCTRL_WRITE_BNDRY_512);
  9971. break;
  9972. case 1024:
  9973. default:
  9974. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  9975. DMA_RWCTRL_WRITE_BNDRY_1024);
  9976. break;
  9977. };
  9978. }
  9979. out:
  9980. return val;
  9981. }
  9982. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  9983. {
  9984. struct tg3_internal_buffer_desc test_desc;
  9985. u32 sram_dma_descs;
  9986. int i, ret;
  9987. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  9988. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  9989. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  9990. tw32(RDMAC_STATUS, 0);
  9991. tw32(WDMAC_STATUS, 0);
  9992. tw32(BUFMGR_MODE, 0);
  9993. tw32(FTQ_RESET, 0);
  9994. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  9995. test_desc.addr_lo = buf_dma & 0xffffffff;
  9996. test_desc.nic_mbuf = 0x00002100;
  9997. test_desc.len = size;
  9998. /*
  9999. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  10000. * the *second* time the tg3 driver was getting loaded after an
  10001. * initial scan.
  10002. *
  10003. * Broadcom tells me:
  10004. * ...the DMA engine is connected to the GRC block and a DMA
  10005. * reset may affect the GRC block in some unpredictable way...
  10006. * The behavior of resets to individual blocks has not been tested.
  10007. *
  10008. * Broadcom noted the GRC reset will also reset all sub-components.
  10009. */
  10010. if (to_device) {
  10011. test_desc.cqid_sqid = (13 << 8) | 2;
  10012. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  10013. udelay(40);
  10014. } else {
  10015. test_desc.cqid_sqid = (16 << 8) | 7;
  10016. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  10017. udelay(40);
  10018. }
  10019. test_desc.flags = 0x00000005;
  10020. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  10021. u32 val;
  10022. val = *(((u32 *)&test_desc) + i);
  10023. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  10024. sram_dma_descs + (i * sizeof(u32)));
  10025. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  10026. }
  10027. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10028. if (to_device) {
  10029. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  10030. } else {
  10031. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  10032. }
  10033. ret = -ENODEV;
  10034. for (i = 0; i < 40; i++) {
  10035. u32 val;
  10036. if (to_device)
  10037. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  10038. else
  10039. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  10040. if ((val & 0xffff) == sram_dma_descs) {
  10041. ret = 0;
  10042. break;
  10043. }
  10044. udelay(100);
  10045. }
  10046. return ret;
  10047. }
  10048. #define TEST_BUFFER_SIZE 0x2000
  10049. static int __devinit tg3_test_dma(struct tg3 *tp)
  10050. {
  10051. dma_addr_t buf_dma;
  10052. u32 *buf, saved_dma_rwctrl;
  10053. int ret;
  10054. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  10055. if (!buf) {
  10056. ret = -ENOMEM;
  10057. goto out_nofree;
  10058. }
  10059. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  10060. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  10061. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  10062. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10063. /* DMA read watermark not used on PCIE */
  10064. tp->dma_rwctrl |= 0x00180000;
  10065. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  10066. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  10067. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  10068. tp->dma_rwctrl |= 0x003f0000;
  10069. else
  10070. tp->dma_rwctrl |= 0x003f000f;
  10071. } else {
  10072. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10073. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  10074. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  10075. u32 read_water = 0x7;
  10076. /* If the 5704 is behind the EPB bridge, we can
  10077. * do the less restrictive ONE_DMA workaround for
  10078. * better performance.
  10079. */
  10080. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  10081. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10082. tp->dma_rwctrl |= 0x8000;
  10083. else if (ccval == 0x6 || ccval == 0x7)
  10084. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  10085. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  10086. read_water = 4;
  10087. /* Set bit 23 to enable PCIX hw bug fix */
  10088. tp->dma_rwctrl |=
  10089. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  10090. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  10091. (1 << 23);
  10092. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  10093. /* 5780 always in PCIX mode */
  10094. tp->dma_rwctrl |= 0x00144000;
  10095. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10096. /* 5714 always in PCIX mode */
  10097. tp->dma_rwctrl |= 0x00148000;
  10098. } else {
  10099. tp->dma_rwctrl |= 0x001b000f;
  10100. }
  10101. }
  10102. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10103. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10104. tp->dma_rwctrl &= 0xfffffff0;
  10105. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10106. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  10107. /* Remove this if it causes problems for some boards. */
  10108. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  10109. /* On 5700/5701 chips, we need to set this bit.
  10110. * Otherwise the chip will issue cacheline transactions
  10111. * to streamable DMA memory with not all the byte
  10112. * enables turned on. This is an error on several
  10113. * RISC PCI controllers, in particular sparc64.
  10114. *
  10115. * On 5703/5704 chips, this bit has been reassigned
  10116. * a different meaning. In particular, it is used
  10117. * on those chips to enable a PCI-X workaround.
  10118. */
  10119. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  10120. }
  10121. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10122. #if 0
  10123. /* Unneeded, already done by tg3_get_invariants. */
  10124. tg3_switch_clocks(tp);
  10125. #endif
  10126. ret = 0;
  10127. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10128. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  10129. goto out;
  10130. /* It is best to perform DMA test with maximum write burst size
  10131. * to expose the 5700/5701 write DMA bug.
  10132. */
  10133. saved_dma_rwctrl = tp->dma_rwctrl;
  10134. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10135. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10136. while (1) {
  10137. u32 *p = buf, i;
  10138. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  10139. p[i] = i;
  10140. /* Send the buffer to the chip. */
  10141. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  10142. if (ret) {
  10143. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  10144. break;
  10145. }
  10146. #if 0
  10147. /* validate data reached card RAM correctly. */
  10148. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10149. u32 val;
  10150. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  10151. if (le32_to_cpu(val) != p[i]) {
  10152. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  10153. /* ret = -ENODEV here? */
  10154. }
  10155. p[i] = 0;
  10156. }
  10157. #endif
  10158. /* Now read it back. */
  10159. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  10160. if (ret) {
  10161. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  10162. break;
  10163. }
  10164. /* Verify it. */
  10165. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10166. if (p[i] == i)
  10167. continue;
  10168. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10169. DMA_RWCTRL_WRITE_BNDRY_16) {
  10170. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10171. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  10172. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10173. break;
  10174. } else {
  10175. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  10176. ret = -ENODEV;
  10177. goto out;
  10178. }
  10179. }
  10180. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  10181. /* Success. */
  10182. ret = 0;
  10183. break;
  10184. }
  10185. }
  10186. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10187. DMA_RWCTRL_WRITE_BNDRY_16) {
  10188. static struct pci_device_id dma_wait_state_chipsets[] = {
  10189. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  10190. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  10191. { },
  10192. };
  10193. /* DMA test passed without adjusting DMA boundary,
  10194. * now look for chipsets that are known to expose the
  10195. * DMA bug without failing the test.
  10196. */
  10197. if (pci_dev_present(dma_wait_state_chipsets)) {
  10198. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10199. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  10200. }
  10201. else
  10202. /* Safe to use the calculated DMA boundary. */
  10203. tp->dma_rwctrl = saved_dma_rwctrl;
  10204. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10205. }
  10206. out:
  10207. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  10208. out_nofree:
  10209. return ret;
  10210. }
  10211. static void __devinit tg3_init_link_config(struct tg3 *tp)
  10212. {
  10213. tp->link_config.advertising =
  10214. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10215. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10216. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  10217. ADVERTISED_Autoneg | ADVERTISED_MII);
  10218. tp->link_config.speed = SPEED_INVALID;
  10219. tp->link_config.duplex = DUPLEX_INVALID;
  10220. tp->link_config.autoneg = AUTONEG_ENABLE;
  10221. tp->link_config.active_speed = SPEED_INVALID;
  10222. tp->link_config.active_duplex = DUPLEX_INVALID;
  10223. tp->link_config.phy_is_low_power = 0;
  10224. tp->link_config.orig_speed = SPEED_INVALID;
  10225. tp->link_config.orig_duplex = DUPLEX_INVALID;
  10226. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  10227. }
  10228. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  10229. {
  10230. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  10231. tp->bufmgr_config.mbuf_read_dma_low_water =
  10232. DEFAULT_MB_RDMA_LOW_WATER_5705;
  10233. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10234. DEFAULT_MB_MACRX_LOW_WATER_5705;
  10235. tp->bufmgr_config.mbuf_high_water =
  10236. DEFAULT_MB_HIGH_WATER_5705;
  10237. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10238. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10239. DEFAULT_MB_MACRX_LOW_WATER_5906;
  10240. tp->bufmgr_config.mbuf_high_water =
  10241. DEFAULT_MB_HIGH_WATER_5906;
  10242. }
  10243. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  10244. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  10245. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  10246. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  10247. tp->bufmgr_config.mbuf_high_water_jumbo =
  10248. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  10249. } else {
  10250. tp->bufmgr_config.mbuf_read_dma_low_water =
  10251. DEFAULT_MB_RDMA_LOW_WATER;
  10252. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10253. DEFAULT_MB_MACRX_LOW_WATER;
  10254. tp->bufmgr_config.mbuf_high_water =
  10255. DEFAULT_MB_HIGH_WATER;
  10256. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  10257. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  10258. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  10259. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  10260. tp->bufmgr_config.mbuf_high_water_jumbo =
  10261. DEFAULT_MB_HIGH_WATER_JUMBO;
  10262. }
  10263. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  10264. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  10265. }
  10266. static char * __devinit tg3_phy_string(struct tg3 *tp)
  10267. {
  10268. switch (tp->phy_id & PHY_ID_MASK) {
  10269. case PHY_ID_BCM5400: return "5400";
  10270. case PHY_ID_BCM5401: return "5401";
  10271. case PHY_ID_BCM5411: return "5411";
  10272. case PHY_ID_BCM5701: return "5701";
  10273. case PHY_ID_BCM5703: return "5703";
  10274. case PHY_ID_BCM5704: return "5704";
  10275. case PHY_ID_BCM5705: return "5705";
  10276. case PHY_ID_BCM5750: return "5750";
  10277. case PHY_ID_BCM5752: return "5752";
  10278. case PHY_ID_BCM5714: return "5714";
  10279. case PHY_ID_BCM5780: return "5780";
  10280. case PHY_ID_BCM5755: return "5755";
  10281. case PHY_ID_BCM5787: return "5787";
  10282. case PHY_ID_BCM5784: return "5784";
  10283. case PHY_ID_BCM5756: return "5722/5756";
  10284. case PHY_ID_BCM5906: return "5906";
  10285. case PHY_ID_BCM5761: return "5761";
  10286. case PHY_ID_BCM8002: return "8002/serdes";
  10287. case 0: return "serdes";
  10288. default: return "unknown";
  10289. };
  10290. }
  10291. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  10292. {
  10293. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10294. strcpy(str, "PCI Express");
  10295. return str;
  10296. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10297. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  10298. strcpy(str, "PCIX:");
  10299. if ((clock_ctrl == 7) ||
  10300. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  10301. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  10302. strcat(str, "133MHz");
  10303. else if (clock_ctrl == 0)
  10304. strcat(str, "33MHz");
  10305. else if (clock_ctrl == 2)
  10306. strcat(str, "50MHz");
  10307. else if (clock_ctrl == 4)
  10308. strcat(str, "66MHz");
  10309. else if (clock_ctrl == 6)
  10310. strcat(str, "100MHz");
  10311. } else {
  10312. strcpy(str, "PCI:");
  10313. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  10314. strcat(str, "66MHz");
  10315. else
  10316. strcat(str, "33MHz");
  10317. }
  10318. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  10319. strcat(str, ":32-bit");
  10320. else
  10321. strcat(str, ":64-bit");
  10322. return str;
  10323. }
  10324. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  10325. {
  10326. struct pci_dev *peer;
  10327. unsigned int func, devnr = tp->pdev->devfn & ~7;
  10328. for (func = 0; func < 8; func++) {
  10329. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  10330. if (peer && peer != tp->pdev)
  10331. break;
  10332. pci_dev_put(peer);
  10333. }
  10334. /* 5704 can be configured in single-port mode, set peer to
  10335. * tp->pdev in that case.
  10336. */
  10337. if (!peer) {
  10338. peer = tp->pdev;
  10339. return peer;
  10340. }
  10341. /*
  10342. * We don't need to keep the refcount elevated; there's no way
  10343. * to remove one half of this device without removing the other
  10344. */
  10345. pci_dev_put(peer);
  10346. return peer;
  10347. }
  10348. static void __devinit tg3_init_coal(struct tg3 *tp)
  10349. {
  10350. struct ethtool_coalesce *ec = &tp->coal;
  10351. memset(ec, 0, sizeof(*ec));
  10352. ec->cmd = ETHTOOL_GCOALESCE;
  10353. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  10354. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  10355. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  10356. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  10357. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  10358. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  10359. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  10360. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  10361. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  10362. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  10363. HOSTCC_MODE_CLRTICK_TXBD)) {
  10364. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  10365. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  10366. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  10367. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  10368. }
  10369. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  10370. ec->rx_coalesce_usecs_irq = 0;
  10371. ec->tx_coalesce_usecs_irq = 0;
  10372. ec->stats_block_coalesce_usecs = 0;
  10373. }
  10374. }
  10375. static int __devinit tg3_init_one(struct pci_dev *pdev,
  10376. const struct pci_device_id *ent)
  10377. {
  10378. static int tg3_version_printed = 0;
  10379. unsigned long tg3reg_base, tg3reg_len;
  10380. struct net_device *dev;
  10381. struct tg3 *tp;
  10382. int i, err, pm_cap;
  10383. char str[40];
  10384. u64 dma_mask, persist_dma_mask;
  10385. if (tg3_version_printed++ == 0)
  10386. printk(KERN_INFO "%s", version);
  10387. err = pci_enable_device(pdev);
  10388. if (err) {
  10389. printk(KERN_ERR PFX "Cannot enable PCI device, "
  10390. "aborting.\n");
  10391. return err;
  10392. }
  10393. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  10394. printk(KERN_ERR PFX "Cannot find proper PCI device "
  10395. "base address, aborting.\n");
  10396. err = -ENODEV;
  10397. goto err_out_disable_pdev;
  10398. }
  10399. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  10400. if (err) {
  10401. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  10402. "aborting.\n");
  10403. goto err_out_disable_pdev;
  10404. }
  10405. pci_set_master(pdev);
  10406. /* Find power-management capability. */
  10407. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  10408. if (pm_cap == 0) {
  10409. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  10410. "aborting.\n");
  10411. err = -EIO;
  10412. goto err_out_free_res;
  10413. }
  10414. tg3reg_base = pci_resource_start(pdev, 0);
  10415. tg3reg_len = pci_resource_len(pdev, 0);
  10416. dev = alloc_etherdev(sizeof(*tp));
  10417. if (!dev) {
  10418. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  10419. err = -ENOMEM;
  10420. goto err_out_free_res;
  10421. }
  10422. SET_NETDEV_DEV(dev, &pdev->dev);
  10423. #if TG3_VLAN_TAG_USED
  10424. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  10425. dev->vlan_rx_register = tg3_vlan_rx_register;
  10426. #endif
  10427. tp = netdev_priv(dev);
  10428. tp->pdev = pdev;
  10429. tp->dev = dev;
  10430. tp->pm_cap = pm_cap;
  10431. tp->mac_mode = TG3_DEF_MAC_MODE;
  10432. tp->rx_mode = TG3_DEF_RX_MODE;
  10433. tp->tx_mode = TG3_DEF_TX_MODE;
  10434. tp->mi_mode = MAC_MI_MODE_BASE;
  10435. if (tg3_debug > 0)
  10436. tp->msg_enable = tg3_debug;
  10437. else
  10438. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  10439. /* The word/byte swap controls here control register access byte
  10440. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  10441. * setting below.
  10442. */
  10443. tp->misc_host_ctrl =
  10444. MISC_HOST_CTRL_MASK_PCI_INT |
  10445. MISC_HOST_CTRL_WORD_SWAP |
  10446. MISC_HOST_CTRL_INDIR_ACCESS |
  10447. MISC_HOST_CTRL_PCISTATE_RW;
  10448. /* The NONFRM (non-frame) byte/word swap controls take effect
  10449. * on descriptor entries, anything which isn't packet data.
  10450. *
  10451. * The StrongARM chips on the board (one for tx, one for rx)
  10452. * are running in big-endian mode.
  10453. */
  10454. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  10455. GRC_MODE_WSWAP_NONFRM_DATA);
  10456. #ifdef __BIG_ENDIAN
  10457. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  10458. #endif
  10459. spin_lock_init(&tp->lock);
  10460. spin_lock_init(&tp->indirect_lock);
  10461. INIT_WORK(&tp->reset_task, tg3_reset_task);
  10462. tp->regs = ioremap_nocache(tg3reg_base, tg3reg_len);
  10463. if (!tp->regs) {
  10464. printk(KERN_ERR PFX "Cannot map device registers, "
  10465. "aborting.\n");
  10466. err = -ENOMEM;
  10467. goto err_out_free_dev;
  10468. }
  10469. tg3_init_link_config(tp);
  10470. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  10471. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  10472. tp->tx_pending = TG3_DEF_TX_RING_PENDING;
  10473. dev->open = tg3_open;
  10474. dev->stop = tg3_close;
  10475. dev->get_stats = tg3_get_stats;
  10476. dev->set_multicast_list = tg3_set_rx_mode;
  10477. dev->set_mac_address = tg3_set_mac_addr;
  10478. dev->do_ioctl = tg3_ioctl;
  10479. dev->tx_timeout = tg3_tx_timeout;
  10480. netif_napi_add(dev, &tp->napi, tg3_poll, 64);
  10481. dev->ethtool_ops = &tg3_ethtool_ops;
  10482. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  10483. dev->change_mtu = tg3_change_mtu;
  10484. dev->irq = pdev->irq;
  10485. #ifdef CONFIG_NET_POLL_CONTROLLER
  10486. dev->poll_controller = tg3_poll_controller;
  10487. #endif
  10488. err = tg3_get_invariants(tp);
  10489. if (err) {
  10490. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  10491. "aborting.\n");
  10492. goto err_out_iounmap;
  10493. }
  10494. /* The EPB bridge inside 5714, 5715, and 5780 and any
  10495. * device behind the EPB cannot support DMA addresses > 40-bit.
  10496. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  10497. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  10498. * do DMA address check in tg3_start_xmit().
  10499. */
  10500. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  10501. persist_dma_mask = dma_mask = DMA_32BIT_MASK;
  10502. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  10503. persist_dma_mask = dma_mask = DMA_40BIT_MASK;
  10504. #ifdef CONFIG_HIGHMEM
  10505. dma_mask = DMA_64BIT_MASK;
  10506. #endif
  10507. } else
  10508. persist_dma_mask = dma_mask = DMA_64BIT_MASK;
  10509. /* Configure DMA attributes. */
  10510. if (dma_mask > DMA_32BIT_MASK) {
  10511. err = pci_set_dma_mask(pdev, dma_mask);
  10512. if (!err) {
  10513. dev->features |= NETIF_F_HIGHDMA;
  10514. err = pci_set_consistent_dma_mask(pdev,
  10515. persist_dma_mask);
  10516. if (err < 0) {
  10517. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  10518. "DMA for consistent allocations\n");
  10519. goto err_out_iounmap;
  10520. }
  10521. }
  10522. }
  10523. if (err || dma_mask == DMA_32BIT_MASK) {
  10524. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  10525. if (err) {
  10526. printk(KERN_ERR PFX "No usable DMA configuration, "
  10527. "aborting.\n");
  10528. goto err_out_iounmap;
  10529. }
  10530. }
  10531. tg3_init_bufmgr_config(tp);
  10532. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  10533. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  10534. }
  10535. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10536. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10537. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  10538. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10539. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  10540. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  10541. } else {
  10542. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG;
  10543. }
  10544. /* TSO is on by default on chips that support hardware TSO.
  10545. * Firmware TSO on older chips gives lower performance, so it
  10546. * is off by default, but can be enabled using ethtool.
  10547. */
  10548. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  10549. dev->features |= NETIF_F_TSO;
  10550. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) &&
  10551. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906))
  10552. dev->features |= NETIF_F_TSO6;
  10553. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  10554. dev->features |= NETIF_F_TSO_ECN;
  10555. }
  10556. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  10557. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  10558. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  10559. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  10560. tp->rx_pending = 63;
  10561. }
  10562. err = tg3_get_device_address(tp);
  10563. if (err) {
  10564. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  10565. "aborting.\n");
  10566. goto err_out_iounmap;
  10567. }
  10568. /*
  10569. * Reset chip in case UNDI or EFI driver did not shutdown
  10570. * DMA self test will enable WDMAC and we'll see (spurious)
  10571. * pending DMA on the PCI bus at that point.
  10572. */
  10573. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  10574. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  10575. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  10576. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10577. }
  10578. err = tg3_test_dma(tp);
  10579. if (err) {
  10580. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  10581. goto err_out_iounmap;
  10582. }
  10583. /* Tigon3 can do ipv4 only... and some chips have buggy
  10584. * checksumming.
  10585. */
  10586. if ((tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) == 0) {
  10587. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  10588. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10589. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10590. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10591. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  10592. dev->features |= NETIF_F_IPV6_CSUM;
  10593. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10594. } else
  10595. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  10596. /* flow control autonegotiation is default behavior */
  10597. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  10598. tg3_init_coal(tp);
  10599. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  10600. if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
  10601. printk(KERN_ERR PFX "Cannot find proper PCI device "
  10602. "base address for APE, aborting.\n");
  10603. err = -ENODEV;
  10604. goto err_out_iounmap;
  10605. }
  10606. tg3reg_base = pci_resource_start(pdev, 2);
  10607. tg3reg_len = pci_resource_len(pdev, 2);
  10608. tp->aperegs = ioremap_nocache(tg3reg_base, tg3reg_len);
  10609. if (tp->aperegs == 0UL) {
  10610. printk(KERN_ERR PFX "Cannot map APE registers, "
  10611. "aborting.\n");
  10612. err = -ENOMEM;
  10613. goto err_out_iounmap;
  10614. }
  10615. tg3_ape_lock_init(tp);
  10616. }
  10617. pci_set_drvdata(pdev, dev);
  10618. err = register_netdev(dev);
  10619. if (err) {
  10620. printk(KERN_ERR PFX "Cannot register net device, "
  10621. "aborting.\n");
  10622. goto err_out_apeunmap;
  10623. }
  10624. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x PHY(%s)] (%s) %s Ethernet ",
  10625. dev->name,
  10626. tp->board_part_number,
  10627. tp->pci_chip_rev_id,
  10628. tg3_phy_string(tp),
  10629. tg3_bus_string(tp, str),
  10630. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  10631. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  10632. "10/100/1000Base-T")));
  10633. for (i = 0; i < 6; i++)
  10634. printk("%2.2x%c", dev->dev_addr[i],
  10635. i == 5 ? '\n' : ':');
  10636. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] "
  10637. "MIirq[%d] ASF[%d] WireSpeed[%d] TSOcap[%d]\n",
  10638. dev->name,
  10639. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  10640. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  10641. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  10642. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  10643. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0,
  10644. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  10645. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  10646. dev->name, tp->dma_rwctrl,
  10647. (pdev->dma_mask == DMA_32BIT_MASK) ? 32 :
  10648. (((u64) pdev->dma_mask == DMA_40BIT_MASK) ? 40 : 64));
  10649. return 0;
  10650. err_out_apeunmap:
  10651. if (tp->aperegs) {
  10652. iounmap(tp->aperegs);
  10653. tp->aperegs = NULL;
  10654. }
  10655. err_out_iounmap:
  10656. if (tp->regs) {
  10657. iounmap(tp->regs);
  10658. tp->regs = NULL;
  10659. }
  10660. err_out_free_dev:
  10661. free_netdev(dev);
  10662. err_out_free_res:
  10663. pci_release_regions(pdev);
  10664. err_out_disable_pdev:
  10665. pci_disable_device(pdev);
  10666. pci_set_drvdata(pdev, NULL);
  10667. return err;
  10668. }
  10669. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  10670. {
  10671. struct net_device *dev = pci_get_drvdata(pdev);
  10672. if (dev) {
  10673. struct tg3 *tp = netdev_priv(dev);
  10674. flush_scheduled_work();
  10675. unregister_netdev(dev);
  10676. if (tp->aperegs) {
  10677. iounmap(tp->aperegs);
  10678. tp->aperegs = NULL;
  10679. }
  10680. if (tp->regs) {
  10681. iounmap(tp->regs);
  10682. tp->regs = NULL;
  10683. }
  10684. free_netdev(dev);
  10685. pci_release_regions(pdev);
  10686. pci_disable_device(pdev);
  10687. pci_set_drvdata(pdev, NULL);
  10688. }
  10689. }
  10690. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  10691. {
  10692. struct net_device *dev = pci_get_drvdata(pdev);
  10693. struct tg3 *tp = netdev_priv(dev);
  10694. int err;
  10695. /* PCI register 4 needs to be saved whether netif_running() or not.
  10696. * MSI address and data need to be saved if using MSI and
  10697. * netif_running().
  10698. */
  10699. pci_save_state(pdev);
  10700. if (!netif_running(dev))
  10701. return 0;
  10702. flush_scheduled_work();
  10703. tg3_netif_stop(tp);
  10704. del_timer_sync(&tp->timer);
  10705. tg3_full_lock(tp, 1);
  10706. tg3_disable_ints(tp);
  10707. tg3_full_unlock(tp);
  10708. netif_device_detach(dev);
  10709. tg3_full_lock(tp, 0);
  10710. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10711. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  10712. tg3_full_unlock(tp);
  10713. err = tg3_set_power_state(tp, pci_choose_state(pdev, state));
  10714. if (err) {
  10715. tg3_full_lock(tp, 0);
  10716. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  10717. if (tg3_restart_hw(tp, 1))
  10718. goto out;
  10719. tp->timer.expires = jiffies + tp->timer_offset;
  10720. add_timer(&tp->timer);
  10721. netif_device_attach(dev);
  10722. tg3_netif_start(tp);
  10723. out:
  10724. tg3_full_unlock(tp);
  10725. }
  10726. return err;
  10727. }
  10728. static int tg3_resume(struct pci_dev *pdev)
  10729. {
  10730. struct net_device *dev = pci_get_drvdata(pdev);
  10731. struct tg3 *tp = netdev_priv(dev);
  10732. int err;
  10733. pci_restore_state(tp->pdev);
  10734. if (!netif_running(dev))
  10735. return 0;
  10736. err = tg3_set_power_state(tp, PCI_D0);
  10737. if (err)
  10738. return err;
  10739. netif_device_attach(dev);
  10740. tg3_full_lock(tp, 0);
  10741. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  10742. err = tg3_restart_hw(tp, 1);
  10743. if (err)
  10744. goto out;
  10745. tp->timer.expires = jiffies + tp->timer_offset;
  10746. add_timer(&tp->timer);
  10747. tg3_netif_start(tp);
  10748. out:
  10749. tg3_full_unlock(tp);
  10750. return err;
  10751. }
  10752. static struct pci_driver tg3_driver = {
  10753. .name = DRV_MODULE_NAME,
  10754. .id_table = tg3_pci_tbl,
  10755. .probe = tg3_init_one,
  10756. .remove = __devexit_p(tg3_remove_one),
  10757. .suspend = tg3_suspend,
  10758. .resume = tg3_resume
  10759. };
  10760. static int __init tg3_init(void)
  10761. {
  10762. return pci_register_driver(&tg3_driver);
  10763. }
  10764. static void __exit tg3_cleanup(void)
  10765. {
  10766. pci_unregister_driver(&tg3_driver);
  10767. }
  10768. module_init(tg3_init);
  10769. module_exit(tg3_cleanup);