tg3.c 367 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2007 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/if_vlan.h>
  34. #include <linux/ip.h>
  35. #include <linux/tcp.h>
  36. #include <linux/workqueue.h>
  37. #include <linux/prefetch.h>
  38. #include <linux/dma-mapping.h>
  39. #include <net/checksum.h>
  40. #include <net/ip.h>
  41. #include <asm/system.h>
  42. #include <asm/io.h>
  43. #include <asm/byteorder.h>
  44. #include <asm/uaccess.h>
  45. #ifdef CONFIG_SPARC
  46. #include <asm/idprom.h>
  47. #include <asm/prom.h>
  48. #endif
  49. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  50. #define TG3_VLAN_TAG_USED 1
  51. #else
  52. #define TG3_VLAN_TAG_USED 0
  53. #endif
  54. #define TG3_TSO_SUPPORT 1
  55. #include "tg3.h"
  56. #define DRV_MODULE_NAME "tg3"
  57. #define PFX DRV_MODULE_NAME ": "
  58. #define DRV_MODULE_VERSION "3.86"
  59. #define DRV_MODULE_RELDATE "November 9, 2007"
  60. #define TG3_DEF_MAC_MODE 0
  61. #define TG3_DEF_RX_MODE 0
  62. #define TG3_DEF_TX_MODE 0
  63. #define TG3_DEF_MSG_ENABLE \
  64. (NETIF_MSG_DRV | \
  65. NETIF_MSG_PROBE | \
  66. NETIF_MSG_LINK | \
  67. NETIF_MSG_TIMER | \
  68. NETIF_MSG_IFDOWN | \
  69. NETIF_MSG_IFUP | \
  70. NETIF_MSG_RX_ERR | \
  71. NETIF_MSG_TX_ERR)
  72. /* length of time before we decide the hardware is borked,
  73. * and dev->tx_timeout() should be called to fix the problem
  74. */
  75. #define TG3_TX_TIMEOUT (5 * HZ)
  76. /* hardware minimum and maximum for a single frame's data payload */
  77. #define TG3_MIN_MTU 60
  78. #define TG3_MAX_MTU(tp) \
  79. ((tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) ? 9000 : 1500)
  80. /* These numbers seem to be hard coded in the NIC firmware somehow.
  81. * You can't change the ring sizes, but you can change where you place
  82. * them in the NIC onboard memory.
  83. */
  84. #define TG3_RX_RING_SIZE 512
  85. #define TG3_DEF_RX_RING_PENDING 200
  86. #define TG3_RX_JUMBO_RING_SIZE 256
  87. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  88. /* Do not place this n-ring entries value into the tp struct itself,
  89. * we really want to expose these constants to GCC so that modulo et
  90. * al. operations are done with shifts and masks instead of with
  91. * hw multiply/modulo instructions. Another solution would be to
  92. * replace things like '% foo' with '& (foo - 1)'.
  93. */
  94. #define TG3_RX_RCB_RING_SIZE(tp) \
  95. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  96. #define TG3_TX_RING_SIZE 512
  97. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  98. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  99. TG3_RX_RING_SIZE)
  100. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  101. TG3_RX_JUMBO_RING_SIZE)
  102. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  103. TG3_RX_RCB_RING_SIZE(tp))
  104. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  105. TG3_TX_RING_SIZE)
  106. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  107. #define RX_PKT_BUF_SZ (1536 + tp->rx_offset + 64)
  108. #define RX_JUMBO_PKT_BUF_SZ (9046 + tp->rx_offset + 64)
  109. /* minimum number of free TX descriptors required to wake up TX process */
  110. #define TG3_TX_WAKEUP_THRESH(tp) ((tp)->tx_pending / 4)
  111. /* number of ETHTOOL_GSTATS u64's */
  112. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  113. #define TG3_NUM_TEST 6
  114. static char version[] __devinitdata =
  115. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  116. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  117. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  118. MODULE_LICENSE("GPL");
  119. MODULE_VERSION(DRV_MODULE_VERSION);
  120. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  121. module_param(tg3_debug, int, 0);
  122. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  123. static struct pci_device_id tg3_pci_tbl[] = {
  124. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  125. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  126. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  127. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  128. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  129. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  130. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  131. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  132. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  133. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  134. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  135. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  136. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  137. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  138. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  139. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  140. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  141. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  142. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  143. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  144. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  145. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  189. {}
  190. };
  191. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  192. static const struct {
  193. const char string[ETH_GSTRING_LEN];
  194. } ethtool_stats_keys[TG3_NUM_STATS] = {
  195. { "rx_octets" },
  196. { "rx_fragments" },
  197. { "rx_ucast_packets" },
  198. { "rx_mcast_packets" },
  199. { "rx_bcast_packets" },
  200. { "rx_fcs_errors" },
  201. { "rx_align_errors" },
  202. { "rx_xon_pause_rcvd" },
  203. { "rx_xoff_pause_rcvd" },
  204. { "rx_mac_ctrl_rcvd" },
  205. { "rx_xoff_entered" },
  206. { "rx_frame_too_long_errors" },
  207. { "rx_jabbers" },
  208. { "rx_undersize_packets" },
  209. { "rx_in_length_errors" },
  210. { "rx_out_length_errors" },
  211. { "rx_64_or_less_octet_packets" },
  212. { "rx_65_to_127_octet_packets" },
  213. { "rx_128_to_255_octet_packets" },
  214. { "rx_256_to_511_octet_packets" },
  215. { "rx_512_to_1023_octet_packets" },
  216. { "rx_1024_to_1522_octet_packets" },
  217. { "rx_1523_to_2047_octet_packets" },
  218. { "rx_2048_to_4095_octet_packets" },
  219. { "rx_4096_to_8191_octet_packets" },
  220. { "rx_8192_to_9022_octet_packets" },
  221. { "tx_octets" },
  222. { "tx_collisions" },
  223. { "tx_xon_sent" },
  224. { "tx_xoff_sent" },
  225. { "tx_flow_control" },
  226. { "tx_mac_errors" },
  227. { "tx_single_collisions" },
  228. { "tx_mult_collisions" },
  229. { "tx_deferred" },
  230. { "tx_excessive_collisions" },
  231. { "tx_late_collisions" },
  232. { "tx_collide_2times" },
  233. { "tx_collide_3times" },
  234. { "tx_collide_4times" },
  235. { "tx_collide_5times" },
  236. { "tx_collide_6times" },
  237. { "tx_collide_7times" },
  238. { "tx_collide_8times" },
  239. { "tx_collide_9times" },
  240. { "tx_collide_10times" },
  241. { "tx_collide_11times" },
  242. { "tx_collide_12times" },
  243. { "tx_collide_13times" },
  244. { "tx_collide_14times" },
  245. { "tx_collide_15times" },
  246. { "tx_ucast_packets" },
  247. { "tx_mcast_packets" },
  248. { "tx_bcast_packets" },
  249. { "tx_carrier_sense_errors" },
  250. { "tx_discards" },
  251. { "tx_errors" },
  252. { "dma_writeq_full" },
  253. { "dma_write_prioq_full" },
  254. { "rxbds_empty" },
  255. { "rx_discards" },
  256. { "rx_errors" },
  257. { "rx_threshold_hit" },
  258. { "dma_readq_full" },
  259. { "dma_read_prioq_full" },
  260. { "tx_comp_queue_full" },
  261. { "ring_set_send_prod_index" },
  262. { "ring_status_update" },
  263. { "nic_irqs" },
  264. { "nic_avoided_irqs" },
  265. { "nic_tx_threshold_hit" }
  266. };
  267. static const struct {
  268. const char string[ETH_GSTRING_LEN];
  269. } ethtool_test_keys[TG3_NUM_TEST] = {
  270. { "nvram test (online) " },
  271. { "link test (online) " },
  272. { "register test (offline)" },
  273. { "memory test (offline)" },
  274. { "loopback test (offline)" },
  275. { "interrupt test (offline)" },
  276. };
  277. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  278. {
  279. writel(val, tp->regs + off);
  280. }
  281. static u32 tg3_read32(struct tg3 *tp, u32 off)
  282. {
  283. return (readl(tp->regs + off));
  284. }
  285. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  286. {
  287. writel(val, tp->aperegs + off);
  288. }
  289. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  290. {
  291. return (readl(tp->aperegs + off));
  292. }
  293. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  294. {
  295. unsigned long flags;
  296. spin_lock_irqsave(&tp->indirect_lock, flags);
  297. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  298. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  299. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  300. }
  301. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  302. {
  303. writel(val, tp->regs + off);
  304. readl(tp->regs + off);
  305. }
  306. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  307. {
  308. unsigned long flags;
  309. u32 val;
  310. spin_lock_irqsave(&tp->indirect_lock, flags);
  311. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  312. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  313. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  314. return val;
  315. }
  316. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  317. {
  318. unsigned long flags;
  319. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  320. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  321. TG3_64BIT_REG_LOW, val);
  322. return;
  323. }
  324. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  325. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  326. TG3_64BIT_REG_LOW, val);
  327. return;
  328. }
  329. spin_lock_irqsave(&tp->indirect_lock, flags);
  330. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  331. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  332. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  333. /* In indirect mode when disabling interrupts, we also need
  334. * to clear the interrupt bit in the GRC local ctrl register.
  335. */
  336. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  337. (val == 0x1)) {
  338. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  339. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  340. }
  341. }
  342. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  343. {
  344. unsigned long flags;
  345. u32 val;
  346. spin_lock_irqsave(&tp->indirect_lock, flags);
  347. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  348. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  349. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  350. return val;
  351. }
  352. /* usec_wait specifies the wait time in usec when writing to certain registers
  353. * where it is unsafe to read back the register without some delay.
  354. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  355. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  356. */
  357. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  358. {
  359. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  360. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  361. /* Non-posted methods */
  362. tp->write32(tp, off, val);
  363. else {
  364. /* Posted method */
  365. tg3_write32(tp, off, val);
  366. if (usec_wait)
  367. udelay(usec_wait);
  368. tp->read32(tp, off);
  369. }
  370. /* Wait again after the read for the posted method to guarantee that
  371. * the wait time is met.
  372. */
  373. if (usec_wait)
  374. udelay(usec_wait);
  375. }
  376. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  377. {
  378. tp->write32_mbox(tp, off, val);
  379. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  380. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  381. tp->read32_mbox(tp, off);
  382. }
  383. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  384. {
  385. void __iomem *mbox = tp->regs + off;
  386. writel(val, mbox);
  387. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  388. writel(val, mbox);
  389. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  390. readl(mbox);
  391. }
  392. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  393. {
  394. return (readl(tp->regs + off + GRCMBOX_BASE));
  395. }
  396. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  397. {
  398. writel(val, tp->regs + off + GRCMBOX_BASE);
  399. }
  400. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  401. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  402. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  403. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  404. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  405. #define tw32(reg,val) tp->write32(tp, reg, val)
  406. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  407. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  408. #define tr32(reg) tp->read32(tp, reg)
  409. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  410. {
  411. unsigned long flags;
  412. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  413. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  414. return;
  415. spin_lock_irqsave(&tp->indirect_lock, flags);
  416. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  417. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  418. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  419. /* Always leave this as zero. */
  420. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  421. } else {
  422. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  423. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  424. /* Always leave this as zero. */
  425. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  426. }
  427. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  428. }
  429. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  430. {
  431. unsigned long flags;
  432. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  433. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  434. *val = 0;
  435. return;
  436. }
  437. spin_lock_irqsave(&tp->indirect_lock, flags);
  438. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  439. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  440. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  441. /* Always leave this as zero. */
  442. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  443. } else {
  444. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  445. *val = tr32(TG3PCI_MEM_WIN_DATA);
  446. /* Always leave this as zero. */
  447. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  448. }
  449. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  450. }
  451. static void tg3_ape_lock_init(struct tg3 *tp)
  452. {
  453. int i;
  454. /* Make sure the driver hasn't any stale locks. */
  455. for (i = 0; i < 8; i++)
  456. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  457. APE_LOCK_GRANT_DRIVER);
  458. }
  459. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  460. {
  461. int i, off;
  462. int ret = 0;
  463. u32 status;
  464. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  465. return 0;
  466. switch (locknum) {
  467. case TG3_APE_LOCK_MEM:
  468. break;
  469. default:
  470. return -EINVAL;
  471. }
  472. off = 4 * locknum;
  473. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  474. /* Wait for up to 1 millisecond to acquire lock. */
  475. for (i = 0; i < 100; i++) {
  476. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  477. if (status == APE_LOCK_GRANT_DRIVER)
  478. break;
  479. udelay(10);
  480. }
  481. if (status != APE_LOCK_GRANT_DRIVER) {
  482. /* Revoke the lock request. */
  483. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  484. APE_LOCK_GRANT_DRIVER);
  485. ret = -EBUSY;
  486. }
  487. return ret;
  488. }
  489. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  490. {
  491. int off;
  492. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  493. return;
  494. switch (locknum) {
  495. case TG3_APE_LOCK_MEM:
  496. break;
  497. default:
  498. return;
  499. }
  500. off = 4 * locknum;
  501. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  502. }
  503. static void tg3_disable_ints(struct tg3 *tp)
  504. {
  505. tw32(TG3PCI_MISC_HOST_CTRL,
  506. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  507. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  508. }
  509. static inline void tg3_cond_int(struct tg3 *tp)
  510. {
  511. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  512. (tp->hw_status->status & SD_STATUS_UPDATED))
  513. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  514. else
  515. tw32(HOSTCC_MODE, tp->coalesce_mode |
  516. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  517. }
  518. static void tg3_enable_ints(struct tg3 *tp)
  519. {
  520. tp->irq_sync = 0;
  521. wmb();
  522. tw32(TG3PCI_MISC_HOST_CTRL,
  523. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  524. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  525. (tp->last_tag << 24));
  526. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  527. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  528. (tp->last_tag << 24));
  529. tg3_cond_int(tp);
  530. }
  531. static inline unsigned int tg3_has_work(struct tg3 *tp)
  532. {
  533. struct tg3_hw_status *sblk = tp->hw_status;
  534. unsigned int work_exists = 0;
  535. /* check for phy events */
  536. if (!(tp->tg3_flags &
  537. (TG3_FLAG_USE_LINKCHG_REG |
  538. TG3_FLAG_POLL_SERDES))) {
  539. if (sblk->status & SD_STATUS_LINK_CHG)
  540. work_exists = 1;
  541. }
  542. /* check for RX/TX work to do */
  543. if (sblk->idx[0].tx_consumer != tp->tx_cons ||
  544. sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  545. work_exists = 1;
  546. return work_exists;
  547. }
  548. /* tg3_restart_ints
  549. * similar to tg3_enable_ints, but it accurately determines whether there
  550. * is new work pending and can return without flushing the PIO write
  551. * which reenables interrupts
  552. */
  553. static void tg3_restart_ints(struct tg3 *tp)
  554. {
  555. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  556. tp->last_tag << 24);
  557. mmiowb();
  558. /* When doing tagged status, this work check is unnecessary.
  559. * The last_tag we write above tells the chip which piece of
  560. * work we've completed.
  561. */
  562. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  563. tg3_has_work(tp))
  564. tw32(HOSTCC_MODE, tp->coalesce_mode |
  565. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  566. }
  567. static inline void tg3_netif_stop(struct tg3 *tp)
  568. {
  569. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  570. napi_disable(&tp->napi);
  571. netif_tx_disable(tp->dev);
  572. }
  573. static inline void tg3_netif_start(struct tg3 *tp)
  574. {
  575. netif_wake_queue(tp->dev);
  576. /* NOTE: unconditional netif_wake_queue is only appropriate
  577. * so long as all callers are assured to have free tx slots
  578. * (such as after tg3_init_hw)
  579. */
  580. napi_enable(&tp->napi);
  581. tp->hw_status->status |= SD_STATUS_UPDATED;
  582. tg3_enable_ints(tp);
  583. }
  584. static void tg3_switch_clocks(struct tg3 *tp)
  585. {
  586. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  587. u32 orig_clock_ctrl;
  588. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  589. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  590. return;
  591. orig_clock_ctrl = clock_ctrl;
  592. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  593. CLOCK_CTRL_CLKRUN_OENABLE |
  594. 0x1f);
  595. tp->pci_clock_ctrl = clock_ctrl;
  596. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  597. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  598. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  599. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  600. }
  601. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  602. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  603. clock_ctrl |
  604. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  605. 40);
  606. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  607. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  608. 40);
  609. }
  610. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  611. }
  612. #define PHY_BUSY_LOOPS 5000
  613. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  614. {
  615. u32 frame_val;
  616. unsigned int loops;
  617. int ret;
  618. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  619. tw32_f(MAC_MI_MODE,
  620. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  621. udelay(80);
  622. }
  623. *val = 0x0;
  624. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  625. MI_COM_PHY_ADDR_MASK);
  626. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  627. MI_COM_REG_ADDR_MASK);
  628. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  629. tw32_f(MAC_MI_COM, frame_val);
  630. loops = PHY_BUSY_LOOPS;
  631. while (loops != 0) {
  632. udelay(10);
  633. frame_val = tr32(MAC_MI_COM);
  634. if ((frame_val & MI_COM_BUSY) == 0) {
  635. udelay(5);
  636. frame_val = tr32(MAC_MI_COM);
  637. break;
  638. }
  639. loops -= 1;
  640. }
  641. ret = -EBUSY;
  642. if (loops != 0) {
  643. *val = frame_val & MI_COM_DATA_MASK;
  644. ret = 0;
  645. }
  646. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  647. tw32_f(MAC_MI_MODE, tp->mi_mode);
  648. udelay(80);
  649. }
  650. return ret;
  651. }
  652. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  653. {
  654. u32 frame_val;
  655. unsigned int loops;
  656. int ret;
  657. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  658. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  659. return 0;
  660. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  661. tw32_f(MAC_MI_MODE,
  662. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  663. udelay(80);
  664. }
  665. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  666. MI_COM_PHY_ADDR_MASK);
  667. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  668. MI_COM_REG_ADDR_MASK);
  669. frame_val |= (val & MI_COM_DATA_MASK);
  670. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  671. tw32_f(MAC_MI_COM, frame_val);
  672. loops = PHY_BUSY_LOOPS;
  673. while (loops != 0) {
  674. udelay(10);
  675. frame_val = tr32(MAC_MI_COM);
  676. if ((frame_val & MI_COM_BUSY) == 0) {
  677. udelay(5);
  678. frame_val = tr32(MAC_MI_COM);
  679. break;
  680. }
  681. loops -= 1;
  682. }
  683. ret = -EBUSY;
  684. if (loops != 0)
  685. ret = 0;
  686. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  687. tw32_f(MAC_MI_MODE, tp->mi_mode);
  688. udelay(80);
  689. }
  690. return ret;
  691. }
  692. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  693. {
  694. u32 phy;
  695. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  696. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  697. return;
  698. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  699. u32 ephy;
  700. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &ephy)) {
  701. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  702. ephy | MII_TG3_EPHY_SHADOW_EN);
  703. if (!tg3_readphy(tp, MII_TG3_EPHYTST_MISCCTRL, &phy)) {
  704. if (enable)
  705. phy |= MII_TG3_EPHYTST_MISCCTRL_MDIX;
  706. else
  707. phy &= ~MII_TG3_EPHYTST_MISCCTRL_MDIX;
  708. tg3_writephy(tp, MII_TG3_EPHYTST_MISCCTRL, phy);
  709. }
  710. tg3_writephy(tp, MII_TG3_EPHY_TEST, ephy);
  711. }
  712. } else {
  713. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  714. MII_TG3_AUXCTL_SHDWSEL_MISC;
  715. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  716. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  717. if (enable)
  718. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  719. else
  720. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  721. phy |= MII_TG3_AUXCTL_MISC_WREN;
  722. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  723. }
  724. }
  725. }
  726. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  727. {
  728. u32 val;
  729. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  730. return;
  731. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  732. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  733. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  734. (val | (1 << 15) | (1 << 4)));
  735. }
  736. static int tg3_bmcr_reset(struct tg3 *tp)
  737. {
  738. u32 phy_control;
  739. int limit, err;
  740. /* OK, reset it, and poll the BMCR_RESET bit until it
  741. * clears or we time out.
  742. */
  743. phy_control = BMCR_RESET;
  744. err = tg3_writephy(tp, MII_BMCR, phy_control);
  745. if (err != 0)
  746. return -EBUSY;
  747. limit = 5000;
  748. while (limit--) {
  749. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  750. if (err != 0)
  751. return -EBUSY;
  752. if ((phy_control & BMCR_RESET) == 0) {
  753. udelay(40);
  754. break;
  755. }
  756. udelay(10);
  757. }
  758. if (limit <= 0)
  759. return -EBUSY;
  760. return 0;
  761. }
  762. static int tg3_wait_macro_done(struct tg3 *tp)
  763. {
  764. int limit = 100;
  765. while (limit--) {
  766. u32 tmp32;
  767. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  768. if ((tmp32 & 0x1000) == 0)
  769. break;
  770. }
  771. }
  772. if (limit <= 0)
  773. return -EBUSY;
  774. return 0;
  775. }
  776. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  777. {
  778. static const u32 test_pat[4][6] = {
  779. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  780. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  781. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  782. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  783. };
  784. int chan;
  785. for (chan = 0; chan < 4; chan++) {
  786. int i;
  787. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  788. (chan * 0x2000) | 0x0200);
  789. tg3_writephy(tp, 0x16, 0x0002);
  790. for (i = 0; i < 6; i++)
  791. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  792. test_pat[chan][i]);
  793. tg3_writephy(tp, 0x16, 0x0202);
  794. if (tg3_wait_macro_done(tp)) {
  795. *resetp = 1;
  796. return -EBUSY;
  797. }
  798. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  799. (chan * 0x2000) | 0x0200);
  800. tg3_writephy(tp, 0x16, 0x0082);
  801. if (tg3_wait_macro_done(tp)) {
  802. *resetp = 1;
  803. return -EBUSY;
  804. }
  805. tg3_writephy(tp, 0x16, 0x0802);
  806. if (tg3_wait_macro_done(tp)) {
  807. *resetp = 1;
  808. return -EBUSY;
  809. }
  810. for (i = 0; i < 6; i += 2) {
  811. u32 low, high;
  812. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  813. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  814. tg3_wait_macro_done(tp)) {
  815. *resetp = 1;
  816. return -EBUSY;
  817. }
  818. low &= 0x7fff;
  819. high &= 0x000f;
  820. if (low != test_pat[chan][i] ||
  821. high != test_pat[chan][i+1]) {
  822. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  823. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  824. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  825. return -EBUSY;
  826. }
  827. }
  828. }
  829. return 0;
  830. }
  831. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  832. {
  833. int chan;
  834. for (chan = 0; chan < 4; chan++) {
  835. int i;
  836. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  837. (chan * 0x2000) | 0x0200);
  838. tg3_writephy(tp, 0x16, 0x0002);
  839. for (i = 0; i < 6; i++)
  840. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  841. tg3_writephy(tp, 0x16, 0x0202);
  842. if (tg3_wait_macro_done(tp))
  843. return -EBUSY;
  844. }
  845. return 0;
  846. }
  847. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  848. {
  849. u32 reg32, phy9_orig;
  850. int retries, do_phy_reset, err;
  851. retries = 10;
  852. do_phy_reset = 1;
  853. do {
  854. if (do_phy_reset) {
  855. err = tg3_bmcr_reset(tp);
  856. if (err)
  857. return err;
  858. do_phy_reset = 0;
  859. }
  860. /* Disable transmitter and interrupt. */
  861. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  862. continue;
  863. reg32 |= 0x3000;
  864. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  865. /* Set full-duplex, 1000 mbps. */
  866. tg3_writephy(tp, MII_BMCR,
  867. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  868. /* Set to master mode. */
  869. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  870. continue;
  871. tg3_writephy(tp, MII_TG3_CTRL,
  872. (MII_TG3_CTRL_AS_MASTER |
  873. MII_TG3_CTRL_ENABLE_AS_MASTER));
  874. /* Enable SM_DSP_CLOCK and 6dB. */
  875. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  876. /* Block the PHY control access. */
  877. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  878. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  879. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  880. if (!err)
  881. break;
  882. } while (--retries);
  883. err = tg3_phy_reset_chanpat(tp);
  884. if (err)
  885. return err;
  886. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  887. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  888. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  889. tg3_writephy(tp, 0x16, 0x0000);
  890. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  891. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  892. /* Set Extended packet length bit for jumbo frames */
  893. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  894. }
  895. else {
  896. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  897. }
  898. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  899. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  900. reg32 &= ~0x3000;
  901. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  902. } else if (!err)
  903. err = -EBUSY;
  904. return err;
  905. }
  906. static void tg3_link_report(struct tg3 *);
  907. /* This will reset the tigon3 PHY if there is no valid
  908. * link unless the FORCE argument is non-zero.
  909. */
  910. static int tg3_phy_reset(struct tg3 *tp)
  911. {
  912. u32 phy_status;
  913. int err;
  914. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  915. u32 val;
  916. val = tr32(GRC_MISC_CFG);
  917. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  918. udelay(40);
  919. }
  920. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  921. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  922. if (err != 0)
  923. return -EBUSY;
  924. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  925. netif_carrier_off(tp->dev);
  926. tg3_link_report(tp);
  927. }
  928. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  929. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  930. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  931. err = tg3_phy_reset_5703_4_5(tp);
  932. if (err)
  933. return err;
  934. goto out;
  935. }
  936. err = tg3_bmcr_reset(tp);
  937. if (err)
  938. return err;
  939. if (tp->tg3_flags3 & TG3_FLG3_5761_5784_AX_FIXES) {
  940. u32 val;
  941. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  942. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  943. CPMU_LSPD_1000MB_MACCLK_12_5) {
  944. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  945. udelay(40);
  946. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  947. }
  948. /* Disable GPHY autopowerdown. */
  949. tg3_writephy(tp, MII_TG3_MISC_SHDW,
  950. MII_TG3_MISC_SHDW_WREN |
  951. MII_TG3_MISC_SHDW_APD_SEL |
  952. MII_TG3_MISC_SHDW_APD_WKTM_84MS);
  953. }
  954. out:
  955. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  956. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  957. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  958. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  959. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  960. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  961. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  962. }
  963. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  964. tg3_writephy(tp, 0x1c, 0x8d68);
  965. tg3_writephy(tp, 0x1c, 0x8d68);
  966. }
  967. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  968. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  969. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  970. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  971. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  972. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  973. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  974. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  975. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  976. }
  977. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  978. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  979. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  980. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  981. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  982. tg3_writephy(tp, MII_TG3_TEST1,
  983. MII_TG3_TEST1_TRIM_EN | 0x4);
  984. } else
  985. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  986. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  987. }
  988. /* Set Extended packet length bit (bit 14) on all chips that */
  989. /* support jumbo frames */
  990. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  991. /* Cannot do read-modify-write on 5401 */
  992. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  993. } else if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  994. u32 phy_reg;
  995. /* Set bit 14 with read-modify-write to preserve other bits */
  996. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  997. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  998. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  999. }
  1000. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1001. * jumbo frames transmission.
  1002. */
  1003. if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  1004. u32 phy_reg;
  1005. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1006. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1007. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1008. }
  1009. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1010. /* adjust output voltage */
  1011. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x12);
  1012. }
  1013. tg3_phy_toggle_automdix(tp, 1);
  1014. tg3_phy_set_wirespeed(tp);
  1015. return 0;
  1016. }
  1017. static void tg3_frob_aux_power(struct tg3 *tp)
  1018. {
  1019. struct tg3 *tp_peer = tp;
  1020. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  1021. return;
  1022. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  1023. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  1024. struct net_device *dev_peer;
  1025. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1026. /* remove_one() may have been run on the peer. */
  1027. if (!dev_peer)
  1028. tp_peer = tp;
  1029. else
  1030. tp_peer = netdev_priv(dev_peer);
  1031. }
  1032. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1033. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1034. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1035. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1036. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1037. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1038. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1039. (GRC_LCLCTRL_GPIO_OE0 |
  1040. GRC_LCLCTRL_GPIO_OE1 |
  1041. GRC_LCLCTRL_GPIO_OE2 |
  1042. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1043. GRC_LCLCTRL_GPIO_OUTPUT1),
  1044. 100);
  1045. } else {
  1046. u32 no_gpio2;
  1047. u32 grc_local_ctrl = 0;
  1048. if (tp_peer != tp &&
  1049. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1050. return;
  1051. /* Workaround to prevent overdrawing Amps. */
  1052. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1053. ASIC_REV_5714) {
  1054. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1055. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1056. grc_local_ctrl, 100);
  1057. }
  1058. /* On 5753 and variants, GPIO2 cannot be used. */
  1059. no_gpio2 = tp->nic_sram_data_cfg &
  1060. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1061. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1062. GRC_LCLCTRL_GPIO_OE1 |
  1063. GRC_LCLCTRL_GPIO_OE2 |
  1064. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1065. GRC_LCLCTRL_GPIO_OUTPUT2;
  1066. if (no_gpio2) {
  1067. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1068. GRC_LCLCTRL_GPIO_OUTPUT2);
  1069. }
  1070. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1071. grc_local_ctrl, 100);
  1072. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1073. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1074. grc_local_ctrl, 100);
  1075. if (!no_gpio2) {
  1076. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1077. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1078. grc_local_ctrl, 100);
  1079. }
  1080. }
  1081. } else {
  1082. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1083. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1084. if (tp_peer != tp &&
  1085. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1086. return;
  1087. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1088. (GRC_LCLCTRL_GPIO_OE1 |
  1089. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1090. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1091. GRC_LCLCTRL_GPIO_OE1, 100);
  1092. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1093. (GRC_LCLCTRL_GPIO_OE1 |
  1094. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1095. }
  1096. }
  1097. }
  1098. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1099. {
  1100. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1101. return 1;
  1102. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
  1103. if (speed != SPEED_10)
  1104. return 1;
  1105. } else if (speed == SPEED_10)
  1106. return 1;
  1107. return 0;
  1108. }
  1109. static int tg3_setup_phy(struct tg3 *, int);
  1110. #define RESET_KIND_SHUTDOWN 0
  1111. #define RESET_KIND_INIT 1
  1112. #define RESET_KIND_SUSPEND 2
  1113. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1114. static int tg3_halt_cpu(struct tg3 *, u32);
  1115. static int tg3_nvram_lock(struct tg3 *);
  1116. static void tg3_nvram_unlock(struct tg3 *);
  1117. static void tg3_power_down_phy(struct tg3 *tp)
  1118. {
  1119. u32 val;
  1120. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1121. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1122. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1123. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1124. sg_dig_ctrl |=
  1125. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1126. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1127. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1128. }
  1129. return;
  1130. }
  1131. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1132. tg3_bmcr_reset(tp);
  1133. val = tr32(GRC_MISC_CFG);
  1134. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1135. udelay(40);
  1136. return;
  1137. } else {
  1138. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1139. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1140. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x01b2);
  1141. }
  1142. /* The PHY should not be powered down on some chips because
  1143. * of bugs.
  1144. */
  1145. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1146. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1147. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1148. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1149. return;
  1150. if (tp->tg3_flags3 & TG3_FLG3_5761_5784_AX_FIXES) {
  1151. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1152. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1153. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1154. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1155. }
  1156. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1157. }
  1158. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  1159. {
  1160. u32 misc_host_ctrl;
  1161. u16 power_control, power_caps;
  1162. int pm = tp->pm_cap;
  1163. /* Make sure register accesses (indirect or otherwise)
  1164. * will function correctly.
  1165. */
  1166. pci_write_config_dword(tp->pdev,
  1167. TG3PCI_MISC_HOST_CTRL,
  1168. tp->misc_host_ctrl);
  1169. pci_read_config_word(tp->pdev,
  1170. pm + PCI_PM_CTRL,
  1171. &power_control);
  1172. power_control |= PCI_PM_CTRL_PME_STATUS;
  1173. power_control &= ~(PCI_PM_CTRL_STATE_MASK);
  1174. switch (state) {
  1175. case PCI_D0:
  1176. power_control |= 0;
  1177. pci_write_config_word(tp->pdev,
  1178. pm + PCI_PM_CTRL,
  1179. power_control);
  1180. udelay(100); /* Delay after power state change */
  1181. /* Switch out of Vaux if it is a NIC */
  1182. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  1183. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  1184. return 0;
  1185. case PCI_D1:
  1186. power_control |= 1;
  1187. break;
  1188. case PCI_D2:
  1189. power_control |= 2;
  1190. break;
  1191. case PCI_D3hot:
  1192. power_control |= 3;
  1193. break;
  1194. default:
  1195. printk(KERN_WARNING PFX "%s: Invalid power state (%d) "
  1196. "requested.\n",
  1197. tp->dev->name, state);
  1198. return -EINVAL;
  1199. };
  1200. power_control |= PCI_PM_CTRL_PME_ENABLE;
  1201. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  1202. tw32(TG3PCI_MISC_HOST_CTRL,
  1203. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  1204. if (tp->link_config.phy_is_low_power == 0) {
  1205. tp->link_config.phy_is_low_power = 1;
  1206. tp->link_config.orig_speed = tp->link_config.speed;
  1207. tp->link_config.orig_duplex = tp->link_config.duplex;
  1208. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  1209. }
  1210. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  1211. tp->link_config.speed = SPEED_10;
  1212. tp->link_config.duplex = DUPLEX_HALF;
  1213. tp->link_config.autoneg = AUTONEG_ENABLE;
  1214. tg3_setup_phy(tp, 0);
  1215. }
  1216. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1217. u32 val;
  1218. val = tr32(GRC_VCPU_EXT_CTRL);
  1219. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  1220. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1221. int i;
  1222. u32 val;
  1223. for (i = 0; i < 200; i++) {
  1224. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  1225. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1226. break;
  1227. msleep(1);
  1228. }
  1229. }
  1230. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  1231. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  1232. WOL_DRV_STATE_SHUTDOWN |
  1233. WOL_DRV_WOL |
  1234. WOL_SET_MAGIC_PKT);
  1235. pci_read_config_word(tp->pdev, pm + PCI_PM_PMC, &power_caps);
  1236. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE) {
  1237. u32 mac_mode;
  1238. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  1239. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  1240. udelay(40);
  1241. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  1242. mac_mode = MAC_MODE_PORT_MODE_GMII;
  1243. else
  1244. mac_mode = MAC_MODE_PORT_MODE_MII;
  1245. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  1246. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1247. ASIC_REV_5700) {
  1248. u32 speed = (tp->tg3_flags &
  1249. TG3_FLAG_WOL_SPEED_100MB) ?
  1250. SPEED_100 : SPEED_10;
  1251. if (tg3_5700_link_polarity(tp, speed))
  1252. mac_mode |= MAC_MODE_LINK_POLARITY;
  1253. else
  1254. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  1255. }
  1256. } else {
  1257. mac_mode = MAC_MODE_PORT_MODE_TBI;
  1258. }
  1259. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  1260. tw32(MAC_LED_CTRL, tp->led_ctrl);
  1261. if (((power_caps & PCI_PM_CAP_PME_D3cold) &&
  1262. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)))
  1263. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  1264. tw32_f(MAC_MODE, mac_mode);
  1265. udelay(100);
  1266. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  1267. udelay(10);
  1268. }
  1269. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  1270. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1271. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  1272. u32 base_val;
  1273. base_val = tp->pci_clock_ctrl;
  1274. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  1275. CLOCK_CTRL_TXCLK_DISABLE);
  1276. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  1277. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  1278. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1279. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  1280. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  1281. /* do nothing */
  1282. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1283. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  1284. u32 newbits1, newbits2;
  1285. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1286. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1287. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  1288. CLOCK_CTRL_TXCLK_DISABLE |
  1289. CLOCK_CTRL_ALTCLK);
  1290. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1291. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  1292. newbits1 = CLOCK_CTRL_625_CORE;
  1293. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  1294. } else {
  1295. newbits1 = CLOCK_CTRL_ALTCLK;
  1296. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1297. }
  1298. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  1299. 40);
  1300. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  1301. 40);
  1302. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  1303. u32 newbits3;
  1304. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1305. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1306. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  1307. CLOCK_CTRL_TXCLK_DISABLE |
  1308. CLOCK_CTRL_44MHZ_CORE);
  1309. } else {
  1310. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  1311. }
  1312. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  1313. tp->pci_clock_ctrl | newbits3, 40);
  1314. }
  1315. }
  1316. if (!(tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  1317. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  1318. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  1319. tg3_power_down_phy(tp);
  1320. tg3_frob_aux_power(tp);
  1321. /* Workaround for unstable PLL clock */
  1322. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  1323. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  1324. u32 val = tr32(0x7d00);
  1325. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  1326. tw32(0x7d00, val);
  1327. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1328. int err;
  1329. err = tg3_nvram_lock(tp);
  1330. tg3_halt_cpu(tp, RX_CPU_BASE);
  1331. if (!err)
  1332. tg3_nvram_unlock(tp);
  1333. }
  1334. }
  1335. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  1336. /* Finally, set the new power state. */
  1337. pci_write_config_word(tp->pdev, pm + PCI_PM_CTRL, power_control);
  1338. udelay(100); /* Delay after power state change */
  1339. return 0;
  1340. }
  1341. static void tg3_link_report(struct tg3 *tp)
  1342. {
  1343. if (!netif_carrier_ok(tp->dev)) {
  1344. if (netif_msg_link(tp))
  1345. printk(KERN_INFO PFX "%s: Link is down.\n",
  1346. tp->dev->name);
  1347. } else if (netif_msg_link(tp)) {
  1348. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1349. tp->dev->name,
  1350. (tp->link_config.active_speed == SPEED_1000 ?
  1351. 1000 :
  1352. (tp->link_config.active_speed == SPEED_100 ?
  1353. 100 : 10)),
  1354. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1355. "full" : "half"));
  1356. printk(KERN_INFO PFX
  1357. "%s: Flow control is %s for TX and %s for RX.\n",
  1358. tp->dev->name,
  1359. (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_TX) ?
  1360. "on" : "off",
  1361. (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_RX) ?
  1362. "on" : "off");
  1363. }
  1364. }
  1365. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1366. {
  1367. u16 miireg;
  1368. if ((flow_ctrl & TG3_FLOW_CTRL_TX) && (flow_ctrl & TG3_FLOW_CTRL_RX))
  1369. miireg = ADVERTISE_PAUSE_CAP;
  1370. else if (flow_ctrl & TG3_FLOW_CTRL_TX)
  1371. miireg = ADVERTISE_PAUSE_ASYM;
  1372. else if (flow_ctrl & TG3_FLOW_CTRL_RX)
  1373. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1374. else
  1375. miireg = 0;
  1376. return miireg;
  1377. }
  1378. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1379. {
  1380. u16 miireg;
  1381. if ((flow_ctrl & TG3_FLOW_CTRL_TX) && (flow_ctrl & TG3_FLOW_CTRL_RX))
  1382. miireg = ADVERTISE_1000XPAUSE;
  1383. else if (flow_ctrl & TG3_FLOW_CTRL_TX)
  1384. miireg = ADVERTISE_1000XPSE_ASYM;
  1385. else if (flow_ctrl & TG3_FLOW_CTRL_RX)
  1386. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1387. else
  1388. miireg = 0;
  1389. return miireg;
  1390. }
  1391. static u8 tg3_resolve_flowctrl_1000T(u16 lcladv, u16 rmtadv)
  1392. {
  1393. u8 cap = 0;
  1394. if (lcladv & ADVERTISE_PAUSE_CAP) {
  1395. if (lcladv & ADVERTISE_PAUSE_ASYM) {
  1396. if (rmtadv & LPA_PAUSE_CAP)
  1397. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  1398. else if (rmtadv & LPA_PAUSE_ASYM)
  1399. cap = TG3_FLOW_CTRL_RX;
  1400. } else {
  1401. if (rmtadv & LPA_PAUSE_CAP)
  1402. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  1403. }
  1404. } else if (lcladv & ADVERTISE_PAUSE_ASYM) {
  1405. if ((rmtadv & LPA_PAUSE_CAP) && (rmtadv & LPA_PAUSE_ASYM))
  1406. cap = TG3_FLOW_CTRL_TX;
  1407. }
  1408. return cap;
  1409. }
  1410. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1411. {
  1412. u8 cap = 0;
  1413. if (lcladv & ADVERTISE_1000XPAUSE) {
  1414. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1415. if (rmtadv & LPA_1000XPAUSE)
  1416. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  1417. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1418. cap = TG3_FLOW_CTRL_RX;
  1419. } else {
  1420. if (rmtadv & LPA_1000XPAUSE)
  1421. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  1422. }
  1423. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1424. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1425. cap = TG3_FLOW_CTRL_TX;
  1426. }
  1427. return cap;
  1428. }
  1429. static void tg3_setup_flow_control(struct tg3 *tp, u32 local_adv, u32 remote_adv)
  1430. {
  1431. u8 new_tg3_flags = 0;
  1432. u32 old_rx_mode = tp->rx_mode;
  1433. u32 old_tx_mode = tp->tx_mode;
  1434. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) {
  1435. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  1436. new_tg3_flags = tg3_resolve_flowctrl_1000X(local_adv,
  1437. remote_adv);
  1438. else
  1439. new_tg3_flags = tg3_resolve_flowctrl_1000T(local_adv,
  1440. remote_adv);
  1441. } else {
  1442. new_tg3_flags = tp->link_config.flowctrl;
  1443. }
  1444. tp->link_config.active_flowctrl = new_tg3_flags;
  1445. if (new_tg3_flags & TG3_FLOW_CTRL_RX)
  1446. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1447. else
  1448. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1449. if (old_rx_mode != tp->rx_mode) {
  1450. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1451. }
  1452. if (new_tg3_flags & TG3_FLOW_CTRL_TX)
  1453. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1454. else
  1455. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1456. if (old_tx_mode != tp->tx_mode) {
  1457. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1458. }
  1459. }
  1460. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  1461. {
  1462. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  1463. case MII_TG3_AUX_STAT_10HALF:
  1464. *speed = SPEED_10;
  1465. *duplex = DUPLEX_HALF;
  1466. break;
  1467. case MII_TG3_AUX_STAT_10FULL:
  1468. *speed = SPEED_10;
  1469. *duplex = DUPLEX_FULL;
  1470. break;
  1471. case MII_TG3_AUX_STAT_100HALF:
  1472. *speed = SPEED_100;
  1473. *duplex = DUPLEX_HALF;
  1474. break;
  1475. case MII_TG3_AUX_STAT_100FULL:
  1476. *speed = SPEED_100;
  1477. *duplex = DUPLEX_FULL;
  1478. break;
  1479. case MII_TG3_AUX_STAT_1000HALF:
  1480. *speed = SPEED_1000;
  1481. *duplex = DUPLEX_HALF;
  1482. break;
  1483. case MII_TG3_AUX_STAT_1000FULL:
  1484. *speed = SPEED_1000;
  1485. *duplex = DUPLEX_FULL;
  1486. break;
  1487. default:
  1488. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1489. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  1490. SPEED_10;
  1491. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  1492. DUPLEX_HALF;
  1493. break;
  1494. }
  1495. *speed = SPEED_INVALID;
  1496. *duplex = DUPLEX_INVALID;
  1497. break;
  1498. };
  1499. }
  1500. static void tg3_phy_copper_begin(struct tg3 *tp)
  1501. {
  1502. u32 new_adv;
  1503. int i;
  1504. if (tp->link_config.phy_is_low_power) {
  1505. /* Entering low power mode. Disable gigabit and
  1506. * 100baseT advertisements.
  1507. */
  1508. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1509. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1510. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1511. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  1512. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  1513. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1514. } else if (tp->link_config.speed == SPEED_INVALID) {
  1515. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  1516. tp->link_config.advertising &=
  1517. ~(ADVERTISED_1000baseT_Half |
  1518. ADVERTISED_1000baseT_Full);
  1519. new_adv = ADVERTISE_CSMA;
  1520. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  1521. new_adv |= ADVERTISE_10HALF;
  1522. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  1523. new_adv |= ADVERTISE_10FULL;
  1524. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  1525. new_adv |= ADVERTISE_100HALF;
  1526. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  1527. new_adv |= ADVERTISE_100FULL;
  1528. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  1529. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1530. if (tp->link_config.advertising &
  1531. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  1532. new_adv = 0;
  1533. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  1534. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  1535. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  1536. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  1537. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  1538. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1539. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  1540. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1541. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1542. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1543. } else {
  1544. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1545. }
  1546. } else {
  1547. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  1548. new_adv |= ADVERTISE_CSMA;
  1549. /* Asking for a specific link mode. */
  1550. if (tp->link_config.speed == SPEED_1000) {
  1551. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1552. if (tp->link_config.duplex == DUPLEX_FULL)
  1553. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  1554. else
  1555. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  1556. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1557. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  1558. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1559. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1560. } else {
  1561. if (tp->link_config.speed == SPEED_100) {
  1562. if (tp->link_config.duplex == DUPLEX_FULL)
  1563. new_adv |= ADVERTISE_100FULL;
  1564. else
  1565. new_adv |= ADVERTISE_100HALF;
  1566. } else {
  1567. if (tp->link_config.duplex == DUPLEX_FULL)
  1568. new_adv |= ADVERTISE_10FULL;
  1569. else
  1570. new_adv |= ADVERTISE_10HALF;
  1571. }
  1572. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1573. new_adv = 0;
  1574. }
  1575. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1576. }
  1577. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  1578. tp->link_config.speed != SPEED_INVALID) {
  1579. u32 bmcr, orig_bmcr;
  1580. tp->link_config.active_speed = tp->link_config.speed;
  1581. tp->link_config.active_duplex = tp->link_config.duplex;
  1582. bmcr = 0;
  1583. switch (tp->link_config.speed) {
  1584. default:
  1585. case SPEED_10:
  1586. break;
  1587. case SPEED_100:
  1588. bmcr |= BMCR_SPEED100;
  1589. break;
  1590. case SPEED_1000:
  1591. bmcr |= TG3_BMCR_SPEED1000;
  1592. break;
  1593. };
  1594. if (tp->link_config.duplex == DUPLEX_FULL)
  1595. bmcr |= BMCR_FULLDPLX;
  1596. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  1597. (bmcr != orig_bmcr)) {
  1598. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  1599. for (i = 0; i < 1500; i++) {
  1600. u32 tmp;
  1601. udelay(10);
  1602. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  1603. tg3_readphy(tp, MII_BMSR, &tmp))
  1604. continue;
  1605. if (!(tmp & BMSR_LSTATUS)) {
  1606. udelay(40);
  1607. break;
  1608. }
  1609. }
  1610. tg3_writephy(tp, MII_BMCR, bmcr);
  1611. udelay(40);
  1612. }
  1613. } else {
  1614. tg3_writephy(tp, MII_BMCR,
  1615. BMCR_ANENABLE | BMCR_ANRESTART);
  1616. }
  1617. }
  1618. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  1619. {
  1620. int err;
  1621. /* Turn off tap power management. */
  1622. /* Set Extended packet length bit */
  1623. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1624. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  1625. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  1626. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  1627. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  1628. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1629. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  1630. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1631. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  1632. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1633. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  1634. udelay(40);
  1635. return err;
  1636. }
  1637. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  1638. {
  1639. u32 adv_reg, all_mask = 0;
  1640. if (mask & ADVERTISED_10baseT_Half)
  1641. all_mask |= ADVERTISE_10HALF;
  1642. if (mask & ADVERTISED_10baseT_Full)
  1643. all_mask |= ADVERTISE_10FULL;
  1644. if (mask & ADVERTISED_100baseT_Half)
  1645. all_mask |= ADVERTISE_100HALF;
  1646. if (mask & ADVERTISED_100baseT_Full)
  1647. all_mask |= ADVERTISE_100FULL;
  1648. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  1649. return 0;
  1650. if ((adv_reg & all_mask) != all_mask)
  1651. return 0;
  1652. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1653. u32 tg3_ctrl;
  1654. all_mask = 0;
  1655. if (mask & ADVERTISED_1000baseT_Half)
  1656. all_mask |= ADVERTISE_1000HALF;
  1657. if (mask & ADVERTISED_1000baseT_Full)
  1658. all_mask |= ADVERTISE_1000FULL;
  1659. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  1660. return 0;
  1661. if ((tg3_ctrl & all_mask) != all_mask)
  1662. return 0;
  1663. }
  1664. return 1;
  1665. }
  1666. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  1667. {
  1668. int current_link_up;
  1669. u32 bmsr, dummy;
  1670. u16 current_speed;
  1671. u8 current_duplex;
  1672. int i, err;
  1673. tw32(MAC_EVENT, 0);
  1674. tw32_f(MAC_STATUS,
  1675. (MAC_STATUS_SYNC_CHANGED |
  1676. MAC_STATUS_CFG_CHANGED |
  1677. MAC_STATUS_MI_COMPLETION |
  1678. MAC_STATUS_LNKSTATE_CHANGED));
  1679. udelay(40);
  1680. tp->mi_mode = MAC_MI_MODE_BASE;
  1681. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1682. udelay(80);
  1683. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  1684. /* Some third-party PHYs need to be reset on link going
  1685. * down.
  1686. */
  1687. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1688. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1689. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  1690. netif_carrier_ok(tp->dev)) {
  1691. tg3_readphy(tp, MII_BMSR, &bmsr);
  1692. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1693. !(bmsr & BMSR_LSTATUS))
  1694. force_reset = 1;
  1695. }
  1696. if (force_reset)
  1697. tg3_phy_reset(tp);
  1698. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1699. tg3_readphy(tp, MII_BMSR, &bmsr);
  1700. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  1701. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  1702. bmsr = 0;
  1703. if (!(bmsr & BMSR_LSTATUS)) {
  1704. err = tg3_init_5401phy_dsp(tp);
  1705. if (err)
  1706. return err;
  1707. tg3_readphy(tp, MII_BMSR, &bmsr);
  1708. for (i = 0; i < 1000; i++) {
  1709. udelay(10);
  1710. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1711. (bmsr & BMSR_LSTATUS)) {
  1712. udelay(40);
  1713. break;
  1714. }
  1715. }
  1716. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  1717. !(bmsr & BMSR_LSTATUS) &&
  1718. tp->link_config.active_speed == SPEED_1000) {
  1719. err = tg3_phy_reset(tp);
  1720. if (!err)
  1721. err = tg3_init_5401phy_dsp(tp);
  1722. if (err)
  1723. return err;
  1724. }
  1725. }
  1726. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1727. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  1728. /* 5701 {A0,B0} CRC bug workaround */
  1729. tg3_writephy(tp, 0x15, 0x0a75);
  1730. tg3_writephy(tp, 0x1c, 0x8c68);
  1731. tg3_writephy(tp, 0x1c, 0x8d68);
  1732. tg3_writephy(tp, 0x1c, 0x8c68);
  1733. }
  1734. /* Clear pending interrupts... */
  1735. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1736. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1737. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  1738. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  1739. else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  1740. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  1741. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1742. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1743. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  1744. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1745. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  1746. else
  1747. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  1748. }
  1749. current_link_up = 0;
  1750. current_speed = SPEED_INVALID;
  1751. current_duplex = DUPLEX_INVALID;
  1752. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  1753. u32 val;
  1754. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  1755. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  1756. if (!(val & (1 << 10))) {
  1757. val |= (1 << 10);
  1758. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  1759. goto relink;
  1760. }
  1761. }
  1762. bmsr = 0;
  1763. for (i = 0; i < 100; i++) {
  1764. tg3_readphy(tp, MII_BMSR, &bmsr);
  1765. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1766. (bmsr & BMSR_LSTATUS))
  1767. break;
  1768. udelay(40);
  1769. }
  1770. if (bmsr & BMSR_LSTATUS) {
  1771. u32 aux_stat, bmcr;
  1772. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  1773. for (i = 0; i < 2000; i++) {
  1774. udelay(10);
  1775. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  1776. aux_stat)
  1777. break;
  1778. }
  1779. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  1780. &current_speed,
  1781. &current_duplex);
  1782. bmcr = 0;
  1783. for (i = 0; i < 200; i++) {
  1784. tg3_readphy(tp, MII_BMCR, &bmcr);
  1785. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  1786. continue;
  1787. if (bmcr && bmcr != 0x7fff)
  1788. break;
  1789. udelay(10);
  1790. }
  1791. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  1792. if (bmcr & BMCR_ANENABLE) {
  1793. current_link_up = 1;
  1794. /* Force autoneg restart if we are exiting
  1795. * low power mode.
  1796. */
  1797. if (!tg3_copper_is_advertising_all(tp,
  1798. tp->link_config.advertising))
  1799. current_link_up = 0;
  1800. } else {
  1801. current_link_up = 0;
  1802. }
  1803. } else {
  1804. if (!(bmcr & BMCR_ANENABLE) &&
  1805. tp->link_config.speed == current_speed &&
  1806. tp->link_config.duplex == current_duplex) {
  1807. current_link_up = 1;
  1808. } else {
  1809. current_link_up = 0;
  1810. }
  1811. }
  1812. tp->link_config.active_speed = current_speed;
  1813. tp->link_config.active_duplex = current_duplex;
  1814. }
  1815. if (current_link_up == 1 &&
  1816. (tp->link_config.active_duplex == DUPLEX_FULL) &&
  1817. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  1818. u32 local_adv, remote_adv;
  1819. if (tg3_readphy(tp, MII_ADVERTISE, &local_adv))
  1820. local_adv = 0;
  1821. if (tg3_readphy(tp, MII_LPA, &remote_adv))
  1822. remote_adv = 0;
  1823. /* If we are not advertising what has been requested,
  1824. * bring the link down and reconfigure.
  1825. */
  1826. if (local_adv !=
  1827. tg3_advert_flowctrl_1000T(tp->link_config.flowctrl)) {
  1828. current_link_up = 0;
  1829. } else {
  1830. tg3_setup_flow_control(tp, local_adv, remote_adv);
  1831. }
  1832. }
  1833. relink:
  1834. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  1835. u32 tmp;
  1836. tg3_phy_copper_begin(tp);
  1837. tg3_readphy(tp, MII_BMSR, &tmp);
  1838. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  1839. (tmp & BMSR_LSTATUS))
  1840. current_link_up = 1;
  1841. }
  1842. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  1843. if (current_link_up == 1) {
  1844. if (tp->link_config.active_speed == SPEED_100 ||
  1845. tp->link_config.active_speed == SPEED_10)
  1846. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  1847. else
  1848. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1849. } else
  1850. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1851. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  1852. if (tp->link_config.active_duplex == DUPLEX_HALF)
  1853. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  1854. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  1855. if (current_link_up == 1 &&
  1856. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  1857. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  1858. else
  1859. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  1860. }
  1861. /* ??? Without this setting Netgear GA302T PHY does not
  1862. * ??? send/receive packets...
  1863. */
  1864. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  1865. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  1866. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  1867. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1868. udelay(80);
  1869. }
  1870. tw32_f(MAC_MODE, tp->mac_mode);
  1871. udelay(40);
  1872. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  1873. /* Polled via timer. */
  1874. tw32_f(MAC_EVENT, 0);
  1875. } else {
  1876. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  1877. }
  1878. udelay(40);
  1879. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  1880. current_link_up == 1 &&
  1881. tp->link_config.active_speed == SPEED_1000 &&
  1882. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  1883. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  1884. udelay(120);
  1885. tw32_f(MAC_STATUS,
  1886. (MAC_STATUS_SYNC_CHANGED |
  1887. MAC_STATUS_CFG_CHANGED));
  1888. udelay(40);
  1889. tg3_write_mem(tp,
  1890. NIC_SRAM_FIRMWARE_MBOX,
  1891. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  1892. }
  1893. if (current_link_up != netif_carrier_ok(tp->dev)) {
  1894. if (current_link_up)
  1895. netif_carrier_on(tp->dev);
  1896. else
  1897. netif_carrier_off(tp->dev);
  1898. tg3_link_report(tp);
  1899. }
  1900. return 0;
  1901. }
  1902. struct tg3_fiber_aneginfo {
  1903. int state;
  1904. #define ANEG_STATE_UNKNOWN 0
  1905. #define ANEG_STATE_AN_ENABLE 1
  1906. #define ANEG_STATE_RESTART_INIT 2
  1907. #define ANEG_STATE_RESTART 3
  1908. #define ANEG_STATE_DISABLE_LINK_OK 4
  1909. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  1910. #define ANEG_STATE_ABILITY_DETECT 6
  1911. #define ANEG_STATE_ACK_DETECT_INIT 7
  1912. #define ANEG_STATE_ACK_DETECT 8
  1913. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  1914. #define ANEG_STATE_COMPLETE_ACK 10
  1915. #define ANEG_STATE_IDLE_DETECT_INIT 11
  1916. #define ANEG_STATE_IDLE_DETECT 12
  1917. #define ANEG_STATE_LINK_OK 13
  1918. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  1919. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  1920. u32 flags;
  1921. #define MR_AN_ENABLE 0x00000001
  1922. #define MR_RESTART_AN 0x00000002
  1923. #define MR_AN_COMPLETE 0x00000004
  1924. #define MR_PAGE_RX 0x00000008
  1925. #define MR_NP_LOADED 0x00000010
  1926. #define MR_TOGGLE_TX 0x00000020
  1927. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  1928. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  1929. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  1930. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  1931. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  1932. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  1933. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  1934. #define MR_TOGGLE_RX 0x00002000
  1935. #define MR_NP_RX 0x00004000
  1936. #define MR_LINK_OK 0x80000000
  1937. unsigned long link_time, cur_time;
  1938. u32 ability_match_cfg;
  1939. int ability_match_count;
  1940. char ability_match, idle_match, ack_match;
  1941. u32 txconfig, rxconfig;
  1942. #define ANEG_CFG_NP 0x00000080
  1943. #define ANEG_CFG_ACK 0x00000040
  1944. #define ANEG_CFG_RF2 0x00000020
  1945. #define ANEG_CFG_RF1 0x00000010
  1946. #define ANEG_CFG_PS2 0x00000001
  1947. #define ANEG_CFG_PS1 0x00008000
  1948. #define ANEG_CFG_HD 0x00004000
  1949. #define ANEG_CFG_FD 0x00002000
  1950. #define ANEG_CFG_INVAL 0x00001f06
  1951. };
  1952. #define ANEG_OK 0
  1953. #define ANEG_DONE 1
  1954. #define ANEG_TIMER_ENAB 2
  1955. #define ANEG_FAILED -1
  1956. #define ANEG_STATE_SETTLE_TIME 10000
  1957. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  1958. struct tg3_fiber_aneginfo *ap)
  1959. {
  1960. unsigned long delta;
  1961. u32 rx_cfg_reg;
  1962. int ret;
  1963. if (ap->state == ANEG_STATE_UNKNOWN) {
  1964. ap->rxconfig = 0;
  1965. ap->link_time = 0;
  1966. ap->cur_time = 0;
  1967. ap->ability_match_cfg = 0;
  1968. ap->ability_match_count = 0;
  1969. ap->ability_match = 0;
  1970. ap->idle_match = 0;
  1971. ap->ack_match = 0;
  1972. }
  1973. ap->cur_time++;
  1974. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  1975. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  1976. if (rx_cfg_reg != ap->ability_match_cfg) {
  1977. ap->ability_match_cfg = rx_cfg_reg;
  1978. ap->ability_match = 0;
  1979. ap->ability_match_count = 0;
  1980. } else {
  1981. if (++ap->ability_match_count > 1) {
  1982. ap->ability_match = 1;
  1983. ap->ability_match_cfg = rx_cfg_reg;
  1984. }
  1985. }
  1986. if (rx_cfg_reg & ANEG_CFG_ACK)
  1987. ap->ack_match = 1;
  1988. else
  1989. ap->ack_match = 0;
  1990. ap->idle_match = 0;
  1991. } else {
  1992. ap->idle_match = 1;
  1993. ap->ability_match_cfg = 0;
  1994. ap->ability_match_count = 0;
  1995. ap->ability_match = 0;
  1996. ap->ack_match = 0;
  1997. rx_cfg_reg = 0;
  1998. }
  1999. ap->rxconfig = rx_cfg_reg;
  2000. ret = ANEG_OK;
  2001. switch(ap->state) {
  2002. case ANEG_STATE_UNKNOWN:
  2003. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2004. ap->state = ANEG_STATE_AN_ENABLE;
  2005. /* fallthru */
  2006. case ANEG_STATE_AN_ENABLE:
  2007. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2008. if (ap->flags & MR_AN_ENABLE) {
  2009. ap->link_time = 0;
  2010. ap->cur_time = 0;
  2011. ap->ability_match_cfg = 0;
  2012. ap->ability_match_count = 0;
  2013. ap->ability_match = 0;
  2014. ap->idle_match = 0;
  2015. ap->ack_match = 0;
  2016. ap->state = ANEG_STATE_RESTART_INIT;
  2017. } else {
  2018. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2019. }
  2020. break;
  2021. case ANEG_STATE_RESTART_INIT:
  2022. ap->link_time = ap->cur_time;
  2023. ap->flags &= ~(MR_NP_LOADED);
  2024. ap->txconfig = 0;
  2025. tw32(MAC_TX_AUTO_NEG, 0);
  2026. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2027. tw32_f(MAC_MODE, tp->mac_mode);
  2028. udelay(40);
  2029. ret = ANEG_TIMER_ENAB;
  2030. ap->state = ANEG_STATE_RESTART;
  2031. /* fallthru */
  2032. case ANEG_STATE_RESTART:
  2033. delta = ap->cur_time - ap->link_time;
  2034. if (delta > ANEG_STATE_SETTLE_TIME) {
  2035. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2036. } else {
  2037. ret = ANEG_TIMER_ENAB;
  2038. }
  2039. break;
  2040. case ANEG_STATE_DISABLE_LINK_OK:
  2041. ret = ANEG_DONE;
  2042. break;
  2043. case ANEG_STATE_ABILITY_DETECT_INIT:
  2044. ap->flags &= ~(MR_TOGGLE_TX);
  2045. ap->txconfig = (ANEG_CFG_FD | ANEG_CFG_PS1);
  2046. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2047. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2048. tw32_f(MAC_MODE, tp->mac_mode);
  2049. udelay(40);
  2050. ap->state = ANEG_STATE_ABILITY_DETECT;
  2051. break;
  2052. case ANEG_STATE_ABILITY_DETECT:
  2053. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  2054. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2055. }
  2056. break;
  2057. case ANEG_STATE_ACK_DETECT_INIT:
  2058. ap->txconfig |= ANEG_CFG_ACK;
  2059. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2060. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2061. tw32_f(MAC_MODE, tp->mac_mode);
  2062. udelay(40);
  2063. ap->state = ANEG_STATE_ACK_DETECT;
  2064. /* fallthru */
  2065. case ANEG_STATE_ACK_DETECT:
  2066. if (ap->ack_match != 0) {
  2067. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2068. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2069. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2070. } else {
  2071. ap->state = ANEG_STATE_AN_ENABLE;
  2072. }
  2073. } else if (ap->ability_match != 0 &&
  2074. ap->rxconfig == 0) {
  2075. ap->state = ANEG_STATE_AN_ENABLE;
  2076. }
  2077. break;
  2078. case ANEG_STATE_COMPLETE_ACK_INIT:
  2079. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2080. ret = ANEG_FAILED;
  2081. break;
  2082. }
  2083. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2084. MR_LP_ADV_HALF_DUPLEX |
  2085. MR_LP_ADV_SYM_PAUSE |
  2086. MR_LP_ADV_ASYM_PAUSE |
  2087. MR_LP_ADV_REMOTE_FAULT1 |
  2088. MR_LP_ADV_REMOTE_FAULT2 |
  2089. MR_LP_ADV_NEXT_PAGE |
  2090. MR_TOGGLE_RX |
  2091. MR_NP_RX);
  2092. if (ap->rxconfig & ANEG_CFG_FD)
  2093. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2094. if (ap->rxconfig & ANEG_CFG_HD)
  2095. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2096. if (ap->rxconfig & ANEG_CFG_PS1)
  2097. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2098. if (ap->rxconfig & ANEG_CFG_PS2)
  2099. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2100. if (ap->rxconfig & ANEG_CFG_RF1)
  2101. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2102. if (ap->rxconfig & ANEG_CFG_RF2)
  2103. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2104. if (ap->rxconfig & ANEG_CFG_NP)
  2105. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2106. ap->link_time = ap->cur_time;
  2107. ap->flags ^= (MR_TOGGLE_TX);
  2108. if (ap->rxconfig & 0x0008)
  2109. ap->flags |= MR_TOGGLE_RX;
  2110. if (ap->rxconfig & ANEG_CFG_NP)
  2111. ap->flags |= MR_NP_RX;
  2112. ap->flags |= MR_PAGE_RX;
  2113. ap->state = ANEG_STATE_COMPLETE_ACK;
  2114. ret = ANEG_TIMER_ENAB;
  2115. break;
  2116. case ANEG_STATE_COMPLETE_ACK:
  2117. if (ap->ability_match != 0 &&
  2118. ap->rxconfig == 0) {
  2119. ap->state = ANEG_STATE_AN_ENABLE;
  2120. break;
  2121. }
  2122. delta = ap->cur_time - ap->link_time;
  2123. if (delta > ANEG_STATE_SETTLE_TIME) {
  2124. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2125. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2126. } else {
  2127. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2128. !(ap->flags & MR_NP_RX)) {
  2129. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2130. } else {
  2131. ret = ANEG_FAILED;
  2132. }
  2133. }
  2134. }
  2135. break;
  2136. case ANEG_STATE_IDLE_DETECT_INIT:
  2137. ap->link_time = ap->cur_time;
  2138. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2139. tw32_f(MAC_MODE, tp->mac_mode);
  2140. udelay(40);
  2141. ap->state = ANEG_STATE_IDLE_DETECT;
  2142. ret = ANEG_TIMER_ENAB;
  2143. break;
  2144. case ANEG_STATE_IDLE_DETECT:
  2145. if (ap->ability_match != 0 &&
  2146. ap->rxconfig == 0) {
  2147. ap->state = ANEG_STATE_AN_ENABLE;
  2148. break;
  2149. }
  2150. delta = ap->cur_time - ap->link_time;
  2151. if (delta > ANEG_STATE_SETTLE_TIME) {
  2152. /* XXX another gem from the Broadcom driver :( */
  2153. ap->state = ANEG_STATE_LINK_OK;
  2154. }
  2155. break;
  2156. case ANEG_STATE_LINK_OK:
  2157. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  2158. ret = ANEG_DONE;
  2159. break;
  2160. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  2161. /* ??? unimplemented */
  2162. break;
  2163. case ANEG_STATE_NEXT_PAGE_WAIT:
  2164. /* ??? unimplemented */
  2165. break;
  2166. default:
  2167. ret = ANEG_FAILED;
  2168. break;
  2169. };
  2170. return ret;
  2171. }
  2172. static int fiber_autoneg(struct tg3 *tp, u32 *flags)
  2173. {
  2174. int res = 0;
  2175. struct tg3_fiber_aneginfo aninfo;
  2176. int status = ANEG_FAILED;
  2177. unsigned int tick;
  2178. u32 tmp;
  2179. tw32_f(MAC_TX_AUTO_NEG, 0);
  2180. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  2181. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  2182. udelay(40);
  2183. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  2184. udelay(40);
  2185. memset(&aninfo, 0, sizeof(aninfo));
  2186. aninfo.flags |= MR_AN_ENABLE;
  2187. aninfo.state = ANEG_STATE_UNKNOWN;
  2188. aninfo.cur_time = 0;
  2189. tick = 0;
  2190. while (++tick < 195000) {
  2191. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  2192. if (status == ANEG_DONE || status == ANEG_FAILED)
  2193. break;
  2194. udelay(1);
  2195. }
  2196. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2197. tw32_f(MAC_MODE, tp->mac_mode);
  2198. udelay(40);
  2199. *flags = aninfo.flags;
  2200. if (status == ANEG_DONE &&
  2201. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  2202. MR_LP_ADV_FULL_DUPLEX)))
  2203. res = 1;
  2204. return res;
  2205. }
  2206. static void tg3_init_bcm8002(struct tg3 *tp)
  2207. {
  2208. u32 mac_status = tr32(MAC_STATUS);
  2209. int i;
  2210. /* Reset when initting first time or we have a link. */
  2211. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  2212. !(mac_status & MAC_STATUS_PCS_SYNCED))
  2213. return;
  2214. /* Set PLL lock range. */
  2215. tg3_writephy(tp, 0x16, 0x8007);
  2216. /* SW reset */
  2217. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  2218. /* Wait for reset to complete. */
  2219. /* XXX schedule_timeout() ... */
  2220. for (i = 0; i < 500; i++)
  2221. udelay(10);
  2222. /* Config mode; select PMA/Ch 1 regs. */
  2223. tg3_writephy(tp, 0x10, 0x8411);
  2224. /* Enable auto-lock and comdet, select txclk for tx. */
  2225. tg3_writephy(tp, 0x11, 0x0a10);
  2226. tg3_writephy(tp, 0x18, 0x00a0);
  2227. tg3_writephy(tp, 0x16, 0x41ff);
  2228. /* Assert and deassert POR. */
  2229. tg3_writephy(tp, 0x13, 0x0400);
  2230. udelay(40);
  2231. tg3_writephy(tp, 0x13, 0x0000);
  2232. tg3_writephy(tp, 0x11, 0x0a50);
  2233. udelay(40);
  2234. tg3_writephy(tp, 0x11, 0x0a10);
  2235. /* Wait for signal to stabilize */
  2236. /* XXX schedule_timeout() ... */
  2237. for (i = 0; i < 15000; i++)
  2238. udelay(10);
  2239. /* Deselect the channel register so we can read the PHYID
  2240. * later.
  2241. */
  2242. tg3_writephy(tp, 0x10, 0x8011);
  2243. }
  2244. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  2245. {
  2246. u32 sg_dig_ctrl, sg_dig_status;
  2247. u32 serdes_cfg, expected_sg_dig_ctrl;
  2248. int workaround, port_a;
  2249. int current_link_up;
  2250. serdes_cfg = 0;
  2251. expected_sg_dig_ctrl = 0;
  2252. workaround = 0;
  2253. port_a = 1;
  2254. current_link_up = 0;
  2255. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  2256. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  2257. workaround = 1;
  2258. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  2259. port_a = 0;
  2260. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  2261. /* preserve bits 20-23 for voltage regulator */
  2262. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  2263. }
  2264. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2265. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  2266. if (sg_dig_ctrl & (1 << 31)) {
  2267. if (workaround) {
  2268. u32 val = serdes_cfg;
  2269. if (port_a)
  2270. val |= 0xc010000;
  2271. else
  2272. val |= 0x4010000;
  2273. tw32_f(MAC_SERDES_CFG, val);
  2274. }
  2275. tw32_f(SG_DIG_CTRL, 0x01388400);
  2276. }
  2277. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  2278. tg3_setup_flow_control(tp, 0, 0);
  2279. current_link_up = 1;
  2280. }
  2281. goto out;
  2282. }
  2283. /* Want auto-negotiation. */
  2284. expected_sg_dig_ctrl = 0x81388400;
  2285. /* Pause capability */
  2286. expected_sg_dig_ctrl |= (1 << 11);
  2287. /* Asymettric pause */
  2288. expected_sg_dig_ctrl |= (1 << 12);
  2289. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  2290. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  2291. tp->serdes_counter &&
  2292. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  2293. MAC_STATUS_RCVD_CFG)) ==
  2294. MAC_STATUS_PCS_SYNCED)) {
  2295. tp->serdes_counter--;
  2296. current_link_up = 1;
  2297. goto out;
  2298. }
  2299. restart_autoneg:
  2300. if (workaround)
  2301. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  2302. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | (1 << 30));
  2303. udelay(5);
  2304. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  2305. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2306. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2307. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  2308. MAC_STATUS_SIGNAL_DET)) {
  2309. sg_dig_status = tr32(SG_DIG_STATUS);
  2310. mac_status = tr32(MAC_STATUS);
  2311. if ((sg_dig_status & (1 << 1)) &&
  2312. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  2313. u32 local_adv, remote_adv;
  2314. local_adv = ADVERTISE_PAUSE_CAP;
  2315. remote_adv = 0;
  2316. if (sg_dig_status & (1 << 19))
  2317. remote_adv |= LPA_PAUSE_CAP;
  2318. if (sg_dig_status & (1 << 20))
  2319. remote_adv |= LPA_PAUSE_ASYM;
  2320. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2321. current_link_up = 1;
  2322. tp->serdes_counter = 0;
  2323. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2324. } else if (!(sg_dig_status & (1 << 1))) {
  2325. if (tp->serdes_counter)
  2326. tp->serdes_counter--;
  2327. else {
  2328. if (workaround) {
  2329. u32 val = serdes_cfg;
  2330. if (port_a)
  2331. val |= 0xc010000;
  2332. else
  2333. val |= 0x4010000;
  2334. tw32_f(MAC_SERDES_CFG, val);
  2335. }
  2336. tw32_f(SG_DIG_CTRL, 0x01388400);
  2337. udelay(40);
  2338. /* Link parallel detection - link is up */
  2339. /* only if we have PCS_SYNC and not */
  2340. /* receiving config code words */
  2341. mac_status = tr32(MAC_STATUS);
  2342. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  2343. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  2344. tg3_setup_flow_control(tp, 0, 0);
  2345. current_link_up = 1;
  2346. tp->tg3_flags2 |=
  2347. TG3_FLG2_PARALLEL_DETECT;
  2348. tp->serdes_counter =
  2349. SERDES_PARALLEL_DET_TIMEOUT;
  2350. } else
  2351. goto restart_autoneg;
  2352. }
  2353. }
  2354. } else {
  2355. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2356. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2357. }
  2358. out:
  2359. return current_link_up;
  2360. }
  2361. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  2362. {
  2363. int current_link_up = 0;
  2364. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  2365. goto out;
  2366. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2367. u32 flags;
  2368. int i;
  2369. if (fiber_autoneg(tp, &flags)) {
  2370. u32 local_adv, remote_adv;
  2371. local_adv = ADVERTISE_PAUSE_CAP;
  2372. remote_adv = 0;
  2373. if (flags & MR_LP_ADV_SYM_PAUSE)
  2374. remote_adv |= LPA_PAUSE_CAP;
  2375. if (flags & MR_LP_ADV_ASYM_PAUSE)
  2376. remote_adv |= LPA_PAUSE_ASYM;
  2377. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2378. current_link_up = 1;
  2379. }
  2380. for (i = 0; i < 30; i++) {
  2381. udelay(20);
  2382. tw32_f(MAC_STATUS,
  2383. (MAC_STATUS_SYNC_CHANGED |
  2384. MAC_STATUS_CFG_CHANGED));
  2385. udelay(40);
  2386. if ((tr32(MAC_STATUS) &
  2387. (MAC_STATUS_SYNC_CHANGED |
  2388. MAC_STATUS_CFG_CHANGED)) == 0)
  2389. break;
  2390. }
  2391. mac_status = tr32(MAC_STATUS);
  2392. if (current_link_up == 0 &&
  2393. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  2394. !(mac_status & MAC_STATUS_RCVD_CFG))
  2395. current_link_up = 1;
  2396. } else {
  2397. /* Forcing 1000FD link up. */
  2398. current_link_up = 1;
  2399. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  2400. udelay(40);
  2401. tw32_f(MAC_MODE, tp->mac_mode);
  2402. udelay(40);
  2403. }
  2404. out:
  2405. return current_link_up;
  2406. }
  2407. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  2408. {
  2409. u32 orig_pause_cfg;
  2410. u16 orig_active_speed;
  2411. u8 orig_active_duplex;
  2412. u32 mac_status;
  2413. int current_link_up;
  2414. int i;
  2415. orig_pause_cfg = tp->link_config.active_flowctrl;
  2416. orig_active_speed = tp->link_config.active_speed;
  2417. orig_active_duplex = tp->link_config.active_duplex;
  2418. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  2419. netif_carrier_ok(tp->dev) &&
  2420. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  2421. mac_status = tr32(MAC_STATUS);
  2422. mac_status &= (MAC_STATUS_PCS_SYNCED |
  2423. MAC_STATUS_SIGNAL_DET |
  2424. MAC_STATUS_CFG_CHANGED |
  2425. MAC_STATUS_RCVD_CFG);
  2426. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  2427. MAC_STATUS_SIGNAL_DET)) {
  2428. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2429. MAC_STATUS_CFG_CHANGED));
  2430. return 0;
  2431. }
  2432. }
  2433. tw32_f(MAC_TX_AUTO_NEG, 0);
  2434. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  2435. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  2436. tw32_f(MAC_MODE, tp->mac_mode);
  2437. udelay(40);
  2438. if (tp->phy_id == PHY_ID_BCM8002)
  2439. tg3_init_bcm8002(tp);
  2440. /* Enable link change event even when serdes polling. */
  2441. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2442. udelay(40);
  2443. current_link_up = 0;
  2444. mac_status = tr32(MAC_STATUS);
  2445. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  2446. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  2447. else
  2448. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  2449. tp->hw_status->status =
  2450. (SD_STATUS_UPDATED |
  2451. (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
  2452. for (i = 0; i < 100; i++) {
  2453. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2454. MAC_STATUS_CFG_CHANGED));
  2455. udelay(5);
  2456. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  2457. MAC_STATUS_CFG_CHANGED |
  2458. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  2459. break;
  2460. }
  2461. mac_status = tr32(MAC_STATUS);
  2462. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  2463. current_link_up = 0;
  2464. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  2465. tp->serdes_counter == 0) {
  2466. tw32_f(MAC_MODE, (tp->mac_mode |
  2467. MAC_MODE_SEND_CONFIGS));
  2468. udelay(1);
  2469. tw32_f(MAC_MODE, tp->mac_mode);
  2470. }
  2471. }
  2472. if (current_link_up == 1) {
  2473. tp->link_config.active_speed = SPEED_1000;
  2474. tp->link_config.active_duplex = DUPLEX_FULL;
  2475. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2476. LED_CTRL_LNKLED_OVERRIDE |
  2477. LED_CTRL_1000MBPS_ON));
  2478. } else {
  2479. tp->link_config.active_speed = SPEED_INVALID;
  2480. tp->link_config.active_duplex = DUPLEX_INVALID;
  2481. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2482. LED_CTRL_LNKLED_OVERRIDE |
  2483. LED_CTRL_TRAFFIC_OVERRIDE));
  2484. }
  2485. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2486. if (current_link_up)
  2487. netif_carrier_on(tp->dev);
  2488. else
  2489. netif_carrier_off(tp->dev);
  2490. tg3_link_report(tp);
  2491. } else {
  2492. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  2493. if (orig_pause_cfg != now_pause_cfg ||
  2494. orig_active_speed != tp->link_config.active_speed ||
  2495. orig_active_duplex != tp->link_config.active_duplex)
  2496. tg3_link_report(tp);
  2497. }
  2498. return 0;
  2499. }
  2500. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  2501. {
  2502. int current_link_up, err = 0;
  2503. u32 bmsr, bmcr;
  2504. u16 current_speed;
  2505. u8 current_duplex;
  2506. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2507. tw32_f(MAC_MODE, tp->mac_mode);
  2508. udelay(40);
  2509. tw32(MAC_EVENT, 0);
  2510. tw32_f(MAC_STATUS,
  2511. (MAC_STATUS_SYNC_CHANGED |
  2512. MAC_STATUS_CFG_CHANGED |
  2513. MAC_STATUS_MI_COMPLETION |
  2514. MAC_STATUS_LNKSTATE_CHANGED));
  2515. udelay(40);
  2516. if (force_reset)
  2517. tg3_phy_reset(tp);
  2518. current_link_up = 0;
  2519. current_speed = SPEED_INVALID;
  2520. current_duplex = DUPLEX_INVALID;
  2521. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2522. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2523. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  2524. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  2525. bmsr |= BMSR_LSTATUS;
  2526. else
  2527. bmsr &= ~BMSR_LSTATUS;
  2528. }
  2529. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  2530. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  2531. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  2532. /* do nothing, just check for link up at the end */
  2533. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2534. u32 adv, new_adv;
  2535. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2536. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  2537. ADVERTISE_1000XPAUSE |
  2538. ADVERTISE_1000XPSE_ASYM |
  2539. ADVERTISE_SLCT);
  2540. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2541. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2542. new_adv |= ADVERTISE_1000XHALF;
  2543. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2544. new_adv |= ADVERTISE_1000XFULL;
  2545. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  2546. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2547. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  2548. tg3_writephy(tp, MII_BMCR, bmcr);
  2549. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2550. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  2551. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2552. return err;
  2553. }
  2554. } else {
  2555. u32 new_bmcr;
  2556. bmcr &= ~BMCR_SPEED1000;
  2557. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  2558. if (tp->link_config.duplex == DUPLEX_FULL)
  2559. new_bmcr |= BMCR_FULLDPLX;
  2560. if (new_bmcr != bmcr) {
  2561. /* BMCR_SPEED1000 is a reserved bit that needs
  2562. * to be set on write.
  2563. */
  2564. new_bmcr |= BMCR_SPEED1000;
  2565. /* Force a linkdown */
  2566. if (netif_carrier_ok(tp->dev)) {
  2567. u32 adv;
  2568. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2569. adv &= ~(ADVERTISE_1000XFULL |
  2570. ADVERTISE_1000XHALF |
  2571. ADVERTISE_SLCT);
  2572. tg3_writephy(tp, MII_ADVERTISE, adv);
  2573. tg3_writephy(tp, MII_BMCR, bmcr |
  2574. BMCR_ANRESTART |
  2575. BMCR_ANENABLE);
  2576. udelay(10);
  2577. netif_carrier_off(tp->dev);
  2578. }
  2579. tg3_writephy(tp, MII_BMCR, new_bmcr);
  2580. bmcr = new_bmcr;
  2581. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2582. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2583. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2584. ASIC_REV_5714) {
  2585. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  2586. bmsr |= BMSR_LSTATUS;
  2587. else
  2588. bmsr &= ~BMSR_LSTATUS;
  2589. }
  2590. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2591. }
  2592. }
  2593. if (bmsr & BMSR_LSTATUS) {
  2594. current_speed = SPEED_1000;
  2595. current_link_up = 1;
  2596. if (bmcr & BMCR_FULLDPLX)
  2597. current_duplex = DUPLEX_FULL;
  2598. else
  2599. current_duplex = DUPLEX_HALF;
  2600. if (bmcr & BMCR_ANENABLE) {
  2601. u32 local_adv, remote_adv, common;
  2602. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  2603. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  2604. common = local_adv & remote_adv;
  2605. if (common & (ADVERTISE_1000XHALF |
  2606. ADVERTISE_1000XFULL)) {
  2607. if (common & ADVERTISE_1000XFULL)
  2608. current_duplex = DUPLEX_FULL;
  2609. else
  2610. current_duplex = DUPLEX_HALF;
  2611. tg3_setup_flow_control(tp, local_adv,
  2612. remote_adv);
  2613. }
  2614. else
  2615. current_link_up = 0;
  2616. }
  2617. }
  2618. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2619. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2620. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2621. tw32_f(MAC_MODE, tp->mac_mode);
  2622. udelay(40);
  2623. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2624. tp->link_config.active_speed = current_speed;
  2625. tp->link_config.active_duplex = current_duplex;
  2626. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2627. if (current_link_up)
  2628. netif_carrier_on(tp->dev);
  2629. else {
  2630. netif_carrier_off(tp->dev);
  2631. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2632. }
  2633. tg3_link_report(tp);
  2634. }
  2635. return err;
  2636. }
  2637. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  2638. {
  2639. if (tp->serdes_counter) {
  2640. /* Give autoneg time to complete. */
  2641. tp->serdes_counter--;
  2642. return;
  2643. }
  2644. if (!netif_carrier_ok(tp->dev) &&
  2645. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  2646. u32 bmcr;
  2647. tg3_readphy(tp, MII_BMCR, &bmcr);
  2648. if (bmcr & BMCR_ANENABLE) {
  2649. u32 phy1, phy2;
  2650. /* Select shadow register 0x1f */
  2651. tg3_writephy(tp, 0x1c, 0x7c00);
  2652. tg3_readphy(tp, 0x1c, &phy1);
  2653. /* Select expansion interrupt status register */
  2654. tg3_writephy(tp, 0x17, 0x0f01);
  2655. tg3_readphy(tp, 0x15, &phy2);
  2656. tg3_readphy(tp, 0x15, &phy2);
  2657. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  2658. /* We have signal detect and not receiving
  2659. * config code words, link is up by parallel
  2660. * detection.
  2661. */
  2662. bmcr &= ~BMCR_ANENABLE;
  2663. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  2664. tg3_writephy(tp, MII_BMCR, bmcr);
  2665. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  2666. }
  2667. }
  2668. }
  2669. else if (netif_carrier_ok(tp->dev) &&
  2670. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  2671. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  2672. u32 phy2;
  2673. /* Select expansion interrupt status register */
  2674. tg3_writephy(tp, 0x17, 0x0f01);
  2675. tg3_readphy(tp, 0x15, &phy2);
  2676. if (phy2 & 0x20) {
  2677. u32 bmcr;
  2678. /* Config code words received, turn on autoneg. */
  2679. tg3_readphy(tp, MII_BMCR, &bmcr);
  2680. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  2681. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2682. }
  2683. }
  2684. }
  2685. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  2686. {
  2687. int err;
  2688. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  2689. err = tg3_setup_fiber_phy(tp, force_reset);
  2690. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  2691. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  2692. } else {
  2693. err = tg3_setup_copper_phy(tp, force_reset);
  2694. }
  2695. if (tp->pci_chip_rev_id == CHIPREV_ID_5784_A0 ||
  2696. tp->pci_chip_rev_id == CHIPREV_ID_5784_A1) {
  2697. u32 val, scale;
  2698. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  2699. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  2700. scale = 65;
  2701. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  2702. scale = 6;
  2703. else
  2704. scale = 12;
  2705. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  2706. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  2707. tw32(GRC_MISC_CFG, val);
  2708. }
  2709. if (tp->link_config.active_speed == SPEED_1000 &&
  2710. tp->link_config.active_duplex == DUPLEX_HALF)
  2711. tw32(MAC_TX_LENGTHS,
  2712. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2713. (6 << TX_LENGTHS_IPG_SHIFT) |
  2714. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2715. else
  2716. tw32(MAC_TX_LENGTHS,
  2717. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2718. (6 << TX_LENGTHS_IPG_SHIFT) |
  2719. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2720. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2721. if (netif_carrier_ok(tp->dev)) {
  2722. tw32(HOSTCC_STAT_COAL_TICKS,
  2723. tp->coal.stats_block_coalesce_usecs);
  2724. } else {
  2725. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  2726. }
  2727. }
  2728. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  2729. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  2730. if (!netif_carrier_ok(tp->dev))
  2731. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  2732. tp->pwrmgmt_thresh;
  2733. else
  2734. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  2735. tw32(PCIE_PWR_MGMT_THRESH, val);
  2736. }
  2737. return err;
  2738. }
  2739. /* This is called whenever we suspect that the system chipset is re-
  2740. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  2741. * is bogus tx completions. We try to recover by setting the
  2742. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  2743. * in the workqueue.
  2744. */
  2745. static void tg3_tx_recover(struct tg3 *tp)
  2746. {
  2747. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  2748. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  2749. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  2750. "mapped I/O cycles to the network device, attempting to "
  2751. "recover. Please report the problem to the driver maintainer "
  2752. "and include system chipset information.\n", tp->dev->name);
  2753. spin_lock(&tp->lock);
  2754. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  2755. spin_unlock(&tp->lock);
  2756. }
  2757. static inline u32 tg3_tx_avail(struct tg3 *tp)
  2758. {
  2759. smp_mb();
  2760. return (tp->tx_pending -
  2761. ((tp->tx_prod - tp->tx_cons) & (TG3_TX_RING_SIZE - 1)));
  2762. }
  2763. /* Tigon3 never reports partial packet sends. So we do not
  2764. * need special logic to handle SKBs that have not had all
  2765. * of their frags sent yet, like SunGEM does.
  2766. */
  2767. static void tg3_tx(struct tg3 *tp)
  2768. {
  2769. u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
  2770. u32 sw_idx = tp->tx_cons;
  2771. while (sw_idx != hw_idx) {
  2772. struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
  2773. struct sk_buff *skb = ri->skb;
  2774. int i, tx_bug = 0;
  2775. if (unlikely(skb == NULL)) {
  2776. tg3_tx_recover(tp);
  2777. return;
  2778. }
  2779. pci_unmap_single(tp->pdev,
  2780. pci_unmap_addr(ri, mapping),
  2781. skb_headlen(skb),
  2782. PCI_DMA_TODEVICE);
  2783. ri->skb = NULL;
  2784. sw_idx = NEXT_TX(sw_idx);
  2785. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  2786. ri = &tp->tx_buffers[sw_idx];
  2787. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  2788. tx_bug = 1;
  2789. pci_unmap_page(tp->pdev,
  2790. pci_unmap_addr(ri, mapping),
  2791. skb_shinfo(skb)->frags[i].size,
  2792. PCI_DMA_TODEVICE);
  2793. sw_idx = NEXT_TX(sw_idx);
  2794. }
  2795. dev_kfree_skb(skb);
  2796. if (unlikely(tx_bug)) {
  2797. tg3_tx_recover(tp);
  2798. return;
  2799. }
  2800. }
  2801. tp->tx_cons = sw_idx;
  2802. /* Need to make the tx_cons update visible to tg3_start_xmit()
  2803. * before checking for netif_queue_stopped(). Without the
  2804. * memory barrier, there is a small possibility that tg3_start_xmit()
  2805. * will miss it and cause the queue to be stopped forever.
  2806. */
  2807. smp_mb();
  2808. if (unlikely(netif_queue_stopped(tp->dev) &&
  2809. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))) {
  2810. netif_tx_lock(tp->dev);
  2811. if (netif_queue_stopped(tp->dev) &&
  2812. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))
  2813. netif_wake_queue(tp->dev);
  2814. netif_tx_unlock(tp->dev);
  2815. }
  2816. }
  2817. /* Returns size of skb allocated or < 0 on error.
  2818. *
  2819. * We only need to fill in the address because the other members
  2820. * of the RX descriptor are invariant, see tg3_init_rings.
  2821. *
  2822. * Note the purposeful assymetry of cpu vs. chip accesses. For
  2823. * posting buffers we only dirty the first cache line of the RX
  2824. * descriptor (containing the address). Whereas for the RX status
  2825. * buffers the cpu only reads the last cacheline of the RX descriptor
  2826. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  2827. */
  2828. static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
  2829. int src_idx, u32 dest_idx_unmasked)
  2830. {
  2831. struct tg3_rx_buffer_desc *desc;
  2832. struct ring_info *map, *src_map;
  2833. struct sk_buff *skb;
  2834. dma_addr_t mapping;
  2835. int skb_size, dest_idx;
  2836. src_map = NULL;
  2837. switch (opaque_key) {
  2838. case RXD_OPAQUE_RING_STD:
  2839. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2840. desc = &tp->rx_std[dest_idx];
  2841. map = &tp->rx_std_buffers[dest_idx];
  2842. if (src_idx >= 0)
  2843. src_map = &tp->rx_std_buffers[src_idx];
  2844. skb_size = tp->rx_pkt_buf_sz;
  2845. break;
  2846. case RXD_OPAQUE_RING_JUMBO:
  2847. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2848. desc = &tp->rx_jumbo[dest_idx];
  2849. map = &tp->rx_jumbo_buffers[dest_idx];
  2850. if (src_idx >= 0)
  2851. src_map = &tp->rx_jumbo_buffers[src_idx];
  2852. skb_size = RX_JUMBO_PKT_BUF_SZ;
  2853. break;
  2854. default:
  2855. return -EINVAL;
  2856. };
  2857. /* Do not overwrite any of the map or rp information
  2858. * until we are sure we can commit to a new buffer.
  2859. *
  2860. * Callers depend upon this behavior and assume that
  2861. * we leave everything unchanged if we fail.
  2862. */
  2863. skb = netdev_alloc_skb(tp->dev, skb_size);
  2864. if (skb == NULL)
  2865. return -ENOMEM;
  2866. skb_reserve(skb, tp->rx_offset);
  2867. mapping = pci_map_single(tp->pdev, skb->data,
  2868. skb_size - tp->rx_offset,
  2869. PCI_DMA_FROMDEVICE);
  2870. map->skb = skb;
  2871. pci_unmap_addr_set(map, mapping, mapping);
  2872. if (src_map != NULL)
  2873. src_map->skb = NULL;
  2874. desc->addr_hi = ((u64)mapping >> 32);
  2875. desc->addr_lo = ((u64)mapping & 0xffffffff);
  2876. return skb_size;
  2877. }
  2878. /* We only need to move over in the address because the other
  2879. * members of the RX descriptor are invariant. See notes above
  2880. * tg3_alloc_rx_skb for full details.
  2881. */
  2882. static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
  2883. int src_idx, u32 dest_idx_unmasked)
  2884. {
  2885. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  2886. struct ring_info *src_map, *dest_map;
  2887. int dest_idx;
  2888. switch (opaque_key) {
  2889. case RXD_OPAQUE_RING_STD:
  2890. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2891. dest_desc = &tp->rx_std[dest_idx];
  2892. dest_map = &tp->rx_std_buffers[dest_idx];
  2893. src_desc = &tp->rx_std[src_idx];
  2894. src_map = &tp->rx_std_buffers[src_idx];
  2895. break;
  2896. case RXD_OPAQUE_RING_JUMBO:
  2897. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2898. dest_desc = &tp->rx_jumbo[dest_idx];
  2899. dest_map = &tp->rx_jumbo_buffers[dest_idx];
  2900. src_desc = &tp->rx_jumbo[src_idx];
  2901. src_map = &tp->rx_jumbo_buffers[src_idx];
  2902. break;
  2903. default:
  2904. return;
  2905. };
  2906. dest_map->skb = src_map->skb;
  2907. pci_unmap_addr_set(dest_map, mapping,
  2908. pci_unmap_addr(src_map, mapping));
  2909. dest_desc->addr_hi = src_desc->addr_hi;
  2910. dest_desc->addr_lo = src_desc->addr_lo;
  2911. src_map->skb = NULL;
  2912. }
  2913. #if TG3_VLAN_TAG_USED
  2914. static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
  2915. {
  2916. return vlan_hwaccel_receive_skb(skb, tp->vlgrp, vlan_tag);
  2917. }
  2918. #endif
  2919. /* The RX ring scheme is composed of multiple rings which post fresh
  2920. * buffers to the chip, and one special ring the chip uses to report
  2921. * status back to the host.
  2922. *
  2923. * The special ring reports the status of received packets to the
  2924. * host. The chip does not write into the original descriptor the
  2925. * RX buffer was obtained from. The chip simply takes the original
  2926. * descriptor as provided by the host, updates the status and length
  2927. * field, then writes this into the next status ring entry.
  2928. *
  2929. * Each ring the host uses to post buffers to the chip is described
  2930. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  2931. * it is first placed into the on-chip ram. When the packet's length
  2932. * is known, it walks down the TG3_BDINFO entries to select the ring.
  2933. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  2934. * which is within the range of the new packet's length is chosen.
  2935. *
  2936. * The "separate ring for rx status" scheme may sound queer, but it makes
  2937. * sense from a cache coherency perspective. If only the host writes
  2938. * to the buffer post rings, and only the chip writes to the rx status
  2939. * rings, then cache lines never move beyond shared-modified state.
  2940. * If both the host and chip were to write into the same ring, cache line
  2941. * eviction could occur since both entities want it in an exclusive state.
  2942. */
  2943. static int tg3_rx(struct tg3 *tp, int budget)
  2944. {
  2945. u32 work_mask, rx_std_posted = 0;
  2946. u32 sw_idx = tp->rx_rcb_ptr;
  2947. u16 hw_idx;
  2948. int received;
  2949. hw_idx = tp->hw_status->idx[0].rx_producer;
  2950. /*
  2951. * We need to order the read of hw_idx and the read of
  2952. * the opaque cookie.
  2953. */
  2954. rmb();
  2955. work_mask = 0;
  2956. received = 0;
  2957. while (sw_idx != hw_idx && budget > 0) {
  2958. struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
  2959. unsigned int len;
  2960. struct sk_buff *skb;
  2961. dma_addr_t dma_addr;
  2962. u32 opaque_key, desc_idx, *post_ptr;
  2963. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  2964. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  2965. if (opaque_key == RXD_OPAQUE_RING_STD) {
  2966. dma_addr = pci_unmap_addr(&tp->rx_std_buffers[desc_idx],
  2967. mapping);
  2968. skb = tp->rx_std_buffers[desc_idx].skb;
  2969. post_ptr = &tp->rx_std_ptr;
  2970. rx_std_posted++;
  2971. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  2972. dma_addr = pci_unmap_addr(&tp->rx_jumbo_buffers[desc_idx],
  2973. mapping);
  2974. skb = tp->rx_jumbo_buffers[desc_idx].skb;
  2975. post_ptr = &tp->rx_jumbo_ptr;
  2976. }
  2977. else {
  2978. goto next_pkt_nopost;
  2979. }
  2980. work_mask |= opaque_key;
  2981. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  2982. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  2983. drop_it:
  2984. tg3_recycle_rx(tp, opaque_key,
  2985. desc_idx, *post_ptr);
  2986. drop_it_no_recycle:
  2987. /* Other statistics kept track of by card. */
  2988. tp->net_stats.rx_dropped++;
  2989. goto next_pkt;
  2990. }
  2991. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4; /* omit crc */
  2992. if (len > RX_COPY_THRESHOLD
  2993. && tp->rx_offset == 2
  2994. /* rx_offset != 2 iff this is a 5701 card running
  2995. * in PCI-X mode [see tg3_get_invariants()] */
  2996. ) {
  2997. int skb_size;
  2998. skb_size = tg3_alloc_rx_skb(tp, opaque_key,
  2999. desc_idx, *post_ptr);
  3000. if (skb_size < 0)
  3001. goto drop_it;
  3002. pci_unmap_single(tp->pdev, dma_addr,
  3003. skb_size - tp->rx_offset,
  3004. PCI_DMA_FROMDEVICE);
  3005. skb_put(skb, len);
  3006. } else {
  3007. struct sk_buff *copy_skb;
  3008. tg3_recycle_rx(tp, opaque_key,
  3009. desc_idx, *post_ptr);
  3010. copy_skb = netdev_alloc_skb(tp->dev, len + 2);
  3011. if (copy_skb == NULL)
  3012. goto drop_it_no_recycle;
  3013. skb_reserve(copy_skb, 2);
  3014. skb_put(copy_skb, len);
  3015. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3016. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3017. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3018. /* We'll reuse the original ring buffer. */
  3019. skb = copy_skb;
  3020. }
  3021. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3022. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3023. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3024. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3025. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3026. else
  3027. skb->ip_summed = CHECKSUM_NONE;
  3028. skb->protocol = eth_type_trans(skb, tp->dev);
  3029. #if TG3_VLAN_TAG_USED
  3030. if (tp->vlgrp != NULL &&
  3031. desc->type_flags & RXD_FLAG_VLAN) {
  3032. tg3_vlan_rx(tp, skb,
  3033. desc->err_vlan & RXD_VLAN_MASK);
  3034. } else
  3035. #endif
  3036. netif_receive_skb(skb);
  3037. tp->dev->last_rx = jiffies;
  3038. received++;
  3039. budget--;
  3040. next_pkt:
  3041. (*post_ptr)++;
  3042. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3043. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  3044. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX +
  3045. TG3_64BIT_REG_LOW, idx);
  3046. work_mask &= ~RXD_OPAQUE_RING_STD;
  3047. rx_std_posted = 0;
  3048. }
  3049. next_pkt_nopost:
  3050. sw_idx++;
  3051. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3052. /* Refresh hw_idx to see if there is new work */
  3053. if (sw_idx == hw_idx) {
  3054. hw_idx = tp->hw_status->idx[0].rx_producer;
  3055. rmb();
  3056. }
  3057. }
  3058. /* ACK the status ring. */
  3059. tp->rx_rcb_ptr = sw_idx;
  3060. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
  3061. /* Refill RX ring(s). */
  3062. if (work_mask & RXD_OPAQUE_RING_STD) {
  3063. sw_idx = tp->rx_std_ptr % TG3_RX_RING_SIZE;
  3064. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  3065. sw_idx);
  3066. }
  3067. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3068. sw_idx = tp->rx_jumbo_ptr % TG3_RX_JUMBO_RING_SIZE;
  3069. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  3070. sw_idx);
  3071. }
  3072. mmiowb();
  3073. return received;
  3074. }
  3075. static int tg3_poll_work(struct tg3 *tp, int work_done, int budget)
  3076. {
  3077. struct tg3_hw_status *sblk = tp->hw_status;
  3078. /* handle link change and other phy events */
  3079. if (!(tp->tg3_flags &
  3080. (TG3_FLAG_USE_LINKCHG_REG |
  3081. TG3_FLAG_POLL_SERDES))) {
  3082. if (sblk->status & SD_STATUS_LINK_CHG) {
  3083. sblk->status = SD_STATUS_UPDATED |
  3084. (sblk->status & ~SD_STATUS_LINK_CHG);
  3085. spin_lock(&tp->lock);
  3086. tg3_setup_phy(tp, 0);
  3087. spin_unlock(&tp->lock);
  3088. }
  3089. }
  3090. /* run TX completion thread */
  3091. if (sblk->idx[0].tx_consumer != tp->tx_cons) {
  3092. tg3_tx(tp);
  3093. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3094. return work_done;
  3095. }
  3096. /* run RX thread, within the bounds set by NAPI.
  3097. * All RX "locking" is done by ensuring outside
  3098. * code synchronizes with tg3->napi.poll()
  3099. */
  3100. if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  3101. work_done += tg3_rx(tp, budget - work_done);
  3102. return work_done;
  3103. }
  3104. static int tg3_poll(struct napi_struct *napi, int budget)
  3105. {
  3106. struct tg3 *tp = container_of(napi, struct tg3, napi);
  3107. int work_done = 0;
  3108. struct tg3_hw_status *sblk = tp->hw_status;
  3109. while (1) {
  3110. work_done = tg3_poll_work(tp, work_done, budget);
  3111. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3112. goto tx_recovery;
  3113. if (unlikely(work_done >= budget))
  3114. break;
  3115. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  3116. /* tp->last_tag is used in tg3_restart_ints() below
  3117. * to tell the hw how much work has been processed,
  3118. * so we must read it before checking for more work.
  3119. */
  3120. tp->last_tag = sblk->status_tag;
  3121. rmb();
  3122. } else
  3123. sblk->status &= ~SD_STATUS_UPDATED;
  3124. if (likely(!tg3_has_work(tp))) {
  3125. netif_rx_complete(tp->dev, napi);
  3126. tg3_restart_ints(tp);
  3127. break;
  3128. }
  3129. }
  3130. return work_done;
  3131. tx_recovery:
  3132. /* work_done is guaranteed to be less than budget. */
  3133. netif_rx_complete(tp->dev, napi);
  3134. schedule_work(&tp->reset_task);
  3135. return work_done;
  3136. }
  3137. static void tg3_irq_quiesce(struct tg3 *tp)
  3138. {
  3139. BUG_ON(tp->irq_sync);
  3140. tp->irq_sync = 1;
  3141. smp_mb();
  3142. synchronize_irq(tp->pdev->irq);
  3143. }
  3144. static inline int tg3_irq_sync(struct tg3 *tp)
  3145. {
  3146. return tp->irq_sync;
  3147. }
  3148. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  3149. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  3150. * with as well. Most of the time, this is not necessary except when
  3151. * shutting down the device.
  3152. */
  3153. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  3154. {
  3155. spin_lock_bh(&tp->lock);
  3156. if (irq_sync)
  3157. tg3_irq_quiesce(tp);
  3158. }
  3159. static inline void tg3_full_unlock(struct tg3 *tp)
  3160. {
  3161. spin_unlock_bh(&tp->lock);
  3162. }
  3163. /* One-shot MSI handler - Chip automatically disables interrupt
  3164. * after sending MSI so driver doesn't have to do it.
  3165. */
  3166. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  3167. {
  3168. struct net_device *dev = dev_id;
  3169. struct tg3 *tp = netdev_priv(dev);
  3170. prefetch(tp->hw_status);
  3171. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3172. if (likely(!tg3_irq_sync(tp)))
  3173. netif_rx_schedule(dev, &tp->napi);
  3174. return IRQ_HANDLED;
  3175. }
  3176. /* MSI ISR - No need to check for interrupt sharing and no need to
  3177. * flush status block and interrupt mailbox. PCI ordering rules
  3178. * guarantee that MSI will arrive after the status block.
  3179. */
  3180. static irqreturn_t tg3_msi(int irq, void *dev_id)
  3181. {
  3182. struct net_device *dev = dev_id;
  3183. struct tg3 *tp = netdev_priv(dev);
  3184. prefetch(tp->hw_status);
  3185. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3186. /*
  3187. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3188. * chip-internal interrupt pending events.
  3189. * Writing non-zero to intr-mbox-0 additional tells the
  3190. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3191. * event coalescing.
  3192. */
  3193. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3194. if (likely(!tg3_irq_sync(tp)))
  3195. netif_rx_schedule(dev, &tp->napi);
  3196. return IRQ_RETVAL(1);
  3197. }
  3198. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  3199. {
  3200. struct net_device *dev = dev_id;
  3201. struct tg3 *tp = netdev_priv(dev);
  3202. struct tg3_hw_status *sblk = tp->hw_status;
  3203. unsigned int handled = 1;
  3204. /* In INTx mode, it is possible for the interrupt to arrive at
  3205. * the CPU before the status block posted prior to the interrupt.
  3206. * Reading the PCI State register will confirm whether the
  3207. * interrupt is ours and will flush the status block.
  3208. */
  3209. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  3210. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3211. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3212. handled = 0;
  3213. goto out;
  3214. }
  3215. }
  3216. /*
  3217. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3218. * chip-internal interrupt pending events.
  3219. * Writing non-zero to intr-mbox-0 additional tells the
  3220. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3221. * event coalescing.
  3222. *
  3223. * Flush the mailbox to de-assert the IRQ immediately to prevent
  3224. * spurious interrupts. The flush impacts performance but
  3225. * excessive spurious interrupts can be worse in some cases.
  3226. */
  3227. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3228. if (tg3_irq_sync(tp))
  3229. goto out;
  3230. sblk->status &= ~SD_STATUS_UPDATED;
  3231. if (likely(tg3_has_work(tp))) {
  3232. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3233. netif_rx_schedule(dev, &tp->napi);
  3234. } else {
  3235. /* No work, shared interrupt perhaps? re-enable
  3236. * interrupts, and flush that PCI write
  3237. */
  3238. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  3239. 0x00000000);
  3240. }
  3241. out:
  3242. return IRQ_RETVAL(handled);
  3243. }
  3244. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  3245. {
  3246. struct net_device *dev = dev_id;
  3247. struct tg3 *tp = netdev_priv(dev);
  3248. struct tg3_hw_status *sblk = tp->hw_status;
  3249. unsigned int handled = 1;
  3250. /* In INTx mode, it is possible for the interrupt to arrive at
  3251. * the CPU before the status block posted prior to the interrupt.
  3252. * Reading the PCI State register will confirm whether the
  3253. * interrupt is ours and will flush the status block.
  3254. */
  3255. if (unlikely(sblk->status_tag == tp->last_tag)) {
  3256. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3257. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3258. handled = 0;
  3259. goto out;
  3260. }
  3261. }
  3262. /*
  3263. * writing any value to intr-mbox-0 clears PCI INTA# and
  3264. * chip-internal interrupt pending events.
  3265. * writing non-zero to intr-mbox-0 additional tells the
  3266. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3267. * event coalescing.
  3268. *
  3269. * Flush the mailbox to de-assert the IRQ immediately to prevent
  3270. * spurious interrupts. The flush impacts performance but
  3271. * excessive spurious interrupts can be worse in some cases.
  3272. */
  3273. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3274. if (tg3_irq_sync(tp))
  3275. goto out;
  3276. if (netif_rx_schedule_prep(dev, &tp->napi)) {
  3277. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3278. /* Update last_tag to mark that this status has been
  3279. * seen. Because interrupt may be shared, we may be
  3280. * racing with tg3_poll(), so only update last_tag
  3281. * if tg3_poll() is not scheduled.
  3282. */
  3283. tp->last_tag = sblk->status_tag;
  3284. __netif_rx_schedule(dev, &tp->napi);
  3285. }
  3286. out:
  3287. return IRQ_RETVAL(handled);
  3288. }
  3289. /* ISR for interrupt test */
  3290. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  3291. {
  3292. struct net_device *dev = dev_id;
  3293. struct tg3 *tp = netdev_priv(dev);
  3294. struct tg3_hw_status *sblk = tp->hw_status;
  3295. if ((sblk->status & SD_STATUS_UPDATED) ||
  3296. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3297. tg3_disable_ints(tp);
  3298. return IRQ_RETVAL(1);
  3299. }
  3300. return IRQ_RETVAL(0);
  3301. }
  3302. static int tg3_init_hw(struct tg3 *, int);
  3303. static int tg3_halt(struct tg3 *, int, int);
  3304. /* Restart hardware after configuration changes, self-test, etc.
  3305. * Invoked with tp->lock held.
  3306. */
  3307. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  3308. {
  3309. int err;
  3310. err = tg3_init_hw(tp, reset_phy);
  3311. if (err) {
  3312. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  3313. "aborting.\n", tp->dev->name);
  3314. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  3315. tg3_full_unlock(tp);
  3316. del_timer_sync(&tp->timer);
  3317. tp->irq_sync = 0;
  3318. napi_enable(&tp->napi);
  3319. dev_close(tp->dev);
  3320. tg3_full_lock(tp, 0);
  3321. }
  3322. return err;
  3323. }
  3324. #ifdef CONFIG_NET_POLL_CONTROLLER
  3325. static void tg3_poll_controller(struct net_device *dev)
  3326. {
  3327. struct tg3 *tp = netdev_priv(dev);
  3328. tg3_interrupt(tp->pdev->irq, dev);
  3329. }
  3330. #endif
  3331. static void tg3_reset_task(struct work_struct *work)
  3332. {
  3333. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  3334. unsigned int restart_timer;
  3335. tg3_full_lock(tp, 0);
  3336. if (!netif_running(tp->dev)) {
  3337. tg3_full_unlock(tp);
  3338. return;
  3339. }
  3340. tg3_full_unlock(tp);
  3341. tg3_netif_stop(tp);
  3342. tg3_full_lock(tp, 1);
  3343. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  3344. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  3345. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  3346. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  3347. tp->write32_rx_mbox = tg3_write_flush_reg32;
  3348. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  3349. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  3350. }
  3351. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  3352. if (tg3_init_hw(tp, 1))
  3353. goto out;
  3354. tg3_netif_start(tp);
  3355. if (restart_timer)
  3356. mod_timer(&tp->timer, jiffies + 1);
  3357. out:
  3358. tg3_full_unlock(tp);
  3359. }
  3360. static void tg3_dump_short_state(struct tg3 *tp)
  3361. {
  3362. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  3363. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  3364. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  3365. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  3366. }
  3367. static void tg3_tx_timeout(struct net_device *dev)
  3368. {
  3369. struct tg3 *tp = netdev_priv(dev);
  3370. if (netif_msg_tx_err(tp)) {
  3371. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  3372. dev->name);
  3373. tg3_dump_short_state(tp);
  3374. }
  3375. schedule_work(&tp->reset_task);
  3376. }
  3377. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  3378. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  3379. {
  3380. u32 base = (u32) mapping & 0xffffffff;
  3381. return ((base > 0xffffdcc0) &&
  3382. (base + len + 8 < base));
  3383. }
  3384. /* Test for DMA addresses > 40-bit */
  3385. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  3386. int len)
  3387. {
  3388. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  3389. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  3390. return (((u64) mapping + len) > DMA_40BIT_MASK);
  3391. return 0;
  3392. #else
  3393. return 0;
  3394. #endif
  3395. }
  3396. static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
  3397. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  3398. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  3399. u32 last_plus_one, u32 *start,
  3400. u32 base_flags, u32 mss)
  3401. {
  3402. struct sk_buff *new_skb = skb_copy(skb, GFP_ATOMIC);
  3403. dma_addr_t new_addr = 0;
  3404. u32 entry = *start;
  3405. int i, ret = 0;
  3406. if (!new_skb) {
  3407. ret = -1;
  3408. } else {
  3409. /* New SKB is guaranteed to be linear. */
  3410. entry = *start;
  3411. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  3412. PCI_DMA_TODEVICE);
  3413. /* Make sure new skb does not cross any 4G boundaries.
  3414. * Drop the packet if it does.
  3415. */
  3416. if (tg3_4g_overflow_test(new_addr, new_skb->len)) {
  3417. ret = -1;
  3418. dev_kfree_skb(new_skb);
  3419. new_skb = NULL;
  3420. } else {
  3421. tg3_set_txd(tp, entry, new_addr, new_skb->len,
  3422. base_flags, 1 | (mss << 1));
  3423. *start = NEXT_TX(entry);
  3424. }
  3425. }
  3426. /* Now clean up the sw ring entries. */
  3427. i = 0;
  3428. while (entry != last_plus_one) {
  3429. int len;
  3430. if (i == 0)
  3431. len = skb_headlen(skb);
  3432. else
  3433. len = skb_shinfo(skb)->frags[i-1].size;
  3434. pci_unmap_single(tp->pdev,
  3435. pci_unmap_addr(&tp->tx_buffers[entry], mapping),
  3436. len, PCI_DMA_TODEVICE);
  3437. if (i == 0) {
  3438. tp->tx_buffers[entry].skb = new_skb;
  3439. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, new_addr);
  3440. } else {
  3441. tp->tx_buffers[entry].skb = NULL;
  3442. }
  3443. entry = NEXT_TX(entry);
  3444. i++;
  3445. }
  3446. dev_kfree_skb(skb);
  3447. return ret;
  3448. }
  3449. static void tg3_set_txd(struct tg3 *tp, int entry,
  3450. dma_addr_t mapping, int len, u32 flags,
  3451. u32 mss_and_is_end)
  3452. {
  3453. struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
  3454. int is_end = (mss_and_is_end & 0x1);
  3455. u32 mss = (mss_and_is_end >> 1);
  3456. u32 vlan_tag = 0;
  3457. if (is_end)
  3458. flags |= TXD_FLAG_END;
  3459. if (flags & TXD_FLAG_VLAN) {
  3460. vlan_tag = flags >> 16;
  3461. flags &= 0xffff;
  3462. }
  3463. vlan_tag |= (mss << TXD_MSS_SHIFT);
  3464. txd->addr_hi = ((u64) mapping >> 32);
  3465. txd->addr_lo = ((u64) mapping & 0xffffffff);
  3466. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  3467. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  3468. }
  3469. /* hard_start_xmit for devices that don't have any bugs and
  3470. * support TG3_FLG2_HW_TSO_2 only.
  3471. */
  3472. static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  3473. {
  3474. struct tg3 *tp = netdev_priv(dev);
  3475. dma_addr_t mapping;
  3476. u32 len, entry, base_flags, mss;
  3477. len = skb_headlen(skb);
  3478. /* We are running in BH disabled context with netif_tx_lock
  3479. * and TX reclaim runs via tp->napi.poll inside of a software
  3480. * interrupt. Furthermore, IRQ processing runs lockless so we have
  3481. * no IRQ context deadlocks to worry about either. Rejoice!
  3482. */
  3483. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  3484. if (!netif_queue_stopped(dev)) {
  3485. netif_stop_queue(dev);
  3486. /* This is a hard error, log it. */
  3487. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  3488. "queue awake!\n", dev->name);
  3489. }
  3490. return NETDEV_TX_BUSY;
  3491. }
  3492. entry = tp->tx_prod;
  3493. base_flags = 0;
  3494. mss = 0;
  3495. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  3496. int tcp_opt_len, ip_tcp_len;
  3497. if (skb_header_cloned(skb) &&
  3498. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  3499. dev_kfree_skb(skb);
  3500. goto out_unlock;
  3501. }
  3502. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  3503. mss |= (skb_headlen(skb) - ETH_HLEN) << 9;
  3504. else {
  3505. struct iphdr *iph = ip_hdr(skb);
  3506. tcp_opt_len = tcp_optlen(skb);
  3507. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  3508. iph->check = 0;
  3509. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  3510. mss |= (ip_tcp_len + tcp_opt_len) << 9;
  3511. }
  3512. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  3513. TXD_FLAG_CPU_POST_DMA);
  3514. tcp_hdr(skb)->check = 0;
  3515. }
  3516. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  3517. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  3518. #if TG3_VLAN_TAG_USED
  3519. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  3520. base_flags |= (TXD_FLAG_VLAN |
  3521. (vlan_tx_tag_get(skb) << 16));
  3522. #endif
  3523. /* Queue skb data, a.k.a. the main skb fragment. */
  3524. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  3525. tp->tx_buffers[entry].skb = skb;
  3526. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3527. tg3_set_txd(tp, entry, mapping, len, base_flags,
  3528. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  3529. entry = NEXT_TX(entry);
  3530. /* Now loop through additional data fragments, and queue them. */
  3531. if (skb_shinfo(skb)->nr_frags > 0) {
  3532. unsigned int i, last;
  3533. last = skb_shinfo(skb)->nr_frags - 1;
  3534. for (i = 0; i <= last; i++) {
  3535. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  3536. len = frag->size;
  3537. mapping = pci_map_page(tp->pdev,
  3538. frag->page,
  3539. frag->page_offset,
  3540. len, PCI_DMA_TODEVICE);
  3541. tp->tx_buffers[entry].skb = NULL;
  3542. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3543. tg3_set_txd(tp, entry, mapping, len,
  3544. base_flags, (i == last) | (mss << 1));
  3545. entry = NEXT_TX(entry);
  3546. }
  3547. }
  3548. /* Packets are ready, update Tx producer idx local and on card. */
  3549. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  3550. tp->tx_prod = entry;
  3551. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  3552. netif_stop_queue(dev);
  3553. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  3554. netif_wake_queue(tp->dev);
  3555. }
  3556. out_unlock:
  3557. mmiowb();
  3558. dev->trans_start = jiffies;
  3559. return NETDEV_TX_OK;
  3560. }
  3561. static int tg3_start_xmit_dma_bug(struct sk_buff *, struct net_device *);
  3562. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  3563. * TSO header is greater than 80 bytes.
  3564. */
  3565. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  3566. {
  3567. struct sk_buff *segs, *nskb;
  3568. /* Estimate the number of fragments in the worst case */
  3569. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))) {
  3570. netif_stop_queue(tp->dev);
  3571. if (tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))
  3572. return NETDEV_TX_BUSY;
  3573. netif_wake_queue(tp->dev);
  3574. }
  3575. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  3576. if (unlikely(IS_ERR(segs)))
  3577. goto tg3_tso_bug_end;
  3578. do {
  3579. nskb = segs;
  3580. segs = segs->next;
  3581. nskb->next = NULL;
  3582. tg3_start_xmit_dma_bug(nskb, tp->dev);
  3583. } while (segs);
  3584. tg3_tso_bug_end:
  3585. dev_kfree_skb(skb);
  3586. return NETDEV_TX_OK;
  3587. }
  3588. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  3589. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  3590. */
  3591. static int tg3_start_xmit_dma_bug(struct sk_buff *skb, struct net_device *dev)
  3592. {
  3593. struct tg3 *tp = netdev_priv(dev);
  3594. dma_addr_t mapping;
  3595. u32 len, entry, base_flags, mss;
  3596. int would_hit_hwbug;
  3597. len = skb_headlen(skb);
  3598. /* We are running in BH disabled context with netif_tx_lock
  3599. * and TX reclaim runs via tp->napi.poll inside of a software
  3600. * interrupt. Furthermore, IRQ processing runs lockless so we have
  3601. * no IRQ context deadlocks to worry about either. Rejoice!
  3602. */
  3603. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  3604. if (!netif_queue_stopped(dev)) {
  3605. netif_stop_queue(dev);
  3606. /* This is a hard error, log it. */
  3607. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  3608. "queue awake!\n", dev->name);
  3609. }
  3610. return NETDEV_TX_BUSY;
  3611. }
  3612. entry = tp->tx_prod;
  3613. base_flags = 0;
  3614. if (skb->ip_summed == CHECKSUM_PARTIAL)
  3615. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  3616. mss = 0;
  3617. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  3618. struct iphdr *iph;
  3619. int tcp_opt_len, ip_tcp_len, hdr_len;
  3620. if (skb_header_cloned(skb) &&
  3621. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  3622. dev_kfree_skb(skb);
  3623. goto out_unlock;
  3624. }
  3625. tcp_opt_len = tcp_optlen(skb);
  3626. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  3627. hdr_len = ip_tcp_len + tcp_opt_len;
  3628. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  3629. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  3630. return (tg3_tso_bug(tp, skb));
  3631. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  3632. TXD_FLAG_CPU_POST_DMA);
  3633. iph = ip_hdr(skb);
  3634. iph->check = 0;
  3635. iph->tot_len = htons(mss + hdr_len);
  3636. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  3637. tcp_hdr(skb)->check = 0;
  3638. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  3639. } else
  3640. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  3641. iph->daddr, 0,
  3642. IPPROTO_TCP,
  3643. 0);
  3644. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  3645. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  3646. if (tcp_opt_len || iph->ihl > 5) {
  3647. int tsflags;
  3648. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  3649. mss |= (tsflags << 11);
  3650. }
  3651. } else {
  3652. if (tcp_opt_len || iph->ihl > 5) {
  3653. int tsflags;
  3654. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  3655. base_flags |= tsflags << 12;
  3656. }
  3657. }
  3658. }
  3659. #if TG3_VLAN_TAG_USED
  3660. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  3661. base_flags |= (TXD_FLAG_VLAN |
  3662. (vlan_tx_tag_get(skb) << 16));
  3663. #endif
  3664. /* Queue skb data, a.k.a. the main skb fragment. */
  3665. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  3666. tp->tx_buffers[entry].skb = skb;
  3667. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3668. would_hit_hwbug = 0;
  3669. if (tg3_4g_overflow_test(mapping, len))
  3670. would_hit_hwbug = 1;
  3671. tg3_set_txd(tp, entry, mapping, len, base_flags,
  3672. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  3673. entry = NEXT_TX(entry);
  3674. /* Now loop through additional data fragments, and queue them. */
  3675. if (skb_shinfo(skb)->nr_frags > 0) {
  3676. unsigned int i, last;
  3677. last = skb_shinfo(skb)->nr_frags - 1;
  3678. for (i = 0; i <= last; i++) {
  3679. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  3680. len = frag->size;
  3681. mapping = pci_map_page(tp->pdev,
  3682. frag->page,
  3683. frag->page_offset,
  3684. len, PCI_DMA_TODEVICE);
  3685. tp->tx_buffers[entry].skb = NULL;
  3686. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3687. if (tg3_4g_overflow_test(mapping, len))
  3688. would_hit_hwbug = 1;
  3689. if (tg3_40bit_overflow_test(tp, mapping, len))
  3690. would_hit_hwbug = 1;
  3691. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  3692. tg3_set_txd(tp, entry, mapping, len,
  3693. base_flags, (i == last)|(mss << 1));
  3694. else
  3695. tg3_set_txd(tp, entry, mapping, len,
  3696. base_flags, (i == last));
  3697. entry = NEXT_TX(entry);
  3698. }
  3699. }
  3700. if (would_hit_hwbug) {
  3701. u32 last_plus_one = entry;
  3702. u32 start;
  3703. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  3704. start &= (TG3_TX_RING_SIZE - 1);
  3705. /* If the workaround fails due to memory/mapping
  3706. * failure, silently drop this packet.
  3707. */
  3708. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  3709. &start, base_flags, mss))
  3710. goto out_unlock;
  3711. entry = start;
  3712. }
  3713. /* Packets are ready, update Tx producer idx local and on card. */
  3714. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  3715. tp->tx_prod = entry;
  3716. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  3717. netif_stop_queue(dev);
  3718. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  3719. netif_wake_queue(tp->dev);
  3720. }
  3721. out_unlock:
  3722. mmiowb();
  3723. dev->trans_start = jiffies;
  3724. return NETDEV_TX_OK;
  3725. }
  3726. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  3727. int new_mtu)
  3728. {
  3729. dev->mtu = new_mtu;
  3730. if (new_mtu > ETH_DATA_LEN) {
  3731. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  3732. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  3733. ethtool_op_set_tso(dev, 0);
  3734. }
  3735. else
  3736. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  3737. } else {
  3738. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  3739. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  3740. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  3741. }
  3742. }
  3743. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  3744. {
  3745. struct tg3 *tp = netdev_priv(dev);
  3746. int err;
  3747. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  3748. return -EINVAL;
  3749. if (!netif_running(dev)) {
  3750. /* We'll just catch it later when the
  3751. * device is up'd.
  3752. */
  3753. tg3_set_mtu(dev, tp, new_mtu);
  3754. return 0;
  3755. }
  3756. tg3_netif_stop(tp);
  3757. tg3_full_lock(tp, 1);
  3758. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  3759. tg3_set_mtu(dev, tp, new_mtu);
  3760. err = tg3_restart_hw(tp, 0);
  3761. if (!err)
  3762. tg3_netif_start(tp);
  3763. tg3_full_unlock(tp);
  3764. return err;
  3765. }
  3766. /* Free up pending packets in all rx/tx rings.
  3767. *
  3768. * The chip has been shut down and the driver detached from
  3769. * the networking, so no interrupts or new tx packets will
  3770. * end up in the driver. tp->{tx,}lock is not held and we are not
  3771. * in an interrupt context and thus may sleep.
  3772. */
  3773. static void tg3_free_rings(struct tg3 *tp)
  3774. {
  3775. struct ring_info *rxp;
  3776. int i;
  3777. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  3778. rxp = &tp->rx_std_buffers[i];
  3779. if (rxp->skb == NULL)
  3780. continue;
  3781. pci_unmap_single(tp->pdev,
  3782. pci_unmap_addr(rxp, mapping),
  3783. tp->rx_pkt_buf_sz - tp->rx_offset,
  3784. PCI_DMA_FROMDEVICE);
  3785. dev_kfree_skb_any(rxp->skb);
  3786. rxp->skb = NULL;
  3787. }
  3788. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  3789. rxp = &tp->rx_jumbo_buffers[i];
  3790. if (rxp->skb == NULL)
  3791. continue;
  3792. pci_unmap_single(tp->pdev,
  3793. pci_unmap_addr(rxp, mapping),
  3794. RX_JUMBO_PKT_BUF_SZ - tp->rx_offset,
  3795. PCI_DMA_FROMDEVICE);
  3796. dev_kfree_skb_any(rxp->skb);
  3797. rxp->skb = NULL;
  3798. }
  3799. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  3800. struct tx_ring_info *txp;
  3801. struct sk_buff *skb;
  3802. int j;
  3803. txp = &tp->tx_buffers[i];
  3804. skb = txp->skb;
  3805. if (skb == NULL) {
  3806. i++;
  3807. continue;
  3808. }
  3809. pci_unmap_single(tp->pdev,
  3810. pci_unmap_addr(txp, mapping),
  3811. skb_headlen(skb),
  3812. PCI_DMA_TODEVICE);
  3813. txp->skb = NULL;
  3814. i++;
  3815. for (j = 0; j < skb_shinfo(skb)->nr_frags; j++) {
  3816. txp = &tp->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  3817. pci_unmap_page(tp->pdev,
  3818. pci_unmap_addr(txp, mapping),
  3819. skb_shinfo(skb)->frags[j].size,
  3820. PCI_DMA_TODEVICE);
  3821. i++;
  3822. }
  3823. dev_kfree_skb_any(skb);
  3824. }
  3825. }
  3826. /* Initialize tx/rx rings for packet processing.
  3827. *
  3828. * The chip has been shut down and the driver detached from
  3829. * the networking, so no interrupts or new tx packets will
  3830. * end up in the driver. tp->{tx,}lock are held and thus
  3831. * we may not sleep.
  3832. */
  3833. static int tg3_init_rings(struct tg3 *tp)
  3834. {
  3835. u32 i;
  3836. /* Free up all the SKBs. */
  3837. tg3_free_rings(tp);
  3838. /* Zero out all descriptors. */
  3839. memset(tp->rx_std, 0, TG3_RX_RING_BYTES);
  3840. memset(tp->rx_jumbo, 0, TG3_RX_JUMBO_RING_BYTES);
  3841. memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  3842. memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
  3843. tp->rx_pkt_buf_sz = RX_PKT_BUF_SZ;
  3844. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  3845. (tp->dev->mtu > ETH_DATA_LEN))
  3846. tp->rx_pkt_buf_sz = RX_JUMBO_PKT_BUF_SZ;
  3847. /* Initialize invariants of the rings, we only set this
  3848. * stuff once. This works because the card does not
  3849. * write into the rx buffer posting rings.
  3850. */
  3851. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  3852. struct tg3_rx_buffer_desc *rxd;
  3853. rxd = &tp->rx_std[i];
  3854. rxd->idx_len = (tp->rx_pkt_buf_sz - tp->rx_offset - 64)
  3855. << RXD_LEN_SHIFT;
  3856. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  3857. rxd->opaque = (RXD_OPAQUE_RING_STD |
  3858. (i << RXD_OPAQUE_INDEX_SHIFT));
  3859. }
  3860. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  3861. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  3862. struct tg3_rx_buffer_desc *rxd;
  3863. rxd = &tp->rx_jumbo[i];
  3864. rxd->idx_len = (RX_JUMBO_PKT_BUF_SZ - tp->rx_offset - 64)
  3865. << RXD_LEN_SHIFT;
  3866. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  3867. RXD_FLAG_JUMBO;
  3868. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  3869. (i << RXD_OPAQUE_INDEX_SHIFT));
  3870. }
  3871. }
  3872. /* Now allocate fresh SKBs for each rx ring. */
  3873. for (i = 0; i < tp->rx_pending; i++) {
  3874. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD, -1, i) < 0) {
  3875. printk(KERN_WARNING PFX
  3876. "%s: Using a smaller RX standard ring, "
  3877. "only %d out of %d buffers were allocated "
  3878. "successfully.\n",
  3879. tp->dev->name, i, tp->rx_pending);
  3880. if (i == 0)
  3881. return -ENOMEM;
  3882. tp->rx_pending = i;
  3883. break;
  3884. }
  3885. }
  3886. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  3887. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  3888. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
  3889. -1, i) < 0) {
  3890. printk(KERN_WARNING PFX
  3891. "%s: Using a smaller RX jumbo ring, "
  3892. "only %d out of %d buffers were "
  3893. "allocated successfully.\n",
  3894. tp->dev->name, i, tp->rx_jumbo_pending);
  3895. if (i == 0) {
  3896. tg3_free_rings(tp);
  3897. return -ENOMEM;
  3898. }
  3899. tp->rx_jumbo_pending = i;
  3900. break;
  3901. }
  3902. }
  3903. }
  3904. return 0;
  3905. }
  3906. /*
  3907. * Must not be invoked with interrupt sources disabled and
  3908. * the hardware shutdown down.
  3909. */
  3910. static void tg3_free_consistent(struct tg3 *tp)
  3911. {
  3912. kfree(tp->rx_std_buffers);
  3913. tp->rx_std_buffers = NULL;
  3914. if (tp->rx_std) {
  3915. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3916. tp->rx_std, tp->rx_std_mapping);
  3917. tp->rx_std = NULL;
  3918. }
  3919. if (tp->rx_jumbo) {
  3920. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3921. tp->rx_jumbo, tp->rx_jumbo_mapping);
  3922. tp->rx_jumbo = NULL;
  3923. }
  3924. if (tp->rx_rcb) {
  3925. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3926. tp->rx_rcb, tp->rx_rcb_mapping);
  3927. tp->rx_rcb = NULL;
  3928. }
  3929. if (tp->tx_ring) {
  3930. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3931. tp->tx_ring, tp->tx_desc_mapping);
  3932. tp->tx_ring = NULL;
  3933. }
  3934. if (tp->hw_status) {
  3935. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  3936. tp->hw_status, tp->status_mapping);
  3937. tp->hw_status = NULL;
  3938. }
  3939. if (tp->hw_stats) {
  3940. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  3941. tp->hw_stats, tp->stats_mapping);
  3942. tp->hw_stats = NULL;
  3943. }
  3944. }
  3945. /*
  3946. * Must not be invoked with interrupt sources disabled and
  3947. * the hardware shutdown down. Can sleep.
  3948. */
  3949. static int tg3_alloc_consistent(struct tg3 *tp)
  3950. {
  3951. tp->rx_std_buffers = kzalloc((sizeof(struct ring_info) *
  3952. (TG3_RX_RING_SIZE +
  3953. TG3_RX_JUMBO_RING_SIZE)) +
  3954. (sizeof(struct tx_ring_info) *
  3955. TG3_TX_RING_SIZE),
  3956. GFP_KERNEL);
  3957. if (!tp->rx_std_buffers)
  3958. return -ENOMEM;
  3959. tp->rx_jumbo_buffers = &tp->rx_std_buffers[TG3_RX_RING_SIZE];
  3960. tp->tx_buffers = (struct tx_ring_info *)
  3961. &tp->rx_jumbo_buffers[TG3_RX_JUMBO_RING_SIZE];
  3962. tp->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3963. &tp->rx_std_mapping);
  3964. if (!tp->rx_std)
  3965. goto err_out;
  3966. tp->rx_jumbo = pci_alloc_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3967. &tp->rx_jumbo_mapping);
  3968. if (!tp->rx_jumbo)
  3969. goto err_out;
  3970. tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3971. &tp->rx_rcb_mapping);
  3972. if (!tp->rx_rcb)
  3973. goto err_out;
  3974. tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3975. &tp->tx_desc_mapping);
  3976. if (!tp->tx_ring)
  3977. goto err_out;
  3978. tp->hw_status = pci_alloc_consistent(tp->pdev,
  3979. TG3_HW_STATUS_SIZE,
  3980. &tp->status_mapping);
  3981. if (!tp->hw_status)
  3982. goto err_out;
  3983. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  3984. sizeof(struct tg3_hw_stats),
  3985. &tp->stats_mapping);
  3986. if (!tp->hw_stats)
  3987. goto err_out;
  3988. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  3989. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  3990. return 0;
  3991. err_out:
  3992. tg3_free_consistent(tp);
  3993. return -ENOMEM;
  3994. }
  3995. #define MAX_WAIT_CNT 1000
  3996. /* To stop a block, clear the enable bit and poll till it
  3997. * clears. tp->lock is held.
  3998. */
  3999. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  4000. {
  4001. unsigned int i;
  4002. u32 val;
  4003. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  4004. switch (ofs) {
  4005. case RCVLSC_MODE:
  4006. case DMAC_MODE:
  4007. case MBFREE_MODE:
  4008. case BUFMGR_MODE:
  4009. case MEMARB_MODE:
  4010. /* We can't enable/disable these bits of the
  4011. * 5705/5750, just say success.
  4012. */
  4013. return 0;
  4014. default:
  4015. break;
  4016. };
  4017. }
  4018. val = tr32(ofs);
  4019. val &= ~enable_bit;
  4020. tw32_f(ofs, val);
  4021. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4022. udelay(100);
  4023. val = tr32(ofs);
  4024. if ((val & enable_bit) == 0)
  4025. break;
  4026. }
  4027. if (i == MAX_WAIT_CNT && !silent) {
  4028. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  4029. "ofs=%lx enable_bit=%x\n",
  4030. ofs, enable_bit);
  4031. return -ENODEV;
  4032. }
  4033. return 0;
  4034. }
  4035. /* tp->lock is held. */
  4036. static int tg3_abort_hw(struct tg3 *tp, int silent)
  4037. {
  4038. int i, err;
  4039. tg3_disable_ints(tp);
  4040. tp->rx_mode &= ~RX_MODE_ENABLE;
  4041. tw32_f(MAC_RX_MODE, tp->rx_mode);
  4042. udelay(10);
  4043. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  4044. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  4045. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  4046. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  4047. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  4048. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  4049. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  4050. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  4051. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  4052. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  4053. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  4054. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  4055. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  4056. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  4057. tw32_f(MAC_MODE, tp->mac_mode);
  4058. udelay(40);
  4059. tp->tx_mode &= ~TX_MODE_ENABLE;
  4060. tw32_f(MAC_TX_MODE, tp->tx_mode);
  4061. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4062. udelay(100);
  4063. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  4064. break;
  4065. }
  4066. if (i >= MAX_WAIT_CNT) {
  4067. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  4068. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  4069. tp->dev->name, tr32(MAC_TX_MODE));
  4070. err |= -ENODEV;
  4071. }
  4072. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  4073. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  4074. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  4075. tw32(FTQ_RESET, 0xffffffff);
  4076. tw32(FTQ_RESET, 0x00000000);
  4077. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  4078. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  4079. if (tp->hw_status)
  4080. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4081. if (tp->hw_stats)
  4082. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4083. return err;
  4084. }
  4085. /* tp->lock is held. */
  4086. static int tg3_nvram_lock(struct tg3 *tp)
  4087. {
  4088. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  4089. int i;
  4090. if (tp->nvram_lock_cnt == 0) {
  4091. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  4092. for (i = 0; i < 8000; i++) {
  4093. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  4094. break;
  4095. udelay(20);
  4096. }
  4097. if (i == 8000) {
  4098. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  4099. return -ENODEV;
  4100. }
  4101. }
  4102. tp->nvram_lock_cnt++;
  4103. }
  4104. return 0;
  4105. }
  4106. /* tp->lock is held. */
  4107. static void tg3_nvram_unlock(struct tg3 *tp)
  4108. {
  4109. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  4110. if (tp->nvram_lock_cnt > 0)
  4111. tp->nvram_lock_cnt--;
  4112. if (tp->nvram_lock_cnt == 0)
  4113. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  4114. }
  4115. }
  4116. /* tp->lock is held. */
  4117. static void tg3_enable_nvram_access(struct tg3 *tp)
  4118. {
  4119. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  4120. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  4121. u32 nvaccess = tr32(NVRAM_ACCESS);
  4122. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  4123. }
  4124. }
  4125. /* tp->lock is held. */
  4126. static void tg3_disable_nvram_access(struct tg3 *tp)
  4127. {
  4128. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  4129. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  4130. u32 nvaccess = tr32(NVRAM_ACCESS);
  4131. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  4132. }
  4133. }
  4134. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  4135. {
  4136. int i;
  4137. u32 apedata;
  4138. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  4139. if (apedata != APE_SEG_SIG_MAGIC)
  4140. return;
  4141. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  4142. if (apedata != APE_FW_STATUS_READY)
  4143. return;
  4144. /* Wait for up to 1 millisecond for APE to service previous event. */
  4145. for (i = 0; i < 10; i++) {
  4146. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  4147. return;
  4148. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  4149. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4150. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  4151. event | APE_EVENT_STATUS_EVENT_PENDING);
  4152. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  4153. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4154. break;
  4155. udelay(100);
  4156. }
  4157. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4158. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  4159. }
  4160. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  4161. {
  4162. u32 event;
  4163. u32 apedata;
  4164. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  4165. return;
  4166. switch (kind) {
  4167. case RESET_KIND_INIT:
  4168. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  4169. APE_HOST_SEG_SIG_MAGIC);
  4170. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  4171. APE_HOST_SEG_LEN_MAGIC);
  4172. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  4173. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  4174. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  4175. APE_HOST_DRIVER_ID_MAGIC);
  4176. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  4177. APE_HOST_BEHAV_NO_PHYLOCK);
  4178. event = APE_EVENT_STATUS_STATE_START;
  4179. break;
  4180. case RESET_KIND_SHUTDOWN:
  4181. event = APE_EVENT_STATUS_STATE_UNLOAD;
  4182. break;
  4183. case RESET_KIND_SUSPEND:
  4184. event = APE_EVENT_STATUS_STATE_SUSPEND;
  4185. break;
  4186. default:
  4187. return;
  4188. }
  4189. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  4190. tg3_ape_send_event(tp, event);
  4191. }
  4192. /* tp->lock is held. */
  4193. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  4194. {
  4195. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  4196. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  4197. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4198. switch (kind) {
  4199. case RESET_KIND_INIT:
  4200. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4201. DRV_STATE_START);
  4202. break;
  4203. case RESET_KIND_SHUTDOWN:
  4204. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4205. DRV_STATE_UNLOAD);
  4206. break;
  4207. case RESET_KIND_SUSPEND:
  4208. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4209. DRV_STATE_SUSPEND);
  4210. break;
  4211. default:
  4212. break;
  4213. };
  4214. }
  4215. if (kind == RESET_KIND_INIT ||
  4216. kind == RESET_KIND_SUSPEND)
  4217. tg3_ape_driver_state_change(tp, kind);
  4218. }
  4219. /* tp->lock is held. */
  4220. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  4221. {
  4222. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4223. switch (kind) {
  4224. case RESET_KIND_INIT:
  4225. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4226. DRV_STATE_START_DONE);
  4227. break;
  4228. case RESET_KIND_SHUTDOWN:
  4229. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4230. DRV_STATE_UNLOAD_DONE);
  4231. break;
  4232. default:
  4233. break;
  4234. };
  4235. }
  4236. if (kind == RESET_KIND_SHUTDOWN)
  4237. tg3_ape_driver_state_change(tp, kind);
  4238. }
  4239. /* tp->lock is held. */
  4240. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  4241. {
  4242. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  4243. switch (kind) {
  4244. case RESET_KIND_INIT:
  4245. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4246. DRV_STATE_START);
  4247. break;
  4248. case RESET_KIND_SHUTDOWN:
  4249. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4250. DRV_STATE_UNLOAD);
  4251. break;
  4252. case RESET_KIND_SUSPEND:
  4253. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4254. DRV_STATE_SUSPEND);
  4255. break;
  4256. default:
  4257. break;
  4258. };
  4259. }
  4260. }
  4261. static int tg3_poll_fw(struct tg3 *tp)
  4262. {
  4263. int i;
  4264. u32 val;
  4265. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4266. /* Wait up to 20ms for init done. */
  4267. for (i = 0; i < 200; i++) {
  4268. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  4269. return 0;
  4270. udelay(100);
  4271. }
  4272. return -ENODEV;
  4273. }
  4274. /* Wait for firmware initialization to complete. */
  4275. for (i = 0; i < 100000; i++) {
  4276. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  4277. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  4278. break;
  4279. udelay(10);
  4280. }
  4281. /* Chip might not be fitted with firmware. Some Sun onboard
  4282. * parts are configured like that. So don't signal the timeout
  4283. * of the above loop as an error, but do report the lack of
  4284. * running firmware once.
  4285. */
  4286. if (i >= 100000 &&
  4287. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  4288. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  4289. printk(KERN_INFO PFX "%s: No firmware running.\n",
  4290. tp->dev->name);
  4291. }
  4292. return 0;
  4293. }
  4294. /* Save PCI command register before chip reset */
  4295. static void tg3_save_pci_state(struct tg3 *tp)
  4296. {
  4297. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  4298. }
  4299. /* Restore PCI state after chip reset */
  4300. static void tg3_restore_pci_state(struct tg3 *tp)
  4301. {
  4302. u32 val;
  4303. /* Re-enable indirect register accesses. */
  4304. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  4305. tp->misc_host_ctrl);
  4306. /* Set MAX PCI retry to zero. */
  4307. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  4308. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  4309. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  4310. val |= PCISTATE_RETRY_SAME_DMA;
  4311. /* Allow reads and writes to the APE register and memory space. */
  4312. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  4313. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  4314. PCISTATE_ALLOW_APE_SHMEM_WR;
  4315. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  4316. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  4317. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  4318. pcie_set_readrq(tp->pdev, 4096);
  4319. else {
  4320. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  4321. tp->pci_cacheline_sz);
  4322. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  4323. tp->pci_lat_timer);
  4324. }
  4325. /* Make sure PCI-X relaxed ordering bit is clear. */
  4326. if (tp->pcix_cap) {
  4327. u16 pcix_cmd;
  4328. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  4329. &pcix_cmd);
  4330. pcix_cmd &= ~PCI_X_CMD_ERO;
  4331. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  4332. pcix_cmd);
  4333. }
  4334. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4335. /* Chip reset on 5780 will reset MSI enable bit,
  4336. * so need to restore it.
  4337. */
  4338. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  4339. u16 ctrl;
  4340. pci_read_config_word(tp->pdev,
  4341. tp->msi_cap + PCI_MSI_FLAGS,
  4342. &ctrl);
  4343. pci_write_config_word(tp->pdev,
  4344. tp->msi_cap + PCI_MSI_FLAGS,
  4345. ctrl | PCI_MSI_FLAGS_ENABLE);
  4346. val = tr32(MSGINT_MODE);
  4347. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  4348. }
  4349. }
  4350. }
  4351. static void tg3_stop_fw(struct tg3 *);
  4352. /* tp->lock is held. */
  4353. static int tg3_chip_reset(struct tg3 *tp)
  4354. {
  4355. u32 val;
  4356. void (*write_op)(struct tg3 *, u32, u32);
  4357. int err;
  4358. tg3_nvram_lock(tp);
  4359. /* No matching tg3_nvram_unlock() after this because
  4360. * chip reset below will undo the nvram lock.
  4361. */
  4362. tp->nvram_lock_cnt = 0;
  4363. /* GRC_MISC_CFG core clock reset will clear the memory
  4364. * enable bit in PCI register 4 and the MSI enable bit
  4365. * on some chips, so we save relevant registers here.
  4366. */
  4367. tg3_save_pci_state(tp);
  4368. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  4369. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  4370. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  4371. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  4372. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  4373. tw32(GRC_FASTBOOT_PC, 0);
  4374. /*
  4375. * We must avoid the readl() that normally takes place.
  4376. * It locks machines, causes machine checks, and other
  4377. * fun things. So, temporarily disable the 5701
  4378. * hardware workaround, while we do the reset.
  4379. */
  4380. write_op = tp->write32;
  4381. if (write_op == tg3_write_flush_reg32)
  4382. tp->write32 = tg3_write32;
  4383. /* Prevent the irq handler from reading or writing PCI registers
  4384. * during chip reset when the memory enable bit in the PCI command
  4385. * register may be cleared. The chip does not generate interrupt
  4386. * at this time, but the irq handler may still be called due to irq
  4387. * sharing or irqpoll.
  4388. */
  4389. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  4390. if (tp->hw_status) {
  4391. tp->hw_status->status = 0;
  4392. tp->hw_status->status_tag = 0;
  4393. }
  4394. tp->last_tag = 0;
  4395. smp_mb();
  4396. synchronize_irq(tp->pdev->irq);
  4397. /* do the reset */
  4398. val = GRC_MISC_CFG_CORECLK_RESET;
  4399. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  4400. if (tr32(0x7e2c) == 0x60) {
  4401. tw32(0x7e2c, 0x20);
  4402. }
  4403. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  4404. tw32(GRC_MISC_CFG, (1 << 29));
  4405. val |= (1 << 29);
  4406. }
  4407. }
  4408. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4409. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  4410. tw32(GRC_VCPU_EXT_CTRL,
  4411. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  4412. }
  4413. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  4414. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  4415. tw32(GRC_MISC_CFG, val);
  4416. /* restore 5701 hardware bug workaround write method */
  4417. tp->write32 = write_op;
  4418. /* Unfortunately, we have to delay before the PCI read back.
  4419. * Some 575X chips even will not respond to a PCI cfg access
  4420. * when the reset command is given to the chip.
  4421. *
  4422. * How do these hardware designers expect things to work
  4423. * properly if the PCI write is posted for a long period
  4424. * of time? It is always necessary to have some method by
  4425. * which a register read back can occur to push the write
  4426. * out which does the reset.
  4427. *
  4428. * For most tg3 variants the trick below was working.
  4429. * Ho hum...
  4430. */
  4431. udelay(120);
  4432. /* Flush PCI posted writes. The normal MMIO registers
  4433. * are inaccessible at this time so this is the only
  4434. * way to make this reliably (actually, this is no longer
  4435. * the case, see above). I tried to use indirect
  4436. * register read/write but this upset some 5701 variants.
  4437. */
  4438. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  4439. udelay(120);
  4440. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  4441. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  4442. int i;
  4443. u32 cfg_val;
  4444. /* Wait for link training to complete. */
  4445. for (i = 0; i < 5000; i++)
  4446. udelay(100);
  4447. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  4448. pci_write_config_dword(tp->pdev, 0xc4,
  4449. cfg_val | (1 << 15));
  4450. }
  4451. /* Set PCIE max payload size and clear error status. */
  4452. pci_write_config_dword(tp->pdev, 0xd8, 0xf5000);
  4453. }
  4454. tg3_restore_pci_state(tp);
  4455. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  4456. val = 0;
  4457. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4458. val = tr32(MEMARB_MODE);
  4459. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  4460. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  4461. tg3_stop_fw(tp);
  4462. tw32(0x5000, 0x400);
  4463. }
  4464. tw32(GRC_MODE, tp->grc_mode);
  4465. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  4466. val = tr32(0xc4);
  4467. tw32(0xc4, val | (1 << 15));
  4468. }
  4469. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  4470. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4471. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  4472. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  4473. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  4474. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  4475. }
  4476. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  4477. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  4478. tw32_f(MAC_MODE, tp->mac_mode);
  4479. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  4480. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  4481. tw32_f(MAC_MODE, tp->mac_mode);
  4482. } else
  4483. tw32_f(MAC_MODE, 0);
  4484. udelay(40);
  4485. err = tg3_poll_fw(tp);
  4486. if (err)
  4487. return err;
  4488. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  4489. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  4490. val = tr32(0x7c00);
  4491. tw32(0x7c00, val | (1 << 25));
  4492. }
  4493. /* Reprobe ASF enable state. */
  4494. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  4495. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  4496. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  4497. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  4498. u32 nic_cfg;
  4499. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  4500. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  4501. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  4502. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  4503. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  4504. }
  4505. }
  4506. return 0;
  4507. }
  4508. /* tp->lock is held. */
  4509. static void tg3_stop_fw(struct tg3 *tp)
  4510. {
  4511. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  4512. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  4513. u32 val;
  4514. int i;
  4515. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  4516. val = tr32(GRC_RX_CPU_EVENT);
  4517. val |= (1 << 14);
  4518. tw32(GRC_RX_CPU_EVENT, val);
  4519. /* Wait for RX cpu to ACK the event. */
  4520. for (i = 0; i < 100; i++) {
  4521. if (!(tr32(GRC_RX_CPU_EVENT) & (1 << 14)))
  4522. break;
  4523. udelay(1);
  4524. }
  4525. }
  4526. }
  4527. /* tp->lock is held. */
  4528. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  4529. {
  4530. int err;
  4531. tg3_stop_fw(tp);
  4532. tg3_write_sig_pre_reset(tp, kind);
  4533. tg3_abort_hw(tp, silent);
  4534. err = tg3_chip_reset(tp);
  4535. tg3_write_sig_legacy(tp, kind);
  4536. tg3_write_sig_post_reset(tp, kind);
  4537. if (err)
  4538. return err;
  4539. return 0;
  4540. }
  4541. #define TG3_FW_RELEASE_MAJOR 0x0
  4542. #define TG3_FW_RELASE_MINOR 0x0
  4543. #define TG3_FW_RELEASE_FIX 0x0
  4544. #define TG3_FW_START_ADDR 0x08000000
  4545. #define TG3_FW_TEXT_ADDR 0x08000000
  4546. #define TG3_FW_TEXT_LEN 0x9c0
  4547. #define TG3_FW_RODATA_ADDR 0x080009c0
  4548. #define TG3_FW_RODATA_LEN 0x60
  4549. #define TG3_FW_DATA_ADDR 0x08000a40
  4550. #define TG3_FW_DATA_LEN 0x20
  4551. #define TG3_FW_SBSS_ADDR 0x08000a60
  4552. #define TG3_FW_SBSS_LEN 0xc
  4553. #define TG3_FW_BSS_ADDR 0x08000a70
  4554. #define TG3_FW_BSS_LEN 0x10
  4555. static const u32 tg3FwText[(TG3_FW_TEXT_LEN / sizeof(u32)) + 1] = {
  4556. 0x00000000, 0x10000003, 0x00000000, 0x0000000d, 0x0000000d, 0x3c1d0800,
  4557. 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100000, 0x0e000018, 0x00000000,
  4558. 0x0000000d, 0x3c1d0800, 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100034,
  4559. 0x0e00021c, 0x00000000, 0x0000000d, 0x00000000, 0x00000000, 0x00000000,
  4560. 0x27bdffe0, 0x3c1cc000, 0xafbf0018, 0xaf80680c, 0x0e00004c, 0x241b2105,
  4561. 0x97850000, 0x97870002, 0x9782002c, 0x9783002e, 0x3c040800, 0x248409c0,
  4562. 0xafa00014, 0x00021400, 0x00621825, 0x00052c00, 0xafa30010, 0x8f860010,
  4563. 0x00e52825, 0x0e000060, 0x24070102, 0x3c02ac00, 0x34420100, 0x3c03ac01,
  4564. 0x34630100, 0xaf820490, 0x3c02ffff, 0xaf820494, 0xaf830498, 0xaf82049c,
  4565. 0x24020001, 0xaf825ce0, 0x0e00003f, 0xaf825d00, 0x0e000140, 0x00000000,
  4566. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x2402ffff, 0xaf825404, 0x8f835400,
  4567. 0x34630400, 0xaf835400, 0xaf825404, 0x3c020800, 0x24420034, 0xaf82541c,
  4568. 0x03e00008, 0xaf805400, 0x00000000, 0x00000000, 0x3c020800, 0x34423000,
  4569. 0x3c030800, 0x34633000, 0x3c040800, 0x348437ff, 0x3c010800, 0xac220a64,
  4570. 0x24020040, 0x3c010800, 0xac220a68, 0x3c010800, 0xac200a60, 0xac600000,
  4571. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  4572. 0x00804821, 0x8faa0010, 0x3c020800, 0x8c420a60, 0x3c040800, 0x8c840a68,
  4573. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010800, 0xac230a60, 0x14400003,
  4574. 0x00004021, 0x3c010800, 0xac200a60, 0x3c020800, 0x8c420a60, 0x3c030800,
  4575. 0x8c630a64, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  4576. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020800, 0x8c420a60,
  4577. 0x3c030800, 0x8c630a64, 0x8f84680c, 0x00021140, 0x00431021, 0xac440008,
  4578. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  4579. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4580. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4581. 0, 0, 0, 0, 0, 0,
  4582. 0x02000008, 0x00000000, 0x0a0001e3, 0x3c0a0001, 0x0a0001e3, 0x3c0a0002,
  4583. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4584. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4585. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4586. 0x0a0001e3, 0x3c0a0007, 0x0a0001e3, 0x3c0a0008, 0x0a0001e3, 0x3c0a0009,
  4587. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000b,
  4588. 0x0a0001e3, 0x3c0a000c, 0x0a0001e3, 0x3c0a000d, 0x0a0001e3, 0x00000000,
  4589. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000e, 0x0a0001e3, 0x00000000,
  4590. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4591. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4592. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a0013, 0x0a0001e3, 0x3c0a0014,
  4593. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4594. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4595. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4596. 0x27bdffe0, 0x00001821, 0x00001021, 0xafbf0018, 0xafb10014, 0xafb00010,
  4597. 0x3c010800, 0x00220821, 0xac200a70, 0x3c010800, 0x00220821, 0xac200a74,
  4598. 0x3c010800, 0x00220821, 0xac200a78, 0x24630001, 0x1860fff5, 0x2442000c,
  4599. 0x24110001, 0x8f906810, 0x32020004, 0x14400005, 0x24040001, 0x3c020800,
  4600. 0x8c420a78, 0x18400003, 0x00002021, 0x0e000182, 0x00000000, 0x32020001,
  4601. 0x10400003, 0x00000000, 0x0e000169, 0x00000000, 0x0a000153, 0xaf915028,
  4602. 0x8fbf0018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020, 0x3c050800,
  4603. 0x8ca50a70, 0x3c060800, 0x8cc60a80, 0x3c070800, 0x8ce70a78, 0x27bdffe0,
  4604. 0x3c040800, 0x248409d0, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014,
  4605. 0x0e00017b, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x24020001,
  4606. 0x8f836810, 0x00821004, 0x00021027, 0x00621824, 0x03e00008, 0xaf836810,
  4607. 0x27bdffd8, 0xafbf0024, 0x1080002e, 0xafb00020, 0x8f825cec, 0xafa20018,
  4608. 0x8f825cec, 0x3c100800, 0x26100a78, 0xafa2001c, 0x34028000, 0xaf825cec,
  4609. 0x8e020000, 0x18400016, 0x00000000, 0x3c020800, 0x94420a74, 0x8fa3001c,
  4610. 0x000221c0, 0xac830004, 0x8fa2001c, 0x3c010800, 0x0e000201, 0xac220a74,
  4611. 0x10400005, 0x00000000, 0x8e020000, 0x24420001, 0x0a0001df, 0xae020000,
  4612. 0x3c020800, 0x8c420a70, 0x00021c02, 0x000321c0, 0x0a0001c5, 0xafa2001c,
  4613. 0x0e000201, 0x00000000, 0x1040001f, 0x00000000, 0x8e020000, 0x8fa3001c,
  4614. 0x24420001, 0x3c010800, 0xac230a70, 0x3c010800, 0xac230a74, 0x0a0001df,
  4615. 0xae020000, 0x3c100800, 0x26100a78, 0x8e020000, 0x18400028, 0x00000000,
  4616. 0x0e000201, 0x00000000, 0x14400024, 0x00000000, 0x8e020000, 0x3c030800,
  4617. 0x8c630a70, 0x2442ffff, 0xafa3001c, 0x18400006, 0xae020000, 0x00031402,
  4618. 0x000221c0, 0x8c820004, 0x3c010800, 0xac220a70, 0x97a2001e, 0x2442ff00,
  4619. 0x2c420300, 0x1440000b, 0x24024000, 0x3c040800, 0x248409dc, 0xafa00010,
  4620. 0xafa00014, 0x8fa6001c, 0x24050008, 0x0e000060, 0x00003821, 0x0a0001df,
  4621. 0x00000000, 0xaf825cf8, 0x3c020800, 0x8c420a40, 0x8fa3001c, 0x24420001,
  4622. 0xaf835cf8, 0x3c010800, 0xac220a40, 0x8fbf0024, 0x8fb00020, 0x03e00008,
  4623. 0x27bd0028, 0x27bdffe0, 0x3c040800, 0x248409e8, 0x00002821, 0x00003021,
  4624. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x8fbf0018,
  4625. 0x03e00008, 0x27bd0020, 0x8f82680c, 0x8f85680c, 0x00021827, 0x0003182b,
  4626. 0x00031823, 0x00431024, 0x00441021, 0x00a2282b, 0x10a00006, 0x00000000,
  4627. 0x00401821, 0x8f82680c, 0x0043102b, 0x1440fffd, 0x00000000, 0x03e00008,
  4628. 0x00000000, 0x3c040800, 0x8c840000, 0x3c030800, 0x8c630a40, 0x0064102b,
  4629. 0x54400002, 0x00831023, 0x00641023, 0x2c420008, 0x03e00008, 0x38420001,
  4630. 0x27bdffe0, 0x00802821, 0x3c040800, 0x24840a00, 0x00003021, 0x00003821,
  4631. 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x0a000216, 0x00000000,
  4632. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000, 0x27bdffe0, 0x3c1cc000,
  4633. 0xafbf0018, 0x0e00004c, 0xaf80680c, 0x3c040800, 0x24840a10, 0x03802821,
  4634. 0x00003021, 0x00003821, 0xafa00010, 0x0e000060, 0xafa00014, 0x2402ffff,
  4635. 0xaf825404, 0x3c0200aa, 0x0e000234, 0xaf825434, 0x8fbf0018, 0x03e00008,
  4636. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe8, 0xafb00010,
  4637. 0x24100001, 0xafbf0014, 0x3c01c003, 0xac200000, 0x8f826810, 0x30422000,
  4638. 0x10400003, 0x00000000, 0x0e000246, 0x00000000, 0x0a00023a, 0xaf905428,
  4639. 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x27bdfff8, 0x8f845d0c,
  4640. 0x3c0200ff, 0x3c030800, 0x8c630a50, 0x3442fff8, 0x00821024, 0x1043001e,
  4641. 0x3c0500ff, 0x34a5fff8, 0x3c06c003, 0x3c074000, 0x00851824, 0x8c620010,
  4642. 0x3c010800, 0xac230a50, 0x30420008, 0x10400005, 0x00871025, 0x8cc20000,
  4643. 0x24420001, 0xacc20000, 0x00871025, 0xaf825d0c, 0x8fa20000, 0x24420001,
  4644. 0xafa20000, 0x8fa20000, 0x8fa20000, 0x24420001, 0xafa20000, 0x8fa20000,
  4645. 0x8f845d0c, 0x3c030800, 0x8c630a50, 0x00851024, 0x1443ffe8, 0x00851824,
  4646. 0x27bd0008, 0x03e00008, 0x00000000, 0x00000000, 0x00000000
  4647. };
  4648. static const u32 tg3FwRodata[(TG3_FW_RODATA_LEN / sizeof(u32)) + 1] = {
  4649. 0x35373031, 0x726c7341, 0x00000000, 0x00000000, 0x53774576, 0x656e7430,
  4650. 0x00000000, 0x726c7045, 0x76656e74, 0x31000000, 0x556e6b6e, 0x45766e74,
  4651. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  4652. 0x00000000, 0x00000000, 0x4d61696e, 0x43707542, 0x00000000, 0x00000000,
  4653. 0x00000000
  4654. };
  4655. #if 0 /* All zeros, don't eat up space with it. */
  4656. u32 tg3FwData[(TG3_FW_DATA_LEN / sizeof(u32)) + 1] = {
  4657. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  4658. 0x00000000, 0x00000000, 0x00000000, 0x00000000
  4659. };
  4660. #endif
  4661. #define RX_CPU_SCRATCH_BASE 0x30000
  4662. #define RX_CPU_SCRATCH_SIZE 0x04000
  4663. #define TX_CPU_SCRATCH_BASE 0x34000
  4664. #define TX_CPU_SCRATCH_SIZE 0x04000
  4665. /* tp->lock is held. */
  4666. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  4667. {
  4668. int i;
  4669. BUG_ON(offset == TX_CPU_BASE &&
  4670. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  4671. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4672. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  4673. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  4674. return 0;
  4675. }
  4676. if (offset == RX_CPU_BASE) {
  4677. for (i = 0; i < 10000; i++) {
  4678. tw32(offset + CPU_STATE, 0xffffffff);
  4679. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  4680. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  4681. break;
  4682. }
  4683. tw32(offset + CPU_STATE, 0xffffffff);
  4684. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  4685. udelay(10);
  4686. } else {
  4687. for (i = 0; i < 10000; i++) {
  4688. tw32(offset + CPU_STATE, 0xffffffff);
  4689. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  4690. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  4691. break;
  4692. }
  4693. }
  4694. if (i >= 10000) {
  4695. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  4696. "and %s CPU\n",
  4697. tp->dev->name,
  4698. (offset == RX_CPU_BASE ? "RX" : "TX"));
  4699. return -ENODEV;
  4700. }
  4701. /* Clear firmware's nvram arbitration. */
  4702. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  4703. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  4704. return 0;
  4705. }
  4706. struct fw_info {
  4707. unsigned int text_base;
  4708. unsigned int text_len;
  4709. const u32 *text_data;
  4710. unsigned int rodata_base;
  4711. unsigned int rodata_len;
  4712. const u32 *rodata_data;
  4713. unsigned int data_base;
  4714. unsigned int data_len;
  4715. const u32 *data_data;
  4716. };
  4717. /* tp->lock is held. */
  4718. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  4719. int cpu_scratch_size, struct fw_info *info)
  4720. {
  4721. int err, lock_err, i;
  4722. void (*write_op)(struct tg3 *, u32, u32);
  4723. if (cpu_base == TX_CPU_BASE &&
  4724. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4725. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  4726. "TX cpu firmware on %s which is 5705.\n",
  4727. tp->dev->name);
  4728. return -EINVAL;
  4729. }
  4730. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  4731. write_op = tg3_write_mem;
  4732. else
  4733. write_op = tg3_write_indirect_reg32;
  4734. /* It is possible that bootcode is still loading at this point.
  4735. * Get the nvram lock first before halting the cpu.
  4736. */
  4737. lock_err = tg3_nvram_lock(tp);
  4738. err = tg3_halt_cpu(tp, cpu_base);
  4739. if (!lock_err)
  4740. tg3_nvram_unlock(tp);
  4741. if (err)
  4742. goto out;
  4743. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  4744. write_op(tp, cpu_scratch_base + i, 0);
  4745. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4746. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  4747. for (i = 0; i < (info->text_len / sizeof(u32)); i++)
  4748. write_op(tp, (cpu_scratch_base +
  4749. (info->text_base & 0xffff) +
  4750. (i * sizeof(u32))),
  4751. (info->text_data ?
  4752. info->text_data[i] : 0));
  4753. for (i = 0; i < (info->rodata_len / sizeof(u32)); i++)
  4754. write_op(tp, (cpu_scratch_base +
  4755. (info->rodata_base & 0xffff) +
  4756. (i * sizeof(u32))),
  4757. (info->rodata_data ?
  4758. info->rodata_data[i] : 0));
  4759. for (i = 0; i < (info->data_len / sizeof(u32)); i++)
  4760. write_op(tp, (cpu_scratch_base +
  4761. (info->data_base & 0xffff) +
  4762. (i * sizeof(u32))),
  4763. (info->data_data ?
  4764. info->data_data[i] : 0));
  4765. err = 0;
  4766. out:
  4767. return err;
  4768. }
  4769. /* tp->lock is held. */
  4770. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  4771. {
  4772. struct fw_info info;
  4773. int err, i;
  4774. info.text_base = TG3_FW_TEXT_ADDR;
  4775. info.text_len = TG3_FW_TEXT_LEN;
  4776. info.text_data = &tg3FwText[0];
  4777. info.rodata_base = TG3_FW_RODATA_ADDR;
  4778. info.rodata_len = TG3_FW_RODATA_LEN;
  4779. info.rodata_data = &tg3FwRodata[0];
  4780. info.data_base = TG3_FW_DATA_ADDR;
  4781. info.data_len = TG3_FW_DATA_LEN;
  4782. info.data_data = NULL;
  4783. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  4784. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  4785. &info);
  4786. if (err)
  4787. return err;
  4788. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  4789. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  4790. &info);
  4791. if (err)
  4792. return err;
  4793. /* Now startup only the RX cpu. */
  4794. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4795. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  4796. for (i = 0; i < 5; i++) {
  4797. if (tr32(RX_CPU_BASE + CPU_PC) == TG3_FW_TEXT_ADDR)
  4798. break;
  4799. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4800. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  4801. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  4802. udelay(1000);
  4803. }
  4804. if (i >= 5) {
  4805. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  4806. "to set RX CPU PC, is %08x should be %08x\n",
  4807. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  4808. TG3_FW_TEXT_ADDR);
  4809. return -ENODEV;
  4810. }
  4811. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4812. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  4813. return 0;
  4814. }
  4815. #define TG3_TSO_FW_RELEASE_MAJOR 0x1
  4816. #define TG3_TSO_FW_RELASE_MINOR 0x6
  4817. #define TG3_TSO_FW_RELEASE_FIX 0x0
  4818. #define TG3_TSO_FW_START_ADDR 0x08000000
  4819. #define TG3_TSO_FW_TEXT_ADDR 0x08000000
  4820. #define TG3_TSO_FW_TEXT_LEN 0x1aa0
  4821. #define TG3_TSO_FW_RODATA_ADDR 0x08001aa0
  4822. #define TG3_TSO_FW_RODATA_LEN 0x60
  4823. #define TG3_TSO_FW_DATA_ADDR 0x08001b20
  4824. #define TG3_TSO_FW_DATA_LEN 0x30
  4825. #define TG3_TSO_FW_SBSS_ADDR 0x08001b50
  4826. #define TG3_TSO_FW_SBSS_LEN 0x2c
  4827. #define TG3_TSO_FW_BSS_ADDR 0x08001b80
  4828. #define TG3_TSO_FW_BSS_LEN 0x894
  4829. static const u32 tg3TsoFwText[(TG3_TSO_FW_TEXT_LEN / 4) + 1] = {
  4830. 0x0e000003, 0x00000000, 0x08001b24, 0x00000000, 0x10000003, 0x00000000,
  4831. 0x0000000d, 0x0000000d, 0x3c1d0800, 0x37bd4000, 0x03a0f021, 0x3c100800,
  4832. 0x26100000, 0x0e000010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  4833. 0xafbf0018, 0x0e0005d8, 0x34840002, 0x0e000668, 0x00000000, 0x3c030800,
  4834. 0x90631b68, 0x24020002, 0x3c040800, 0x24841aac, 0x14620003, 0x24050001,
  4835. 0x3c040800, 0x24841aa0, 0x24060006, 0x00003821, 0xafa00010, 0x0e00067c,
  4836. 0xafa00014, 0x8f625c50, 0x34420001, 0xaf625c50, 0x8f625c90, 0x34420001,
  4837. 0xaf625c90, 0x2402ffff, 0x0e000034, 0xaf625404, 0x8fbf0018, 0x03e00008,
  4838. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c,
  4839. 0xafb20018, 0xafb10014, 0x0e00005b, 0xafb00010, 0x24120002, 0x24110001,
  4840. 0x8f706820, 0x32020100, 0x10400003, 0x00000000, 0x0e0000bb, 0x00000000,
  4841. 0x8f706820, 0x32022000, 0x10400004, 0x32020001, 0x0e0001f0, 0x24040001,
  4842. 0x32020001, 0x10400003, 0x00000000, 0x0e0000a3, 0x00000000, 0x3c020800,
  4843. 0x90421b98, 0x14520003, 0x00000000, 0x0e0004c0, 0x00000000, 0x0a00003c,
  4844. 0xaf715028, 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008,
  4845. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ac0, 0x00002821, 0x00003021,
  4846. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x3c040800,
  4847. 0x248423d8, 0xa4800000, 0x3c010800, 0xa0201b98, 0x3c010800, 0xac201b9c,
  4848. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  4849. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bbc, 0x8f624434, 0x3c010800,
  4850. 0xac221b88, 0x8f624438, 0x3c010800, 0xac221b8c, 0x8f624410, 0xac80f7a8,
  4851. 0x3c010800, 0xac201b84, 0x3c010800, 0xac2023e0, 0x3c010800, 0xac2023c8,
  4852. 0x3c010800, 0xac2023cc, 0x3c010800, 0xac202400, 0x3c010800, 0xac221b90,
  4853. 0x8f620068, 0x24030007, 0x00021702, 0x10430005, 0x00000000, 0x8f620068,
  4854. 0x00021702, 0x14400004, 0x24020001, 0x3c010800, 0x0a000097, 0xac20240c,
  4855. 0xac820034, 0x3c040800, 0x24841acc, 0x3c050800, 0x8ca5240c, 0x00003021,
  4856. 0x00003821, 0xafa00010, 0x0e00067c, 0xafa00014, 0x8fbf0018, 0x03e00008,
  4857. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ad8, 0x00002821, 0x00003021,
  4858. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x0e00005b,
  4859. 0x00000000, 0x0e0000b4, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4860. 0x24020001, 0x8f636820, 0x00821004, 0x00021027, 0x00621824, 0x03e00008,
  4861. 0xaf636820, 0x27bdffd0, 0xafbf002c, 0xafb60028, 0xafb50024, 0xafb40020,
  4862. 0xafb3001c, 0xafb20018, 0xafb10014, 0xafb00010, 0x8f675c5c, 0x3c030800,
  4863. 0x24631bbc, 0x8c620000, 0x14470005, 0x3c0200ff, 0x3c020800, 0x90421b98,
  4864. 0x14400119, 0x3c0200ff, 0x3442fff8, 0x00e28824, 0xac670000, 0x00111902,
  4865. 0x306300ff, 0x30e20003, 0x000211c0, 0x00622825, 0x00a04021, 0x00071602,
  4866. 0x3c030800, 0x90631b98, 0x3044000f, 0x14600036, 0x00804821, 0x24020001,
  4867. 0x3c010800, 0xa0221b98, 0x00051100, 0x00821025, 0x3c010800, 0xac201b9c,
  4868. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  4869. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bb0, 0x3c010800, 0xac201bb4,
  4870. 0x3c010800, 0xa42223d8, 0x9622000c, 0x30437fff, 0x3c010800, 0xa4222410,
  4871. 0x30428000, 0x3c010800, 0xa4231bc6, 0x10400005, 0x24020001, 0x3c010800,
  4872. 0xac2223f4, 0x0a000102, 0x2406003e, 0x24060036, 0x3c010800, 0xac2023f4,
  4873. 0x9622000a, 0x3c030800, 0x94631bc6, 0x3c010800, 0xac2023f0, 0x3c010800,
  4874. 0xac2023f8, 0x00021302, 0x00021080, 0x00c21021, 0x00621821, 0x3c010800,
  4875. 0xa42223d0, 0x3c010800, 0x0a000115, 0xa4231b96, 0x9622000c, 0x3c010800,
  4876. 0xa42223ec, 0x3c040800, 0x24841b9c, 0x8c820000, 0x00021100, 0x3c010800,
  4877. 0x00220821, 0xac311bc8, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  4878. 0xac271bcc, 0x8c820000, 0x25030001, 0x306601ff, 0x00021100, 0x3c010800,
  4879. 0x00220821, 0xac261bd0, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  4880. 0xac291bd4, 0x96230008, 0x3c020800, 0x8c421bac, 0x00432821, 0x3c010800,
  4881. 0xac251bac, 0x9622000a, 0x30420004, 0x14400018, 0x00061100, 0x8f630c14,
  4882. 0x3063000f, 0x2c620002, 0x1440000b, 0x3c02c000, 0x8f630c14, 0x3c020800,
  4883. 0x8c421b40, 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002,
  4884. 0x1040fff7, 0x3c02c000, 0x00e21825, 0xaf635c5c, 0x8f625c50, 0x30420002,
  4885. 0x10400014, 0x00000000, 0x0a000147, 0x00000000, 0x3c030800, 0x8c631b80,
  4886. 0x3c040800, 0x94841b94, 0x01221025, 0x3c010800, 0xa42223da, 0x24020001,
  4887. 0x3c010800, 0xac221bb8, 0x24630001, 0x0085202a, 0x3c010800, 0x10800003,
  4888. 0xac231b80, 0x3c010800, 0xa4251b94, 0x3c060800, 0x24c61b9c, 0x8cc20000,
  4889. 0x24420001, 0xacc20000, 0x28420080, 0x14400005, 0x00000000, 0x0e000656,
  4890. 0x24040002, 0x0a0001e6, 0x00000000, 0x3c020800, 0x8c421bb8, 0x10400078,
  4891. 0x24020001, 0x3c050800, 0x90a51b98, 0x14a20072, 0x00000000, 0x3c150800,
  4892. 0x96b51b96, 0x3c040800, 0x8c841bac, 0x32a3ffff, 0x0083102a, 0x1440006c,
  4893. 0x00000000, 0x14830003, 0x00000000, 0x3c010800, 0xac2523f0, 0x1060005c,
  4894. 0x00009021, 0x24d60004, 0x0060a021, 0x24d30014, 0x8ec20000, 0x00028100,
  4895. 0x3c110800, 0x02308821, 0x0e000625, 0x8e311bc8, 0x00402821, 0x10a00054,
  4896. 0x00000000, 0x9628000a, 0x31020040, 0x10400005, 0x2407180c, 0x8e22000c,
  4897. 0x2407188c, 0x00021400, 0xaca20018, 0x3c030800, 0x00701821, 0x8c631bd0,
  4898. 0x3c020800, 0x00501021, 0x8c421bd4, 0x00031d00, 0x00021400, 0x00621825,
  4899. 0xaca30014, 0x8ec30004, 0x96220008, 0x00432023, 0x3242ffff, 0x3083ffff,
  4900. 0x00431021, 0x0282102a, 0x14400002, 0x02b23023, 0x00803021, 0x8e620000,
  4901. 0x30c4ffff, 0x00441021, 0xae620000, 0x8e220000, 0xaca20000, 0x8e220004,
  4902. 0x8e63fff4, 0x00431021, 0xaca20004, 0xa4a6000e, 0x8e62fff4, 0x00441021,
  4903. 0xae62fff4, 0x96230008, 0x0043102a, 0x14400005, 0x02469021, 0x8e62fff0,
  4904. 0xae60fff4, 0x24420001, 0xae62fff0, 0xaca00008, 0x3242ffff, 0x14540008,
  4905. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x24020905, 0xa4a2000c,
  4906. 0x0a0001cb, 0x34e70020, 0xa4a2000c, 0x3c020800, 0x8c4223f0, 0x10400003,
  4907. 0x3c024b65, 0x0a0001d3, 0x34427654, 0x3c02b49a, 0x344289ab, 0xaca2001c,
  4908. 0x30e2ffff, 0xaca20010, 0x0e0005a2, 0x00a02021, 0x3242ffff, 0x0054102b,
  4909. 0x1440ffa9, 0x00000000, 0x24020002, 0x3c010800, 0x0a0001e6, 0xa0221b98,
  4910. 0x8ec2083c, 0x24420001, 0x0a0001e6, 0xaec2083c, 0x0e0004c0, 0x00000000,
  4911. 0x8fbf002c, 0x8fb60028, 0x8fb50024, 0x8fb40020, 0x8fb3001c, 0x8fb20018,
  4912. 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0030, 0x27bdffd0, 0xafbf0028,
  4913. 0xafb30024, 0xafb20020, 0xafb1001c, 0xafb00018, 0x8f725c9c, 0x3c0200ff,
  4914. 0x3442fff8, 0x3c070800, 0x24e71bb4, 0x02428824, 0x9623000e, 0x8ce20000,
  4915. 0x00431021, 0xace20000, 0x8e220010, 0x30420020, 0x14400011, 0x00809821,
  4916. 0x0e00063b, 0x02202021, 0x3c02c000, 0x02421825, 0xaf635c9c, 0x8f625c90,
  4917. 0x30420002, 0x1040011e, 0x00000000, 0xaf635c9c, 0x8f625c90, 0x30420002,
  4918. 0x10400119, 0x00000000, 0x0a00020d, 0x00000000, 0x8e240008, 0x8e230014,
  4919. 0x00041402, 0x000231c0, 0x00031502, 0x304201ff, 0x2442ffff, 0x3042007f,
  4920. 0x00031942, 0x30637800, 0x00021100, 0x24424000, 0x00624821, 0x9522000a,
  4921. 0x3084ffff, 0x30420008, 0x104000b0, 0x000429c0, 0x3c020800, 0x8c422400,
  4922. 0x14400024, 0x24c50008, 0x94c20014, 0x3c010800, 0xa42223d0, 0x8cc40010,
  4923. 0x00041402, 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42423d4, 0x94c2000e,
  4924. 0x3083ffff, 0x00431023, 0x3c010800, 0xac222408, 0x94c2001a, 0x3c010800,
  4925. 0xac262400, 0x3c010800, 0xac322404, 0x3c010800, 0xac2223fc, 0x3c02c000,
  4926. 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e5, 0x00000000,
  4927. 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e0, 0x00000000, 0x0a000246,
  4928. 0x00000000, 0x94c2000e, 0x3c030800, 0x946323d4, 0x00434023, 0x3103ffff,
  4929. 0x2c620008, 0x1040001c, 0x00000000, 0x94c20014, 0x24420028, 0x00a22821,
  4930. 0x00031042, 0x1840000b, 0x00002021, 0x24e60848, 0x00403821, 0x94a30000,
  4931. 0x8cc20000, 0x24840001, 0x00431021, 0xacc20000, 0x0087102a, 0x1440fff9,
  4932. 0x24a50002, 0x31020001, 0x1040001f, 0x3c024000, 0x3c040800, 0x248423fc,
  4933. 0xa0a00001, 0x94a30000, 0x8c820000, 0x00431021, 0x0a000285, 0xac820000,
  4934. 0x8f626800, 0x3c030010, 0x00431024, 0x10400009, 0x00000000, 0x94c2001a,
  4935. 0x3c030800, 0x8c6323fc, 0x00431021, 0x3c010800, 0xac2223fc, 0x0a000286,
  4936. 0x3c024000, 0x94c2001a, 0x94c4001c, 0x3c030800, 0x8c6323fc, 0x00441023,
  4937. 0x00621821, 0x3c010800, 0xac2323fc, 0x3c024000, 0x02421825, 0xaf635c9c,
  4938. 0x8f625c90, 0x30420002, 0x1440fffc, 0x00000000, 0x9522000a, 0x30420010,
  4939. 0x1040009b, 0x00000000, 0x3c030800, 0x946323d4, 0x3c070800, 0x24e72400,
  4940. 0x8ce40000, 0x8f626800, 0x24630030, 0x00832821, 0x3c030010, 0x00431024,
  4941. 0x1440000a, 0x00000000, 0x94a20004, 0x3c040800, 0x8c842408, 0x3c030800,
  4942. 0x8c6323fc, 0x00441023, 0x00621821, 0x3c010800, 0xac2323fc, 0x3c040800,
  4943. 0x8c8423fc, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402, 0x00822021,
  4944. 0x00041027, 0xa4a20006, 0x3c030800, 0x8c632404, 0x3c0200ff, 0x3442fff8,
  4945. 0x00628824, 0x96220008, 0x24050001, 0x24034000, 0x000231c0, 0x00801021,
  4946. 0xa4c2001a, 0xa4c0001c, 0xace00000, 0x3c010800, 0xac251b60, 0xaf635cb8,
  4947. 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000, 0x3c010800, 0xac201b60,
  4948. 0x8e220008, 0xaf625cb8, 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000,
  4949. 0x3c010800, 0xac201b60, 0x3c020800, 0x8c421b60, 0x1040ffec, 0x00000000,
  4950. 0x3c040800, 0x0e00063b, 0x8c842404, 0x0a00032a, 0x00000000, 0x3c030800,
  4951. 0x90631b98, 0x24020002, 0x14620003, 0x3c034b65, 0x0a0002e1, 0x00008021,
  4952. 0x8e22001c, 0x34637654, 0x10430002, 0x24100002, 0x24100001, 0x00c02021,
  4953. 0x0e000350, 0x02003021, 0x24020003, 0x3c010800, 0xa0221b98, 0x24020002,
  4954. 0x1202000a, 0x24020001, 0x3c030800, 0x8c6323f0, 0x10620006, 0x00000000,
  4955. 0x3c020800, 0x944223d8, 0x00021400, 0x0a00031f, 0xae220014, 0x3c040800,
  4956. 0x248423da, 0x94820000, 0x00021400, 0xae220014, 0x3c020800, 0x8c421bbc,
  4957. 0x3c03c000, 0x3c010800, 0xa0201b98, 0x00431025, 0xaf625c5c, 0x8f625c50,
  4958. 0x30420002, 0x10400009, 0x00000000, 0x2484f7e2, 0x8c820000, 0x00431025,
  4959. 0xaf625c5c, 0x8f625c50, 0x30420002, 0x1440fffa, 0x00000000, 0x3c020800,
  4960. 0x24421b84, 0x8c430000, 0x24630001, 0xac430000, 0x8f630c14, 0x3063000f,
  4961. 0x2c620002, 0x1440000c, 0x3c024000, 0x8f630c14, 0x3c020800, 0x8c421b40,
  4962. 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7,
  4963. 0x00000000, 0x3c024000, 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002,
  4964. 0x1440fffc, 0x00000000, 0x12600003, 0x00000000, 0x0e0004c0, 0x00000000,
  4965. 0x8fbf0028, 0x8fb30024, 0x8fb20020, 0x8fb1001c, 0x8fb00018, 0x03e00008,
  4966. 0x27bd0030, 0x8f634450, 0x3c040800, 0x24841b88, 0x8c820000, 0x00031c02,
  4967. 0x0043102b, 0x14400007, 0x3c038000, 0x8c840004, 0x8f624450, 0x00021c02,
  4968. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  4969. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3c024000,
  4970. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00000000,
  4971. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00805821, 0x14c00011, 0x256e0008,
  4972. 0x3c020800, 0x8c4223f4, 0x10400007, 0x24020016, 0x3c010800, 0xa42223d2,
  4973. 0x2402002a, 0x3c010800, 0x0a000364, 0xa42223d4, 0x8d670010, 0x00071402,
  4974. 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42723d4, 0x3c040800, 0x948423d4,
  4975. 0x3c030800, 0x946323d2, 0x95cf0006, 0x3c020800, 0x944223d0, 0x00832023,
  4976. 0x01e2c023, 0x3065ffff, 0x24a20028, 0x01c24821, 0x3082ffff, 0x14c0001a,
  4977. 0x01226021, 0x9582000c, 0x3042003f, 0x3c010800, 0xa42223d6, 0x95820004,
  4978. 0x95830006, 0x3c010800, 0xac2023e4, 0x3c010800, 0xac2023e8, 0x00021400,
  4979. 0x00431025, 0x3c010800, 0xac221bc0, 0x95220004, 0x3c010800, 0xa4221bc4,
  4980. 0x95230002, 0x01e51023, 0x0043102a, 0x10400010, 0x24020001, 0x3c010800,
  4981. 0x0a000398, 0xac2223f8, 0x3c030800, 0x8c6323e8, 0x3c020800, 0x94421bc4,
  4982. 0x00431021, 0xa5220004, 0x3c020800, 0x94421bc0, 0xa5820004, 0x3c020800,
  4983. 0x8c421bc0, 0xa5820006, 0x3c020800, 0x8c4223f0, 0x3c0d0800, 0x8dad23e4,
  4984. 0x3c0a0800, 0x144000e5, 0x8d4a23e8, 0x3c020800, 0x94421bc4, 0x004a1821,
  4985. 0x3063ffff, 0x0062182b, 0x24020002, 0x10c2000d, 0x01435023, 0x3c020800,
  4986. 0x944223d6, 0x30420009, 0x10400008, 0x00000000, 0x9582000c, 0x3042fff6,
  4987. 0xa582000c, 0x3c020800, 0x944223d6, 0x30420009, 0x01a26823, 0x3c020800,
  4988. 0x8c4223f8, 0x1040004a, 0x01203821, 0x3c020800, 0x944223d2, 0x00004021,
  4989. 0xa520000a, 0x01e21023, 0xa5220002, 0x3082ffff, 0x00021042, 0x18400008,
  4990. 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021, 0x0103102a,
  4991. 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061402,
  4992. 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021, 0x2527000c,
  4993. 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004, 0x1440fffb,
  4994. 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023, 0x01803821,
  4995. 0x3082ffff, 0xa4e00010, 0x00621821, 0x00021042, 0x18400010, 0x00c33021,
  4996. 0x00404821, 0x94e20000, 0x24e70002, 0x00c23021, 0x30e2007f, 0x14400006,
  4997. 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80, 0x00625824, 0x25670008,
  4998. 0x0109102a, 0x1440fff3, 0x00000000, 0x30820001, 0x10400005, 0x00061c02,
  4999. 0xa0e00001, 0x94e20000, 0x00c23021, 0x00061c02, 0x30c2ffff, 0x00623021,
  5000. 0x00061402, 0x00c23021, 0x0a00047d, 0x30c6ffff, 0x24020002, 0x14c20081,
  5001. 0x00000000, 0x3c020800, 0x8c42240c, 0x14400007, 0x00000000, 0x3c020800,
  5002. 0x944223d2, 0x95230002, 0x01e21023, 0x10620077, 0x00000000, 0x3c020800,
  5003. 0x944223d2, 0x01e21023, 0xa5220002, 0x3c020800, 0x8c42240c, 0x1040001a,
  5004. 0x31e3ffff, 0x8dc70010, 0x3c020800, 0x94421b96, 0x00e04021, 0x00072c02,
  5005. 0x00aa2021, 0x00431023, 0x00823823, 0x00072402, 0x30e2ffff, 0x00823821,
  5006. 0x00071027, 0xa522000a, 0x3102ffff, 0x3c040800, 0x948423d4, 0x00453023,
  5007. 0x00e02821, 0x00641823, 0x006d1821, 0x00c33021, 0x00061c02, 0x30c2ffff,
  5008. 0x0a00047d, 0x00623021, 0x01203821, 0x00004021, 0x3082ffff, 0x00021042,
  5009. 0x18400008, 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021,
  5010. 0x0103102a, 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021,
  5011. 0x00061402, 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021,
  5012. 0x2527000c, 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004,
  5013. 0x1440fffb, 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023,
  5014. 0x01803821, 0x3082ffff, 0xa4e00010, 0x3c040800, 0x948423d4, 0x00621821,
  5015. 0x00c33021, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061c02, 0x3c020800,
  5016. 0x944223d0, 0x00c34821, 0x00441023, 0x00021fc2, 0x00431021, 0x00021043,
  5017. 0x18400010, 0x00003021, 0x00402021, 0x94e20000, 0x24e70002, 0x00c23021,
  5018. 0x30e2007f, 0x14400006, 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80,
  5019. 0x00625824, 0x25670008, 0x0104102a, 0x1440fff3, 0x00000000, 0x3c020800,
  5020. 0x944223ec, 0x00c23021, 0x3122ffff, 0x00c23021, 0x00061c02, 0x30c2ffff,
  5021. 0x00623021, 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010,
  5022. 0xadc00014, 0x0a00049d, 0xadc00000, 0x8dc70010, 0x00e04021, 0x11400007,
  5023. 0x00072c02, 0x00aa3021, 0x00061402, 0x30c3ffff, 0x00433021, 0x00061402,
  5024. 0x00c22821, 0x00051027, 0xa522000a, 0x3c030800, 0x946323d4, 0x3102ffff,
  5025. 0x01e21021, 0x00433023, 0x00cd3021, 0x00061c02, 0x30c2ffff, 0x00623021,
  5026. 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010, 0x3102ffff,
  5027. 0x00051c00, 0x00431025, 0xadc20010, 0x3c020800, 0x8c4223f4, 0x10400005,
  5028. 0x2de205eb, 0x14400002, 0x25e2fff2, 0x34028870, 0xa5c20034, 0x3c030800,
  5029. 0x246323e8, 0x8c620000, 0x24420001, 0xac620000, 0x3c040800, 0x8c8423e4,
  5030. 0x3c020800, 0x8c421bc0, 0x3303ffff, 0x00832021, 0x00431821, 0x0062102b,
  5031. 0x3c010800, 0xac2423e4, 0x10400003, 0x2482ffff, 0x3c010800, 0xac2223e4,
  5032. 0x3c010800, 0xac231bc0, 0x03e00008, 0x27bd0020, 0x27bdffb8, 0x3c050800,
  5033. 0x24a51b96, 0xafbf0044, 0xafbe0040, 0xafb7003c, 0xafb60038, 0xafb50034,
  5034. 0xafb40030, 0xafb3002c, 0xafb20028, 0xafb10024, 0xafb00020, 0x94a90000,
  5035. 0x3c020800, 0x944223d0, 0x3c030800, 0x8c631bb0, 0x3c040800, 0x8c841bac,
  5036. 0x01221023, 0x0064182a, 0xa7a9001e, 0x106000be, 0xa7a20016, 0x24be0022,
  5037. 0x97b6001e, 0x24b3001a, 0x24b70016, 0x8fc20000, 0x14400008, 0x00000000,
  5038. 0x8fc2fff8, 0x97a30016, 0x8fc4fff4, 0x00431021, 0x0082202a, 0x148000b0,
  5039. 0x00000000, 0x97d50818, 0x32a2ffff, 0x104000a3, 0x00009021, 0x0040a021,
  5040. 0x00008821, 0x0e000625, 0x00000000, 0x00403021, 0x14c00007, 0x00000000,
  5041. 0x3c020800, 0x8c4223dc, 0x24420001, 0x3c010800, 0x0a000596, 0xac2223dc,
  5042. 0x3c100800, 0x02118021, 0x8e101bc8, 0x9608000a, 0x31020040, 0x10400005,
  5043. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x31020080,
  5044. 0x54400001, 0x34e70010, 0x3c020800, 0x00511021, 0x8c421bd0, 0x3c030800,
  5045. 0x00711821, 0x8c631bd4, 0x00021500, 0x00031c00, 0x00431025, 0xacc20014,
  5046. 0x96040008, 0x3242ffff, 0x00821021, 0x0282102a, 0x14400002, 0x02b22823,
  5047. 0x00802821, 0x8e020000, 0x02459021, 0xacc20000, 0x8e020004, 0x00c02021,
  5048. 0x26310010, 0xac820004, 0x30e2ffff, 0xac800008, 0xa485000e, 0xac820010,
  5049. 0x24020305, 0x0e0005a2, 0xa482000c, 0x3242ffff, 0x0054102b, 0x1440ffc5,
  5050. 0x3242ffff, 0x0a00058e, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  5051. 0x10400067, 0x00000000, 0x8e62fff0, 0x00028900, 0x3c100800, 0x02118021,
  5052. 0x0e000625, 0x8e101bc8, 0x00403021, 0x14c00005, 0x00000000, 0x8e62082c,
  5053. 0x24420001, 0x0a000596, 0xae62082c, 0x9608000a, 0x31020040, 0x10400005,
  5054. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x3c020800,
  5055. 0x00511021, 0x8c421bd0, 0x3c030800, 0x00711821, 0x8c631bd4, 0x00021500,
  5056. 0x00031c00, 0x00431025, 0xacc20014, 0x8e63fff4, 0x96020008, 0x00432023,
  5057. 0x3242ffff, 0x3083ffff, 0x00431021, 0x02c2102a, 0x10400003, 0x00802821,
  5058. 0x97a9001e, 0x01322823, 0x8e620000, 0x30a4ffff, 0x00441021, 0xae620000,
  5059. 0xa4c5000e, 0x8e020000, 0xacc20000, 0x8e020004, 0x8e63fff4, 0x00431021,
  5060. 0xacc20004, 0x8e63fff4, 0x96020008, 0x00641821, 0x0062102a, 0x14400006,
  5061. 0x02459021, 0x8e62fff0, 0xae60fff4, 0x24420001, 0x0a000571, 0xae62fff0,
  5062. 0xae63fff4, 0xacc00008, 0x3242ffff, 0x10560003, 0x31020004, 0x10400006,
  5063. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x34e70020, 0x24020905,
  5064. 0xa4c2000c, 0x8ee30000, 0x8ee20004, 0x14620007, 0x3c02b49a, 0x8ee20860,
  5065. 0x54400001, 0x34e70400, 0x3c024b65, 0x0a000588, 0x34427654, 0x344289ab,
  5066. 0xacc2001c, 0x30e2ffff, 0xacc20010, 0x0e0005a2, 0x00c02021, 0x3242ffff,
  5067. 0x0056102b, 0x1440ff9b, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  5068. 0x1440ff48, 0x00000000, 0x8fbf0044, 0x8fbe0040, 0x8fb7003c, 0x8fb60038,
  5069. 0x8fb50034, 0x8fb40030, 0x8fb3002c, 0x8fb20028, 0x8fb10024, 0x8fb00020,
  5070. 0x03e00008, 0x27bd0048, 0x27bdffe8, 0xafbf0014, 0xafb00010, 0x8f624450,
  5071. 0x8f634410, 0x0a0005b1, 0x00808021, 0x8f626820, 0x30422000, 0x10400003,
  5072. 0x00000000, 0x0e0001f0, 0x00002021, 0x8f624450, 0x8f634410, 0x3042ffff,
  5073. 0x0043102b, 0x1440fff5, 0x00000000, 0x8f630c14, 0x3063000f, 0x2c620002,
  5074. 0x1440000b, 0x00000000, 0x8f630c14, 0x3c020800, 0x8c421b40, 0x3063000f,
  5075. 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7, 0x00000000,
  5076. 0xaf705c18, 0x8f625c10, 0x30420002, 0x10400009, 0x00000000, 0x8f626820,
  5077. 0x30422000, 0x1040fff8, 0x00000000, 0x0e0001f0, 0x00002021, 0x0a0005c4,
  5078. 0x00000000, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000,
  5079. 0x00000000, 0x00000000, 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010,
  5080. 0xaf60680c, 0x8f626804, 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50,
  5081. 0x3c010800, 0xac221b54, 0x24020b78, 0x3c010800, 0xac221b64, 0x34630002,
  5082. 0xaf634000, 0x0e000605, 0x00808021, 0x3c010800, 0xa0221b68, 0x304200ff,
  5083. 0x24030002, 0x14430005, 0x00000000, 0x3c020800, 0x8c421b54, 0x0a0005f8,
  5084. 0xac5000c0, 0x3c020800, 0x8c421b54, 0xac5000bc, 0x8f624434, 0x8f634438,
  5085. 0x8f644410, 0x3c010800, 0xac221b5c, 0x3c010800, 0xac231b6c, 0x3c010800,
  5086. 0xac241b58, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x3c040800,
  5087. 0x8c870000, 0x3c03aa55, 0x3463aa55, 0x3c06c003, 0xac830000, 0x8cc20000,
  5088. 0x14430007, 0x24050002, 0x3c0355aa, 0x346355aa, 0xac830000, 0x8cc20000,
  5089. 0x50430001, 0x24050001, 0x3c020800, 0xac470000, 0x03e00008, 0x00a01021,
  5090. 0x27bdfff8, 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe,
  5091. 0x00000000, 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008,
  5092. 0x27bd0008, 0x8f634450, 0x3c020800, 0x8c421b5c, 0x00031c02, 0x0043102b,
  5093. 0x14400008, 0x3c038000, 0x3c040800, 0x8c841b6c, 0x8f624450, 0x00021c02,
  5094. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  5095. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff,
  5096. 0x2442e000, 0x2c422001, 0x14400003, 0x3c024000, 0x0a000648, 0x2402ffff,
  5097. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021,
  5098. 0x03e00008, 0x00000000, 0x8f624450, 0x3c030800, 0x8c631b58, 0x0a000651,
  5099. 0x3042ffff, 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000,
  5100. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040800, 0x24841af0,
  5101. 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014,
  5102. 0x0a000660, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000,
  5103. 0x00000000, 0x00000000, 0x3c020800, 0x34423000, 0x3c030800, 0x34633000,
  5104. 0x3c040800, 0x348437ff, 0x3c010800, 0xac221b74, 0x24020040, 0x3c010800,
  5105. 0xac221b78, 0x3c010800, 0xac201b70, 0xac600000, 0x24630004, 0x0083102b,
  5106. 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000, 0x00804821, 0x8faa0010,
  5107. 0x3c020800, 0x8c421b70, 0x3c040800, 0x8c841b78, 0x8fab0014, 0x24430001,
  5108. 0x0044102b, 0x3c010800, 0xac231b70, 0x14400003, 0x00004021, 0x3c010800,
  5109. 0xac201b70, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74, 0x91240000,
  5110. 0x00021140, 0x00431021, 0x00481021, 0x25080001, 0xa0440000, 0x29020008,
  5111. 0x1440fff4, 0x25290001, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74,
  5112. 0x8f64680c, 0x00021140, 0x00431021, 0xac440008, 0xac45000c, 0xac460010,
  5113. 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c, 0x00000000, 0x00000000,
  5114. };
  5115. static const u32 tg3TsoFwRodata[] = {
  5116. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  5117. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x496e0000, 0x73746b6f,
  5118. 0x66662a2a, 0x00000000, 0x53774576, 0x656e7430, 0x00000000, 0x00000000,
  5119. 0x00000000, 0x00000000, 0x66617461, 0x6c457272, 0x00000000, 0x00000000,
  5120. 0x00000000,
  5121. };
  5122. static const u32 tg3TsoFwData[] = {
  5123. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x362e3000, 0x00000000,
  5124. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  5125. 0x00000000,
  5126. };
  5127. /* 5705 needs a special version of the TSO firmware. */
  5128. #define TG3_TSO5_FW_RELEASE_MAJOR 0x1
  5129. #define TG3_TSO5_FW_RELASE_MINOR 0x2
  5130. #define TG3_TSO5_FW_RELEASE_FIX 0x0
  5131. #define TG3_TSO5_FW_START_ADDR 0x00010000
  5132. #define TG3_TSO5_FW_TEXT_ADDR 0x00010000
  5133. #define TG3_TSO5_FW_TEXT_LEN 0xe90
  5134. #define TG3_TSO5_FW_RODATA_ADDR 0x00010e90
  5135. #define TG3_TSO5_FW_RODATA_LEN 0x50
  5136. #define TG3_TSO5_FW_DATA_ADDR 0x00010f00
  5137. #define TG3_TSO5_FW_DATA_LEN 0x20
  5138. #define TG3_TSO5_FW_SBSS_ADDR 0x00010f20
  5139. #define TG3_TSO5_FW_SBSS_LEN 0x28
  5140. #define TG3_TSO5_FW_BSS_ADDR 0x00010f50
  5141. #define TG3_TSO5_FW_BSS_LEN 0x88
  5142. static const u32 tg3Tso5FwText[(TG3_TSO5_FW_TEXT_LEN / 4) + 1] = {
  5143. 0x0c004003, 0x00000000, 0x00010f04, 0x00000000, 0x10000003, 0x00000000,
  5144. 0x0000000d, 0x0000000d, 0x3c1d0001, 0x37bde000, 0x03a0f021, 0x3c100001,
  5145. 0x26100000, 0x0c004010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  5146. 0xafbf0018, 0x0c0042e8, 0x34840002, 0x0c004364, 0x00000000, 0x3c030001,
  5147. 0x90630f34, 0x24020002, 0x3c040001, 0x24840e9c, 0x14620003, 0x24050001,
  5148. 0x3c040001, 0x24840e90, 0x24060002, 0x00003821, 0xafa00010, 0x0c004378,
  5149. 0xafa00014, 0x0c00402c, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5150. 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c, 0xafb20018, 0xafb10014,
  5151. 0x0c0042d4, 0xafb00010, 0x3c128000, 0x24110001, 0x8f706810, 0x32020400,
  5152. 0x10400007, 0x00000000, 0x8f641008, 0x00921024, 0x14400003, 0x00000000,
  5153. 0x0c004064, 0x00000000, 0x3c020001, 0x90420f56, 0x10510003, 0x32020200,
  5154. 0x1040fff1, 0x00000000, 0x0c0041b4, 0x00000000, 0x08004034, 0x00000000,
  5155. 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020,
  5156. 0x27bdffe0, 0x3c040001, 0x24840eb0, 0x00002821, 0x00003021, 0x00003821,
  5157. 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130,
  5158. 0xaf625000, 0x3c010001, 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018,
  5159. 0x03e00008, 0x27bd0020, 0x00000000, 0x00000000, 0x3c030001, 0x24630f60,
  5160. 0x90620000, 0x27bdfff0, 0x14400003, 0x0080c021, 0x08004073, 0x00004821,
  5161. 0x3c022000, 0x03021024, 0x10400003, 0x24090002, 0x08004073, 0xa0600000,
  5162. 0x24090001, 0x00181040, 0x30431f80, 0x346f8008, 0x1520004b, 0x25eb0028,
  5163. 0x3c040001, 0x00832021, 0x8c848010, 0x3c050001, 0x24a50f7a, 0x00041402,
  5164. 0xa0a20000, 0x3c010001, 0xa0240f7b, 0x3c020001, 0x00431021, 0x94428014,
  5165. 0x3c010001, 0xa0220f7c, 0x3c0c0001, 0x01836021, 0x8d8c8018, 0x304200ff,
  5166. 0x24420008, 0x000220c3, 0x24020001, 0x3c010001, 0xa0220f60, 0x0124102b,
  5167. 0x1040000c, 0x00003821, 0x24a6000e, 0x01602821, 0x8ca20000, 0x8ca30004,
  5168. 0x24a50008, 0x24e70001, 0xacc20000, 0xacc30004, 0x00e4102b, 0x1440fff8,
  5169. 0x24c60008, 0x00003821, 0x3c080001, 0x25080f7b, 0x91060000, 0x3c020001,
  5170. 0x90420f7c, 0x2503000d, 0x00c32821, 0x00461023, 0x00021fc2, 0x00431021,
  5171. 0x00021043, 0x1840000c, 0x00002021, 0x91020001, 0x00461023, 0x00021fc2,
  5172. 0x00431021, 0x00021843, 0x94a20000, 0x24e70001, 0x00822021, 0x00e3102a,
  5173. 0x1440fffb, 0x24a50002, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  5174. 0x00822021, 0x3c02ffff, 0x01821024, 0x3083ffff, 0x00431025, 0x3c010001,
  5175. 0x080040fa, 0xac220f80, 0x3c050001, 0x24a50f7c, 0x90a20000, 0x3c0c0001,
  5176. 0x01836021, 0x8d8c8018, 0x000220c2, 0x1080000e, 0x00003821, 0x01603021,
  5177. 0x24a5000c, 0x8ca20000, 0x8ca30004, 0x24a50008, 0x24e70001, 0xacc20000,
  5178. 0xacc30004, 0x00e4102b, 0x1440fff8, 0x24c60008, 0x3c050001, 0x24a50f7c,
  5179. 0x90a20000, 0x30430007, 0x24020004, 0x10620011, 0x28620005, 0x10400005,
  5180. 0x24020002, 0x10620008, 0x000710c0, 0x080040fa, 0x00000000, 0x24020006,
  5181. 0x1062000e, 0x000710c0, 0x080040fa, 0x00000000, 0x00a21821, 0x9463000c,
  5182. 0x004b1021, 0x080040fa, 0xa4430000, 0x000710c0, 0x00a21821, 0x8c63000c,
  5183. 0x004b1021, 0x080040fa, 0xac430000, 0x00a21821, 0x8c63000c, 0x004b2021,
  5184. 0x00a21021, 0xac830000, 0x94420010, 0xa4820004, 0x95e70006, 0x3c020001,
  5185. 0x90420f7c, 0x3c030001, 0x90630f7a, 0x00e2c823, 0x3c020001, 0x90420f7b,
  5186. 0x24630028, 0x01e34021, 0x24420028, 0x15200012, 0x01e23021, 0x94c2000c,
  5187. 0x3c010001, 0xa4220f78, 0x94c20004, 0x94c30006, 0x3c010001, 0xa4200f76,
  5188. 0x3c010001, 0xa4200f72, 0x00021400, 0x00431025, 0x3c010001, 0xac220f6c,
  5189. 0x95020004, 0x3c010001, 0x08004124, 0xa4220f70, 0x3c020001, 0x94420f70,
  5190. 0x3c030001, 0x94630f72, 0x00431021, 0xa5020004, 0x3c020001, 0x94420f6c,
  5191. 0xa4c20004, 0x3c020001, 0x8c420f6c, 0xa4c20006, 0x3c040001, 0x94840f72,
  5192. 0x3c020001, 0x94420f70, 0x3c0a0001, 0x954a0f76, 0x00441821, 0x3063ffff,
  5193. 0x0062182a, 0x24020002, 0x1122000b, 0x00832023, 0x3c030001, 0x94630f78,
  5194. 0x30620009, 0x10400006, 0x3062fff6, 0xa4c2000c, 0x3c020001, 0x94420f78,
  5195. 0x30420009, 0x01425023, 0x24020001, 0x1122001b, 0x29220002, 0x50400005,
  5196. 0x24020002, 0x11200007, 0x31a2ffff, 0x08004197, 0x00000000, 0x1122001d,
  5197. 0x24020016, 0x08004197, 0x31a2ffff, 0x3c0e0001, 0x95ce0f80, 0x10800005,
  5198. 0x01806821, 0x01c42021, 0x00041c02, 0x3082ffff, 0x00627021, 0x000e1027,
  5199. 0xa502000a, 0x3c030001, 0x90630f7b, 0x31a2ffff, 0x00e21021, 0x0800418d,
  5200. 0x00432023, 0x3c020001, 0x94420f80, 0x00442021, 0x00041c02, 0x3082ffff,
  5201. 0x00622021, 0x00807021, 0x00041027, 0x08004185, 0xa502000a, 0x3c050001,
  5202. 0x24a50f7a, 0x90a30000, 0x14620002, 0x24e2fff2, 0xa5e20034, 0x90a20000,
  5203. 0x00e21023, 0xa5020002, 0x3c030001, 0x94630f80, 0x3c020001, 0x94420f5a,
  5204. 0x30e5ffff, 0x00641821, 0x00451023, 0x00622023, 0x00041c02, 0x3082ffff,
  5205. 0x00622021, 0x00041027, 0xa502000a, 0x3c030001, 0x90630f7c, 0x24620001,
  5206. 0x14a20005, 0x00807021, 0x01631021, 0x90420000, 0x08004185, 0x00026200,
  5207. 0x24620002, 0x14a20003, 0x306200fe, 0x004b1021, 0x944c0000, 0x3c020001,
  5208. 0x94420f82, 0x3183ffff, 0x3c040001, 0x90840f7b, 0x00431021, 0x00e21021,
  5209. 0x00442023, 0x008a2021, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  5210. 0x00822021, 0x00806821, 0x00041027, 0xa4c20010, 0x31a2ffff, 0x000e1c00,
  5211. 0x00431025, 0x3c040001, 0x24840f72, 0xade20010, 0x94820000, 0x3c050001,
  5212. 0x94a50f76, 0x3c030001, 0x8c630f6c, 0x24420001, 0x00b92821, 0xa4820000,
  5213. 0x3322ffff, 0x00622021, 0x0083182b, 0x3c010001, 0xa4250f76, 0x10600003,
  5214. 0x24a2ffff, 0x3c010001, 0xa4220f76, 0x3c024000, 0x03021025, 0x3c010001,
  5215. 0xac240f6c, 0xaf621008, 0x03e00008, 0x27bd0010, 0x3c030001, 0x90630f56,
  5216. 0x27bdffe8, 0x24020001, 0xafbf0014, 0x10620026, 0xafb00010, 0x8f620cf4,
  5217. 0x2442ffff, 0x3042007f, 0x00021100, 0x8c434000, 0x3c010001, 0xac230f64,
  5218. 0x8c434008, 0x24444000, 0x8c5c4004, 0x30620040, 0x14400002, 0x24020088,
  5219. 0x24020008, 0x3c010001, 0xa4220f68, 0x30620004, 0x10400005, 0x24020001,
  5220. 0x3c010001, 0xa0220f57, 0x080041d5, 0x00031402, 0x3c010001, 0xa0200f57,
  5221. 0x00031402, 0x3c010001, 0xa4220f54, 0x9483000c, 0x24020001, 0x3c010001,
  5222. 0xa4200f50, 0x3c010001, 0xa0220f56, 0x3c010001, 0xa4230f62, 0x24020001,
  5223. 0x1342001e, 0x00000000, 0x13400005, 0x24020003, 0x13420067, 0x00000000,
  5224. 0x080042cf, 0x00000000, 0x3c020001, 0x94420f62, 0x241a0001, 0x3c010001,
  5225. 0xa4200f5e, 0x3c010001, 0xa4200f52, 0x304407ff, 0x00021bc2, 0x00031823,
  5226. 0x3063003e, 0x34630036, 0x00021242, 0x3042003c, 0x00621821, 0x3c010001,
  5227. 0xa4240f58, 0x00832021, 0x24630030, 0x3c010001, 0xa4240f5a, 0x3c010001,
  5228. 0xa4230f5c, 0x3c060001, 0x24c60f52, 0x94c50000, 0x94c30002, 0x3c040001,
  5229. 0x94840f5a, 0x00651021, 0x0044102a, 0x10400013, 0x3c108000, 0x00a31021,
  5230. 0xa4c20000, 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008,
  5231. 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4,
  5232. 0x00501024, 0x104000b7, 0x00000000, 0x0800420f, 0x00000000, 0x3c030001,
  5233. 0x94630f50, 0x00851023, 0xa4c40000, 0x00621821, 0x3042ffff, 0x3c010001,
  5234. 0xa4230f50, 0xaf620ce8, 0x3c020001, 0x94420f68, 0x34420024, 0xaf620cec,
  5235. 0x94c30002, 0x3c020001, 0x94420f50, 0x14620012, 0x3c028000, 0x3c108000,
  5236. 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008, 0x00901024,
  5237. 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024,
  5238. 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003, 0xaf620cf4, 0x3c108000,
  5239. 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000,
  5240. 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003,
  5241. 0x3c070001, 0x24e70f50, 0x94e20000, 0x03821021, 0xaf620ce0, 0x3c020001,
  5242. 0x8c420f64, 0xaf620ce4, 0x3c050001, 0x94a50f54, 0x94e30000, 0x3c040001,
  5243. 0x94840f58, 0x3c020001, 0x94420f5e, 0x00a32823, 0x00822023, 0x30a6ffff,
  5244. 0x3083ffff, 0x00c3102b, 0x14400043, 0x00000000, 0x3c020001, 0x94420f5c,
  5245. 0x00021400, 0x00621025, 0xaf620ce8, 0x94e20000, 0x3c030001, 0x94630f54,
  5246. 0x00441021, 0xa4e20000, 0x3042ffff, 0x14430021, 0x3c020008, 0x3c020001,
  5247. 0x90420f57, 0x10400006, 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624,
  5248. 0x0800427c, 0x0000d021, 0x3c020001, 0x94420f68, 0x3c030008, 0x34630624,
  5249. 0x00431025, 0xaf620cec, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  5250. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  5251. 0x00000000, 0x8f620cf4, 0x00501024, 0x10400015, 0x00000000, 0x08004283,
  5252. 0x00000000, 0x3c030001, 0x94630f68, 0x34420624, 0x3c108000, 0x00621825,
  5253. 0x3c028000, 0xaf630cec, 0xaf620cf4, 0x8f641008, 0x00901024, 0x14400003,
  5254. 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7,
  5255. 0x00000000, 0x3c010001, 0x080042cf, 0xa4200f5e, 0x3c020001, 0x94420f5c,
  5256. 0x00021400, 0x00c21025, 0xaf620ce8, 0x3c020001, 0x90420f57, 0x10400009,
  5257. 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624, 0x0000d021, 0x00431025,
  5258. 0xaf620cec, 0x080042c1, 0x3c108000, 0x3c020001, 0x94420f68, 0x3c030008,
  5259. 0x34630604, 0x00431025, 0xaf620cec, 0x3c020001, 0x94420f5e, 0x00451021,
  5260. 0x3c010001, 0xa4220f5e, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  5261. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  5262. 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x8fbf0014,
  5263. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000, 0x27bdffe0, 0x3c040001,
  5264. 0x24840ec0, 0x00002821, 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010,
  5265. 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130, 0xaf625000, 0x3c010001,
  5266. 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5267. 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010, 0xaf60680c, 0x8f626804,
  5268. 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50, 0x3c010001, 0xac220f20,
  5269. 0x24020b78, 0x3c010001, 0xac220f30, 0x34630002, 0xaf634000, 0x0c004315,
  5270. 0x00808021, 0x3c010001, 0xa0220f34, 0x304200ff, 0x24030002, 0x14430005,
  5271. 0x00000000, 0x3c020001, 0x8c420f20, 0x08004308, 0xac5000c0, 0x3c020001,
  5272. 0x8c420f20, 0xac5000bc, 0x8f624434, 0x8f634438, 0x8f644410, 0x3c010001,
  5273. 0xac220f28, 0x3c010001, 0xac230f38, 0x3c010001, 0xac240f24, 0x8fbf0014,
  5274. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x03e00008, 0x24020001, 0x27bdfff8,
  5275. 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe, 0x00000000,
  5276. 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008, 0x27bd0008,
  5277. 0x8f634450, 0x3c020001, 0x8c420f28, 0x00031c02, 0x0043102b, 0x14400008,
  5278. 0x3c038000, 0x3c040001, 0x8c840f38, 0x8f624450, 0x00021c02, 0x0083102b,
  5279. 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024, 0x1440fffd,
  5280. 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff, 0x2442e000,
  5281. 0x2c422001, 0x14400003, 0x3c024000, 0x08004347, 0x2402ffff, 0x00822025,
  5282. 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021, 0x03e00008,
  5283. 0x00000000, 0x8f624450, 0x3c030001, 0x8c630f24, 0x08004350, 0x3042ffff,
  5284. 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000, 0x03e00008,
  5285. 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040001, 0x24840ed0, 0x00003021,
  5286. 0x00003821, 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0800435f,
  5287. 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x3c020001, 0x3442d600,
  5288. 0x3c030001, 0x3463d600, 0x3c040001, 0x3484ddff, 0x3c010001, 0xac220f40,
  5289. 0x24020040, 0x3c010001, 0xac220f44, 0x3c010001, 0xac200f3c, 0xac600000,
  5290. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  5291. 0x00804821, 0x8faa0010, 0x3c020001, 0x8c420f3c, 0x3c040001, 0x8c840f44,
  5292. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010001, 0xac230f3c, 0x14400003,
  5293. 0x00004021, 0x3c010001, 0xac200f3c, 0x3c020001, 0x8c420f3c, 0x3c030001,
  5294. 0x8c630f40, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  5295. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020001, 0x8c420f3c,
  5296. 0x3c030001, 0x8c630f40, 0x8f64680c, 0x00021140, 0x00431021, 0xac440008,
  5297. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  5298. 0x00000000, 0x00000000, 0x00000000,
  5299. };
  5300. static const u32 tg3Tso5FwRodata[(TG3_TSO5_FW_RODATA_LEN / 4) + 1] = {
  5301. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  5302. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000,
  5303. 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  5304. 0x00000000, 0x00000000, 0x00000000,
  5305. };
  5306. static const u32 tg3Tso5FwData[(TG3_TSO5_FW_DATA_LEN / 4) + 1] = {
  5307. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x322e3000, 0x00000000,
  5308. 0x00000000, 0x00000000, 0x00000000,
  5309. };
  5310. /* tp->lock is held. */
  5311. static int tg3_load_tso_firmware(struct tg3 *tp)
  5312. {
  5313. struct fw_info info;
  5314. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5315. int err, i;
  5316. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5317. return 0;
  5318. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5319. info.text_base = TG3_TSO5_FW_TEXT_ADDR;
  5320. info.text_len = TG3_TSO5_FW_TEXT_LEN;
  5321. info.text_data = &tg3Tso5FwText[0];
  5322. info.rodata_base = TG3_TSO5_FW_RODATA_ADDR;
  5323. info.rodata_len = TG3_TSO5_FW_RODATA_LEN;
  5324. info.rodata_data = &tg3Tso5FwRodata[0];
  5325. info.data_base = TG3_TSO5_FW_DATA_ADDR;
  5326. info.data_len = TG3_TSO5_FW_DATA_LEN;
  5327. info.data_data = &tg3Tso5FwData[0];
  5328. cpu_base = RX_CPU_BASE;
  5329. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  5330. cpu_scratch_size = (info.text_len +
  5331. info.rodata_len +
  5332. info.data_len +
  5333. TG3_TSO5_FW_SBSS_LEN +
  5334. TG3_TSO5_FW_BSS_LEN);
  5335. } else {
  5336. info.text_base = TG3_TSO_FW_TEXT_ADDR;
  5337. info.text_len = TG3_TSO_FW_TEXT_LEN;
  5338. info.text_data = &tg3TsoFwText[0];
  5339. info.rodata_base = TG3_TSO_FW_RODATA_ADDR;
  5340. info.rodata_len = TG3_TSO_FW_RODATA_LEN;
  5341. info.rodata_data = &tg3TsoFwRodata[0];
  5342. info.data_base = TG3_TSO_FW_DATA_ADDR;
  5343. info.data_len = TG3_TSO_FW_DATA_LEN;
  5344. info.data_data = &tg3TsoFwData[0];
  5345. cpu_base = TX_CPU_BASE;
  5346. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  5347. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  5348. }
  5349. err = tg3_load_firmware_cpu(tp, cpu_base,
  5350. cpu_scratch_base, cpu_scratch_size,
  5351. &info);
  5352. if (err)
  5353. return err;
  5354. /* Now startup the cpu. */
  5355. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5356. tw32_f(cpu_base + CPU_PC, info.text_base);
  5357. for (i = 0; i < 5; i++) {
  5358. if (tr32(cpu_base + CPU_PC) == info.text_base)
  5359. break;
  5360. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5361. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  5362. tw32_f(cpu_base + CPU_PC, info.text_base);
  5363. udelay(1000);
  5364. }
  5365. if (i >= 5) {
  5366. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  5367. "to set CPU PC, is %08x should be %08x\n",
  5368. tp->dev->name, tr32(cpu_base + CPU_PC),
  5369. info.text_base);
  5370. return -ENODEV;
  5371. }
  5372. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5373. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  5374. return 0;
  5375. }
  5376. /* tp->lock is held. */
  5377. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  5378. {
  5379. u32 addr_high, addr_low;
  5380. int i;
  5381. addr_high = ((tp->dev->dev_addr[0] << 8) |
  5382. tp->dev->dev_addr[1]);
  5383. addr_low = ((tp->dev->dev_addr[2] << 24) |
  5384. (tp->dev->dev_addr[3] << 16) |
  5385. (tp->dev->dev_addr[4] << 8) |
  5386. (tp->dev->dev_addr[5] << 0));
  5387. for (i = 0; i < 4; i++) {
  5388. if (i == 1 && skip_mac_1)
  5389. continue;
  5390. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  5391. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  5392. }
  5393. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  5394. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  5395. for (i = 0; i < 12; i++) {
  5396. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  5397. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  5398. }
  5399. }
  5400. addr_high = (tp->dev->dev_addr[0] +
  5401. tp->dev->dev_addr[1] +
  5402. tp->dev->dev_addr[2] +
  5403. tp->dev->dev_addr[3] +
  5404. tp->dev->dev_addr[4] +
  5405. tp->dev->dev_addr[5]) &
  5406. TX_BACKOFF_SEED_MASK;
  5407. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  5408. }
  5409. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  5410. {
  5411. struct tg3 *tp = netdev_priv(dev);
  5412. struct sockaddr *addr = p;
  5413. int err = 0, skip_mac_1 = 0;
  5414. if (!is_valid_ether_addr(addr->sa_data))
  5415. return -EINVAL;
  5416. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  5417. if (!netif_running(dev))
  5418. return 0;
  5419. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5420. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  5421. addr0_high = tr32(MAC_ADDR_0_HIGH);
  5422. addr0_low = tr32(MAC_ADDR_0_LOW);
  5423. addr1_high = tr32(MAC_ADDR_1_HIGH);
  5424. addr1_low = tr32(MAC_ADDR_1_LOW);
  5425. /* Skip MAC addr 1 if ASF is using it. */
  5426. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  5427. !(addr1_high == 0 && addr1_low == 0))
  5428. skip_mac_1 = 1;
  5429. }
  5430. spin_lock_bh(&tp->lock);
  5431. __tg3_set_mac_addr(tp, skip_mac_1);
  5432. spin_unlock_bh(&tp->lock);
  5433. return err;
  5434. }
  5435. /* tp->lock is held. */
  5436. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  5437. dma_addr_t mapping, u32 maxlen_flags,
  5438. u32 nic_addr)
  5439. {
  5440. tg3_write_mem(tp,
  5441. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5442. ((u64) mapping >> 32));
  5443. tg3_write_mem(tp,
  5444. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  5445. ((u64) mapping & 0xffffffff));
  5446. tg3_write_mem(tp,
  5447. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  5448. maxlen_flags);
  5449. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5450. tg3_write_mem(tp,
  5451. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  5452. nic_addr);
  5453. }
  5454. static void __tg3_set_rx_mode(struct net_device *);
  5455. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  5456. {
  5457. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  5458. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  5459. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  5460. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  5461. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5462. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  5463. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  5464. }
  5465. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  5466. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  5467. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5468. u32 val = ec->stats_block_coalesce_usecs;
  5469. if (!netif_carrier_ok(tp->dev))
  5470. val = 0;
  5471. tw32(HOSTCC_STAT_COAL_TICKS, val);
  5472. }
  5473. }
  5474. /* tp->lock is held. */
  5475. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  5476. {
  5477. u32 val, rdmac_mode;
  5478. int i, err, limit;
  5479. tg3_disable_ints(tp);
  5480. tg3_stop_fw(tp);
  5481. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  5482. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  5483. tg3_abort_hw(tp, 1);
  5484. }
  5485. if (reset_phy)
  5486. tg3_phy_reset(tp);
  5487. err = tg3_chip_reset(tp);
  5488. if (err)
  5489. return err;
  5490. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  5491. if (tp->pci_chip_rev_id == CHIPREV_ID_5784_A0 ||
  5492. tp->pci_chip_rev_id == CHIPREV_ID_5784_A1) {
  5493. val = tr32(TG3_CPMU_CTRL);
  5494. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  5495. tw32(TG3_CPMU_CTRL, val);
  5496. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  5497. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  5498. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  5499. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  5500. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  5501. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  5502. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  5503. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  5504. val = tr32(TG3_CPMU_HST_ACC);
  5505. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  5506. val |= CPMU_HST_ACC_MACCLK_6_25;
  5507. tw32(TG3_CPMU_HST_ACC, val);
  5508. }
  5509. /* This works around an issue with Athlon chipsets on
  5510. * B3 tigon3 silicon. This bit has no effect on any
  5511. * other revision. But do not set this on PCI Express
  5512. * chips and don't even touch the clocks if the CPMU is present.
  5513. */
  5514. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  5515. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  5516. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  5517. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5518. }
  5519. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5520. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  5521. val = tr32(TG3PCI_PCISTATE);
  5522. val |= PCISTATE_RETRY_SAME_DMA;
  5523. tw32(TG3PCI_PCISTATE, val);
  5524. }
  5525. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5526. /* Allow reads and writes to the
  5527. * APE register and memory space.
  5528. */
  5529. val = tr32(TG3PCI_PCISTATE);
  5530. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5531. PCISTATE_ALLOW_APE_SHMEM_WR;
  5532. tw32(TG3PCI_PCISTATE, val);
  5533. }
  5534. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  5535. /* Enable some hw fixes. */
  5536. val = tr32(TG3PCI_MSI_DATA);
  5537. val |= (1 << 26) | (1 << 28) | (1 << 29);
  5538. tw32(TG3PCI_MSI_DATA, val);
  5539. }
  5540. /* Descriptor ring init may make accesses to the
  5541. * NIC SRAM area to setup the TX descriptors, so we
  5542. * can only do this after the hardware has been
  5543. * successfully reset.
  5544. */
  5545. err = tg3_init_rings(tp);
  5546. if (err)
  5547. return err;
  5548. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  5549. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  5550. /* This value is determined during the probe time DMA
  5551. * engine test, tg3_test_dma.
  5552. */
  5553. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  5554. }
  5555. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  5556. GRC_MODE_4X_NIC_SEND_RINGS |
  5557. GRC_MODE_NO_TX_PHDR_CSUM |
  5558. GRC_MODE_NO_RX_PHDR_CSUM);
  5559. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  5560. /* Pseudo-header checksum is done by hardware logic and not
  5561. * the offload processers, so make the chip do the pseudo-
  5562. * header checksums on receive. For transmit it is more
  5563. * convenient to do the pseudo-header checksum in software
  5564. * as Linux does that on transmit for us in all cases.
  5565. */
  5566. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  5567. tw32(GRC_MODE,
  5568. tp->grc_mode |
  5569. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  5570. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  5571. val = tr32(GRC_MISC_CFG);
  5572. val &= ~0xff;
  5573. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  5574. tw32(GRC_MISC_CFG, val);
  5575. /* Initialize MBUF/DESC pool. */
  5576. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  5577. /* Do nothing. */
  5578. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  5579. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  5580. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  5581. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  5582. else
  5583. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  5584. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  5585. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  5586. }
  5587. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5588. int fw_len;
  5589. fw_len = (TG3_TSO5_FW_TEXT_LEN +
  5590. TG3_TSO5_FW_RODATA_LEN +
  5591. TG3_TSO5_FW_DATA_LEN +
  5592. TG3_TSO5_FW_SBSS_LEN +
  5593. TG3_TSO5_FW_BSS_LEN);
  5594. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  5595. tw32(BUFMGR_MB_POOL_ADDR,
  5596. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  5597. tw32(BUFMGR_MB_POOL_SIZE,
  5598. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  5599. }
  5600. if (tp->dev->mtu <= ETH_DATA_LEN) {
  5601. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5602. tp->bufmgr_config.mbuf_read_dma_low_water);
  5603. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5604. tp->bufmgr_config.mbuf_mac_rx_low_water);
  5605. tw32(BUFMGR_MB_HIGH_WATER,
  5606. tp->bufmgr_config.mbuf_high_water);
  5607. } else {
  5608. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5609. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  5610. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5611. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  5612. tw32(BUFMGR_MB_HIGH_WATER,
  5613. tp->bufmgr_config.mbuf_high_water_jumbo);
  5614. }
  5615. tw32(BUFMGR_DMA_LOW_WATER,
  5616. tp->bufmgr_config.dma_low_water);
  5617. tw32(BUFMGR_DMA_HIGH_WATER,
  5618. tp->bufmgr_config.dma_high_water);
  5619. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  5620. for (i = 0; i < 2000; i++) {
  5621. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  5622. break;
  5623. udelay(10);
  5624. }
  5625. if (i >= 2000) {
  5626. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  5627. tp->dev->name);
  5628. return -ENODEV;
  5629. }
  5630. /* Setup replenish threshold. */
  5631. val = tp->rx_pending / 8;
  5632. if (val == 0)
  5633. val = 1;
  5634. else if (val > tp->rx_std_max_post)
  5635. val = tp->rx_std_max_post;
  5636. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5637. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  5638. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  5639. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  5640. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  5641. }
  5642. tw32(RCVBDI_STD_THRESH, val);
  5643. /* Initialize TG3_BDINFO's at:
  5644. * RCVDBDI_STD_BD: standard eth size rx ring
  5645. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  5646. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  5647. *
  5648. * like so:
  5649. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  5650. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  5651. * ring attribute flags
  5652. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  5653. *
  5654. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  5655. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  5656. *
  5657. * The size of each ring is fixed in the firmware, but the location is
  5658. * configurable.
  5659. */
  5660. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5661. ((u64) tp->rx_std_mapping >> 32));
  5662. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5663. ((u64) tp->rx_std_mapping & 0xffffffff));
  5664. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  5665. NIC_SRAM_RX_BUFFER_DESC);
  5666. /* Don't even try to program the JUMBO/MINI buffer descriptor
  5667. * configs on 5705.
  5668. */
  5669. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5670. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5671. RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT);
  5672. } else {
  5673. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5674. RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  5675. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5676. BDINFO_FLAGS_DISABLED);
  5677. /* Setup replenish threshold. */
  5678. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  5679. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  5680. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5681. ((u64) tp->rx_jumbo_mapping >> 32));
  5682. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5683. ((u64) tp->rx_jumbo_mapping & 0xffffffff));
  5684. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5685. RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  5686. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  5687. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  5688. } else {
  5689. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5690. BDINFO_FLAGS_DISABLED);
  5691. }
  5692. }
  5693. /* There is only one send ring on 5705/5750, no need to explicitly
  5694. * disable the others.
  5695. */
  5696. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5697. /* Clear out send RCB ring in SRAM. */
  5698. for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
  5699. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  5700. BDINFO_FLAGS_DISABLED);
  5701. }
  5702. tp->tx_prod = 0;
  5703. tp->tx_cons = 0;
  5704. tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5705. tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5706. tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
  5707. tp->tx_desc_mapping,
  5708. (TG3_TX_RING_SIZE <<
  5709. BDINFO_FLAGS_MAXLEN_SHIFT),
  5710. NIC_SRAM_TX_BUFFER_DESC);
  5711. /* There is only one receive return ring on 5705/5750, no need
  5712. * to explicitly disable the others.
  5713. */
  5714. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5715. for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
  5716. i += TG3_BDINFO_SIZE) {
  5717. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  5718. BDINFO_FLAGS_DISABLED);
  5719. }
  5720. }
  5721. tp->rx_rcb_ptr = 0;
  5722. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5723. tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
  5724. tp->rx_rcb_mapping,
  5725. (TG3_RX_RCB_RING_SIZE(tp) <<
  5726. BDINFO_FLAGS_MAXLEN_SHIFT),
  5727. 0);
  5728. tp->rx_std_ptr = tp->rx_pending;
  5729. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  5730. tp->rx_std_ptr);
  5731. tp->rx_jumbo_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  5732. tp->rx_jumbo_pending : 0;
  5733. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  5734. tp->rx_jumbo_ptr);
  5735. /* Initialize MAC address and backoff seed. */
  5736. __tg3_set_mac_addr(tp, 0);
  5737. /* MTU + ethernet header + FCS + optional VLAN tag */
  5738. tw32(MAC_RX_MTU_SIZE, tp->dev->mtu + ETH_HLEN + 8);
  5739. /* The slot time is changed by tg3_setup_phy if we
  5740. * run at gigabit with half duplex.
  5741. */
  5742. tw32(MAC_TX_LENGTHS,
  5743. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  5744. (6 << TX_LENGTHS_IPG_SHIFT) |
  5745. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  5746. /* Receive rules. */
  5747. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  5748. tw32(RCVLPC_CONFIG, 0x0181);
  5749. /* Calculate RDMAC_MODE setting early, we need it to determine
  5750. * the RCVLPC_STATE_ENABLE mask.
  5751. */
  5752. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  5753. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  5754. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  5755. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  5756. RDMAC_MODE_LNGREAD_ENAB);
  5757. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784)
  5758. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  5759. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  5760. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  5761. /* If statement applies to 5705 and 5750 PCI devices only */
  5762. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5763. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5764. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  5765. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  5766. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5767. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  5768. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5769. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  5770. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5771. }
  5772. }
  5773. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5774. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5775. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5776. rdmac_mode |= (1 << 27);
  5777. /* Receive/send statistics. */
  5778. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  5779. val = tr32(RCVLPC_STATS_ENABLE);
  5780. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  5781. tw32(RCVLPC_STATS_ENABLE, val);
  5782. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  5783. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  5784. val = tr32(RCVLPC_STATS_ENABLE);
  5785. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  5786. tw32(RCVLPC_STATS_ENABLE, val);
  5787. } else {
  5788. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  5789. }
  5790. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  5791. tw32(SNDDATAI_STATSENAB, 0xffffff);
  5792. tw32(SNDDATAI_STATSCTRL,
  5793. (SNDDATAI_SCTRL_ENABLE |
  5794. SNDDATAI_SCTRL_FASTUPD));
  5795. /* Setup host coalescing engine. */
  5796. tw32(HOSTCC_MODE, 0);
  5797. for (i = 0; i < 2000; i++) {
  5798. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  5799. break;
  5800. udelay(10);
  5801. }
  5802. __tg3_set_coalesce(tp, &tp->coal);
  5803. /* set status block DMA address */
  5804. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5805. ((u64) tp->status_mapping >> 32));
  5806. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5807. ((u64) tp->status_mapping & 0xffffffff));
  5808. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5809. /* Status/statistics block address. See tg3_timer,
  5810. * the tg3_periodic_fetch_stats call there, and
  5811. * tg3_get_stats to see how this works for 5705/5750 chips.
  5812. */
  5813. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5814. ((u64) tp->stats_mapping >> 32));
  5815. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5816. ((u64) tp->stats_mapping & 0xffffffff));
  5817. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  5818. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  5819. }
  5820. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  5821. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  5822. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  5823. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5824. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  5825. /* Clear statistics/status block in chip, and status block in ram. */
  5826. for (i = NIC_SRAM_STATS_BLK;
  5827. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  5828. i += sizeof(u32)) {
  5829. tg3_write_mem(tp, i, 0);
  5830. udelay(40);
  5831. }
  5832. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  5833. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5834. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  5835. /* reset to prevent losing 1st rx packet intermittently */
  5836. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5837. udelay(10);
  5838. }
  5839. tp->mac_mode = MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  5840. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  5841. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  5842. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  5843. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  5844. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  5845. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  5846. udelay(40);
  5847. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  5848. * If TG3_FLG2_IS_NIC is zero, we should read the
  5849. * register to preserve the GPIO settings for LOMs. The GPIOs,
  5850. * whether used as inputs or outputs, are set by boot code after
  5851. * reset.
  5852. */
  5853. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  5854. u32 gpio_mask;
  5855. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  5856. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  5857. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  5858. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  5859. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  5860. GRC_LCLCTRL_GPIO_OUTPUT3;
  5861. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  5862. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  5863. tp->grc_local_ctrl &= ~gpio_mask;
  5864. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  5865. /* GPIO1 must be driven high for eeprom write protect */
  5866. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  5867. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  5868. GRC_LCLCTRL_GPIO_OUTPUT1);
  5869. }
  5870. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  5871. udelay(100);
  5872. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
  5873. tp->last_tag = 0;
  5874. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5875. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  5876. udelay(40);
  5877. }
  5878. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  5879. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  5880. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  5881. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  5882. WDMAC_MODE_LNGREAD_ENAB);
  5883. /* If statement applies to 5705 and 5750 PCI devices only */
  5884. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5885. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5886. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  5887. if ((tp->tg3_flags & TG3_FLG2_TSO_CAPABLE) &&
  5888. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  5889. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  5890. /* nothing */
  5891. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5892. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  5893. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  5894. val |= WDMAC_MODE_RX_ACCEL;
  5895. }
  5896. }
  5897. /* Enable host coalescing bug fix */
  5898. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755) ||
  5899. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787) ||
  5900. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784) ||
  5901. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761))
  5902. val |= (1 << 29);
  5903. tw32_f(WDMAC_MODE, val);
  5904. udelay(40);
  5905. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5906. u16 pcix_cmd;
  5907. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5908. &pcix_cmd);
  5909. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  5910. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  5911. pcix_cmd |= PCI_X_CMD_READ_2K;
  5912. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  5913. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  5914. pcix_cmd |= PCI_X_CMD_READ_2K;
  5915. }
  5916. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5917. pcix_cmd);
  5918. }
  5919. tw32_f(RDMAC_MODE, rdmac_mode);
  5920. udelay(40);
  5921. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  5922. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5923. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  5924. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  5925. tw32(SNDDATAC_MODE,
  5926. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  5927. else
  5928. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  5929. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  5930. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  5931. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  5932. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  5933. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5934. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  5935. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  5936. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  5937. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  5938. err = tg3_load_5701_a0_firmware_fix(tp);
  5939. if (err)
  5940. return err;
  5941. }
  5942. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5943. err = tg3_load_tso_firmware(tp);
  5944. if (err)
  5945. return err;
  5946. }
  5947. tp->tx_mode = TX_MODE_ENABLE;
  5948. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5949. udelay(100);
  5950. tp->rx_mode = RX_MODE_ENABLE;
  5951. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  5952. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  5953. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  5954. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5955. udelay(10);
  5956. if (tp->link_config.phy_is_low_power) {
  5957. tp->link_config.phy_is_low_power = 0;
  5958. tp->link_config.speed = tp->link_config.orig_speed;
  5959. tp->link_config.duplex = tp->link_config.orig_duplex;
  5960. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  5961. }
  5962. tp->mi_mode = MAC_MI_MODE_BASE;
  5963. tw32_f(MAC_MI_MODE, tp->mi_mode);
  5964. udelay(80);
  5965. tw32(MAC_LED_CTRL, tp->led_ctrl);
  5966. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  5967. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5968. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5969. udelay(10);
  5970. }
  5971. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5972. udelay(10);
  5973. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5974. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  5975. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  5976. /* Set drive transmission level to 1.2V */
  5977. /* only if the signal pre-emphasis bit is not set */
  5978. val = tr32(MAC_SERDES_CFG);
  5979. val &= 0xfffff000;
  5980. val |= 0x880;
  5981. tw32(MAC_SERDES_CFG, val);
  5982. }
  5983. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  5984. tw32(MAC_SERDES_CFG, 0x616000);
  5985. }
  5986. /* Prevent chip from dropping frames when flow control
  5987. * is enabled.
  5988. */
  5989. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  5990. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  5991. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  5992. /* Use hardware link auto-negotiation */
  5993. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  5994. }
  5995. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  5996. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  5997. u32 tmp;
  5998. tmp = tr32(SERDES_RX_CTRL);
  5999. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6000. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6001. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6002. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6003. }
  6004. err = tg3_setup_phy(tp, 0);
  6005. if (err)
  6006. return err;
  6007. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6008. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906) {
  6009. u32 tmp;
  6010. /* Clear CRC stats. */
  6011. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6012. tg3_writephy(tp, MII_TG3_TEST1,
  6013. tmp | MII_TG3_TEST1_CRC_EN);
  6014. tg3_readphy(tp, 0x14, &tmp);
  6015. }
  6016. }
  6017. __tg3_set_rx_mode(tp->dev);
  6018. /* Initialize receive rules. */
  6019. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6020. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6021. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6022. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6023. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6024. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6025. limit = 8;
  6026. else
  6027. limit = 16;
  6028. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6029. limit -= 4;
  6030. switch (limit) {
  6031. case 16:
  6032. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6033. case 15:
  6034. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6035. case 14:
  6036. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6037. case 13:
  6038. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6039. case 12:
  6040. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6041. case 11:
  6042. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6043. case 10:
  6044. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6045. case 9:
  6046. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6047. case 8:
  6048. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6049. case 7:
  6050. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6051. case 6:
  6052. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6053. case 5:
  6054. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6055. case 4:
  6056. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6057. case 3:
  6058. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6059. case 2:
  6060. case 1:
  6061. default:
  6062. break;
  6063. };
  6064. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6065. /* Write our heartbeat update interval to APE. */
  6066. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6067. APE_HOST_HEARTBEAT_INT_DISABLE);
  6068. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6069. return 0;
  6070. }
  6071. /* Called at device open time to get the chip ready for
  6072. * packet processing. Invoked with tp->lock held.
  6073. */
  6074. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6075. {
  6076. int err;
  6077. /* Force the chip into D0. */
  6078. err = tg3_set_power_state(tp, PCI_D0);
  6079. if (err)
  6080. goto out;
  6081. tg3_switch_clocks(tp);
  6082. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6083. err = tg3_reset_hw(tp, reset_phy);
  6084. out:
  6085. return err;
  6086. }
  6087. #define TG3_STAT_ADD32(PSTAT, REG) \
  6088. do { u32 __val = tr32(REG); \
  6089. (PSTAT)->low += __val; \
  6090. if ((PSTAT)->low < __val) \
  6091. (PSTAT)->high += 1; \
  6092. } while (0)
  6093. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6094. {
  6095. struct tg3_hw_stats *sp = tp->hw_stats;
  6096. if (!netif_carrier_ok(tp->dev))
  6097. return;
  6098. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6099. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6100. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6101. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6102. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6103. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6104. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6105. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6106. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6107. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6108. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6109. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6110. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6111. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6112. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6113. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6114. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6115. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6116. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6117. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6118. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6119. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6120. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6121. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6122. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6123. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6124. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6125. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6126. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6127. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6128. }
  6129. static void tg3_timer(unsigned long __opaque)
  6130. {
  6131. struct tg3 *tp = (struct tg3 *) __opaque;
  6132. if (tp->irq_sync)
  6133. goto restart_timer;
  6134. spin_lock(&tp->lock);
  6135. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6136. /* All of this garbage is because when using non-tagged
  6137. * IRQ status the mailbox/status_block protocol the chip
  6138. * uses with the cpu is race prone.
  6139. */
  6140. if (tp->hw_status->status & SD_STATUS_UPDATED) {
  6141. tw32(GRC_LOCAL_CTRL,
  6142. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6143. } else {
  6144. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6145. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  6146. }
  6147. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6148. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  6149. spin_unlock(&tp->lock);
  6150. schedule_work(&tp->reset_task);
  6151. return;
  6152. }
  6153. }
  6154. /* This part only runs once per second. */
  6155. if (!--tp->timer_counter) {
  6156. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6157. tg3_periodic_fetch_stats(tp);
  6158. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  6159. u32 mac_stat;
  6160. int phy_event;
  6161. mac_stat = tr32(MAC_STATUS);
  6162. phy_event = 0;
  6163. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  6164. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  6165. phy_event = 1;
  6166. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  6167. phy_event = 1;
  6168. if (phy_event)
  6169. tg3_setup_phy(tp, 0);
  6170. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  6171. u32 mac_stat = tr32(MAC_STATUS);
  6172. int need_setup = 0;
  6173. if (netif_carrier_ok(tp->dev) &&
  6174. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  6175. need_setup = 1;
  6176. }
  6177. if (! netif_carrier_ok(tp->dev) &&
  6178. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  6179. MAC_STATUS_SIGNAL_DET))) {
  6180. need_setup = 1;
  6181. }
  6182. if (need_setup) {
  6183. if (!tp->serdes_counter) {
  6184. tw32_f(MAC_MODE,
  6185. (tp->mac_mode &
  6186. ~MAC_MODE_PORT_MODE_MASK));
  6187. udelay(40);
  6188. tw32_f(MAC_MODE, tp->mac_mode);
  6189. udelay(40);
  6190. }
  6191. tg3_setup_phy(tp, 0);
  6192. }
  6193. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  6194. tg3_serdes_parallel_detect(tp);
  6195. tp->timer_counter = tp->timer_multiplier;
  6196. }
  6197. /* Heartbeat is only sent once every 2 seconds.
  6198. *
  6199. * The heartbeat is to tell the ASF firmware that the host
  6200. * driver is still alive. In the event that the OS crashes,
  6201. * ASF needs to reset the hardware to free up the FIFO space
  6202. * that may be filled with rx packets destined for the host.
  6203. * If the FIFO is full, ASF will no longer function properly.
  6204. *
  6205. * Unintended resets have been reported on real time kernels
  6206. * where the timer doesn't run on time. Netpoll will also have
  6207. * same problem.
  6208. *
  6209. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  6210. * to check the ring condition when the heartbeat is expiring
  6211. * before doing the reset. This will prevent most unintended
  6212. * resets.
  6213. */
  6214. if (!--tp->asf_counter) {
  6215. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6216. u32 val;
  6217. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  6218. FWCMD_NICDRV_ALIVE3);
  6219. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  6220. /* 5 seconds timeout */
  6221. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  6222. val = tr32(GRC_RX_CPU_EVENT);
  6223. val |= (1 << 14);
  6224. tw32(GRC_RX_CPU_EVENT, val);
  6225. }
  6226. tp->asf_counter = tp->asf_multiplier;
  6227. }
  6228. spin_unlock(&tp->lock);
  6229. restart_timer:
  6230. tp->timer.expires = jiffies + tp->timer_offset;
  6231. add_timer(&tp->timer);
  6232. }
  6233. static int tg3_request_irq(struct tg3 *tp)
  6234. {
  6235. irq_handler_t fn;
  6236. unsigned long flags;
  6237. struct net_device *dev = tp->dev;
  6238. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6239. fn = tg3_msi;
  6240. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  6241. fn = tg3_msi_1shot;
  6242. flags = IRQF_SAMPLE_RANDOM;
  6243. } else {
  6244. fn = tg3_interrupt;
  6245. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6246. fn = tg3_interrupt_tagged;
  6247. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  6248. }
  6249. return (request_irq(tp->pdev->irq, fn, flags, dev->name, dev));
  6250. }
  6251. static int tg3_test_interrupt(struct tg3 *tp)
  6252. {
  6253. struct net_device *dev = tp->dev;
  6254. int err, i, intr_ok = 0;
  6255. if (!netif_running(dev))
  6256. return -ENODEV;
  6257. tg3_disable_ints(tp);
  6258. free_irq(tp->pdev->irq, dev);
  6259. err = request_irq(tp->pdev->irq, tg3_test_isr,
  6260. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
  6261. if (err)
  6262. return err;
  6263. tp->hw_status->status &= ~SD_STATUS_UPDATED;
  6264. tg3_enable_ints(tp);
  6265. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6266. HOSTCC_MODE_NOW);
  6267. for (i = 0; i < 5; i++) {
  6268. u32 int_mbox, misc_host_ctrl;
  6269. int_mbox = tr32_mailbox(MAILBOX_INTERRUPT_0 +
  6270. TG3_64BIT_REG_LOW);
  6271. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  6272. if ((int_mbox != 0) ||
  6273. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  6274. intr_ok = 1;
  6275. break;
  6276. }
  6277. msleep(10);
  6278. }
  6279. tg3_disable_ints(tp);
  6280. free_irq(tp->pdev->irq, dev);
  6281. err = tg3_request_irq(tp);
  6282. if (err)
  6283. return err;
  6284. if (intr_ok)
  6285. return 0;
  6286. return -EIO;
  6287. }
  6288. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  6289. * successfully restored
  6290. */
  6291. static int tg3_test_msi(struct tg3 *tp)
  6292. {
  6293. struct net_device *dev = tp->dev;
  6294. int err;
  6295. u16 pci_cmd;
  6296. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  6297. return 0;
  6298. /* Turn off SERR reporting in case MSI terminates with Master
  6299. * Abort.
  6300. */
  6301. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  6302. pci_write_config_word(tp->pdev, PCI_COMMAND,
  6303. pci_cmd & ~PCI_COMMAND_SERR);
  6304. err = tg3_test_interrupt(tp);
  6305. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  6306. if (!err)
  6307. return 0;
  6308. /* other failures */
  6309. if (err != -EIO)
  6310. return err;
  6311. /* MSI test failed, go back to INTx mode */
  6312. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  6313. "switching to INTx mode. Please report this failure to "
  6314. "the PCI maintainer and include system chipset information.\n",
  6315. tp->dev->name);
  6316. free_irq(tp->pdev->irq, dev);
  6317. pci_disable_msi(tp->pdev);
  6318. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6319. err = tg3_request_irq(tp);
  6320. if (err)
  6321. return err;
  6322. /* Need to reset the chip because the MSI cycle may have terminated
  6323. * with Master Abort.
  6324. */
  6325. tg3_full_lock(tp, 1);
  6326. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6327. err = tg3_init_hw(tp, 1);
  6328. tg3_full_unlock(tp);
  6329. if (err)
  6330. free_irq(tp->pdev->irq, dev);
  6331. return err;
  6332. }
  6333. static int tg3_open(struct net_device *dev)
  6334. {
  6335. struct tg3 *tp = netdev_priv(dev);
  6336. int err;
  6337. netif_carrier_off(tp->dev);
  6338. tg3_full_lock(tp, 0);
  6339. err = tg3_set_power_state(tp, PCI_D0);
  6340. if (err) {
  6341. tg3_full_unlock(tp);
  6342. return err;
  6343. }
  6344. tg3_disable_ints(tp);
  6345. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6346. tg3_full_unlock(tp);
  6347. /* The placement of this call is tied
  6348. * to the setup and use of Host TX descriptors.
  6349. */
  6350. err = tg3_alloc_consistent(tp);
  6351. if (err)
  6352. return err;
  6353. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) {
  6354. /* All MSI supporting chips should support tagged
  6355. * status. Assert that this is the case.
  6356. */
  6357. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6358. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  6359. "Not using MSI.\n", tp->dev->name);
  6360. } else if (pci_enable_msi(tp->pdev) == 0) {
  6361. u32 msi_mode;
  6362. msi_mode = tr32(MSGINT_MODE);
  6363. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  6364. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  6365. }
  6366. }
  6367. err = tg3_request_irq(tp);
  6368. if (err) {
  6369. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6370. pci_disable_msi(tp->pdev);
  6371. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6372. }
  6373. tg3_free_consistent(tp);
  6374. return err;
  6375. }
  6376. napi_enable(&tp->napi);
  6377. tg3_full_lock(tp, 0);
  6378. err = tg3_init_hw(tp, 1);
  6379. if (err) {
  6380. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6381. tg3_free_rings(tp);
  6382. } else {
  6383. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6384. tp->timer_offset = HZ;
  6385. else
  6386. tp->timer_offset = HZ / 10;
  6387. BUG_ON(tp->timer_offset > HZ);
  6388. tp->timer_counter = tp->timer_multiplier =
  6389. (HZ / tp->timer_offset);
  6390. tp->asf_counter = tp->asf_multiplier =
  6391. ((HZ / tp->timer_offset) * 2);
  6392. init_timer(&tp->timer);
  6393. tp->timer.expires = jiffies + tp->timer_offset;
  6394. tp->timer.data = (unsigned long) tp;
  6395. tp->timer.function = tg3_timer;
  6396. }
  6397. tg3_full_unlock(tp);
  6398. if (err) {
  6399. napi_disable(&tp->napi);
  6400. free_irq(tp->pdev->irq, dev);
  6401. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6402. pci_disable_msi(tp->pdev);
  6403. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6404. }
  6405. tg3_free_consistent(tp);
  6406. return err;
  6407. }
  6408. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6409. err = tg3_test_msi(tp);
  6410. if (err) {
  6411. tg3_full_lock(tp, 0);
  6412. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6413. pci_disable_msi(tp->pdev);
  6414. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6415. }
  6416. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6417. tg3_free_rings(tp);
  6418. tg3_free_consistent(tp);
  6419. tg3_full_unlock(tp);
  6420. napi_disable(&tp->napi);
  6421. return err;
  6422. }
  6423. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6424. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI) {
  6425. u32 val = tr32(PCIE_TRANSACTION_CFG);
  6426. tw32(PCIE_TRANSACTION_CFG,
  6427. val | PCIE_TRANS_CFG_1SHOT_MSI);
  6428. }
  6429. }
  6430. }
  6431. tg3_full_lock(tp, 0);
  6432. add_timer(&tp->timer);
  6433. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  6434. tg3_enable_ints(tp);
  6435. tg3_full_unlock(tp);
  6436. netif_start_queue(dev);
  6437. return 0;
  6438. }
  6439. #if 0
  6440. /*static*/ void tg3_dump_state(struct tg3 *tp)
  6441. {
  6442. u32 val32, val32_2, val32_3, val32_4, val32_5;
  6443. u16 val16;
  6444. int i;
  6445. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  6446. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  6447. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  6448. val16, val32);
  6449. /* MAC block */
  6450. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  6451. tr32(MAC_MODE), tr32(MAC_STATUS));
  6452. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  6453. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  6454. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  6455. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  6456. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  6457. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  6458. /* Send data initiator control block */
  6459. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  6460. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  6461. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  6462. tr32(SNDDATAI_STATSCTRL));
  6463. /* Send data completion control block */
  6464. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  6465. /* Send BD ring selector block */
  6466. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  6467. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  6468. /* Send BD initiator control block */
  6469. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  6470. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  6471. /* Send BD completion control block */
  6472. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  6473. /* Receive list placement control block */
  6474. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  6475. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  6476. printk(" RCVLPC_STATSCTRL[%08x]\n",
  6477. tr32(RCVLPC_STATSCTRL));
  6478. /* Receive data and receive BD initiator control block */
  6479. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  6480. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  6481. /* Receive data completion control block */
  6482. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  6483. tr32(RCVDCC_MODE));
  6484. /* Receive BD initiator control block */
  6485. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  6486. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  6487. /* Receive BD completion control block */
  6488. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  6489. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  6490. /* Receive list selector control block */
  6491. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  6492. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  6493. /* Mbuf cluster free block */
  6494. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  6495. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  6496. /* Host coalescing control block */
  6497. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  6498. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  6499. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  6500. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6501. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6502. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  6503. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6504. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6505. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  6506. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  6507. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  6508. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  6509. /* Memory arbiter control block */
  6510. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  6511. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  6512. /* Buffer manager control block */
  6513. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  6514. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  6515. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  6516. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  6517. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  6518. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  6519. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  6520. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  6521. /* Read DMA control block */
  6522. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  6523. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  6524. /* Write DMA control block */
  6525. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  6526. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  6527. /* DMA completion block */
  6528. printk("DEBUG: DMAC_MODE[%08x]\n",
  6529. tr32(DMAC_MODE));
  6530. /* GRC block */
  6531. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  6532. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  6533. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  6534. tr32(GRC_LOCAL_CTRL));
  6535. /* TG3_BDINFOs */
  6536. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  6537. tr32(RCVDBDI_JUMBO_BD + 0x0),
  6538. tr32(RCVDBDI_JUMBO_BD + 0x4),
  6539. tr32(RCVDBDI_JUMBO_BD + 0x8),
  6540. tr32(RCVDBDI_JUMBO_BD + 0xc));
  6541. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  6542. tr32(RCVDBDI_STD_BD + 0x0),
  6543. tr32(RCVDBDI_STD_BD + 0x4),
  6544. tr32(RCVDBDI_STD_BD + 0x8),
  6545. tr32(RCVDBDI_STD_BD + 0xc));
  6546. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  6547. tr32(RCVDBDI_MINI_BD + 0x0),
  6548. tr32(RCVDBDI_MINI_BD + 0x4),
  6549. tr32(RCVDBDI_MINI_BD + 0x8),
  6550. tr32(RCVDBDI_MINI_BD + 0xc));
  6551. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  6552. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  6553. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  6554. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  6555. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  6556. val32, val32_2, val32_3, val32_4);
  6557. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  6558. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  6559. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  6560. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  6561. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  6562. val32, val32_2, val32_3, val32_4);
  6563. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  6564. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  6565. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  6566. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  6567. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  6568. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  6569. val32, val32_2, val32_3, val32_4, val32_5);
  6570. /* SW status block */
  6571. printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  6572. tp->hw_status->status,
  6573. tp->hw_status->status_tag,
  6574. tp->hw_status->rx_jumbo_consumer,
  6575. tp->hw_status->rx_consumer,
  6576. tp->hw_status->rx_mini_consumer,
  6577. tp->hw_status->idx[0].rx_producer,
  6578. tp->hw_status->idx[0].tx_consumer);
  6579. /* SW statistics block */
  6580. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  6581. ((u32 *)tp->hw_stats)[0],
  6582. ((u32 *)tp->hw_stats)[1],
  6583. ((u32 *)tp->hw_stats)[2],
  6584. ((u32 *)tp->hw_stats)[3]);
  6585. /* Mailboxes */
  6586. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  6587. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  6588. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  6589. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  6590. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  6591. /* NIC side send descriptors. */
  6592. for (i = 0; i < 6; i++) {
  6593. unsigned long txd;
  6594. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  6595. + (i * sizeof(struct tg3_tx_buffer_desc));
  6596. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  6597. i,
  6598. readl(txd + 0x0), readl(txd + 0x4),
  6599. readl(txd + 0x8), readl(txd + 0xc));
  6600. }
  6601. /* NIC side RX descriptors. */
  6602. for (i = 0; i < 6; i++) {
  6603. unsigned long rxd;
  6604. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  6605. + (i * sizeof(struct tg3_rx_buffer_desc));
  6606. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  6607. i,
  6608. readl(rxd + 0x0), readl(rxd + 0x4),
  6609. readl(rxd + 0x8), readl(rxd + 0xc));
  6610. rxd += (4 * sizeof(u32));
  6611. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  6612. i,
  6613. readl(rxd + 0x0), readl(rxd + 0x4),
  6614. readl(rxd + 0x8), readl(rxd + 0xc));
  6615. }
  6616. for (i = 0; i < 6; i++) {
  6617. unsigned long rxd;
  6618. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  6619. + (i * sizeof(struct tg3_rx_buffer_desc));
  6620. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  6621. i,
  6622. readl(rxd + 0x0), readl(rxd + 0x4),
  6623. readl(rxd + 0x8), readl(rxd + 0xc));
  6624. rxd += (4 * sizeof(u32));
  6625. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  6626. i,
  6627. readl(rxd + 0x0), readl(rxd + 0x4),
  6628. readl(rxd + 0x8), readl(rxd + 0xc));
  6629. }
  6630. }
  6631. #endif
  6632. static struct net_device_stats *tg3_get_stats(struct net_device *);
  6633. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  6634. static int tg3_close(struct net_device *dev)
  6635. {
  6636. struct tg3 *tp = netdev_priv(dev);
  6637. napi_disable(&tp->napi);
  6638. cancel_work_sync(&tp->reset_task);
  6639. netif_stop_queue(dev);
  6640. del_timer_sync(&tp->timer);
  6641. tg3_full_lock(tp, 1);
  6642. #if 0
  6643. tg3_dump_state(tp);
  6644. #endif
  6645. tg3_disable_ints(tp);
  6646. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6647. tg3_free_rings(tp);
  6648. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6649. tg3_full_unlock(tp);
  6650. free_irq(tp->pdev->irq, dev);
  6651. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6652. pci_disable_msi(tp->pdev);
  6653. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6654. }
  6655. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  6656. sizeof(tp->net_stats_prev));
  6657. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  6658. sizeof(tp->estats_prev));
  6659. tg3_free_consistent(tp);
  6660. tg3_set_power_state(tp, PCI_D3hot);
  6661. netif_carrier_off(tp->dev);
  6662. return 0;
  6663. }
  6664. static inline unsigned long get_stat64(tg3_stat64_t *val)
  6665. {
  6666. unsigned long ret;
  6667. #if (BITS_PER_LONG == 32)
  6668. ret = val->low;
  6669. #else
  6670. ret = ((u64)val->high << 32) | ((u64)val->low);
  6671. #endif
  6672. return ret;
  6673. }
  6674. static unsigned long calc_crc_errors(struct tg3 *tp)
  6675. {
  6676. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6677. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6678. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  6679. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  6680. u32 val;
  6681. spin_lock_bh(&tp->lock);
  6682. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  6683. tg3_writephy(tp, MII_TG3_TEST1,
  6684. val | MII_TG3_TEST1_CRC_EN);
  6685. tg3_readphy(tp, 0x14, &val);
  6686. } else
  6687. val = 0;
  6688. spin_unlock_bh(&tp->lock);
  6689. tp->phy_crc_errors += val;
  6690. return tp->phy_crc_errors;
  6691. }
  6692. return get_stat64(&hw_stats->rx_fcs_errors);
  6693. }
  6694. #define ESTAT_ADD(member) \
  6695. estats->member = old_estats->member + \
  6696. get_stat64(&hw_stats->member)
  6697. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  6698. {
  6699. struct tg3_ethtool_stats *estats = &tp->estats;
  6700. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  6701. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6702. if (!hw_stats)
  6703. return old_estats;
  6704. ESTAT_ADD(rx_octets);
  6705. ESTAT_ADD(rx_fragments);
  6706. ESTAT_ADD(rx_ucast_packets);
  6707. ESTAT_ADD(rx_mcast_packets);
  6708. ESTAT_ADD(rx_bcast_packets);
  6709. ESTAT_ADD(rx_fcs_errors);
  6710. ESTAT_ADD(rx_align_errors);
  6711. ESTAT_ADD(rx_xon_pause_rcvd);
  6712. ESTAT_ADD(rx_xoff_pause_rcvd);
  6713. ESTAT_ADD(rx_mac_ctrl_rcvd);
  6714. ESTAT_ADD(rx_xoff_entered);
  6715. ESTAT_ADD(rx_frame_too_long_errors);
  6716. ESTAT_ADD(rx_jabbers);
  6717. ESTAT_ADD(rx_undersize_packets);
  6718. ESTAT_ADD(rx_in_length_errors);
  6719. ESTAT_ADD(rx_out_length_errors);
  6720. ESTAT_ADD(rx_64_or_less_octet_packets);
  6721. ESTAT_ADD(rx_65_to_127_octet_packets);
  6722. ESTAT_ADD(rx_128_to_255_octet_packets);
  6723. ESTAT_ADD(rx_256_to_511_octet_packets);
  6724. ESTAT_ADD(rx_512_to_1023_octet_packets);
  6725. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  6726. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  6727. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  6728. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  6729. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  6730. ESTAT_ADD(tx_octets);
  6731. ESTAT_ADD(tx_collisions);
  6732. ESTAT_ADD(tx_xon_sent);
  6733. ESTAT_ADD(tx_xoff_sent);
  6734. ESTAT_ADD(tx_flow_control);
  6735. ESTAT_ADD(tx_mac_errors);
  6736. ESTAT_ADD(tx_single_collisions);
  6737. ESTAT_ADD(tx_mult_collisions);
  6738. ESTAT_ADD(tx_deferred);
  6739. ESTAT_ADD(tx_excessive_collisions);
  6740. ESTAT_ADD(tx_late_collisions);
  6741. ESTAT_ADD(tx_collide_2times);
  6742. ESTAT_ADD(tx_collide_3times);
  6743. ESTAT_ADD(tx_collide_4times);
  6744. ESTAT_ADD(tx_collide_5times);
  6745. ESTAT_ADD(tx_collide_6times);
  6746. ESTAT_ADD(tx_collide_7times);
  6747. ESTAT_ADD(tx_collide_8times);
  6748. ESTAT_ADD(tx_collide_9times);
  6749. ESTAT_ADD(tx_collide_10times);
  6750. ESTAT_ADD(tx_collide_11times);
  6751. ESTAT_ADD(tx_collide_12times);
  6752. ESTAT_ADD(tx_collide_13times);
  6753. ESTAT_ADD(tx_collide_14times);
  6754. ESTAT_ADD(tx_collide_15times);
  6755. ESTAT_ADD(tx_ucast_packets);
  6756. ESTAT_ADD(tx_mcast_packets);
  6757. ESTAT_ADD(tx_bcast_packets);
  6758. ESTAT_ADD(tx_carrier_sense_errors);
  6759. ESTAT_ADD(tx_discards);
  6760. ESTAT_ADD(tx_errors);
  6761. ESTAT_ADD(dma_writeq_full);
  6762. ESTAT_ADD(dma_write_prioq_full);
  6763. ESTAT_ADD(rxbds_empty);
  6764. ESTAT_ADD(rx_discards);
  6765. ESTAT_ADD(rx_errors);
  6766. ESTAT_ADD(rx_threshold_hit);
  6767. ESTAT_ADD(dma_readq_full);
  6768. ESTAT_ADD(dma_read_prioq_full);
  6769. ESTAT_ADD(tx_comp_queue_full);
  6770. ESTAT_ADD(ring_set_send_prod_index);
  6771. ESTAT_ADD(ring_status_update);
  6772. ESTAT_ADD(nic_irqs);
  6773. ESTAT_ADD(nic_avoided_irqs);
  6774. ESTAT_ADD(nic_tx_threshold_hit);
  6775. return estats;
  6776. }
  6777. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  6778. {
  6779. struct tg3 *tp = netdev_priv(dev);
  6780. struct net_device_stats *stats = &tp->net_stats;
  6781. struct net_device_stats *old_stats = &tp->net_stats_prev;
  6782. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6783. if (!hw_stats)
  6784. return old_stats;
  6785. stats->rx_packets = old_stats->rx_packets +
  6786. get_stat64(&hw_stats->rx_ucast_packets) +
  6787. get_stat64(&hw_stats->rx_mcast_packets) +
  6788. get_stat64(&hw_stats->rx_bcast_packets);
  6789. stats->tx_packets = old_stats->tx_packets +
  6790. get_stat64(&hw_stats->tx_ucast_packets) +
  6791. get_stat64(&hw_stats->tx_mcast_packets) +
  6792. get_stat64(&hw_stats->tx_bcast_packets);
  6793. stats->rx_bytes = old_stats->rx_bytes +
  6794. get_stat64(&hw_stats->rx_octets);
  6795. stats->tx_bytes = old_stats->tx_bytes +
  6796. get_stat64(&hw_stats->tx_octets);
  6797. stats->rx_errors = old_stats->rx_errors +
  6798. get_stat64(&hw_stats->rx_errors);
  6799. stats->tx_errors = old_stats->tx_errors +
  6800. get_stat64(&hw_stats->tx_errors) +
  6801. get_stat64(&hw_stats->tx_mac_errors) +
  6802. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  6803. get_stat64(&hw_stats->tx_discards);
  6804. stats->multicast = old_stats->multicast +
  6805. get_stat64(&hw_stats->rx_mcast_packets);
  6806. stats->collisions = old_stats->collisions +
  6807. get_stat64(&hw_stats->tx_collisions);
  6808. stats->rx_length_errors = old_stats->rx_length_errors +
  6809. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  6810. get_stat64(&hw_stats->rx_undersize_packets);
  6811. stats->rx_over_errors = old_stats->rx_over_errors +
  6812. get_stat64(&hw_stats->rxbds_empty);
  6813. stats->rx_frame_errors = old_stats->rx_frame_errors +
  6814. get_stat64(&hw_stats->rx_align_errors);
  6815. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  6816. get_stat64(&hw_stats->tx_discards);
  6817. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  6818. get_stat64(&hw_stats->tx_carrier_sense_errors);
  6819. stats->rx_crc_errors = old_stats->rx_crc_errors +
  6820. calc_crc_errors(tp);
  6821. stats->rx_missed_errors = old_stats->rx_missed_errors +
  6822. get_stat64(&hw_stats->rx_discards);
  6823. return stats;
  6824. }
  6825. static inline u32 calc_crc(unsigned char *buf, int len)
  6826. {
  6827. u32 reg;
  6828. u32 tmp;
  6829. int j, k;
  6830. reg = 0xffffffff;
  6831. for (j = 0; j < len; j++) {
  6832. reg ^= buf[j];
  6833. for (k = 0; k < 8; k++) {
  6834. tmp = reg & 0x01;
  6835. reg >>= 1;
  6836. if (tmp) {
  6837. reg ^= 0xedb88320;
  6838. }
  6839. }
  6840. }
  6841. return ~reg;
  6842. }
  6843. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  6844. {
  6845. /* accept or reject all multicast frames */
  6846. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  6847. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  6848. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  6849. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  6850. }
  6851. static void __tg3_set_rx_mode(struct net_device *dev)
  6852. {
  6853. struct tg3 *tp = netdev_priv(dev);
  6854. u32 rx_mode;
  6855. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  6856. RX_MODE_KEEP_VLAN_TAG);
  6857. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  6858. * flag clear.
  6859. */
  6860. #if TG3_VLAN_TAG_USED
  6861. if (!tp->vlgrp &&
  6862. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  6863. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6864. #else
  6865. /* By definition, VLAN is disabled always in this
  6866. * case.
  6867. */
  6868. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  6869. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6870. #endif
  6871. if (dev->flags & IFF_PROMISC) {
  6872. /* Promiscuous mode. */
  6873. rx_mode |= RX_MODE_PROMISC;
  6874. } else if (dev->flags & IFF_ALLMULTI) {
  6875. /* Accept all multicast. */
  6876. tg3_set_multi (tp, 1);
  6877. } else if (dev->mc_count < 1) {
  6878. /* Reject all multicast. */
  6879. tg3_set_multi (tp, 0);
  6880. } else {
  6881. /* Accept one or more multicast(s). */
  6882. struct dev_mc_list *mclist;
  6883. unsigned int i;
  6884. u32 mc_filter[4] = { 0, };
  6885. u32 regidx;
  6886. u32 bit;
  6887. u32 crc;
  6888. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  6889. i++, mclist = mclist->next) {
  6890. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  6891. bit = ~crc & 0x7f;
  6892. regidx = (bit & 0x60) >> 5;
  6893. bit &= 0x1f;
  6894. mc_filter[regidx] |= (1 << bit);
  6895. }
  6896. tw32(MAC_HASH_REG_0, mc_filter[0]);
  6897. tw32(MAC_HASH_REG_1, mc_filter[1]);
  6898. tw32(MAC_HASH_REG_2, mc_filter[2]);
  6899. tw32(MAC_HASH_REG_3, mc_filter[3]);
  6900. }
  6901. if (rx_mode != tp->rx_mode) {
  6902. tp->rx_mode = rx_mode;
  6903. tw32_f(MAC_RX_MODE, rx_mode);
  6904. udelay(10);
  6905. }
  6906. }
  6907. static void tg3_set_rx_mode(struct net_device *dev)
  6908. {
  6909. struct tg3 *tp = netdev_priv(dev);
  6910. if (!netif_running(dev))
  6911. return;
  6912. tg3_full_lock(tp, 0);
  6913. __tg3_set_rx_mode(dev);
  6914. tg3_full_unlock(tp);
  6915. }
  6916. #define TG3_REGDUMP_LEN (32 * 1024)
  6917. static int tg3_get_regs_len(struct net_device *dev)
  6918. {
  6919. return TG3_REGDUMP_LEN;
  6920. }
  6921. static void tg3_get_regs(struct net_device *dev,
  6922. struct ethtool_regs *regs, void *_p)
  6923. {
  6924. u32 *p = _p;
  6925. struct tg3 *tp = netdev_priv(dev);
  6926. u8 *orig_p = _p;
  6927. int i;
  6928. regs->version = 0;
  6929. memset(p, 0, TG3_REGDUMP_LEN);
  6930. if (tp->link_config.phy_is_low_power)
  6931. return;
  6932. tg3_full_lock(tp, 0);
  6933. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  6934. #define GET_REG32_LOOP(base,len) \
  6935. do { p = (u32 *)(orig_p + (base)); \
  6936. for (i = 0; i < len; i += 4) \
  6937. __GET_REG32((base) + i); \
  6938. } while (0)
  6939. #define GET_REG32_1(reg) \
  6940. do { p = (u32 *)(orig_p + (reg)); \
  6941. __GET_REG32((reg)); \
  6942. } while (0)
  6943. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  6944. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  6945. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  6946. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  6947. GET_REG32_1(SNDDATAC_MODE);
  6948. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  6949. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  6950. GET_REG32_1(SNDBDC_MODE);
  6951. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  6952. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  6953. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  6954. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  6955. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  6956. GET_REG32_1(RCVDCC_MODE);
  6957. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  6958. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  6959. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  6960. GET_REG32_1(MBFREE_MODE);
  6961. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  6962. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  6963. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  6964. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  6965. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  6966. GET_REG32_1(RX_CPU_MODE);
  6967. GET_REG32_1(RX_CPU_STATE);
  6968. GET_REG32_1(RX_CPU_PGMCTR);
  6969. GET_REG32_1(RX_CPU_HWBKPT);
  6970. GET_REG32_1(TX_CPU_MODE);
  6971. GET_REG32_1(TX_CPU_STATE);
  6972. GET_REG32_1(TX_CPU_PGMCTR);
  6973. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  6974. GET_REG32_LOOP(FTQ_RESET, 0x120);
  6975. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  6976. GET_REG32_1(DMAC_MODE);
  6977. GET_REG32_LOOP(GRC_MODE, 0x4c);
  6978. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  6979. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  6980. #undef __GET_REG32
  6981. #undef GET_REG32_LOOP
  6982. #undef GET_REG32_1
  6983. tg3_full_unlock(tp);
  6984. }
  6985. static int tg3_get_eeprom_len(struct net_device *dev)
  6986. {
  6987. struct tg3 *tp = netdev_priv(dev);
  6988. return tp->nvram_size;
  6989. }
  6990. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val);
  6991. static int tg3_nvram_read_le(struct tg3 *tp, u32 offset, __le32 *val);
  6992. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val);
  6993. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  6994. {
  6995. struct tg3 *tp = netdev_priv(dev);
  6996. int ret;
  6997. u8 *pd;
  6998. u32 i, offset, len, b_offset, b_count;
  6999. __le32 val;
  7000. if (tp->link_config.phy_is_low_power)
  7001. return -EAGAIN;
  7002. offset = eeprom->offset;
  7003. len = eeprom->len;
  7004. eeprom->len = 0;
  7005. eeprom->magic = TG3_EEPROM_MAGIC;
  7006. if (offset & 3) {
  7007. /* adjustments to start on required 4 byte boundary */
  7008. b_offset = offset & 3;
  7009. b_count = 4 - b_offset;
  7010. if (b_count > len) {
  7011. /* i.e. offset=1 len=2 */
  7012. b_count = len;
  7013. }
  7014. ret = tg3_nvram_read_le(tp, offset-b_offset, &val);
  7015. if (ret)
  7016. return ret;
  7017. memcpy(data, ((char*)&val) + b_offset, b_count);
  7018. len -= b_count;
  7019. offset += b_count;
  7020. eeprom->len += b_count;
  7021. }
  7022. /* read bytes upto the last 4 byte boundary */
  7023. pd = &data[eeprom->len];
  7024. for (i = 0; i < (len - (len & 3)); i += 4) {
  7025. ret = tg3_nvram_read_le(tp, offset + i, &val);
  7026. if (ret) {
  7027. eeprom->len += i;
  7028. return ret;
  7029. }
  7030. memcpy(pd + i, &val, 4);
  7031. }
  7032. eeprom->len += i;
  7033. if (len & 3) {
  7034. /* read last bytes not ending on 4 byte boundary */
  7035. pd = &data[eeprom->len];
  7036. b_count = len & 3;
  7037. b_offset = offset + len - b_count;
  7038. ret = tg3_nvram_read_le(tp, b_offset, &val);
  7039. if (ret)
  7040. return ret;
  7041. memcpy(pd, &val, b_count);
  7042. eeprom->len += b_count;
  7043. }
  7044. return 0;
  7045. }
  7046. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7047. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7048. {
  7049. struct tg3 *tp = netdev_priv(dev);
  7050. int ret;
  7051. u32 offset, len, b_offset, odd_len;
  7052. u8 *buf;
  7053. __le32 start, end;
  7054. if (tp->link_config.phy_is_low_power)
  7055. return -EAGAIN;
  7056. if (eeprom->magic != TG3_EEPROM_MAGIC)
  7057. return -EINVAL;
  7058. offset = eeprom->offset;
  7059. len = eeprom->len;
  7060. if ((b_offset = (offset & 3))) {
  7061. /* adjustments to start on required 4 byte boundary */
  7062. ret = tg3_nvram_read_le(tp, offset-b_offset, &start);
  7063. if (ret)
  7064. return ret;
  7065. len += b_offset;
  7066. offset &= ~3;
  7067. if (len < 4)
  7068. len = 4;
  7069. }
  7070. odd_len = 0;
  7071. if (len & 3) {
  7072. /* adjustments to end on required 4 byte boundary */
  7073. odd_len = 1;
  7074. len = (len + 3) & ~3;
  7075. ret = tg3_nvram_read_le(tp, offset+len-4, &end);
  7076. if (ret)
  7077. return ret;
  7078. }
  7079. buf = data;
  7080. if (b_offset || odd_len) {
  7081. buf = kmalloc(len, GFP_KERNEL);
  7082. if (!buf)
  7083. return -ENOMEM;
  7084. if (b_offset)
  7085. memcpy(buf, &start, 4);
  7086. if (odd_len)
  7087. memcpy(buf+len-4, &end, 4);
  7088. memcpy(buf + b_offset, data, eeprom->len);
  7089. }
  7090. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7091. if (buf != data)
  7092. kfree(buf);
  7093. return ret;
  7094. }
  7095. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7096. {
  7097. struct tg3 *tp = netdev_priv(dev);
  7098. cmd->supported = (SUPPORTED_Autoneg);
  7099. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7100. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7101. SUPPORTED_1000baseT_Full);
  7102. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7103. cmd->supported |= (SUPPORTED_100baseT_Half |
  7104. SUPPORTED_100baseT_Full |
  7105. SUPPORTED_10baseT_Half |
  7106. SUPPORTED_10baseT_Full |
  7107. SUPPORTED_TP);
  7108. cmd->port = PORT_TP;
  7109. } else {
  7110. cmd->supported |= SUPPORTED_FIBRE;
  7111. cmd->port = PORT_FIBRE;
  7112. }
  7113. cmd->advertising = tp->link_config.advertising;
  7114. if (netif_running(dev)) {
  7115. cmd->speed = tp->link_config.active_speed;
  7116. cmd->duplex = tp->link_config.active_duplex;
  7117. }
  7118. cmd->phy_address = PHY_ADDR;
  7119. cmd->transceiver = 0;
  7120. cmd->autoneg = tp->link_config.autoneg;
  7121. cmd->maxtxpkt = 0;
  7122. cmd->maxrxpkt = 0;
  7123. return 0;
  7124. }
  7125. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7126. {
  7127. struct tg3 *tp = netdev_priv(dev);
  7128. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  7129. /* These are the only valid advertisement bits allowed. */
  7130. if (cmd->autoneg == AUTONEG_ENABLE &&
  7131. (cmd->advertising & ~(ADVERTISED_1000baseT_Half |
  7132. ADVERTISED_1000baseT_Full |
  7133. ADVERTISED_Autoneg |
  7134. ADVERTISED_FIBRE)))
  7135. return -EINVAL;
  7136. /* Fiber can only do SPEED_1000. */
  7137. else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  7138. (cmd->speed != SPEED_1000))
  7139. return -EINVAL;
  7140. /* Copper cannot force SPEED_1000. */
  7141. } else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  7142. (cmd->speed == SPEED_1000))
  7143. return -EINVAL;
  7144. else if ((cmd->speed == SPEED_1000) &&
  7145. (tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  7146. return -EINVAL;
  7147. tg3_full_lock(tp, 0);
  7148. tp->link_config.autoneg = cmd->autoneg;
  7149. if (cmd->autoneg == AUTONEG_ENABLE) {
  7150. tp->link_config.advertising = (cmd->advertising |
  7151. ADVERTISED_Autoneg);
  7152. tp->link_config.speed = SPEED_INVALID;
  7153. tp->link_config.duplex = DUPLEX_INVALID;
  7154. } else {
  7155. tp->link_config.advertising = 0;
  7156. tp->link_config.speed = cmd->speed;
  7157. tp->link_config.duplex = cmd->duplex;
  7158. }
  7159. tp->link_config.orig_speed = tp->link_config.speed;
  7160. tp->link_config.orig_duplex = tp->link_config.duplex;
  7161. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  7162. if (netif_running(dev))
  7163. tg3_setup_phy(tp, 1);
  7164. tg3_full_unlock(tp);
  7165. return 0;
  7166. }
  7167. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  7168. {
  7169. struct tg3 *tp = netdev_priv(dev);
  7170. strcpy(info->driver, DRV_MODULE_NAME);
  7171. strcpy(info->version, DRV_MODULE_VERSION);
  7172. strcpy(info->fw_version, tp->fw_ver);
  7173. strcpy(info->bus_info, pci_name(tp->pdev));
  7174. }
  7175. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7176. {
  7177. struct tg3 *tp = netdev_priv(dev);
  7178. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  7179. wol->supported = WAKE_MAGIC;
  7180. else
  7181. wol->supported = 0;
  7182. wol->wolopts = 0;
  7183. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)
  7184. wol->wolopts = WAKE_MAGIC;
  7185. memset(&wol->sopass, 0, sizeof(wol->sopass));
  7186. }
  7187. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7188. {
  7189. struct tg3 *tp = netdev_priv(dev);
  7190. if (wol->wolopts & ~WAKE_MAGIC)
  7191. return -EINVAL;
  7192. if ((wol->wolopts & WAKE_MAGIC) &&
  7193. !(tp->tg3_flags & TG3_FLAG_WOL_CAP))
  7194. return -EINVAL;
  7195. spin_lock_bh(&tp->lock);
  7196. if (wol->wolopts & WAKE_MAGIC)
  7197. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  7198. else
  7199. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  7200. spin_unlock_bh(&tp->lock);
  7201. return 0;
  7202. }
  7203. static u32 tg3_get_msglevel(struct net_device *dev)
  7204. {
  7205. struct tg3 *tp = netdev_priv(dev);
  7206. return tp->msg_enable;
  7207. }
  7208. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  7209. {
  7210. struct tg3 *tp = netdev_priv(dev);
  7211. tp->msg_enable = value;
  7212. }
  7213. static int tg3_set_tso(struct net_device *dev, u32 value)
  7214. {
  7215. struct tg3 *tp = netdev_priv(dev);
  7216. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7217. if (value)
  7218. return -EINVAL;
  7219. return 0;
  7220. }
  7221. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) &&
  7222. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)) {
  7223. if (value) {
  7224. dev->features |= NETIF_F_TSO6;
  7225. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7226. dev->features |= NETIF_F_TSO_ECN;
  7227. } else
  7228. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  7229. }
  7230. return ethtool_op_set_tso(dev, value);
  7231. }
  7232. static int tg3_nway_reset(struct net_device *dev)
  7233. {
  7234. struct tg3 *tp = netdev_priv(dev);
  7235. u32 bmcr;
  7236. int r;
  7237. if (!netif_running(dev))
  7238. return -EAGAIN;
  7239. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7240. return -EINVAL;
  7241. spin_lock_bh(&tp->lock);
  7242. r = -EINVAL;
  7243. tg3_readphy(tp, MII_BMCR, &bmcr);
  7244. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  7245. ((bmcr & BMCR_ANENABLE) ||
  7246. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  7247. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  7248. BMCR_ANENABLE);
  7249. r = 0;
  7250. }
  7251. spin_unlock_bh(&tp->lock);
  7252. return r;
  7253. }
  7254. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7255. {
  7256. struct tg3 *tp = netdev_priv(dev);
  7257. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  7258. ering->rx_mini_max_pending = 0;
  7259. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7260. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  7261. else
  7262. ering->rx_jumbo_max_pending = 0;
  7263. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  7264. ering->rx_pending = tp->rx_pending;
  7265. ering->rx_mini_pending = 0;
  7266. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7267. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  7268. else
  7269. ering->rx_jumbo_pending = 0;
  7270. ering->tx_pending = tp->tx_pending;
  7271. }
  7272. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7273. {
  7274. struct tg3 *tp = netdev_priv(dev);
  7275. int irq_sync = 0, err = 0;
  7276. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  7277. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  7278. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  7279. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  7280. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  7281. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  7282. return -EINVAL;
  7283. if (netif_running(dev)) {
  7284. tg3_netif_stop(tp);
  7285. irq_sync = 1;
  7286. }
  7287. tg3_full_lock(tp, irq_sync);
  7288. tp->rx_pending = ering->rx_pending;
  7289. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  7290. tp->rx_pending > 63)
  7291. tp->rx_pending = 63;
  7292. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  7293. tp->tx_pending = ering->tx_pending;
  7294. if (netif_running(dev)) {
  7295. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7296. err = tg3_restart_hw(tp, 1);
  7297. if (!err)
  7298. tg3_netif_start(tp);
  7299. }
  7300. tg3_full_unlock(tp);
  7301. return err;
  7302. }
  7303. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7304. {
  7305. struct tg3 *tp = netdev_priv(dev);
  7306. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  7307. if (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_RX)
  7308. epause->rx_pause = 1;
  7309. else
  7310. epause->rx_pause = 0;
  7311. if (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_TX)
  7312. epause->tx_pause = 1;
  7313. else
  7314. epause->tx_pause = 0;
  7315. }
  7316. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7317. {
  7318. struct tg3 *tp = netdev_priv(dev);
  7319. int irq_sync = 0, err = 0;
  7320. if (netif_running(dev)) {
  7321. tg3_netif_stop(tp);
  7322. irq_sync = 1;
  7323. }
  7324. tg3_full_lock(tp, irq_sync);
  7325. if (epause->autoneg)
  7326. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  7327. else
  7328. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  7329. if (epause->rx_pause)
  7330. tp->link_config.flowctrl |= TG3_FLOW_CTRL_RX;
  7331. else
  7332. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_RX;
  7333. if (epause->tx_pause)
  7334. tp->link_config.flowctrl |= TG3_FLOW_CTRL_TX;
  7335. else
  7336. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_TX;
  7337. if (netif_running(dev)) {
  7338. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7339. err = tg3_restart_hw(tp, 1);
  7340. if (!err)
  7341. tg3_netif_start(tp);
  7342. }
  7343. tg3_full_unlock(tp);
  7344. return err;
  7345. }
  7346. static u32 tg3_get_rx_csum(struct net_device *dev)
  7347. {
  7348. struct tg3 *tp = netdev_priv(dev);
  7349. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  7350. }
  7351. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  7352. {
  7353. struct tg3 *tp = netdev_priv(dev);
  7354. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7355. if (data != 0)
  7356. return -EINVAL;
  7357. return 0;
  7358. }
  7359. spin_lock_bh(&tp->lock);
  7360. if (data)
  7361. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  7362. else
  7363. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  7364. spin_unlock_bh(&tp->lock);
  7365. return 0;
  7366. }
  7367. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  7368. {
  7369. struct tg3 *tp = netdev_priv(dev);
  7370. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7371. if (data != 0)
  7372. return -EINVAL;
  7373. return 0;
  7374. }
  7375. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7376. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  7377. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7378. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7379. ethtool_op_set_tx_ipv6_csum(dev, data);
  7380. else
  7381. ethtool_op_set_tx_csum(dev, data);
  7382. return 0;
  7383. }
  7384. static int tg3_get_sset_count (struct net_device *dev, int sset)
  7385. {
  7386. switch (sset) {
  7387. case ETH_SS_TEST:
  7388. return TG3_NUM_TEST;
  7389. case ETH_SS_STATS:
  7390. return TG3_NUM_STATS;
  7391. default:
  7392. return -EOPNOTSUPP;
  7393. }
  7394. }
  7395. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  7396. {
  7397. switch (stringset) {
  7398. case ETH_SS_STATS:
  7399. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  7400. break;
  7401. case ETH_SS_TEST:
  7402. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  7403. break;
  7404. default:
  7405. WARN_ON(1); /* we need a WARN() */
  7406. break;
  7407. }
  7408. }
  7409. static int tg3_phys_id(struct net_device *dev, u32 data)
  7410. {
  7411. struct tg3 *tp = netdev_priv(dev);
  7412. int i;
  7413. if (!netif_running(tp->dev))
  7414. return -EAGAIN;
  7415. if (data == 0)
  7416. data = 2;
  7417. for (i = 0; i < (data * 2); i++) {
  7418. if ((i % 2) == 0)
  7419. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7420. LED_CTRL_1000MBPS_ON |
  7421. LED_CTRL_100MBPS_ON |
  7422. LED_CTRL_10MBPS_ON |
  7423. LED_CTRL_TRAFFIC_OVERRIDE |
  7424. LED_CTRL_TRAFFIC_BLINK |
  7425. LED_CTRL_TRAFFIC_LED);
  7426. else
  7427. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7428. LED_CTRL_TRAFFIC_OVERRIDE);
  7429. if (msleep_interruptible(500))
  7430. break;
  7431. }
  7432. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7433. return 0;
  7434. }
  7435. static void tg3_get_ethtool_stats (struct net_device *dev,
  7436. struct ethtool_stats *estats, u64 *tmp_stats)
  7437. {
  7438. struct tg3 *tp = netdev_priv(dev);
  7439. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  7440. }
  7441. #define NVRAM_TEST_SIZE 0x100
  7442. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  7443. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  7444. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  7445. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  7446. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  7447. static int tg3_test_nvram(struct tg3 *tp)
  7448. {
  7449. u32 csum, magic;
  7450. __le32 *buf;
  7451. int i, j, k, err = 0, size;
  7452. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  7453. return -EIO;
  7454. if (magic == TG3_EEPROM_MAGIC)
  7455. size = NVRAM_TEST_SIZE;
  7456. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  7457. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  7458. TG3_EEPROM_SB_FORMAT_1) {
  7459. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  7460. case TG3_EEPROM_SB_REVISION_0:
  7461. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  7462. break;
  7463. case TG3_EEPROM_SB_REVISION_2:
  7464. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  7465. break;
  7466. case TG3_EEPROM_SB_REVISION_3:
  7467. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  7468. break;
  7469. default:
  7470. return 0;
  7471. }
  7472. } else
  7473. return 0;
  7474. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  7475. size = NVRAM_SELFBOOT_HW_SIZE;
  7476. else
  7477. return -EIO;
  7478. buf = kmalloc(size, GFP_KERNEL);
  7479. if (buf == NULL)
  7480. return -ENOMEM;
  7481. err = -EIO;
  7482. for (i = 0, j = 0; i < size; i += 4, j++) {
  7483. if ((err = tg3_nvram_read_le(tp, i, &buf[j])) != 0)
  7484. break;
  7485. }
  7486. if (i < size)
  7487. goto out;
  7488. /* Selfboot format */
  7489. magic = swab32(le32_to_cpu(buf[0]));
  7490. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  7491. TG3_EEPROM_MAGIC_FW) {
  7492. u8 *buf8 = (u8 *) buf, csum8 = 0;
  7493. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  7494. TG3_EEPROM_SB_REVISION_2) {
  7495. /* For rev 2, the csum doesn't include the MBA. */
  7496. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  7497. csum8 += buf8[i];
  7498. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  7499. csum8 += buf8[i];
  7500. } else {
  7501. for (i = 0; i < size; i++)
  7502. csum8 += buf8[i];
  7503. }
  7504. if (csum8 == 0) {
  7505. err = 0;
  7506. goto out;
  7507. }
  7508. err = -EIO;
  7509. goto out;
  7510. }
  7511. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  7512. TG3_EEPROM_MAGIC_HW) {
  7513. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  7514. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  7515. u8 *buf8 = (u8 *) buf;
  7516. /* Separate the parity bits and the data bytes. */
  7517. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  7518. if ((i == 0) || (i == 8)) {
  7519. int l;
  7520. u8 msk;
  7521. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  7522. parity[k++] = buf8[i] & msk;
  7523. i++;
  7524. }
  7525. else if (i == 16) {
  7526. int l;
  7527. u8 msk;
  7528. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  7529. parity[k++] = buf8[i] & msk;
  7530. i++;
  7531. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  7532. parity[k++] = buf8[i] & msk;
  7533. i++;
  7534. }
  7535. data[j++] = buf8[i];
  7536. }
  7537. err = -EIO;
  7538. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  7539. u8 hw8 = hweight8(data[i]);
  7540. if ((hw8 & 0x1) && parity[i])
  7541. goto out;
  7542. else if (!(hw8 & 0x1) && !parity[i])
  7543. goto out;
  7544. }
  7545. err = 0;
  7546. goto out;
  7547. }
  7548. /* Bootstrap checksum at offset 0x10 */
  7549. csum = calc_crc((unsigned char *) buf, 0x10);
  7550. if(csum != le32_to_cpu(buf[0x10/4]))
  7551. goto out;
  7552. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  7553. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  7554. if (csum != le32_to_cpu(buf[0xfc/4]))
  7555. goto out;
  7556. err = 0;
  7557. out:
  7558. kfree(buf);
  7559. return err;
  7560. }
  7561. #define TG3_SERDES_TIMEOUT_SEC 2
  7562. #define TG3_COPPER_TIMEOUT_SEC 6
  7563. static int tg3_test_link(struct tg3 *tp)
  7564. {
  7565. int i, max;
  7566. if (!netif_running(tp->dev))
  7567. return -ENODEV;
  7568. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  7569. max = TG3_SERDES_TIMEOUT_SEC;
  7570. else
  7571. max = TG3_COPPER_TIMEOUT_SEC;
  7572. for (i = 0; i < max; i++) {
  7573. if (netif_carrier_ok(tp->dev))
  7574. return 0;
  7575. if (msleep_interruptible(1000))
  7576. break;
  7577. }
  7578. return -EIO;
  7579. }
  7580. /* Only test the commonly used registers */
  7581. static int tg3_test_registers(struct tg3 *tp)
  7582. {
  7583. int i, is_5705, is_5750;
  7584. u32 offset, read_mask, write_mask, val, save_val, read_val;
  7585. static struct {
  7586. u16 offset;
  7587. u16 flags;
  7588. #define TG3_FL_5705 0x1
  7589. #define TG3_FL_NOT_5705 0x2
  7590. #define TG3_FL_NOT_5788 0x4
  7591. #define TG3_FL_NOT_5750 0x8
  7592. u32 read_mask;
  7593. u32 write_mask;
  7594. } reg_tbl[] = {
  7595. /* MAC Control Registers */
  7596. { MAC_MODE, TG3_FL_NOT_5705,
  7597. 0x00000000, 0x00ef6f8c },
  7598. { MAC_MODE, TG3_FL_5705,
  7599. 0x00000000, 0x01ef6b8c },
  7600. { MAC_STATUS, TG3_FL_NOT_5705,
  7601. 0x03800107, 0x00000000 },
  7602. { MAC_STATUS, TG3_FL_5705,
  7603. 0x03800100, 0x00000000 },
  7604. { MAC_ADDR_0_HIGH, 0x0000,
  7605. 0x00000000, 0x0000ffff },
  7606. { MAC_ADDR_0_LOW, 0x0000,
  7607. 0x00000000, 0xffffffff },
  7608. { MAC_RX_MTU_SIZE, 0x0000,
  7609. 0x00000000, 0x0000ffff },
  7610. { MAC_TX_MODE, 0x0000,
  7611. 0x00000000, 0x00000070 },
  7612. { MAC_TX_LENGTHS, 0x0000,
  7613. 0x00000000, 0x00003fff },
  7614. { MAC_RX_MODE, TG3_FL_NOT_5705,
  7615. 0x00000000, 0x000007fc },
  7616. { MAC_RX_MODE, TG3_FL_5705,
  7617. 0x00000000, 0x000007dc },
  7618. { MAC_HASH_REG_0, 0x0000,
  7619. 0x00000000, 0xffffffff },
  7620. { MAC_HASH_REG_1, 0x0000,
  7621. 0x00000000, 0xffffffff },
  7622. { MAC_HASH_REG_2, 0x0000,
  7623. 0x00000000, 0xffffffff },
  7624. { MAC_HASH_REG_3, 0x0000,
  7625. 0x00000000, 0xffffffff },
  7626. /* Receive Data and Receive BD Initiator Control Registers. */
  7627. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  7628. 0x00000000, 0xffffffff },
  7629. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  7630. 0x00000000, 0xffffffff },
  7631. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  7632. 0x00000000, 0x00000003 },
  7633. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  7634. 0x00000000, 0xffffffff },
  7635. { RCVDBDI_STD_BD+0, 0x0000,
  7636. 0x00000000, 0xffffffff },
  7637. { RCVDBDI_STD_BD+4, 0x0000,
  7638. 0x00000000, 0xffffffff },
  7639. { RCVDBDI_STD_BD+8, 0x0000,
  7640. 0x00000000, 0xffff0002 },
  7641. { RCVDBDI_STD_BD+0xc, 0x0000,
  7642. 0x00000000, 0xffffffff },
  7643. /* Receive BD Initiator Control Registers. */
  7644. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  7645. 0x00000000, 0xffffffff },
  7646. { RCVBDI_STD_THRESH, TG3_FL_5705,
  7647. 0x00000000, 0x000003ff },
  7648. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  7649. 0x00000000, 0xffffffff },
  7650. /* Host Coalescing Control Registers. */
  7651. { HOSTCC_MODE, TG3_FL_NOT_5705,
  7652. 0x00000000, 0x00000004 },
  7653. { HOSTCC_MODE, TG3_FL_5705,
  7654. 0x00000000, 0x000000f6 },
  7655. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  7656. 0x00000000, 0xffffffff },
  7657. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  7658. 0x00000000, 0x000003ff },
  7659. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  7660. 0x00000000, 0xffffffff },
  7661. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  7662. 0x00000000, 0x000003ff },
  7663. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  7664. 0x00000000, 0xffffffff },
  7665. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  7666. 0x00000000, 0x000000ff },
  7667. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  7668. 0x00000000, 0xffffffff },
  7669. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  7670. 0x00000000, 0x000000ff },
  7671. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  7672. 0x00000000, 0xffffffff },
  7673. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  7674. 0x00000000, 0xffffffff },
  7675. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  7676. 0x00000000, 0xffffffff },
  7677. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  7678. 0x00000000, 0x000000ff },
  7679. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  7680. 0x00000000, 0xffffffff },
  7681. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  7682. 0x00000000, 0x000000ff },
  7683. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  7684. 0x00000000, 0xffffffff },
  7685. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  7686. 0x00000000, 0xffffffff },
  7687. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  7688. 0x00000000, 0xffffffff },
  7689. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  7690. 0x00000000, 0xffffffff },
  7691. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  7692. 0x00000000, 0xffffffff },
  7693. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  7694. 0xffffffff, 0x00000000 },
  7695. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  7696. 0xffffffff, 0x00000000 },
  7697. /* Buffer Manager Control Registers. */
  7698. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  7699. 0x00000000, 0x007fff80 },
  7700. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  7701. 0x00000000, 0x007fffff },
  7702. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  7703. 0x00000000, 0x0000003f },
  7704. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  7705. 0x00000000, 0x000001ff },
  7706. { BUFMGR_MB_HIGH_WATER, 0x0000,
  7707. 0x00000000, 0x000001ff },
  7708. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  7709. 0xffffffff, 0x00000000 },
  7710. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  7711. 0xffffffff, 0x00000000 },
  7712. /* Mailbox Registers */
  7713. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  7714. 0x00000000, 0x000001ff },
  7715. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  7716. 0x00000000, 0x000001ff },
  7717. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  7718. 0x00000000, 0x000007ff },
  7719. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  7720. 0x00000000, 0x000001ff },
  7721. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  7722. };
  7723. is_5705 = is_5750 = 0;
  7724. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  7725. is_5705 = 1;
  7726. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  7727. is_5750 = 1;
  7728. }
  7729. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  7730. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  7731. continue;
  7732. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  7733. continue;
  7734. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  7735. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  7736. continue;
  7737. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  7738. continue;
  7739. offset = (u32) reg_tbl[i].offset;
  7740. read_mask = reg_tbl[i].read_mask;
  7741. write_mask = reg_tbl[i].write_mask;
  7742. /* Save the original register content */
  7743. save_val = tr32(offset);
  7744. /* Determine the read-only value. */
  7745. read_val = save_val & read_mask;
  7746. /* Write zero to the register, then make sure the read-only bits
  7747. * are not changed and the read/write bits are all zeros.
  7748. */
  7749. tw32(offset, 0);
  7750. val = tr32(offset);
  7751. /* Test the read-only and read/write bits. */
  7752. if (((val & read_mask) != read_val) || (val & write_mask))
  7753. goto out;
  7754. /* Write ones to all the bits defined by RdMask and WrMask, then
  7755. * make sure the read-only bits are not changed and the
  7756. * read/write bits are all ones.
  7757. */
  7758. tw32(offset, read_mask | write_mask);
  7759. val = tr32(offset);
  7760. /* Test the read-only bits. */
  7761. if ((val & read_mask) != read_val)
  7762. goto out;
  7763. /* Test the read/write bits. */
  7764. if ((val & write_mask) != write_mask)
  7765. goto out;
  7766. tw32(offset, save_val);
  7767. }
  7768. return 0;
  7769. out:
  7770. if (netif_msg_hw(tp))
  7771. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  7772. offset);
  7773. tw32(offset, save_val);
  7774. return -EIO;
  7775. }
  7776. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  7777. {
  7778. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  7779. int i;
  7780. u32 j;
  7781. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  7782. for (j = 0; j < len; j += 4) {
  7783. u32 val;
  7784. tg3_write_mem(tp, offset + j, test_pattern[i]);
  7785. tg3_read_mem(tp, offset + j, &val);
  7786. if (val != test_pattern[i])
  7787. return -EIO;
  7788. }
  7789. }
  7790. return 0;
  7791. }
  7792. static int tg3_test_memory(struct tg3 *tp)
  7793. {
  7794. static struct mem_entry {
  7795. u32 offset;
  7796. u32 len;
  7797. } mem_tbl_570x[] = {
  7798. { 0x00000000, 0x00b50},
  7799. { 0x00002000, 0x1c000},
  7800. { 0xffffffff, 0x00000}
  7801. }, mem_tbl_5705[] = {
  7802. { 0x00000100, 0x0000c},
  7803. { 0x00000200, 0x00008},
  7804. { 0x00004000, 0x00800},
  7805. { 0x00006000, 0x01000},
  7806. { 0x00008000, 0x02000},
  7807. { 0x00010000, 0x0e000},
  7808. { 0xffffffff, 0x00000}
  7809. }, mem_tbl_5755[] = {
  7810. { 0x00000200, 0x00008},
  7811. { 0x00004000, 0x00800},
  7812. { 0x00006000, 0x00800},
  7813. { 0x00008000, 0x02000},
  7814. { 0x00010000, 0x0c000},
  7815. { 0xffffffff, 0x00000}
  7816. }, mem_tbl_5906[] = {
  7817. { 0x00000200, 0x00008},
  7818. { 0x00004000, 0x00400},
  7819. { 0x00006000, 0x00400},
  7820. { 0x00008000, 0x01000},
  7821. { 0x00010000, 0x01000},
  7822. { 0xffffffff, 0x00000}
  7823. };
  7824. struct mem_entry *mem_tbl;
  7825. int err = 0;
  7826. int i;
  7827. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  7828. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7829. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  7830. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7831. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7832. mem_tbl = mem_tbl_5755;
  7833. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7834. mem_tbl = mem_tbl_5906;
  7835. else
  7836. mem_tbl = mem_tbl_5705;
  7837. } else
  7838. mem_tbl = mem_tbl_570x;
  7839. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  7840. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  7841. mem_tbl[i].len)) != 0)
  7842. break;
  7843. }
  7844. return err;
  7845. }
  7846. #define TG3_MAC_LOOPBACK 0
  7847. #define TG3_PHY_LOOPBACK 1
  7848. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  7849. {
  7850. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  7851. u32 desc_idx;
  7852. struct sk_buff *skb, *rx_skb;
  7853. u8 *tx_data;
  7854. dma_addr_t map;
  7855. int num_pkts, tx_len, rx_len, i, err;
  7856. struct tg3_rx_buffer_desc *desc;
  7857. if (loopback_mode == TG3_MAC_LOOPBACK) {
  7858. /* HW errata - mac loopback fails in some cases on 5780.
  7859. * Normal traffic and PHY loopback are not affected by
  7860. * errata.
  7861. */
  7862. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  7863. return 0;
  7864. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  7865. MAC_MODE_PORT_INT_LPBACK;
  7866. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  7867. mac_mode |= MAC_MODE_LINK_POLARITY;
  7868. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  7869. mac_mode |= MAC_MODE_PORT_MODE_MII;
  7870. else
  7871. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  7872. tw32(MAC_MODE, mac_mode);
  7873. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  7874. u32 val;
  7875. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  7876. u32 phytest;
  7877. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &phytest)) {
  7878. u32 phy;
  7879. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  7880. phytest | MII_TG3_EPHY_SHADOW_EN);
  7881. if (!tg3_readphy(tp, 0x1b, &phy))
  7882. tg3_writephy(tp, 0x1b, phy & ~0x20);
  7883. tg3_writephy(tp, MII_TG3_EPHY_TEST, phytest);
  7884. }
  7885. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  7886. } else
  7887. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  7888. tg3_phy_toggle_automdix(tp, 0);
  7889. tg3_writephy(tp, MII_BMCR, val);
  7890. udelay(40);
  7891. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  7892. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  7893. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x1800);
  7894. mac_mode |= MAC_MODE_PORT_MODE_MII;
  7895. } else
  7896. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  7897. /* reset to prevent losing 1st rx packet intermittently */
  7898. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  7899. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7900. udelay(10);
  7901. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7902. }
  7903. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  7904. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  7905. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  7906. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
  7907. mac_mode |= MAC_MODE_LINK_POLARITY;
  7908. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  7909. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  7910. }
  7911. tw32(MAC_MODE, mac_mode);
  7912. }
  7913. else
  7914. return -EINVAL;
  7915. err = -EIO;
  7916. tx_len = 1514;
  7917. skb = netdev_alloc_skb(tp->dev, tx_len);
  7918. if (!skb)
  7919. return -ENOMEM;
  7920. tx_data = skb_put(skb, tx_len);
  7921. memcpy(tx_data, tp->dev->dev_addr, 6);
  7922. memset(tx_data + 6, 0x0, 8);
  7923. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  7924. for (i = 14; i < tx_len; i++)
  7925. tx_data[i] = (u8) (i & 0xff);
  7926. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  7927. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7928. HOSTCC_MODE_NOW);
  7929. udelay(10);
  7930. rx_start_idx = tp->hw_status->idx[0].rx_producer;
  7931. num_pkts = 0;
  7932. tg3_set_txd(tp, tp->tx_prod, map, tx_len, 0, 1);
  7933. tp->tx_prod++;
  7934. num_pkts++;
  7935. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW,
  7936. tp->tx_prod);
  7937. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW);
  7938. udelay(10);
  7939. /* 250 usec to allow enough time on some 10/100 Mbps devices. */
  7940. for (i = 0; i < 25; i++) {
  7941. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7942. HOSTCC_MODE_NOW);
  7943. udelay(10);
  7944. tx_idx = tp->hw_status->idx[0].tx_consumer;
  7945. rx_idx = tp->hw_status->idx[0].rx_producer;
  7946. if ((tx_idx == tp->tx_prod) &&
  7947. (rx_idx == (rx_start_idx + num_pkts)))
  7948. break;
  7949. }
  7950. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  7951. dev_kfree_skb(skb);
  7952. if (tx_idx != tp->tx_prod)
  7953. goto out;
  7954. if (rx_idx != rx_start_idx + num_pkts)
  7955. goto out;
  7956. desc = &tp->rx_rcb[rx_start_idx];
  7957. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  7958. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  7959. if (opaque_key != RXD_OPAQUE_RING_STD)
  7960. goto out;
  7961. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  7962. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  7963. goto out;
  7964. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  7965. if (rx_len != tx_len)
  7966. goto out;
  7967. rx_skb = tp->rx_std_buffers[desc_idx].skb;
  7968. map = pci_unmap_addr(&tp->rx_std_buffers[desc_idx], mapping);
  7969. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  7970. for (i = 14; i < tx_len; i++) {
  7971. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  7972. goto out;
  7973. }
  7974. err = 0;
  7975. /* tg3_free_rings will unmap and free the rx_skb */
  7976. out:
  7977. return err;
  7978. }
  7979. #define TG3_MAC_LOOPBACK_FAILED 1
  7980. #define TG3_PHY_LOOPBACK_FAILED 2
  7981. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  7982. TG3_PHY_LOOPBACK_FAILED)
  7983. static int tg3_test_loopback(struct tg3 *tp)
  7984. {
  7985. int err = 0;
  7986. u32 cpmuctrl = 0;
  7987. if (!netif_running(tp->dev))
  7988. return TG3_LOOPBACK_FAILED;
  7989. err = tg3_reset_hw(tp, 1);
  7990. if (err)
  7991. return TG3_LOOPBACK_FAILED;
  7992. if (tp->tg3_flags3 & TG3_FLG3_5761_5784_AX_FIXES) {
  7993. int i;
  7994. u32 status;
  7995. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  7996. /* Wait for up to 40 microseconds to acquire lock. */
  7997. for (i = 0; i < 4; i++) {
  7998. status = tr32(TG3_CPMU_MUTEX_GNT);
  7999. if (status == CPMU_MUTEX_GNT_DRIVER)
  8000. break;
  8001. udelay(10);
  8002. }
  8003. if (status != CPMU_MUTEX_GNT_DRIVER)
  8004. return TG3_LOOPBACK_FAILED;
  8005. /* Turn off power management based on link speed. */
  8006. cpmuctrl = tr32(TG3_CPMU_CTRL);
  8007. tw32(TG3_CPMU_CTRL,
  8008. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  8009. CPMU_CTRL_LINK_AWARE_MODE));
  8010. }
  8011. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  8012. err |= TG3_MAC_LOOPBACK_FAILED;
  8013. if (tp->tg3_flags3 & TG3_FLG3_5761_5784_AX_FIXES) {
  8014. tw32(TG3_CPMU_CTRL, cpmuctrl);
  8015. /* Release the mutex */
  8016. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  8017. }
  8018. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  8019. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  8020. err |= TG3_PHY_LOOPBACK_FAILED;
  8021. }
  8022. return err;
  8023. }
  8024. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  8025. u64 *data)
  8026. {
  8027. struct tg3 *tp = netdev_priv(dev);
  8028. if (tp->link_config.phy_is_low_power)
  8029. tg3_set_power_state(tp, PCI_D0);
  8030. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  8031. if (tg3_test_nvram(tp) != 0) {
  8032. etest->flags |= ETH_TEST_FL_FAILED;
  8033. data[0] = 1;
  8034. }
  8035. if (tg3_test_link(tp) != 0) {
  8036. etest->flags |= ETH_TEST_FL_FAILED;
  8037. data[1] = 1;
  8038. }
  8039. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  8040. int err, irq_sync = 0;
  8041. if (netif_running(dev)) {
  8042. tg3_netif_stop(tp);
  8043. irq_sync = 1;
  8044. }
  8045. tg3_full_lock(tp, irq_sync);
  8046. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  8047. err = tg3_nvram_lock(tp);
  8048. tg3_halt_cpu(tp, RX_CPU_BASE);
  8049. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8050. tg3_halt_cpu(tp, TX_CPU_BASE);
  8051. if (!err)
  8052. tg3_nvram_unlock(tp);
  8053. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  8054. tg3_phy_reset(tp);
  8055. if (tg3_test_registers(tp) != 0) {
  8056. etest->flags |= ETH_TEST_FL_FAILED;
  8057. data[2] = 1;
  8058. }
  8059. if (tg3_test_memory(tp) != 0) {
  8060. etest->flags |= ETH_TEST_FL_FAILED;
  8061. data[3] = 1;
  8062. }
  8063. if ((data[4] = tg3_test_loopback(tp)) != 0)
  8064. etest->flags |= ETH_TEST_FL_FAILED;
  8065. tg3_full_unlock(tp);
  8066. if (tg3_test_interrupt(tp) != 0) {
  8067. etest->flags |= ETH_TEST_FL_FAILED;
  8068. data[5] = 1;
  8069. }
  8070. tg3_full_lock(tp, 0);
  8071. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8072. if (netif_running(dev)) {
  8073. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  8074. if (!tg3_restart_hw(tp, 1))
  8075. tg3_netif_start(tp);
  8076. }
  8077. tg3_full_unlock(tp);
  8078. }
  8079. if (tp->link_config.phy_is_low_power)
  8080. tg3_set_power_state(tp, PCI_D3hot);
  8081. }
  8082. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  8083. {
  8084. struct mii_ioctl_data *data = if_mii(ifr);
  8085. struct tg3 *tp = netdev_priv(dev);
  8086. int err;
  8087. switch(cmd) {
  8088. case SIOCGMIIPHY:
  8089. data->phy_id = PHY_ADDR;
  8090. /* fallthru */
  8091. case SIOCGMIIREG: {
  8092. u32 mii_regval;
  8093. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8094. break; /* We have no PHY */
  8095. if (tp->link_config.phy_is_low_power)
  8096. return -EAGAIN;
  8097. spin_lock_bh(&tp->lock);
  8098. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  8099. spin_unlock_bh(&tp->lock);
  8100. data->val_out = mii_regval;
  8101. return err;
  8102. }
  8103. case SIOCSMIIREG:
  8104. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8105. break; /* We have no PHY */
  8106. if (!capable(CAP_NET_ADMIN))
  8107. return -EPERM;
  8108. if (tp->link_config.phy_is_low_power)
  8109. return -EAGAIN;
  8110. spin_lock_bh(&tp->lock);
  8111. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  8112. spin_unlock_bh(&tp->lock);
  8113. return err;
  8114. default:
  8115. /* do nothing */
  8116. break;
  8117. }
  8118. return -EOPNOTSUPP;
  8119. }
  8120. #if TG3_VLAN_TAG_USED
  8121. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  8122. {
  8123. struct tg3 *tp = netdev_priv(dev);
  8124. if (netif_running(dev))
  8125. tg3_netif_stop(tp);
  8126. tg3_full_lock(tp, 0);
  8127. tp->vlgrp = grp;
  8128. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  8129. __tg3_set_rx_mode(dev);
  8130. if (netif_running(dev))
  8131. tg3_netif_start(tp);
  8132. tg3_full_unlock(tp);
  8133. }
  8134. #endif
  8135. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8136. {
  8137. struct tg3 *tp = netdev_priv(dev);
  8138. memcpy(ec, &tp->coal, sizeof(*ec));
  8139. return 0;
  8140. }
  8141. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8142. {
  8143. struct tg3 *tp = netdev_priv(dev);
  8144. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  8145. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  8146. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  8147. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  8148. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  8149. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  8150. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  8151. }
  8152. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  8153. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  8154. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  8155. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  8156. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  8157. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  8158. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  8159. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  8160. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  8161. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  8162. return -EINVAL;
  8163. /* No rx interrupts will be generated if both are zero */
  8164. if ((ec->rx_coalesce_usecs == 0) &&
  8165. (ec->rx_max_coalesced_frames == 0))
  8166. return -EINVAL;
  8167. /* No tx interrupts will be generated if both are zero */
  8168. if ((ec->tx_coalesce_usecs == 0) &&
  8169. (ec->tx_max_coalesced_frames == 0))
  8170. return -EINVAL;
  8171. /* Only copy relevant parameters, ignore all others. */
  8172. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  8173. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  8174. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  8175. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  8176. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  8177. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  8178. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  8179. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  8180. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  8181. if (netif_running(dev)) {
  8182. tg3_full_lock(tp, 0);
  8183. __tg3_set_coalesce(tp, &tp->coal);
  8184. tg3_full_unlock(tp);
  8185. }
  8186. return 0;
  8187. }
  8188. static const struct ethtool_ops tg3_ethtool_ops = {
  8189. .get_settings = tg3_get_settings,
  8190. .set_settings = tg3_set_settings,
  8191. .get_drvinfo = tg3_get_drvinfo,
  8192. .get_regs_len = tg3_get_regs_len,
  8193. .get_regs = tg3_get_regs,
  8194. .get_wol = tg3_get_wol,
  8195. .set_wol = tg3_set_wol,
  8196. .get_msglevel = tg3_get_msglevel,
  8197. .set_msglevel = tg3_set_msglevel,
  8198. .nway_reset = tg3_nway_reset,
  8199. .get_link = ethtool_op_get_link,
  8200. .get_eeprom_len = tg3_get_eeprom_len,
  8201. .get_eeprom = tg3_get_eeprom,
  8202. .set_eeprom = tg3_set_eeprom,
  8203. .get_ringparam = tg3_get_ringparam,
  8204. .set_ringparam = tg3_set_ringparam,
  8205. .get_pauseparam = tg3_get_pauseparam,
  8206. .set_pauseparam = tg3_set_pauseparam,
  8207. .get_rx_csum = tg3_get_rx_csum,
  8208. .set_rx_csum = tg3_set_rx_csum,
  8209. .set_tx_csum = tg3_set_tx_csum,
  8210. .set_sg = ethtool_op_set_sg,
  8211. .set_tso = tg3_set_tso,
  8212. .self_test = tg3_self_test,
  8213. .get_strings = tg3_get_strings,
  8214. .phys_id = tg3_phys_id,
  8215. .get_ethtool_stats = tg3_get_ethtool_stats,
  8216. .get_coalesce = tg3_get_coalesce,
  8217. .set_coalesce = tg3_set_coalesce,
  8218. .get_sset_count = tg3_get_sset_count,
  8219. };
  8220. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  8221. {
  8222. u32 cursize, val, magic;
  8223. tp->nvram_size = EEPROM_CHIP_SIZE;
  8224. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  8225. return;
  8226. if ((magic != TG3_EEPROM_MAGIC) &&
  8227. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  8228. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  8229. return;
  8230. /*
  8231. * Size the chip by reading offsets at increasing powers of two.
  8232. * When we encounter our validation signature, we know the addressing
  8233. * has wrapped around, and thus have our chip size.
  8234. */
  8235. cursize = 0x10;
  8236. while (cursize < tp->nvram_size) {
  8237. if (tg3_nvram_read_swab(tp, cursize, &val) != 0)
  8238. return;
  8239. if (val == magic)
  8240. break;
  8241. cursize <<= 1;
  8242. }
  8243. tp->nvram_size = cursize;
  8244. }
  8245. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  8246. {
  8247. u32 val;
  8248. if (tg3_nvram_read_swab(tp, 0, &val) != 0)
  8249. return;
  8250. /* Selfboot format */
  8251. if (val != TG3_EEPROM_MAGIC) {
  8252. tg3_get_eeprom_size(tp);
  8253. return;
  8254. }
  8255. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  8256. if (val != 0) {
  8257. tp->nvram_size = (val >> 16) * 1024;
  8258. return;
  8259. }
  8260. }
  8261. tp->nvram_size = 0x80000;
  8262. }
  8263. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  8264. {
  8265. u32 nvcfg1;
  8266. nvcfg1 = tr32(NVRAM_CFG1);
  8267. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  8268. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8269. }
  8270. else {
  8271. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8272. tw32(NVRAM_CFG1, nvcfg1);
  8273. }
  8274. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  8275. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  8276. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  8277. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  8278. tp->nvram_jedecnum = JEDEC_ATMEL;
  8279. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8280. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8281. break;
  8282. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  8283. tp->nvram_jedecnum = JEDEC_ATMEL;
  8284. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  8285. break;
  8286. case FLASH_VENDOR_ATMEL_EEPROM:
  8287. tp->nvram_jedecnum = JEDEC_ATMEL;
  8288. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8289. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8290. break;
  8291. case FLASH_VENDOR_ST:
  8292. tp->nvram_jedecnum = JEDEC_ST;
  8293. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  8294. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8295. break;
  8296. case FLASH_VENDOR_SAIFUN:
  8297. tp->nvram_jedecnum = JEDEC_SAIFUN;
  8298. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  8299. break;
  8300. case FLASH_VENDOR_SST_SMALL:
  8301. case FLASH_VENDOR_SST_LARGE:
  8302. tp->nvram_jedecnum = JEDEC_SST;
  8303. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  8304. break;
  8305. }
  8306. }
  8307. else {
  8308. tp->nvram_jedecnum = JEDEC_ATMEL;
  8309. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8310. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8311. }
  8312. }
  8313. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  8314. {
  8315. u32 nvcfg1;
  8316. nvcfg1 = tr32(NVRAM_CFG1);
  8317. /* NVRAM protection for TPM */
  8318. if (nvcfg1 & (1 << 27))
  8319. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8320. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8321. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  8322. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  8323. tp->nvram_jedecnum = JEDEC_ATMEL;
  8324. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8325. break;
  8326. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8327. tp->nvram_jedecnum = JEDEC_ATMEL;
  8328. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8329. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8330. break;
  8331. case FLASH_5752VENDOR_ST_M45PE10:
  8332. case FLASH_5752VENDOR_ST_M45PE20:
  8333. case FLASH_5752VENDOR_ST_M45PE40:
  8334. tp->nvram_jedecnum = JEDEC_ST;
  8335. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8336. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8337. break;
  8338. }
  8339. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  8340. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  8341. case FLASH_5752PAGE_SIZE_256:
  8342. tp->nvram_pagesize = 256;
  8343. break;
  8344. case FLASH_5752PAGE_SIZE_512:
  8345. tp->nvram_pagesize = 512;
  8346. break;
  8347. case FLASH_5752PAGE_SIZE_1K:
  8348. tp->nvram_pagesize = 1024;
  8349. break;
  8350. case FLASH_5752PAGE_SIZE_2K:
  8351. tp->nvram_pagesize = 2048;
  8352. break;
  8353. case FLASH_5752PAGE_SIZE_4K:
  8354. tp->nvram_pagesize = 4096;
  8355. break;
  8356. case FLASH_5752PAGE_SIZE_264:
  8357. tp->nvram_pagesize = 264;
  8358. break;
  8359. }
  8360. }
  8361. else {
  8362. /* For eeprom, set pagesize to maximum eeprom size */
  8363. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8364. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8365. tw32(NVRAM_CFG1, nvcfg1);
  8366. }
  8367. }
  8368. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  8369. {
  8370. u32 nvcfg1, protect = 0;
  8371. nvcfg1 = tr32(NVRAM_CFG1);
  8372. /* NVRAM protection for TPM */
  8373. if (nvcfg1 & (1 << 27)) {
  8374. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8375. protect = 1;
  8376. }
  8377. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  8378. switch (nvcfg1) {
  8379. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8380. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8381. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8382. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  8383. tp->nvram_jedecnum = JEDEC_ATMEL;
  8384. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8385. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8386. tp->nvram_pagesize = 264;
  8387. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  8388. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  8389. tp->nvram_size = (protect ? 0x3e200 : 0x80000);
  8390. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  8391. tp->nvram_size = (protect ? 0x1f200 : 0x40000);
  8392. else
  8393. tp->nvram_size = (protect ? 0x1f200 : 0x20000);
  8394. break;
  8395. case FLASH_5752VENDOR_ST_M45PE10:
  8396. case FLASH_5752VENDOR_ST_M45PE20:
  8397. case FLASH_5752VENDOR_ST_M45PE40:
  8398. tp->nvram_jedecnum = JEDEC_ST;
  8399. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8400. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8401. tp->nvram_pagesize = 256;
  8402. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  8403. tp->nvram_size = (protect ? 0x10000 : 0x20000);
  8404. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  8405. tp->nvram_size = (protect ? 0x10000 : 0x40000);
  8406. else
  8407. tp->nvram_size = (protect ? 0x20000 : 0x80000);
  8408. break;
  8409. }
  8410. }
  8411. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  8412. {
  8413. u32 nvcfg1;
  8414. nvcfg1 = tr32(NVRAM_CFG1);
  8415. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8416. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  8417. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  8418. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  8419. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  8420. tp->nvram_jedecnum = JEDEC_ATMEL;
  8421. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8422. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8423. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8424. tw32(NVRAM_CFG1, nvcfg1);
  8425. break;
  8426. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8427. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8428. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8429. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8430. tp->nvram_jedecnum = JEDEC_ATMEL;
  8431. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8432. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8433. tp->nvram_pagesize = 264;
  8434. break;
  8435. case FLASH_5752VENDOR_ST_M45PE10:
  8436. case FLASH_5752VENDOR_ST_M45PE20:
  8437. case FLASH_5752VENDOR_ST_M45PE40:
  8438. tp->nvram_jedecnum = JEDEC_ST;
  8439. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8440. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8441. tp->nvram_pagesize = 256;
  8442. break;
  8443. }
  8444. }
  8445. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  8446. {
  8447. u32 nvcfg1, protect = 0;
  8448. nvcfg1 = tr32(NVRAM_CFG1);
  8449. /* NVRAM protection for TPM */
  8450. if (nvcfg1 & (1 << 27)) {
  8451. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8452. protect = 1;
  8453. }
  8454. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  8455. switch (nvcfg1) {
  8456. case FLASH_5761VENDOR_ATMEL_ADB021D:
  8457. case FLASH_5761VENDOR_ATMEL_ADB041D:
  8458. case FLASH_5761VENDOR_ATMEL_ADB081D:
  8459. case FLASH_5761VENDOR_ATMEL_ADB161D:
  8460. case FLASH_5761VENDOR_ATMEL_MDB021D:
  8461. case FLASH_5761VENDOR_ATMEL_MDB041D:
  8462. case FLASH_5761VENDOR_ATMEL_MDB081D:
  8463. case FLASH_5761VENDOR_ATMEL_MDB161D:
  8464. tp->nvram_jedecnum = JEDEC_ATMEL;
  8465. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8466. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8467. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8468. tp->nvram_pagesize = 256;
  8469. break;
  8470. case FLASH_5761VENDOR_ST_A_M45PE20:
  8471. case FLASH_5761VENDOR_ST_A_M45PE40:
  8472. case FLASH_5761VENDOR_ST_A_M45PE80:
  8473. case FLASH_5761VENDOR_ST_A_M45PE16:
  8474. case FLASH_5761VENDOR_ST_M_M45PE20:
  8475. case FLASH_5761VENDOR_ST_M_M45PE40:
  8476. case FLASH_5761VENDOR_ST_M_M45PE80:
  8477. case FLASH_5761VENDOR_ST_M_M45PE16:
  8478. tp->nvram_jedecnum = JEDEC_ST;
  8479. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8480. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8481. tp->nvram_pagesize = 256;
  8482. break;
  8483. }
  8484. if (protect) {
  8485. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  8486. } else {
  8487. switch (nvcfg1) {
  8488. case FLASH_5761VENDOR_ATMEL_ADB161D:
  8489. case FLASH_5761VENDOR_ATMEL_MDB161D:
  8490. case FLASH_5761VENDOR_ST_A_M45PE16:
  8491. case FLASH_5761VENDOR_ST_M_M45PE16:
  8492. tp->nvram_size = 0x100000;
  8493. break;
  8494. case FLASH_5761VENDOR_ATMEL_ADB081D:
  8495. case FLASH_5761VENDOR_ATMEL_MDB081D:
  8496. case FLASH_5761VENDOR_ST_A_M45PE80:
  8497. case FLASH_5761VENDOR_ST_M_M45PE80:
  8498. tp->nvram_size = 0x80000;
  8499. break;
  8500. case FLASH_5761VENDOR_ATMEL_ADB041D:
  8501. case FLASH_5761VENDOR_ATMEL_MDB041D:
  8502. case FLASH_5761VENDOR_ST_A_M45PE40:
  8503. case FLASH_5761VENDOR_ST_M_M45PE40:
  8504. tp->nvram_size = 0x40000;
  8505. break;
  8506. case FLASH_5761VENDOR_ATMEL_ADB021D:
  8507. case FLASH_5761VENDOR_ATMEL_MDB021D:
  8508. case FLASH_5761VENDOR_ST_A_M45PE20:
  8509. case FLASH_5761VENDOR_ST_M_M45PE20:
  8510. tp->nvram_size = 0x20000;
  8511. break;
  8512. }
  8513. }
  8514. }
  8515. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  8516. {
  8517. tp->nvram_jedecnum = JEDEC_ATMEL;
  8518. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8519. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8520. }
  8521. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  8522. static void __devinit tg3_nvram_init(struct tg3 *tp)
  8523. {
  8524. tw32_f(GRC_EEPROM_ADDR,
  8525. (EEPROM_ADDR_FSM_RESET |
  8526. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  8527. EEPROM_ADDR_CLKPERD_SHIFT)));
  8528. msleep(1);
  8529. /* Enable seeprom accesses. */
  8530. tw32_f(GRC_LOCAL_CTRL,
  8531. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  8532. udelay(100);
  8533. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  8534. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  8535. tp->tg3_flags |= TG3_FLAG_NVRAM;
  8536. if (tg3_nvram_lock(tp)) {
  8537. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  8538. "tg3_nvram_init failed.\n", tp->dev->name);
  8539. return;
  8540. }
  8541. tg3_enable_nvram_access(tp);
  8542. tp->nvram_size = 0;
  8543. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  8544. tg3_get_5752_nvram_info(tp);
  8545. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  8546. tg3_get_5755_nvram_info(tp);
  8547. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  8548. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784)
  8549. tg3_get_5787_nvram_info(tp);
  8550. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  8551. tg3_get_5761_nvram_info(tp);
  8552. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8553. tg3_get_5906_nvram_info(tp);
  8554. else
  8555. tg3_get_nvram_info(tp);
  8556. if (tp->nvram_size == 0)
  8557. tg3_get_nvram_size(tp);
  8558. tg3_disable_nvram_access(tp);
  8559. tg3_nvram_unlock(tp);
  8560. } else {
  8561. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  8562. tg3_get_eeprom_size(tp);
  8563. }
  8564. }
  8565. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  8566. u32 offset, u32 *val)
  8567. {
  8568. u32 tmp;
  8569. int i;
  8570. if (offset > EEPROM_ADDR_ADDR_MASK ||
  8571. (offset % 4) != 0)
  8572. return -EINVAL;
  8573. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  8574. EEPROM_ADDR_DEVID_MASK |
  8575. EEPROM_ADDR_READ);
  8576. tw32(GRC_EEPROM_ADDR,
  8577. tmp |
  8578. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  8579. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  8580. EEPROM_ADDR_ADDR_MASK) |
  8581. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  8582. for (i = 0; i < 1000; i++) {
  8583. tmp = tr32(GRC_EEPROM_ADDR);
  8584. if (tmp & EEPROM_ADDR_COMPLETE)
  8585. break;
  8586. msleep(1);
  8587. }
  8588. if (!(tmp & EEPROM_ADDR_COMPLETE))
  8589. return -EBUSY;
  8590. *val = tr32(GRC_EEPROM_DATA);
  8591. return 0;
  8592. }
  8593. #define NVRAM_CMD_TIMEOUT 10000
  8594. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  8595. {
  8596. int i;
  8597. tw32(NVRAM_CMD, nvram_cmd);
  8598. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  8599. udelay(10);
  8600. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  8601. udelay(10);
  8602. break;
  8603. }
  8604. }
  8605. if (i == NVRAM_CMD_TIMEOUT) {
  8606. return -EBUSY;
  8607. }
  8608. return 0;
  8609. }
  8610. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  8611. {
  8612. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  8613. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  8614. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  8615. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  8616. (tp->nvram_jedecnum == JEDEC_ATMEL))
  8617. addr = ((addr / tp->nvram_pagesize) <<
  8618. ATMEL_AT45DB0X1B_PAGE_POS) +
  8619. (addr % tp->nvram_pagesize);
  8620. return addr;
  8621. }
  8622. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  8623. {
  8624. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  8625. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  8626. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  8627. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  8628. (tp->nvram_jedecnum == JEDEC_ATMEL))
  8629. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  8630. tp->nvram_pagesize) +
  8631. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  8632. return addr;
  8633. }
  8634. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  8635. {
  8636. int ret;
  8637. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  8638. return tg3_nvram_read_using_eeprom(tp, offset, val);
  8639. offset = tg3_nvram_phys_addr(tp, offset);
  8640. if (offset > NVRAM_ADDR_MSK)
  8641. return -EINVAL;
  8642. ret = tg3_nvram_lock(tp);
  8643. if (ret)
  8644. return ret;
  8645. tg3_enable_nvram_access(tp);
  8646. tw32(NVRAM_ADDR, offset);
  8647. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  8648. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  8649. if (ret == 0)
  8650. *val = swab32(tr32(NVRAM_RDDATA));
  8651. tg3_disable_nvram_access(tp);
  8652. tg3_nvram_unlock(tp);
  8653. return ret;
  8654. }
  8655. static int tg3_nvram_read_le(struct tg3 *tp, u32 offset, __le32 *val)
  8656. {
  8657. u32 v;
  8658. int res = tg3_nvram_read(tp, offset, &v);
  8659. if (!res)
  8660. *val = cpu_to_le32(v);
  8661. return res;
  8662. }
  8663. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val)
  8664. {
  8665. int err;
  8666. u32 tmp;
  8667. err = tg3_nvram_read(tp, offset, &tmp);
  8668. *val = swab32(tmp);
  8669. return err;
  8670. }
  8671. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  8672. u32 offset, u32 len, u8 *buf)
  8673. {
  8674. int i, j, rc = 0;
  8675. u32 val;
  8676. for (i = 0; i < len; i += 4) {
  8677. u32 addr;
  8678. __le32 data;
  8679. addr = offset + i;
  8680. memcpy(&data, buf + i, 4);
  8681. tw32(GRC_EEPROM_DATA, le32_to_cpu(data));
  8682. val = tr32(GRC_EEPROM_ADDR);
  8683. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  8684. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  8685. EEPROM_ADDR_READ);
  8686. tw32(GRC_EEPROM_ADDR, val |
  8687. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  8688. (addr & EEPROM_ADDR_ADDR_MASK) |
  8689. EEPROM_ADDR_START |
  8690. EEPROM_ADDR_WRITE);
  8691. for (j = 0; j < 1000; j++) {
  8692. val = tr32(GRC_EEPROM_ADDR);
  8693. if (val & EEPROM_ADDR_COMPLETE)
  8694. break;
  8695. msleep(1);
  8696. }
  8697. if (!(val & EEPROM_ADDR_COMPLETE)) {
  8698. rc = -EBUSY;
  8699. break;
  8700. }
  8701. }
  8702. return rc;
  8703. }
  8704. /* offset and length are dword aligned */
  8705. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  8706. u8 *buf)
  8707. {
  8708. int ret = 0;
  8709. u32 pagesize = tp->nvram_pagesize;
  8710. u32 pagemask = pagesize - 1;
  8711. u32 nvram_cmd;
  8712. u8 *tmp;
  8713. tmp = kmalloc(pagesize, GFP_KERNEL);
  8714. if (tmp == NULL)
  8715. return -ENOMEM;
  8716. while (len) {
  8717. int j;
  8718. u32 phy_addr, page_off, size;
  8719. phy_addr = offset & ~pagemask;
  8720. for (j = 0; j < pagesize; j += 4) {
  8721. if ((ret = tg3_nvram_read_le(tp, phy_addr + j,
  8722. (__le32 *) (tmp + j))))
  8723. break;
  8724. }
  8725. if (ret)
  8726. break;
  8727. page_off = offset & pagemask;
  8728. size = pagesize;
  8729. if (len < size)
  8730. size = len;
  8731. len -= size;
  8732. memcpy(tmp + page_off, buf, size);
  8733. offset = offset + (pagesize - page_off);
  8734. tg3_enable_nvram_access(tp);
  8735. /*
  8736. * Before we can erase the flash page, we need
  8737. * to issue a special "write enable" command.
  8738. */
  8739. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  8740. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  8741. break;
  8742. /* Erase the target page */
  8743. tw32(NVRAM_ADDR, phy_addr);
  8744. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  8745. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  8746. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  8747. break;
  8748. /* Issue another write enable to start the write. */
  8749. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  8750. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  8751. break;
  8752. for (j = 0; j < pagesize; j += 4) {
  8753. __be32 data;
  8754. data = *((__be32 *) (tmp + j));
  8755. /* swab32(le32_to_cpu(data)), actually */
  8756. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  8757. tw32(NVRAM_ADDR, phy_addr + j);
  8758. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  8759. NVRAM_CMD_WR;
  8760. if (j == 0)
  8761. nvram_cmd |= NVRAM_CMD_FIRST;
  8762. else if (j == (pagesize - 4))
  8763. nvram_cmd |= NVRAM_CMD_LAST;
  8764. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  8765. break;
  8766. }
  8767. if (ret)
  8768. break;
  8769. }
  8770. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  8771. tg3_nvram_exec_cmd(tp, nvram_cmd);
  8772. kfree(tmp);
  8773. return ret;
  8774. }
  8775. /* offset and length are dword aligned */
  8776. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  8777. u8 *buf)
  8778. {
  8779. int i, ret = 0;
  8780. for (i = 0; i < len; i += 4, offset += 4) {
  8781. u32 page_off, phy_addr, nvram_cmd;
  8782. __be32 data;
  8783. memcpy(&data, buf + i, 4);
  8784. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  8785. page_off = offset % tp->nvram_pagesize;
  8786. phy_addr = tg3_nvram_phys_addr(tp, offset);
  8787. tw32(NVRAM_ADDR, phy_addr);
  8788. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  8789. if ((page_off == 0) || (i == 0))
  8790. nvram_cmd |= NVRAM_CMD_FIRST;
  8791. if (page_off == (tp->nvram_pagesize - 4))
  8792. nvram_cmd |= NVRAM_CMD_LAST;
  8793. if (i == (len - 4))
  8794. nvram_cmd |= NVRAM_CMD_LAST;
  8795. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752) &&
  8796. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5755) &&
  8797. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5787) &&
  8798. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784) &&
  8799. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) &&
  8800. (tp->nvram_jedecnum == JEDEC_ST) &&
  8801. (nvram_cmd & NVRAM_CMD_FIRST)) {
  8802. if ((ret = tg3_nvram_exec_cmd(tp,
  8803. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  8804. NVRAM_CMD_DONE)))
  8805. break;
  8806. }
  8807. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  8808. /* We always do complete word writes to eeprom. */
  8809. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  8810. }
  8811. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  8812. break;
  8813. }
  8814. return ret;
  8815. }
  8816. /* offset and length are dword aligned */
  8817. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  8818. {
  8819. int ret;
  8820. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  8821. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  8822. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  8823. udelay(40);
  8824. }
  8825. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  8826. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  8827. }
  8828. else {
  8829. u32 grc_mode;
  8830. ret = tg3_nvram_lock(tp);
  8831. if (ret)
  8832. return ret;
  8833. tg3_enable_nvram_access(tp);
  8834. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  8835. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  8836. tw32(NVRAM_WRITE1, 0x406);
  8837. grc_mode = tr32(GRC_MODE);
  8838. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  8839. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  8840. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  8841. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  8842. buf);
  8843. }
  8844. else {
  8845. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  8846. buf);
  8847. }
  8848. grc_mode = tr32(GRC_MODE);
  8849. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  8850. tg3_disable_nvram_access(tp);
  8851. tg3_nvram_unlock(tp);
  8852. }
  8853. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  8854. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8855. udelay(40);
  8856. }
  8857. return ret;
  8858. }
  8859. struct subsys_tbl_ent {
  8860. u16 subsys_vendor, subsys_devid;
  8861. u32 phy_id;
  8862. };
  8863. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  8864. /* Broadcom boards. */
  8865. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  8866. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  8867. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  8868. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  8869. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  8870. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  8871. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  8872. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  8873. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  8874. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  8875. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  8876. /* 3com boards. */
  8877. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  8878. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  8879. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  8880. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  8881. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  8882. /* DELL boards. */
  8883. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  8884. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  8885. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  8886. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  8887. /* Compaq boards. */
  8888. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  8889. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  8890. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  8891. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  8892. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  8893. /* IBM boards. */
  8894. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  8895. };
  8896. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  8897. {
  8898. int i;
  8899. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  8900. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  8901. tp->pdev->subsystem_vendor) &&
  8902. (subsys_id_to_phy_id[i].subsys_devid ==
  8903. tp->pdev->subsystem_device))
  8904. return &subsys_id_to_phy_id[i];
  8905. }
  8906. return NULL;
  8907. }
  8908. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  8909. {
  8910. u32 val;
  8911. u16 pmcsr;
  8912. /* On some early chips the SRAM cannot be accessed in D3hot state,
  8913. * so need make sure we're in D0.
  8914. */
  8915. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  8916. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  8917. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  8918. msleep(1);
  8919. /* Make sure register accesses (indirect or otherwise)
  8920. * will function correctly.
  8921. */
  8922. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  8923. tp->misc_host_ctrl);
  8924. /* The memory arbiter has to be enabled in order for SRAM accesses
  8925. * to succeed. Normally on powerup the tg3 chip firmware will make
  8926. * sure it is enabled, but other entities such as system netboot
  8927. * code might disable it.
  8928. */
  8929. val = tr32(MEMARB_MODE);
  8930. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  8931. tp->phy_id = PHY_ID_INVALID;
  8932. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  8933. /* Assume an onboard device and WOL capable by default. */
  8934. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  8935. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8936. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  8937. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  8938. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  8939. }
  8940. val = tr32(VCPU_CFGSHDW);
  8941. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  8942. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  8943. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  8944. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  8945. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  8946. return;
  8947. }
  8948. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  8949. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  8950. u32 nic_cfg, led_cfg;
  8951. u32 nic_phy_id, ver, cfg2 = 0, eeprom_phy_id;
  8952. int eeprom_phy_serdes = 0;
  8953. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  8954. tp->nic_sram_data_cfg = nic_cfg;
  8955. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  8956. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  8957. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  8958. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  8959. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  8960. (ver > 0) && (ver < 0x100))
  8961. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  8962. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  8963. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  8964. eeprom_phy_serdes = 1;
  8965. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  8966. if (nic_phy_id != 0) {
  8967. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  8968. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  8969. eeprom_phy_id = (id1 >> 16) << 10;
  8970. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  8971. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  8972. } else
  8973. eeprom_phy_id = 0;
  8974. tp->phy_id = eeprom_phy_id;
  8975. if (eeprom_phy_serdes) {
  8976. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  8977. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  8978. else
  8979. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  8980. }
  8981. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8982. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  8983. SHASTA_EXT_LED_MODE_MASK);
  8984. else
  8985. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  8986. switch (led_cfg) {
  8987. default:
  8988. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  8989. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  8990. break;
  8991. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  8992. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  8993. break;
  8994. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  8995. tp->led_ctrl = LED_CTRL_MODE_MAC;
  8996. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  8997. * read on some older 5700/5701 bootcode.
  8998. */
  8999. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9000. ASIC_REV_5700 ||
  9001. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9002. ASIC_REV_5701)
  9003. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9004. break;
  9005. case SHASTA_EXT_LED_SHARED:
  9006. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  9007. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  9008. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  9009. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9010. LED_CTRL_MODE_PHY_2);
  9011. break;
  9012. case SHASTA_EXT_LED_MAC:
  9013. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  9014. break;
  9015. case SHASTA_EXT_LED_COMBO:
  9016. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  9017. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  9018. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9019. LED_CTRL_MODE_PHY_2);
  9020. break;
  9021. };
  9022. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9023. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  9024. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  9025. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9026. if (tp->pci_chip_rev_id == CHIPREV_ID_5784_A0 ||
  9027. tp->pci_chip_rev_id == CHIPREV_ID_5784_A1)
  9028. tp->led_ctrl = LED_CTRL_MODE_MAC;
  9029. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  9030. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  9031. if ((tp->pdev->subsystem_vendor ==
  9032. PCI_VENDOR_ID_ARIMA) &&
  9033. (tp->pdev->subsystem_device == 0x205a ||
  9034. tp->pdev->subsystem_device == 0x2063))
  9035. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9036. } else {
  9037. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9038. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9039. }
  9040. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  9041. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  9042. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9043. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  9044. }
  9045. if (nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE)
  9046. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  9047. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  9048. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  9049. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  9050. if (tp->tg3_flags & TG3_FLAG_WOL_CAP &&
  9051. nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)
  9052. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9053. if (cfg2 & (1 << 17))
  9054. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  9055. /* serdes signal pre-emphasis in register 0x590 set by */
  9056. /* bootcode if bit 18 is set */
  9057. if (cfg2 & (1 << 18))
  9058. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  9059. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9060. u32 cfg3;
  9061. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  9062. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  9063. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9064. }
  9065. }
  9066. }
  9067. static int __devinit tg3_phy_probe(struct tg3 *tp)
  9068. {
  9069. u32 hw_phy_id_1, hw_phy_id_2;
  9070. u32 hw_phy_id, hw_phy_id_masked;
  9071. int err;
  9072. /* Reading the PHY ID register can conflict with ASF
  9073. * firwmare access to the PHY hardware.
  9074. */
  9075. err = 0;
  9076. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9077. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  9078. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  9079. } else {
  9080. /* Now read the physical PHY_ID from the chip and verify
  9081. * that it is sane. If it doesn't look good, we fall back
  9082. * to either the hard-coded table based PHY_ID and failing
  9083. * that the value found in the eeprom area.
  9084. */
  9085. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  9086. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  9087. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  9088. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  9089. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  9090. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  9091. }
  9092. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  9093. tp->phy_id = hw_phy_id;
  9094. if (hw_phy_id_masked == PHY_ID_BCM8002)
  9095. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9096. else
  9097. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  9098. } else {
  9099. if (tp->phy_id != PHY_ID_INVALID) {
  9100. /* Do nothing, phy ID already set up in
  9101. * tg3_get_eeprom_hw_cfg().
  9102. */
  9103. } else {
  9104. struct subsys_tbl_ent *p;
  9105. /* No eeprom signature? Try the hardcoded
  9106. * subsys device table.
  9107. */
  9108. p = lookup_by_subsys(tp);
  9109. if (!p)
  9110. return -ENODEV;
  9111. tp->phy_id = p->phy_id;
  9112. if (!tp->phy_id ||
  9113. tp->phy_id == PHY_ID_BCM8002)
  9114. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9115. }
  9116. }
  9117. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  9118. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  9119. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  9120. u32 bmsr, adv_reg, tg3_ctrl, mask;
  9121. tg3_readphy(tp, MII_BMSR, &bmsr);
  9122. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  9123. (bmsr & BMSR_LSTATUS))
  9124. goto skip_phy_reset;
  9125. err = tg3_phy_reset(tp);
  9126. if (err)
  9127. return err;
  9128. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  9129. ADVERTISE_100HALF | ADVERTISE_100FULL |
  9130. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  9131. tg3_ctrl = 0;
  9132. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  9133. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  9134. MII_TG3_CTRL_ADV_1000_FULL);
  9135. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  9136. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  9137. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  9138. MII_TG3_CTRL_ENABLE_AS_MASTER);
  9139. }
  9140. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  9141. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  9142. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  9143. if (!tg3_copper_is_advertising_all(tp, mask)) {
  9144. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9145. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9146. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9147. tg3_writephy(tp, MII_BMCR,
  9148. BMCR_ANENABLE | BMCR_ANRESTART);
  9149. }
  9150. tg3_phy_set_wirespeed(tp);
  9151. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9152. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9153. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9154. }
  9155. skip_phy_reset:
  9156. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  9157. err = tg3_init_5401phy_dsp(tp);
  9158. if (err)
  9159. return err;
  9160. }
  9161. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  9162. err = tg3_init_5401phy_dsp(tp);
  9163. }
  9164. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  9165. tp->link_config.advertising =
  9166. (ADVERTISED_1000baseT_Half |
  9167. ADVERTISED_1000baseT_Full |
  9168. ADVERTISED_Autoneg |
  9169. ADVERTISED_FIBRE);
  9170. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  9171. tp->link_config.advertising &=
  9172. ~(ADVERTISED_1000baseT_Half |
  9173. ADVERTISED_1000baseT_Full);
  9174. return err;
  9175. }
  9176. static void __devinit tg3_read_partno(struct tg3 *tp)
  9177. {
  9178. unsigned char vpd_data[256];
  9179. unsigned int i;
  9180. u32 magic;
  9181. if (tg3_nvram_read_swab(tp, 0x0, &magic))
  9182. goto out_not_found;
  9183. if (magic == TG3_EEPROM_MAGIC) {
  9184. for (i = 0; i < 256; i += 4) {
  9185. u32 tmp;
  9186. if (tg3_nvram_read(tp, 0x100 + i, &tmp))
  9187. goto out_not_found;
  9188. vpd_data[i + 0] = ((tmp >> 0) & 0xff);
  9189. vpd_data[i + 1] = ((tmp >> 8) & 0xff);
  9190. vpd_data[i + 2] = ((tmp >> 16) & 0xff);
  9191. vpd_data[i + 3] = ((tmp >> 24) & 0xff);
  9192. }
  9193. } else {
  9194. int vpd_cap;
  9195. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  9196. for (i = 0; i < 256; i += 4) {
  9197. u32 tmp, j = 0;
  9198. __le32 v;
  9199. u16 tmp16;
  9200. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  9201. i);
  9202. while (j++ < 100) {
  9203. pci_read_config_word(tp->pdev, vpd_cap +
  9204. PCI_VPD_ADDR, &tmp16);
  9205. if (tmp16 & 0x8000)
  9206. break;
  9207. msleep(1);
  9208. }
  9209. if (!(tmp16 & 0x8000))
  9210. goto out_not_found;
  9211. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  9212. &tmp);
  9213. v = cpu_to_le32(tmp);
  9214. memcpy(&vpd_data[i], &v, 4);
  9215. }
  9216. }
  9217. /* Now parse and find the part number. */
  9218. for (i = 0; i < 254; ) {
  9219. unsigned char val = vpd_data[i];
  9220. unsigned int block_end;
  9221. if (val == 0x82 || val == 0x91) {
  9222. i = (i + 3 +
  9223. (vpd_data[i + 1] +
  9224. (vpd_data[i + 2] << 8)));
  9225. continue;
  9226. }
  9227. if (val != 0x90)
  9228. goto out_not_found;
  9229. block_end = (i + 3 +
  9230. (vpd_data[i + 1] +
  9231. (vpd_data[i + 2] << 8)));
  9232. i += 3;
  9233. if (block_end > 256)
  9234. goto out_not_found;
  9235. while (i < (block_end - 2)) {
  9236. if (vpd_data[i + 0] == 'P' &&
  9237. vpd_data[i + 1] == 'N') {
  9238. int partno_len = vpd_data[i + 2];
  9239. i += 3;
  9240. if (partno_len > 24 || (partno_len + i) > 256)
  9241. goto out_not_found;
  9242. memcpy(tp->board_part_number,
  9243. &vpd_data[i], partno_len);
  9244. /* Success. */
  9245. return;
  9246. }
  9247. i += 3 + vpd_data[i + 2];
  9248. }
  9249. /* Part number not found. */
  9250. goto out_not_found;
  9251. }
  9252. out_not_found:
  9253. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9254. strcpy(tp->board_part_number, "BCM95906");
  9255. else
  9256. strcpy(tp->board_part_number, "none");
  9257. }
  9258. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  9259. {
  9260. u32 val;
  9261. if (tg3_nvram_read_swab(tp, offset, &val) ||
  9262. (val & 0xfc000000) != 0x0c000000 ||
  9263. tg3_nvram_read_swab(tp, offset + 4, &val) ||
  9264. val != 0)
  9265. return 0;
  9266. return 1;
  9267. }
  9268. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  9269. {
  9270. u32 val, offset, start;
  9271. u32 ver_offset;
  9272. int i, bcnt;
  9273. if (tg3_nvram_read_swab(tp, 0, &val))
  9274. return;
  9275. if (val != TG3_EEPROM_MAGIC)
  9276. return;
  9277. if (tg3_nvram_read_swab(tp, 0xc, &offset) ||
  9278. tg3_nvram_read_swab(tp, 0x4, &start))
  9279. return;
  9280. offset = tg3_nvram_logical_addr(tp, offset);
  9281. if (!tg3_fw_img_is_valid(tp, offset) ||
  9282. tg3_nvram_read_swab(tp, offset + 8, &ver_offset))
  9283. return;
  9284. offset = offset + ver_offset - start;
  9285. for (i = 0; i < 16; i += 4) {
  9286. __le32 v;
  9287. if (tg3_nvram_read_le(tp, offset + i, &v))
  9288. return;
  9289. memcpy(tp->fw_ver + i, &v, 4);
  9290. }
  9291. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9292. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  9293. return;
  9294. for (offset = TG3_NVM_DIR_START;
  9295. offset < TG3_NVM_DIR_END;
  9296. offset += TG3_NVM_DIRENT_SIZE) {
  9297. if (tg3_nvram_read_swab(tp, offset, &val))
  9298. return;
  9299. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  9300. break;
  9301. }
  9302. if (offset == TG3_NVM_DIR_END)
  9303. return;
  9304. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9305. start = 0x08000000;
  9306. else if (tg3_nvram_read_swab(tp, offset - 4, &start))
  9307. return;
  9308. if (tg3_nvram_read_swab(tp, offset + 4, &offset) ||
  9309. !tg3_fw_img_is_valid(tp, offset) ||
  9310. tg3_nvram_read_swab(tp, offset + 8, &val))
  9311. return;
  9312. offset += val - start;
  9313. bcnt = strlen(tp->fw_ver);
  9314. tp->fw_ver[bcnt++] = ',';
  9315. tp->fw_ver[bcnt++] = ' ';
  9316. for (i = 0; i < 4; i++) {
  9317. __le32 v;
  9318. if (tg3_nvram_read_le(tp, offset, &v))
  9319. return;
  9320. offset += sizeof(v);
  9321. if (bcnt > TG3_VER_SIZE - sizeof(v)) {
  9322. memcpy(&tp->fw_ver[bcnt], &v, TG3_VER_SIZE - bcnt);
  9323. break;
  9324. }
  9325. memcpy(&tp->fw_ver[bcnt], &v, sizeof(v));
  9326. bcnt += sizeof(v);
  9327. }
  9328. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  9329. }
  9330. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  9331. static int __devinit tg3_get_invariants(struct tg3 *tp)
  9332. {
  9333. static struct pci_device_id write_reorder_chipsets[] = {
  9334. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9335. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  9336. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9337. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  9338. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  9339. PCI_DEVICE_ID_VIA_8385_0) },
  9340. { },
  9341. };
  9342. u32 misc_ctrl_reg;
  9343. u32 cacheline_sz_reg;
  9344. u32 pci_state_reg, grc_misc_cfg;
  9345. u32 val;
  9346. u16 pci_cmd;
  9347. int err, pcie_cap;
  9348. /* Force memory write invalidate off. If we leave it on,
  9349. * then on 5700_BX chips we have to enable a workaround.
  9350. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  9351. * to match the cacheline size. The Broadcom driver have this
  9352. * workaround but turns MWI off all the times so never uses
  9353. * it. This seems to suggest that the workaround is insufficient.
  9354. */
  9355. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9356. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  9357. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9358. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  9359. * has the register indirect write enable bit set before
  9360. * we try to access any of the MMIO registers. It is also
  9361. * critical that the PCI-X hw workaround situation is decided
  9362. * before that as well.
  9363. */
  9364. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9365. &misc_ctrl_reg);
  9366. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  9367. MISC_HOST_CTRL_CHIPREV_SHIFT);
  9368. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  9369. u32 prod_id_asic_rev;
  9370. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  9371. &prod_id_asic_rev);
  9372. tp->pci_chip_rev_id = prod_id_asic_rev & PROD_ID_ASIC_REV_MASK;
  9373. }
  9374. /* Wrong chip ID in 5752 A0. This code can be removed later
  9375. * as A0 is not in production.
  9376. */
  9377. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  9378. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  9379. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  9380. * we need to disable memory and use config. cycles
  9381. * only to access all registers. The 5702/03 chips
  9382. * can mistakenly decode the special cycles from the
  9383. * ICH chipsets as memory write cycles, causing corruption
  9384. * of register and memory space. Only certain ICH bridges
  9385. * will drive special cycles with non-zero data during the
  9386. * address phase which can fall within the 5703's address
  9387. * range. This is not an ICH bug as the PCI spec allows
  9388. * non-zero address during special cycles. However, only
  9389. * these ICH bridges are known to drive non-zero addresses
  9390. * during special cycles.
  9391. *
  9392. * Since special cycles do not cross PCI bridges, we only
  9393. * enable this workaround if the 5703 is on the secondary
  9394. * bus of these ICH bridges.
  9395. */
  9396. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  9397. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  9398. static struct tg3_dev_id {
  9399. u32 vendor;
  9400. u32 device;
  9401. u32 rev;
  9402. } ich_chipsets[] = {
  9403. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  9404. PCI_ANY_ID },
  9405. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  9406. PCI_ANY_ID },
  9407. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  9408. 0xa },
  9409. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  9410. PCI_ANY_ID },
  9411. { },
  9412. };
  9413. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  9414. struct pci_dev *bridge = NULL;
  9415. while (pci_id->vendor != 0) {
  9416. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  9417. bridge);
  9418. if (!bridge) {
  9419. pci_id++;
  9420. continue;
  9421. }
  9422. if (pci_id->rev != PCI_ANY_ID) {
  9423. if (bridge->revision > pci_id->rev)
  9424. continue;
  9425. }
  9426. if (bridge->subordinate &&
  9427. (bridge->subordinate->number ==
  9428. tp->pdev->bus->number)) {
  9429. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  9430. pci_dev_put(bridge);
  9431. break;
  9432. }
  9433. }
  9434. }
  9435. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  9436. * DMA addresses > 40-bit. This bridge may have other additional
  9437. * 57xx devices behind it in some 4-port NIC designs for example.
  9438. * Any tg3 device found behind the bridge will also need the 40-bit
  9439. * DMA workaround.
  9440. */
  9441. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  9442. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  9443. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  9444. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  9445. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  9446. }
  9447. else {
  9448. struct pci_dev *bridge = NULL;
  9449. do {
  9450. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  9451. PCI_DEVICE_ID_SERVERWORKS_EPB,
  9452. bridge);
  9453. if (bridge && bridge->subordinate &&
  9454. (bridge->subordinate->number <=
  9455. tp->pdev->bus->number) &&
  9456. (bridge->subordinate->subordinate >=
  9457. tp->pdev->bus->number)) {
  9458. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  9459. pci_dev_put(bridge);
  9460. break;
  9461. }
  9462. } while (bridge);
  9463. }
  9464. /* Initialize misc host control in PCI block. */
  9465. tp->misc_host_ctrl |= (misc_ctrl_reg &
  9466. MISC_HOST_CTRL_CHIPREV);
  9467. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9468. tp->misc_host_ctrl);
  9469. pci_read_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  9470. &cacheline_sz_reg);
  9471. tp->pci_cacheline_sz = (cacheline_sz_reg >> 0) & 0xff;
  9472. tp->pci_lat_timer = (cacheline_sz_reg >> 8) & 0xff;
  9473. tp->pci_hdr_type = (cacheline_sz_reg >> 16) & 0xff;
  9474. tp->pci_bist = (cacheline_sz_reg >> 24) & 0xff;
  9475. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  9476. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714))
  9477. tp->pdev_peer = tg3_find_peer(tp);
  9478. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  9479. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  9480. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9481. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9482. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9483. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  9484. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  9485. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  9486. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  9487. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  9488. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  9489. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  9490. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  9491. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  9492. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  9493. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  9494. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  9495. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  9496. tp->pdev_peer == tp->pdev))
  9497. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  9498. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9499. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9500. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9501. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  9502. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9503. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  9504. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  9505. } else {
  9506. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  9507. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9508. ASIC_REV_5750 &&
  9509. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  9510. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  9511. }
  9512. }
  9513. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705 &&
  9514. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5750 &&
  9515. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  9516. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5755 &&
  9517. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5787 &&
  9518. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  9519. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761 &&
  9520. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  9521. tp->tg3_flags2 |= TG3_FLG2_JUMBO_CAPABLE;
  9522. pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  9523. if (pcie_cap != 0) {
  9524. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  9525. pcie_set_readrq(tp->pdev, 4096);
  9526. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9527. u16 lnkctl;
  9528. pci_read_config_word(tp->pdev,
  9529. pcie_cap + PCI_EXP_LNKCTL,
  9530. &lnkctl);
  9531. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN)
  9532. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  9533. }
  9534. }
  9535. /* If we have an AMD 762 or VIA K8T800 chipset, write
  9536. * reordering to the mailbox registers done by the host
  9537. * controller can cause major troubles. We read back from
  9538. * every mailbox register write to force the writes to be
  9539. * posted to the chip in order.
  9540. */
  9541. if (pci_dev_present(write_reorder_chipsets) &&
  9542. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  9543. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  9544. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  9545. tp->pci_lat_timer < 64) {
  9546. tp->pci_lat_timer = 64;
  9547. cacheline_sz_reg = ((tp->pci_cacheline_sz & 0xff) << 0);
  9548. cacheline_sz_reg |= ((tp->pci_lat_timer & 0xff) << 8);
  9549. cacheline_sz_reg |= ((tp->pci_hdr_type & 0xff) << 16);
  9550. cacheline_sz_reg |= ((tp->pci_bist & 0xff) << 24);
  9551. pci_write_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  9552. cacheline_sz_reg);
  9553. }
  9554. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  9555. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9556. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  9557. if (!tp->pcix_cap) {
  9558. printk(KERN_ERR PFX "Cannot find PCI-X "
  9559. "capability, aborting.\n");
  9560. return -EIO;
  9561. }
  9562. }
  9563. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  9564. &pci_state_reg);
  9565. if (tp->pcix_cap && (pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0) {
  9566. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  9567. /* If this is a 5700 BX chipset, and we are in PCI-X
  9568. * mode, enable register write workaround.
  9569. *
  9570. * The workaround is to use indirect register accesses
  9571. * for all chip writes not to mailbox registers.
  9572. */
  9573. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  9574. u32 pm_reg;
  9575. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  9576. /* The chip can have it's power management PCI config
  9577. * space registers clobbered due to this bug.
  9578. * So explicitly force the chip into D0 here.
  9579. */
  9580. pci_read_config_dword(tp->pdev,
  9581. tp->pm_cap + PCI_PM_CTRL,
  9582. &pm_reg);
  9583. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  9584. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  9585. pci_write_config_dword(tp->pdev,
  9586. tp->pm_cap + PCI_PM_CTRL,
  9587. pm_reg);
  9588. /* Also, force SERR#/PERR# in PCI command. */
  9589. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9590. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  9591. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9592. }
  9593. }
  9594. /* 5700 BX chips need to have their TX producer index mailboxes
  9595. * written twice to workaround a bug.
  9596. */
  9597. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX)
  9598. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  9599. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  9600. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  9601. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  9602. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  9603. /* Chip-specific fixup from Broadcom driver */
  9604. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  9605. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  9606. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  9607. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  9608. }
  9609. /* Default fast path register access methods */
  9610. tp->read32 = tg3_read32;
  9611. tp->write32 = tg3_write32;
  9612. tp->read32_mbox = tg3_read32;
  9613. tp->write32_mbox = tg3_write32;
  9614. tp->write32_tx_mbox = tg3_write32;
  9615. tp->write32_rx_mbox = tg3_write32;
  9616. /* Various workaround register access methods */
  9617. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  9618. tp->write32 = tg3_write_indirect_reg32;
  9619. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  9620. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  9621. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  9622. /*
  9623. * Back to back register writes can cause problems on these
  9624. * chips, the workaround is to read back all reg writes
  9625. * except those to mailbox regs.
  9626. *
  9627. * See tg3_write_indirect_reg32().
  9628. */
  9629. tp->write32 = tg3_write_flush_reg32;
  9630. }
  9631. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  9632. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  9633. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  9634. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  9635. tp->write32_rx_mbox = tg3_write_flush_reg32;
  9636. }
  9637. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  9638. tp->read32 = tg3_read_indirect_reg32;
  9639. tp->write32 = tg3_write_indirect_reg32;
  9640. tp->read32_mbox = tg3_read_indirect_mbox;
  9641. tp->write32_mbox = tg3_write_indirect_mbox;
  9642. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  9643. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  9644. iounmap(tp->regs);
  9645. tp->regs = NULL;
  9646. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9647. pci_cmd &= ~PCI_COMMAND_MEMORY;
  9648. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9649. }
  9650. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9651. tp->read32_mbox = tg3_read32_mbox_5906;
  9652. tp->write32_mbox = tg3_write32_mbox_5906;
  9653. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  9654. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  9655. }
  9656. if (tp->write32 == tg3_write_indirect_reg32 ||
  9657. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  9658. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9659. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  9660. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  9661. /* Get eeprom hw config before calling tg3_set_power_state().
  9662. * In particular, the TG3_FLG2_IS_NIC flag must be
  9663. * determined before calling tg3_set_power_state() so that
  9664. * we know whether or not to switch out of Vaux power.
  9665. * When the flag is set, it means that GPIO1 is used for eeprom
  9666. * write protect and also implies that it is a LOM where GPIOs
  9667. * are not used to switch power.
  9668. */
  9669. tg3_get_eeprom_hw_cfg(tp);
  9670. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  9671. /* Allow reads and writes to the
  9672. * APE register and memory space.
  9673. */
  9674. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  9675. PCISTATE_ALLOW_APE_SHMEM_WR;
  9676. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  9677. pci_state_reg);
  9678. }
  9679. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9680. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  9681. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  9682. if (tp->pci_chip_rev_id == CHIPREV_ID_5784_A0 ||
  9683. tp->pci_chip_rev_id == CHIPREV_ID_5784_A1 ||
  9684. tp->pci_chip_rev_id == CHIPREV_ID_5761_A0 ||
  9685. tp->pci_chip_rev_id == CHIPREV_ID_5761_A1)
  9686. tp->tg3_flags3 |= TG3_FLG3_5761_5784_AX_FIXES;
  9687. }
  9688. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  9689. * GPIO1 driven high will bring 5700's external PHY out of reset.
  9690. * It is also used as eeprom write protect on LOMs.
  9691. */
  9692. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  9693. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  9694. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  9695. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  9696. GRC_LCLCTRL_GPIO_OUTPUT1);
  9697. /* Unused GPIO3 must be driven as output on 5752 because there
  9698. * are no pull-up resistors on unused GPIO pins.
  9699. */
  9700. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9701. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  9702. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9703. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  9704. /* Force the chip into D0. */
  9705. err = tg3_set_power_state(tp, PCI_D0);
  9706. if (err) {
  9707. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  9708. pci_name(tp->pdev));
  9709. return err;
  9710. }
  9711. /* 5700 B0 chips do not support checksumming correctly due
  9712. * to hardware bugs.
  9713. */
  9714. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  9715. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  9716. /* Derive initial jumbo mode from MTU assigned in
  9717. * ether_setup() via the alloc_etherdev() call
  9718. */
  9719. if (tp->dev->mtu > ETH_DATA_LEN &&
  9720. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  9721. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  9722. /* Determine WakeOnLan speed to use. */
  9723. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9724. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  9725. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  9726. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  9727. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  9728. } else {
  9729. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  9730. }
  9731. /* A few boards don't want Ethernet@WireSpeed phy feature */
  9732. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  9733. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  9734. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  9735. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  9736. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) ||
  9737. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  9738. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  9739. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  9740. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  9741. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  9742. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  9743. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  9744. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  9745. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9746. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9747. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9748. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  9749. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  9750. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  9751. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  9752. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  9753. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  9754. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  9755. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  9756. }
  9757. tp->coalesce_mode = 0;
  9758. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  9759. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  9760. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  9761. /* Initialize MAC MI mode, polling disabled. */
  9762. tw32_f(MAC_MI_MODE, tp->mi_mode);
  9763. udelay(80);
  9764. /* Initialize data/descriptor byte/word swapping. */
  9765. val = tr32(GRC_MODE);
  9766. val &= GRC_MODE_HOST_STACKUP;
  9767. tw32(GRC_MODE, val | tp->grc_mode);
  9768. tg3_switch_clocks(tp);
  9769. /* Clear this out for sanity. */
  9770. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  9771. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  9772. &pci_state_reg);
  9773. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  9774. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  9775. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  9776. if (chiprevid == CHIPREV_ID_5701_A0 ||
  9777. chiprevid == CHIPREV_ID_5701_B0 ||
  9778. chiprevid == CHIPREV_ID_5701_B2 ||
  9779. chiprevid == CHIPREV_ID_5701_B5) {
  9780. void __iomem *sram_base;
  9781. /* Write some dummy words into the SRAM status block
  9782. * area, see if it reads back correctly. If the return
  9783. * value is bad, force enable the PCIX workaround.
  9784. */
  9785. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  9786. writel(0x00000000, sram_base);
  9787. writel(0x00000000, sram_base + 4);
  9788. writel(0xffffffff, sram_base + 4);
  9789. if (readl(sram_base) != 0x00000000)
  9790. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  9791. }
  9792. }
  9793. udelay(50);
  9794. tg3_nvram_init(tp);
  9795. grc_misc_cfg = tr32(GRC_MISC_CFG);
  9796. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  9797. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  9798. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  9799. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  9800. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  9801. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  9802. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  9803. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  9804. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  9805. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  9806. HOSTCC_MODE_CLRTICK_TXBD);
  9807. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  9808. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9809. tp->misc_host_ctrl);
  9810. }
  9811. /* these are limited to 10/100 only */
  9812. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  9813. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  9814. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  9815. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  9816. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  9817. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  9818. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  9819. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  9820. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  9821. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  9822. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  9823. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9824. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  9825. err = tg3_phy_probe(tp);
  9826. if (err) {
  9827. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  9828. pci_name(tp->pdev), err);
  9829. /* ... but do not return immediately ... */
  9830. }
  9831. tg3_read_partno(tp);
  9832. tg3_read_fw_ver(tp);
  9833. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  9834. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  9835. } else {
  9836. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  9837. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  9838. else
  9839. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  9840. }
  9841. /* 5700 {AX,BX} chips have a broken status block link
  9842. * change bit implementation, so we must use the
  9843. * status register in those cases.
  9844. */
  9845. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  9846. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  9847. else
  9848. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  9849. /* The led_ctrl is set during tg3_phy_probe, here we might
  9850. * have to force the link status polling mechanism based
  9851. * upon subsystem IDs.
  9852. */
  9853. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  9854. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  9855. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  9856. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  9857. TG3_FLAG_USE_LINKCHG_REG);
  9858. }
  9859. /* For all SERDES we poll the MAC status register. */
  9860. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  9861. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  9862. else
  9863. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  9864. /* All chips before 5787 can get confused if TX buffers
  9865. * straddle the 4GB address boundary in some cases.
  9866. */
  9867. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9868. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9869. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9870. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  9871. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9872. tp->dev->hard_start_xmit = tg3_start_xmit;
  9873. else
  9874. tp->dev->hard_start_xmit = tg3_start_xmit_dma_bug;
  9875. tp->rx_offset = 2;
  9876. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  9877. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  9878. tp->rx_offset = 0;
  9879. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  9880. /* Increment the rx prod index on the rx std ring by at most
  9881. * 8 for these chips to workaround hw errata.
  9882. */
  9883. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  9884. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  9885. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9886. tp->rx_std_max_post = 8;
  9887. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  9888. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  9889. PCIE_PWR_MGMT_L1_THRESH_MSK;
  9890. return err;
  9891. }
  9892. #ifdef CONFIG_SPARC
  9893. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  9894. {
  9895. struct net_device *dev = tp->dev;
  9896. struct pci_dev *pdev = tp->pdev;
  9897. struct device_node *dp = pci_device_to_OF_node(pdev);
  9898. const unsigned char *addr;
  9899. int len;
  9900. addr = of_get_property(dp, "local-mac-address", &len);
  9901. if (addr && len == 6) {
  9902. memcpy(dev->dev_addr, addr, 6);
  9903. memcpy(dev->perm_addr, dev->dev_addr, 6);
  9904. return 0;
  9905. }
  9906. return -ENODEV;
  9907. }
  9908. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  9909. {
  9910. struct net_device *dev = tp->dev;
  9911. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  9912. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  9913. return 0;
  9914. }
  9915. #endif
  9916. static int __devinit tg3_get_device_address(struct tg3 *tp)
  9917. {
  9918. struct net_device *dev = tp->dev;
  9919. u32 hi, lo, mac_offset;
  9920. int addr_ok = 0;
  9921. #ifdef CONFIG_SPARC
  9922. if (!tg3_get_macaddr_sparc(tp))
  9923. return 0;
  9924. #endif
  9925. mac_offset = 0x7c;
  9926. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  9927. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9928. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  9929. mac_offset = 0xcc;
  9930. if (tg3_nvram_lock(tp))
  9931. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  9932. else
  9933. tg3_nvram_unlock(tp);
  9934. }
  9935. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9936. mac_offset = 0x10;
  9937. /* First try to get it from MAC address mailbox. */
  9938. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  9939. if ((hi >> 16) == 0x484b) {
  9940. dev->dev_addr[0] = (hi >> 8) & 0xff;
  9941. dev->dev_addr[1] = (hi >> 0) & 0xff;
  9942. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  9943. dev->dev_addr[2] = (lo >> 24) & 0xff;
  9944. dev->dev_addr[3] = (lo >> 16) & 0xff;
  9945. dev->dev_addr[4] = (lo >> 8) & 0xff;
  9946. dev->dev_addr[5] = (lo >> 0) & 0xff;
  9947. /* Some old bootcode may report a 0 MAC address in SRAM */
  9948. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  9949. }
  9950. if (!addr_ok) {
  9951. /* Next, try NVRAM. */
  9952. if (!tg3_nvram_read(tp, mac_offset + 0, &hi) &&
  9953. !tg3_nvram_read(tp, mac_offset + 4, &lo)) {
  9954. dev->dev_addr[0] = ((hi >> 16) & 0xff);
  9955. dev->dev_addr[1] = ((hi >> 24) & 0xff);
  9956. dev->dev_addr[2] = ((lo >> 0) & 0xff);
  9957. dev->dev_addr[3] = ((lo >> 8) & 0xff);
  9958. dev->dev_addr[4] = ((lo >> 16) & 0xff);
  9959. dev->dev_addr[5] = ((lo >> 24) & 0xff);
  9960. }
  9961. /* Finally just fetch it out of the MAC control regs. */
  9962. else {
  9963. hi = tr32(MAC_ADDR_0_HIGH);
  9964. lo = tr32(MAC_ADDR_0_LOW);
  9965. dev->dev_addr[5] = lo & 0xff;
  9966. dev->dev_addr[4] = (lo >> 8) & 0xff;
  9967. dev->dev_addr[3] = (lo >> 16) & 0xff;
  9968. dev->dev_addr[2] = (lo >> 24) & 0xff;
  9969. dev->dev_addr[1] = hi & 0xff;
  9970. dev->dev_addr[0] = (hi >> 8) & 0xff;
  9971. }
  9972. }
  9973. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  9974. #ifdef CONFIG_SPARC64
  9975. if (!tg3_get_default_macaddr_sparc(tp))
  9976. return 0;
  9977. #endif
  9978. return -EINVAL;
  9979. }
  9980. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  9981. return 0;
  9982. }
  9983. #define BOUNDARY_SINGLE_CACHELINE 1
  9984. #define BOUNDARY_MULTI_CACHELINE 2
  9985. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  9986. {
  9987. int cacheline_size;
  9988. u8 byte;
  9989. int goal;
  9990. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  9991. if (byte == 0)
  9992. cacheline_size = 1024;
  9993. else
  9994. cacheline_size = (int) byte * 4;
  9995. /* On 5703 and later chips, the boundary bits have no
  9996. * effect.
  9997. */
  9998. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9999. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10000. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10001. goto out;
  10002. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  10003. goal = BOUNDARY_MULTI_CACHELINE;
  10004. #else
  10005. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  10006. goal = BOUNDARY_SINGLE_CACHELINE;
  10007. #else
  10008. goal = 0;
  10009. #endif
  10010. #endif
  10011. if (!goal)
  10012. goto out;
  10013. /* PCI controllers on most RISC systems tend to disconnect
  10014. * when a device tries to burst across a cache-line boundary.
  10015. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  10016. *
  10017. * Unfortunately, for PCI-E there are only limited
  10018. * write-side controls for this, and thus for reads
  10019. * we will still get the disconnects. We'll also waste
  10020. * these PCI cycles for both read and write for chips
  10021. * other than 5700 and 5701 which do not implement the
  10022. * boundary bits.
  10023. */
  10024. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10025. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  10026. switch (cacheline_size) {
  10027. case 16:
  10028. case 32:
  10029. case 64:
  10030. case 128:
  10031. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10032. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  10033. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  10034. } else {
  10035. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10036. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10037. }
  10038. break;
  10039. case 256:
  10040. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  10041. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  10042. break;
  10043. default:
  10044. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10045. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10046. break;
  10047. };
  10048. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10049. switch (cacheline_size) {
  10050. case 16:
  10051. case 32:
  10052. case 64:
  10053. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10054. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10055. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  10056. break;
  10057. }
  10058. /* fallthrough */
  10059. case 128:
  10060. default:
  10061. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10062. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  10063. break;
  10064. };
  10065. } else {
  10066. switch (cacheline_size) {
  10067. case 16:
  10068. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10069. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  10070. DMA_RWCTRL_WRITE_BNDRY_16);
  10071. break;
  10072. }
  10073. /* fallthrough */
  10074. case 32:
  10075. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10076. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  10077. DMA_RWCTRL_WRITE_BNDRY_32);
  10078. break;
  10079. }
  10080. /* fallthrough */
  10081. case 64:
  10082. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10083. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  10084. DMA_RWCTRL_WRITE_BNDRY_64);
  10085. break;
  10086. }
  10087. /* fallthrough */
  10088. case 128:
  10089. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10090. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  10091. DMA_RWCTRL_WRITE_BNDRY_128);
  10092. break;
  10093. }
  10094. /* fallthrough */
  10095. case 256:
  10096. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  10097. DMA_RWCTRL_WRITE_BNDRY_256);
  10098. break;
  10099. case 512:
  10100. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  10101. DMA_RWCTRL_WRITE_BNDRY_512);
  10102. break;
  10103. case 1024:
  10104. default:
  10105. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  10106. DMA_RWCTRL_WRITE_BNDRY_1024);
  10107. break;
  10108. };
  10109. }
  10110. out:
  10111. return val;
  10112. }
  10113. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  10114. {
  10115. struct tg3_internal_buffer_desc test_desc;
  10116. u32 sram_dma_descs;
  10117. int i, ret;
  10118. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  10119. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  10120. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  10121. tw32(RDMAC_STATUS, 0);
  10122. tw32(WDMAC_STATUS, 0);
  10123. tw32(BUFMGR_MODE, 0);
  10124. tw32(FTQ_RESET, 0);
  10125. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  10126. test_desc.addr_lo = buf_dma & 0xffffffff;
  10127. test_desc.nic_mbuf = 0x00002100;
  10128. test_desc.len = size;
  10129. /*
  10130. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  10131. * the *second* time the tg3 driver was getting loaded after an
  10132. * initial scan.
  10133. *
  10134. * Broadcom tells me:
  10135. * ...the DMA engine is connected to the GRC block and a DMA
  10136. * reset may affect the GRC block in some unpredictable way...
  10137. * The behavior of resets to individual blocks has not been tested.
  10138. *
  10139. * Broadcom noted the GRC reset will also reset all sub-components.
  10140. */
  10141. if (to_device) {
  10142. test_desc.cqid_sqid = (13 << 8) | 2;
  10143. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  10144. udelay(40);
  10145. } else {
  10146. test_desc.cqid_sqid = (16 << 8) | 7;
  10147. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  10148. udelay(40);
  10149. }
  10150. test_desc.flags = 0x00000005;
  10151. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  10152. u32 val;
  10153. val = *(((u32 *)&test_desc) + i);
  10154. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  10155. sram_dma_descs + (i * sizeof(u32)));
  10156. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  10157. }
  10158. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10159. if (to_device) {
  10160. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  10161. } else {
  10162. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  10163. }
  10164. ret = -ENODEV;
  10165. for (i = 0; i < 40; i++) {
  10166. u32 val;
  10167. if (to_device)
  10168. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  10169. else
  10170. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  10171. if ((val & 0xffff) == sram_dma_descs) {
  10172. ret = 0;
  10173. break;
  10174. }
  10175. udelay(100);
  10176. }
  10177. return ret;
  10178. }
  10179. #define TEST_BUFFER_SIZE 0x2000
  10180. static int __devinit tg3_test_dma(struct tg3 *tp)
  10181. {
  10182. dma_addr_t buf_dma;
  10183. u32 *buf, saved_dma_rwctrl;
  10184. int ret;
  10185. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  10186. if (!buf) {
  10187. ret = -ENOMEM;
  10188. goto out_nofree;
  10189. }
  10190. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  10191. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  10192. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  10193. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10194. /* DMA read watermark not used on PCIE */
  10195. tp->dma_rwctrl |= 0x00180000;
  10196. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  10197. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  10198. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  10199. tp->dma_rwctrl |= 0x003f0000;
  10200. else
  10201. tp->dma_rwctrl |= 0x003f000f;
  10202. } else {
  10203. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10204. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  10205. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  10206. u32 read_water = 0x7;
  10207. /* If the 5704 is behind the EPB bridge, we can
  10208. * do the less restrictive ONE_DMA workaround for
  10209. * better performance.
  10210. */
  10211. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  10212. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10213. tp->dma_rwctrl |= 0x8000;
  10214. else if (ccval == 0x6 || ccval == 0x7)
  10215. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  10216. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  10217. read_water = 4;
  10218. /* Set bit 23 to enable PCIX hw bug fix */
  10219. tp->dma_rwctrl |=
  10220. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  10221. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  10222. (1 << 23);
  10223. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  10224. /* 5780 always in PCIX mode */
  10225. tp->dma_rwctrl |= 0x00144000;
  10226. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10227. /* 5714 always in PCIX mode */
  10228. tp->dma_rwctrl |= 0x00148000;
  10229. } else {
  10230. tp->dma_rwctrl |= 0x001b000f;
  10231. }
  10232. }
  10233. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10234. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10235. tp->dma_rwctrl &= 0xfffffff0;
  10236. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10237. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  10238. /* Remove this if it causes problems for some boards. */
  10239. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  10240. /* On 5700/5701 chips, we need to set this bit.
  10241. * Otherwise the chip will issue cacheline transactions
  10242. * to streamable DMA memory with not all the byte
  10243. * enables turned on. This is an error on several
  10244. * RISC PCI controllers, in particular sparc64.
  10245. *
  10246. * On 5703/5704 chips, this bit has been reassigned
  10247. * a different meaning. In particular, it is used
  10248. * on those chips to enable a PCI-X workaround.
  10249. */
  10250. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  10251. }
  10252. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10253. #if 0
  10254. /* Unneeded, already done by tg3_get_invariants. */
  10255. tg3_switch_clocks(tp);
  10256. #endif
  10257. ret = 0;
  10258. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10259. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  10260. goto out;
  10261. /* It is best to perform DMA test with maximum write burst size
  10262. * to expose the 5700/5701 write DMA bug.
  10263. */
  10264. saved_dma_rwctrl = tp->dma_rwctrl;
  10265. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10266. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10267. while (1) {
  10268. u32 *p = buf, i;
  10269. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  10270. p[i] = i;
  10271. /* Send the buffer to the chip. */
  10272. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  10273. if (ret) {
  10274. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  10275. break;
  10276. }
  10277. #if 0
  10278. /* validate data reached card RAM correctly. */
  10279. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10280. u32 val;
  10281. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  10282. if (le32_to_cpu(val) != p[i]) {
  10283. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  10284. /* ret = -ENODEV here? */
  10285. }
  10286. p[i] = 0;
  10287. }
  10288. #endif
  10289. /* Now read it back. */
  10290. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  10291. if (ret) {
  10292. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  10293. break;
  10294. }
  10295. /* Verify it. */
  10296. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10297. if (p[i] == i)
  10298. continue;
  10299. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10300. DMA_RWCTRL_WRITE_BNDRY_16) {
  10301. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10302. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  10303. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10304. break;
  10305. } else {
  10306. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  10307. ret = -ENODEV;
  10308. goto out;
  10309. }
  10310. }
  10311. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  10312. /* Success. */
  10313. ret = 0;
  10314. break;
  10315. }
  10316. }
  10317. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10318. DMA_RWCTRL_WRITE_BNDRY_16) {
  10319. static struct pci_device_id dma_wait_state_chipsets[] = {
  10320. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  10321. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  10322. { },
  10323. };
  10324. /* DMA test passed without adjusting DMA boundary,
  10325. * now look for chipsets that are known to expose the
  10326. * DMA bug without failing the test.
  10327. */
  10328. if (pci_dev_present(dma_wait_state_chipsets)) {
  10329. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10330. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  10331. }
  10332. else
  10333. /* Safe to use the calculated DMA boundary. */
  10334. tp->dma_rwctrl = saved_dma_rwctrl;
  10335. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10336. }
  10337. out:
  10338. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  10339. out_nofree:
  10340. return ret;
  10341. }
  10342. static void __devinit tg3_init_link_config(struct tg3 *tp)
  10343. {
  10344. tp->link_config.advertising =
  10345. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10346. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10347. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  10348. ADVERTISED_Autoneg | ADVERTISED_MII);
  10349. tp->link_config.speed = SPEED_INVALID;
  10350. tp->link_config.duplex = DUPLEX_INVALID;
  10351. tp->link_config.autoneg = AUTONEG_ENABLE;
  10352. tp->link_config.active_speed = SPEED_INVALID;
  10353. tp->link_config.active_duplex = DUPLEX_INVALID;
  10354. tp->link_config.phy_is_low_power = 0;
  10355. tp->link_config.orig_speed = SPEED_INVALID;
  10356. tp->link_config.orig_duplex = DUPLEX_INVALID;
  10357. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  10358. }
  10359. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  10360. {
  10361. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  10362. tp->bufmgr_config.mbuf_read_dma_low_water =
  10363. DEFAULT_MB_RDMA_LOW_WATER_5705;
  10364. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10365. DEFAULT_MB_MACRX_LOW_WATER_5705;
  10366. tp->bufmgr_config.mbuf_high_water =
  10367. DEFAULT_MB_HIGH_WATER_5705;
  10368. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10369. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10370. DEFAULT_MB_MACRX_LOW_WATER_5906;
  10371. tp->bufmgr_config.mbuf_high_water =
  10372. DEFAULT_MB_HIGH_WATER_5906;
  10373. }
  10374. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  10375. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  10376. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  10377. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  10378. tp->bufmgr_config.mbuf_high_water_jumbo =
  10379. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  10380. } else {
  10381. tp->bufmgr_config.mbuf_read_dma_low_water =
  10382. DEFAULT_MB_RDMA_LOW_WATER;
  10383. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10384. DEFAULT_MB_MACRX_LOW_WATER;
  10385. tp->bufmgr_config.mbuf_high_water =
  10386. DEFAULT_MB_HIGH_WATER;
  10387. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  10388. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  10389. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  10390. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  10391. tp->bufmgr_config.mbuf_high_water_jumbo =
  10392. DEFAULT_MB_HIGH_WATER_JUMBO;
  10393. }
  10394. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  10395. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  10396. }
  10397. static char * __devinit tg3_phy_string(struct tg3 *tp)
  10398. {
  10399. switch (tp->phy_id & PHY_ID_MASK) {
  10400. case PHY_ID_BCM5400: return "5400";
  10401. case PHY_ID_BCM5401: return "5401";
  10402. case PHY_ID_BCM5411: return "5411";
  10403. case PHY_ID_BCM5701: return "5701";
  10404. case PHY_ID_BCM5703: return "5703";
  10405. case PHY_ID_BCM5704: return "5704";
  10406. case PHY_ID_BCM5705: return "5705";
  10407. case PHY_ID_BCM5750: return "5750";
  10408. case PHY_ID_BCM5752: return "5752";
  10409. case PHY_ID_BCM5714: return "5714";
  10410. case PHY_ID_BCM5780: return "5780";
  10411. case PHY_ID_BCM5755: return "5755";
  10412. case PHY_ID_BCM5787: return "5787";
  10413. case PHY_ID_BCM5784: return "5784";
  10414. case PHY_ID_BCM5756: return "5722/5756";
  10415. case PHY_ID_BCM5906: return "5906";
  10416. case PHY_ID_BCM5761: return "5761";
  10417. case PHY_ID_BCM8002: return "8002/serdes";
  10418. case 0: return "serdes";
  10419. default: return "unknown";
  10420. };
  10421. }
  10422. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  10423. {
  10424. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10425. strcpy(str, "PCI Express");
  10426. return str;
  10427. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10428. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  10429. strcpy(str, "PCIX:");
  10430. if ((clock_ctrl == 7) ||
  10431. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  10432. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  10433. strcat(str, "133MHz");
  10434. else if (clock_ctrl == 0)
  10435. strcat(str, "33MHz");
  10436. else if (clock_ctrl == 2)
  10437. strcat(str, "50MHz");
  10438. else if (clock_ctrl == 4)
  10439. strcat(str, "66MHz");
  10440. else if (clock_ctrl == 6)
  10441. strcat(str, "100MHz");
  10442. } else {
  10443. strcpy(str, "PCI:");
  10444. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  10445. strcat(str, "66MHz");
  10446. else
  10447. strcat(str, "33MHz");
  10448. }
  10449. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  10450. strcat(str, ":32-bit");
  10451. else
  10452. strcat(str, ":64-bit");
  10453. return str;
  10454. }
  10455. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  10456. {
  10457. struct pci_dev *peer;
  10458. unsigned int func, devnr = tp->pdev->devfn & ~7;
  10459. for (func = 0; func < 8; func++) {
  10460. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  10461. if (peer && peer != tp->pdev)
  10462. break;
  10463. pci_dev_put(peer);
  10464. }
  10465. /* 5704 can be configured in single-port mode, set peer to
  10466. * tp->pdev in that case.
  10467. */
  10468. if (!peer) {
  10469. peer = tp->pdev;
  10470. return peer;
  10471. }
  10472. /*
  10473. * We don't need to keep the refcount elevated; there's no way
  10474. * to remove one half of this device without removing the other
  10475. */
  10476. pci_dev_put(peer);
  10477. return peer;
  10478. }
  10479. static void __devinit tg3_init_coal(struct tg3 *tp)
  10480. {
  10481. struct ethtool_coalesce *ec = &tp->coal;
  10482. memset(ec, 0, sizeof(*ec));
  10483. ec->cmd = ETHTOOL_GCOALESCE;
  10484. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  10485. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  10486. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  10487. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  10488. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  10489. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  10490. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  10491. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  10492. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  10493. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  10494. HOSTCC_MODE_CLRTICK_TXBD)) {
  10495. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  10496. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  10497. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  10498. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  10499. }
  10500. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  10501. ec->rx_coalesce_usecs_irq = 0;
  10502. ec->tx_coalesce_usecs_irq = 0;
  10503. ec->stats_block_coalesce_usecs = 0;
  10504. }
  10505. }
  10506. static int __devinit tg3_init_one(struct pci_dev *pdev,
  10507. const struct pci_device_id *ent)
  10508. {
  10509. static int tg3_version_printed = 0;
  10510. unsigned long tg3reg_base, tg3reg_len;
  10511. struct net_device *dev;
  10512. struct tg3 *tp;
  10513. int err, pm_cap;
  10514. char str[40];
  10515. u64 dma_mask, persist_dma_mask;
  10516. DECLARE_MAC_BUF(mac);
  10517. if (tg3_version_printed++ == 0)
  10518. printk(KERN_INFO "%s", version);
  10519. err = pci_enable_device(pdev);
  10520. if (err) {
  10521. printk(KERN_ERR PFX "Cannot enable PCI device, "
  10522. "aborting.\n");
  10523. return err;
  10524. }
  10525. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  10526. printk(KERN_ERR PFX "Cannot find proper PCI device "
  10527. "base address, aborting.\n");
  10528. err = -ENODEV;
  10529. goto err_out_disable_pdev;
  10530. }
  10531. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  10532. if (err) {
  10533. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  10534. "aborting.\n");
  10535. goto err_out_disable_pdev;
  10536. }
  10537. pci_set_master(pdev);
  10538. /* Find power-management capability. */
  10539. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  10540. if (pm_cap == 0) {
  10541. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  10542. "aborting.\n");
  10543. err = -EIO;
  10544. goto err_out_free_res;
  10545. }
  10546. tg3reg_base = pci_resource_start(pdev, 0);
  10547. tg3reg_len = pci_resource_len(pdev, 0);
  10548. dev = alloc_etherdev(sizeof(*tp));
  10549. if (!dev) {
  10550. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  10551. err = -ENOMEM;
  10552. goto err_out_free_res;
  10553. }
  10554. SET_NETDEV_DEV(dev, &pdev->dev);
  10555. #if TG3_VLAN_TAG_USED
  10556. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  10557. dev->vlan_rx_register = tg3_vlan_rx_register;
  10558. #endif
  10559. tp = netdev_priv(dev);
  10560. tp->pdev = pdev;
  10561. tp->dev = dev;
  10562. tp->pm_cap = pm_cap;
  10563. tp->mac_mode = TG3_DEF_MAC_MODE;
  10564. tp->rx_mode = TG3_DEF_RX_MODE;
  10565. tp->tx_mode = TG3_DEF_TX_MODE;
  10566. tp->mi_mode = MAC_MI_MODE_BASE;
  10567. if (tg3_debug > 0)
  10568. tp->msg_enable = tg3_debug;
  10569. else
  10570. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  10571. /* The word/byte swap controls here control register access byte
  10572. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  10573. * setting below.
  10574. */
  10575. tp->misc_host_ctrl =
  10576. MISC_HOST_CTRL_MASK_PCI_INT |
  10577. MISC_HOST_CTRL_WORD_SWAP |
  10578. MISC_HOST_CTRL_INDIR_ACCESS |
  10579. MISC_HOST_CTRL_PCISTATE_RW;
  10580. /* The NONFRM (non-frame) byte/word swap controls take effect
  10581. * on descriptor entries, anything which isn't packet data.
  10582. *
  10583. * The StrongARM chips on the board (one for tx, one for rx)
  10584. * are running in big-endian mode.
  10585. */
  10586. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  10587. GRC_MODE_WSWAP_NONFRM_DATA);
  10588. #ifdef __BIG_ENDIAN
  10589. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  10590. #endif
  10591. spin_lock_init(&tp->lock);
  10592. spin_lock_init(&tp->indirect_lock);
  10593. INIT_WORK(&tp->reset_task, tg3_reset_task);
  10594. tp->regs = ioremap_nocache(tg3reg_base, tg3reg_len);
  10595. if (!tp->regs) {
  10596. printk(KERN_ERR PFX "Cannot map device registers, "
  10597. "aborting.\n");
  10598. err = -ENOMEM;
  10599. goto err_out_free_dev;
  10600. }
  10601. tg3_init_link_config(tp);
  10602. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  10603. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  10604. tp->tx_pending = TG3_DEF_TX_RING_PENDING;
  10605. dev->open = tg3_open;
  10606. dev->stop = tg3_close;
  10607. dev->get_stats = tg3_get_stats;
  10608. dev->set_multicast_list = tg3_set_rx_mode;
  10609. dev->set_mac_address = tg3_set_mac_addr;
  10610. dev->do_ioctl = tg3_ioctl;
  10611. dev->tx_timeout = tg3_tx_timeout;
  10612. netif_napi_add(dev, &tp->napi, tg3_poll, 64);
  10613. dev->ethtool_ops = &tg3_ethtool_ops;
  10614. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  10615. dev->change_mtu = tg3_change_mtu;
  10616. dev->irq = pdev->irq;
  10617. #ifdef CONFIG_NET_POLL_CONTROLLER
  10618. dev->poll_controller = tg3_poll_controller;
  10619. #endif
  10620. err = tg3_get_invariants(tp);
  10621. if (err) {
  10622. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  10623. "aborting.\n");
  10624. goto err_out_iounmap;
  10625. }
  10626. /* The EPB bridge inside 5714, 5715, and 5780 and any
  10627. * device behind the EPB cannot support DMA addresses > 40-bit.
  10628. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  10629. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  10630. * do DMA address check in tg3_start_xmit().
  10631. */
  10632. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  10633. persist_dma_mask = dma_mask = DMA_32BIT_MASK;
  10634. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  10635. persist_dma_mask = dma_mask = DMA_40BIT_MASK;
  10636. #ifdef CONFIG_HIGHMEM
  10637. dma_mask = DMA_64BIT_MASK;
  10638. #endif
  10639. } else
  10640. persist_dma_mask = dma_mask = DMA_64BIT_MASK;
  10641. /* Configure DMA attributes. */
  10642. if (dma_mask > DMA_32BIT_MASK) {
  10643. err = pci_set_dma_mask(pdev, dma_mask);
  10644. if (!err) {
  10645. dev->features |= NETIF_F_HIGHDMA;
  10646. err = pci_set_consistent_dma_mask(pdev,
  10647. persist_dma_mask);
  10648. if (err < 0) {
  10649. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  10650. "DMA for consistent allocations\n");
  10651. goto err_out_iounmap;
  10652. }
  10653. }
  10654. }
  10655. if (err || dma_mask == DMA_32BIT_MASK) {
  10656. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  10657. if (err) {
  10658. printk(KERN_ERR PFX "No usable DMA configuration, "
  10659. "aborting.\n");
  10660. goto err_out_iounmap;
  10661. }
  10662. }
  10663. tg3_init_bufmgr_config(tp);
  10664. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  10665. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  10666. }
  10667. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10668. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10669. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  10670. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10671. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  10672. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  10673. } else {
  10674. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG;
  10675. }
  10676. /* TSO is on by default on chips that support hardware TSO.
  10677. * Firmware TSO on older chips gives lower performance, so it
  10678. * is off by default, but can be enabled using ethtool.
  10679. */
  10680. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  10681. dev->features |= NETIF_F_TSO;
  10682. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) &&
  10683. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906))
  10684. dev->features |= NETIF_F_TSO6;
  10685. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  10686. dev->features |= NETIF_F_TSO_ECN;
  10687. }
  10688. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  10689. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  10690. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  10691. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  10692. tp->rx_pending = 63;
  10693. }
  10694. err = tg3_get_device_address(tp);
  10695. if (err) {
  10696. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  10697. "aborting.\n");
  10698. goto err_out_iounmap;
  10699. }
  10700. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  10701. if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
  10702. printk(KERN_ERR PFX "Cannot find proper PCI device "
  10703. "base address for APE, aborting.\n");
  10704. err = -ENODEV;
  10705. goto err_out_iounmap;
  10706. }
  10707. tg3reg_base = pci_resource_start(pdev, 2);
  10708. tg3reg_len = pci_resource_len(pdev, 2);
  10709. tp->aperegs = ioremap_nocache(tg3reg_base, tg3reg_len);
  10710. if (tp->aperegs == 0UL) {
  10711. printk(KERN_ERR PFX "Cannot map APE registers, "
  10712. "aborting.\n");
  10713. err = -ENOMEM;
  10714. goto err_out_iounmap;
  10715. }
  10716. tg3_ape_lock_init(tp);
  10717. }
  10718. /*
  10719. * Reset chip in case UNDI or EFI driver did not shutdown
  10720. * DMA self test will enable WDMAC and we'll see (spurious)
  10721. * pending DMA on the PCI bus at that point.
  10722. */
  10723. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  10724. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  10725. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  10726. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10727. }
  10728. err = tg3_test_dma(tp);
  10729. if (err) {
  10730. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  10731. goto err_out_apeunmap;
  10732. }
  10733. /* Tigon3 can do ipv4 only... and some chips have buggy
  10734. * checksumming.
  10735. */
  10736. if ((tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) == 0) {
  10737. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  10738. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10739. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10740. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10741. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  10742. dev->features |= NETIF_F_IPV6_CSUM;
  10743. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10744. } else
  10745. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  10746. /* flow control autonegotiation is default behavior */
  10747. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  10748. tp->link_config.flowctrl = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  10749. tg3_init_coal(tp);
  10750. pci_set_drvdata(pdev, dev);
  10751. err = register_netdev(dev);
  10752. if (err) {
  10753. printk(KERN_ERR PFX "Cannot register net device, "
  10754. "aborting.\n");
  10755. goto err_out_apeunmap;
  10756. }
  10757. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x PHY(%s)] "
  10758. "(%s) %s Ethernet %s\n",
  10759. dev->name,
  10760. tp->board_part_number,
  10761. tp->pci_chip_rev_id,
  10762. tg3_phy_string(tp),
  10763. tg3_bus_string(tp, str),
  10764. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  10765. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  10766. "10/100/1000Base-T")),
  10767. print_mac(mac, dev->dev_addr));
  10768. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] "
  10769. "MIirq[%d] ASF[%d] WireSpeed[%d] TSOcap[%d]\n",
  10770. dev->name,
  10771. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  10772. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  10773. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  10774. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  10775. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0,
  10776. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  10777. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  10778. dev->name, tp->dma_rwctrl,
  10779. (pdev->dma_mask == DMA_32BIT_MASK) ? 32 :
  10780. (((u64) pdev->dma_mask == DMA_40BIT_MASK) ? 40 : 64));
  10781. return 0;
  10782. err_out_apeunmap:
  10783. if (tp->aperegs) {
  10784. iounmap(tp->aperegs);
  10785. tp->aperegs = NULL;
  10786. }
  10787. err_out_iounmap:
  10788. if (tp->regs) {
  10789. iounmap(tp->regs);
  10790. tp->regs = NULL;
  10791. }
  10792. err_out_free_dev:
  10793. free_netdev(dev);
  10794. err_out_free_res:
  10795. pci_release_regions(pdev);
  10796. err_out_disable_pdev:
  10797. pci_disable_device(pdev);
  10798. pci_set_drvdata(pdev, NULL);
  10799. return err;
  10800. }
  10801. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  10802. {
  10803. struct net_device *dev = pci_get_drvdata(pdev);
  10804. if (dev) {
  10805. struct tg3 *tp = netdev_priv(dev);
  10806. flush_scheduled_work();
  10807. unregister_netdev(dev);
  10808. if (tp->aperegs) {
  10809. iounmap(tp->aperegs);
  10810. tp->aperegs = NULL;
  10811. }
  10812. if (tp->regs) {
  10813. iounmap(tp->regs);
  10814. tp->regs = NULL;
  10815. }
  10816. free_netdev(dev);
  10817. pci_release_regions(pdev);
  10818. pci_disable_device(pdev);
  10819. pci_set_drvdata(pdev, NULL);
  10820. }
  10821. }
  10822. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  10823. {
  10824. struct net_device *dev = pci_get_drvdata(pdev);
  10825. struct tg3 *tp = netdev_priv(dev);
  10826. int err;
  10827. /* PCI register 4 needs to be saved whether netif_running() or not.
  10828. * MSI address and data need to be saved if using MSI and
  10829. * netif_running().
  10830. */
  10831. pci_save_state(pdev);
  10832. if (!netif_running(dev))
  10833. return 0;
  10834. flush_scheduled_work();
  10835. tg3_netif_stop(tp);
  10836. del_timer_sync(&tp->timer);
  10837. tg3_full_lock(tp, 1);
  10838. tg3_disable_ints(tp);
  10839. tg3_full_unlock(tp);
  10840. netif_device_detach(dev);
  10841. tg3_full_lock(tp, 0);
  10842. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10843. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  10844. tg3_full_unlock(tp);
  10845. err = tg3_set_power_state(tp, pci_choose_state(pdev, state));
  10846. if (err) {
  10847. tg3_full_lock(tp, 0);
  10848. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  10849. if (tg3_restart_hw(tp, 1))
  10850. goto out;
  10851. tp->timer.expires = jiffies + tp->timer_offset;
  10852. add_timer(&tp->timer);
  10853. netif_device_attach(dev);
  10854. tg3_netif_start(tp);
  10855. out:
  10856. tg3_full_unlock(tp);
  10857. }
  10858. return err;
  10859. }
  10860. static int tg3_resume(struct pci_dev *pdev)
  10861. {
  10862. struct net_device *dev = pci_get_drvdata(pdev);
  10863. struct tg3 *tp = netdev_priv(dev);
  10864. int err;
  10865. pci_restore_state(tp->pdev);
  10866. if (!netif_running(dev))
  10867. return 0;
  10868. err = tg3_set_power_state(tp, PCI_D0);
  10869. if (err)
  10870. return err;
  10871. netif_device_attach(dev);
  10872. tg3_full_lock(tp, 0);
  10873. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  10874. err = tg3_restart_hw(tp, 1);
  10875. if (err)
  10876. goto out;
  10877. tp->timer.expires = jiffies + tp->timer_offset;
  10878. add_timer(&tp->timer);
  10879. tg3_netif_start(tp);
  10880. out:
  10881. tg3_full_unlock(tp);
  10882. return err;
  10883. }
  10884. static struct pci_driver tg3_driver = {
  10885. .name = DRV_MODULE_NAME,
  10886. .id_table = tg3_pci_tbl,
  10887. .probe = tg3_init_one,
  10888. .remove = __devexit_p(tg3_remove_one),
  10889. .suspend = tg3_suspend,
  10890. .resume = tg3_resume
  10891. };
  10892. static int __init tg3_init(void)
  10893. {
  10894. return pci_register_driver(&tg3_driver);
  10895. }
  10896. static void __exit tg3_cleanup(void)
  10897. {
  10898. pci_unregister_driver(&tg3_driver);
  10899. }
  10900. module_init(tg3_init);
  10901. module_exit(tg3_cleanup);