be.h 10.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397
  1. /*
  2. * Copyright (C) 2005 - 2010 ServerEngines
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@serverengines.com
  12. *
  13. * ServerEngines
  14. * 209 N. Fair Oaks Ave
  15. * Sunnyvale, CA 94085
  16. */
  17. #ifndef BE_H
  18. #define BE_H
  19. #include <linux/pci.h>
  20. #include <linux/etherdevice.h>
  21. #include <linux/version.h>
  22. #include <linux/delay.h>
  23. #include <net/tcp.h>
  24. #include <net/ip.h>
  25. #include <net/ipv6.h>
  26. #include <linux/if_vlan.h>
  27. #include <linux/workqueue.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/firmware.h>
  30. #include "be_hw.h"
  31. #define DRV_VER "2.102.147u"
  32. #define DRV_NAME "be2net"
  33. #define BE_NAME "ServerEngines BladeEngine2 10Gbps NIC"
  34. #define BE3_NAME "ServerEngines BladeEngine3 10Gbps NIC"
  35. #define OC_NAME "Emulex OneConnect 10Gbps NIC"
  36. #define OC_NAME1 "Emulex OneConnect 10Gbps NIC (be3)"
  37. #define DRV_DESC "ServerEngines BladeEngine 10Gbps NIC Driver"
  38. #define BE_VENDOR_ID 0x19a2
  39. #define BE_DEVICE_ID1 0x211
  40. #define BE_DEVICE_ID2 0x221
  41. #define OC_DEVICE_ID1 0x700
  42. #define OC_DEVICE_ID2 0x710
  43. static inline char *nic_name(struct pci_dev *pdev)
  44. {
  45. switch (pdev->device) {
  46. case OC_DEVICE_ID1:
  47. return OC_NAME;
  48. case OC_DEVICE_ID2:
  49. return OC_NAME1;
  50. case BE_DEVICE_ID2:
  51. return BE3_NAME;
  52. default:
  53. return BE_NAME;
  54. }
  55. }
  56. /* Number of bytes of an RX frame that are copied to skb->data */
  57. #define BE_HDR_LEN 64
  58. #define BE_MAX_JUMBO_FRAME_SIZE 9018
  59. #define BE_MIN_MTU 256
  60. #define BE_NUM_VLANS_SUPPORTED 64
  61. #define BE_MAX_EQD 96
  62. #define BE_MAX_TX_FRAG_COUNT 30
  63. #define EVNT_Q_LEN 1024
  64. #define TX_Q_LEN 2048
  65. #define TX_CQ_LEN 1024
  66. #define RX_Q_LEN 1024 /* Does not support any other value */
  67. #define RX_CQ_LEN 1024
  68. #define MCC_Q_LEN 128 /* total size not to exceed 8 pages */
  69. #define MCC_CQ_LEN 256
  70. #define BE_NAPI_WEIGHT 64
  71. #define MAX_RX_POST BE_NAPI_WEIGHT /* Frags posted at a time */
  72. #define RX_FRAGS_REFILL_WM (RX_Q_LEN - MAX_RX_POST)
  73. #define FW_VER_LEN 32
  74. #define BE_MAX_VF 32
  75. struct be_dma_mem {
  76. void *va;
  77. dma_addr_t dma;
  78. u32 size;
  79. };
  80. struct be_queue_info {
  81. struct be_dma_mem dma_mem;
  82. u16 len;
  83. u16 entry_size; /* Size of an element in the queue */
  84. u16 id;
  85. u16 tail, head;
  86. bool created;
  87. atomic_t used; /* Number of valid elements in the queue */
  88. };
  89. static inline u32 MODULO(u16 val, u16 limit)
  90. {
  91. BUG_ON(limit & (limit - 1));
  92. return val & (limit - 1);
  93. }
  94. static inline void index_adv(u16 *index, u16 val, u16 limit)
  95. {
  96. *index = MODULO((*index + val), limit);
  97. }
  98. static inline void index_inc(u16 *index, u16 limit)
  99. {
  100. *index = MODULO((*index + 1), limit);
  101. }
  102. static inline void *queue_head_node(struct be_queue_info *q)
  103. {
  104. return q->dma_mem.va + q->head * q->entry_size;
  105. }
  106. static inline void *queue_tail_node(struct be_queue_info *q)
  107. {
  108. return q->dma_mem.va + q->tail * q->entry_size;
  109. }
  110. static inline void queue_head_inc(struct be_queue_info *q)
  111. {
  112. index_inc(&q->head, q->len);
  113. }
  114. static inline void queue_tail_inc(struct be_queue_info *q)
  115. {
  116. index_inc(&q->tail, q->len);
  117. }
  118. struct be_eq_obj {
  119. struct be_queue_info q;
  120. char desc[32];
  121. /* Adaptive interrupt coalescing (AIC) info */
  122. bool enable_aic;
  123. u16 min_eqd; /* in usecs */
  124. u16 max_eqd; /* in usecs */
  125. u16 cur_eqd; /* in usecs */
  126. struct napi_struct napi;
  127. };
  128. struct be_mcc_obj {
  129. struct be_queue_info q;
  130. struct be_queue_info cq;
  131. bool rearm_cq;
  132. };
  133. struct be_drvr_stats {
  134. u32 be_tx_reqs; /* number of TX requests initiated */
  135. u32 be_tx_stops; /* number of times TX Q was stopped */
  136. u32 be_fwd_reqs; /* number of send reqs through forwarding i/f */
  137. u32 be_tx_wrbs; /* number of tx WRBs used */
  138. u32 be_tx_events; /* number of tx completion events */
  139. u32 be_tx_compl; /* number of tx completion entries processed */
  140. ulong be_tx_jiffies;
  141. u64 be_tx_bytes;
  142. u64 be_tx_bytes_prev;
  143. u64 be_tx_pkts;
  144. u32 be_tx_rate;
  145. u32 cache_barrier[16];
  146. u32 be_ethrx_post_fail;/* number of ethrx buffer alloc failures */
  147. u32 be_rx_polls; /* number of times NAPI called poll function */
  148. u32 be_rx_events; /* number of ucast rx completion events */
  149. u32 be_rx_compl; /* number of rx completion entries processed */
  150. ulong be_rx_jiffies;
  151. u64 be_rx_bytes;
  152. u64 be_rx_bytes_prev;
  153. u64 be_rx_pkts;
  154. u32 be_rx_rate;
  155. /* number of non ether type II frames dropped where
  156. * frame len > length field of Mac Hdr */
  157. u32 be_802_3_dropped_frames;
  158. /* number of non ether type II frames malformed where
  159. * in frame len < length field of Mac Hdr */
  160. u32 be_802_3_malformed_frames;
  161. u32 be_rxcp_err; /* Num rx completion entries w/ err set. */
  162. ulong rx_fps_jiffies; /* jiffies at last FPS calc */
  163. u32 be_rx_frags;
  164. u32 be_prev_rx_frags;
  165. u32 be_rx_fps; /* Rx frags per second */
  166. };
  167. struct be_stats_obj {
  168. struct be_drvr_stats drvr_stats;
  169. struct be_dma_mem cmd;
  170. };
  171. struct be_tx_obj {
  172. struct be_queue_info q;
  173. struct be_queue_info cq;
  174. /* Remember the skbs that were transmitted */
  175. struct sk_buff *sent_skb_list[TX_Q_LEN];
  176. };
  177. /* Struct to remember the pages posted for rx frags */
  178. struct be_rx_page_info {
  179. struct page *page;
  180. dma_addr_t bus;
  181. u16 page_offset;
  182. bool last_page_user;
  183. };
  184. struct be_rx_obj {
  185. struct be_queue_info q;
  186. struct be_queue_info cq;
  187. struct be_rx_page_info page_info_tbl[RX_Q_LEN];
  188. };
  189. #define BE_NUM_MSIX_VECTORS 2 /* 1 each for Tx and Rx */
  190. struct be_adapter {
  191. struct pci_dev *pdev;
  192. struct net_device *netdev;
  193. u8 __iomem *csr;
  194. u8 __iomem *db; /* Door Bell */
  195. u8 __iomem *pcicfg; /* PCI config space */
  196. spinlock_t mbox_lock; /* For serializing mbox cmds to BE card */
  197. struct be_dma_mem mbox_mem;
  198. /* Mbox mem is adjusted to align to 16 bytes. The allocated addr
  199. * is stored for freeing purpose */
  200. struct be_dma_mem mbox_mem_alloced;
  201. struct be_mcc_obj mcc_obj;
  202. spinlock_t mcc_lock; /* For serializing mcc cmds to BE card */
  203. spinlock_t mcc_cq_lock;
  204. struct msix_entry msix_entries[BE_NUM_MSIX_VECTORS];
  205. bool msix_enabled;
  206. bool isr_registered;
  207. /* TX Rings */
  208. struct be_eq_obj tx_eq;
  209. struct be_tx_obj tx_obj;
  210. u32 cache_line_break[8];
  211. /* Rx rings */
  212. struct be_eq_obj rx_eq;
  213. struct be_rx_obj rx_obj;
  214. u32 big_page_size; /* Compounded page size shared by rx wrbs */
  215. bool rx_post_starved; /* Zero rx frags have been posted to BE */
  216. struct vlan_group *vlan_grp;
  217. u16 vlans_added;
  218. u16 max_vlans; /* Number of vlans supported */
  219. u8 vlan_tag[VLAN_GROUP_ARRAY_LEN];
  220. struct be_dma_mem mc_cmd_mem;
  221. struct be_stats_obj stats;
  222. /* Work queue used to perform periodic tasks like getting statistics */
  223. struct delayed_work work;
  224. /* Ethtool knobs and info */
  225. bool rx_csum; /* BE card must perform rx-checksumming */
  226. char fw_ver[FW_VER_LEN];
  227. u32 if_handle; /* Used to configure filtering */
  228. u32 pmac_id; /* MAC addr handle used by BE card */
  229. bool eeh_err;
  230. bool link_up;
  231. u32 port_num;
  232. bool promiscuous;
  233. bool wol;
  234. u32 cap;
  235. u32 rx_fc; /* Rx flow control */
  236. u32 tx_fc; /* Tx flow control */
  237. int link_speed;
  238. u8 port_type;
  239. u8 transceiver;
  240. u8 generation; /* BladeEngine ASIC generation */
  241. bool sriov_enabled;
  242. u32 vf_if_handle[BE_MAX_VF];
  243. u32 vf_pmac_id[BE_MAX_VF];
  244. u8 base_eq_id;
  245. };
  246. #define be_physfn(adapter) (!adapter->pdev->is_virtfn)
  247. /* BladeEngine Generation numbers */
  248. #define BE_GEN2 2
  249. #define BE_GEN3 3
  250. extern const struct ethtool_ops be_ethtool_ops;
  251. #define drvr_stats(adapter) (&adapter->stats.drvr_stats)
  252. #define BE_SET_NETDEV_OPS(netdev, ops) (netdev->netdev_ops = ops)
  253. #define PAGE_SHIFT_4K 12
  254. #define PAGE_SIZE_4K (1 << PAGE_SHIFT_4K)
  255. /* Returns number of pages spanned by the data starting at the given addr */
  256. #define PAGES_4K_SPANNED(_address, size) \
  257. ((u32)((((size_t)(_address) & (PAGE_SIZE_4K - 1)) + \
  258. (size) + (PAGE_SIZE_4K - 1)) >> PAGE_SHIFT_4K))
  259. /* Byte offset into the page corresponding to given address */
  260. #define OFFSET_IN_PAGE(addr) \
  261. ((size_t)(addr) & (PAGE_SIZE_4K-1))
  262. /* Returns bit offset within a DWORD of a bitfield */
  263. #define AMAP_BIT_OFFSET(_struct, field) \
  264. (((size_t)&(((_struct *)0)->field))%32)
  265. /* Returns the bit mask of the field that is NOT shifted into location. */
  266. static inline u32 amap_mask(u32 bitsize)
  267. {
  268. return (bitsize == 32 ? 0xFFFFFFFF : (1 << bitsize) - 1);
  269. }
  270. static inline void
  271. amap_set(void *ptr, u32 dw_offset, u32 mask, u32 offset, u32 value)
  272. {
  273. u32 *dw = (u32 *) ptr + dw_offset;
  274. *dw &= ~(mask << offset);
  275. *dw |= (mask & value) << offset;
  276. }
  277. #define AMAP_SET_BITS(_struct, field, ptr, val) \
  278. amap_set(ptr, \
  279. offsetof(_struct, field)/32, \
  280. amap_mask(sizeof(((_struct *)0)->field)), \
  281. AMAP_BIT_OFFSET(_struct, field), \
  282. val)
  283. static inline u32 amap_get(void *ptr, u32 dw_offset, u32 mask, u32 offset)
  284. {
  285. u32 *dw = (u32 *) ptr;
  286. return mask & (*(dw + dw_offset) >> offset);
  287. }
  288. #define AMAP_GET_BITS(_struct, field, ptr) \
  289. amap_get(ptr, \
  290. offsetof(_struct, field)/32, \
  291. amap_mask(sizeof(((_struct *)0)->field)), \
  292. AMAP_BIT_OFFSET(_struct, field))
  293. #define be_dws_cpu_to_le(wrb, len) swap_dws(wrb, len)
  294. #define be_dws_le_to_cpu(wrb, len) swap_dws(wrb, len)
  295. static inline void swap_dws(void *wrb, int len)
  296. {
  297. #ifdef __BIG_ENDIAN
  298. u32 *dw = wrb;
  299. BUG_ON(len % 4);
  300. do {
  301. *dw = cpu_to_le32(*dw);
  302. dw++;
  303. len -= 4;
  304. } while (len);
  305. #endif /* __BIG_ENDIAN */
  306. }
  307. static inline u8 is_tcp_pkt(struct sk_buff *skb)
  308. {
  309. u8 val = 0;
  310. if (ip_hdr(skb)->version == 4)
  311. val = (ip_hdr(skb)->protocol == IPPROTO_TCP);
  312. else if (ip_hdr(skb)->version == 6)
  313. val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_TCP);
  314. return val;
  315. }
  316. static inline u8 is_udp_pkt(struct sk_buff *skb)
  317. {
  318. u8 val = 0;
  319. if (ip_hdr(skb)->version == 4)
  320. val = (ip_hdr(skb)->protocol == IPPROTO_UDP);
  321. else if (ip_hdr(skb)->version == 6)
  322. val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_UDP);
  323. return val;
  324. }
  325. extern void be_cq_notify(struct be_adapter *adapter, u16 qid, bool arm,
  326. u16 num_popped);
  327. extern void be_link_status_update(struct be_adapter *adapter, bool link_up);
  328. extern void netdev_stats_update(struct be_adapter *adapter);
  329. extern int be_load_fw(struct be_adapter *adapter, u8 *func);
  330. #endif /* BE_H */