intel-agp.c 75 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575
  1. /*
  2. * Intel AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/init.h>
  7. #include <linux/kernel.h>
  8. #include <linux/pagemap.h>
  9. #include <linux/agp_backend.h>
  10. #include "agp.h"
  11. /*
  12. * If we have Intel graphics, we're not going to have anything other than
  13. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  14. * on the Intel IOMMU support (CONFIG_DMAR).
  15. * Only newer chipsets need to bother with this, of course.
  16. */
  17. #ifdef CONFIG_DMAR
  18. #define USE_PCI_DMA_API 1
  19. #endif
  20. #define PCI_DEVICE_ID_INTEL_E7221_HB 0x2588
  21. #define PCI_DEVICE_ID_INTEL_E7221_IG 0x258a
  22. #define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
  23. #define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
  24. #define PCI_DEVICE_ID_INTEL_82G35_HB 0x2980
  25. #define PCI_DEVICE_ID_INTEL_82G35_IG 0x2982
  26. #define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
  27. #define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
  28. #define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
  29. #define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
  30. #define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00
  31. #define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02
  32. #define PCI_DEVICE_ID_INTEL_82965GME_HB 0x2A10
  33. #define PCI_DEVICE_ID_INTEL_82965GME_IG 0x2A12
  34. #define PCI_DEVICE_ID_INTEL_82945GME_HB 0x27AC
  35. #define PCI_DEVICE_ID_INTEL_82945GME_IG 0x27AE
  36. #define PCI_DEVICE_ID_INTEL_IGDGM_HB 0xA010
  37. #define PCI_DEVICE_ID_INTEL_IGDGM_IG 0xA011
  38. #define PCI_DEVICE_ID_INTEL_IGDG_HB 0xA000
  39. #define PCI_DEVICE_ID_INTEL_IGDG_IG 0xA001
  40. #define PCI_DEVICE_ID_INTEL_G33_HB 0x29C0
  41. #define PCI_DEVICE_ID_INTEL_G33_IG 0x29C2
  42. #define PCI_DEVICE_ID_INTEL_Q35_HB 0x29B0
  43. #define PCI_DEVICE_ID_INTEL_Q35_IG 0x29B2
  44. #define PCI_DEVICE_ID_INTEL_Q33_HB 0x29D0
  45. #define PCI_DEVICE_ID_INTEL_Q33_IG 0x29D2
  46. #define PCI_DEVICE_ID_INTEL_GM45_HB 0x2A40
  47. #define PCI_DEVICE_ID_INTEL_GM45_IG 0x2A42
  48. #define PCI_DEVICE_ID_INTEL_IGD_E_HB 0x2E00
  49. #define PCI_DEVICE_ID_INTEL_IGD_E_IG 0x2E02
  50. #define PCI_DEVICE_ID_INTEL_Q45_HB 0x2E10
  51. #define PCI_DEVICE_ID_INTEL_Q45_IG 0x2E12
  52. #define PCI_DEVICE_ID_INTEL_G45_HB 0x2E20
  53. #define PCI_DEVICE_ID_INTEL_G45_IG 0x2E22
  54. #define PCI_DEVICE_ID_INTEL_G41_HB 0x2E30
  55. #define PCI_DEVICE_ID_INTEL_G41_IG 0x2E32
  56. #define PCI_DEVICE_ID_INTEL_IGDNG_D_HB 0x0040
  57. #define PCI_DEVICE_ID_INTEL_IGDNG_D_IG 0x0042
  58. #define PCI_DEVICE_ID_INTEL_IGDNG_M_HB 0x0044
  59. #define PCI_DEVICE_ID_INTEL_IGDNG_M_IG 0x0046
  60. /* cover 915 and 945 variants */
  61. #define IS_I915 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB || \
  62. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB || \
  63. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB || \
  64. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB || \
  65. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || \
  66. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB)
  67. #define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
  68. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82G35_HB || \
  69. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
  70. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
  71. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB || \
  72. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GME_HB)
  73. #define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \
  74. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \
  75. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB || \
  76. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDGM_HB || \
  77. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDG_HB)
  78. #define IS_IGD (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDGM_HB || \
  79. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDG_HB)
  80. #define IS_G4X (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGD_E_HB || \
  81. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q45_HB || \
  82. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G45_HB || \
  83. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_GM45_HB || \
  84. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G41_HB || \
  85. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDNG_D_HB || \
  86. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDNG_M_HB)
  87. extern int agp_memory_reserved;
  88. /* Intel 815 register */
  89. #define INTEL_815_APCONT 0x51
  90. #define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
  91. /* Intel i820 registers */
  92. #define INTEL_I820_RDCR 0x51
  93. #define INTEL_I820_ERRSTS 0xc8
  94. /* Intel i840 registers */
  95. #define INTEL_I840_MCHCFG 0x50
  96. #define INTEL_I840_ERRSTS 0xc8
  97. /* Intel i850 registers */
  98. #define INTEL_I850_MCHCFG 0x50
  99. #define INTEL_I850_ERRSTS 0xc8
  100. /* intel 915G registers */
  101. #define I915_GMADDR 0x18
  102. #define I915_MMADDR 0x10
  103. #define I915_PTEADDR 0x1C
  104. #define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
  105. #define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
  106. #define G33_GMCH_GMS_STOLEN_128M (0x8 << 4)
  107. #define G33_GMCH_GMS_STOLEN_256M (0x9 << 4)
  108. #define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
  109. #define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
  110. #define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
  111. #define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
  112. #define I915_IFPADDR 0x60
  113. /* Intel 965G registers */
  114. #define I965_MSAC 0x62
  115. #define I965_IFPADDR 0x70
  116. /* Intel 7505 registers */
  117. #define INTEL_I7505_APSIZE 0x74
  118. #define INTEL_I7505_NCAPID 0x60
  119. #define INTEL_I7505_NISTAT 0x6c
  120. #define INTEL_I7505_ATTBASE 0x78
  121. #define INTEL_I7505_ERRSTS 0x42
  122. #define INTEL_I7505_AGPCTRL 0x70
  123. #define INTEL_I7505_MCHCFG 0x50
  124. static const struct aper_size_info_fixed intel_i810_sizes[] =
  125. {
  126. {64, 16384, 4},
  127. /* The 32M mode still requires a 64k gatt */
  128. {32, 8192, 4}
  129. };
  130. #define AGP_DCACHE_MEMORY 1
  131. #define AGP_PHYS_MEMORY 2
  132. #define INTEL_AGP_CACHED_MEMORY 3
  133. static struct gatt_mask intel_i810_masks[] =
  134. {
  135. {.mask = I810_PTE_VALID, .type = 0},
  136. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  137. {.mask = I810_PTE_VALID, .type = 0},
  138. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  139. .type = INTEL_AGP_CACHED_MEMORY}
  140. };
  141. static struct _intel_private {
  142. struct pci_dev *pcidev; /* device one */
  143. u8 __iomem *registers;
  144. u32 __iomem *gtt; /* I915G */
  145. int num_dcache_entries;
  146. /* gtt_entries is the number of gtt entries that are already mapped
  147. * to stolen memory. Stolen memory is larger than the memory mapped
  148. * through gtt_entries, as it includes some reserved space for the BIOS
  149. * popup and for the GTT.
  150. */
  151. int gtt_entries; /* i830+ */
  152. union {
  153. void __iomem *i9xx_flush_page;
  154. void *i8xx_flush_page;
  155. };
  156. struct page *i8xx_page;
  157. struct resource ifp_resource;
  158. int resource_valid;
  159. } intel_private;
  160. #ifdef USE_PCI_DMA_API
  161. static int intel_agp_map_page(struct page *page, dma_addr_t *ret)
  162. {
  163. *ret = pci_map_page(intel_private.pcidev, page, 0,
  164. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  165. if (pci_dma_mapping_error(intel_private.pcidev, *ret))
  166. return -EINVAL;
  167. return 0;
  168. }
  169. static void intel_agp_unmap_page(struct page *page, dma_addr_t dma)
  170. {
  171. pci_unmap_page(intel_private.pcidev, dma,
  172. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  173. }
  174. static void intel_agp_free_sglist(struct agp_memory *mem)
  175. {
  176. struct sg_table st;
  177. st.sgl = mem->sg_list;
  178. st.orig_nents = st.nents = mem->page_count;
  179. sg_free_table(&st);
  180. mem->sg_list = NULL;
  181. mem->num_sg = 0;
  182. }
  183. static int intel_agp_map_memory(struct agp_memory *mem)
  184. {
  185. struct sg_table st;
  186. struct scatterlist *sg;
  187. int i;
  188. DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
  189. if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
  190. return -ENOMEM;
  191. mem->sg_list = sg = st.sgl;
  192. for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
  193. sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
  194. mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
  195. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  196. if (unlikely(!mem->num_sg)) {
  197. intel_agp_free_sglist(mem);
  198. return -ENOMEM;
  199. }
  200. return 0;
  201. }
  202. static void intel_agp_unmap_memory(struct agp_memory *mem)
  203. {
  204. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  205. pci_unmap_sg(intel_private.pcidev, mem->sg_list,
  206. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  207. intel_agp_free_sglist(mem);
  208. }
  209. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  210. off_t pg_start, int mask_type)
  211. {
  212. struct scatterlist *sg;
  213. int i, j;
  214. j = pg_start;
  215. WARN_ON(!mem->num_sg);
  216. if (mem->num_sg == mem->page_count) {
  217. for_each_sg(mem->sg_list, sg, mem->page_count, i) {
  218. writel(agp_bridge->driver->mask_memory(agp_bridge,
  219. sg_dma_address(sg), mask_type),
  220. intel_private.gtt+j);
  221. j++;
  222. }
  223. } else {
  224. /* sg may merge pages, but we have to seperate
  225. * per-page addr for GTT */
  226. unsigned int len, m;
  227. for_each_sg(mem->sg_list, sg, mem->num_sg, i) {
  228. len = sg_dma_len(sg) / PAGE_SIZE;
  229. for (m = 0; m < len; m++) {
  230. writel(agp_bridge->driver->mask_memory(agp_bridge,
  231. sg_dma_address(sg) + m * PAGE_SIZE,
  232. mask_type),
  233. intel_private.gtt+j);
  234. j++;
  235. }
  236. }
  237. }
  238. readl(intel_private.gtt+j-1);
  239. }
  240. #else
  241. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  242. off_t pg_start, int mask_type)
  243. {
  244. int i, j;
  245. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  246. writel(agp_bridge->driver->mask_memory(agp_bridge,
  247. page_to_phys(mem->pages[i]), mask_type),
  248. intel_private.gtt+j);
  249. }
  250. readl(intel_private.gtt+j-1);
  251. }
  252. #endif
  253. static int intel_i810_fetch_size(void)
  254. {
  255. u32 smram_miscc;
  256. struct aper_size_info_fixed *values;
  257. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  258. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  259. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  260. dev_warn(&agp_bridge->dev->dev, "i810 is disabled\n");
  261. return 0;
  262. }
  263. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  264. agp_bridge->previous_size =
  265. agp_bridge->current_size = (void *) (values + 1);
  266. agp_bridge->aperture_size_idx = 1;
  267. return values[1].size;
  268. } else {
  269. agp_bridge->previous_size =
  270. agp_bridge->current_size = (void *) (values);
  271. agp_bridge->aperture_size_idx = 0;
  272. return values[0].size;
  273. }
  274. return 0;
  275. }
  276. static int intel_i810_configure(void)
  277. {
  278. struct aper_size_info_fixed *current_size;
  279. u32 temp;
  280. int i;
  281. current_size = A_SIZE_FIX(agp_bridge->current_size);
  282. if (!intel_private.registers) {
  283. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  284. temp &= 0xfff80000;
  285. intel_private.registers = ioremap(temp, 128 * 4096);
  286. if (!intel_private.registers) {
  287. dev_err(&intel_private.pcidev->dev,
  288. "can't remap memory\n");
  289. return -ENOMEM;
  290. }
  291. }
  292. if ((readl(intel_private.registers+I810_DRAM_CTL)
  293. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  294. /* This will need to be dynamically assigned */
  295. dev_info(&intel_private.pcidev->dev,
  296. "detected 4MB dedicated video ram\n");
  297. intel_private.num_dcache_entries = 1024;
  298. }
  299. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  300. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  301. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  302. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  303. if (agp_bridge->driver->needs_scratch_page) {
  304. for (i = 0; i < current_size->num_entries; i++) {
  305. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  306. }
  307. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
  308. }
  309. global_cache_flush();
  310. return 0;
  311. }
  312. static void intel_i810_cleanup(void)
  313. {
  314. writel(0, intel_private.registers+I810_PGETBL_CTL);
  315. readl(intel_private.registers); /* PCI Posting. */
  316. iounmap(intel_private.registers);
  317. }
  318. static void intel_i810_tlbflush(struct agp_memory *mem)
  319. {
  320. return;
  321. }
  322. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  323. {
  324. return;
  325. }
  326. /* Exists to support ARGB cursors */
  327. static struct page *i8xx_alloc_pages(void)
  328. {
  329. struct page *page;
  330. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  331. if (page == NULL)
  332. return NULL;
  333. if (set_pages_uc(page, 4) < 0) {
  334. set_pages_wb(page, 4);
  335. __free_pages(page, 2);
  336. return NULL;
  337. }
  338. get_page(page);
  339. atomic_inc(&agp_bridge->current_memory_agp);
  340. return page;
  341. }
  342. static void i8xx_destroy_pages(struct page *page)
  343. {
  344. if (page == NULL)
  345. return;
  346. set_pages_wb(page, 4);
  347. put_page(page);
  348. __free_pages(page, 2);
  349. atomic_dec(&agp_bridge->current_memory_agp);
  350. }
  351. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  352. int type)
  353. {
  354. if (type < AGP_USER_TYPES)
  355. return type;
  356. else if (type == AGP_USER_CACHED_MEMORY)
  357. return INTEL_AGP_CACHED_MEMORY;
  358. else
  359. return 0;
  360. }
  361. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  362. int type)
  363. {
  364. int i, j, num_entries;
  365. void *temp;
  366. int ret = -EINVAL;
  367. int mask_type;
  368. if (mem->page_count == 0)
  369. goto out;
  370. temp = agp_bridge->current_size;
  371. num_entries = A_SIZE_FIX(temp)->num_entries;
  372. if ((pg_start + mem->page_count) > num_entries)
  373. goto out_err;
  374. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  375. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  376. ret = -EBUSY;
  377. goto out_err;
  378. }
  379. }
  380. if (type != mem->type)
  381. goto out_err;
  382. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  383. switch (mask_type) {
  384. case AGP_DCACHE_MEMORY:
  385. if (!mem->is_flushed)
  386. global_cache_flush();
  387. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  388. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  389. intel_private.registers+I810_PTE_BASE+(i*4));
  390. }
  391. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  392. break;
  393. case AGP_PHYS_MEMORY:
  394. case AGP_NORMAL_MEMORY:
  395. if (!mem->is_flushed)
  396. global_cache_flush();
  397. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  398. writel(agp_bridge->driver->mask_memory(agp_bridge,
  399. page_to_phys(mem->pages[i]), mask_type),
  400. intel_private.registers+I810_PTE_BASE+(j*4));
  401. }
  402. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  403. break;
  404. default:
  405. goto out_err;
  406. }
  407. agp_bridge->driver->tlb_flush(mem);
  408. out:
  409. ret = 0;
  410. out_err:
  411. mem->is_flushed = true;
  412. return ret;
  413. }
  414. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  415. int type)
  416. {
  417. int i;
  418. if (mem->page_count == 0)
  419. return 0;
  420. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  421. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  422. }
  423. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  424. agp_bridge->driver->tlb_flush(mem);
  425. return 0;
  426. }
  427. /*
  428. * The i810/i830 requires a physical address to program its mouse
  429. * pointer into hardware.
  430. * However the Xserver still writes to it through the agp aperture.
  431. */
  432. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  433. {
  434. struct agp_memory *new;
  435. struct page *page;
  436. switch (pg_count) {
  437. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  438. break;
  439. case 4:
  440. /* kludge to get 4 physical pages for ARGB cursor */
  441. page = i8xx_alloc_pages();
  442. break;
  443. default:
  444. return NULL;
  445. }
  446. if (page == NULL)
  447. return NULL;
  448. new = agp_create_memory(pg_count);
  449. if (new == NULL)
  450. return NULL;
  451. new->pages[0] = page;
  452. if (pg_count == 4) {
  453. /* kludge to get 4 physical pages for ARGB cursor */
  454. new->pages[1] = new->pages[0] + 1;
  455. new->pages[2] = new->pages[1] + 1;
  456. new->pages[3] = new->pages[2] + 1;
  457. }
  458. new->page_count = pg_count;
  459. new->num_scratch_pages = pg_count;
  460. new->type = AGP_PHYS_MEMORY;
  461. new->physical = page_to_phys(new->pages[0]);
  462. return new;
  463. }
  464. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  465. {
  466. struct agp_memory *new;
  467. if (type == AGP_DCACHE_MEMORY) {
  468. if (pg_count != intel_private.num_dcache_entries)
  469. return NULL;
  470. new = agp_create_memory(1);
  471. if (new == NULL)
  472. return NULL;
  473. new->type = AGP_DCACHE_MEMORY;
  474. new->page_count = pg_count;
  475. new->num_scratch_pages = 0;
  476. agp_free_page_array(new);
  477. return new;
  478. }
  479. if (type == AGP_PHYS_MEMORY)
  480. return alloc_agpphysmem_i8xx(pg_count, type);
  481. return NULL;
  482. }
  483. static void intel_i810_free_by_type(struct agp_memory *curr)
  484. {
  485. agp_free_key(curr->key);
  486. if (curr->type == AGP_PHYS_MEMORY) {
  487. if (curr->page_count == 4)
  488. i8xx_destroy_pages(curr->pages[0]);
  489. else {
  490. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  491. AGP_PAGE_DESTROY_UNMAP);
  492. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  493. AGP_PAGE_DESTROY_FREE);
  494. }
  495. agp_free_page_array(curr);
  496. }
  497. kfree(curr);
  498. }
  499. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  500. dma_addr_t addr, int type)
  501. {
  502. /* Type checking must be done elsewhere */
  503. return addr | bridge->driver->masks[type].mask;
  504. }
  505. static struct aper_size_info_fixed intel_i830_sizes[] =
  506. {
  507. {128, 32768, 5},
  508. /* The 64M mode still requires a 128k gatt */
  509. {64, 16384, 5},
  510. {256, 65536, 6},
  511. {512, 131072, 7},
  512. };
  513. static void intel_i830_init_gtt_entries(void)
  514. {
  515. u16 gmch_ctrl;
  516. int gtt_entries;
  517. u8 rdct;
  518. int local = 0;
  519. static const int ddt[4] = { 0, 16, 32, 64 };
  520. int size; /* reserved space (in kb) at the top of stolen memory */
  521. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  522. if (IS_I965) {
  523. u32 pgetbl_ctl;
  524. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  525. /* The 965 has a field telling us the size of the GTT,
  526. * which may be larger than what is necessary to map the
  527. * aperture.
  528. */
  529. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  530. case I965_PGETBL_SIZE_128KB:
  531. size = 128;
  532. break;
  533. case I965_PGETBL_SIZE_256KB:
  534. size = 256;
  535. break;
  536. case I965_PGETBL_SIZE_512KB:
  537. size = 512;
  538. break;
  539. case I965_PGETBL_SIZE_1MB:
  540. size = 1024;
  541. break;
  542. case I965_PGETBL_SIZE_2MB:
  543. size = 2048;
  544. break;
  545. case I965_PGETBL_SIZE_1_5MB:
  546. size = 1024 + 512;
  547. break;
  548. default:
  549. dev_info(&intel_private.pcidev->dev,
  550. "unknown page table size, assuming 512KB\n");
  551. size = 512;
  552. }
  553. size += 4; /* add in BIOS popup space */
  554. } else if (IS_G33 && !IS_IGD) {
  555. /* G33's GTT size defined in gmch_ctrl */
  556. switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
  557. case G33_PGETBL_SIZE_1M:
  558. size = 1024;
  559. break;
  560. case G33_PGETBL_SIZE_2M:
  561. size = 2048;
  562. break;
  563. default:
  564. dev_info(&agp_bridge->dev->dev,
  565. "unknown page table size 0x%x, assuming 512KB\n",
  566. (gmch_ctrl & G33_PGETBL_SIZE_MASK));
  567. size = 512;
  568. }
  569. size += 4;
  570. } else if (IS_G4X || IS_IGD) {
  571. /* On 4 series hardware, GTT stolen is separate from graphics
  572. * stolen, ignore it in stolen gtt entries counting. However,
  573. * 4KB of the stolen memory doesn't get mapped to the GTT.
  574. */
  575. size = 4;
  576. } else {
  577. /* On previous hardware, the GTT size was just what was
  578. * required to map the aperture.
  579. */
  580. size = agp_bridge->driver->fetch_size() + 4;
  581. }
  582. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  583. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  584. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  585. case I830_GMCH_GMS_STOLEN_512:
  586. gtt_entries = KB(512) - KB(size);
  587. break;
  588. case I830_GMCH_GMS_STOLEN_1024:
  589. gtt_entries = MB(1) - KB(size);
  590. break;
  591. case I830_GMCH_GMS_STOLEN_8192:
  592. gtt_entries = MB(8) - KB(size);
  593. break;
  594. case I830_GMCH_GMS_LOCAL:
  595. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  596. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  597. MB(ddt[I830_RDRAM_DDT(rdct)]);
  598. local = 1;
  599. break;
  600. default:
  601. gtt_entries = 0;
  602. break;
  603. }
  604. } else {
  605. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  606. case I855_GMCH_GMS_STOLEN_1M:
  607. gtt_entries = MB(1) - KB(size);
  608. break;
  609. case I855_GMCH_GMS_STOLEN_4M:
  610. gtt_entries = MB(4) - KB(size);
  611. break;
  612. case I855_GMCH_GMS_STOLEN_8M:
  613. gtt_entries = MB(8) - KB(size);
  614. break;
  615. case I855_GMCH_GMS_STOLEN_16M:
  616. gtt_entries = MB(16) - KB(size);
  617. break;
  618. case I855_GMCH_GMS_STOLEN_32M:
  619. gtt_entries = MB(32) - KB(size);
  620. break;
  621. case I915_GMCH_GMS_STOLEN_48M:
  622. /* Check it's really I915G */
  623. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  624. gtt_entries = MB(48) - KB(size);
  625. else
  626. gtt_entries = 0;
  627. break;
  628. case I915_GMCH_GMS_STOLEN_64M:
  629. /* Check it's really I915G */
  630. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  631. gtt_entries = MB(64) - KB(size);
  632. else
  633. gtt_entries = 0;
  634. break;
  635. case G33_GMCH_GMS_STOLEN_128M:
  636. if (IS_G33 || IS_I965 || IS_G4X)
  637. gtt_entries = MB(128) - KB(size);
  638. else
  639. gtt_entries = 0;
  640. break;
  641. case G33_GMCH_GMS_STOLEN_256M:
  642. if (IS_G33 || IS_I965 || IS_G4X)
  643. gtt_entries = MB(256) - KB(size);
  644. else
  645. gtt_entries = 0;
  646. break;
  647. case INTEL_GMCH_GMS_STOLEN_96M:
  648. if (IS_I965 || IS_G4X)
  649. gtt_entries = MB(96) - KB(size);
  650. else
  651. gtt_entries = 0;
  652. break;
  653. case INTEL_GMCH_GMS_STOLEN_160M:
  654. if (IS_I965 || IS_G4X)
  655. gtt_entries = MB(160) - KB(size);
  656. else
  657. gtt_entries = 0;
  658. break;
  659. case INTEL_GMCH_GMS_STOLEN_224M:
  660. if (IS_I965 || IS_G4X)
  661. gtt_entries = MB(224) - KB(size);
  662. else
  663. gtt_entries = 0;
  664. break;
  665. case INTEL_GMCH_GMS_STOLEN_352M:
  666. if (IS_I965 || IS_G4X)
  667. gtt_entries = MB(352) - KB(size);
  668. else
  669. gtt_entries = 0;
  670. break;
  671. default:
  672. gtt_entries = 0;
  673. break;
  674. }
  675. }
  676. if (gtt_entries > 0) {
  677. dev_info(&agp_bridge->dev->dev, "detected %dK %s memory\n",
  678. gtt_entries / KB(1), local ? "local" : "stolen");
  679. gtt_entries /= KB(4);
  680. } else {
  681. dev_info(&agp_bridge->dev->dev,
  682. "no pre-allocated video memory detected\n");
  683. gtt_entries = 0;
  684. }
  685. intel_private.gtt_entries = gtt_entries;
  686. }
  687. static void intel_i830_fini_flush(void)
  688. {
  689. kunmap(intel_private.i8xx_page);
  690. intel_private.i8xx_flush_page = NULL;
  691. unmap_page_from_agp(intel_private.i8xx_page);
  692. __free_page(intel_private.i8xx_page);
  693. intel_private.i8xx_page = NULL;
  694. }
  695. static void intel_i830_setup_flush(void)
  696. {
  697. /* return if we've already set the flush mechanism up */
  698. if (intel_private.i8xx_page)
  699. return;
  700. intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
  701. if (!intel_private.i8xx_page)
  702. return;
  703. /* make page uncached */
  704. map_page_into_agp(intel_private.i8xx_page);
  705. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  706. if (!intel_private.i8xx_flush_page)
  707. intel_i830_fini_flush();
  708. }
  709. static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
  710. {
  711. unsigned int *pg = intel_private.i8xx_flush_page;
  712. int i;
  713. for (i = 0; i < 256; i += 2)
  714. *(pg + i) = i;
  715. wmb();
  716. }
  717. /* The intel i830 automatically initializes the agp aperture during POST.
  718. * Use the memory already set aside for in the GTT.
  719. */
  720. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  721. {
  722. int page_order;
  723. struct aper_size_info_fixed *size;
  724. int num_entries;
  725. u32 temp;
  726. size = agp_bridge->current_size;
  727. page_order = size->page_order;
  728. num_entries = size->num_entries;
  729. agp_bridge->gatt_table_real = NULL;
  730. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  731. temp &= 0xfff80000;
  732. intel_private.registers = ioremap(temp, 128 * 4096);
  733. if (!intel_private.registers)
  734. return -ENOMEM;
  735. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  736. global_cache_flush(); /* FIXME: ?? */
  737. /* we have to call this as early as possible after the MMIO base address is known */
  738. intel_i830_init_gtt_entries();
  739. agp_bridge->gatt_table = NULL;
  740. agp_bridge->gatt_bus_addr = temp;
  741. return 0;
  742. }
  743. /* Return the gatt table to a sane state. Use the top of stolen
  744. * memory for the GTT.
  745. */
  746. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  747. {
  748. return 0;
  749. }
  750. static int intel_i830_fetch_size(void)
  751. {
  752. u16 gmch_ctrl;
  753. struct aper_size_info_fixed *values;
  754. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  755. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  756. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  757. /* 855GM/852GM/865G has 128MB aperture size */
  758. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  759. agp_bridge->aperture_size_idx = 0;
  760. return values[0].size;
  761. }
  762. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  763. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  764. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  765. agp_bridge->aperture_size_idx = 0;
  766. return values[0].size;
  767. } else {
  768. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
  769. agp_bridge->aperture_size_idx = 1;
  770. return values[1].size;
  771. }
  772. return 0;
  773. }
  774. static int intel_i830_configure(void)
  775. {
  776. struct aper_size_info_fixed *current_size;
  777. u32 temp;
  778. u16 gmch_ctrl;
  779. int i;
  780. current_size = A_SIZE_FIX(agp_bridge->current_size);
  781. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  782. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  783. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  784. gmch_ctrl |= I830_GMCH_ENABLED;
  785. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  786. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  787. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  788. if (agp_bridge->driver->needs_scratch_page) {
  789. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  790. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  791. }
  792. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI Posting. */
  793. }
  794. global_cache_flush();
  795. intel_i830_setup_flush();
  796. return 0;
  797. }
  798. static void intel_i830_cleanup(void)
  799. {
  800. iounmap(intel_private.registers);
  801. }
  802. static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
  803. int type)
  804. {
  805. int i, j, num_entries;
  806. void *temp;
  807. int ret = -EINVAL;
  808. int mask_type;
  809. if (mem->page_count == 0)
  810. goto out;
  811. temp = agp_bridge->current_size;
  812. num_entries = A_SIZE_FIX(temp)->num_entries;
  813. if (pg_start < intel_private.gtt_entries) {
  814. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  815. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  816. pg_start, intel_private.gtt_entries);
  817. dev_info(&intel_private.pcidev->dev,
  818. "trying to insert into local/stolen memory\n");
  819. goto out_err;
  820. }
  821. if ((pg_start + mem->page_count) > num_entries)
  822. goto out_err;
  823. /* The i830 can't check the GTT for entries since its read only,
  824. * depend on the caller to make the correct offset decisions.
  825. */
  826. if (type != mem->type)
  827. goto out_err;
  828. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  829. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  830. mask_type != INTEL_AGP_CACHED_MEMORY)
  831. goto out_err;
  832. if (!mem->is_flushed)
  833. global_cache_flush();
  834. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  835. writel(agp_bridge->driver->mask_memory(agp_bridge,
  836. page_to_phys(mem->pages[i]), mask_type),
  837. intel_private.registers+I810_PTE_BASE+(j*4));
  838. }
  839. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  840. agp_bridge->driver->tlb_flush(mem);
  841. out:
  842. ret = 0;
  843. out_err:
  844. mem->is_flushed = true;
  845. return ret;
  846. }
  847. static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
  848. int type)
  849. {
  850. int i;
  851. if (mem->page_count == 0)
  852. return 0;
  853. if (pg_start < intel_private.gtt_entries) {
  854. dev_info(&intel_private.pcidev->dev,
  855. "trying to disable local/stolen memory\n");
  856. return -EINVAL;
  857. }
  858. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  859. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  860. }
  861. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  862. agp_bridge->driver->tlb_flush(mem);
  863. return 0;
  864. }
  865. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
  866. {
  867. if (type == AGP_PHYS_MEMORY)
  868. return alloc_agpphysmem_i8xx(pg_count, type);
  869. /* always return NULL for other allocation types for now */
  870. return NULL;
  871. }
  872. static int intel_alloc_chipset_flush_resource(void)
  873. {
  874. int ret;
  875. ret = pci_bus_alloc_resource(agp_bridge->dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  876. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  877. pcibios_align_resource, agp_bridge->dev);
  878. return ret;
  879. }
  880. static void intel_i915_setup_chipset_flush(void)
  881. {
  882. int ret;
  883. u32 temp;
  884. pci_read_config_dword(agp_bridge->dev, I915_IFPADDR, &temp);
  885. if (!(temp & 0x1)) {
  886. intel_alloc_chipset_flush_resource();
  887. intel_private.resource_valid = 1;
  888. pci_write_config_dword(agp_bridge->dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  889. } else {
  890. temp &= ~1;
  891. intel_private.resource_valid = 1;
  892. intel_private.ifp_resource.start = temp;
  893. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  894. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  895. /* some BIOSes reserve this area in a pnp some don't */
  896. if (ret)
  897. intel_private.resource_valid = 0;
  898. }
  899. }
  900. static void intel_i965_g33_setup_chipset_flush(void)
  901. {
  902. u32 temp_hi, temp_lo;
  903. int ret;
  904. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR + 4, &temp_hi);
  905. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR, &temp_lo);
  906. if (!(temp_lo & 0x1)) {
  907. intel_alloc_chipset_flush_resource();
  908. intel_private.resource_valid = 1;
  909. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR + 4,
  910. upper_32_bits(intel_private.ifp_resource.start));
  911. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  912. } else {
  913. u64 l64;
  914. temp_lo &= ~0x1;
  915. l64 = ((u64)temp_hi << 32) | temp_lo;
  916. intel_private.resource_valid = 1;
  917. intel_private.ifp_resource.start = l64;
  918. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  919. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  920. /* some BIOSes reserve this area in a pnp some don't */
  921. if (ret)
  922. intel_private.resource_valid = 0;
  923. }
  924. }
  925. static void intel_i9xx_setup_flush(void)
  926. {
  927. /* return if already configured */
  928. if (intel_private.ifp_resource.start)
  929. return;
  930. /* setup a resource for this object */
  931. intel_private.ifp_resource.name = "Intel Flush Page";
  932. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  933. /* Setup chipset flush for 915 */
  934. if (IS_I965 || IS_G33 || IS_G4X) {
  935. intel_i965_g33_setup_chipset_flush();
  936. } else {
  937. intel_i915_setup_chipset_flush();
  938. }
  939. if (intel_private.ifp_resource.start) {
  940. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  941. if (!intel_private.i9xx_flush_page)
  942. dev_info(&intel_private.pcidev->dev, "can't ioremap flush page - no chipset flushing");
  943. }
  944. }
  945. static int intel_i915_configure(void)
  946. {
  947. struct aper_size_info_fixed *current_size;
  948. u32 temp;
  949. u16 gmch_ctrl;
  950. int i;
  951. current_size = A_SIZE_FIX(agp_bridge->current_size);
  952. pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
  953. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  954. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  955. gmch_ctrl |= I830_GMCH_ENABLED;
  956. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  957. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  958. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  959. if (agp_bridge->driver->needs_scratch_page) {
  960. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  961. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  962. }
  963. readl(intel_private.gtt+i-1); /* PCI Posting. */
  964. }
  965. global_cache_flush();
  966. intel_i9xx_setup_flush();
  967. #ifdef USE_PCI_DMA_API
  968. if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(36)))
  969. dev_err(&intel_private.pcidev->dev,
  970. "set gfx device dma mask 36bit failed!\n");
  971. #endif
  972. return 0;
  973. }
  974. static void intel_i915_cleanup(void)
  975. {
  976. if (intel_private.i9xx_flush_page)
  977. iounmap(intel_private.i9xx_flush_page);
  978. if (intel_private.resource_valid)
  979. release_resource(&intel_private.ifp_resource);
  980. intel_private.ifp_resource.start = 0;
  981. intel_private.resource_valid = 0;
  982. iounmap(intel_private.gtt);
  983. iounmap(intel_private.registers);
  984. }
  985. static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
  986. {
  987. if (intel_private.i9xx_flush_page)
  988. writel(1, intel_private.i9xx_flush_page);
  989. }
  990. static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
  991. int type)
  992. {
  993. int num_entries;
  994. void *temp;
  995. int ret = -EINVAL;
  996. int mask_type;
  997. if (mem->page_count == 0)
  998. goto out;
  999. temp = agp_bridge->current_size;
  1000. num_entries = A_SIZE_FIX(temp)->num_entries;
  1001. if (pg_start < intel_private.gtt_entries) {
  1002. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  1003. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  1004. pg_start, intel_private.gtt_entries);
  1005. dev_info(&intel_private.pcidev->dev,
  1006. "trying to insert into local/stolen memory\n");
  1007. goto out_err;
  1008. }
  1009. if ((pg_start + mem->page_count) > num_entries)
  1010. goto out_err;
  1011. /* The i915 can't check the GTT for entries since it's read only;
  1012. * depend on the caller to make the correct offset decisions.
  1013. */
  1014. if (type != mem->type)
  1015. goto out_err;
  1016. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  1017. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  1018. mask_type != INTEL_AGP_CACHED_MEMORY)
  1019. goto out_err;
  1020. if (!mem->is_flushed)
  1021. global_cache_flush();
  1022. intel_agp_insert_sg_entries(mem, pg_start, mask_type);
  1023. agp_bridge->driver->tlb_flush(mem);
  1024. out:
  1025. ret = 0;
  1026. out_err:
  1027. mem->is_flushed = true;
  1028. return ret;
  1029. }
  1030. static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
  1031. int type)
  1032. {
  1033. int i;
  1034. if (mem->page_count == 0)
  1035. return 0;
  1036. if (pg_start < intel_private.gtt_entries) {
  1037. dev_info(&intel_private.pcidev->dev,
  1038. "trying to disable local/stolen memory\n");
  1039. return -EINVAL;
  1040. }
  1041. for (i = pg_start; i < (mem->page_count + pg_start); i++)
  1042. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  1043. readl(intel_private.gtt+i-1);
  1044. agp_bridge->driver->tlb_flush(mem);
  1045. return 0;
  1046. }
  1047. /* Return the aperture size by just checking the resource length. The effect
  1048. * described in the spec of the MSAC registers is just changing of the
  1049. * resource size.
  1050. */
  1051. static int intel_i9xx_fetch_size(void)
  1052. {
  1053. int num_sizes = ARRAY_SIZE(intel_i830_sizes);
  1054. int aper_size; /* size in megabytes */
  1055. int i;
  1056. aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
  1057. for (i = 0; i < num_sizes; i++) {
  1058. if (aper_size == intel_i830_sizes[i].size) {
  1059. agp_bridge->current_size = intel_i830_sizes + i;
  1060. agp_bridge->previous_size = agp_bridge->current_size;
  1061. return aper_size;
  1062. }
  1063. }
  1064. return 0;
  1065. }
  1066. /* The intel i915 automatically initializes the agp aperture during POST.
  1067. * Use the memory already set aside for in the GTT.
  1068. */
  1069. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  1070. {
  1071. int page_order;
  1072. struct aper_size_info_fixed *size;
  1073. int num_entries;
  1074. u32 temp, temp2;
  1075. int gtt_map_size = 256 * 1024;
  1076. size = agp_bridge->current_size;
  1077. page_order = size->page_order;
  1078. num_entries = size->num_entries;
  1079. agp_bridge->gatt_table_real = NULL;
  1080. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1081. pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
  1082. if (IS_G33)
  1083. gtt_map_size = 1024 * 1024; /* 1M on G33 */
  1084. intel_private.gtt = ioremap(temp2, gtt_map_size);
  1085. if (!intel_private.gtt)
  1086. return -ENOMEM;
  1087. temp &= 0xfff80000;
  1088. intel_private.registers = ioremap(temp, 128 * 4096);
  1089. if (!intel_private.registers) {
  1090. iounmap(intel_private.gtt);
  1091. return -ENOMEM;
  1092. }
  1093. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1094. global_cache_flush(); /* FIXME: ? */
  1095. /* we have to call this as early as possible after the MMIO base address is known */
  1096. intel_i830_init_gtt_entries();
  1097. agp_bridge->gatt_table = NULL;
  1098. agp_bridge->gatt_bus_addr = temp;
  1099. return 0;
  1100. }
  1101. /*
  1102. * The i965 supports 36-bit physical addresses, but to keep
  1103. * the format of the GTT the same, the bits that don't fit
  1104. * in a 32-bit word are shifted down to bits 4..7.
  1105. *
  1106. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  1107. * is always zero on 32-bit architectures, so no need to make
  1108. * this conditional.
  1109. */
  1110. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  1111. dma_addr_t addr, int type)
  1112. {
  1113. /* Shift high bits down */
  1114. addr |= (addr >> 28) & 0xf0;
  1115. /* Type checking must be done elsewhere */
  1116. return addr | bridge->driver->masks[type].mask;
  1117. }
  1118. static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
  1119. {
  1120. switch (agp_bridge->dev->device) {
  1121. case PCI_DEVICE_ID_INTEL_GM45_HB:
  1122. case PCI_DEVICE_ID_INTEL_IGD_E_HB:
  1123. case PCI_DEVICE_ID_INTEL_Q45_HB:
  1124. case PCI_DEVICE_ID_INTEL_G45_HB:
  1125. case PCI_DEVICE_ID_INTEL_G41_HB:
  1126. case PCI_DEVICE_ID_INTEL_IGDNG_D_HB:
  1127. case PCI_DEVICE_ID_INTEL_IGDNG_M_HB:
  1128. *gtt_offset = *gtt_size = MB(2);
  1129. break;
  1130. default:
  1131. *gtt_offset = *gtt_size = KB(512);
  1132. }
  1133. }
  1134. /* The intel i965 automatically initializes the agp aperture during POST.
  1135. * Use the memory already set aside for in the GTT.
  1136. */
  1137. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  1138. {
  1139. int page_order;
  1140. struct aper_size_info_fixed *size;
  1141. int num_entries;
  1142. u32 temp;
  1143. int gtt_offset, gtt_size;
  1144. size = agp_bridge->current_size;
  1145. page_order = size->page_order;
  1146. num_entries = size->num_entries;
  1147. agp_bridge->gatt_table_real = NULL;
  1148. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1149. temp &= 0xfff00000;
  1150. intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
  1151. intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
  1152. if (!intel_private.gtt)
  1153. return -ENOMEM;
  1154. intel_private.registers = ioremap(temp, 128 * 4096);
  1155. if (!intel_private.registers) {
  1156. iounmap(intel_private.gtt);
  1157. return -ENOMEM;
  1158. }
  1159. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1160. global_cache_flush(); /* FIXME: ? */
  1161. /* we have to call this as early as possible after the MMIO base address is known */
  1162. intel_i830_init_gtt_entries();
  1163. agp_bridge->gatt_table = NULL;
  1164. agp_bridge->gatt_bus_addr = temp;
  1165. return 0;
  1166. }
  1167. static int intel_fetch_size(void)
  1168. {
  1169. int i;
  1170. u16 temp;
  1171. struct aper_size_info_16 *values;
  1172. pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
  1173. values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
  1174. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1175. if (temp == values[i].size_value) {
  1176. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
  1177. agp_bridge->aperture_size_idx = i;
  1178. return values[i].size;
  1179. }
  1180. }
  1181. return 0;
  1182. }
  1183. static int __intel_8xx_fetch_size(u8 temp)
  1184. {
  1185. int i;
  1186. struct aper_size_info_8 *values;
  1187. values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
  1188. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1189. if (temp == values[i].size_value) {
  1190. agp_bridge->previous_size =
  1191. agp_bridge->current_size = (void *) (values + i);
  1192. agp_bridge->aperture_size_idx = i;
  1193. return values[i].size;
  1194. }
  1195. }
  1196. return 0;
  1197. }
  1198. static int intel_8xx_fetch_size(void)
  1199. {
  1200. u8 temp;
  1201. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1202. return __intel_8xx_fetch_size(temp);
  1203. }
  1204. static int intel_815_fetch_size(void)
  1205. {
  1206. u8 temp;
  1207. /* Intel 815 chipsets have a _weird_ APSIZE register with only
  1208. * one non-reserved bit, so mask the others out ... */
  1209. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1210. temp &= (1 << 3);
  1211. return __intel_8xx_fetch_size(temp);
  1212. }
  1213. static void intel_tlbflush(struct agp_memory *mem)
  1214. {
  1215. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
  1216. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1217. }
  1218. static void intel_8xx_tlbflush(struct agp_memory *mem)
  1219. {
  1220. u32 temp;
  1221. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1222. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
  1223. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1224. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
  1225. }
  1226. static void intel_cleanup(void)
  1227. {
  1228. u16 temp;
  1229. struct aper_size_info_16 *previous_size;
  1230. previous_size = A_SIZE_16(agp_bridge->previous_size);
  1231. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1232. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1233. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1234. }
  1235. static void intel_8xx_cleanup(void)
  1236. {
  1237. u16 temp;
  1238. struct aper_size_info_8 *previous_size;
  1239. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1240. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1241. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1242. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1243. }
  1244. static int intel_configure(void)
  1245. {
  1246. u32 temp;
  1247. u16 temp2;
  1248. struct aper_size_info_16 *current_size;
  1249. current_size = A_SIZE_16(agp_bridge->current_size);
  1250. /* aperture size */
  1251. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1252. /* address to map to */
  1253. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1254. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1255. /* attbase - aperture base */
  1256. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1257. /* agpctrl */
  1258. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1259. /* paccfg/nbxcfg */
  1260. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1261. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
  1262. (temp2 & ~(1 << 10)) | (1 << 9));
  1263. /* clear any possible error conditions */
  1264. pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
  1265. return 0;
  1266. }
  1267. static int intel_815_configure(void)
  1268. {
  1269. u32 temp, addr;
  1270. u8 temp2;
  1271. struct aper_size_info_8 *current_size;
  1272. /* attbase - aperture base */
  1273. /* the Intel 815 chipset spec. says that bits 29-31 in the
  1274. * ATTBASE register are reserved -> try not to write them */
  1275. if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
  1276. dev_emerg(&agp_bridge->dev->dev, "gatt bus addr too high");
  1277. return -EINVAL;
  1278. }
  1279. current_size = A_SIZE_8(agp_bridge->current_size);
  1280. /* aperture size */
  1281. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1282. current_size->size_value);
  1283. /* address to map to */
  1284. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1285. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1286. pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
  1287. addr &= INTEL_815_ATTBASE_MASK;
  1288. addr |= agp_bridge->gatt_bus_addr;
  1289. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
  1290. /* agpctrl */
  1291. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1292. /* apcont */
  1293. pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
  1294. pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
  1295. /* clear any possible error conditions */
  1296. /* Oddness : this chipset seems to have no ERRSTS register ! */
  1297. return 0;
  1298. }
  1299. static void intel_820_tlbflush(struct agp_memory *mem)
  1300. {
  1301. return;
  1302. }
  1303. static void intel_820_cleanup(void)
  1304. {
  1305. u8 temp;
  1306. struct aper_size_info_8 *previous_size;
  1307. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1308. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
  1309. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
  1310. temp & ~(1 << 1));
  1311. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1312. previous_size->size_value);
  1313. }
  1314. static int intel_820_configure(void)
  1315. {
  1316. u32 temp;
  1317. u8 temp2;
  1318. struct aper_size_info_8 *current_size;
  1319. current_size = A_SIZE_8(agp_bridge->current_size);
  1320. /* aperture size */
  1321. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1322. /* address to map to */
  1323. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1324. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1325. /* attbase - aperture base */
  1326. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1327. /* agpctrl */
  1328. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1329. /* global enable aperture access */
  1330. /* This flag is not accessed through MCHCFG register as in */
  1331. /* i850 chipset. */
  1332. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
  1333. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
  1334. /* clear any possible AGP-related error conditions */
  1335. pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
  1336. return 0;
  1337. }
  1338. static int intel_840_configure(void)
  1339. {
  1340. u32 temp;
  1341. u16 temp2;
  1342. struct aper_size_info_8 *current_size;
  1343. current_size = A_SIZE_8(agp_bridge->current_size);
  1344. /* aperture size */
  1345. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1346. /* address to map to */
  1347. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1348. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1349. /* attbase - aperture base */
  1350. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1351. /* agpctrl */
  1352. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1353. /* mcgcfg */
  1354. pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
  1355. pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
  1356. /* clear any possible error conditions */
  1357. pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
  1358. return 0;
  1359. }
  1360. static int intel_845_configure(void)
  1361. {
  1362. u32 temp;
  1363. u8 temp2;
  1364. struct aper_size_info_8 *current_size;
  1365. current_size = A_SIZE_8(agp_bridge->current_size);
  1366. /* aperture size */
  1367. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1368. if (agp_bridge->apbase_config != 0) {
  1369. pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
  1370. agp_bridge->apbase_config);
  1371. } else {
  1372. /* address to map to */
  1373. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1374. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1375. agp_bridge->apbase_config = temp;
  1376. }
  1377. /* attbase - aperture base */
  1378. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1379. /* agpctrl */
  1380. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1381. /* agpm */
  1382. pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
  1383. pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
  1384. /* clear any possible error conditions */
  1385. pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
  1386. intel_i830_setup_flush();
  1387. return 0;
  1388. }
  1389. static int intel_850_configure(void)
  1390. {
  1391. u32 temp;
  1392. u16 temp2;
  1393. struct aper_size_info_8 *current_size;
  1394. current_size = A_SIZE_8(agp_bridge->current_size);
  1395. /* aperture size */
  1396. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1397. /* address to map to */
  1398. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1399. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1400. /* attbase - aperture base */
  1401. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1402. /* agpctrl */
  1403. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1404. /* mcgcfg */
  1405. pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
  1406. pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
  1407. /* clear any possible AGP-related error conditions */
  1408. pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
  1409. return 0;
  1410. }
  1411. static int intel_860_configure(void)
  1412. {
  1413. u32 temp;
  1414. u16 temp2;
  1415. struct aper_size_info_8 *current_size;
  1416. current_size = A_SIZE_8(agp_bridge->current_size);
  1417. /* aperture size */
  1418. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1419. /* address to map to */
  1420. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1421. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1422. /* attbase - aperture base */
  1423. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1424. /* agpctrl */
  1425. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1426. /* mcgcfg */
  1427. pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
  1428. pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
  1429. /* clear any possible AGP-related error conditions */
  1430. pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
  1431. return 0;
  1432. }
  1433. static int intel_830mp_configure(void)
  1434. {
  1435. u32 temp;
  1436. u16 temp2;
  1437. struct aper_size_info_8 *current_size;
  1438. current_size = A_SIZE_8(agp_bridge->current_size);
  1439. /* aperture size */
  1440. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1441. /* address to map to */
  1442. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1443. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1444. /* attbase - aperture base */
  1445. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1446. /* agpctrl */
  1447. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1448. /* gmch */
  1449. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1450. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
  1451. /* clear any possible AGP-related error conditions */
  1452. pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
  1453. return 0;
  1454. }
  1455. static int intel_7505_configure(void)
  1456. {
  1457. u32 temp;
  1458. u16 temp2;
  1459. struct aper_size_info_8 *current_size;
  1460. current_size = A_SIZE_8(agp_bridge->current_size);
  1461. /* aperture size */
  1462. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1463. /* address to map to */
  1464. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1465. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1466. /* attbase - aperture base */
  1467. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1468. /* agpctrl */
  1469. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1470. /* mchcfg */
  1471. pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
  1472. pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
  1473. return 0;
  1474. }
  1475. /* Setup function */
  1476. static const struct gatt_mask intel_generic_masks[] =
  1477. {
  1478. {.mask = 0x00000017, .type = 0}
  1479. };
  1480. static const struct aper_size_info_8 intel_815_sizes[2] =
  1481. {
  1482. {64, 16384, 4, 0},
  1483. {32, 8192, 3, 8},
  1484. };
  1485. static const struct aper_size_info_8 intel_8xx_sizes[7] =
  1486. {
  1487. {256, 65536, 6, 0},
  1488. {128, 32768, 5, 32},
  1489. {64, 16384, 4, 48},
  1490. {32, 8192, 3, 56},
  1491. {16, 4096, 2, 60},
  1492. {8, 2048, 1, 62},
  1493. {4, 1024, 0, 63}
  1494. };
  1495. static const struct aper_size_info_16 intel_generic_sizes[7] =
  1496. {
  1497. {256, 65536, 6, 0},
  1498. {128, 32768, 5, 32},
  1499. {64, 16384, 4, 48},
  1500. {32, 8192, 3, 56},
  1501. {16, 4096, 2, 60},
  1502. {8, 2048, 1, 62},
  1503. {4, 1024, 0, 63}
  1504. };
  1505. static const struct aper_size_info_8 intel_830mp_sizes[4] =
  1506. {
  1507. {256, 65536, 6, 0},
  1508. {128, 32768, 5, 32},
  1509. {64, 16384, 4, 48},
  1510. {32, 8192, 3, 56}
  1511. };
  1512. static const struct agp_bridge_driver intel_generic_driver = {
  1513. .owner = THIS_MODULE,
  1514. .aperture_sizes = intel_generic_sizes,
  1515. .size_type = U16_APER_SIZE,
  1516. .num_aperture_sizes = 7,
  1517. .configure = intel_configure,
  1518. .fetch_size = intel_fetch_size,
  1519. .cleanup = intel_cleanup,
  1520. .tlb_flush = intel_tlbflush,
  1521. .mask_memory = agp_generic_mask_memory,
  1522. .masks = intel_generic_masks,
  1523. .agp_enable = agp_generic_enable,
  1524. .cache_flush = global_cache_flush,
  1525. .create_gatt_table = agp_generic_create_gatt_table,
  1526. .free_gatt_table = agp_generic_free_gatt_table,
  1527. .insert_memory = agp_generic_insert_memory,
  1528. .remove_memory = agp_generic_remove_memory,
  1529. .alloc_by_type = agp_generic_alloc_by_type,
  1530. .free_by_type = agp_generic_free_by_type,
  1531. .agp_alloc_page = agp_generic_alloc_page,
  1532. .agp_alloc_pages = agp_generic_alloc_pages,
  1533. .agp_destroy_page = agp_generic_destroy_page,
  1534. .agp_destroy_pages = agp_generic_destroy_pages,
  1535. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1536. };
  1537. static const struct agp_bridge_driver intel_810_driver = {
  1538. .owner = THIS_MODULE,
  1539. .aperture_sizes = intel_i810_sizes,
  1540. .size_type = FIXED_APER_SIZE,
  1541. .num_aperture_sizes = 2,
  1542. .needs_scratch_page = true,
  1543. .configure = intel_i810_configure,
  1544. .fetch_size = intel_i810_fetch_size,
  1545. .cleanup = intel_i810_cleanup,
  1546. .tlb_flush = intel_i810_tlbflush,
  1547. .mask_memory = intel_i810_mask_memory,
  1548. .masks = intel_i810_masks,
  1549. .agp_enable = intel_i810_agp_enable,
  1550. .cache_flush = global_cache_flush,
  1551. .create_gatt_table = agp_generic_create_gatt_table,
  1552. .free_gatt_table = agp_generic_free_gatt_table,
  1553. .insert_memory = intel_i810_insert_entries,
  1554. .remove_memory = intel_i810_remove_entries,
  1555. .alloc_by_type = intel_i810_alloc_by_type,
  1556. .free_by_type = intel_i810_free_by_type,
  1557. .agp_alloc_page = agp_generic_alloc_page,
  1558. .agp_alloc_pages = agp_generic_alloc_pages,
  1559. .agp_destroy_page = agp_generic_destroy_page,
  1560. .agp_destroy_pages = agp_generic_destroy_pages,
  1561. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1562. };
  1563. static const struct agp_bridge_driver intel_815_driver = {
  1564. .owner = THIS_MODULE,
  1565. .aperture_sizes = intel_815_sizes,
  1566. .size_type = U8_APER_SIZE,
  1567. .num_aperture_sizes = 2,
  1568. .configure = intel_815_configure,
  1569. .fetch_size = intel_815_fetch_size,
  1570. .cleanup = intel_8xx_cleanup,
  1571. .tlb_flush = intel_8xx_tlbflush,
  1572. .mask_memory = agp_generic_mask_memory,
  1573. .masks = intel_generic_masks,
  1574. .agp_enable = agp_generic_enable,
  1575. .cache_flush = global_cache_flush,
  1576. .create_gatt_table = agp_generic_create_gatt_table,
  1577. .free_gatt_table = agp_generic_free_gatt_table,
  1578. .insert_memory = agp_generic_insert_memory,
  1579. .remove_memory = agp_generic_remove_memory,
  1580. .alloc_by_type = agp_generic_alloc_by_type,
  1581. .free_by_type = agp_generic_free_by_type,
  1582. .agp_alloc_page = agp_generic_alloc_page,
  1583. .agp_alloc_pages = agp_generic_alloc_pages,
  1584. .agp_destroy_page = agp_generic_destroy_page,
  1585. .agp_destroy_pages = agp_generic_destroy_pages,
  1586. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1587. };
  1588. static const struct agp_bridge_driver intel_830_driver = {
  1589. .owner = THIS_MODULE,
  1590. .aperture_sizes = intel_i830_sizes,
  1591. .size_type = FIXED_APER_SIZE,
  1592. .num_aperture_sizes = 4,
  1593. .needs_scratch_page = true,
  1594. .configure = intel_i830_configure,
  1595. .fetch_size = intel_i830_fetch_size,
  1596. .cleanup = intel_i830_cleanup,
  1597. .tlb_flush = intel_i810_tlbflush,
  1598. .mask_memory = intel_i810_mask_memory,
  1599. .masks = intel_i810_masks,
  1600. .agp_enable = intel_i810_agp_enable,
  1601. .cache_flush = global_cache_flush,
  1602. .create_gatt_table = intel_i830_create_gatt_table,
  1603. .free_gatt_table = intel_i830_free_gatt_table,
  1604. .insert_memory = intel_i830_insert_entries,
  1605. .remove_memory = intel_i830_remove_entries,
  1606. .alloc_by_type = intel_i830_alloc_by_type,
  1607. .free_by_type = intel_i810_free_by_type,
  1608. .agp_alloc_page = agp_generic_alloc_page,
  1609. .agp_alloc_pages = agp_generic_alloc_pages,
  1610. .agp_destroy_page = agp_generic_destroy_page,
  1611. .agp_destroy_pages = agp_generic_destroy_pages,
  1612. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1613. .chipset_flush = intel_i830_chipset_flush,
  1614. };
  1615. static const struct agp_bridge_driver intel_820_driver = {
  1616. .owner = THIS_MODULE,
  1617. .aperture_sizes = intel_8xx_sizes,
  1618. .size_type = U8_APER_SIZE,
  1619. .num_aperture_sizes = 7,
  1620. .configure = intel_820_configure,
  1621. .fetch_size = intel_8xx_fetch_size,
  1622. .cleanup = intel_820_cleanup,
  1623. .tlb_flush = intel_820_tlbflush,
  1624. .mask_memory = agp_generic_mask_memory,
  1625. .masks = intel_generic_masks,
  1626. .agp_enable = agp_generic_enable,
  1627. .cache_flush = global_cache_flush,
  1628. .create_gatt_table = agp_generic_create_gatt_table,
  1629. .free_gatt_table = agp_generic_free_gatt_table,
  1630. .insert_memory = agp_generic_insert_memory,
  1631. .remove_memory = agp_generic_remove_memory,
  1632. .alloc_by_type = agp_generic_alloc_by_type,
  1633. .free_by_type = agp_generic_free_by_type,
  1634. .agp_alloc_page = agp_generic_alloc_page,
  1635. .agp_alloc_pages = agp_generic_alloc_pages,
  1636. .agp_destroy_page = agp_generic_destroy_page,
  1637. .agp_destroy_pages = agp_generic_destroy_pages,
  1638. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1639. };
  1640. static const struct agp_bridge_driver intel_830mp_driver = {
  1641. .owner = THIS_MODULE,
  1642. .aperture_sizes = intel_830mp_sizes,
  1643. .size_type = U8_APER_SIZE,
  1644. .num_aperture_sizes = 4,
  1645. .configure = intel_830mp_configure,
  1646. .fetch_size = intel_8xx_fetch_size,
  1647. .cleanup = intel_8xx_cleanup,
  1648. .tlb_flush = intel_8xx_tlbflush,
  1649. .mask_memory = agp_generic_mask_memory,
  1650. .masks = intel_generic_masks,
  1651. .agp_enable = agp_generic_enable,
  1652. .cache_flush = global_cache_flush,
  1653. .create_gatt_table = agp_generic_create_gatt_table,
  1654. .free_gatt_table = agp_generic_free_gatt_table,
  1655. .insert_memory = agp_generic_insert_memory,
  1656. .remove_memory = agp_generic_remove_memory,
  1657. .alloc_by_type = agp_generic_alloc_by_type,
  1658. .free_by_type = agp_generic_free_by_type,
  1659. .agp_alloc_page = agp_generic_alloc_page,
  1660. .agp_alloc_pages = agp_generic_alloc_pages,
  1661. .agp_destroy_page = agp_generic_destroy_page,
  1662. .agp_destroy_pages = agp_generic_destroy_pages,
  1663. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1664. };
  1665. static const struct agp_bridge_driver intel_840_driver = {
  1666. .owner = THIS_MODULE,
  1667. .aperture_sizes = intel_8xx_sizes,
  1668. .size_type = U8_APER_SIZE,
  1669. .num_aperture_sizes = 7,
  1670. .configure = intel_840_configure,
  1671. .fetch_size = intel_8xx_fetch_size,
  1672. .cleanup = intel_8xx_cleanup,
  1673. .tlb_flush = intel_8xx_tlbflush,
  1674. .mask_memory = agp_generic_mask_memory,
  1675. .masks = intel_generic_masks,
  1676. .agp_enable = agp_generic_enable,
  1677. .cache_flush = global_cache_flush,
  1678. .create_gatt_table = agp_generic_create_gatt_table,
  1679. .free_gatt_table = agp_generic_free_gatt_table,
  1680. .insert_memory = agp_generic_insert_memory,
  1681. .remove_memory = agp_generic_remove_memory,
  1682. .alloc_by_type = agp_generic_alloc_by_type,
  1683. .free_by_type = agp_generic_free_by_type,
  1684. .agp_alloc_page = agp_generic_alloc_page,
  1685. .agp_alloc_pages = agp_generic_alloc_pages,
  1686. .agp_destroy_page = agp_generic_destroy_page,
  1687. .agp_destroy_pages = agp_generic_destroy_pages,
  1688. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1689. };
  1690. static const struct agp_bridge_driver intel_845_driver = {
  1691. .owner = THIS_MODULE,
  1692. .aperture_sizes = intel_8xx_sizes,
  1693. .size_type = U8_APER_SIZE,
  1694. .num_aperture_sizes = 7,
  1695. .configure = intel_845_configure,
  1696. .fetch_size = intel_8xx_fetch_size,
  1697. .cleanup = intel_8xx_cleanup,
  1698. .tlb_flush = intel_8xx_tlbflush,
  1699. .mask_memory = agp_generic_mask_memory,
  1700. .masks = intel_generic_masks,
  1701. .agp_enable = agp_generic_enable,
  1702. .cache_flush = global_cache_flush,
  1703. .create_gatt_table = agp_generic_create_gatt_table,
  1704. .free_gatt_table = agp_generic_free_gatt_table,
  1705. .insert_memory = agp_generic_insert_memory,
  1706. .remove_memory = agp_generic_remove_memory,
  1707. .alloc_by_type = agp_generic_alloc_by_type,
  1708. .free_by_type = agp_generic_free_by_type,
  1709. .agp_alloc_page = agp_generic_alloc_page,
  1710. .agp_alloc_pages = agp_generic_alloc_pages,
  1711. .agp_destroy_page = agp_generic_destroy_page,
  1712. .agp_destroy_pages = agp_generic_destroy_pages,
  1713. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1714. .chipset_flush = intel_i830_chipset_flush,
  1715. };
  1716. static const struct agp_bridge_driver intel_850_driver = {
  1717. .owner = THIS_MODULE,
  1718. .aperture_sizes = intel_8xx_sizes,
  1719. .size_type = U8_APER_SIZE,
  1720. .num_aperture_sizes = 7,
  1721. .configure = intel_850_configure,
  1722. .fetch_size = intel_8xx_fetch_size,
  1723. .cleanup = intel_8xx_cleanup,
  1724. .tlb_flush = intel_8xx_tlbflush,
  1725. .mask_memory = agp_generic_mask_memory,
  1726. .masks = intel_generic_masks,
  1727. .agp_enable = agp_generic_enable,
  1728. .cache_flush = global_cache_flush,
  1729. .create_gatt_table = agp_generic_create_gatt_table,
  1730. .free_gatt_table = agp_generic_free_gatt_table,
  1731. .insert_memory = agp_generic_insert_memory,
  1732. .remove_memory = agp_generic_remove_memory,
  1733. .alloc_by_type = agp_generic_alloc_by_type,
  1734. .free_by_type = agp_generic_free_by_type,
  1735. .agp_alloc_page = agp_generic_alloc_page,
  1736. .agp_alloc_pages = agp_generic_alloc_pages,
  1737. .agp_destroy_page = agp_generic_destroy_page,
  1738. .agp_destroy_pages = agp_generic_destroy_pages,
  1739. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1740. };
  1741. static const struct agp_bridge_driver intel_860_driver = {
  1742. .owner = THIS_MODULE,
  1743. .aperture_sizes = intel_8xx_sizes,
  1744. .size_type = U8_APER_SIZE,
  1745. .num_aperture_sizes = 7,
  1746. .configure = intel_860_configure,
  1747. .fetch_size = intel_8xx_fetch_size,
  1748. .cleanup = intel_8xx_cleanup,
  1749. .tlb_flush = intel_8xx_tlbflush,
  1750. .mask_memory = agp_generic_mask_memory,
  1751. .masks = intel_generic_masks,
  1752. .agp_enable = agp_generic_enable,
  1753. .cache_flush = global_cache_flush,
  1754. .create_gatt_table = agp_generic_create_gatt_table,
  1755. .free_gatt_table = agp_generic_free_gatt_table,
  1756. .insert_memory = agp_generic_insert_memory,
  1757. .remove_memory = agp_generic_remove_memory,
  1758. .alloc_by_type = agp_generic_alloc_by_type,
  1759. .free_by_type = agp_generic_free_by_type,
  1760. .agp_alloc_page = agp_generic_alloc_page,
  1761. .agp_alloc_pages = agp_generic_alloc_pages,
  1762. .agp_destroy_page = agp_generic_destroy_page,
  1763. .agp_destroy_pages = agp_generic_destroy_pages,
  1764. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1765. };
  1766. static const struct agp_bridge_driver intel_915_driver = {
  1767. .owner = THIS_MODULE,
  1768. .aperture_sizes = intel_i830_sizes,
  1769. .size_type = FIXED_APER_SIZE,
  1770. .num_aperture_sizes = 4,
  1771. .needs_scratch_page = true,
  1772. .configure = intel_i915_configure,
  1773. .fetch_size = intel_i9xx_fetch_size,
  1774. .cleanup = intel_i915_cleanup,
  1775. .tlb_flush = intel_i810_tlbflush,
  1776. .mask_memory = intel_i810_mask_memory,
  1777. .masks = intel_i810_masks,
  1778. .agp_enable = intel_i810_agp_enable,
  1779. .cache_flush = global_cache_flush,
  1780. .create_gatt_table = intel_i915_create_gatt_table,
  1781. .free_gatt_table = intel_i830_free_gatt_table,
  1782. .insert_memory = intel_i915_insert_entries,
  1783. .remove_memory = intel_i915_remove_entries,
  1784. .alloc_by_type = intel_i830_alloc_by_type,
  1785. .free_by_type = intel_i810_free_by_type,
  1786. .agp_alloc_page = agp_generic_alloc_page,
  1787. .agp_alloc_pages = agp_generic_alloc_pages,
  1788. .agp_destroy_page = agp_generic_destroy_page,
  1789. .agp_destroy_pages = agp_generic_destroy_pages,
  1790. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1791. .chipset_flush = intel_i915_chipset_flush,
  1792. #ifdef USE_PCI_DMA_API
  1793. .agp_map_page = intel_agp_map_page,
  1794. .agp_unmap_page = intel_agp_unmap_page,
  1795. .agp_map_memory = intel_agp_map_memory,
  1796. .agp_unmap_memory = intel_agp_unmap_memory,
  1797. #endif
  1798. };
  1799. static const struct agp_bridge_driver intel_i965_driver = {
  1800. .owner = THIS_MODULE,
  1801. .aperture_sizes = intel_i830_sizes,
  1802. .size_type = FIXED_APER_SIZE,
  1803. .num_aperture_sizes = 4,
  1804. .needs_scratch_page = true,
  1805. .configure = intel_i915_configure,
  1806. .fetch_size = intel_i9xx_fetch_size,
  1807. .cleanup = intel_i915_cleanup,
  1808. .tlb_flush = intel_i810_tlbflush,
  1809. .mask_memory = intel_i965_mask_memory,
  1810. .masks = intel_i810_masks,
  1811. .agp_enable = intel_i810_agp_enable,
  1812. .cache_flush = global_cache_flush,
  1813. .create_gatt_table = intel_i965_create_gatt_table,
  1814. .free_gatt_table = intel_i830_free_gatt_table,
  1815. .insert_memory = intel_i915_insert_entries,
  1816. .remove_memory = intel_i915_remove_entries,
  1817. .alloc_by_type = intel_i830_alloc_by_type,
  1818. .free_by_type = intel_i810_free_by_type,
  1819. .agp_alloc_page = agp_generic_alloc_page,
  1820. .agp_alloc_pages = agp_generic_alloc_pages,
  1821. .agp_destroy_page = agp_generic_destroy_page,
  1822. .agp_destroy_pages = agp_generic_destroy_pages,
  1823. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1824. .chipset_flush = intel_i915_chipset_flush,
  1825. #ifdef USE_PCI_DMA_API
  1826. .agp_map_page = intel_agp_map_page,
  1827. .agp_unmap_page = intel_agp_unmap_page,
  1828. .agp_map_memory = intel_agp_map_memory,
  1829. .agp_unmap_memory = intel_agp_unmap_memory,
  1830. #endif
  1831. };
  1832. static const struct agp_bridge_driver intel_7505_driver = {
  1833. .owner = THIS_MODULE,
  1834. .aperture_sizes = intel_8xx_sizes,
  1835. .size_type = U8_APER_SIZE,
  1836. .num_aperture_sizes = 7,
  1837. .configure = intel_7505_configure,
  1838. .fetch_size = intel_8xx_fetch_size,
  1839. .cleanup = intel_8xx_cleanup,
  1840. .tlb_flush = intel_8xx_tlbflush,
  1841. .mask_memory = agp_generic_mask_memory,
  1842. .masks = intel_generic_masks,
  1843. .agp_enable = agp_generic_enable,
  1844. .cache_flush = global_cache_flush,
  1845. .create_gatt_table = agp_generic_create_gatt_table,
  1846. .free_gatt_table = agp_generic_free_gatt_table,
  1847. .insert_memory = agp_generic_insert_memory,
  1848. .remove_memory = agp_generic_remove_memory,
  1849. .alloc_by_type = agp_generic_alloc_by_type,
  1850. .free_by_type = agp_generic_free_by_type,
  1851. .agp_alloc_page = agp_generic_alloc_page,
  1852. .agp_alloc_pages = agp_generic_alloc_pages,
  1853. .agp_destroy_page = agp_generic_destroy_page,
  1854. .agp_destroy_pages = agp_generic_destroy_pages,
  1855. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1856. };
  1857. static const struct agp_bridge_driver intel_g33_driver = {
  1858. .owner = THIS_MODULE,
  1859. .aperture_sizes = intel_i830_sizes,
  1860. .size_type = FIXED_APER_SIZE,
  1861. .num_aperture_sizes = 4,
  1862. .needs_scratch_page = true,
  1863. .configure = intel_i915_configure,
  1864. .fetch_size = intel_i9xx_fetch_size,
  1865. .cleanup = intel_i915_cleanup,
  1866. .tlb_flush = intel_i810_tlbflush,
  1867. .mask_memory = intel_i965_mask_memory,
  1868. .masks = intel_i810_masks,
  1869. .agp_enable = intel_i810_agp_enable,
  1870. .cache_flush = global_cache_flush,
  1871. .create_gatt_table = intel_i915_create_gatt_table,
  1872. .free_gatt_table = intel_i830_free_gatt_table,
  1873. .insert_memory = intel_i915_insert_entries,
  1874. .remove_memory = intel_i915_remove_entries,
  1875. .alloc_by_type = intel_i830_alloc_by_type,
  1876. .free_by_type = intel_i810_free_by_type,
  1877. .agp_alloc_page = agp_generic_alloc_page,
  1878. .agp_alloc_pages = agp_generic_alloc_pages,
  1879. .agp_destroy_page = agp_generic_destroy_page,
  1880. .agp_destroy_pages = agp_generic_destroy_pages,
  1881. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1882. .chipset_flush = intel_i915_chipset_flush,
  1883. #ifdef USE_PCI_DMA_API
  1884. .agp_map_page = intel_agp_map_page,
  1885. .agp_unmap_page = intel_agp_unmap_page,
  1886. .agp_map_memory = intel_agp_map_memory,
  1887. .agp_unmap_memory = intel_agp_unmap_memory,
  1888. #endif
  1889. };
  1890. static int find_gmch(u16 device)
  1891. {
  1892. struct pci_dev *gmch_device;
  1893. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1894. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1895. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1896. device, gmch_device);
  1897. }
  1898. if (!gmch_device)
  1899. return 0;
  1900. intel_private.pcidev = gmch_device;
  1901. return 1;
  1902. }
  1903. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1904. * driver and gmch_driver must be non-null, and find_gmch will determine
  1905. * which one should be used if a gmch_chip_id is present.
  1906. */
  1907. static const struct intel_driver_description {
  1908. unsigned int chip_id;
  1909. unsigned int gmch_chip_id;
  1910. unsigned int multi_gmch_chip; /* if we have more gfx chip type on this HB. */
  1911. char *name;
  1912. const struct agp_bridge_driver *driver;
  1913. const struct agp_bridge_driver *gmch_driver;
  1914. } intel_agp_chipsets[] = {
  1915. { PCI_DEVICE_ID_INTEL_82443LX_0, 0, 0, "440LX", &intel_generic_driver, NULL },
  1916. { PCI_DEVICE_ID_INTEL_82443BX_0, 0, 0, "440BX", &intel_generic_driver, NULL },
  1917. { PCI_DEVICE_ID_INTEL_82443GX_0, 0, 0, "440GX", &intel_generic_driver, NULL },
  1918. { PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, 0, "i810",
  1919. NULL, &intel_810_driver },
  1920. { PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, 0, "i810",
  1921. NULL, &intel_810_driver },
  1922. { PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, 0, "i810",
  1923. NULL, &intel_810_driver },
  1924. { PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, 0, "i815",
  1925. &intel_815_driver, &intel_810_driver },
  1926. { PCI_DEVICE_ID_INTEL_82820_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1927. { PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1928. { PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, 0, "830M",
  1929. &intel_830mp_driver, &intel_830_driver },
  1930. { PCI_DEVICE_ID_INTEL_82840_HB, 0, 0, "i840", &intel_840_driver, NULL },
  1931. { PCI_DEVICE_ID_INTEL_82845_HB, 0, 0, "845G", &intel_845_driver, NULL },
  1932. { PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, 0, "830M",
  1933. &intel_845_driver, &intel_830_driver },
  1934. { PCI_DEVICE_ID_INTEL_82850_HB, 0, 0, "i850", &intel_850_driver, NULL },
  1935. { PCI_DEVICE_ID_INTEL_82854_HB, PCI_DEVICE_ID_INTEL_82854_IG, 0, "854",
  1936. &intel_845_driver, &intel_830_driver },
  1937. { PCI_DEVICE_ID_INTEL_82855PM_HB, 0, 0, "855PM", &intel_845_driver, NULL },
  1938. { PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, 0, "855GM",
  1939. &intel_845_driver, &intel_830_driver },
  1940. { PCI_DEVICE_ID_INTEL_82860_HB, 0, 0, "i860", &intel_860_driver, NULL },
  1941. { PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, 0, "865",
  1942. &intel_845_driver, &intel_830_driver },
  1943. { PCI_DEVICE_ID_INTEL_82875_HB, 0, 0, "i875", &intel_845_driver, NULL },
  1944. { PCI_DEVICE_ID_INTEL_E7221_HB, PCI_DEVICE_ID_INTEL_E7221_IG, 0, "E7221 (i915)",
  1945. NULL, &intel_915_driver },
  1946. { PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, 0, "915G",
  1947. NULL, &intel_915_driver },
  1948. { PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, 0, "915GM",
  1949. NULL, &intel_915_driver },
  1950. { PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, 0, "945G",
  1951. NULL, &intel_915_driver },
  1952. { PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, 0, "945GM",
  1953. NULL, &intel_915_driver },
  1954. { PCI_DEVICE_ID_INTEL_82945GME_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, 0, "945GME",
  1955. NULL, &intel_915_driver },
  1956. { PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, 0, "946GZ",
  1957. NULL, &intel_i965_driver },
  1958. { PCI_DEVICE_ID_INTEL_82G35_HB, PCI_DEVICE_ID_INTEL_82G35_IG, 0, "G35",
  1959. NULL, &intel_i965_driver },
  1960. { PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, 0, "965Q",
  1961. NULL, &intel_i965_driver },
  1962. { PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, 0, "965G",
  1963. NULL, &intel_i965_driver },
  1964. { PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, 0, "965GM",
  1965. NULL, &intel_i965_driver },
  1966. { PCI_DEVICE_ID_INTEL_82965GME_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, 0, "965GME/GLE",
  1967. NULL, &intel_i965_driver },
  1968. { PCI_DEVICE_ID_INTEL_7505_0, 0, 0, "E7505", &intel_7505_driver, NULL },
  1969. { PCI_DEVICE_ID_INTEL_7205_0, 0, 0, "E7205", &intel_7505_driver, NULL },
  1970. { PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, 0, "G33",
  1971. NULL, &intel_g33_driver },
  1972. { PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, 0, "Q35",
  1973. NULL, &intel_g33_driver },
  1974. { PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, 0, "Q33",
  1975. NULL, &intel_g33_driver },
  1976. { PCI_DEVICE_ID_INTEL_IGDGM_HB, PCI_DEVICE_ID_INTEL_IGDGM_IG, 0, "IGD",
  1977. NULL, &intel_g33_driver },
  1978. { PCI_DEVICE_ID_INTEL_IGDG_HB, PCI_DEVICE_ID_INTEL_IGDG_IG, 0, "IGD",
  1979. NULL, &intel_g33_driver },
  1980. { PCI_DEVICE_ID_INTEL_GM45_HB, PCI_DEVICE_ID_INTEL_GM45_IG, 0,
  1981. "Mobile Intel® GM45 Express", NULL, &intel_i965_driver },
  1982. { PCI_DEVICE_ID_INTEL_IGD_E_HB, PCI_DEVICE_ID_INTEL_IGD_E_IG, 0,
  1983. "Intel Integrated Graphics Device", NULL, &intel_i965_driver },
  1984. { PCI_DEVICE_ID_INTEL_Q45_HB, PCI_DEVICE_ID_INTEL_Q45_IG, 0,
  1985. "Q45/Q43", NULL, &intel_i965_driver },
  1986. { PCI_DEVICE_ID_INTEL_G45_HB, PCI_DEVICE_ID_INTEL_G45_IG, 0,
  1987. "G45/G43", NULL, &intel_i965_driver },
  1988. { PCI_DEVICE_ID_INTEL_G41_HB, PCI_DEVICE_ID_INTEL_G41_IG, 0,
  1989. "G41", NULL, &intel_i965_driver },
  1990. { PCI_DEVICE_ID_INTEL_IGDNG_D_HB, PCI_DEVICE_ID_INTEL_IGDNG_D_IG, 0,
  1991. "IGDNG/D", NULL, &intel_i965_driver },
  1992. { PCI_DEVICE_ID_INTEL_IGDNG_M_HB, PCI_DEVICE_ID_INTEL_IGDNG_M_IG, 0,
  1993. "IGDNG/M", NULL, &intel_i965_driver },
  1994. { 0, 0, 0, NULL, NULL, NULL }
  1995. };
  1996. static int __devinit agp_intel_probe(struct pci_dev *pdev,
  1997. const struct pci_device_id *ent)
  1998. {
  1999. struct agp_bridge_data *bridge;
  2000. u8 cap_ptr = 0;
  2001. struct resource *r;
  2002. int i;
  2003. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  2004. bridge = agp_alloc_bridge();
  2005. if (!bridge)
  2006. return -ENOMEM;
  2007. for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
  2008. /* In case that multiple models of gfx chip may
  2009. stand on same host bridge type, this can be
  2010. sure we detect the right IGD. */
  2011. if (pdev->device == intel_agp_chipsets[i].chip_id) {
  2012. if ((intel_agp_chipsets[i].gmch_chip_id != 0) &&
  2013. find_gmch(intel_agp_chipsets[i].gmch_chip_id)) {
  2014. bridge->driver =
  2015. intel_agp_chipsets[i].gmch_driver;
  2016. break;
  2017. } else if (intel_agp_chipsets[i].multi_gmch_chip) {
  2018. continue;
  2019. } else {
  2020. bridge->driver = intel_agp_chipsets[i].driver;
  2021. break;
  2022. }
  2023. }
  2024. }
  2025. if (intel_agp_chipsets[i].name == NULL) {
  2026. if (cap_ptr)
  2027. dev_warn(&pdev->dev, "unsupported Intel chipset [%04x/%04x]\n",
  2028. pdev->vendor, pdev->device);
  2029. agp_put_bridge(bridge);
  2030. return -ENODEV;
  2031. }
  2032. if (bridge->driver == NULL) {
  2033. /* bridge has no AGP and no IGD detected */
  2034. if (cap_ptr)
  2035. dev_warn(&pdev->dev, "can't find bridge device (chip_id: %04x)\n",
  2036. intel_agp_chipsets[i].gmch_chip_id);
  2037. agp_put_bridge(bridge);
  2038. return -ENODEV;
  2039. }
  2040. bridge->dev = pdev;
  2041. bridge->capndx = cap_ptr;
  2042. bridge->dev_private_data = &intel_private;
  2043. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_agp_chipsets[i].name);
  2044. /*
  2045. * The following fixes the case where the BIOS has "forgotten" to
  2046. * provide an address range for the GART.
  2047. * 20030610 - hamish@zot.org
  2048. */
  2049. r = &pdev->resource[0];
  2050. if (!r->start && r->end) {
  2051. if (pci_assign_resource(pdev, 0)) {
  2052. dev_err(&pdev->dev, "can't assign resource 0\n");
  2053. agp_put_bridge(bridge);
  2054. return -ENODEV;
  2055. }
  2056. }
  2057. /*
  2058. * If the device has not been properly setup, the following will catch
  2059. * the problem and should stop the system from crashing.
  2060. * 20030610 - hamish@zot.org
  2061. */
  2062. if (pci_enable_device(pdev)) {
  2063. dev_err(&pdev->dev, "can't enable PCI device\n");
  2064. agp_put_bridge(bridge);
  2065. return -ENODEV;
  2066. }
  2067. /* Fill in the mode register */
  2068. if (cap_ptr) {
  2069. pci_read_config_dword(pdev,
  2070. bridge->capndx+PCI_AGP_STATUS,
  2071. &bridge->mode);
  2072. }
  2073. pci_set_drvdata(pdev, bridge);
  2074. return agp_add_bridge(bridge);
  2075. }
  2076. static void __devexit agp_intel_remove(struct pci_dev *pdev)
  2077. {
  2078. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  2079. agp_remove_bridge(bridge);
  2080. if (intel_private.pcidev)
  2081. pci_dev_put(intel_private.pcidev);
  2082. agp_put_bridge(bridge);
  2083. }
  2084. #ifdef CONFIG_PM
  2085. static int agp_intel_resume(struct pci_dev *pdev)
  2086. {
  2087. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  2088. int ret_val;
  2089. pci_restore_state(pdev);
  2090. /* We should restore our graphics device's config space,
  2091. * as host bridge (00:00) resumes before graphics device (02:00),
  2092. * then our access to its pci space can work right.
  2093. */
  2094. if (intel_private.pcidev)
  2095. pci_restore_state(intel_private.pcidev);
  2096. if (bridge->driver == &intel_generic_driver)
  2097. intel_configure();
  2098. else if (bridge->driver == &intel_850_driver)
  2099. intel_850_configure();
  2100. else if (bridge->driver == &intel_845_driver)
  2101. intel_845_configure();
  2102. else if (bridge->driver == &intel_830mp_driver)
  2103. intel_830mp_configure();
  2104. else if (bridge->driver == &intel_915_driver)
  2105. intel_i915_configure();
  2106. else if (bridge->driver == &intel_830_driver)
  2107. intel_i830_configure();
  2108. else if (bridge->driver == &intel_810_driver)
  2109. intel_i810_configure();
  2110. else if (bridge->driver == &intel_i965_driver)
  2111. intel_i915_configure();
  2112. ret_val = agp_rebind_memory();
  2113. if (ret_val != 0)
  2114. return ret_val;
  2115. return 0;
  2116. }
  2117. #endif
  2118. static struct pci_device_id agp_intel_pci_table[] = {
  2119. #define ID(x) \
  2120. { \
  2121. .class = (PCI_CLASS_BRIDGE_HOST << 8), \
  2122. .class_mask = ~0, \
  2123. .vendor = PCI_VENDOR_ID_INTEL, \
  2124. .device = x, \
  2125. .subvendor = PCI_ANY_ID, \
  2126. .subdevice = PCI_ANY_ID, \
  2127. }
  2128. ID(PCI_DEVICE_ID_INTEL_82443LX_0),
  2129. ID(PCI_DEVICE_ID_INTEL_82443BX_0),
  2130. ID(PCI_DEVICE_ID_INTEL_82443GX_0),
  2131. ID(PCI_DEVICE_ID_INTEL_82810_MC1),
  2132. ID(PCI_DEVICE_ID_INTEL_82810_MC3),
  2133. ID(PCI_DEVICE_ID_INTEL_82810E_MC),
  2134. ID(PCI_DEVICE_ID_INTEL_82815_MC),
  2135. ID(PCI_DEVICE_ID_INTEL_82820_HB),
  2136. ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
  2137. ID(PCI_DEVICE_ID_INTEL_82830_HB),
  2138. ID(PCI_DEVICE_ID_INTEL_82840_HB),
  2139. ID(PCI_DEVICE_ID_INTEL_82845_HB),
  2140. ID(PCI_DEVICE_ID_INTEL_82845G_HB),
  2141. ID(PCI_DEVICE_ID_INTEL_82850_HB),
  2142. ID(PCI_DEVICE_ID_INTEL_82854_HB),
  2143. ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
  2144. ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
  2145. ID(PCI_DEVICE_ID_INTEL_82860_HB),
  2146. ID(PCI_DEVICE_ID_INTEL_82865_HB),
  2147. ID(PCI_DEVICE_ID_INTEL_82875_HB),
  2148. ID(PCI_DEVICE_ID_INTEL_7505_0),
  2149. ID(PCI_DEVICE_ID_INTEL_7205_0),
  2150. ID(PCI_DEVICE_ID_INTEL_E7221_HB),
  2151. ID(PCI_DEVICE_ID_INTEL_82915G_HB),
  2152. ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
  2153. ID(PCI_DEVICE_ID_INTEL_82945G_HB),
  2154. ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
  2155. ID(PCI_DEVICE_ID_INTEL_82945GME_HB),
  2156. ID(PCI_DEVICE_ID_INTEL_IGDGM_HB),
  2157. ID(PCI_DEVICE_ID_INTEL_IGDG_HB),
  2158. ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
  2159. ID(PCI_DEVICE_ID_INTEL_82G35_HB),
  2160. ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
  2161. ID(PCI_DEVICE_ID_INTEL_82965G_HB),
  2162. ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
  2163. ID(PCI_DEVICE_ID_INTEL_82965GME_HB),
  2164. ID(PCI_DEVICE_ID_INTEL_G33_HB),
  2165. ID(PCI_DEVICE_ID_INTEL_Q35_HB),
  2166. ID(PCI_DEVICE_ID_INTEL_Q33_HB),
  2167. ID(PCI_DEVICE_ID_INTEL_GM45_HB),
  2168. ID(PCI_DEVICE_ID_INTEL_IGD_E_HB),
  2169. ID(PCI_DEVICE_ID_INTEL_Q45_HB),
  2170. ID(PCI_DEVICE_ID_INTEL_G45_HB),
  2171. ID(PCI_DEVICE_ID_INTEL_G41_HB),
  2172. ID(PCI_DEVICE_ID_INTEL_IGDNG_D_HB),
  2173. ID(PCI_DEVICE_ID_INTEL_IGDNG_M_HB),
  2174. { }
  2175. };
  2176. MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
  2177. static struct pci_driver agp_intel_pci_driver = {
  2178. .name = "agpgart-intel",
  2179. .id_table = agp_intel_pci_table,
  2180. .probe = agp_intel_probe,
  2181. .remove = __devexit_p(agp_intel_remove),
  2182. #ifdef CONFIG_PM
  2183. .resume = agp_intel_resume,
  2184. #endif
  2185. };
  2186. static int __init agp_intel_init(void)
  2187. {
  2188. if (agp_off)
  2189. return -EINVAL;
  2190. return pci_register_driver(&agp_intel_pci_driver);
  2191. }
  2192. static void __exit agp_intel_cleanup(void)
  2193. {
  2194. pci_unregister_driver(&agp_intel_pci_driver);
  2195. }
  2196. module_init(agp_intel_init);
  2197. module_exit(agp_intel_cleanup);
  2198. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  2199. MODULE_LICENSE("GPL and additional rights");