radeon_encoders.c 57 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. extern int atom_debug;
  32. /* evil but including atombios.h is much worse */
  33. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  34. struct drm_display_mode *mode);
  35. static uint32_t radeon_encoder_clones(struct drm_encoder *encoder)
  36. {
  37. struct drm_device *dev = encoder->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  40. struct drm_encoder *clone_encoder;
  41. uint32_t index_mask = 0;
  42. int count;
  43. /* DIG routing gets problematic */
  44. if (rdev->family >= CHIP_R600)
  45. return index_mask;
  46. /* LVDS/TV are too wacky */
  47. if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  48. return index_mask;
  49. /* DVO requires 2x ppll clocks depending on tmds chip */
  50. if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT)
  51. return index_mask;
  52. count = -1;
  53. list_for_each_entry(clone_encoder, &dev->mode_config.encoder_list, head) {
  54. struct radeon_encoder *radeon_clone = to_radeon_encoder(clone_encoder);
  55. count++;
  56. if (clone_encoder == encoder)
  57. continue;
  58. if (radeon_clone->devices & (ATOM_DEVICE_LCD_SUPPORT))
  59. continue;
  60. if (radeon_clone->devices & ATOM_DEVICE_DFP2_SUPPORT)
  61. continue;
  62. else
  63. index_mask |= (1 << count);
  64. }
  65. return index_mask;
  66. }
  67. void radeon_setup_encoder_clones(struct drm_device *dev)
  68. {
  69. struct drm_encoder *encoder;
  70. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  71. encoder->possible_clones = radeon_encoder_clones(encoder);
  72. }
  73. }
  74. uint32_t
  75. radeon_get_encoder_enum(struct drm_device *dev, uint32_t supported_device, uint8_t dac)
  76. {
  77. struct radeon_device *rdev = dev->dev_private;
  78. uint32_t ret = 0;
  79. switch (supported_device) {
  80. case ATOM_DEVICE_CRT1_SUPPORT:
  81. case ATOM_DEVICE_TV1_SUPPORT:
  82. case ATOM_DEVICE_TV2_SUPPORT:
  83. case ATOM_DEVICE_CRT2_SUPPORT:
  84. case ATOM_DEVICE_CV_SUPPORT:
  85. switch (dac) {
  86. case 1: /* dac a */
  87. if ((rdev->family == CHIP_RS300) ||
  88. (rdev->family == CHIP_RS400) ||
  89. (rdev->family == CHIP_RS480))
  90. ret = ENCODER_INTERNAL_DAC2_ENUM_ID1;
  91. else if (ASIC_IS_AVIVO(rdev))
  92. ret = ENCODER_INTERNAL_KLDSCP_DAC1_ENUM_ID1;
  93. else
  94. ret = ENCODER_INTERNAL_DAC1_ENUM_ID1;
  95. break;
  96. case 2: /* dac b */
  97. if (ASIC_IS_AVIVO(rdev))
  98. ret = ENCODER_INTERNAL_KLDSCP_DAC2_ENUM_ID1;
  99. else {
  100. /*if (rdev->family == CHIP_R200)
  101. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  102. else*/
  103. ret = ENCODER_INTERNAL_DAC2_ENUM_ID1;
  104. }
  105. break;
  106. case 3: /* external dac */
  107. if (ASIC_IS_AVIVO(rdev))
  108. ret = ENCODER_INTERNAL_KLDSCP_DVO1_ENUM_ID1;
  109. else
  110. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  111. break;
  112. }
  113. break;
  114. case ATOM_DEVICE_LCD1_SUPPORT:
  115. if (ASIC_IS_AVIVO(rdev))
  116. ret = ENCODER_INTERNAL_LVTM1_ENUM_ID1;
  117. else
  118. ret = ENCODER_INTERNAL_LVDS_ENUM_ID1;
  119. break;
  120. case ATOM_DEVICE_DFP1_SUPPORT:
  121. if ((rdev->family == CHIP_RS300) ||
  122. (rdev->family == CHIP_RS400) ||
  123. (rdev->family == CHIP_RS480))
  124. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  125. else if (ASIC_IS_AVIVO(rdev))
  126. ret = ENCODER_INTERNAL_KLDSCP_TMDS1_ENUM_ID1;
  127. else
  128. ret = ENCODER_INTERNAL_TMDS1_ENUM_ID1;
  129. break;
  130. case ATOM_DEVICE_LCD2_SUPPORT:
  131. case ATOM_DEVICE_DFP2_SUPPORT:
  132. if ((rdev->family == CHIP_RS600) ||
  133. (rdev->family == CHIP_RS690) ||
  134. (rdev->family == CHIP_RS740))
  135. ret = ENCODER_INTERNAL_DDI_ENUM_ID1;
  136. else if (ASIC_IS_AVIVO(rdev))
  137. ret = ENCODER_INTERNAL_KLDSCP_DVO1_ENUM_ID1;
  138. else
  139. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  140. break;
  141. case ATOM_DEVICE_DFP3_SUPPORT:
  142. ret = ENCODER_INTERNAL_LVTM1_ENUM_ID1;
  143. break;
  144. }
  145. return ret;
  146. }
  147. static inline bool radeon_encoder_is_digital(struct drm_encoder *encoder)
  148. {
  149. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  150. switch (radeon_encoder->encoder_id) {
  151. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  152. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  153. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  154. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  155. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  156. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  157. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  158. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  159. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  160. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  161. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  162. return true;
  163. default:
  164. return false;
  165. }
  166. }
  167. void
  168. radeon_link_encoder_connector(struct drm_device *dev)
  169. {
  170. struct drm_connector *connector;
  171. struct radeon_connector *radeon_connector;
  172. struct drm_encoder *encoder;
  173. struct radeon_encoder *radeon_encoder;
  174. /* walk the list and link encoders to connectors */
  175. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  176. radeon_connector = to_radeon_connector(connector);
  177. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  178. radeon_encoder = to_radeon_encoder(encoder);
  179. if (radeon_encoder->devices & radeon_connector->devices)
  180. drm_mode_connector_attach_encoder(connector, encoder);
  181. }
  182. }
  183. }
  184. void radeon_encoder_set_active_device(struct drm_encoder *encoder)
  185. {
  186. struct drm_device *dev = encoder->dev;
  187. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  188. struct drm_connector *connector;
  189. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  190. if (connector->encoder == encoder) {
  191. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  192. radeon_encoder->active_device = radeon_encoder->devices & radeon_connector->devices;
  193. DRM_DEBUG_KMS("setting active device to %08x from %08x %08x for encoder %d\n",
  194. radeon_encoder->active_device, radeon_encoder->devices,
  195. radeon_connector->devices, encoder->encoder_type);
  196. }
  197. }
  198. }
  199. struct drm_connector *
  200. radeon_get_connector_for_encoder(struct drm_encoder *encoder)
  201. {
  202. struct drm_device *dev = encoder->dev;
  203. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  204. struct drm_connector *connector;
  205. struct radeon_connector *radeon_connector;
  206. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  207. radeon_connector = to_radeon_connector(connector);
  208. if (radeon_encoder->active_device & radeon_connector->devices)
  209. return connector;
  210. }
  211. return NULL;
  212. }
  213. void radeon_panel_mode_fixup(struct drm_encoder *encoder,
  214. struct drm_display_mode *adjusted_mode)
  215. {
  216. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  217. struct drm_device *dev = encoder->dev;
  218. struct radeon_device *rdev = dev->dev_private;
  219. struct drm_display_mode *native_mode = &radeon_encoder->native_mode;
  220. unsigned hblank = native_mode->htotal - native_mode->hdisplay;
  221. unsigned vblank = native_mode->vtotal - native_mode->vdisplay;
  222. unsigned hover = native_mode->hsync_start - native_mode->hdisplay;
  223. unsigned vover = native_mode->vsync_start - native_mode->vdisplay;
  224. unsigned hsync_width = native_mode->hsync_end - native_mode->hsync_start;
  225. unsigned vsync_width = native_mode->vsync_end - native_mode->vsync_start;
  226. adjusted_mode->clock = native_mode->clock;
  227. adjusted_mode->flags = native_mode->flags;
  228. if (ASIC_IS_AVIVO(rdev)) {
  229. adjusted_mode->hdisplay = native_mode->hdisplay;
  230. adjusted_mode->vdisplay = native_mode->vdisplay;
  231. }
  232. adjusted_mode->htotal = native_mode->hdisplay + hblank;
  233. adjusted_mode->hsync_start = native_mode->hdisplay + hover;
  234. adjusted_mode->hsync_end = adjusted_mode->hsync_start + hsync_width;
  235. adjusted_mode->vtotal = native_mode->vdisplay + vblank;
  236. adjusted_mode->vsync_start = native_mode->vdisplay + vover;
  237. adjusted_mode->vsync_end = adjusted_mode->vsync_start + vsync_width;
  238. drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
  239. if (ASIC_IS_AVIVO(rdev)) {
  240. adjusted_mode->crtc_hdisplay = native_mode->hdisplay;
  241. adjusted_mode->crtc_vdisplay = native_mode->vdisplay;
  242. }
  243. adjusted_mode->crtc_htotal = adjusted_mode->crtc_hdisplay + hblank;
  244. adjusted_mode->crtc_hsync_start = adjusted_mode->crtc_hdisplay + hover;
  245. adjusted_mode->crtc_hsync_end = adjusted_mode->crtc_hsync_start + hsync_width;
  246. adjusted_mode->crtc_vtotal = adjusted_mode->crtc_vdisplay + vblank;
  247. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + vover;
  248. adjusted_mode->crtc_vsync_end = adjusted_mode->crtc_vsync_start + vsync_width;
  249. }
  250. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  251. struct drm_display_mode *mode,
  252. struct drm_display_mode *adjusted_mode)
  253. {
  254. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  255. struct drm_device *dev = encoder->dev;
  256. struct radeon_device *rdev = dev->dev_private;
  257. /* set the active encoder to connector routing */
  258. radeon_encoder_set_active_device(encoder);
  259. drm_mode_set_crtcinfo(adjusted_mode, 0);
  260. /* hw bug */
  261. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  262. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  263. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  264. /* get the native mode for LVDS */
  265. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
  266. radeon_panel_mode_fixup(encoder, adjusted_mode);
  267. /* get the native mode for TV */
  268. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  269. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  270. if (tv_dac) {
  271. if (tv_dac->tv_std == TV_STD_NTSC ||
  272. tv_dac->tv_std == TV_STD_NTSC_J ||
  273. tv_dac->tv_std == TV_STD_PAL_M)
  274. radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
  275. else
  276. radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
  277. }
  278. }
  279. if (ASIC_IS_DCE3(rdev) &&
  280. (radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT))) {
  281. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  282. radeon_dp_set_link_config(connector, mode);
  283. }
  284. return true;
  285. }
  286. static void
  287. atombios_dac_setup(struct drm_encoder *encoder, int action)
  288. {
  289. struct drm_device *dev = encoder->dev;
  290. struct radeon_device *rdev = dev->dev_private;
  291. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  292. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  293. int index = 0;
  294. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  295. memset(&args, 0, sizeof(args));
  296. switch (radeon_encoder->encoder_id) {
  297. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  298. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  299. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  300. break;
  301. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  302. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  303. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  304. break;
  305. }
  306. args.ucAction = action;
  307. if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
  308. args.ucDacStandard = ATOM_DAC1_PS2;
  309. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  310. args.ucDacStandard = ATOM_DAC1_CV;
  311. else {
  312. switch (dac_info->tv_std) {
  313. case TV_STD_PAL:
  314. case TV_STD_PAL_M:
  315. case TV_STD_SCART_PAL:
  316. case TV_STD_SECAM:
  317. case TV_STD_PAL_CN:
  318. args.ucDacStandard = ATOM_DAC1_PAL;
  319. break;
  320. case TV_STD_NTSC:
  321. case TV_STD_NTSC_J:
  322. case TV_STD_PAL_60:
  323. default:
  324. args.ucDacStandard = ATOM_DAC1_NTSC;
  325. break;
  326. }
  327. }
  328. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  329. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  330. }
  331. static void
  332. atombios_tv_setup(struct drm_encoder *encoder, int action)
  333. {
  334. struct drm_device *dev = encoder->dev;
  335. struct radeon_device *rdev = dev->dev_private;
  336. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  337. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  338. int index = 0;
  339. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  340. memset(&args, 0, sizeof(args));
  341. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  342. args.sTVEncoder.ucAction = action;
  343. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  344. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  345. else {
  346. switch (dac_info->tv_std) {
  347. case TV_STD_NTSC:
  348. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  349. break;
  350. case TV_STD_PAL:
  351. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  352. break;
  353. case TV_STD_PAL_M:
  354. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  355. break;
  356. case TV_STD_PAL_60:
  357. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  358. break;
  359. case TV_STD_NTSC_J:
  360. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  361. break;
  362. case TV_STD_SCART_PAL:
  363. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  364. break;
  365. case TV_STD_SECAM:
  366. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  367. break;
  368. case TV_STD_PAL_CN:
  369. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  370. break;
  371. default:
  372. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  373. break;
  374. }
  375. }
  376. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  377. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  378. }
  379. void
  380. atombios_external_tmds_setup(struct drm_encoder *encoder, int action)
  381. {
  382. struct drm_device *dev = encoder->dev;
  383. struct radeon_device *rdev = dev->dev_private;
  384. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  385. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION args;
  386. int index = 0;
  387. memset(&args, 0, sizeof(args));
  388. index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  389. args.sXTmdsEncoder.ucEnable = action;
  390. if (radeon_encoder->pixel_clock > 165000)
  391. args.sXTmdsEncoder.ucMisc = PANEL_ENCODER_MISC_DUAL;
  392. /*if (pScrn->rgbBits == 8)*/
  393. args.sXTmdsEncoder.ucMisc |= (1 << 1);
  394. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  395. }
  396. static void
  397. atombios_ddia_setup(struct drm_encoder *encoder, int action)
  398. {
  399. struct drm_device *dev = encoder->dev;
  400. struct radeon_device *rdev = dev->dev_private;
  401. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  402. DVO_ENCODER_CONTROL_PS_ALLOCATION args;
  403. int index = 0;
  404. memset(&args, 0, sizeof(args));
  405. index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  406. args.sDVOEncoder.ucAction = action;
  407. args.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  408. if (radeon_encoder->pixel_clock > 165000)
  409. args.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute = PANEL_ENCODER_MISC_DUAL;
  410. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  411. }
  412. union lvds_encoder_control {
  413. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  414. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  415. };
  416. void
  417. atombios_digital_setup(struct drm_encoder *encoder, int action)
  418. {
  419. struct drm_device *dev = encoder->dev;
  420. struct radeon_device *rdev = dev->dev_private;
  421. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  422. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  423. union lvds_encoder_control args;
  424. int index = 0;
  425. int hdmi_detected = 0;
  426. uint8_t frev, crev;
  427. if (!dig)
  428. return;
  429. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  430. hdmi_detected = 1;
  431. memset(&args, 0, sizeof(args));
  432. switch (radeon_encoder->encoder_id) {
  433. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  434. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  435. break;
  436. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  437. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  438. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  439. break;
  440. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  441. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  442. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  443. else
  444. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  445. break;
  446. }
  447. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  448. return;
  449. switch (frev) {
  450. case 1:
  451. case 2:
  452. switch (crev) {
  453. case 1:
  454. args.v1.ucMisc = 0;
  455. args.v1.ucAction = action;
  456. if (hdmi_detected)
  457. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  458. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  459. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  460. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  461. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  462. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  463. args.v1.ucMisc |= (1 << 1);
  464. } else {
  465. if (dig->linkb)
  466. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  467. if (radeon_encoder->pixel_clock > 165000)
  468. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  469. /*if (pScrn->rgbBits == 8) */
  470. args.v1.ucMisc |= (1 << 1);
  471. }
  472. break;
  473. case 2:
  474. case 3:
  475. args.v2.ucMisc = 0;
  476. args.v2.ucAction = action;
  477. if (crev == 3) {
  478. if (dig->coherent_mode)
  479. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  480. }
  481. if (hdmi_detected)
  482. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  483. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  484. args.v2.ucTruncate = 0;
  485. args.v2.ucSpatial = 0;
  486. args.v2.ucTemporal = 0;
  487. args.v2.ucFRC = 0;
  488. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  489. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  490. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  491. if (dig->lcd_misc & ATOM_PANEL_MISC_SPATIAL) {
  492. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  493. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  494. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  495. }
  496. if (dig->lcd_misc & ATOM_PANEL_MISC_TEMPORAL) {
  497. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  498. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  499. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  500. if (((dig->lcd_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
  501. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  502. }
  503. } else {
  504. if (dig->linkb)
  505. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  506. if (radeon_encoder->pixel_clock > 165000)
  507. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  508. }
  509. break;
  510. default:
  511. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  512. break;
  513. }
  514. break;
  515. default:
  516. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  517. break;
  518. }
  519. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  520. }
  521. int
  522. atombios_get_encoder_mode(struct drm_encoder *encoder)
  523. {
  524. struct drm_device *dev = encoder->dev;
  525. struct radeon_device *rdev = dev->dev_private;
  526. struct drm_connector *connector;
  527. struct radeon_connector *radeon_connector;
  528. struct radeon_connector_atom_dig *dig_connector;
  529. connector = radeon_get_connector_for_encoder(encoder);
  530. if (!connector)
  531. return 0;
  532. radeon_connector = to_radeon_connector(connector);
  533. switch (connector->connector_type) {
  534. case DRM_MODE_CONNECTOR_DVII:
  535. case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
  536. if (drm_detect_hdmi_monitor(radeon_connector->edid)) {
  537. /* fix me */
  538. if (ASIC_IS_DCE4(rdev))
  539. return ATOM_ENCODER_MODE_DVI;
  540. else
  541. return ATOM_ENCODER_MODE_HDMI;
  542. } else if (radeon_connector->use_digital)
  543. return ATOM_ENCODER_MODE_DVI;
  544. else
  545. return ATOM_ENCODER_MODE_CRT;
  546. break;
  547. case DRM_MODE_CONNECTOR_DVID:
  548. case DRM_MODE_CONNECTOR_HDMIA:
  549. default:
  550. if (drm_detect_hdmi_monitor(radeon_connector->edid)) {
  551. /* fix me */
  552. if (ASIC_IS_DCE4(rdev))
  553. return ATOM_ENCODER_MODE_DVI;
  554. else
  555. return ATOM_ENCODER_MODE_HDMI;
  556. } else
  557. return ATOM_ENCODER_MODE_DVI;
  558. break;
  559. case DRM_MODE_CONNECTOR_LVDS:
  560. return ATOM_ENCODER_MODE_LVDS;
  561. break;
  562. case DRM_MODE_CONNECTOR_DisplayPort:
  563. case DRM_MODE_CONNECTOR_eDP:
  564. dig_connector = radeon_connector->con_priv;
  565. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  566. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP))
  567. return ATOM_ENCODER_MODE_DP;
  568. else if (drm_detect_hdmi_monitor(radeon_connector->edid)) {
  569. /* fix me */
  570. if (ASIC_IS_DCE4(rdev))
  571. return ATOM_ENCODER_MODE_DVI;
  572. else
  573. return ATOM_ENCODER_MODE_HDMI;
  574. } else
  575. return ATOM_ENCODER_MODE_DVI;
  576. break;
  577. case DRM_MODE_CONNECTOR_DVIA:
  578. case DRM_MODE_CONNECTOR_VGA:
  579. return ATOM_ENCODER_MODE_CRT;
  580. break;
  581. case DRM_MODE_CONNECTOR_Composite:
  582. case DRM_MODE_CONNECTOR_SVIDEO:
  583. case DRM_MODE_CONNECTOR_9PinDIN:
  584. /* fix me */
  585. return ATOM_ENCODER_MODE_TV;
  586. /*return ATOM_ENCODER_MODE_CV;*/
  587. break;
  588. }
  589. }
  590. /*
  591. * DIG Encoder/Transmitter Setup
  592. *
  593. * DCE 3.0/3.1
  594. * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
  595. * Supports up to 3 digital outputs
  596. * - 2 DIG encoder blocks.
  597. * DIG1 can drive UNIPHY link A or link B
  598. * DIG2 can drive UNIPHY link B or LVTMA
  599. *
  600. * DCE 3.2
  601. * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
  602. * Supports up to 5 digital outputs
  603. * - 2 DIG encoder blocks.
  604. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  605. *
  606. * DCE 4.0
  607. * - 3 DIG transmitter blocks UNPHY0/1/2 (links A and B).
  608. * Supports up to 6 digital outputs
  609. * - 6 DIG encoder blocks.
  610. * - DIG to PHY mapping is hardcoded
  611. * DIG1 drives UNIPHY0 link A, A+B
  612. * DIG2 drives UNIPHY0 link B
  613. * DIG3 drives UNIPHY1 link A, A+B
  614. * DIG4 drives UNIPHY1 link B
  615. * DIG5 drives UNIPHY2 link A, A+B
  616. * DIG6 drives UNIPHY2 link B
  617. *
  618. * Routing
  619. * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
  620. * Examples:
  621. * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
  622. * crtc1 -> dig1 -> UNIPHY0 link B -> DP
  623. * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
  624. * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
  625. */
  626. union dig_encoder_control {
  627. DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
  628. DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
  629. DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
  630. };
  631. void
  632. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action)
  633. {
  634. struct drm_device *dev = encoder->dev;
  635. struct radeon_device *rdev = dev->dev_private;
  636. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  637. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  638. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  639. union dig_encoder_control args;
  640. int index = 0;
  641. uint8_t frev, crev;
  642. int dp_clock = 0;
  643. int dp_lane_count = 0;
  644. if (connector) {
  645. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  646. struct radeon_connector_atom_dig *dig_connector =
  647. radeon_connector->con_priv;
  648. dp_clock = dig_connector->dp_clock;
  649. dp_lane_count = dig_connector->dp_lane_count;
  650. }
  651. /* no dig encoder assigned */
  652. if (dig->dig_encoder == -1)
  653. return;
  654. memset(&args, 0, sizeof(args));
  655. if (ASIC_IS_DCE4(rdev))
  656. index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
  657. else {
  658. if (dig->dig_encoder)
  659. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  660. else
  661. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  662. }
  663. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  664. return;
  665. args.v1.ucAction = action;
  666. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  667. args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
  668. if (args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) {
  669. if (dp_clock == 270000)
  670. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  671. args.v1.ucLaneNum = dp_lane_count;
  672. } else if (radeon_encoder->pixel_clock > 165000)
  673. args.v1.ucLaneNum = 8;
  674. else
  675. args.v1.ucLaneNum = 4;
  676. if (ASIC_IS_DCE4(rdev)) {
  677. args.v3.acConfig.ucDigSel = dig->dig_encoder;
  678. args.v3.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  679. } else {
  680. switch (radeon_encoder->encoder_id) {
  681. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  682. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  683. break;
  684. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  685. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  686. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  687. break;
  688. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  689. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  690. break;
  691. }
  692. if (dig->linkb)
  693. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  694. else
  695. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  696. }
  697. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  698. }
  699. union dig_transmitter_control {
  700. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  701. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  702. DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
  703. };
  704. void
  705. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
  706. {
  707. struct drm_device *dev = encoder->dev;
  708. struct radeon_device *rdev = dev->dev_private;
  709. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  710. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  711. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  712. union dig_transmitter_control args;
  713. int index = 0;
  714. uint8_t frev, crev;
  715. bool is_dp = false;
  716. int pll_id = 0;
  717. int dp_clock = 0;
  718. int dp_lane_count = 0;
  719. int connector_object_id = 0;
  720. int igp_lane_info = 0;
  721. if (connector) {
  722. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  723. struct radeon_connector_atom_dig *dig_connector =
  724. radeon_connector->con_priv;
  725. dp_clock = dig_connector->dp_clock;
  726. dp_lane_count = dig_connector->dp_lane_count;
  727. connector_object_id =
  728. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  729. igp_lane_info = dig_connector->igp_lane_info;
  730. }
  731. /* no dig encoder assigned */
  732. if (dig->dig_encoder == -1)
  733. return;
  734. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP)
  735. is_dp = true;
  736. memset(&args, 0, sizeof(args));
  737. switch (radeon_encoder->encoder_id) {
  738. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  739. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  740. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  741. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  742. break;
  743. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  744. index = GetIndexIntoMasterTable(COMMAND, LVTMATransmitterControl);
  745. break;
  746. }
  747. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  748. return;
  749. args.v1.ucAction = action;
  750. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  751. args.v1.usInitInfo = connector_object_id;
  752. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  753. args.v1.asMode.ucLaneSel = lane_num;
  754. args.v1.asMode.ucLaneSet = lane_set;
  755. } else {
  756. if (is_dp)
  757. args.v1.usPixelClock =
  758. cpu_to_le16(dp_clock / 10);
  759. else if (radeon_encoder->pixel_clock > 165000)
  760. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  761. else
  762. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  763. }
  764. if (ASIC_IS_DCE4(rdev)) {
  765. if (is_dp)
  766. args.v3.ucLaneNum = dp_lane_count;
  767. else if (radeon_encoder->pixel_clock > 165000)
  768. args.v3.ucLaneNum = 8;
  769. else
  770. args.v3.ucLaneNum = 4;
  771. if (dig->linkb) {
  772. args.v3.acConfig.ucLinkSel = 1;
  773. args.v3.acConfig.ucEncoderSel = 1;
  774. }
  775. /* Select the PLL for the PHY
  776. * DP PHY should be clocked from external src if there is
  777. * one.
  778. */
  779. if (encoder->crtc) {
  780. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  781. pll_id = radeon_crtc->pll_id;
  782. }
  783. if (is_dp && rdev->clock.dp_extclk)
  784. args.v3.acConfig.ucRefClkSource = 2; /* external src */
  785. else
  786. args.v3.acConfig.ucRefClkSource = pll_id;
  787. switch (radeon_encoder->encoder_id) {
  788. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  789. args.v3.acConfig.ucTransmitterSel = 0;
  790. break;
  791. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  792. args.v3.acConfig.ucTransmitterSel = 1;
  793. break;
  794. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  795. args.v3.acConfig.ucTransmitterSel = 2;
  796. break;
  797. }
  798. if (is_dp)
  799. args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
  800. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  801. if (dig->coherent_mode)
  802. args.v3.acConfig.fCoherentMode = 1;
  803. if (radeon_encoder->pixel_clock > 165000)
  804. args.v3.acConfig.fDualLinkConnector = 1;
  805. }
  806. } else if (ASIC_IS_DCE32(rdev)) {
  807. args.v2.acConfig.ucEncoderSel = dig->dig_encoder;
  808. if (dig->linkb)
  809. args.v2.acConfig.ucLinkSel = 1;
  810. switch (radeon_encoder->encoder_id) {
  811. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  812. args.v2.acConfig.ucTransmitterSel = 0;
  813. break;
  814. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  815. args.v2.acConfig.ucTransmitterSel = 1;
  816. break;
  817. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  818. args.v2.acConfig.ucTransmitterSel = 2;
  819. break;
  820. }
  821. if (is_dp)
  822. args.v2.acConfig.fCoherentMode = 1;
  823. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  824. if (dig->coherent_mode)
  825. args.v2.acConfig.fCoherentMode = 1;
  826. if (radeon_encoder->pixel_clock > 165000)
  827. args.v2.acConfig.fDualLinkConnector = 1;
  828. }
  829. } else {
  830. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  831. if (dig->dig_encoder)
  832. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  833. else
  834. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  835. if ((rdev->flags & RADEON_IS_IGP) &&
  836. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {
  837. if (is_dp || (radeon_encoder->pixel_clock <= 165000)) {
  838. if (igp_lane_info & 0x1)
  839. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  840. else if (igp_lane_info & 0x2)
  841. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  842. else if (igp_lane_info & 0x4)
  843. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  844. else if (igp_lane_info & 0x8)
  845. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  846. } else {
  847. if (igp_lane_info & 0x3)
  848. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  849. else if (igp_lane_info & 0xc)
  850. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  851. }
  852. }
  853. if (dig->linkb)
  854. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
  855. else
  856. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  857. if (is_dp)
  858. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  859. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  860. if (dig->coherent_mode)
  861. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  862. if (radeon_encoder->pixel_clock > 165000)
  863. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
  864. }
  865. }
  866. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  867. }
  868. static void
  869. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  870. {
  871. struct drm_device *dev = encoder->dev;
  872. struct radeon_device *rdev = dev->dev_private;
  873. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  874. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  875. ENABLE_YUV_PS_ALLOCATION args;
  876. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  877. uint32_t temp, reg;
  878. memset(&args, 0, sizeof(args));
  879. if (rdev->family >= CHIP_R600)
  880. reg = R600_BIOS_3_SCRATCH;
  881. else
  882. reg = RADEON_BIOS_3_SCRATCH;
  883. /* XXX: fix up scratch reg handling */
  884. temp = RREG32(reg);
  885. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  886. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  887. (radeon_crtc->crtc_id << 18)));
  888. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  889. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  890. else
  891. WREG32(reg, 0);
  892. if (enable)
  893. args.ucEnable = ATOM_ENABLE;
  894. args.ucCRTC = radeon_crtc->crtc_id;
  895. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  896. WREG32(reg, temp);
  897. }
  898. static void
  899. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  900. {
  901. struct drm_device *dev = encoder->dev;
  902. struct radeon_device *rdev = dev->dev_private;
  903. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  904. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  905. int index = 0;
  906. bool is_dig = false;
  907. memset(&args, 0, sizeof(args));
  908. DRM_DEBUG_KMS("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
  909. radeon_encoder->encoder_id, mode, radeon_encoder->devices,
  910. radeon_encoder->active_device);
  911. switch (radeon_encoder->encoder_id) {
  912. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  913. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  914. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  915. break;
  916. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  917. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  918. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  919. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  920. is_dig = true;
  921. break;
  922. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  923. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  924. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  925. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  926. break;
  927. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  928. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  929. break;
  930. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  931. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  932. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  933. else
  934. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  935. break;
  936. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  937. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  938. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  939. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  940. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  941. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  942. else
  943. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  944. break;
  945. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  946. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  947. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  948. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  949. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  950. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  951. else
  952. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  953. break;
  954. }
  955. if (is_dig) {
  956. switch (mode) {
  957. case DRM_MODE_DPMS_ON:
  958. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
  959. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP) {
  960. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  961. dp_link_train(encoder, connector);
  962. if (ASIC_IS_DCE4(rdev))
  963. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON);
  964. }
  965. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  966. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
  967. break;
  968. case DRM_MODE_DPMS_STANDBY:
  969. case DRM_MODE_DPMS_SUSPEND:
  970. case DRM_MODE_DPMS_OFF:
  971. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
  972. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP) {
  973. if (ASIC_IS_DCE4(rdev))
  974. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF);
  975. }
  976. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  977. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
  978. break;
  979. }
  980. } else {
  981. switch (mode) {
  982. case DRM_MODE_DPMS_ON:
  983. args.ucAction = ATOM_ENABLE;
  984. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  985. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  986. args.ucAction = ATOM_LCD_BLON;
  987. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  988. }
  989. break;
  990. case DRM_MODE_DPMS_STANDBY:
  991. case DRM_MODE_DPMS_SUSPEND:
  992. case DRM_MODE_DPMS_OFF:
  993. args.ucAction = ATOM_DISABLE;
  994. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  995. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  996. args.ucAction = ATOM_LCD_BLOFF;
  997. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  998. }
  999. break;
  1000. }
  1001. }
  1002. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  1003. }
  1004. union crtc_source_param {
  1005. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  1006. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  1007. };
  1008. static void
  1009. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  1010. {
  1011. struct drm_device *dev = encoder->dev;
  1012. struct radeon_device *rdev = dev->dev_private;
  1013. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1014. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1015. union crtc_source_param args;
  1016. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  1017. uint8_t frev, crev;
  1018. struct radeon_encoder_atom_dig *dig;
  1019. memset(&args, 0, sizeof(args));
  1020. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1021. return;
  1022. switch (frev) {
  1023. case 1:
  1024. switch (crev) {
  1025. case 1:
  1026. default:
  1027. if (ASIC_IS_AVIVO(rdev))
  1028. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1029. else {
  1030. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
  1031. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1032. } else {
  1033. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  1034. }
  1035. }
  1036. switch (radeon_encoder->encoder_id) {
  1037. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1038. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1039. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  1040. break;
  1041. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1042. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1043. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  1044. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  1045. else
  1046. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  1047. break;
  1048. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1049. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1050. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1051. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  1052. break;
  1053. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1054. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1055. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1056. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1057. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1058. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1059. else
  1060. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  1061. break;
  1062. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1063. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1064. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1065. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1066. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1067. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1068. else
  1069. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  1070. break;
  1071. }
  1072. break;
  1073. case 2:
  1074. args.v2.ucCRTC = radeon_crtc->crtc_id;
  1075. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1076. switch (radeon_encoder->encoder_id) {
  1077. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1078. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1079. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1080. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1081. dig = radeon_encoder->enc_priv;
  1082. switch (dig->dig_encoder) {
  1083. case 0:
  1084. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  1085. break;
  1086. case 1:
  1087. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  1088. break;
  1089. case 2:
  1090. args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
  1091. break;
  1092. case 3:
  1093. args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
  1094. break;
  1095. case 4:
  1096. args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
  1097. break;
  1098. case 5:
  1099. args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
  1100. break;
  1101. }
  1102. break;
  1103. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1104. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  1105. break;
  1106. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1107. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1108. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1109. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1110. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1111. else
  1112. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  1113. break;
  1114. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1115. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1116. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1117. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1118. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1119. else
  1120. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  1121. break;
  1122. }
  1123. break;
  1124. }
  1125. break;
  1126. default:
  1127. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1128. break;
  1129. }
  1130. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1131. /* update scratch regs with new routing */
  1132. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1133. }
  1134. static void
  1135. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  1136. struct drm_display_mode *mode)
  1137. {
  1138. struct drm_device *dev = encoder->dev;
  1139. struct radeon_device *rdev = dev->dev_private;
  1140. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1141. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1142. /* Funky macbooks */
  1143. if ((dev->pdev->device == 0x71C5) &&
  1144. (dev->pdev->subsystem_vendor == 0x106b) &&
  1145. (dev->pdev->subsystem_device == 0x0080)) {
  1146. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  1147. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  1148. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  1149. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  1150. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  1151. }
  1152. }
  1153. /* set scaler clears this on some chips */
  1154. /* XXX check DCE4 */
  1155. if (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))) {
  1156. if (ASIC_IS_AVIVO(rdev) && (mode->flags & DRM_MODE_FLAG_INTERLACE))
  1157. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1158. AVIVO_D1MODE_INTERLEAVE_EN);
  1159. }
  1160. }
  1161. static int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder)
  1162. {
  1163. struct drm_device *dev = encoder->dev;
  1164. struct radeon_device *rdev = dev->dev_private;
  1165. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1166. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1167. struct drm_encoder *test_encoder;
  1168. struct radeon_encoder_atom_dig *dig;
  1169. uint32_t dig_enc_in_use = 0;
  1170. if (ASIC_IS_DCE4(rdev)) {
  1171. dig = radeon_encoder->enc_priv;
  1172. switch (radeon_encoder->encoder_id) {
  1173. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1174. if (dig->linkb)
  1175. return 1;
  1176. else
  1177. return 0;
  1178. break;
  1179. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1180. if (dig->linkb)
  1181. return 3;
  1182. else
  1183. return 2;
  1184. break;
  1185. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1186. if (dig->linkb)
  1187. return 5;
  1188. else
  1189. return 4;
  1190. break;
  1191. }
  1192. }
  1193. /* on DCE32 and encoder can driver any block so just crtc id */
  1194. if (ASIC_IS_DCE32(rdev)) {
  1195. return radeon_crtc->crtc_id;
  1196. }
  1197. /* on DCE3 - LVTMA can only be driven by DIGB */
  1198. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1199. struct radeon_encoder *radeon_test_encoder;
  1200. if (encoder == test_encoder)
  1201. continue;
  1202. if (!radeon_encoder_is_digital(test_encoder))
  1203. continue;
  1204. radeon_test_encoder = to_radeon_encoder(test_encoder);
  1205. dig = radeon_test_encoder->enc_priv;
  1206. if (dig->dig_encoder >= 0)
  1207. dig_enc_in_use |= (1 << dig->dig_encoder);
  1208. }
  1209. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
  1210. if (dig_enc_in_use & 0x2)
  1211. DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
  1212. return 1;
  1213. }
  1214. if (!(dig_enc_in_use & 1))
  1215. return 0;
  1216. return 1;
  1217. }
  1218. static void
  1219. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  1220. struct drm_display_mode *mode,
  1221. struct drm_display_mode *adjusted_mode)
  1222. {
  1223. struct drm_device *dev = encoder->dev;
  1224. struct radeon_device *rdev = dev->dev_private;
  1225. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1226. radeon_encoder->pixel_clock = adjusted_mode->clock;
  1227. if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) {
  1228. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  1229. atombios_yuv_setup(encoder, true);
  1230. else
  1231. atombios_yuv_setup(encoder, false);
  1232. }
  1233. switch (radeon_encoder->encoder_id) {
  1234. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1235. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1236. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1237. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1238. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  1239. break;
  1240. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1241. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1242. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1243. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1244. if (ASIC_IS_DCE4(rdev)) {
  1245. /* disable the transmitter */
  1246. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1247. /* setup and enable the encoder */
  1248. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP);
  1249. /* init and enable the transmitter */
  1250. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1251. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1252. } else {
  1253. /* disable the encoder and transmitter */
  1254. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1255. atombios_dig_encoder_setup(encoder, ATOM_DISABLE);
  1256. /* setup and enable the encoder and transmitter */
  1257. atombios_dig_encoder_setup(encoder, ATOM_ENABLE);
  1258. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1259. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
  1260. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1261. }
  1262. break;
  1263. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1264. atombios_ddia_setup(encoder, ATOM_ENABLE);
  1265. break;
  1266. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1267. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1268. atombios_external_tmds_setup(encoder, ATOM_ENABLE);
  1269. break;
  1270. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1271. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1272. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1273. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1274. atombios_dac_setup(encoder, ATOM_ENABLE);
  1275. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) {
  1276. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1277. atombios_tv_setup(encoder, ATOM_ENABLE);
  1278. else
  1279. atombios_tv_setup(encoder, ATOM_DISABLE);
  1280. }
  1281. break;
  1282. }
  1283. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  1284. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  1285. r600_hdmi_enable(encoder);
  1286. r600_hdmi_setmode(encoder, adjusted_mode);
  1287. }
  1288. }
  1289. static bool
  1290. atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1291. {
  1292. struct drm_device *dev = encoder->dev;
  1293. struct radeon_device *rdev = dev->dev_private;
  1294. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1295. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1296. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  1297. ATOM_DEVICE_CV_SUPPORT |
  1298. ATOM_DEVICE_CRT_SUPPORT)) {
  1299. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  1300. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  1301. uint8_t frev, crev;
  1302. memset(&args, 0, sizeof(args));
  1303. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1304. return false;
  1305. args.sDacload.ucMisc = 0;
  1306. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  1307. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  1308. args.sDacload.ucDacType = ATOM_DAC_A;
  1309. else
  1310. args.sDacload.ucDacType = ATOM_DAC_B;
  1311. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
  1312. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  1313. else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
  1314. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  1315. else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1316. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  1317. if (crev >= 3)
  1318. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1319. } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1320. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  1321. if (crev >= 3)
  1322. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1323. }
  1324. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1325. return true;
  1326. } else
  1327. return false;
  1328. }
  1329. static enum drm_connector_status
  1330. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1331. {
  1332. struct drm_device *dev = encoder->dev;
  1333. struct radeon_device *rdev = dev->dev_private;
  1334. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1335. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1336. uint32_t bios_0_scratch;
  1337. if (!atombios_dac_load_detect(encoder, connector)) {
  1338. DRM_DEBUG_KMS("detect returned false \n");
  1339. return connector_status_unknown;
  1340. }
  1341. if (rdev->family >= CHIP_R600)
  1342. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1343. else
  1344. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  1345. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  1346. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1347. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1348. return connector_status_connected;
  1349. }
  1350. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1351. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1352. return connector_status_connected;
  1353. }
  1354. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1355. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  1356. return connector_status_connected;
  1357. }
  1358. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1359. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  1360. return connector_status_connected; /* CTV */
  1361. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  1362. return connector_status_connected; /* STV */
  1363. }
  1364. return connector_status_disconnected;
  1365. }
  1366. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  1367. {
  1368. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1369. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1370. if (radeon_encoder->active_device &
  1371. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) {
  1372. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1373. if (dig)
  1374. dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder);
  1375. }
  1376. radeon_atom_output_lock(encoder, true);
  1377. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1378. /* select the clock/data port if it uses a router */
  1379. if (connector) {
  1380. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1381. if (radeon_connector->router.cd_valid)
  1382. radeon_router_select_cd_port(radeon_connector);
  1383. }
  1384. /* this is needed for the pll/ss setup to work correctly in some cases */
  1385. atombios_set_encoder_crtc_source(encoder);
  1386. }
  1387. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  1388. {
  1389. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  1390. radeon_atom_output_lock(encoder, false);
  1391. }
  1392. static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
  1393. {
  1394. struct drm_device *dev = encoder->dev;
  1395. struct radeon_device *rdev = dev->dev_private;
  1396. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1397. struct radeon_encoder_atom_dig *dig;
  1398. /* check for pre-DCE3 cards with shared encoders;
  1399. * can't really use the links individually, so don't disable
  1400. * the encoder if it's in use by another connector
  1401. */
  1402. if (!ASIC_IS_DCE3(rdev)) {
  1403. struct drm_encoder *other_encoder;
  1404. struct radeon_encoder *other_radeon_encoder;
  1405. list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
  1406. other_radeon_encoder = to_radeon_encoder(other_encoder);
  1407. if ((radeon_encoder->encoder_id == other_radeon_encoder->encoder_id) &&
  1408. drm_helper_encoder_in_use(other_encoder))
  1409. goto disable_done;
  1410. }
  1411. }
  1412. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1413. switch (radeon_encoder->encoder_id) {
  1414. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1415. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1416. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1417. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1418. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_DISABLE);
  1419. break;
  1420. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1421. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1422. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1423. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1424. if (ASIC_IS_DCE4(rdev))
  1425. /* disable the transmitter */
  1426. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1427. else {
  1428. /* disable the encoder and transmitter */
  1429. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1430. atombios_dig_encoder_setup(encoder, ATOM_DISABLE);
  1431. }
  1432. break;
  1433. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1434. atombios_ddia_setup(encoder, ATOM_DISABLE);
  1435. break;
  1436. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1437. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1438. atombios_external_tmds_setup(encoder, ATOM_DISABLE);
  1439. break;
  1440. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1441. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1442. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1443. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1444. atombios_dac_setup(encoder, ATOM_DISABLE);
  1445. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1446. atombios_tv_setup(encoder, ATOM_DISABLE);
  1447. break;
  1448. }
  1449. disable_done:
  1450. if (radeon_encoder_is_digital(encoder)) {
  1451. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  1452. r600_hdmi_disable(encoder);
  1453. dig = radeon_encoder->enc_priv;
  1454. dig->dig_encoder = -1;
  1455. }
  1456. radeon_encoder->active_device = 0;
  1457. }
  1458. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  1459. .dpms = radeon_atom_encoder_dpms,
  1460. .mode_fixup = radeon_atom_mode_fixup,
  1461. .prepare = radeon_atom_encoder_prepare,
  1462. .mode_set = radeon_atom_encoder_mode_set,
  1463. .commit = radeon_atom_encoder_commit,
  1464. .disable = radeon_atom_encoder_disable,
  1465. /* no detect for TMDS/LVDS yet */
  1466. };
  1467. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  1468. .dpms = radeon_atom_encoder_dpms,
  1469. .mode_fixup = radeon_atom_mode_fixup,
  1470. .prepare = radeon_atom_encoder_prepare,
  1471. .mode_set = radeon_atom_encoder_mode_set,
  1472. .commit = radeon_atom_encoder_commit,
  1473. .detect = radeon_atom_dac_detect,
  1474. };
  1475. void radeon_enc_destroy(struct drm_encoder *encoder)
  1476. {
  1477. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1478. kfree(radeon_encoder->enc_priv);
  1479. drm_encoder_cleanup(encoder);
  1480. kfree(radeon_encoder);
  1481. }
  1482. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  1483. .destroy = radeon_enc_destroy,
  1484. };
  1485. struct radeon_encoder_atom_dac *
  1486. radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
  1487. {
  1488. struct drm_device *dev = radeon_encoder->base.dev;
  1489. struct radeon_device *rdev = dev->dev_private;
  1490. struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
  1491. if (!dac)
  1492. return NULL;
  1493. dac->tv_std = radeon_atombios_get_tv_info(rdev);
  1494. return dac;
  1495. }
  1496. struct radeon_encoder_atom_dig *
  1497. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  1498. {
  1499. int encoder_enum = (radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  1500. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  1501. if (!dig)
  1502. return NULL;
  1503. /* coherent mode by default */
  1504. dig->coherent_mode = true;
  1505. dig->dig_encoder = -1;
  1506. if (encoder_enum == 2)
  1507. dig->linkb = true;
  1508. else
  1509. dig->linkb = false;
  1510. return dig;
  1511. }
  1512. void
  1513. radeon_add_atom_encoder(struct drm_device *dev, uint32_t encoder_enum, uint32_t supported_device)
  1514. {
  1515. struct radeon_device *rdev = dev->dev_private;
  1516. struct drm_encoder *encoder;
  1517. struct radeon_encoder *radeon_encoder;
  1518. /* see if we already added it */
  1519. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1520. radeon_encoder = to_radeon_encoder(encoder);
  1521. if (radeon_encoder->encoder_enum == encoder_enum) {
  1522. radeon_encoder->devices |= supported_device;
  1523. return;
  1524. }
  1525. }
  1526. /* add a new one */
  1527. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  1528. if (!radeon_encoder)
  1529. return;
  1530. encoder = &radeon_encoder->base;
  1531. switch (rdev->num_crtc) {
  1532. case 1:
  1533. encoder->possible_crtcs = 0x1;
  1534. break;
  1535. case 2:
  1536. default:
  1537. encoder->possible_crtcs = 0x3;
  1538. break;
  1539. case 6:
  1540. encoder->possible_crtcs = 0x3f;
  1541. break;
  1542. }
  1543. radeon_encoder->enc_priv = NULL;
  1544. radeon_encoder->encoder_enum = encoder_enum;
  1545. radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  1546. radeon_encoder->devices = supported_device;
  1547. radeon_encoder->rmx_type = RMX_OFF;
  1548. radeon_encoder->underscan_type = UNDERSCAN_OFF;
  1549. switch (radeon_encoder->encoder_id) {
  1550. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1551. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1552. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1553. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1554. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1555. radeon_encoder->rmx_type = RMX_FULL;
  1556. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1557. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1558. } else {
  1559. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1560. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1561. if (ASIC_IS_AVIVO(rdev))
  1562. radeon_encoder->underscan_type = UNDERSCAN_AUTO;
  1563. }
  1564. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  1565. break;
  1566. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1567. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  1568. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  1569. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  1570. break;
  1571. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1572. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1573. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1574. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  1575. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  1576. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  1577. break;
  1578. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1579. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1580. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1581. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1582. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1583. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1584. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1585. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1586. radeon_encoder->rmx_type = RMX_FULL;
  1587. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1588. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1589. } else {
  1590. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1591. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1592. if (ASIC_IS_AVIVO(rdev))
  1593. radeon_encoder->underscan_type = UNDERSCAN_AUTO;
  1594. }
  1595. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  1596. break;
  1597. }
  1598. }