radeon_device.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <linux/slab.h>
  30. #include <drm/drmP.h>
  31. #include <drm/drm_crtc_helper.h>
  32. #include <drm/radeon_drm.h>
  33. #include <linux/vgaarb.h>
  34. #include <linux/vga_switcheroo.h>
  35. #include "radeon_reg.h"
  36. #include "radeon.h"
  37. #include "atom.h"
  38. static const char radeon_family_name[][16] = {
  39. "R100",
  40. "RV100",
  41. "RS100",
  42. "RV200",
  43. "RS200",
  44. "R200",
  45. "RV250",
  46. "RS300",
  47. "RV280",
  48. "R300",
  49. "R350",
  50. "RV350",
  51. "RV380",
  52. "R420",
  53. "R423",
  54. "RV410",
  55. "RS400",
  56. "RS480",
  57. "RS600",
  58. "RS690",
  59. "RS740",
  60. "RV515",
  61. "R520",
  62. "RV530",
  63. "RV560",
  64. "RV570",
  65. "R580",
  66. "R600",
  67. "RV610",
  68. "RV630",
  69. "RV670",
  70. "RV620",
  71. "RV635",
  72. "RS780",
  73. "RS880",
  74. "RV770",
  75. "RV730",
  76. "RV710",
  77. "RV740",
  78. "CEDAR",
  79. "REDWOOD",
  80. "JUNIPER",
  81. "CYPRESS",
  82. "HEMLOCK",
  83. "LAST",
  84. };
  85. /*
  86. * Clear GPU surface registers.
  87. */
  88. void radeon_surface_init(struct radeon_device *rdev)
  89. {
  90. /* FIXME: check this out */
  91. if (rdev->family < CHIP_R600) {
  92. int i;
  93. for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
  94. if (rdev->surface_regs[i].bo)
  95. radeon_bo_get_surface_reg(rdev->surface_regs[i].bo);
  96. else
  97. radeon_clear_surface_reg(rdev, i);
  98. }
  99. /* enable surfaces */
  100. WREG32(RADEON_SURFACE_CNTL, 0);
  101. }
  102. }
  103. /*
  104. * GPU scratch registers helpers function.
  105. */
  106. void radeon_scratch_init(struct radeon_device *rdev)
  107. {
  108. int i;
  109. /* FIXME: check this out */
  110. if (rdev->family < CHIP_R300) {
  111. rdev->scratch.num_reg = 5;
  112. } else {
  113. rdev->scratch.num_reg = 7;
  114. }
  115. rdev->scratch.reg_base = RADEON_SCRATCH_REG0;
  116. for (i = 0; i < rdev->scratch.num_reg; i++) {
  117. rdev->scratch.free[i] = true;
  118. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  119. }
  120. }
  121. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
  122. {
  123. int i;
  124. for (i = 0; i < rdev->scratch.num_reg; i++) {
  125. if (rdev->scratch.free[i]) {
  126. rdev->scratch.free[i] = false;
  127. *reg = rdev->scratch.reg[i];
  128. return 0;
  129. }
  130. }
  131. return -EINVAL;
  132. }
  133. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
  134. {
  135. int i;
  136. for (i = 0; i < rdev->scratch.num_reg; i++) {
  137. if (rdev->scratch.reg[i] == reg) {
  138. rdev->scratch.free[i] = true;
  139. return;
  140. }
  141. }
  142. }
  143. void radeon_wb_disable(struct radeon_device *rdev)
  144. {
  145. int r;
  146. if (rdev->wb.wb_obj) {
  147. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  148. if (unlikely(r != 0))
  149. return;
  150. radeon_bo_kunmap(rdev->wb.wb_obj);
  151. radeon_bo_unpin(rdev->wb.wb_obj);
  152. radeon_bo_unreserve(rdev->wb.wb_obj);
  153. }
  154. rdev->wb.enabled = false;
  155. }
  156. void radeon_wb_fini(struct radeon_device *rdev)
  157. {
  158. radeon_wb_disable(rdev);
  159. if (rdev->wb.wb_obj) {
  160. radeon_bo_unref(&rdev->wb.wb_obj);
  161. rdev->wb.wb = NULL;
  162. rdev->wb.wb_obj = NULL;
  163. }
  164. }
  165. int radeon_wb_init(struct radeon_device *rdev)
  166. {
  167. int r;
  168. if (rdev->wb.wb_obj == NULL) {
  169. r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
  170. RADEON_GEM_DOMAIN_GTT, &rdev->wb.wb_obj);
  171. if (r) {
  172. dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
  173. return r;
  174. }
  175. }
  176. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  177. if (unlikely(r != 0)) {
  178. radeon_wb_fini(rdev);
  179. return r;
  180. }
  181. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  182. &rdev->wb.gpu_addr);
  183. if (r) {
  184. radeon_bo_unreserve(rdev->wb.wb_obj);
  185. dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
  186. radeon_wb_fini(rdev);
  187. return r;
  188. }
  189. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  190. radeon_bo_unreserve(rdev->wb.wb_obj);
  191. if (r) {
  192. dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
  193. radeon_wb_fini(rdev);
  194. return r;
  195. }
  196. /* disable event_write fences */
  197. rdev->wb.use_event = false;
  198. /* disabled via module param */
  199. if (radeon_no_wb == 1)
  200. rdev->wb.enabled = false;
  201. else {
  202. /* often unreliable on AGP */
  203. if (rdev->flags & RADEON_IS_AGP) {
  204. rdev->wb.enabled = false;
  205. } else {
  206. rdev->wb.enabled = true;
  207. /* event_write fences are only available on r600+ */
  208. if (rdev->family >= CHIP_R600)
  209. rdev->wb.use_event = true;
  210. }
  211. }
  212. dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis");
  213. return 0;
  214. }
  215. /**
  216. * radeon_vram_location - try to find VRAM location
  217. * @rdev: radeon device structure holding all necessary informations
  218. * @mc: memory controller structure holding memory informations
  219. * @base: base address at which to put VRAM
  220. *
  221. * Function will place try to place VRAM at base address provided
  222. * as parameter (which is so far either PCI aperture address or
  223. * for IGP TOM base address).
  224. *
  225. * If there is not enough space to fit the unvisible VRAM in the 32bits
  226. * address space then we limit the VRAM size to the aperture.
  227. *
  228. * If we are using AGP and if the AGP aperture doesn't allow us to have
  229. * room for all the VRAM than we restrict the VRAM to the PCI aperture
  230. * size and print a warning.
  231. *
  232. * This function will never fails, worst case are limiting VRAM.
  233. *
  234. * Note: GTT start, end, size should be initialized before calling this
  235. * function on AGP platform.
  236. *
  237. * Note: We don't explictly enforce VRAM start to be aligned on VRAM size,
  238. * this shouldn't be a problem as we are using the PCI aperture as a reference.
  239. * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
  240. * not IGP.
  241. *
  242. * Note: we use mc_vram_size as on some board we need to program the mc to
  243. * cover the whole aperture even if VRAM size is inferior to aperture size
  244. * Novell bug 204882 + along with lots of ubuntu ones
  245. *
  246. * Note: when limiting vram it's safe to overwritte real_vram_size because
  247. * we are not in case where real_vram_size is inferior to mc_vram_size (ie
  248. * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
  249. * ones)
  250. *
  251. * Note: IGP TOM addr should be the same as the aperture addr, we don't
  252. * explicitly check for that thought.
  253. *
  254. * FIXME: when reducing VRAM size align new size on power of 2.
  255. */
  256. void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base)
  257. {
  258. mc->vram_start = base;
  259. if (mc->mc_vram_size > (0xFFFFFFFF - base + 1)) {
  260. dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
  261. mc->real_vram_size = mc->aper_size;
  262. mc->mc_vram_size = mc->aper_size;
  263. }
  264. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  265. if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) {
  266. dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
  267. mc->real_vram_size = mc->aper_size;
  268. mc->mc_vram_size = mc->aper_size;
  269. }
  270. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  271. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  272. mc->mc_vram_size >> 20, mc->vram_start,
  273. mc->vram_end, mc->real_vram_size >> 20);
  274. }
  275. /**
  276. * radeon_gtt_location - try to find GTT location
  277. * @rdev: radeon device structure holding all necessary informations
  278. * @mc: memory controller structure holding memory informations
  279. *
  280. * Function will place try to place GTT before or after VRAM.
  281. *
  282. * If GTT size is bigger than space left then we ajust GTT size.
  283. * Thus function will never fails.
  284. *
  285. * FIXME: when reducing GTT size align new size on power of 2.
  286. */
  287. void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  288. {
  289. u64 size_af, size_bf;
  290. size_af = ((0xFFFFFFFF - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
  291. size_bf = mc->vram_start & ~mc->gtt_base_align;
  292. if (size_bf > size_af) {
  293. if (mc->gtt_size > size_bf) {
  294. dev_warn(rdev->dev, "limiting GTT\n");
  295. mc->gtt_size = size_bf;
  296. }
  297. mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
  298. } else {
  299. if (mc->gtt_size > size_af) {
  300. dev_warn(rdev->dev, "limiting GTT\n");
  301. mc->gtt_size = size_af;
  302. }
  303. mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
  304. }
  305. mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
  306. dev_info(rdev->dev, "GTT: %lluM 0x%08llX - 0x%08llX\n",
  307. mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
  308. }
  309. /*
  310. * GPU helpers function.
  311. */
  312. bool radeon_card_posted(struct radeon_device *rdev)
  313. {
  314. uint32_t reg;
  315. /* first check CRTCs */
  316. if (ASIC_IS_DCE4(rdev)) {
  317. reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
  318. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) |
  319. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
  320. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) |
  321. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
  322. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  323. if (reg & EVERGREEN_CRTC_MASTER_EN)
  324. return true;
  325. } else if (ASIC_IS_AVIVO(rdev)) {
  326. reg = RREG32(AVIVO_D1CRTC_CONTROL) |
  327. RREG32(AVIVO_D2CRTC_CONTROL);
  328. if (reg & AVIVO_CRTC_EN) {
  329. return true;
  330. }
  331. } else {
  332. reg = RREG32(RADEON_CRTC_GEN_CNTL) |
  333. RREG32(RADEON_CRTC2_GEN_CNTL);
  334. if (reg & RADEON_CRTC_EN) {
  335. return true;
  336. }
  337. }
  338. /* then check MEM_SIZE, in case the crtcs are off */
  339. if (rdev->family >= CHIP_R600)
  340. reg = RREG32(R600_CONFIG_MEMSIZE);
  341. else
  342. reg = RREG32(RADEON_CONFIG_MEMSIZE);
  343. if (reg)
  344. return true;
  345. return false;
  346. }
  347. void radeon_update_bandwidth_info(struct radeon_device *rdev)
  348. {
  349. fixed20_12 a;
  350. u32 sclk = rdev->pm.current_sclk;
  351. u32 mclk = rdev->pm.current_mclk;
  352. /* sclk/mclk in Mhz */
  353. a.full = dfixed_const(100);
  354. rdev->pm.sclk.full = dfixed_const(sclk);
  355. rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a);
  356. rdev->pm.mclk.full = dfixed_const(mclk);
  357. rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a);
  358. if (rdev->flags & RADEON_IS_IGP) {
  359. a.full = dfixed_const(16);
  360. /* core_bandwidth = sclk(Mhz) * 16 */
  361. rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a);
  362. }
  363. }
  364. bool radeon_boot_test_post_card(struct radeon_device *rdev)
  365. {
  366. if (radeon_card_posted(rdev))
  367. return true;
  368. if (rdev->bios) {
  369. DRM_INFO("GPU not posted. posting now...\n");
  370. if (rdev->is_atom_bios)
  371. atom_asic_init(rdev->mode_info.atom_context);
  372. else
  373. radeon_combios_asic_init(rdev->ddev);
  374. return true;
  375. } else {
  376. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  377. return false;
  378. }
  379. }
  380. int radeon_dummy_page_init(struct radeon_device *rdev)
  381. {
  382. if (rdev->dummy_page.page)
  383. return 0;
  384. rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  385. if (rdev->dummy_page.page == NULL)
  386. return -ENOMEM;
  387. rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
  388. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  389. if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) {
  390. dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n");
  391. __free_page(rdev->dummy_page.page);
  392. rdev->dummy_page.page = NULL;
  393. return -ENOMEM;
  394. }
  395. return 0;
  396. }
  397. void radeon_dummy_page_fini(struct radeon_device *rdev)
  398. {
  399. if (rdev->dummy_page.page == NULL)
  400. return;
  401. pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
  402. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  403. __free_page(rdev->dummy_page.page);
  404. rdev->dummy_page.page = NULL;
  405. }
  406. /* ATOM accessor methods */
  407. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  408. {
  409. struct radeon_device *rdev = info->dev->dev_private;
  410. uint32_t r;
  411. r = rdev->pll_rreg(rdev, reg);
  412. return r;
  413. }
  414. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  415. {
  416. struct radeon_device *rdev = info->dev->dev_private;
  417. rdev->pll_wreg(rdev, reg, val);
  418. }
  419. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  420. {
  421. struct radeon_device *rdev = info->dev->dev_private;
  422. uint32_t r;
  423. r = rdev->mc_rreg(rdev, reg);
  424. return r;
  425. }
  426. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  427. {
  428. struct radeon_device *rdev = info->dev->dev_private;
  429. rdev->mc_wreg(rdev, reg, val);
  430. }
  431. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  432. {
  433. struct radeon_device *rdev = info->dev->dev_private;
  434. WREG32(reg*4, val);
  435. }
  436. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  437. {
  438. struct radeon_device *rdev = info->dev->dev_private;
  439. uint32_t r;
  440. r = RREG32(reg*4);
  441. return r;
  442. }
  443. static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
  444. {
  445. struct radeon_device *rdev = info->dev->dev_private;
  446. WREG32_IO(reg*4, val);
  447. }
  448. static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
  449. {
  450. struct radeon_device *rdev = info->dev->dev_private;
  451. uint32_t r;
  452. r = RREG32_IO(reg*4);
  453. return r;
  454. }
  455. int radeon_atombios_init(struct radeon_device *rdev)
  456. {
  457. struct card_info *atom_card_info =
  458. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  459. if (!atom_card_info)
  460. return -ENOMEM;
  461. rdev->mode_info.atom_card_info = atom_card_info;
  462. atom_card_info->dev = rdev->ddev;
  463. atom_card_info->reg_read = cail_reg_read;
  464. atom_card_info->reg_write = cail_reg_write;
  465. /* needed for iio ops */
  466. if (rdev->rio_mem) {
  467. atom_card_info->ioreg_read = cail_ioreg_read;
  468. atom_card_info->ioreg_write = cail_ioreg_write;
  469. } else {
  470. DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
  471. atom_card_info->ioreg_read = cail_reg_read;
  472. atom_card_info->ioreg_write = cail_reg_write;
  473. }
  474. atom_card_info->mc_read = cail_mc_read;
  475. atom_card_info->mc_write = cail_mc_write;
  476. atom_card_info->pll_read = cail_pll_read;
  477. atom_card_info->pll_write = cail_pll_write;
  478. rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios);
  479. mutex_init(&rdev->mode_info.atom_context->mutex);
  480. radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
  481. atom_allocate_fb_scratch(rdev->mode_info.atom_context);
  482. return 0;
  483. }
  484. void radeon_atombios_fini(struct radeon_device *rdev)
  485. {
  486. if (rdev->mode_info.atom_context) {
  487. kfree(rdev->mode_info.atom_context->scratch);
  488. kfree(rdev->mode_info.atom_context);
  489. }
  490. kfree(rdev->mode_info.atom_card_info);
  491. }
  492. int radeon_combios_init(struct radeon_device *rdev)
  493. {
  494. radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
  495. return 0;
  496. }
  497. void radeon_combios_fini(struct radeon_device *rdev)
  498. {
  499. }
  500. /* if we get transitioned to only one device, tak VGA back */
  501. static unsigned int radeon_vga_set_decode(void *cookie, bool state)
  502. {
  503. struct radeon_device *rdev = cookie;
  504. radeon_vga_set_state(rdev, state);
  505. if (state)
  506. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  507. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  508. else
  509. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  510. }
  511. void radeon_check_arguments(struct radeon_device *rdev)
  512. {
  513. /* vramlimit must be a power of two */
  514. switch (radeon_vram_limit) {
  515. case 0:
  516. case 4:
  517. case 8:
  518. case 16:
  519. case 32:
  520. case 64:
  521. case 128:
  522. case 256:
  523. case 512:
  524. case 1024:
  525. case 2048:
  526. case 4096:
  527. break;
  528. default:
  529. dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n",
  530. radeon_vram_limit);
  531. radeon_vram_limit = 0;
  532. break;
  533. }
  534. radeon_vram_limit = radeon_vram_limit << 20;
  535. /* gtt size must be power of two and greater or equal to 32M */
  536. switch (radeon_gart_size) {
  537. case 4:
  538. case 8:
  539. case 16:
  540. dev_warn(rdev->dev, "gart size (%d) too small forcing to 512M\n",
  541. radeon_gart_size);
  542. radeon_gart_size = 512;
  543. break;
  544. case 32:
  545. case 64:
  546. case 128:
  547. case 256:
  548. case 512:
  549. case 1024:
  550. case 2048:
  551. case 4096:
  552. break;
  553. default:
  554. dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n",
  555. radeon_gart_size);
  556. radeon_gart_size = 512;
  557. break;
  558. }
  559. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  560. /* AGP mode can only be -1, 1, 2, 4, 8 */
  561. switch (radeon_agpmode) {
  562. case -1:
  563. case 0:
  564. case 1:
  565. case 2:
  566. case 4:
  567. case 8:
  568. break;
  569. default:
  570. dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: "
  571. "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode);
  572. radeon_agpmode = 0;
  573. break;
  574. }
  575. }
  576. static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  577. {
  578. struct drm_device *dev = pci_get_drvdata(pdev);
  579. struct radeon_device *rdev = dev->dev_private;
  580. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  581. if (state == VGA_SWITCHEROO_ON) {
  582. printk(KERN_INFO "radeon: switched on\n");
  583. /* don't suspend or resume card normally */
  584. rdev->powered_down = false;
  585. radeon_resume_kms(dev);
  586. drm_kms_helper_poll_enable(dev);
  587. } else {
  588. printk(KERN_INFO "radeon: switched off\n");
  589. drm_kms_helper_poll_disable(dev);
  590. radeon_suspend_kms(dev, pmm);
  591. /* don't suspend or resume card normally */
  592. rdev->powered_down = true;
  593. }
  594. }
  595. static bool radeon_switcheroo_can_switch(struct pci_dev *pdev)
  596. {
  597. struct drm_device *dev = pci_get_drvdata(pdev);
  598. bool can_switch;
  599. spin_lock(&dev->count_lock);
  600. can_switch = (dev->open_count == 0);
  601. spin_unlock(&dev->count_lock);
  602. return can_switch;
  603. }
  604. int radeon_device_init(struct radeon_device *rdev,
  605. struct drm_device *ddev,
  606. struct pci_dev *pdev,
  607. uint32_t flags)
  608. {
  609. int r, i;
  610. int dma_bits;
  611. rdev->shutdown = false;
  612. rdev->dev = &pdev->dev;
  613. rdev->ddev = ddev;
  614. rdev->pdev = pdev;
  615. rdev->flags = flags;
  616. rdev->family = flags & RADEON_FAMILY_MASK;
  617. rdev->is_atom_bios = false;
  618. rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
  619. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  620. rdev->gpu_lockup = false;
  621. rdev->accel_working = false;
  622. DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X).\n",
  623. radeon_family_name[rdev->family], pdev->vendor, pdev->device);
  624. /* mutex initialization are all done here so we
  625. * can recall function without having locking issues */
  626. mutex_init(&rdev->cs_mutex);
  627. mutex_init(&rdev->ib_pool.mutex);
  628. mutex_init(&rdev->cp.mutex);
  629. mutex_init(&rdev->dc_hw_i2c_mutex);
  630. if (rdev->family >= CHIP_R600)
  631. spin_lock_init(&rdev->ih.lock);
  632. mutex_init(&rdev->gem.mutex);
  633. mutex_init(&rdev->pm.mutex);
  634. mutex_init(&rdev->vram_mutex);
  635. rwlock_init(&rdev->fence_drv.lock);
  636. INIT_LIST_HEAD(&rdev->gem.objects);
  637. init_waitqueue_head(&rdev->irq.vblank_queue);
  638. init_waitqueue_head(&rdev->irq.idle_queue);
  639. /* setup workqueue */
  640. rdev->wq = create_workqueue("radeon");
  641. if (rdev->wq == NULL)
  642. return -ENOMEM;
  643. /* Set asic functions */
  644. r = radeon_asic_init(rdev);
  645. if (r)
  646. return r;
  647. radeon_check_arguments(rdev);
  648. /* all of the newer IGP chips have an internal gart
  649. * However some rs4xx report as AGP, so remove that here.
  650. */
  651. if ((rdev->family >= CHIP_RS400) &&
  652. (rdev->flags & RADEON_IS_IGP)) {
  653. rdev->flags &= ~RADEON_IS_AGP;
  654. }
  655. if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) {
  656. radeon_agp_disable(rdev);
  657. }
  658. /* set DMA mask + need_dma32 flags.
  659. * PCIE - can handle 40-bits.
  660. * IGP - can handle 40-bits (in theory)
  661. * AGP - generally dma32 is safest
  662. * PCI - only dma32
  663. */
  664. rdev->need_dma32 = false;
  665. if (rdev->flags & RADEON_IS_AGP)
  666. rdev->need_dma32 = true;
  667. if (rdev->flags & RADEON_IS_PCI)
  668. rdev->need_dma32 = true;
  669. dma_bits = rdev->need_dma32 ? 32 : 40;
  670. r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
  671. if (r) {
  672. printk(KERN_WARNING "radeon: No suitable DMA available.\n");
  673. }
  674. /* Registers mapping */
  675. /* TODO: block userspace mapping of io register */
  676. rdev->rmmio_base = pci_resource_start(rdev->pdev, 2);
  677. rdev->rmmio_size = pci_resource_len(rdev->pdev, 2);
  678. rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
  679. if (rdev->rmmio == NULL) {
  680. return -ENOMEM;
  681. }
  682. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
  683. DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
  684. /* io port mapping */
  685. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  686. if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) {
  687. rdev->rio_mem_size = pci_resource_len(rdev->pdev, i);
  688. rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size);
  689. break;
  690. }
  691. }
  692. if (rdev->rio_mem == NULL)
  693. DRM_ERROR("Unable to find PCI I/O BAR\n");
  694. /* if we have > 1 VGA cards, then disable the radeon VGA resources */
  695. /* this will fail for cards that aren't VGA class devices, just
  696. * ignore it */
  697. vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode);
  698. vga_switcheroo_register_client(rdev->pdev,
  699. radeon_switcheroo_set_state,
  700. radeon_switcheroo_can_switch);
  701. r = radeon_init(rdev);
  702. if (r)
  703. return r;
  704. if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) {
  705. /* Acceleration not working on AGP card try again
  706. * with fallback to PCI or PCIE GART
  707. */
  708. radeon_asic_reset(rdev);
  709. radeon_fini(rdev);
  710. radeon_agp_disable(rdev);
  711. r = radeon_init(rdev);
  712. if (r)
  713. return r;
  714. }
  715. if (radeon_testing) {
  716. radeon_test_moves(rdev);
  717. }
  718. if (radeon_benchmarking) {
  719. radeon_benchmark(rdev);
  720. }
  721. return 0;
  722. }
  723. void radeon_device_fini(struct radeon_device *rdev)
  724. {
  725. DRM_INFO("radeon: finishing device.\n");
  726. rdev->shutdown = true;
  727. /* evict vram memory */
  728. radeon_bo_evict_vram(rdev);
  729. radeon_fini(rdev);
  730. destroy_workqueue(rdev->wq);
  731. vga_switcheroo_unregister_client(rdev->pdev);
  732. vga_client_register(rdev->pdev, NULL, NULL, NULL);
  733. if (rdev->rio_mem)
  734. pci_iounmap(rdev->pdev, rdev->rio_mem);
  735. rdev->rio_mem = NULL;
  736. iounmap(rdev->rmmio);
  737. rdev->rmmio = NULL;
  738. }
  739. /*
  740. * Suspend & resume.
  741. */
  742. int radeon_suspend_kms(struct drm_device *dev, pm_message_t state)
  743. {
  744. struct radeon_device *rdev;
  745. struct drm_crtc *crtc;
  746. struct drm_connector *connector;
  747. int r;
  748. if (dev == NULL || dev->dev_private == NULL) {
  749. return -ENODEV;
  750. }
  751. if (state.event == PM_EVENT_PRETHAW) {
  752. return 0;
  753. }
  754. rdev = dev->dev_private;
  755. if (rdev->powered_down)
  756. return 0;
  757. /* turn off display hw */
  758. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  759. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  760. }
  761. /* unpin the front buffers */
  762. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  763. struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->fb);
  764. struct radeon_bo *robj;
  765. if (rfb == NULL || rfb->obj == NULL) {
  766. continue;
  767. }
  768. robj = rfb->obj->driver_private;
  769. /* don't unpin kernel fb objects */
  770. if (!radeon_fbdev_robj_is_fb(rdev, robj)) {
  771. r = radeon_bo_reserve(robj, false);
  772. if (r == 0) {
  773. radeon_bo_unpin(robj);
  774. radeon_bo_unreserve(robj);
  775. }
  776. }
  777. }
  778. /* evict vram memory */
  779. radeon_bo_evict_vram(rdev);
  780. /* wait for gpu to finish processing current batch */
  781. radeon_fence_wait_last(rdev);
  782. radeon_save_bios_scratch_regs(rdev);
  783. radeon_pm_suspend(rdev);
  784. radeon_suspend(rdev);
  785. radeon_hpd_fini(rdev);
  786. /* evict remaining vram memory */
  787. radeon_bo_evict_vram(rdev);
  788. radeon_agp_suspend(rdev);
  789. pci_save_state(dev->pdev);
  790. if (state.event == PM_EVENT_SUSPEND) {
  791. /* Shut down the device */
  792. pci_disable_device(dev->pdev);
  793. pci_set_power_state(dev->pdev, PCI_D3hot);
  794. }
  795. acquire_console_sem();
  796. radeon_fbdev_set_suspend(rdev, 1);
  797. release_console_sem();
  798. return 0;
  799. }
  800. int radeon_resume_kms(struct drm_device *dev)
  801. {
  802. struct drm_connector *connector;
  803. struct radeon_device *rdev = dev->dev_private;
  804. if (rdev->powered_down)
  805. return 0;
  806. acquire_console_sem();
  807. pci_set_power_state(dev->pdev, PCI_D0);
  808. pci_restore_state(dev->pdev);
  809. if (pci_enable_device(dev->pdev)) {
  810. release_console_sem();
  811. return -1;
  812. }
  813. pci_set_master(dev->pdev);
  814. /* resume AGP if in use */
  815. radeon_agp_resume(rdev);
  816. radeon_resume(rdev);
  817. radeon_pm_resume(rdev);
  818. radeon_restore_bios_scratch_regs(rdev);
  819. /* turn on display hw */
  820. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  821. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  822. }
  823. radeon_fbdev_set_suspend(rdev, 0);
  824. release_console_sem();
  825. /* reset hpd state */
  826. radeon_hpd_init(rdev);
  827. /* blat the mode back in */
  828. drm_helper_resume_force_mode(dev);
  829. return 0;
  830. }
  831. int radeon_gpu_reset(struct radeon_device *rdev)
  832. {
  833. int r;
  834. radeon_save_bios_scratch_regs(rdev);
  835. radeon_suspend(rdev);
  836. r = radeon_asic_reset(rdev);
  837. if (!r) {
  838. dev_info(rdev->dev, "GPU reset succeed\n");
  839. radeon_resume(rdev);
  840. radeon_restore_bios_scratch_regs(rdev);
  841. drm_helper_resume_force_mode(rdev->ddev);
  842. return 0;
  843. }
  844. /* bad news, how to tell it to userspace ? */
  845. dev_info(rdev->dev, "GPU reset failed\n");
  846. return r;
  847. }
  848. /*
  849. * Debugfs
  850. */
  851. struct radeon_debugfs {
  852. struct drm_info_list *files;
  853. unsigned num_files;
  854. };
  855. static struct radeon_debugfs _radeon_debugfs[RADEON_DEBUGFS_MAX_NUM_FILES];
  856. static unsigned _radeon_debugfs_count = 0;
  857. int radeon_debugfs_add_files(struct radeon_device *rdev,
  858. struct drm_info_list *files,
  859. unsigned nfiles)
  860. {
  861. unsigned i;
  862. for (i = 0; i < _radeon_debugfs_count; i++) {
  863. if (_radeon_debugfs[i].files == files) {
  864. /* Already registered */
  865. return 0;
  866. }
  867. }
  868. if ((_radeon_debugfs_count + nfiles) > RADEON_DEBUGFS_MAX_NUM_FILES) {
  869. DRM_ERROR("Reached maximum number of debugfs files.\n");
  870. DRM_ERROR("Report so we increase RADEON_DEBUGFS_MAX_NUM_FILES.\n");
  871. return -EINVAL;
  872. }
  873. _radeon_debugfs[_radeon_debugfs_count].files = files;
  874. _radeon_debugfs[_radeon_debugfs_count].num_files = nfiles;
  875. _radeon_debugfs_count++;
  876. #if defined(CONFIG_DEBUG_FS)
  877. drm_debugfs_create_files(files, nfiles,
  878. rdev->ddev->control->debugfs_root,
  879. rdev->ddev->control);
  880. drm_debugfs_create_files(files, nfiles,
  881. rdev->ddev->primary->debugfs_root,
  882. rdev->ddev->primary);
  883. #endif
  884. return 0;
  885. }
  886. #if defined(CONFIG_DEBUG_FS)
  887. int radeon_debugfs_init(struct drm_minor *minor)
  888. {
  889. return 0;
  890. }
  891. void radeon_debugfs_cleanup(struct drm_minor *minor)
  892. {
  893. unsigned i;
  894. for (i = 0; i < _radeon_debugfs_count; i++) {
  895. drm_debugfs_remove_files(_radeon_debugfs[i].files,
  896. _radeon_debugfs[i].num_files, minor);
  897. }
  898. }
  899. #endif