radeon.h 47 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_H__
  29. #define __RADEON_H__
  30. /* TODO: Here are things that needs to be done :
  31. * - surface allocator & initializer : (bit like scratch reg) should
  32. * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
  33. * related to surface
  34. * - WB : write back stuff (do it bit like scratch reg things)
  35. * - Vblank : look at Jesse's rework and what we should do
  36. * - r600/r700: gart & cp
  37. * - cs : clean cs ioctl use bitmap & things like that.
  38. * - power management stuff
  39. * - Barrier in gart code
  40. * - Unmappabled vram ?
  41. * - TESTING, TESTING, TESTING
  42. */
  43. /* Initialization path:
  44. * We expect that acceleration initialization might fail for various
  45. * reasons even thought we work hard to make it works on most
  46. * configurations. In order to still have a working userspace in such
  47. * situation the init path must succeed up to the memory controller
  48. * initialization point. Failure before this point are considered as
  49. * fatal error. Here is the init callchain :
  50. * radeon_device_init perform common structure, mutex initialization
  51. * asic_init setup the GPU memory layout and perform all
  52. * one time initialization (failure in this
  53. * function are considered fatal)
  54. * asic_startup setup the GPU acceleration, in order to
  55. * follow guideline the first thing this
  56. * function should do is setting the GPU
  57. * memory controller (only MC setup failure
  58. * are considered as fatal)
  59. */
  60. #include <asm/atomic.h>
  61. #include <linux/wait.h>
  62. #include <linux/list.h>
  63. #include <linux/kref.h>
  64. #include <ttm/ttm_bo_api.h>
  65. #include <ttm/ttm_bo_driver.h>
  66. #include <ttm/ttm_placement.h>
  67. #include <ttm/ttm_module.h>
  68. #include "radeon_family.h"
  69. #include "radeon_mode.h"
  70. #include "radeon_reg.h"
  71. /*
  72. * Modules parameters.
  73. */
  74. extern int radeon_no_wb;
  75. extern int radeon_modeset;
  76. extern int radeon_dynclks;
  77. extern int radeon_r4xx_atom;
  78. extern int radeon_agpmode;
  79. extern int radeon_vram_limit;
  80. extern int radeon_gart_size;
  81. extern int radeon_benchmarking;
  82. extern int radeon_testing;
  83. extern int radeon_connector_table;
  84. extern int radeon_tv;
  85. extern int radeon_audio;
  86. extern int radeon_disp_priority;
  87. extern int radeon_hw_i2c;
  88. /*
  89. * Copy from radeon_drv.h so we don't have to include both and have conflicting
  90. * symbol;
  91. */
  92. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  93. #define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  94. /* RADEON_IB_POOL_SIZE must be a power of 2 */
  95. #define RADEON_IB_POOL_SIZE 16
  96. #define RADEON_DEBUGFS_MAX_NUM_FILES 32
  97. #define RADEONFB_CONN_LIMIT 4
  98. #define RADEON_BIOS_NUM_SCRATCH 8
  99. /*
  100. * Errata workarounds.
  101. */
  102. enum radeon_pll_errata {
  103. CHIP_ERRATA_R300_CG = 0x00000001,
  104. CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
  105. CHIP_ERRATA_PLL_DELAY = 0x00000004
  106. };
  107. struct radeon_device;
  108. /*
  109. * BIOS.
  110. */
  111. #define ATRM_BIOS_PAGE 4096
  112. #if defined(CONFIG_VGA_SWITCHEROO)
  113. bool radeon_atrm_supported(struct pci_dev *pdev);
  114. int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
  115. #else
  116. static inline bool radeon_atrm_supported(struct pci_dev *pdev)
  117. {
  118. return false;
  119. }
  120. static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
  121. return -EINVAL;
  122. }
  123. #endif
  124. bool radeon_get_bios(struct radeon_device *rdev);
  125. /*
  126. * Dummy page
  127. */
  128. struct radeon_dummy_page {
  129. struct page *page;
  130. dma_addr_t addr;
  131. };
  132. int radeon_dummy_page_init(struct radeon_device *rdev);
  133. void radeon_dummy_page_fini(struct radeon_device *rdev);
  134. /*
  135. * Clocks
  136. */
  137. struct radeon_clock {
  138. struct radeon_pll p1pll;
  139. struct radeon_pll p2pll;
  140. struct radeon_pll dcpll;
  141. struct radeon_pll spll;
  142. struct radeon_pll mpll;
  143. /* 10 Khz units */
  144. uint32_t default_mclk;
  145. uint32_t default_sclk;
  146. uint32_t default_dispclk;
  147. uint32_t dp_extclk;
  148. };
  149. /*
  150. * Power management
  151. */
  152. int radeon_pm_init(struct radeon_device *rdev);
  153. void radeon_pm_fini(struct radeon_device *rdev);
  154. void radeon_pm_compute_clocks(struct radeon_device *rdev);
  155. void radeon_pm_suspend(struct radeon_device *rdev);
  156. void radeon_pm_resume(struct radeon_device *rdev);
  157. void radeon_combios_get_power_modes(struct radeon_device *rdev);
  158. void radeon_atombios_get_power_modes(struct radeon_device *rdev);
  159. void radeon_atom_set_voltage(struct radeon_device *rdev, u16 level);
  160. void rs690_pm_info(struct radeon_device *rdev);
  161. extern u32 rv6xx_get_temp(struct radeon_device *rdev);
  162. extern u32 rv770_get_temp(struct radeon_device *rdev);
  163. extern u32 evergreen_get_temp(struct radeon_device *rdev);
  164. /*
  165. * Fences.
  166. */
  167. struct radeon_fence_driver {
  168. uint32_t scratch_reg;
  169. atomic_t seq;
  170. uint32_t last_seq;
  171. unsigned long last_jiffies;
  172. unsigned long last_timeout;
  173. wait_queue_head_t queue;
  174. rwlock_t lock;
  175. struct list_head created;
  176. struct list_head emited;
  177. struct list_head signaled;
  178. bool initialized;
  179. };
  180. struct radeon_fence {
  181. struct radeon_device *rdev;
  182. struct kref kref;
  183. struct list_head list;
  184. /* protected by radeon_fence.lock */
  185. uint32_t seq;
  186. bool emited;
  187. bool signaled;
  188. };
  189. int radeon_fence_driver_init(struct radeon_device *rdev);
  190. void radeon_fence_driver_fini(struct radeon_device *rdev);
  191. int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
  192. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
  193. void radeon_fence_process(struct radeon_device *rdev);
  194. bool radeon_fence_signaled(struct radeon_fence *fence);
  195. int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
  196. int radeon_fence_wait_next(struct radeon_device *rdev);
  197. int radeon_fence_wait_last(struct radeon_device *rdev);
  198. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
  199. void radeon_fence_unref(struct radeon_fence **fence);
  200. /*
  201. * Tiling registers
  202. */
  203. struct radeon_surface_reg {
  204. struct radeon_bo *bo;
  205. };
  206. #define RADEON_GEM_MAX_SURFACES 8
  207. /*
  208. * TTM.
  209. */
  210. struct radeon_mman {
  211. struct ttm_bo_global_ref bo_global_ref;
  212. struct drm_global_reference mem_global_ref;
  213. struct ttm_bo_device bdev;
  214. bool mem_global_referenced;
  215. bool initialized;
  216. };
  217. struct radeon_bo {
  218. /* Protected by gem.mutex */
  219. struct list_head list;
  220. /* Protected by tbo.reserved */
  221. u32 placements[3];
  222. struct ttm_placement placement;
  223. struct ttm_buffer_object tbo;
  224. struct ttm_bo_kmap_obj kmap;
  225. unsigned pin_count;
  226. void *kptr;
  227. u32 tiling_flags;
  228. u32 pitch;
  229. int surface_reg;
  230. /* Constant after initialization */
  231. struct radeon_device *rdev;
  232. struct drm_gem_object *gobj;
  233. };
  234. struct radeon_bo_list {
  235. struct list_head list;
  236. struct radeon_bo *bo;
  237. uint64_t gpu_offset;
  238. unsigned rdomain;
  239. unsigned wdomain;
  240. u32 tiling_flags;
  241. bool reserved;
  242. };
  243. /*
  244. * GEM objects.
  245. */
  246. struct radeon_gem {
  247. struct mutex mutex;
  248. struct list_head objects;
  249. };
  250. int radeon_gem_init(struct radeon_device *rdev);
  251. void radeon_gem_fini(struct radeon_device *rdev);
  252. int radeon_gem_object_create(struct radeon_device *rdev, int size,
  253. int alignment, int initial_domain,
  254. bool discardable, bool kernel,
  255. struct drm_gem_object **obj);
  256. int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
  257. uint64_t *gpu_addr);
  258. void radeon_gem_object_unpin(struct drm_gem_object *obj);
  259. /*
  260. * GART structures, functions & helpers
  261. */
  262. struct radeon_mc;
  263. struct radeon_gart_table_ram {
  264. volatile uint32_t *ptr;
  265. };
  266. struct radeon_gart_table_vram {
  267. struct radeon_bo *robj;
  268. volatile uint32_t *ptr;
  269. };
  270. union radeon_gart_table {
  271. struct radeon_gart_table_ram ram;
  272. struct radeon_gart_table_vram vram;
  273. };
  274. #define RADEON_GPU_PAGE_SIZE 4096
  275. #define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
  276. struct radeon_gart {
  277. dma_addr_t table_addr;
  278. unsigned num_gpu_pages;
  279. unsigned num_cpu_pages;
  280. unsigned table_size;
  281. union radeon_gart_table table;
  282. struct page **pages;
  283. dma_addr_t *pages_addr;
  284. bool ready;
  285. };
  286. int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
  287. void radeon_gart_table_ram_free(struct radeon_device *rdev);
  288. int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
  289. void radeon_gart_table_vram_free(struct radeon_device *rdev);
  290. int radeon_gart_init(struct radeon_device *rdev);
  291. void radeon_gart_fini(struct radeon_device *rdev);
  292. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  293. int pages);
  294. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  295. int pages, struct page **pagelist);
  296. /*
  297. * GPU MC structures, functions & helpers
  298. */
  299. struct radeon_mc {
  300. resource_size_t aper_size;
  301. resource_size_t aper_base;
  302. resource_size_t agp_base;
  303. /* for some chips with <= 32MB we need to lie
  304. * about vram size near mc fb location */
  305. u64 mc_vram_size;
  306. u64 visible_vram_size;
  307. u64 active_vram_size;
  308. u64 gtt_size;
  309. u64 gtt_start;
  310. u64 gtt_end;
  311. u64 vram_start;
  312. u64 vram_end;
  313. unsigned vram_width;
  314. u64 real_vram_size;
  315. int vram_mtrr;
  316. bool vram_is_ddr;
  317. bool igp_sideport_enabled;
  318. u64 gtt_base_align;
  319. };
  320. bool radeon_combios_sideport_present(struct radeon_device *rdev);
  321. bool radeon_atombios_sideport_present(struct radeon_device *rdev);
  322. /*
  323. * GPU scratch registers structures, functions & helpers
  324. */
  325. struct radeon_scratch {
  326. unsigned num_reg;
  327. uint32_t reg_base;
  328. bool free[32];
  329. uint32_t reg[32];
  330. };
  331. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
  332. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
  333. /*
  334. * IRQS.
  335. */
  336. struct radeon_irq {
  337. bool installed;
  338. bool sw_int;
  339. /* FIXME: use a define max crtc rather than hardcode it */
  340. bool crtc_vblank_int[6];
  341. wait_queue_head_t vblank_queue;
  342. /* FIXME: use defines for max hpd/dacs */
  343. bool hpd[6];
  344. bool gui_idle;
  345. bool gui_idle_acked;
  346. wait_queue_head_t idle_queue;
  347. /* FIXME: use defines for max HDMI blocks */
  348. bool hdmi[2];
  349. spinlock_t sw_lock;
  350. int sw_refcount;
  351. };
  352. int radeon_irq_kms_init(struct radeon_device *rdev);
  353. void radeon_irq_kms_fini(struct radeon_device *rdev);
  354. void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
  355. void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
  356. /*
  357. * CP & ring.
  358. */
  359. struct radeon_ib {
  360. struct list_head list;
  361. unsigned idx;
  362. uint64_t gpu_addr;
  363. struct radeon_fence *fence;
  364. uint32_t *ptr;
  365. uint32_t length_dw;
  366. bool free;
  367. };
  368. /*
  369. * locking -
  370. * mutex protects scheduled_ibs, ready, alloc_bm
  371. */
  372. struct radeon_ib_pool {
  373. struct mutex mutex;
  374. struct radeon_bo *robj;
  375. struct list_head bogus_ib;
  376. struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
  377. bool ready;
  378. unsigned head_id;
  379. };
  380. struct radeon_cp {
  381. struct radeon_bo *ring_obj;
  382. volatile uint32_t *ring;
  383. unsigned rptr;
  384. unsigned wptr;
  385. unsigned wptr_old;
  386. unsigned ring_size;
  387. unsigned ring_free_dw;
  388. int count_dw;
  389. uint64_t gpu_addr;
  390. uint32_t align_mask;
  391. uint32_t ptr_mask;
  392. struct mutex mutex;
  393. bool ready;
  394. };
  395. /*
  396. * R6xx+ IH ring
  397. */
  398. struct r600_ih {
  399. struct radeon_bo *ring_obj;
  400. volatile uint32_t *ring;
  401. unsigned rptr;
  402. unsigned wptr;
  403. unsigned wptr_old;
  404. unsigned ring_size;
  405. uint64_t gpu_addr;
  406. uint32_t ptr_mask;
  407. spinlock_t lock;
  408. bool enabled;
  409. };
  410. struct r600_blit {
  411. struct mutex mutex;
  412. struct radeon_bo *shader_obj;
  413. u64 shader_gpu_addr;
  414. u32 vs_offset, ps_offset;
  415. u32 state_offset;
  416. u32 state_len;
  417. u32 vb_used, vb_total;
  418. struct radeon_ib *vb_ib;
  419. };
  420. int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
  421. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
  422. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
  423. int radeon_ib_pool_init(struct radeon_device *rdev);
  424. void radeon_ib_pool_fini(struct radeon_device *rdev);
  425. int radeon_ib_test(struct radeon_device *rdev);
  426. extern void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib);
  427. /* Ring access between begin & end cannot sleep */
  428. void radeon_ring_free_size(struct radeon_device *rdev);
  429. int radeon_ring_alloc(struct radeon_device *rdev, unsigned ndw);
  430. int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
  431. void radeon_ring_commit(struct radeon_device *rdev);
  432. void radeon_ring_unlock_commit(struct radeon_device *rdev);
  433. void radeon_ring_unlock_undo(struct radeon_device *rdev);
  434. int radeon_ring_test(struct radeon_device *rdev);
  435. int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
  436. void radeon_ring_fini(struct radeon_device *rdev);
  437. /*
  438. * CS.
  439. */
  440. struct radeon_cs_reloc {
  441. struct drm_gem_object *gobj;
  442. struct radeon_bo *robj;
  443. struct radeon_bo_list lobj;
  444. uint32_t handle;
  445. uint32_t flags;
  446. };
  447. struct radeon_cs_chunk {
  448. uint32_t chunk_id;
  449. uint32_t length_dw;
  450. int kpage_idx[2];
  451. uint32_t *kpage[2];
  452. uint32_t *kdata;
  453. void __user *user_ptr;
  454. int last_copied_page;
  455. int last_page_index;
  456. };
  457. struct radeon_cs_parser {
  458. struct device *dev;
  459. struct radeon_device *rdev;
  460. struct drm_file *filp;
  461. /* chunks */
  462. unsigned nchunks;
  463. struct radeon_cs_chunk *chunks;
  464. uint64_t *chunks_array;
  465. /* IB */
  466. unsigned idx;
  467. /* relocations */
  468. unsigned nrelocs;
  469. struct radeon_cs_reloc *relocs;
  470. struct radeon_cs_reloc **relocs_ptr;
  471. struct list_head validated;
  472. /* indices of various chunks */
  473. int chunk_ib_idx;
  474. int chunk_relocs_idx;
  475. struct radeon_ib *ib;
  476. void *track;
  477. unsigned family;
  478. int parser_error;
  479. };
  480. extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
  481. extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
  482. static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
  483. {
  484. struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
  485. u32 pg_idx, pg_offset;
  486. u32 idx_value = 0;
  487. int new_page;
  488. pg_idx = (idx * 4) / PAGE_SIZE;
  489. pg_offset = (idx * 4) % PAGE_SIZE;
  490. if (ibc->kpage_idx[0] == pg_idx)
  491. return ibc->kpage[0][pg_offset/4];
  492. if (ibc->kpage_idx[1] == pg_idx)
  493. return ibc->kpage[1][pg_offset/4];
  494. new_page = radeon_cs_update_pages(p, pg_idx);
  495. if (new_page < 0) {
  496. p->parser_error = new_page;
  497. return 0;
  498. }
  499. idx_value = ibc->kpage[new_page][pg_offset/4];
  500. return idx_value;
  501. }
  502. struct radeon_cs_packet {
  503. unsigned idx;
  504. unsigned type;
  505. unsigned reg;
  506. unsigned opcode;
  507. int count;
  508. unsigned one_reg_wr;
  509. };
  510. typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
  511. struct radeon_cs_packet *pkt,
  512. unsigned idx, unsigned reg);
  513. typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
  514. struct radeon_cs_packet *pkt);
  515. /*
  516. * AGP
  517. */
  518. int radeon_agp_init(struct radeon_device *rdev);
  519. void radeon_agp_resume(struct radeon_device *rdev);
  520. void radeon_agp_suspend(struct radeon_device *rdev);
  521. void radeon_agp_fini(struct radeon_device *rdev);
  522. /*
  523. * Writeback
  524. */
  525. struct radeon_wb {
  526. struct radeon_bo *wb_obj;
  527. volatile uint32_t *wb;
  528. uint64_t gpu_addr;
  529. bool enabled;
  530. bool use_event;
  531. };
  532. #define RADEON_WB_SCRATCH_OFFSET 0
  533. #define RADEON_WB_CP_RPTR_OFFSET 1024
  534. #define R600_WB_IH_WPTR_OFFSET 2048
  535. #define R600_WB_EVENT_OFFSET 3072
  536. /**
  537. * struct radeon_pm - power management datas
  538. * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
  539. * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
  540. * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
  541. * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
  542. * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
  543. * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
  544. * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
  545. * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
  546. * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
  547. * @sclk: GPU clock Mhz (core bandwith depends of this clock)
  548. * @needed_bandwidth: current bandwidth needs
  549. *
  550. * It keeps track of various data needed to take powermanagement decision.
  551. * Bandwith need is used to determine minimun clock of the GPU and memory.
  552. * Equation between gpu/memory clock and available bandwidth is hw dependent
  553. * (type of memory, bus size, efficiency, ...)
  554. */
  555. enum radeon_pm_method {
  556. PM_METHOD_PROFILE,
  557. PM_METHOD_DYNPM,
  558. };
  559. enum radeon_dynpm_state {
  560. DYNPM_STATE_DISABLED,
  561. DYNPM_STATE_MINIMUM,
  562. DYNPM_STATE_PAUSED,
  563. DYNPM_STATE_ACTIVE,
  564. DYNPM_STATE_SUSPENDED,
  565. };
  566. enum radeon_dynpm_action {
  567. DYNPM_ACTION_NONE,
  568. DYNPM_ACTION_MINIMUM,
  569. DYNPM_ACTION_DOWNCLOCK,
  570. DYNPM_ACTION_UPCLOCK,
  571. DYNPM_ACTION_DEFAULT
  572. };
  573. enum radeon_voltage_type {
  574. VOLTAGE_NONE = 0,
  575. VOLTAGE_GPIO,
  576. VOLTAGE_VDDC,
  577. VOLTAGE_SW
  578. };
  579. enum radeon_pm_state_type {
  580. POWER_STATE_TYPE_DEFAULT,
  581. POWER_STATE_TYPE_POWERSAVE,
  582. POWER_STATE_TYPE_BATTERY,
  583. POWER_STATE_TYPE_BALANCED,
  584. POWER_STATE_TYPE_PERFORMANCE,
  585. };
  586. enum radeon_pm_profile_type {
  587. PM_PROFILE_DEFAULT,
  588. PM_PROFILE_AUTO,
  589. PM_PROFILE_LOW,
  590. PM_PROFILE_MID,
  591. PM_PROFILE_HIGH,
  592. };
  593. #define PM_PROFILE_DEFAULT_IDX 0
  594. #define PM_PROFILE_LOW_SH_IDX 1
  595. #define PM_PROFILE_MID_SH_IDX 2
  596. #define PM_PROFILE_HIGH_SH_IDX 3
  597. #define PM_PROFILE_LOW_MH_IDX 4
  598. #define PM_PROFILE_MID_MH_IDX 5
  599. #define PM_PROFILE_HIGH_MH_IDX 6
  600. #define PM_PROFILE_MAX 7
  601. struct radeon_pm_profile {
  602. int dpms_off_ps_idx;
  603. int dpms_on_ps_idx;
  604. int dpms_off_cm_idx;
  605. int dpms_on_cm_idx;
  606. };
  607. enum radeon_int_thermal_type {
  608. THERMAL_TYPE_NONE,
  609. THERMAL_TYPE_RV6XX,
  610. THERMAL_TYPE_RV770,
  611. THERMAL_TYPE_EVERGREEN,
  612. };
  613. struct radeon_voltage {
  614. enum radeon_voltage_type type;
  615. /* gpio voltage */
  616. struct radeon_gpio_rec gpio;
  617. u32 delay; /* delay in usec from voltage drop to sclk change */
  618. bool active_high; /* voltage drop is active when bit is high */
  619. /* VDDC voltage */
  620. u8 vddc_id; /* index into vddc voltage table */
  621. u8 vddci_id; /* index into vddci voltage table */
  622. bool vddci_enabled;
  623. /* r6xx+ sw */
  624. u32 voltage;
  625. };
  626. /* clock mode flags */
  627. #define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
  628. struct radeon_pm_clock_info {
  629. /* memory clock */
  630. u32 mclk;
  631. /* engine clock */
  632. u32 sclk;
  633. /* voltage info */
  634. struct radeon_voltage voltage;
  635. /* standardized clock flags */
  636. u32 flags;
  637. };
  638. /* state flags */
  639. #define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
  640. struct radeon_power_state {
  641. enum radeon_pm_state_type type;
  642. /* XXX: use a define for num clock modes */
  643. struct radeon_pm_clock_info clock_info[8];
  644. /* number of valid clock modes in this power state */
  645. int num_clock_modes;
  646. struct radeon_pm_clock_info *default_clock_mode;
  647. /* standardized state flags */
  648. u32 flags;
  649. u32 misc; /* vbios specific flags */
  650. u32 misc2; /* vbios specific flags */
  651. int pcie_lanes; /* pcie lanes */
  652. };
  653. /*
  654. * Some modes are overclocked by very low value, accept them
  655. */
  656. #define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
  657. struct radeon_pm {
  658. struct mutex mutex;
  659. u32 active_crtcs;
  660. int active_crtc_count;
  661. int req_vblank;
  662. bool vblank_sync;
  663. bool gui_idle;
  664. fixed20_12 max_bandwidth;
  665. fixed20_12 igp_sideport_mclk;
  666. fixed20_12 igp_system_mclk;
  667. fixed20_12 igp_ht_link_clk;
  668. fixed20_12 igp_ht_link_width;
  669. fixed20_12 k8_bandwidth;
  670. fixed20_12 sideport_bandwidth;
  671. fixed20_12 ht_bandwidth;
  672. fixed20_12 core_bandwidth;
  673. fixed20_12 sclk;
  674. fixed20_12 mclk;
  675. fixed20_12 needed_bandwidth;
  676. /* XXX: use a define for num power modes */
  677. struct radeon_power_state power_state[8];
  678. /* number of valid power states */
  679. int num_power_states;
  680. int current_power_state_index;
  681. int current_clock_mode_index;
  682. int requested_power_state_index;
  683. int requested_clock_mode_index;
  684. int default_power_state_index;
  685. u32 current_sclk;
  686. u32 current_mclk;
  687. u32 current_vddc;
  688. struct radeon_i2c_chan *i2c_bus;
  689. /* selected pm method */
  690. enum radeon_pm_method pm_method;
  691. /* dynpm power management */
  692. struct delayed_work dynpm_idle_work;
  693. enum radeon_dynpm_state dynpm_state;
  694. enum radeon_dynpm_action dynpm_planned_action;
  695. unsigned long dynpm_action_timeout;
  696. bool dynpm_can_upclock;
  697. bool dynpm_can_downclock;
  698. /* profile-based power management */
  699. enum radeon_pm_profile_type profile;
  700. int profile_index;
  701. struct radeon_pm_profile profiles[PM_PROFILE_MAX];
  702. /* internal thermal controller on rv6xx+ */
  703. enum radeon_int_thermal_type int_thermal_type;
  704. struct device *int_hwmon_dev;
  705. };
  706. /*
  707. * Benchmarking
  708. */
  709. void radeon_benchmark(struct radeon_device *rdev);
  710. /*
  711. * Testing
  712. */
  713. void radeon_test_moves(struct radeon_device *rdev);
  714. /*
  715. * Debugfs
  716. */
  717. int radeon_debugfs_add_files(struct radeon_device *rdev,
  718. struct drm_info_list *files,
  719. unsigned nfiles);
  720. int radeon_debugfs_fence_init(struct radeon_device *rdev);
  721. /*
  722. * ASIC specific functions.
  723. */
  724. struct radeon_asic {
  725. int (*init)(struct radeon_device *rdev);
  726. void (*fini)(struct radeon_device *rdev);
  727. int (*resume)(struct radeon_device *rdev);
  728. int (*suspend)(struct radeon_device *rdev);
  729. void (*vga_set_state)(struct radeon_device *rdev, bool state);
  730. bool (*gpu_is_lockup)(struct radeon_device *rdev);
  731. int (*asic_reset)(struct radeon_device *rdev);
  732. void (*gart_tlb_flush)(struct radeon_device *rdev);
  733. int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
  734. int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
  735. void (*cp_fini)(struct radeon_device *rdev);
  736. void (*cp_disable)(struct radeon_device *rdev);
  737. void (*cp_commit)(struct radeon_device *rdev);
  738. void (*ring_start)(struct radeon_device *rdev);
  739. int (*ring_test)(struct radeon_device *rdev);
  740. void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
  741. int (*irq_set)(struct radeon_device *rdev);
  742. int (*irq_process)(struct radeon_device *rdev);
  743. u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
  744. void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
  745. int (*cs_parse)(struct radeon_cs_parser *p);
  746. int (*copy_blit)(struct radeon_device *rdev,
  747. uint64_t src_offset,
  748. uint64_t dst_offset,
  749. unsigned num_pages,
  750. struct radeon_fence *fence);
  751. int (*copy_dma)(struct radeon_device *rdev,
  752. uint64_t src_offset,
  753. uint64_t dst_offset,
  754. unsigned num_pages,
  755. struct radeon_fence *fence);
  756. int (*copy)(struct radeon_device *rdev,
  757. uint64_t src_offset,
  758. uint64_t dst_offset,
  759. unsigned num_pages,
  760. struct radeon_fence *fence);
  761. uint32_t (*get_engine_clock)(struct radeon_device *rdev);
  762. void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
  763. uint32_t (*get_memory_clock)(struct radeon_device *rdev);
  764. void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
  765. int (*get_pcie_lanes)(struct radeon_device *rdev);
  766. void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
  767. void (*set_clock_gating)(struct radeon_device *rdev, int enable);
  768. int (*set_surface_reg)(struct radeon_device *rdev, int reg,
  769. uint32_t tiling_flags, uint32_t pitch,
  770. uint32_t offset, uint32_t obj_size);
  771. void (*clear_surface_reg)(struct radeon_device *rdev, int reg);
  772. void (*bandwidth_update)(struct radeon_device *rdev);
  773. void (*hpd_init)(struct radeon_device *rdev);
  774. void (*hpd_fini)(struct radeon_device *rdev);
  775. bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  776. void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  777. /* ioctl hw specific callback. Some hw might want to perform special
  778. * operation on specific ioctl. For instance on wait idle some hw
  779. * might want to perform and HDP flush through MMIO as it seems that
  780. * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
  781. * through ring.
  782. */
  783. void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
  784. bool (*gui_idle)(struct radeon_device *rdev);
  785. /* power management */
  786. void (*pm_misc)(struct radeon_device *rdev);
  787. void (*pm_prepare)(struct radeon_device *rdev);
  788. void (*pm_finish)(struct radeon_device *rdev);
  789. void (*pm_init_profile)(struct radeon_device *rdev);
  790. void (*pm_get_dynpm_state)(struct radeon_device *rdev);
  791. };
  792. /*
  793. * Asic structures
  794. */
  795. struct r100_gpu_lockup {
  796. unsigned long last_jiffies;
  797. u32 last_cp_rptr;
  798. };
  799. struct r100_asic {
  800. const unsigned *reg_safe_bm;
  801. unsigned reg_safe_bm_size;
  802. u32 hdp_cntl;
  803. struct r100_gpu_lockup lockup;
  804. };
  805. struct r300_asic {
  806. const unsigned *reg_safe_bm;
  807. unsigned reg_safe_bm_size;
  808. u32 resync_scratch;
  809. u32 hdp_cntl;
  810. struct r100_gpu_lockup lockup;
  811. };
  812. struct r600_asic {
  813. unsigned max_pipes;
  814. unsigned max_tile_pipes;
  815. unsigned max_simds;
  816. unsigned max_backends;
  817. unsigned max_gprs;
  818. unsigned max_threads;
  819. unsigned max_stack_entries;
  820. unsigned max_hw_contexts;
  821. unsigned max_gs_threads;
  822. unsigned sx_max_export_size;
  823. unsigned sx_max_export_pos_size;
  824. unsigned sx_max_export_smx_size;
  825. unsigned sq_num_cf_insts;
  826. unsigned tiling_nbanks;
  827. unsigned tiling_npipes;
  828. unsigned tiling_group_size;
  829. unsigned tile_config;
  830. struct r100_gpu_lockup lockup;
  831. };
  832. struct rv770_asic {
  833. unsigned max_pipes;
  834. unsigned max_tile_pipes;
  835. unsigned max_simds;
  836. unsigned max_backends;
  837. unsigned max_gprs;
  838. unsigned max_threads;
  839. unsigned max_stack_entries;
  840. unsigned max_hw_contexts;
  841. unsigned max_gs_threads;
  842. unsigned sx_max_export_size;
  843. unsigned sx_max_export_pos_size;
  844. unsigned sx_max_export_smx_size;
  845. unsigned sq_num_cf_insts;
  846. unsigned sx_num_of_sets;
  847. unsigned sc_prim_fifo_size;
  848. unsigned sc_hiz_tile_fifo_size;
  849. unsigned sc_earlyz_tile_fifo_fize;
  850. unsigned tiling_nbanks;
  851. unsigned tiling_npipes;
  852. unsigned tiling_group_size;
  853. unsigned tile_config;
  854. struct r100_gpu_lockup lockup;
  855. };
  856. struct evergreen_asic {
  857. unsigned num_ses;
  858. unsigned max_pipes;
  859. unsigned max_tile_pipes;
  860. unsigned max_simds;
  861. unsigned max_backends;
  862. unsigned max_gprs;
  863. unsigned max_threads;
  864. unsigned max_stack_entries;
  865. unsigned max_hw_contexts;
  866. unsigned max_gs_threads;
  867. unsigned sx_max_export_size;
  868. unsigned sx_max_export_pos_size;
  869. unsigned sx_max_export_smx_size;
  870. unsigned sq_num_cf_insts;
  871. unsigned sx_num_of_sets;
  872. unsigned sc_prim_fifo_size;
  873. unsigned sc_hiz_tile_fifo_size;
  874. unsigned sc_earlyz_tile_fifo_size;
  875. unsigned tiling_nbanks;
  876. unsigned tiling_npipes;
  877. unsigned tiling_group_size;
  878. unsigned tile_config;
  879. };
  880. union radeon_asic_config {
  881. struct r300_asic r300;
  882. struct r100_asic r100;
  883. struct r600_asic r600;
  884. struct rv770_asic rv770;
  885. struct evergreen_asic evergreen;
  886. };
  887. /*
  888. * asic initizalization from radeon_asic.c
  889. */
  890. void radeon_agp_disable(struct radeon_device *rdev);
  891. int radeon_asic_init(struct radeon_device *rdev);
  892. /*
  893. * IOCTL.
  894. */
  895. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  896. struct drm_file *filp);
  897. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  898. struct drm_file *filp);
  899. int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
  900. struct drm_file *file_priv);
  901. int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
  902. struct drm_file *file_priv);
  903. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  904. struct drm_file *file_priv);
  905. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  906. struct drm_file *file_priv);
  907. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  908. struct drm_file *filp);
  909. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  910. struct drm_file *filp);
  911. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  912. struct drm_file *filp);
  913. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  914. struct drm_file *filp);
  915. int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  916. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  917. struct drm_file *filp);
  918. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  919. struct drm_file *filp);
  920. /* VRAM scratch page for HDP bug */
  921. struct r700_vram_scratch {
  922. struct radeon_bo *robj;
  923. volatile uint32_t *ptr;
  924. };
  925. /*
  926. * Core structure, functions and helpers.
  927. */
  928. typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
  929. typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
  930. struct radeon_device {
  931. struct device *dev;
  932. struct drm_device *ddev;
  933. struct pci_dev *pdev;
  934. /* ASIC */
  935. union radeon_asic_config config;
  936. enum radeon_family family;
  937. unsigned long flags;
  938. int usec_timeout;
  939. enum radeon_pll_errata pll_errata;
  940. int num_gb_pipes;
  941. int num_z_pipes;
  942. int disp_priority;
  943. /* BIOS */
  944. uint8_t *bios;
  945. bool is_atom_bios;
  946. uint16_t bios_header_start;
  947. struct radeon_bo *stollen_vga_memory;
  948. /* Register mmio */
  949. resource_size_t rmmio_base;
  950. resource_size_t rmmio_size;
  951. void *rmmio;
  952. radeon_rreg_t mc_rreg;
  953. radeon_wreg_t mc_wreg;
  954. radeon_rreg_t pll_rreg;
  955. radeon_wreg_t pll_wreg;
  956. uint32_t pcie_reg_mask;
  957. radeon_rreg_t pciep_rreg;
  958. radeon_wreg_t pciep_wreg;
  959. /* io port */
  960. void __iomem *rio_mem;
  961. resource_size_t rio_mem_size;
  962. struct radeon_clock clock;
  963. struct radeon_mc mc;
  964. struct radeon_gart gart;
  965. struct radeon_mode_info mode_info;
  966. struct radeon_scratch scratch;
  967. struct radeon_mman mman;
  968. struct radeon_fence_driver fence_drv;
  969. struct radeon_cp cp;
  970. struct radeon_ib_pool ib_pool;
  971. struct radeon_irq irq;
  972. struct radeon_asic *asic;
  973. struct radeon_gem gem;
  974. struct radeon_pm pm;
  975. uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
  976. struct mutex cs_mutex;
  977. struct radeon_wb wb;
  978. struct radeon_dummy_page dummy_page;
  979. bool gpu_lockup;
  980. bool shutdown;
  981. bool suspend;
  982. bool need_dma32;
  983. bool accel_working;
  984. struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
  985. const struct firmware *me_fw; /* all family ME firmware */
  986. const struct firmware *pfp_fw; /* r6/700 PFP firmware */
  987. const struct firmware *rlc_fw; /* r6/700 RLC firmware */
  988. struct r600_blit r600_blit;
  989. struct r700_vram_scratch vram_scratch;
  990. int msi_enabled; /* msi enabled */
  991. struct r600_ih ih; /* r6/700 interrupt ring */
  992. struct workqueue_struct *wq;
  993. struct work_struct hotplug_work;
  994. int num_crtc; /* number of crtcs */
  995. struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
  996. struct mutex vram_mutex;
  997. /* audio stuff */
  998. bool audio_enabled;
  999. struct timer_list audio_timer;
  1000. int audio_channels;
  1001. int audio_rate;
  1002. int audio_bits_per_sample;
  1003. uint8_t audio_status_bits;
  1004. uint8_t audio_category_code;
  1005. bool powered_down;
  1006. struct notifier_block acpi_nb;
  1007. /* only one userspace can use Hyperz features at a time */
  1008. struct drm_file *hyperz_filp;
  1009. /* i2c buses */
  1010. struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
  1011. };
  1012. int radeon_device_init(struct radeon_device *rdev,
  1013. struct drm_device *ddev,
  1014. struct pci_dev *pdev,
  1015. uint32_t flags);
  1016. void radeon_device_fini(struct radeon_device *rdev);
  1017. int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
  1018. /* r600 blit */
  1019. int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
  1020. void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
  1021. void r600_kms_blit_copy(struct radeon_device *rdev,
  1022. u64 src_gpu_addr, u64 dst_gpu_addr,
  1023. int size_bytes);
  1024. /* evergreen blit */
  1025. int evergreen_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
  1026. void evergreen_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
  1027. void evergreen_kms_blit_copy(struct radeon_device *rdev,
  1028. u64 src_gpu_addr, u64 dst_gpu_addr,
  1029. int size_bytes);
  1030. static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
  1031. {
  1032. if (reg < rdev->rmmio_size)
  1033. return readl(((void __iomem *)rdev->rmmio) + reg);
  1034. else {
  1035. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  1036. return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  1037. }
  1038. }
  1039. static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1040. {
  1041. if (reg < rdev->rmmio_size)
  1042. writel(v, ((void __iomem *)rdev->rmmio) + reg);
  1043. else {
  1044. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  1045. writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  1046. }
  1047. }
  1048. static inline u32 r100_io_rreg(struct radeon_device *rdev, u32 reg)
  1049. {
  1050. if (reg < rdev->rio_mem_size)
  1051. return ioread32(rdev->rio_mem + reg);
  1052. else {
  1053. iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
  1054. return ioread32(rdev->rio_mem + RADEON_MM_DATA);
  1055. }
  1056. }
  1057. static inline void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1058. {
  1059. if (reg < rdev->rio_mem_size)
  1060. iowrite32(v, rdev->rio_mem + reg);
  1061. else {
  1062. iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
  1063. iowrite32(v, rdev->rio_mem + RADEON_MM_DATA);
  1064. }
  1065. }
  1066. /*
  1067. * Cast helper
  1068. */
  1069. #define to_radeon_fence(p) ((struct radeon_fence *)(p))
  1070. /*
  1071. * Registers read & write functions.
  1072. */
  1073. #define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
  1074. #define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
  1075. #define RREG32(reg) r100_mm_rreg(rdev, (reg))
  1076. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
  1077. #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
  1078. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1079. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1080. #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
  1081. #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
  1082. #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
  1083. #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
  1084. #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
  1085. #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
  1086. #define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
  1087. #define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
  1088. #define WREG32_P(reg, val, mask) \
  1089. do { \
  1090. uint32_t tmp_ = RREG32(reg); \
  1091. tmp_ &= (mask); \
  1092. tmp_ |= ((val) & ~(mask)); \
  1093. WREG32(reg, tmp_); \
  1094. } while (0)
  1095. #define WREG32_PLL_P(reg, val, mask) \
  1096. do { \
  1097. uint32_t tmp_ = RREG32_PLL(reg); \
  1098. tmp_ &= (mask); \
  1099. tmp_ |= ((val) & ~(mask)); \
  1100. WREG32_PLL(reg, tmp_); \
  1101. } while (0)
  1102. #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
  1103. #define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
  1104. #define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
  1105. /*
  1106. * Indirect registers accessor
  1107. */
  1108. static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
  1109. {
  1110. uint32_t r;
  1111. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  1112. r = RREG32(RADEON_PCIE_DATA);
  1113. return r;
  1114. }
  1115. static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1116. {
  1117. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  1118. WREG32(RADEON_PCIE_DATA, (v));
  1119. }
  1120. void r100_pll_errata_after_index(struct radeon_device *rdev);
  1121. /*
  1122. * ASICs helpers.
  1123. */
  1124. #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
  1125. (rdev->pdev->device == 0x5969))
  1126. #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
  1127. (rdev->family == CHIP_RV200) || \
  1128. (rdev->family == CHIP_RS100) || \
  1129. (rdev->family == CHIP_RS200) || \
  1130. (rdev->family == CHIP_RV250) || \
  1131. (rdev->family == CHIP_RV280) || \
  1132. (rdev->family == CHIP_RS300))
  1133. #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
  1134. (rdev->family == CHIP_RV350) || \
  1135. (rdev->family == CHIP_R350) || \
  1136. (rdev->family == CHIP_RV380) || \
  1137. (rdev->family == CHIP_R420) || \
  1138. (rdev->family == CHIP_R423) || \
  1139. (rdev->family == CHIP_RV410) || \
  1140. (rdev->family == CHIP_RS400) || \
  1141. (rdev->family == CHIP_RS480))
  1142. #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
  1143. #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
  1144. #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
  1145. #define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
  1146. /*
  1147. * BIOS helpers.
  1148. */
  1149. #define RBIOS8(i) (rdev->bios[i])
  1150. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1151. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1152. int radeon_combios_init(struct radeon_device *rdev);
  1153. void radeon_combios_fini(struct radeon_device *rdev);
  1154. int radeon_atombios_init(struct radeon_device *rdev);
  1155. void radeon_atombios_fini(struct radeon_device *rdev);
  1156. /*
  1157. * RING helpers.
  1158. */
  1159. static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
  1160. {
  1161. #if DRM_DEBUG_CODE
  1162. if (rdev->cp.count_dw <= 0) {
  1163. DRM_ERROR("radeon: writting more dword to ring than expected !\n");
  1164. }
  1165. #endif
  1166. rdev->cp.ring[rdev->cp.wptr++] = v;
  1167. rdev->cp.wptr &= rdev->cp.ptr_mask;
  1168. rdev->cp.count_dw--;
  1169. rdev->cp.ring_free_dw--;
  1170. }
  1171. /*
  1172. * ASICs macro.
  1173. */
  1174. #define radeon_init(rdev) (rdev)->asic->init((rdev))
  1175. #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
  1176. #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
  1177. #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
  1178. #define radeon_cs_parse(p) rdev->asic->cs_parse((p))
  1179. #define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
  1180. #define radeon_gpu_is_lockup(rdev) (rdev)->asic->gpu_is_lockup((rdev))
  1181. #define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
  1182. #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
  1183. #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
  1184. #define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
  1185. #define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
  1186. #define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
  1187. #define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
  1188. #define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
  1189. #define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
  1190. #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
  1191. #define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
  1192. #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
  1193. #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
  1194. #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
  1195. #define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
  1196. #define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
  1197. #define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
  1198. #define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
  1199. #define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
  1200. #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
  1201. #define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
  1202. #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
  1203. #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
  1204. #define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
  1205. #define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
  1206. #define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
  1207. #define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
  1208. #define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
  1209. #define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
  1210. #define radeon_pm_misc(rdev) (rdev)->asic->pm_misc((rdev))
  1211. #define radeon_pm_prepare(rdev) (rdev)->asic->pm_prepare((rdev))
  1212. #define radeon_pm_finish(rdev) (rdev)->asic->pm_finish((rdev))
  1213. #define radeon_pm_init_profile(rdev) (rdev)->asic->pm_init_profile((rdev))
  1214. #define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm_get_dynpm_state((rdev))
  1215. /* Common functions */
  1216. /* AGP */
  1217. extern int radeon_gpu_reset(struct radeon_device *rdev);
  1218. extern void radeon_agp_disable(struct radeon_device *rdev);
  1219. extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
  1220. extern void radeon_gart_restore(struct radeon_device *rdev);
  1221. extern int radeon_modeset_init(struct radeon_device *rdev);
  1222. extern void radeon_modeset_fini(struct radeon_device *rdev);
  1223. extern bool radeon_card_posted(struct radeon_device *rdev);
  1224. extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
  1225. extern void radeon_update_display_priority(struct radeon_device *rdev);
  1226. extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
  1227. extern void radeon_scratch_init(struct radeon_device *rdev);
  1228. extern void radeon_wb_fini(struct radeon_device *rdev);
  1229. extern int radeon_wb_init(struct radeon_device *rdev);
  1230. extern void radeon_wb_disable(struct radeon_device *rdev);
  1231. extern void radeon_surface_init(struct radeon_device *rdev);
  1232. extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
  1233. extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  1234. extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  1235. extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
  1236. extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
  1237. extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
  1238. extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  1239. extern int radeon_resume_kms(struct drm_device *dev);
  1240. extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
  1241. /* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
  1242. extern void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
  1243. extern bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
  1244. /* rv200,rv250,rv280 */
  1245. extern void r200_set_safe_registers(struct radeon_device *rdev);
  1246. /* r300,r350,rv350,rv370,rv380 */
  1247. extern void r300_set_reg_safe(struct radeon_device *rdev);
  1248. extern void r300_mc_program(struct radeon_device *rdev);
  1249. extern void r300_mc_init(struct radeon_device *rdev);
  1250. extern void r300_clock_startup(struct radeon_device *rdev);
  1251. extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
  1252. extern int rv370_pcie_gart_init(struct radeon_device *rdev);
  1253. extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
  1254. extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
  1255. extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
  1256. /* r420,r423,rv410 */
  1257. extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
  1258. extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  1259. extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
  1260. extern void r420_pipes_init(struct radeon_device *rdev);
  1261. /* rv515 */
  1262. struct rv515_mc_save {
  1263. u32 d1vga_control;
  1264. u32 d2vga_control;
  1265. u32 vga_render_control;
  1266. u32 vga_hdp_control;
  1267. u32 d1crtc_control;
  1268. u32 d2crtc_control;
  1269. };
  1270. extern void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
  1271. extern void rv515_vga_render_disable(struct radeon_device *rdev);
  1272. extern void rv515_set_safe_registers(struct radeon_device *rdev);
  1273. extern void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
  1274. extern void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
  1275. extern void rv515_clock_startup(struct radeon_device *rdev);
  1276. extern void rv515_debugfs(struct radeon_device *rdev);
  1277. extern int rv515_suspend(struct radeon_device *rdev);
  1278. /* rs400 */
  1279. extern int rs400_gart_init(struct radeon_device *rdev);
  1280. extern int rs400_gart_enable(struct radeon_device *rdev);
  1281. extern void rs400_gart_adjust_size(struct radeon_device *rdev);
  1282. extern void rs400_gart_disable(struct radeon_device *rdev);
  1283. extern void rs400_gart_fini(struct radeon_device *rdev);
  1284. /* rs600 */
  1285. extern void rs600_set_safe_registers(struct radeon_device *rdev);
  1286. extern int rs600_irq_set(struct radeon_device *rdev);
  1287. extern void rs600_irq_disable(struct radeon_device *rdev);
  1288. /* rs690, rs740 */
  1289. extern void rs690_line_buffer_adjust(struct radeon_device *rdev,
  1290. struct drm_display_mode *mode1,
  1291. struct drm_display_mode *mode2);
  1292. /* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
  1293. extern void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  1294. extern bool r600_card_posted(struct radeon_device *rdev);
  1295. extern void r600_cp_stop(struct radeon_device *rdev);
  1296. extern int r600_cp_start(struct radeon_device *rdev);
  1297. extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
  1298. extern int r600_cp_resume(struct radeon_device *rdev);
  1299. extern void r600_cp_fini(struct radeon_device *rdev);
  1300. extern int r600_count_pipe_bits(uint32_t val);
  1301. extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
  1302. extern int r600_pcie_gart_init(struct radeon_device *rdev);
  1303. extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
  1304. extern int r600_ib_test(struct radeon_device *rdev);
  1305. extern int r600_ring_test(struct radeon_device *rdev);
  1306. extern void r600_scratch_init(struct radeon_device *rdev);
  1307. extern int r600_blit_init(struct radeon_device *rdev);
  1308. extern void r600_blit_fini(struct radeon_device *rdev);
  1309. extern int r600_init_microcode(struct radeon_device *rdev);
  1310. extern int r600_asic_reset(struct radeon_device *rdev);
  1311. /* r600 irq */
  1312. extern int r600_irq_init(struct radeon_device *rdev);
  1313. extern void r600_irq_fini(struct radeon_device *rdev);
  1314. extern void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
  1315. extern int r600_irq_set(struct radeon_device *rdev);
  1316. extern void r600_irq_suspend(struct radeon_device *rdev);
  1317. extern void r600_disable_interrupts(struct radeon_device *rdev);
  1318. extern void r600_rlc_stop(struct radeon_device *rdev);
  1319. /* r600 audio */
  1320. extern int r600_audio_init(struct radeon_device *rdev);
  1321. extern int r600_audio_tmds_index(struct drm_encoder *encoder);
  1322. extern void r600_audio_set_clock(struct drm_encoder *encoder, int clock);
  1323. extern int r600_audio_channels(struct radeon_device *rdev);
  1324. extern int r600_audio_bits_per_sample(struct radeon_device *rdev);
  1325. extern int r600_audio_rate(struct radeon_device *rdev);
  1326. extern uint8_t r600_audio_status_bits(struct radeon_device *rdev);
  1327. extern uint8_t r600_audio_category_code(struct radeon_device *rdev);
  1328. extern void r600_audio_schedule_polling(struct radeon_device *rdev);
  1329. extern void r600_audio_enable_polling(struct drm_encoder *encoder);
  1330. extern void r600_audio_disable_polling(struct drm_encoder *encoder);
  1331. extern void r600_audio_fini(struct radeon_device *rdev);
  1332. extern void r600_hdmi_init(struct drm_encoder *encoder);
  1333. extern void r600_hdmi_enable(struct drm_encoder *encoder);
  1334. extern void r600_hdmi_disable(struct drm_encoder *encoder);
  1335. extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
  1336. extern int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
  1337. extern void r600_hdmi_update_audio_settings(struct drm_encoder *encoder);
  1338. extern void r700_cp_stop(struct radeon_device *rdev);
  1339. extern void r700_cp_fini(struct radeon_device *rdev);
  1340. extern void evergreen_disable_interrupt_state(struct radeon_device *rdev);
  1341. extern int evergreen_irq_set(struct radeon_device *rdev);
  1342. extern int evergreen_blit_init(struct radeon_device *rdev);
  1343. extern void evergreen_blit_fini(struct radeon_device *rdev);
  1344. /* radeon_acpi.c */
  1345. #if defined(CONFIG_ACPI)
  1346. extern int radeon_acpi_init(struct radeon_device *rdev);
  1347. #else
  1348. static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
  1349. #endif
  1350. /* evergreen */
  1351. struct evergreen_mc_save {
  1352. u32 vga_control[6];
  1353. u32 vga_render_control;
  1354. u32 vga_hdp_control;
  1355. u32 crtc_control[6];
  1356. };
  1357. #include "radeon_object.h"
  1358. #endif