r600.c 104 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/slab.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/firmware.h>
  31. #include <linux/platform_device.h>
  32. #include "drmP.h"
  33. #include "radeon_drm.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "radeon_mode.h"
  37. #include "r600d.h"
  38. #include "atom.h"
  39. #include "avivod.h"
  40. #define PFP_UCODE_SIZE 576
  41. #define PM4_UCODE_SIZE 1792
  42. #define RLC_UCODE_SIZE 768
  43. #define R700_PFP_UCODE_SIZE 848
  44. #define R700_PM4_UCODE_SIZE 1360
  45. #define R700_RLC_UCODE_SIZE 1024
  46. #define EVERGREEN_PFP_UCODE_SIZE 1120
  47. #define EVERGREEN_PM4_UCODE_SIZE 1376
  48. #define EVERGREEN_RLC_UCODE_SIZE 768
  49. /* Firmware Names */
  50. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  51. MODULE_FIRMWARE("radeon/R600_me.bin");
  52. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  53. MODULE_FIRMWARE("radeon/RV610_me.bin");
  54. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  55. MODULE_FIRMWARE("radeon/RV630_me.bin");
  56. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  57. MODULE_FIRMWARE("radeon/RV620_me.bin");
  58. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  59. MODULE_FIRMWARE("radeon/RV635_me.bin");
  60. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  61. MODULE_FIRMWARE("radeon/RV670_me.bin");
  62. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  63. MODULE_FIRMWARE("radeon/RS780_me.bin");
  64. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  65. MODULE_FIRMWARE("radeon/RV770_me.bin");
  66. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  67. MODULE_FIRMWARE("radeon/RV730_me.bin");
  68. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  69. MODULE_FIRMWARE("radeon/RV710_me.bin");
  70. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  71. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  72. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  73. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  74. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  75. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  76. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  77. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  78. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  79. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  80. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  81. MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
  82. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  83. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  84. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  85. /* r600,rv610,rv630,rv620,rv635,rv670 */
  86. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  87. void r600_gpu_init(struct radeon_device *rdev);
  88. void r600_fini(struct radeon_device *rdev);
  89. void r600_irq_disable(struct radeon_device *rdev);
  90. /* get temperature in millidegrees */
  91. u32 rv6xx_get_temp(struct radeon_device *rdev)
  92. {
  93. u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
  94. ASIC_T_SHIFT;
  95. return temp * 1000;
  96. }
  97. void r600_pm_get_dynpm_state(struct radeon_device *rdev)
  98. {
  99. int i;
  100. rdev->pm.dynpm_can_upclock = true;
  101. rdev->pm.dynpm_can_downclock = true;
  102. /* power state array is low to high, default is first */
  103. if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
  104. int min_power_state_index = 0;
  105. if (rdev->pm.num_power_states > 2)
  106. min_power_state_index = 1;
  107. switch (rdev->pm.dynpm_planned_action) {
  108. case DYNPM_ACTION_MINIMUM:
  109. rdev->pm.requested_power_state_index = min_power_state_index;
  110. rdev->pm.requested_clock_mode_index = 0;
  111. rdev->pm.dynpm_can_downclock = false;
  112. break;
  113. case DYNPM_ACTION_DOWNCLOCK:
  114. if (rdev->pm.current_power_state_index == min_power_state_index) {
  115. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  116. rdev->pm.dynpm_can_downclock = false;
  117. } else {
  118. if (rdev->pm.active_crtc_count > 1) {
  119. for (i = 0; i < rdev->pm.num_power_states; i++) {
  120. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  121. continue;
  122. else if (i >= rdev->pm.current_power_state_index) {
  123. rdev->pm.requested_power_state_index =
  124. rdev->pm.current_power_state_index;
  125. break;
  126. } else {
  127. rdev->pm.requested_power_state_index = i;
  128. break;
  129. }
  130. }
  131. } else {
  132. if (rdev->pm.current_power_state_index == 0)
  133. rdev->pm.requested_power_state_index =
  134. rdev->pm.num_power_states - 1;
  135. else
  136. rdev->pm.requested_power_state_index =
  137. rdev->pm.current_power_state_index - 1;
  138. }
  139. }
  140. rdev->pm.requested_clock_mode_index = 0;
  141. /* don't use the power state if crtcs are active and no display flag is set */
  142. if ((rdev->pm.active_crtc_count > 0) &&
  143. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  144. clock_info[rdev->pm.requested_clock_mode_index].flags &
  145. RADEON_PM_MODE_NO_DISPLAY)) {
  146. rdev->pm.requested_power_state_index++;
  147. }
  148. break;
  149. case DYNPM_ACTION_UPCLOCK:
  150. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  151. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  152. rdev->pm.dynpm_can_upclock = false;
  153. } else {
  154. if (rdev->pm.active_crtc_count > 1) {
  155. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  156. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  157. continue;
  158. else if (i <= rdev->pm.current_power_state_index) {
  159. rdev->pm.requested_power_state_index =
  160. rdev->pm.current_power_state_index;
  161. break;
  162. } else {
  163. rdev->pm.requested_power_state_index = i;
  164. break;
  165. }
  166. }
  167. } else
  168. rdev->pm.requested_power_state_index =
  169. rdev->pm.current_power_state_index + 1;
  170. }
  171. rdev->pm.requested_clock_mode_index = 0;
  172. break;
  173. case DYNPM_ACTION_DEFAULT:
  174. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  175. rdev->pm.requested_clock_mode_index = 0;
  176. rdev->pm.dynpm_can_upclock = false;
  177. break;
  178. case DYNPM_ACTION_NONE:
  179. default:
  180. DRM_ERROR("Requested mode for not defined action\n");
  181. return;
  182. }
  183. } else {
  184. /* XXX select a power state based on AC/DC, single/dualhead, etc. */
  185. /* for now just select the first power state and switch between clock modes */
  186. /* power state array is low to high, default is first (0) */
  187. if (rdev->pm.active_crtc_count > 1) {
  188. rdev->pm.requested_power_state_index = -1;
  189. /* start at 1 as we don't want the default mode */
  190. for (i = 1; i < rdev->pm.num_power_states; i++) {
  191. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  192. continue;
  193. else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
  194. (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
  195. rdev->pm.requested_power_state_index = i;
  196. break;
  197. }
  198. }
  199. /* if nothing selected, grab the default state. */
  200. if (rdev->pm.requested_power_state_index == -1)
  201. rdev->pm.requested_power_state_index = 0;
  202. } else
  203. rdev->pm.requested_power_state_index = 1;
  204. switch (rdev->pm.dynpm_planned_action) {
  205. case DYNPM_ACTION_MINIMUM:
  206. rdev->pm.requested_clock_mode_index = 0;
  207. rdev->pm.dynpm_can_downclock = false;
  208. break;
  209. case DYNPM_ACTION_DOWNCLOCK:
  210. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  211. if (rdev->pm.current_clock_mode_index == 0) {
  212. rdev->pm.requested_clock_mode_index = 0;
  213. rdev->pm.dynpm_can_downclock = false;
  214. } else
  215. rdev->pm.requested_clock_mode_index =
  216. rdev->pm.current_clock_mode_index - 1;
  217. } else {
  218. rdev->pm.requested_clock_mode_index = 0;
  219. rdev->pm.dynpm_can_downclock = false;
  220. }
  221. /* don't use the power state if crtcs are active and no display flag is set */
  222. if ((rdev->pm.active_crtc_count > 0) &&
  223. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  224. clock_info[rdev->pm.requested_clock_mode_index].flags &
  225. RADEON_PM_MODE_NO_DISPLAY)) {
  226. rdev->pm.requested_clock_mode_index++;
  227. }
  228. break;
  229. case DYNPM_ACTION_UPCLOCK:
  230. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  231. if (rdev->pm.current_clock_mode_index ==
  232. (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
  233. rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
  234. rdev->pm.dynpm_can_upclock = false;
  235. } else
  236. rdev->pm.requested_clock_mode_index =
  237. rdev->pm.current_clock_mode_index + 1;
  238. } else {
  239. rdev->pm.requested_clock_mode_index =
  240. rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
  241. rdev->pm.dynpm_can_upclock = false;
  242. }
  243. break;
  244. case DYNPM_ACTION_DEFAULT:
  245. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  246. rdev->pm.requested_clock_mode_index = 0;
  247. rdev->pm.dynpm_can_upclock = false;
  248. break;
  249. case DYNPM_ACTION_NONE:
  250. default:
  251. DRM_ERROR("Requested mode for not defined action\n");
  252. return;
  253. }
  254. }
  255. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  256. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  257. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  258. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  259. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  260. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  261. pcie_lanes);
  262. }
  263. static int r600_pm_get_type_index(struct radeon_device *rdev,
  264. enum radeon_pm_state_type ps_type,
  265. int instance)
  266. {
  267. int i;
  268. int found_instance = -1;
  269. for (i = 0; i < rdev->pm.num_power_states; i++) {
  270. if (rdev->pm.power_state[i].type == ps_type) {
  271. found_instance++;
  272. if (found_instance == instance)
  273. return i;
  274. }
  275. }
  276. /* return default if no match */
  277. return rdev->pm.default_power_state_index;
  278. }
  279. void rs780_pm_init_profile(struct radeon_device *rdev)
  280. {
  281. if (rdev->pm.num_power_states == 2) {
  282. /* default */
  283. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  284. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  285. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  286. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  287. /* low sh */
  288. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  289. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  290. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  291. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  292. /* mid sh */
  293. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  294. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  295. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  296. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  297. /* high sh */
  298. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  299. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  300. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  301. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  302. /* low mh */
  303. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  304. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  305. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  306. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  307. /* mid mh */
  308. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  309. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  310. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  311. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  312. /* high mh */
  313. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  314. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
  315. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  316. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  317. } else if (rdev->pm.num_power_states == 3) {
  318. /* default */
  319. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  320. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  321. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  322. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  323. /* low sh */
  324. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  325. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  326. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  327. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  328. /* mid sh */
  329. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  330. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  331. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  332. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  333. /* high sh */
  334. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  335. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
  336. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  337. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  338. /* low mh */
  339. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
  340. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
  341. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  342. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  343. /* mid mh */
  344. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
  345. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
  346. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  347. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  348. /* high mh */
  349. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
  350. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  351. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  352. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  353. } else {
  354. /* default */
  355. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  356. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  357. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  358. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  359. /* low sh */
  360. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
  361. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
  362. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  363. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  364. /* mid sh */
  365. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
  366. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
  367. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  368. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  369. /* high sh */
  370. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
  371. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
  372. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  373. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  374. /* low mh */
  375. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  376. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  377. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  378. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  379. /* mid mh */
  380. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  381. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  382. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  383. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  384. /* high mh */
  385. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  386. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
  387. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  388. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  389. }
  390. }
  391. void r600_pm_init_profile(struct radeon_device *rdev)
  392. {
  393. if (rdev->family == CHIP_R600) {
  394. /* XXX */
  395. /* default */
  396. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  397. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  398. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  399. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  400. /* low sh */
  401. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  402. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  403. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  404. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  405. /* mid sh */
  406. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  407. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  408. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  409. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  410. /* high sh */
  411. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  412. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  413. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  414. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  415. /* low mh */
  416. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  417. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  418. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  419. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  420. /* mid mh */
  421. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  422. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  423. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  424. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  425. /* high mh */
  426. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  427. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  428. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  429. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  430. } else {
  431. if (rdev->pm.num_power_states < 4) {
  432. /* default */
  433. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  434. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  435. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  436. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  437. /* low sh */
  438. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  439. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  440. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  441. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  442. /* mid sh */
  443. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  444. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  445. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  446. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  447. /* high sh */
  448. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  449. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  450. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  451. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  452. /* low mh */
  453. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  454. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
  455. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  456. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  457. /* low mh */
  458. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  459. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
  460. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  461. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  462. /* high mh */
  463. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  464. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  465. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  466. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  467. } else {
  468. /* default */
  469. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  470. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  471. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  472. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  473. /* low sh */
  474. if (rdev->flags & RADEON_IS_MOBILITY) {
  475. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx =
  476. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  477. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx =
  478. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  479. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  480. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  481. } else {
  482. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx =
  483. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  484. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx =
  485. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  486. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  487. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  488. }
  489. /* mid sh */
  490. if (rdev->flags & RADEON_IS_MOBILITY) {
  491. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx =
  492. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  493. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx =
  494. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  495. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  496. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  497. } else {
  498. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx =
  499. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  500. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx =
  501. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  502. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  503. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  504. }
  505. /* high sh */
  506. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx =
  507. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  508. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx =
  509. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  510. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  511. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  512. /* low mh */
  513. if (rdev->flags & RADEON_IS_MOBILITY) {
  514. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx =
  515. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  516. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx =
  517. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  518. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  519. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  520. } else {
  521. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx =
  522. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  523. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx =
  524. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  525. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  526. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  527. }
  528. /* mid mh */
  529. if (rdev->flags & RADEON_IS_MOBILITY) {
  530. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx =
  531. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  532. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx =
  533. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  534. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  535. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  536. } else {
  537. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx =
  538. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  539. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx =
  540. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  541. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  542. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  543. }
  544. /* high mh */
  545. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx =
  546. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  547. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx =
  548. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  549. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  550. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  551. }
  552. }
  553. }
  554. void r600_pm_misc(struct radeon_device *rdev)
  555. {
  556. int req_ps_idx = rdev->pm.requested_power_state_index;
  557. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  558. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  559. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  560. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  561. if (voltage->voltage != rdev->pm.current_vddc) {
  562. radeon_atom_set_voltage(rdev, voltage->voltage);
  563. rdev->pm.current_vddc = voltage->voltage;
  564. DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
  565. }
  566. }
  567. }
  568. bool r600_gui_idle(struct radeon_device *rdev)
  569. {
  570. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  571. return false;
  572. else
  573. return true;
  574. }
  575. /* hpd for digital panel detect/disconnect */
  576. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  577. {
  578. bool connected = false;
  579. if (ASIC_IS_DCE3(rdev)) {
  580. switch (hpd) {
  581. case RADEON_HPD_1:
  582. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  583. connected = true;
  584. break;
  585. case RADEON_HPD_2:
  586. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  587. connected = true;
  588. break;
  589. case RADEON_HPD_3:
  590. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  591. connected = true;
  592. break;
  593. case RADEON_HPD_4:
  594. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  595. connected = true;
  596. break;
  597. /* DCE 3.2 */
  598. case RADEON_HPD_5:
  599. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  600. connected = true;
  601. break;
  602. case RADEON_HPD_6:
  603. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  604. connected = true;
  605. break;
  606. default:
  607. break;
  608. }
  609. } else {
  610. switch (hpd) {
  611. case RADEON_HPD_1:
  612. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  613. connected = true;
  614. break;
  615. case RADEON_HPD_2:
  616. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  617. connected = true;
  618. break;
  619. case RADEON_HPD_3:
  620. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  621. connected = true;
  622. break;
  623. default:
  624. break;
  625. }
  626. }
  627. return connected;
  628. }
  629. void r600_hpd_set_polarity(struct radeon_device *rdev,
  630. enum radeon_hpd_id hpd)
  631. {
  632. u32 tmp;
  633. bool connected = r600_hpd_sense(rdev, hpd);
  634. if (ASIC_IS_DCE3(rdev)) {
  635. switch (hpd) {
  636. case RADEON_HPD_1:
  637. tmp = RREG32(DC_HPD1_INT_CONTROL);
  638. if (connected)
  639. tmp &= ~DC_HPDx_INT_POLARITY;
  640. else
  641. tmp |= DC_HPDx_INT_POLARITY;
  642. WREG32(DC_HPD1_INT_CONTROL, tmp);
  643. break;
  644. case RADEON_HPD_2:
  645. tmp = RREG32(DC_HPD2_INT_CONTROL);
  646. if (connected)
  647. tmp &= ~DC_HPDx_INT_POLARITY;
  648. else
  649. tmp |= DC_HPDx_INT_POLARITY;
  650. WREG32(DC_HPD2_INT_CONTROL, tmp);
  651. break;
  652. case RADEON_HPD_3:
  653. tmp = RREG32(DC_HPD3_INT_CONTROL);
  654. if (connected)
  655. tmp &= ~DC_HPDx_INT_POLARITY;
  656. else
  657. tmp |= DC_HPDx_INT_POLARITY;
  658. WREG32(DC_HPD3_INT_CONTROL, tmp);
  659. break;
  660. case RADEON_HPD_4:
  661. tmp = RREG32(DC_HPD4_INT_CONTROL);
  662. if (connected)
  663. tmp &= ~DC_HPDx_INT_POLARITY;
  664. else
  665. tmp |= DC_HPDx_INT_POLARITY;
  666. WREG32(DC_HPD4_INT_CONTROL, tmp);
  667. break;
  668. case RADEON_HPD_5:
  669. tmp = RREG32(DC_HPD5_INT_CONTROL);
  670. if (connected)
  671. tmp &= ~DC_HPDx_INT_POLARITY;
  672. else
  673. tmp |= DC_HPDx_INT_POLARITY;
  674. WREG32(DC_HPD5_INT_CONTROL, tmp);
  675. break;
  676. /* DCE 3.2 */
  677. case RADEON_HPD_6:
  678. tmp = RREG32(DC_HPD6_INT_CONTROL);
  679. if (connected)
  680. tmp &= ~DC_HPDx_INT_POLARITY;
  681. else
  682. tmp |= DC_HPDx_INT_POLARITY;
  683. WREG32(DC_HPD6_INT_CONTROL, tmp);
  684. break;
  685. default:
  686. break;
  687. }
  688. } else {
  689. switch (hpd) {
  690. case RADEON_HPD_1:
  691. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  692. if (connected)
  693. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  694. else
  695. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  696. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  697. break;
  698. case RADEON_HPD_2:
  699. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  700. if (connected)
  701. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  702. else
  703. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  704. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  705. break;
  706. case RADEON_HPD_3:
  707. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  708. if (connected)
  709. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  710. else
  711. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  712. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  713. break;
  714. default:
  715. break;
  716. }
  717. }
  718. }
  719. void r600_hpd_init(struct radeon_device *rdev)
  720. {
  721. struct drm_device *dev = rdev->ddev;
  722. struct drm_connector *connector;
  723. if (ASIC_IS_DCE3(rdev)) {
  724. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  725. if (ASIC_IS_DCE32(rdev))
  726. tmp |= DC_HPDx_EN;
  727. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  728. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  729. switch (radeon_connector->hpd.hpd) {
  730. case RADEON_HPD_1:
  731. WREG32(DC_HPD1_CONTROL, tmp);
  732. rdev->irq.hpd[0] = true;
  733. break;
  734. case RADEON_HPD_2:
  735. WREG32(DC_HPD2_CONTROL, tmp);
  736. rdev->irq.hpd[1] = true;
  737. break;
  738. case RADEON_HPD_3:
  739. WREG32(DC_HPD3_CONTROL, tmp);
  740. rdev->irq.hpd[2] = true;
  741. break;
  742. case RADEON_HPD_4:
  743. WREG32(DC_HPD4_CONTROL, tmp);
  744. rdev->irq.hpd[3] = true;
  745. break;
  746. /* DCE 3.2 */
  747. case RADEON_HPD_5:
  748. WREG32(DC_HPD5_CONTROL, tmp);
  749. rdev->irq.hpd[4] = true;
  750. break;
  751. case RADEON_HPD_6:
  752. WREG32(DC_HPD6_CONTROL, tmp);
  753. rdev->irq.hpd[5] = true;
  754. break;
  755. default:
  756. break;
  757. }
  758. }
  759. } else {
  760. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  761. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  762. switch (radeon_connector->hpd.hpd) {
  763. case RADEON_HPD_1:
  764. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  765. rdev->irq.hpd[0] = true;
  766. break;
  767. case RADEON_HPD_2:
  768. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  769. rdev->irq.hpd[1] = true;
  770. break;
  771. case RADEON_HPD_3:
  772. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  773. rdev->irq.hpd[2] = true;
  774. break;
  775. default:
  776. break;
  777. }
  778. }
  779. }
  780. if (rdev->irq.installed)
  781. r600_irq_set(rdev);
  782. }
  783. void r600_hpd_fini(struct radeon_device *rdev)
  784. {
  785. struct drm_device *dev = rdev->ddev;
  786. struct drm_connector *connector;
  787. if (ASIC_IS_DCE3(rdev)) {
  788. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  789. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  790. switch (radeon_connector->hpd.hpd) {
  791. case RADEON_HPD_1:
  792. WREG32(DC_HPD1_CONTROL, 0);
  793. rdev->irq.hpd[0] = false;
  794. break;
  795. case RADEON_HPD_2:
  796. WREG32(DC_HPD2_CONTROL, 0);
  797. rdev->irq.hpd[1] = false;
  798. break;
  799. case RADEON_HPD_3:
  800. WREG32(DC_HPD3_CONTROL, 0);
  801. rdev->irq.hpd[2] = false;
  802. break;
  803. case RADEON_HPD_4:
  804. WREG32(DC_HPD4_CONTROL, 0);
  805. rdev->irq.hpd[3] = false;
  806. break;
  807. /* DCE 3.2 */
  808. case RADEON_HPD_5:
  809. WREG32(DC_HPD5_CONTROL, 0);
  810. rdev->irq.hpd[4] = false;
  811. break;
  812. case RADEON_HPD_6:
  813. WREG32(DC_HPD6_CONTROL, 0);
  814. rdev->irq.hpd[5] = false;
  815. break;
  816. default:
  817. break;
  818. }
  819. }
  820. } else {
  821. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  822. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  823. switch (radeon_connector->hpd.hpd) {
  824. case RADEON_HPD_1:
  825. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  826. rdev->irq.hpd[0] = false;
  827. break;
  828. case RADEON_HPD_2:
  829. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  830. rdev->irq.hpd[1] = false;
  831. break;
  832. case RADEON_HPD_3:
  833. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  834. rdev->irq.hpd[2] = false;
  835. break;
  836. default:
  837. break;
  838. }
  839. }
  840. }
  841. }
  842. /*
  843. * R600 PCIE GART
  844. */
  845. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  846. {
  847. unsigned i;
  848. u32 tmp;
  849. /* flush hdp cache so updates hit vram */
  850. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740)) {
  851. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  852. u32 tmp;
  853. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  854. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
  855. */
  856. WREG32(HDP_DEBUG1, 0);
  857. tmp = readl((void __iomem *)ptr);
  858. } else
  859. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  860. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  861. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  862. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  863. for (i = 0; i < rdev->usec_timeout; i++) {
  864. /* read MC_STATUS */
  865. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  866. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  867. if (tmp == 2) {
  868. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  869. return;
  870. }
  871. if (tmp) {
  872. return;
  873. }
  874. udelay(1);
  875. }
  876. }
  877. int r600_pcie_gart_init(struct radeon_device *rdev)
  878. {
  879. int r;
  880. if (rdev->gart.table.vram.robj) {
  881. WARN(1, "R600 PCIE GART already initialized\n");
  882. return 0;
  883. }
  884. /* Initialize common gart structure */
  885. r = radeon_gart_init(rdev);
  886. if (r)
  887. return r;
  888. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  889. return radeon_gart_table_vram_alloc(rdev);
  890. }
  891. int r600_pcie_gart_enable(struct radeon_device *rdev)
  892. {
  893. u32 tmp;
  894. int r, i;
  895. if (rdev->gart.table.vram.robj == NULL) {
  896. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  897. return -EINVAL;
  898. }
  899. r = radeon_gart_table_vram_pin(rdev);
  900. if (r)
  901. return r;
  902. radeon_gart_restore(rdev);
  903. /* Setup L2 cache */
  904. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  905. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  906. EFFECTIVE_L2_QUEUE_SIZE(7));
  907. WREG32(VM_L2_CNTL2, 0);
  908. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  909. /* Setup TLB control */
  910. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  911. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  912. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  913. ENABLE_WAIT_L2_QUERY;
  914. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  915. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  916. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  917. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  918. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  919. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  920. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  921. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  922. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  923. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  924. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  925. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  926. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  927. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  928. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  929. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  930. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  931. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  932. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  933. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  934. (u32)(rdev->dummy_page.addr >> 12));
  935. for (i = 1; i < 7; i++)
  936. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  937. r600_pcie_gart_tlb_flush(rdev);
  938. rdev->gart.ready = true;
  939. return 0;
  940. }
  941. void r600_pcie_gart_disable(struct radeon_device *rdev)
  942. {
  943. u32 tmp;
  944. int i, r;
  945. /* Disable all tables */
  946. for (i = 0; i < 7; i++)
  947. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  948. /* Disable L2 cache */
  949. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  950. EFFECTIVE_L2_QUEUE_SIZE(7));
  951. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  952. /* Setup L1 TLB control */
  953. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  954. ENABLE_WAIT_L2_QUERY;
  955. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  956. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  957. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  958. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  959. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  960. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  961. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  962. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  963. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  964. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  965. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  966. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  967. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  968. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  969. if (rdev->gart.table.vram.robj) {
  970. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  971. if (likely(r == 0)) {
  972. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  973. radeon_bo_unpin(rdev->gart.table.vram.robj);
  974. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  975. }
  976. }
  977. }
  978. void r600_pcie_gart_fini(struct radeon_device *rdev)
  979. {
  980. radeon_gart_fini(rdev);
  981. r600_pcie_gart_disable(rdev);
  982. radeon_gart_table_vram_free(rdev);
  983. }
  984. void r600_agp_enable(struct radeon_device *rdev)
  985. {
  986. u32 tmp;
  987. int i;
  988. /* Setup L2 cache */
  989. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  990. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  991. EFFECTIVE_L2_QUEUE_SIZE(7));
  992. WREG32(VM_L2_CNTL2, 0);
  993. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  994. /* Setup TLB control */
  995. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  996. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  997. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  998. ENABLE_WAIT_L2_QUERY;
  999. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  1000. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  1001. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  1002. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  1003. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  1004. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  1005. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  1006. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  1007. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  1008. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  1009. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  1010. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  1011. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  1012. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  1013. for (i = 0; i < 7; i++)
  1014. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  1015. }
  1016. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  1017. {
  1018. unsigned i;
  1019. u32 tmp;
  1020. for (i = 0; i < rdev->usec_timeout; i++) {
  1021. /* read MC_STATUS */
  1022. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  1023. if (!tmp)
  1024. return 0;
  1025. udelay(1);
  1026. }
  1027. return -1;
  1028. }
  1029. static void r600_mc_program(struct radeon_device *rdev)
  1030. {
  1031. struct rv515_mc_save save;
  1032. u32 tmp;
  1033. int i, j;
  1034. /* Initialize HDP */
  1035. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1036. WREG32((0x2c14 + j), 0x00000000);
  1037. WREG32((0x2c18 + j), 0x00000000);
  1038. WREG32((0x2c1c + j), 0x00000000);
  1039. WREG32((0x2c20 + j), 0x00000000);
  1040. WREG32((0x2c24 + j), 0x00000000);
  1041. }
  1042. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1043. rv515_mc_stop(rdev, &save);
  1044. if (r600_mc_wait_for_idle(rdev)) {
  1045. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1046. }
  1047. /* Lockout access through VGA aperture (doesn't exist before R600) */
  1048. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1049. /* Update configuration */
  1050. if (rdev->flags & RADEON_IS_AGP) {
  1051. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1052. /* VRAM before AGP */
  1053. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1054. rdev->mc.vram_start >> 12);
  1055. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1056. rdev->mc.gtt_end >> 12);
  1057. } else {
  1058. /* VRAM after AGP */
  1059. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1060. rdev->mc.gtt_start >> 12);
  1061. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1062. rdev->mc.vram_end >> 12);
  1063. }
  1064. } else {
  1065. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  1066. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  1067. }
  1068. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  1069. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1070. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1071. WREG32(MC_VM_FB_LOCATION, tmp);
  1072. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1073. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  1074. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1075. if (rdev->flags & RADEON_IS_AGP) {
  1076. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  1077. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  1078. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1079. } else {
  1080. WREG32(MC_VM_AGP_BASE, 0);
  1081. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1082. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1083. }
  1084. if (r600_mc_wait_for_idle(rdev)) {
  1085. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1086. }
  1087. rv515_mc_resume(rdev, &save);
  1088. /* we need to own VRAM, so turn off the VGA renderer here
  1089. * to stop it overwriting our objects */
  1090. rv515_vga_render_disable(rdev);
  1091. }
  1092. /**
  1093. * r600_vram_gtt_location - try to find VRAM & GTT location
  1094. * @rdev: radeon device structure holding all necessary informations
  1095. * @mc: memory controller structure holding memory informations
  1096. *
  1097. * Function will place try to place VRAM at same place as in CPU (PCI)
  1098. * address space as some GPU seems to have issue when we reprogram at
  1099. * different address space.
  1100. *
  1101. * If there is not enough space to fit the unvisible VRAM after the
  1102. * aperture then we limit the VRAM size to the aperture.
  1103. *
  1104. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  1105. * them to be in one from GPU point of view so that we can program GPU to
  1106. * catch access outside them (weird GPU policy see ??).
  1107. *
  1108. * This function will never fails, worst case are limiting VRAM or GTT.
  1109. *
  1110. * Note: GTT start, end, size should be initialized before calling this
  1111. * function on AGP platform.
  1112. */
  1113. void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  1114. {
  1115. u64 size_bf, size_af;
  1116. if (mc->mc_vram_size > 0xE0000000) {
  1117. /* leave room for at least 512M GTT */
  1118. dev_warn(rdev->dev, "limiting VRAM\n");
  1119. mc->real_vram_size = 0xE0000000;
  1120. mc->mc_vram_size = 0xE0000000;
  1121. }
  1122. if (rdev->flags & RADEON_IS_AGP) {
  1123. size_bf = mc->gtt_start;
  1124. size_af = 0xFFFFFFFF - mc->gtt_end + 1;
  1125. if (size_bf > size_af) {
  1126. if (mc->mc_vram_size > size_bf) {
  1127. dev_warn(rdev->dev, "limiting VRAM\n");
  1128. mc->real_vram_size = size_bf;
  1129. mc->mc_vram_size = size_bf;
  1130. }
  1131. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  1132. } else {
  1133. if (mc->mc_vram_size > size_af) {
  1134. dev_warn(rdev->dev, "limiting VRAM\n");
  1135. mc->real_vram_size = size_af;
  1136. mc->mc_vram_size = size_af;
  1137. }
  1138. mc->vram_start = mc->gtt_end;
  1139. }
  1140. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  1141. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  1142. mc->mc_vram_size >> 20, mc->vram_start,
  1143. mc->vram_end, mc->real_vram_size >> 20);
  1144. } else {
  1145. u64 base = 0;
  1146. if (rdev->flags & RADEON_IS_IGP)
  1147. base = (RREG32(MC_VM_FB_LOCATION) & 0xFFFF) << 24;
  1148. radeon_vram_location(rdev, &rdev->mc, base);
  1149. rdev->mc.gtt_base_align = 0;
  1150. radeon_gtt_location(rdev, mc);
  1151. }
  1152. }
  1153. int r600_mc_init(struct radeon_device *rdev)
  1154. {
  1155. u32 tmp;
  1156. int chansize, numchan;
  1157. /* Get VRAM informations */
  1158. rdev->mc.vram_is_ddr = true;
  1159. tmp = RREG32(RAMCFG);
  1160. if (tmp & CHANSIZE_OVERRIDE) {
  1161. chansize = 16;
  1162. } else if (tmp & CHANSIZE_MASK) {
  1163. chansize = 64;
  1164. } else {
  1165. chansize = 32;
  1166. }
  1167. tmp = RREG32(CHMAP);
  1168. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1169. case 0:
  1170. default:
  1171. numchan = 1;
  1172. break;
  1173. case 1:
  1174. numchan = 2;
  1175. break;
  1176. case 2:
  1177. numchan = 4;
  1178. break;
  1179. case 3:
  1180. numchan = 8;
  1181. break;
  1182. }
  1183. rdev->mc.vram_width = numchan * chansize;
  1184. /* Could aper size report 0 ? */
  1185. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1186. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1187. /* Setup GPU memory space */
  1188. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1189. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1190. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1191. rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
  1192. r600_vram_gtt_location(rdev, &rdev->mc);
  1193. if (rdev->flags & RADEON_IS_IGP) {
  1194. rs690_pm_info(rdev);
  1195. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  1196. }
  1197. radeon_update_bandwidth_info(rdev);
  1198. return 0;
  1199. }
  1200. /* We doesn't check that the GPU really needs a reset we simply do the
  1201. * reset, it's up to the caller to determine if the GPU needs one. We
  1202. * might add an helper function to check that.
  1203. */
  1204. int r600_gpu_soft_reset(struct radeon_device *rdev)
  1205. {
  1206. struct rv515_mc_save save;
  1207. u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
  1208. S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
  1209. S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
  1210. S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
  1211. S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
  1212. S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
  1213. S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
  1214. S_008010_GUI_ACTIVE(1);
  1215. u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
  1216. S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
  1217. S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
  1218. S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
  1219. S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
  1220. S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
  1221. S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
  1222. S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
  1223. u32 tmp;
  1224. dev_info(rdev->dev, "GPU softreset \n");
  1225. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  1226. RREG32(R_008010_GRBM_STATUS));
  1227. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  1228. RREG32(R_008014_GRBM_STATUS2));
  1229. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  1230. RREG32(R_000E50_SRBM_STATUS));
  1231. rv515_mc_stop(rdev, &save);
  1232. if (r600_mc_wait_for_idle(rdev)) {
  1233. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1234. }
  1235. /* Disable CP parsing/prefetching */
  1236. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1237. /* Check if any of the rendering block is busy and reset it */
  1238. if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
  1239. (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
  1240. tmp = S_008020_SOFT_RESET_CR(1) |
  1241. S_008020_SOFT_RESET_DB(1) |
  1242. S_008020_SOFT_RESET_CB(1) |
  1243. S_008020_SOFT_RESET_PA(1) |
  1244. S_008020_SOFT_RESET_SC(1) |
  1245. S_008020_SOFT_RESET_SMX(1) |
  1246. S_008020_SOFT_RESET_SPI(1) |
  1247. S_008020_SOFT_RESET_SX(1) |
  1248. S_008020_SOFT_RESET_SH(1) |
  1249. S_008020_SOFT_RESET_TC(1) |
  1250. S_008020_SOFT_RESET_TA(1) |
  1251. S_008020_SOFT_RESET_VC(1) |
  1252. S_008020_SOFT_RESET_VGT(1);
  1253. dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1254. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1255. RREG32(R_008020_GRBM_SOFT_RESET);
  1256. mdelay(15);
  1257. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1258. }
  1259. /* Reset CP (we always reset CP) */
  1260. tmp = S_008020_SOFT_RESET_CP(1);
  1261. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1262. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1263. RREG32(R_008020_GRBM_SOFT_RESET);
  1264. mdelay(15);
  1265. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1266. /* Wait a little for things to settle down */
  1267. mdelay(1);
  1268. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  1269. RREG32(R_008010_GRBM_STATUS));
  1270. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  1271. RREG32(R_008014_GRBM_STATUS2));
  1272. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  1273. RREG32(R_000E50_SRBM_STATUS));
  1274. rv515_mc_resume(rdev, &save);
  1275. return 0;
  1276. }
  1277. bool r600_gpu_is_lockup(struct radeon_device *rdev)
  1278. {
  1279. u32 srbm_status;
  1280. u32 grbm_status;
  1281. u32 grbm_status2;
  1282. int r;
  1283. srbm_status = RREG32(R_000E50_SRBM_STATUS);
  1284. grbm_status = RREG32(R_008010_GRBM_STATUS);
  1285. grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
  1286. if (!G_008010_GUI_ACTIVE(grbm_status)) {
  1287. r100_gpu_lockup_update(&rdev->config.r300.lockup, &rdev->cp);
  1288. return false;
  1289. }
  1290. /* force CP activities */
  1291. r = radeon_ring_lock(rdev, 2);
  1292. if (!r) {
  1293. /* PACKET2 NOP */
  1294. radeon_ring_write(rdev, 0x80000000);
  1295. radeon_ring_write(rdev, 0x80000000);
  1296. radeon_ring_unlock_commit(rdev);
  1297. }
  1298. rdev->cp.rptr = RREG32(R600_CP_RB_RPTR);
  1299. return r100_gpu_cp_is_lockup(rdev, &rdev->config.r300.lockup, &rdev->cp);
  1300. }
  1301. int r600_asic_reset(struct radeon_device *rdev)
  1302. {
  1303. return r600_gpu_soft_reset(rdev);
  1304. }
  1305. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  1306. u32 num_backends,
  1307. u32 backend_disable_mask)
  1308. {
  1309. u32 backend_map = 0;
  1310. u32 enabled_backends_mask;
  1311. u32 enabled_backends_count;
  1312. u32 cur_pipe;
  1313. u32 swizzle_pipe[R6XX_MAX_PIPES];
  1314. u32 cur_backend;
  1315. u32 i;
  1316. if (num_tile_pipes > R6XX_MAX_PIPES)
  1317. num_tile_pipes = R6XX_MAX_PIPES;
  1318. if (num_tile_pipes < 1)
  1319. num_tile_pipes = 1;
  1320. if (num_backends > R6XX_MAX_BACKENDS)
  1321. num_backends = R6XX_MAX_BACKENDS;
  1322. if (num_backends < 1)
  1323. num_backends = 1;
  1324. enabled_backends_mask = 0;
  1325. enabled_backends_count = 0;
  1326. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  1327. if (((backend_disable_mask >> i) & 1) == 0) {
  1328. enabled_backends_mask |= (1 << i);
  1329. ++enabled_backends_count;
  1330. }
  1331. if (enabled_backends_count == num_backends)
  1332. break;
  1333. }
  1334. if (enabled_backends_count == 0) {
  1335. enabled_backends_mask = 1;
  1336. enabled_backends_count = 1;
  1337. }
  1338. if (enabled_backends_count != num_backends)
  1339. num_backends = enabled_backends_count;
  1340. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  1341. switch (num_tile_pipes) {
  1342. case 1:
  1343. swizzle_pipe[0] = 0;
  1344. break;
  1345. case 2:
  1346. swizzle_pipe[0] = 0;
  1347. swizzle_pipe[1] = 1;
  1348. break;
  1349. case 3:
  1350. swizzle_pipe[0] = 0;
  1351. swizzle_pipe[1] = 1;
  1352. swizzle_pipe[2] = 2;
  1353. break;
  1354. case 4:
  1355. swizzle_pipe[0] = 0;
  1356. swizzle_pipe[1] = 1;
  1357. swizzle_pipe[2] = 2;
  1358. swizzle_pipe[3] = 3;
  1359. break;
  1360. case 5:
  1361. swizzle_pipe[0] = 0;
  1362. swizzle_pipe[1] = 1;
  1363. swizzle_pipe[2] = 2;
  1364. swizzle_pipe[3] = 3;
  1365. swizzle_pipe[4] = 4;
  1366. break;
  1367. case 6:
  1368. swizzle_pipe[0] = 0;
  1369. swizzle_pipe[1] = 2;
  1370. swizzle_pipe[2] = 4;
  1371. swizzle_pipe[3] = 5;
  1372. swizzle_pipe[4] = 1;
  1373. swizzle_pipe[5] = 3;
  1374. break;
  1375. case 7:
  1376. swizzle_pipe[0] = 0;
  1377. swizzle_pipe[1] = 2;
  1378. swizzle_pipe[2] = 4;
  1379. swizzle_pipe[3] = 6;
  1380. swizzle_pipe[4] = 1;
  1381. swizzle_pipe[5] = 3;
  1382. swizzle_pipe[6] = 5;
  1383. break;
  1384. case 8:
  1385. swizzle_pipe[0] = 0;
  1386. swizzle_pipe[1] = 2;
  1387. swizzle_pipe[2] = 4;
  1388. swizzle_pipe[3] = 6;
  1389. swizzle_pipe[4] = 1;
  1390. swizzle_pipe[5] = 3;
  1391. swizzle_pipe[6] = 5;
  1392. swizzle_pipe[7] = 7;
  1393. break;
  1394. }
  1395. cur_backend = 0;
  1396. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1397. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1398. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1399. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  1400. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1401. }
  1402. return backend_map;
  1403. }
  1404. int r600_count_pipe_bits(uint32_t val)
  1405. {
  1406. int i, ret = 0;
  1407. for (i = 0; i < 32; i++) {
  1408. ret += val & 1;
  1409. val >>= 1;
  1410. }
  1411. return ret;
  1412. }
  1413. void r600_gpu_init(struct radeon_device *rdev)
  1414. {
  1415. u32 tiling_config;
  1416. u32 ramcfg;
  1417. u32 backend_map;
  1418. u32 cc_rb_backend_disable;
  1419. u32 cc_gc_shader_pipe_config;
  1420. u32 tmp;
  1421. int i, j;
  1422. u32 sq_config;
  1423. u32 sq_gpr_resource_mgmt_1 = 0;
  1424. u32 sq_gpr_resource_mgmt_2 = 0;
  1425. u32 sq_thread_resource_mgmt = 0;
  1426. u32 sq_stack_resource_mgmt_1 = 0;
  1427. u32 sq_stack_resource_mgmt_2 = 0;
  1428. /* FIXME: implement */
  1429. switch (rdev->family) {
  1430. case CHIP_R600:
  1431. rdev->config.r600.max_pipes = 4;
  1432. rdev->config.r600.max_tile_pipes = 8;
  1433. rdev->config.r600.max_simds = 4;
  1434. rdev->config.r600.max_backends = 4;
  1435. rdev->config.r600.max_gprs = 256;
  1436. rdev->config.r600.max_threads = 192;
  1437. rdev->config.r600.max_stack_entries = 256;
  1438. rdev->config.r600.max_hw_contexts = 8;
  1439. rdev->config.r600.max_gs_threads = 16;
  1440. rdev->config.r600.sx_max_export_size = 128;
  1441. rdev->config.r600.sx_max_export_pos_size = 16;
  1442. rdev->config.r600.sx_max_export_smx_size = 128;
  1443. rdev->config.r600.sq_num_cf_insts = 2;
  1444. break;
  1445. case CHIP_RV630:
  1446. case CHIP_RV635:
  1447. rdev->config.r600.max_pipes = 2;
  1448. rdev->config.r600.max_tile_pipes = 2;
  1449. rdev->config.r600.max_simds = 3;
  1450. rdev->config.r600.max_backends = 1;
  1451. rdev->config.r600.max_gprs = 128;
  1452. rdev->config.r600.max_threads = 192;
  1453. rdev->config.r600.max_stack_entries = 128;
  1454. rdev->config.r600.max_hw_contexts = 8;
  1455. rdev->config.r600.max_gs_threads = 4;
  1456. rdev->config.r600.sx_max_export_size = 128;
  1457. rdev->config.r600.sx_max_export_pos_size = 16;
  1458. rdev->config.r600.sx_max_export_smx_size = 128;
  1459. rdev->config.r600.sq_num_cf_insts = 2;
  1460. break;
  1461. case CHIP_RV610:
  1462. case CHIP_RV620:
  1463. case CHIP_RS780:
  1464. case CHIP_RS880:
  1465. rdev->config.r600.max_pipes = 1;
  1466. rdev->config.r600.max_tile_pipes = 1;
  1467. rdev->config.r600.max_simds = 2;
  1468. rdev->config.r600.max_backends = 1;
  1469. rdev->config.r600.max_gprs = 128;
  1470. rdev->config.r600.max_threads = 192;
  1471. rdev->config.r600.max_stack_entries = 128;
  1472. rdev->config.r600.max_hw_contexts = 4;
  1473. rdev->config.r600.max_gs_threads = 4;
  1474. rdev->config.r600.sx_max_export_size = 128;
  1475. rdev->config.r600.sx_max_export_pos_size = 16;
  1476. rdev->config.r600.sx_max_export_smx_size = 128;
  1477. rdev->config.r600.sq_num_cf_insts = 1;
  1478. break;
  1479. case CHIP_RV670:
  1480. rdev->config.r600.max_pipes = 4;
  1481. rdev->config.r600.max_tile_pipes = 4;
  1482. rdev->config.r600.max_simds = 4;
  1483. rdev->config.r600.max_backends = 4;
  1484. rdev->config.r600.max_gprs = 192;
  1485. rdev->config.r600.max_threads = 192;
  1486. rdev->config.r600.max_stack_entries = 256;
  1487. rdev->config.r600.max_hw_contexts = 8;
  1488. rdev->config.r600.max_gs_threads = 16;
  1489. rdev->config.r600.sx_max_export_size = 128;
  1490. rdev->config.r600.sx_max_export_pos_size = 16;
  1491. rdev->config.r600.sx_max_export_smx_size = 128;
  1492. rdev->config.r600.sq_num_cf_insts = 2;
  1493. break;
  1494. default:
  1495. break;
  1496. }
  1497. /* Initialize HDP */
  1498. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1499. WREG32((0x2c14 + j), 0x00000000);
  1500. WREG32((0x2c18 + j), 0x00000000);
  1501. WREG32((0x2c1c + j), 0x00000000);
  1502. WREG32((0x2c20 + j), 0x00000000);
  1503. WREG32((0x2c24 + j), 0x00000000);
  1504. }
  1505. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1506. /* Setup tiling */
  1507. tiling_config = 0;
  1508. ramcfg = RREG32(RAMCFG);
  1509. switch (rdev->config.r600.max_tile_pipes) {
  1510. case 1:
  1511. tiling_config |= PIPE_TILING(0);
  1512. break;
  1513. case 2:
  1514. tiling_config |= PIPE_TILING(1);
  1515. break;
  1516. case 4:
  1517. tiling_config |= PIPE_TILING(2);
  1518. break;
  1519. case 8:
  1520. tiling_config |= PIPE_TILING(3);
  1521. break;
  1522. default:
  1523. break;
  1524. }
  1525. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1526. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1527. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1528. tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1529. if ((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT)
  1530. rdev->config.r600.tiling_group_size = 512;
  1531. else
  1532. rdev->config.r600.tiling_group_size = 256;
  1533. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1534. if (tmp > 3) {
  1535. tiling_config |= ROW_TILING(3);
  1536. tiling_config |= SAMPLE_SPLIT(3);
  1537. } else {
  1538. tiling_config |= ROW_TILING(tmp);
  1539. tiling_config |= SAMPLE_SPLIT(tmp);
  1540. }
  1541. tiling_config |= BANK_SWAPS(1);
  1542. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1543. cc_rb_backend_disable |=
  1544. BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
  1545. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  1546. cc_gc_shader_pipe_config |=
  1547. INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
  1548. cc_gc_shader_pipe_config |=
  1549. INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
  1550. backend_map = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
  1551. (R6XX_MAX_BACKENDS -
  1552. r600_count_pipe_bits((cc_rb_backend_disable &
  1553. R6XX_MAX_BACKENDS_MASK) >> 16)),
  1554. (cc_rb_backend_disable >> 16));
  1555. rdev->config.r600.tile_config = tiling_config;
  1556. tiling_config |= BACKEND_MAP(backend_map);
  1557. WREG32(GB_TILING_CONFIG, tiling_config);
  1558. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1559. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1560. /* Setup pipes */
  1561. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1562. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1563. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1564. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1565. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1566. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1567. /* Setup some CP states */
  1568. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1569. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1570. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1571. SYNC_WALKER | SYNC_ALIGNER));
  1572. /* Setup various GPU states */
  1573. if (rdev->family == CHIP_RV670)
  1574. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1575. tmp = RREG32(SX_DEBUG_1);
  1576. tmp |= SMX_EVENT_RELEASE;
  1577. if ((rdev->family > CHIP_R600))
  1578. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1579. WREG32(SX_DEBUG_1, tmp);
  1580. if (((rdev->family) == CHIP_R600) ||
  1581. ((rdev->family) == CHIP_RV630) ||
  1582. ((rdev->family) == CHIP_RV610) ||
  1583. ((rdev->family) == CHIP_RV620) ||
  1584. ((rdev->family) == CHIP_RS780) ||
  1585. ((rdev->family) == CHIP_RS880)) {
  1586. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1587. } else {
  1588. WREG32(DB_DEBUG, 0);
  1589. }
  1590. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1591. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1592. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1593. WREG32(VGT_NUM_INSTANCES, 0);
  1594. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1595. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1596. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1597. if (((rdev->family) == CHIP_RV610) ||
  1598. ((rdev->family) == CHIP_RV620) ||
  1599. ((rdev->family) == CHIP_RS780) ||
  1600. ((rdev->family) == CHIP_RS880)) {
  1601. tmp = (CACHE_FIFO_SIZE(0xa) |
  1602. FETCH_FIFO_HIWATER(0xa) |
  1603. DONE_FIFO_HIWATER(0xe0) |
  1604. ALU_UPDATE_FIFO_HIWATER(0x8));
  1605. } else if (((rdev->family) == CHIP_R600) ||
  1606. ((rdev->family) == CHIP_RV630)) {
  1607. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1608. tmp |= DONE_FIFO_HIWATER(0x4);
  1609. }
  1610. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1611. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1612. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1613. */
  1614. sq_config = RREG32(SQ_CONFIG);
  1615. sq_config &= ~(PS_PRIO(3) |
  1616. VS_PRIO(3) |
  1617. GS_PRIO(3) |
  1618. ES_PRIO(3));
  1619. sq_config |= (DX9_CONSTS |
  1620. VC_ENABLE |
  1621. PS_PRIO(0) |
  1622. VS_PRIO(1) |
  1623. GS_PRIO(2) |
  1624. ES_PRIO(3));
  1625. if ((rdev->family) == CHIP_R600) {
  1626. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1627. NUM_VS_GPRS(124) |
  1628. NUM_CLAUSE_TEMP_GPRS(4));
  1629. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1630. NUM_ES_GPRS(0));
  1631. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1632. NUM_VS_THREADS(48) |
  1633. NUM_GS_THREADS(4) |
  1634. NUM_ES_THREADS(4));
  1635. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1636. NUM_VS_STACK_ENTRIES(128));
  1637. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1638. NUM_ES_STACK_ENTRIES(0));
  1639. } else if (((rdev->family) == CHIP_RV610) ||
  1640. ((rdev->family) == CHIP_RV620) ||
  1641. ((rdev->family) == CHIP_RS780) ||
  1642. ((rdev->family) == CHIP_RS880)) {
  1643. /* no vertex cache */
  1644. sq_config &= ~VC_ENABLE;
  1645. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1646. NUM_VS_GPRS(44) |
  1647. NUM_CLAUSE_TEMP_GPRS(2));
  1648. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1649. NUM_ES_GPRS(17));
  1650. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1651. NUM_VS_THREADS(78) |
  1652. NUM_GS_THREADS(4) |
  1653. NUM_ES_THREADS(31));
  1654. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1655. NUM_VS_STACK_ENTRIES(40));
  1656. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1657. NUM_ES_STACK_ENTRIES(16));
  1658. } else if (((rdev->family) == CHIP_RV630) ||
  1659. ((rdev->family) == CHIP_RV635)) {
  1660. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1661. NUM_VS_GPRS(44) |
  1662. NUM_CLAUSE_TEMP_GPRS(2));
  1663. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1664. NUM_ES_GPRS(18));
  1665. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1666. NUM_VS_THREADS(78) |
  1667. NUM_GS_THREADS(4) |
  1668. NUM_ES_THREADS(31));
  1669. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1670. NUM_VS_STACK_ENTRIES(40));
  1671. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1672. NUM_ES_STACK_ENTRIES(16));
  1673. } else if ((rdev->family) == CHIP_RV670) {
  1674. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1675. NUM_VS_GPRS(44) |
  1676. NUM_CLAUSE_TEMP_GPRS(2));
  1677. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1678. NUM_ES_GPRS(17));
  1679. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1680. NUM_VS_THREADS(78) |
  1681. NUM_GS_THREADS(4) |
  1682. NUM_ES_THREADS(31));
  1683. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1684. NUM_VS_STACK_ENTRIES(64));
  1685. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1686. NUM_ES_STACK_ENTRIES(64));
  1687. }
  1688. WREG32(SQ_CONFIG, sq_config);
  1689. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1690. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1691. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1692. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1693. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1694. if (((rdev->family) == CHIP_RV610) ||
  1695. ((rdev->family) == CHIP_RV620) ||
  1696. ((rdev->family) == CHIP_RS780) ||
  1697. ((rdev->family) == CHIP_RS880)) {
  1698. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1699. } else {
  1700. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1701. }
  1702. /* More default values. 2D/3D driver should adjust as needed */
  1703. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1704. S1_X(0x4) | S1_Y(0xc)));
  1705. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1706. S1_X(0x2) | S1_Y(0x2) |
  1707. S2_X(0xa) | S2_Y(0x6) |
  1708. S3_X(0x6) | S3_Y(0xa)));
  1709. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1710. S1_X(0x4) | S1_Y(0xc) |
  1711. S2_X(0x1) | S2_Y(0x6) |
  1712. S3_X(0xa) | S3_Y(0xe)));
  1713. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1714. S5_X(0x0) | S5_Y(0x0) |
  1715. S6_X(0xb) | S6_Y(0x4) |
  1716. S7_X(0x7) | S7_Y(0x8)));
  1717. WREG32(VGT_STRMOUT_EN, 0);
  1718. tmp = rdev->config.r600.max_pipes * 16;
  1719. switch (rdev->family) {
  1720. case CHIP_RV610:
  1721. case CHIP_RV620:
  1722. case CHIP_RS780:
  1723. case CHIP_RS880:
  1724. tmp += 32;
  1725. break;
  1726. case CHIP_RV670:
  1727. tmp += 128;
  1728. break;
  1729. default:
  1730. break;
  1731. }
  1732. if (tmp > 256) {
  1733. tmp = 256;
  1734. }
  1735. WREG32(VGT_ES_PER_GS, 128);
  1736. WREG32(VGT_GS_PER_ES, tmp);
  1737. WREG32(VGT_GS_PER_VS, 2);
  1738. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1739. /* more default values. 2D/3D driver should adjust as needed */
  1740. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1741. WREG32(VGT_STRMOUT_EN, 0);
  1742. WREG32(SX_MISC, 0);
  1743. WREG32(PA_SC_MODE_CNTL, 0);
  1744. WREG32(PA_SC_AA_CONFIG, 0);
  1745. WREG32(PA_SC_LINE_STIPPLE, 0);
  1746. WREG32(SPI_INPUT_Z, 0);
  1747. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1748. WREG32(CB_COLOR7_FRAG, 0);
  1749. /* Clear render buffer base addresses */
  1750. WREG32(CB_COLOR0_BASE, 0);
  1751. WREG32(CB_COLOR1_BASE, 0);
  1752. WREG32(CB_COLOR2_BASE, 0);
  1753. WREG32(CB_COLOR3_BASE, 0);
  1754. WREG32(CB_COLOR4_BASE, 0);
  1755. WREG32(CB_COLOR5_BASE, 0);
  1756. WREG32(CB_COLOR6_BASE, 0);
  1757. WREG32(CB_COLOR7_BASE, 0);
  1758. WREG32(CB_COLOR7_FRAG, 0);
  1759. switch (rdev->family) {
  1760. case CHIP_RV610:
  1761. case CHIP_RV620:
  1762. case CHIP_RS780:
  1763. case CHIP_RS880:
  1764. tmp = TC_L2_SIZE(8);
  1765. break;
  1766. case CHIP_RV630:
  1767. case CHIP_RV635:
  1768. tmp = TC_L2_SIZE(4);
  1769. break;
  1770. case CHIP_R600:
  1771. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1772. break;
  1773. default:
  1774. tmp = TC_L2_SIZE(0);
  1775. break;
  1776. }
  1777. WREG32(TC_CNTL, tmp);
  1778. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1779. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1780. tmp = RREG32(ARB_POP);
  1781. tmp |= ENABLE_TC128;
  1782. WREG32(ARB_POP, tmp);
  1783. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1784. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1785. NUM_CLIP_SEQ(3)));
  1786. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1787. }
  1788. /*
  1789. * Indirect registers accessor
  1790. */
  1791. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1792. {
  1793. u32 r;
  1794. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1795. (void)RREG32(PCIE_PORT_INDEX);
  1796. r = RREG32(PCIE_PORT_DATA);
  1797. return r;
  1798. }
  1799. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1800. {
  1801. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1802. (void)RREG32(PCIE_PORT_INDEX);
  1803. WREG32(PCIE_PORT_DATA, (v));
  1804. (void)RREG32(PCIE_PORT_DATA);
  1805. }
  1806. /*
  1807. * CP & Ring
  1808. */
  1809. void r600_cp_stop(struct radeon_device *rdev)
  1810. {
  1811. rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
  1812. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1813. WREG32(SCRATCH_UMSK, 0);
  1814. }
  1815. int r600_init_microcode(struct radeon_device *rdev)
  1816. {
  1817. struct platform_device *pdev;
  1818. const char *chip_name;
  1819. const char *rlc_chip_name;
  1820. size_t pfp_req_size, me_req_size, rlc_req_size;
  1821. char fw_name[30];
  1822. int err;
  1823. DRM_DEBUG("\n");
  1824. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1825. err = IS_ERR(pdev);
  1826. if (err) {
  1827. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1828. return -EINVAL;
  1829. }
  1830. switch (rdev->family) {
  1831. case CHIP_R600:
  1832. chip_name = "R600";
  1833. rlc_chip_name = "R600";
  1834. break;
  1835. case CHIP_RV610:
  1836. chip_name = "RV610";
  1837. rlc_chip_name = "R600";
  1838. break;
  1839. case CHIP_RV630:
  1840. chip_name = "RV630";
  1841. rlc_chip_name = "R600";
  1842. break;
  1843. case CHIP_RV620:
  1844. chip_name = "RV620";
  1845. rlc_chip_name = "R600";
  1846. break;
  1847. case CHIP_RV635:
  1848. chip_name = "RV635";
  1849. rlc_chip_name = "R600";
  1850. break;
  1851. case CHIP_RV670:
  1852. chip_name = "RV670";
  1853. rlc_chip_name = "R600";
  1854. break;
  1855. case CHIP_RS780:
  1856. case CHIP_RS880:
  1857. chip_name = "RS780";
  1858. rlc_chip_name = "R600";
  1859. break;
  1860. case CHIP_RV770:
  1861. chip_name = "RV770";
  1862. rlc_chip_name = "R700";
  1863. break;
  1864. case CHIP_RV730:
  1865. case CHIP_RV740:
  1866. chip_name = "RV730";
  1867. rlc_chip_name = "R700";
  1868. break;
  1869. case CHIP_RV710:
  1870. chip_name = "RV710";
  1871. rlc_chip_name = "R700";
  1872. break;
  1873. case CHIP_CEDAR:
  1874. chip_name = "CEDAR";
  1875. rlc_chip_name = "CEDAR";
  1876. break;
  1877. case CHIP_REDWOOD:
  1878. chip_name = "REDWOOD";
  1879. rlc_chip_name = "REDWOOD";
  1880. break;
  1881. case CHIP_JUNIPER:
  1882. chip_name = "JUNIPER";
  1883. rlc_chip_name = "JUNIPER";
  1884. break;
  1885. case CHIP_CYPRESS:
  1886. case CHIP_HEMLOCK:
  1887. chip_name = "CYPRESS";
  1888. rlc_chip_name = "CYPRESS";
  1889. break;
  1890. default: BUG();
  1891. }
  1892. if (rdev->family >= CHIP_CEDAR) {
  1893. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  1894. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  1895. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  1896. } else if (rdev->family >= CHIP_RV770) {
  1897. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  1898. me_req_size = R700_PM4_UCODE_SIZE * 4;
  1899. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  1900. } else {
  1901. pfp_req_size = PFP_UCODE_SIZE * 4;
  1902. me_req_size = PM4_UCODE_SIZE * 12;
  1903. rlc_req_size = RLC_UCODE_SIZE * 4;
  1904. }
  1905. DRM_INFO("Loading %s Microcode\n", chip_name);
  1906. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1907. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  1908. if (err)
  1909. goto out;
  1910. if (rdev->pfp_fw->size != pfp_req_size) {
  1911. printk(KERN_ERR
  1912. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1913. rdev->pfp_fw->size, fw_name);
  1914. err = -EINVAL;
  1915. goto out;
  1916. }
  1917. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1918. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  1919. if (err)
  1920. goto out;
  1921. if (rdev->me_fw->size != me_req_size) {
  1922. printk(KERN_ERR
  1923. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1924. rdev->me_fw->size, fw_name);
  1925. err = -EINVAL;
  1926. }
  1927. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  1928. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  1929. if (err)
  1930. goto out;
  1931. if (rdev->rlc_fw->size != rlc_req_size) {
  1932. printk(KERN_ERR
  1933. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  1934. rdev->rlc_fw->size, fw_name);
  1935. err = -EINVAL;
  1936. }
  1937. out:
  1938. platform_device_unregister(pdev);
  1939. if (err) {
  1940. if (err != -EINVAL)
  1941. printk(KERN_ERR
  1942. "r600_cp: Failed to load firmware \"%s\"\n",
  1943. fw_name);
  1944. release_firmware(rdev->pfp_fw);
  1945. rdev->pfp_fw = NULL;
  1946. release_firmware(rdev->me_fw);
  1947. rdev->me_fw = NULL;
  1948. release_firmware(rdev->rlc_fw);
  1949. rdev->rlc_fw = NULL;
  1950. }
  1951. return err;
  1952. }
  1953. static int r600_cp_load_microcode(struct radeon_device *rdev)
  1954. {
  1955. const __be32 *fw_data;
  1956. int i;
  1957. if (!rdev->me_fw || !rdev->pfp_fw)
  1958. return -EINVAL;
  1959. r600_cp_stop(rdev);
  1960. WREG32(CP_RB_CNTL, RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1961. /* Reset cp */
  1962. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1963. RREG32(GRBM_SOFT_RESET);
  1964. mdelay(15);
  1965. WREG32(GRBM_SOFT_RESET, 0);
  1966. WREG32(CP_ME_RAM_WADDR, 0);
  1967. fw_data = (const __be32 *)rdev->me_fw->data;
  1968. WREG32(CP_ME_RAM_WADDR, 0);
  1969. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  1970. WREG32(CP_ME_RAM_DATA,
  1971. be32_to_cpup(fw_data++));
  1972. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1973. WREG32(CP_PFP_UCODE_ADDR, 0);
  1974. for (i = 0; i < PFP_UCODE_SIZE; i++)
  1975. WREG32(CP_PFP_UCODE_DATA,
  1976. be32_to_cpup(fw_data++));
  1977. WREG32(CP_PFP_UCODE_ADDR, 0);
  1978. WREG32(CP_ME_RAM_WADDR, 0);
  1979. WREG32(CP_ME_RAM_RADDR, 0);
  1980. return 0;
  1981. }
  1982. int r600_cp_start(struct radeon_device *rdev)
  1983. {
  1984. int r;
  1985. uint32_t cp_me;
  1986. r = radeon_ring_lock(rdev, 7);
  1987. if (r) {
  1988. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1989. return r;
  1990. }
  1991. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1992. radeon_ring_write(rdev, 0x1);
  1993. if (rdev->family >= CHIP_RV770) {
  1994. radeon_ring_write(rdev, 0x0);
  1995. radeon_ring_write(rdev, rdev->config.rv770.max_hw_contexts - 1);
  1996. } else {
  1997. radeon_ring_write(rdev, 0x3);
  1998. radeon_ring_write(rdev, rdev->config.r600.max_hw_contexts - 1);
  1999. }
  2000. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  2001. radeon_ring_write(rdev, 0);
  2002. radeon_ring_write(rdev, 0);
  2003. radeon_ring_unlock_commit(rdev);
  2004. cp_me = 0xff;
  2005. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  2006. return 0;
  2007. }
  2008. int r600_cp_resume(struct radeon_device *rdev)
  2009. {
  2010. u32 tmp;
  2011. u32 rb_bufsz;
  2012. int r;
  2013. /* Reset cp */
  2014. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2015. RREG32(GRBM_SOFT_RESET);
  2016. mdelay(15);
  2017. WREG32(GRBM_SOFT_RESET, 0);
  2018. /* Set ring buffer size */
  2019. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  2020. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2021. #ifdef __BIG_ENDIAN
  2022. tmp |= BUF_SWAP_32BIT;
  2023. #endif
  2024. WREG32(CP_RB_CNTL, tmp);
  2025. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  2026. /* Set the write pointer delay */
  2027. WREG32(CP_RB_WPTR_DELAY, 0);
  2028. /* Initialize the ring buffer's read and write pointers */
  2029. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  2030. WREG32(CP_RB_RPTR_WR, 0);
  2031. WREG32(CP_RB_WPTR, 0);
  2032. /* set the wb address whether it's enabled or not */
  2033. WREG32(CP_RB_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  2034. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  2035. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  2036. if (rdev->wb.enabled)
  2037. WREG32(SCRATCH_UMSK, 0xff);
  2038. else {
  2039. tmp |= RB_NO_UPDATE;
  2040. WREG32(SCRATCH_UMSK, 0);
  2041. }
  2042. mdelay(1);
  2043. WREG32(CP_RB_CNTL, tmp);
  2044. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  2045. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  2046. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  2047. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  2048. r600_cp_start(rdev);
  2049. rdev->cp.ready = true;
  2050. r = radeon_ring_test(rdev);
  2051. if (r) {
  2052. rdev->cp.ready = false;
  2053. return r;
  2054. }
  2055. return 0;
  2056. }
  2057. void r600_cp_commit(struct radeon_device *rdev)
  2058. {
  2059. WREG32(CP_RB_WPTR, rdev->cp.wptr);
  2060. (void)RREG32(CP_RB_WPTR);
  2061. }
  2062. void r600_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2063. {
  2064. u32 rb_bufsz;
  2065. /* Align ring size */
  2066. rb_bufsz = drm_order(ring_size / 8);
  2067. ring_size = (1 << (rb_bufsz + 1)) * 4;
  2068. rdev->cp.ring_size = ring_size;
  2069. rdev->cp.align_mask = 16 - 1;
  2070. }
  2071. void r600_cp_fini(struct radeon_device *rdev)
  2072. {
  2073. r600_cp_stop(rdev);
  2074. radeon_ring_fini(rdev);
  2075. }
  2076. /*
  2077. * GPU scratch registers helpers function.
  2078. */
  2079. void r600_scratch_init(struct radeon_device *rdev)
  2080. {
  2081. int i;
  2082. rdev->scratch.num_reg = 7;
  2083. rdev->scratch.reg_base = SCRATCH_REG0;
  2084. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2085. rdev->scratch.free[i] = true;
  2086. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  2087. }
  2088. }
  2089. int r600_ring_test(struct radeon_device *rdev)
  2090. {
  2091. uint32_t scratch;
  2092. uint32_t tmp = 0;
  2093. unsigned i;
  2094. int r;
  2095. r = radeon_scratch_get(rdev, &scratch);
  2096. if (r) {
  2097. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2098. return r;
  2099. }
  2100. WREG32(scratch, 0xCAFEDEAD);
  2101. r = radeon_ring_lock(rdev, 3);
  2102. if (r) {
  2103. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2104. radeon_scratch_free(rdev, scratch);
  2105. return r;
  2106. }
  2107. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2108. radeon_ring_write(rdev, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2109. radeon_ring_write(rdev, 0xDEADBEEF);
  2110. radeon_ring_unlock_commit(rdev);
  2111. for (i = 0; i < rdev->usec_timeout; i++) {
  2112. tmp = RREG32(scratch);
  2113. if (tmp == 0xDEADBEEF)
  2114. break;
  2115. DRM_UDELAY(1);
  2116. }
  2117. if (i < rdev->usec_timeout) {
  2118. DRM_INFO("ring test succeeded in %d usecs\n", i);
  2119. } else {
  2120. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  2121. scratch, tmp);
  2122. r = -EINVAL;
  2123. }
  2124. radeon_scratch_free(rdev, scratch);
  2125. return r;
  2126. }
  2127. void r600_fence_ring_emit(struct radeon_device *rdev,
  2128. struct radeon_fence *fence)
  2129. {
  2130. if (rdev->wb.use_event) {
  2131. u64 addr = rdev->wb.gpu_addr + R600_WB_EVENT_OFFSET +
  2132. (u64)(rdev->fence_drv.scratch_reg - rdev->scratch.reg_base);
  2133. /* EVENT_WRITE_EOP - flush caches, send int */
  2134. radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2135. radeon_ring_write(rdev, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  2136. radeon_ring_write(rdev, addr & 0xffffffff);
  2137. radeon_ring_write(rdev, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  2138. radeon_ring_write(rdev, fence->seq);
  2139. radeon_ring_write(rdev, 0);
  2140. } else {
  2141. radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE, 0));
  2142. radeon_ring_write(rdev, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
  2143. /* wait for 3D idle clean */
  2144. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2145. radeon_ring_write(rdev, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2146. radeon_ring_write(rdev, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  2147. /* Emit fence sequence & fire IRQ */
  2148. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2149. radeon_ring_write(rdev, ((rdev->fence_drv.scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2150. radeon_ring_write(rdev, fence->seq);
  2151. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  2152. radeon_ring_write(rdev, PACKET0(CP_INT_STATUS, 0));
  2153. radeon_ring_write(rdev, RB_INT_STAT);
  2154. }
  2155. }
  2156. int r600_copy_blit(struct radeon_device *rdev,
  2157. uint64_t src_offset, uint64_t dst_offset,
  2158. unsigned num_pages, struct radeon_fence *fence)
  2159. {
  2160. int r;
  2161. mutex_lock(&rdev->r600_blit.mutex);
  2162. rdev->r600_blit.vb_ib = NULL;
  2163. r = r600_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
  2164. if (r) {
  2165. if (rdev->r600_blit.vb_ib)
  2166. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  2167. mutex_unlock(&rdev->r600_blit.mutex);
  2168. return r;
  2169. }
  2170. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
  2171. r600_blit_done_copy(rdev, fence);
  2172. mutex_unlock(&rdev->r600_blit.mutex);
  2173. return 0;
  2174. }
  2175. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  2176. uint32_t tiling_flags, uint32_t pitch,
  2177. uint32_t offset, uint32_t obj_size)
  2178. {
  2179. /* FIXME: implement */
  2180. return 0;
  2181. }
  2182. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  2183. {
  2184. /* FIXME: implement */
  2185. }
  2186. bool r600_card_posted(struct radeon_device *rdev)
  2187. {
  2188. uint32_t reg;
  2189. /* first check CRTCs */
  2190. reg = RREG32(D1CRTC_CONTROL) |
  2191. RREG32(D2CRTC_CONTROL);
  2192. if (reg & CRTC_EN)
  2193. return true;
  2194. /* then check MEM_SIZE, in case the crtcs are off */
  2195. if (RREG32(CONFIG_MEMSIZE))
  2196. return true;
  2197. return false;
  2198. }
  2199. int r600_startup(struct radeon_device *rdev)
  2200. {
  2201. int r;
  2202. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2203. r = r600_init_microcode(rdev);
  2204. if (r) {
  2205. DRM_ERROR("Failed to load firmware!\n");
  2206. return r;
  2207. }
  2208. }
  2209. r600_mc_program(rdev);
  2210. if (rdev->flags & RADEON_IS_AGP) {
  2211. r600_agp_enable(rdev);
  2212. } else {
  2213. r = r600_pcie_gart_enable(rdev);
  2214. if (r)
  2215. return r;
  2216. }
  2217. r600_gpu_init(rdev);
  2218. r = r600_blit_init(rdev);
  2219. if (r) {
  2220. r600_blit_fini(rdev);
  2221. rdev->asic->copy = NULL;
  2222. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2223. }
  2224. /* allocate wb buffer */
  2225. r = radeon_wb_init(rdev);
  2226. if (r)
  2227. return r;
  2228. /* Enable IRQ */
  2229. r = r600_irq_init(rdev);
  2230. if (r) {
  2231. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2232. radeon_irq_kms_fini(rdev);
  2233. return r;
  2234. }
  2235. r600_irq_set(rdev);
  2236. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  2237. if (r)
  2238. return r;
  2239. r = r600_cp_load_microcode(rdev);
  2240. if (r)
  2241. return r;
  2242. r = r600_cp_resume(rdev);
  2243. if (r)
  2244. return r;
  2245. return 0;
  2246. }
  2247. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  2248. {
  2249. uint32_t temp;
  2250. temp = RREG32(CONFIG_CNTL);
  2251. if (state == false) {
  2252. temp &= ~(1<<0);
  2253. temp |= (1<<1);
  2254. } else {
  2255. temp &= ~(1<<1);
  2256. }
  2257. WREG32(CONFIG_CNTL, temp);
  2258. }
  2259. int r600_resume(struct radeon_device *rdev)
  2260. {
  2261. int r;
  2262. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  2263. * posting will perform necessary task to bring back GPU into good
  2264. * shape.
  2265. */
  2266. /* post card */
  2267. atom_asic_init(rdev->mode_info.atom_context);
  2268. r = r600_startup(rdev);
  2269. if (r) {
  2270. DRM_ERROR("r600 startup failed on resume\n");
  2271. return r;
  2272. }
  2273. r = r600_ib_test(rdev);
  2274. if (r) {
  2275. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  2276. return r;
  2277. }
  2278. r = r600_audio_init(rdev);
  2279. if (r) {
  2280. DRM_ERROR("radeon: audio resume failed\n");
  2281. return r;
  2282. }
  2283. return r;
  2284. }
  2285. int r600_suspend(struct radeon_device *rdev)
  2286. {
  2287. int r;
  2288. r600_audio_fini(rdev);
  2289. /* FIXME: we should wait for ring to be empty */
  2290. r600_cp_stop(rdev);
  2291. rdev->cp.ready = false;
  2292. r600_irq_suspend(rdev);
  2293. radeon_wb_disable(rdev);
  2294. r600_pcie_gart_disable(rdev);
  2295. /* unpin shaders bo */
  2296. if (rdev->r600_blit.shader_obj) {
  2297. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  2298. if (!r) {
  2299. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  2300. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  2301. }
  2302. }
  2303. return 0;
  2304. }
  2305. /* Plan is to move initialization in that function and use
  2306. * helper function so that radeon_device_init pretty much
  2307. * do nothing more than calling asic specific function. This
  2308. * should also allow to remove a bunch of callback function
  2309. * like vram_info.
  2310. */
  2311. int r600_init(struct radeon_device *rdev)
  2312. {
  2313. int r;
  2314. r = radeon_dummy_page_init(rdev);
  2315. if (r)
  2316. return r;
  2317. if (r600_debugfs_mc_info_init(rdev)) {
  2318. DRM_ERROR("Failed to register debugfs file for mc !\n");
  2319. }
  2320. /* This don't do much */
  2321. r = radeon_gem_init(rdev);
  2322. if (r)
  2323. return r;
  2324. /* Read BIOS */
  2325. if (!radeon_get_bios(rdev)) {
  2326. if (ASIC_IS_AVIVO(rdev))
  2327. return -EINVAL;
  2328. }
  2329. /* Must be an ATOMBIOS */
  2330. if (!rdev->is_atom_bios) {
  2331. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  2332. return -EINVAL;
  2333. }
  2334. r = radeon_atombios_init(rdev);
  2335. if (r)
  2336. return r;
  2337. /* Post card if necessary */
  2338. if (!r600_card_posted(rdev)) {
  2339. if (!rdev->bios) {
  2340. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2341. return -EINVAL;
  2342. }
  2343. DRM_INFO("GPU not posted. posting now...\n");
  2344. atom_asic_init(rdev->mode_info.atom_context);
  2345. }
  2346. /* Initialize scratch registers */
  2347. r600_scratch_init(rdev);
  2348. /* Initialize surface registers */
  2349. radeon_surface_init(rdev);
  2350. /* Initialize clocks */
  2351. radeon_get_clock_info(rdev->ddev);
  2352. /* Fence driver */
  2353. r = radeon_fence_driver_init(rdev);
  2354. if (r)
  2355. return r;
  2356. if (rdev->flags & RADEON_IS_AGP) {
  2357. r = radeon_agp_init(rdev);
  2358. if (r)
  2359. radeon_agp_disable(rdev);
  2360. }
  2361. r = r600_mc_init(rdev);
  2362. if (r)
  2363. return r;
  2364. /* Memory manager */
  2365. r = radeon_bo_init(rdev);
  2366. if (r)
  2367. return r;
  2368. r = radeon_irq_kms_init(rdev);
  2369. if (r)
  2370. return r;
  2371. rdev->cp.ring_obj = NULL;
  2372. r600_ring_init(rdev, 1024 * 1024);
  2373. rdev->ih.ring_obj = NULL;
  2374. r600_ih_ring_init(rdev, 64 * 1024);
  2375. r = r600_pcie_gart_init(rdev);
  2376. if (r)
  2377. return r;
  2378. rdev->accel_working = true;
  2379. r = r600_startup(rdev);
  2380. if (r) {
  2381. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2382. r600_cp_fini(rdev);
  2383. r600_irq_fini(rdev);
  2384. radeon_wb_fini(rdev);
  2385. radeon_irq_kms_fini(rdev);
  2386. r600_pcie_gart_fini(rdev);
  2387. rdev->accel_working = false;
  2388. }
  2389. if (rdev->accel_working) {
  2390. r = radeon_ib_pool_init(rdev);
  2391. if (r) {
  2392. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2393. rdev->accel_working = false;
  2394. } else {
  2395. r = r600_ib_test(rdev);
  2396. if (r) {
  2397. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  2398. rdev->accel_working = false;
  2399. }
  2400. }
  2401. }
  2402. r = r600_audio_init(rdev);
  2403. if (r)
  2404. return r; /* TODO error handling */
  2405. return 0;
  2406. }
  2407. void r600_fini(struct radeon_device *rdev)
  2408. {
  2409. r600_audio_fini(rdev);
  2410. r600_blit_fini(rdev);
  2411. r600_cp_fini(rdev);
  2412. r600_irq_fini(rdev);
  2413. radeon_wb_fini(rdev);
  2414. radeon_irq_kms_fini(rdev);
  2415. r600_pcie_gart_fini(rdev);
  2416. radeon_agp_fini(rdev);
  2417. radeon_gem_fini(rdev);
  2418. radeon_fence_driver_fini(rdev);
  2419. radeon_bo_fini(rdev);
  2420. radeon_atombios_fini(rdev);
  2421. kfree(rdev->bios);
  2422. rdev->bios = NULL;
  2423. radeon_dummy_page_fini(rdev);
  2424. }
  2425. /*
  2426. * CS stuff
  2427. */
  2428. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2429. {
  2430. /* FIXME: implement */
  2431. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2432. radeon_ring_write(rdev, ib->gpu_addr & 0xFFFFFFFC);
  2433. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  2434. radeon_ring_write(rdev, ib->length_dw);
  2435. }
  2436. int r600_ib_test(struct radeon_device *rdev)
  2437. {
  2438. struct radeon_ib *ib;
  2439. uint32_t scratch;
  2440. uint32_t tmp = 0;
  2441. unsigned i;
  2442. int r;
  2443. r = radeon_scratch_get(rdev, &scratch);
  2444. if (r) {
  2445. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2446. return r;
  2447. }
  2448. WREG32(scratch, 0xCAFEDEAD);
  2449. r = radeon_ib_get(rdev, &ib);
  2450. if (r) {
  2451. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2452. return r;
  2453. }
  2454. ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  2455. ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2456. ib->ptr[2] = 0xDEADBEEF;
  2457. ib->ptr[3] = PACKET2(0);
  2458. ib->ptr[4] = PACKET2(0);
  2459. ib->ptr[5] = PACKET2(0);
  2460. ib->ptr[6] = PACKET2(0);
  2461. ib->ptr[7] = PACKET2(0);
  2462. ib->ptr[8] = PACKET2(0);
  2463. ib->ptr[9] = PACKET2(0);
  2464. ib->ptr[10] = PACKET2(0);
  2465. ib->ptr[11] = PACKET2(0);
  2466. ib->ptr[12] = PACKET2(0);
  2467. ib->ptr[13] = PACKET2(0);
  2468. ib->ptr[14] = PACKET2(0);
  2469. ib->ptr[15] = PACKET2(0);
  2470. ib->length_dw = 16;
  2471. r = radeon_ib_schedule(rdev, ib);
  2472. if (r) {
  2473. radeon_scratch_free(rdev, scratch);
  2474. radeon_ib_free(rdev, &ib);
  2475. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2476. return r;
  2477. }
  2478. r = radeon_fence_wait(ib->fence, false);
  2479. if (r) {
  2480. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2481. return r;
  2482. }
  2483. for (i = 0; i < rdev->usec_timeout; i++) {
  2484. tmp = RREG32(scratch);
  2485. if (tmp == 0xDEADBEEF)
  2486. break;
  2487. DRM_UDELAY(1);
  2488. }
  2489. if (i < rdev->usec_timeout) {
  2490. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2491. } else {
  2492. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  2493. scratch, tmp);
  2494. r = -EINVAL;
  2495. }
  2496. radeon_scratch_free(rdev, scratch);
  2497. radeon_ib_free(rdev, &ib);
  2498. return r;
  2499. }
  2500. /*
  2501. * Interrupts
  2502. *
  2503. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  2504. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  2505. * writing to the ring and the GPU consuming, the GPU writes to the ring
  2506. * and host consumes. As the host irq handler processes interrupts, it
  2507. * increments the rptr. When the rptr catches up with the wptr, all the
  2508. * current interrupts have been processed.
  2509. */
  2510. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2511. {
  2512. u32 rb_bufsz;
  2513. /* Align ring size */
  2514. rb_bufsz = drm_order(ring_size / 4);
  2515. ring_size = (1 << rb_bufsz) * 4;
  2516. rdev->ih.ring_size = ring_size;
  2517. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  2518. rdev->ih.rptr = 0;
  2519. }
  2520. static int r600_ih_ring_alloc(struct radeon_device *rdev)
  2521. {
  2522. int r;
  2523. /* Allocate ring buffer */
  2524. if (rdev->ih.ring_obj == NULL) {
  2525. r = radeon_bo_create(rdev, NULL, rdev->ih.ring_size,
  2526. true,
  2527. RADEON_GEM_DOMAIN_GTT,
  2528. &rdev->ih.ring_obj);
  2529. if (r) {
  2530. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  2531. return r;
  2532. }
  2533. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2534. if (unlikely(r != 0))
  2535. return r;
  2536. r = radeon_bo_pin(rdev->ih.ring_obj,
  2537. RADEON_GEM_DOMAIN_GTT,
  2538. &rdev->ih.gpu_addr);
  2539. if (r) {
  2540. radeon_bo_unreserve(rdev->ih.ring_obj);
  2541. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  2542. return r;
  2543. }
  2544. r = radeon_bo_kmap(rdev->ih.ring_obj,
  2545. (void **)&rdev->ih.ring);
  2546. radeon_bo_unreserve(rdev->ih.ring_obj);
  2547. if (r) {
  2548. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  2549. return r;
  2550. }
  2551. }
  2552. return 0;
  2553. }
  2554. static void r600_ih_ring_fini(struct radeon_device *rdev)
  2555. {
  2556. int r;
  2557. if (rdev->ih.ring_obj) {
  2558. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2559. if (likely(r == 0)) {
  2560. radeon_bo_kunmap(rdev->ih.ring_obj);
  2561. radeon_bo_unpin(rdev->ih.ring_obj);
  2562. radeon_bo_unreserve(rdev->ih.ring_obj);
  2563. }
  2564. radeon_bo_unref(&rdev->ih.ring_obj);
  2565. rdev->ih.ring = NULL;
  2566. rdev->ih.ring_obj = NULL;
  2567. }
  2568. }
  2569. void r600_rlc_stop(struct radeon_device *rdev)
  2570. {
  2571. if ((rdev->family >= CHIP_RV770) &&
  2572. (rdev->family <= CHIP_RV740)) {
  2573. /* r7xx asics need to soft reset RLC before halting */
  2574. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  2575. RREG32(SRBM_SOFT_RESET);
  2576. udelay(15000);
  2577. WREG32(SRBM_SOFT_RESET, 0);
  2578. RREG32(SRBM_SOFT_RESET);
  2579. }
  2580. WREG32(RLC_CNTL, 0);
  2581. }
  2582. static void r600_rlc_start(struct radeon_device *rdev)
  2583. {
  2584. WREG32(RLC_CNTL, RLC_ENABLE);
  2585. }
  2586. static int r600_rlc_init(struct radeon_device *rdev)
  2587. {
  2588. u32 i;
  2589. const __be32 *fw_data;
  2590. if (!rdev->rlc_fw)
  2591. return -EINVAL;
  2592. r600_rlc_stop(rdev);
  2593. WREG32(RLC_HB_BASE, 0);
  2594. WREG32(RLC_HB_CNTL, 0);
  2595. WREG32(RLC_HB_RPTR, 0);
  2596. WREG32(RLC_HB_WPTR, 0);
  2597. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  2598. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  2599. WREG32(RLC_MC_CNTL, 0);
  2600. WREG32(RLC_UCODE_CNTL, 0);
  2601. fw_data = (const __be32 *)rdev->rlc_fw->data;
  2602. if (rdev->family >= CHIP_CEDAR) {
  2603. for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
  2604. WREG32(RLC_UCODE_ADDR, i);
  2605. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2606. }
  2607. } else if (rdev->family >= CHIP_RV770) {
  2608. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  2609. WREG32(RLC_UCODE_ADDR, i);
  2610. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2611. }
  2612. } else {
  2613. for (i = 0; i < RLC_UCODE_SIZE; i++) {
  2614. WREG32(RLC_UCODE_ADDR, i);
  2615. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2616. }
  2617. }
  2618. WREG32(RLC_UCODE_ADDR, 0);
  2619. r600_rlc_start(rdev);
  2620. return 0;
  2621. }
  2622. static void r600_enable_interrupts(struct radeon_device *rdev)
  2623. {
  2624. u32 ih_cntl = RREG32(IH_CNTL);
  2625. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2626. ih_cntl |= ENABLE_INTR;
  2627. ih_rb_cntl |= IH_RB_ENABLE;
  2628. WREG32(IH_CNTL, ih_cntl);
  2629. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2630. rdev->ih.enabled = true;
  2631. }
  2632. void r600_disable_interrupts(struct radeon_device *rdev)
  2633. {
  2634. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2635. u32 ih_cntl = RREG32(IH_CNTL);
  2636. ih_rb_cntl &= ~IH_RB_ENABLE;
  2637. ih_cntl &= ~ENABLE_INTR;
  2638. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2639. WREG32(IH_CNTL, ih_cntl);
  2640. /* set rptr, wptr to 0 */
  2641. WREG32(IH_RB_RPTR, 0);
  2642. WREG32(IH_RB_WPTR, 0);
  2643. rdev->ih.enabled = false;
  2644. rdev->ih.wptr = 0;
  2645. rdev->ih.rptr = 0;
  2646. }
  2647. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  2648. {
  2649. u32 tmp;
  2650. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2651. WREG32(GRBM_INT_CNTL, 0);
  2652. WREG32(DxMODE_INT_MASK, 0);
  2653. if (ASIC_IS_DCE3(rdev)) {
  2654. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  2655. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  2656. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2657. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2658. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2659. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2660. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2661. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2662. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2663. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2664. if (ASIC_IS_DCE32(rdev)) {
  2665. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2666. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2667. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2668. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2669. }
  2670. } else {
  2671. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2672. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2673. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2674. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2675. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2676. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2677. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2678. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2679. }
  2680. }
  2681. int r600_irq_init(struct radeon_device *rdev)
  2682. {
  2683. int ret = 0;
  2684. int rb_bufsz;
  2685. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  2686. /* allocate ring */
  2687. ret = r600_ih_ring_alloc(rdev);
  2688. if (ret)
  2689. return ret;
  2690. /* disable irqs */
  2691. r600_disable_interrupts(rdev);
  2692. /* init rlc */
  2693. ret = r600_rlc_init(rdev);
  2694. if (ret) {
  2695. r600_ih_ring_fini(rdev);
  2696. return ret;
  2697. }
  2698. /* setup interrupt control */
  2699. /* set dummy read address to ring address */
  2700. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  2701. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  2702. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  2703. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  2704. */
  2705. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  2706. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  2707. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  2708. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  2709. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  2710. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  2711. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  2712. IH_WPTR_OVERFLOW_CLEAR |
  2713. (rb_bufsz << 1));
  2714. if (rdev->wb.enabled)
  2715. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  2716. /* set the writeback address whether it's enabled or not */
  2717. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  2718. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  2719. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2720. /* set rptr, wptr to 0 */
  2721. WREG32(IH_RB_RPTR, 0);
  2722. WREG32(IH_RB_WPTR, 0);
  2723. /* Default settings for IH_CNTL (disabled at first) */
  2724. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  2725. /* RPTR_REARM only works if msi's are enabled */
  2726. if (rdev->msi_enabled)
  2727. ih_cntl |= RPTR_REARM;
  2728. #ifdef __BIG_ENDIAN
  2729. ih_cntl |= IH_MC_SWAP(IH_MC_SWAP_32BIT);
  2730. #endif
  2731. WREG32(IH_CNTL, ih_cntl);
  2732. /* force the active interrupt state to all disabled */
  2733. if (rdev->family >= CHIP_CEDAR)
  2734. evergreen_disable_interrupt_state(rdev);
  2735. else
  2736. r600_disable_interrupt_state(rdev);
  2737. /* enable irqs */
  2738. r600_enable_interrupts(rdev);
  2739. return ret;
  2740. }
  2741. void r600_irq_suspend(struct radeon_device *rdev)
  2742. {
  2743. r600_irq_disable(rdev);
  2744. r600_rlc_stop(rdev);
  2745. }
  2746. void r600_irq_fini(struct radeon_device *rdev)
  2747. {
  2748. r600_irq_suspend(rdev);
  2749. r600_ih_ring_fini(rdev);
  2750. }
  2751. int r600_irq_set(struct radeon_device *rdev)
  2752. {
  2753. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2754. u32 mode_int = 0;
  2755. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  2756. u32 grbm_int_cntl = 0;
  2757. u32 hdmi1, hdmi2;
  2758. if (!rdev->irq.installed) {
  2759. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  2760. return -EINVAL;
  2761. }
  2762. /* don't enable anything if the ih is disabled */
  2763. if (!rdev->ih.enabled) {
  2764. r600_disable_interrupts(rdev);
  2765. /* force the active interrupt state to all disabled */
  2766. r600_disable_interrupt_state(rdev);
  2767. return 0;
  2768. }
  2769. hdmi1 = RREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2770. if (ASIC_IS_DCE3(rdev)) {
  2771. hdmi2 = RREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2772. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2773. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2774. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2775. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2776. if (ASIC_IS_DCE32(rdev)) {
  2777. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2778. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2779. }
  2780. } else {
  2781. hdmi2 = RREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2782. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2783. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2784. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2785. }
  2786. if (rdev->irq.sw_int) {
  2787. DRM_DEBUG("r600_irq_set: sw int\n");
  2788. cp_int_cntl |= RB_INT_ENABLE;
  2789. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2790. }
  2791. if (rdev->irq.crtc_vblank_int[0]) {
  2792. DRM_DEBUG("r600_irq_set: vblank 0\n");
  2793. mode_int |= D1MODE_VBLANK_INT_MASK;
  2794. }
  2795. if (rdev->irq.crtc_vblank_int[1]) {
  2796. DRM_DEBUG("r600_irq_set: vblank 1\n");
  2797. mode_int |= D2MODE_VBLANK_INT_MASK;
  2798. }
  2799. if (rdev->irq.hpd[0]) {
  2800. DRM_DEBUG("r600_irq_set: hpd 1\n");
  2801. hpd1 |= DC_HPDx_INT_EN;
  2802. }
  2803. if (rdev->irq.hpd[1]) {
  2804. DRM_DEBUG("r600_irq_set: hpd 2\n");
  2805. hpd2 |= DC_HPDx_INT_EN;
  2806. }
  2807. if (rdev->irq.hpd[2]) {
  2808. DRM_DEBUG("r600_irq_set: hpd 3\n");
  2809. hpd3 |= DC_HPDx_INT_EN;
  2810. }
  2811. if (rdev->irq.hpd[3]) {
  2812. DRM_DEBUG("r600_irq_set: hpd 4\n");
  2813. hpd4 |= DC_HPDx_INT_EN;
  2814. }
  2815. if (rdev->irq.hpd[4]) {
  2816. DRM_DEBUG("r600_irq_set: hpd 5\n");
  2817. hpd5 |= DC_HPDx_INT_EN;
  2818. }
  2819. if (rdev->irq.hpd[5]) {
  2820. DRM_DEBUG("r600_irq_set: hpd 6\n");
  2821. hpd6 |= DC_HPDx_INT_EN;
  2822. }
  2823. if (rdev->irq.hdmi[0]) {
  2824. DRM_DEBUG("r600_irq_set: hdmi 1\n");
  2825. hdmi1 |= R600_HDMI_INT_EN;
  2826. }
  2827. if (rdev->irq.hdmi[1]) {
  2828. DRM_DEBUG("r600_irq_set: hdmi 2\n");
  2829. hdmi2 |= R600_HDMI_INT_EN;
  2830. }
  2831. if (rdev->irq.gui_idle) {
  2832. DRM_DEBUG("gui idle\n");
  2833. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2834. }
  2835. WREG32(CP_INT_CNTL, cp_int_cntl);
  2836. WREG32(DxMODE_INT_MASK, mode_int);
  2837. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2838. WREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, hdmi1);
  2839. if (ASIC_IS_DCE3(rdev)) {
  2840. WREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, hdmi2);
  2841. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2842. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2843. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2844. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2845. if (ASIC_IS_DCE32(rdev)) {
  2846. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2847. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2848. }
  2849. } else {
  2850. WREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, hdmi2);
  2851. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  2852. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  2853. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  2854. }
  2855. return 0;
  2856. }
  2857. static inline void r600_irq_ack(struct radeon_device *rdev,
  2858. u32 *disp_int,
  2859. u32 *disp_int_cont,
  2860. u32 *disp_int_cont2)
  2861. {
  2862. u32 tmp;
  2863. if (ASIC_IS_DCE3(rdev)) {
  2864. *disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  2865. *disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  2866. *disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  2867. } else {
  2868. *disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2869. *disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2870. *disp_int_cont2 = 0;
  2871. }
  2872. if (*disp_int & LB_D1_VBLANK_INTERRUPT)
  2873. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2874. if (*disp_int & LB_D1_VLINE_INTERRUPT)
  2875. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2876. if (*disp_int & LB_D2_VBLANK_INTERRUPT)
  2877. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2878. if (*disp_int & LB_D2_VLINE_INTERRUPT)
  2879. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2880. if (*disp_int & DC_HPD1_INTERRUPT) {
  2881. if (ASIC_IS_DCE3(rdev)) {
  2882. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2883. tmp |= DC_HPDx_INT_ACK;
  2884. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2885. } else {
  2886. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  2887. tmp |= DC_HPDx_INT_ACK;
  2888. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2889. }
  2890. }
  2891. if (*disp_int & DC_HPD2_INTERRUPT) {
  2892. if (ASIC_IS_DCE3(rdev)) {
  2893. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2894. tmp |= DC_HPDx_INT_ACK;
  2895. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2896. } else {
  2897. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  2898. tmp |= DC_HPDx_INT_ACK;
  2899. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2900. }
  2901. }
  2902. if (*disp_int_cont & DC_HPD3_INTERRUPT) {
  2903. if (ASIC_IS_DCE3(rdev)) {
  2904. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2905. tmp |= DC_HPDx_INT_ACK;
  2906. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2907. } else {
  2908. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  2909. tmp |= DC_HPDx_INT_ACK;
  2910. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2911. }
  2912. }
  2913. if (*disp_int_cont & DC_HPD4_INTERRUPT) {
  2914. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2915. tmp |= DC_HPDx_INT_ACK;
  2916. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2917. }
  2918. if (ASIC_IS_DCE32(rdev)) {
  2919. if (*disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2920. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2921. tmp |= DC_HPDx_INT_ACK;
  2922. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2923. }
  2924. if (*disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2925. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2926. tmp |= DC_HPDx_INT_ACK;
  2927. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2928. }
  2929. }
  2930. if (RREG32(R600_HDMI_BLOCK1 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2931. WREG32_P(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2932. }
  2933. if (ASIC_IS_DCE3(rdev)) {
  2934. if (RREG32(R600_HDMI_BLOCK3 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2935. WREG32_P(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2936. }
  2937. } else {
  2938. if (RREG32(R600_HDMI_BLOCK2 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2939. WREG32_P(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2940. }
  2941. }
  2942. }
  2943. void r600_irq_disable(struct radeon_device *rdev)
  2944. {
  2945. u32 disp_int, disp_int_cont, disp_int_cont2;
  2946. r600_disable_interrupts(rdev);
  2947. /* Wait and acknowledge irq */
  2948. mdelay(1);
  2949. r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
  2950. r600_disable_interrupt_state(rdev);
  2951. }
  2952. static inline u32 r600_get_ih_wptr(struct radeon_device *rdev)
  2953. {
  2954. u32 wptr, tmp;
  2955. if (rdev->wb.enabled)
  2956. wptr = rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4];
  2957. else
  2958. wptr = RREG32(IH_RB_WPTR);
  2959. if (wptr & RB_OVERFLOW) {
  2960. /* When a ring buffer overflow happen start parsing interrupt
  2961. * from the last not overwritten vector (wptr + 16). Hopefully
  2962. * this should allow us to catchup.
  2963. */
  2964. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2965. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2966. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2967. tmp = RREG32(IH_RB_CNTL);
  2968. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2969. WREG32(IH_RB_CNTL, tmp);
  2970. }
  2971. return (wptr & rdev->ih.ptr_mask);
  2972. }
  2973. /* r600 IV Ring
  2974. * Each IV ring entry is 128 bits:
  2975. * [7:0] - interrupt source id
  2976. * [31:8] - reserved
  2977. * [59:32] - interrupt source data
  2978. * [127:60] - reserved
  2979. *
  2980. * The basic interrupt vector entries
  2981. * are decoded as follows:
  2982. * src_id src_data description
  2983. * 1 0 D1 Vblank
  2984. * 1 1 D1 Vline
  2985. * 5 0 D2 Vblank
  2986. * 5 1 D2 Vline
  2987. * 19 0 FP Hot plug detection A
  2988. * 19 1 FP Hot plug detection B
  2989. * 19 2 DAC A auto-detection
  2990. * 19 3 DAC B auto-detection
  2991. * 21 4 HDMI block A
  2992. * 21 5 HDMI block B
  2993. * 176 - CP_INT RB
  2994. * 177 - CP_INT IB1
  2995. * 178 - CP_INT IB2
  2996. * 181 - EOP Interrupt
  2997. * 233 - GUI Idle
  2998. *
  2999. * Note, these are based on r600 and may need to be
  3000. * adjusted or added to on newer asics
  3001. */
  3002. int r600_irq_process(struct radeon_device *rdev)
  3003. {
  3004. u32 wptr = r600_get_ih_wptr(rdev);
  3005. u32 rptr = rdev->ih.rptr;
  3006. u32 src_id, src_data;
  3007. u32 ring_index, disp_int, disp_int_cont, disp_int_cont2;
  3008. unsigned long flags;
  3009. bool queue_hotplug = false;
  3010. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3011. if (!rdev->ih.enabled)
  3012. return IRQ_NONE;
  3013. spin_lock_irqsave(&rdev->ih.lock, flags);
  3014. if (rptr == wptr) {
  3015. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3016. return IRQ_NONE;
  3017. }
  3018. if (rdev->shutdown) {
  3019. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3020. return IRQ_NONE;
  3021. }
  3022. restart_ih:
  3023. /* display interrupts */
  3024. r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
  3025. rdev->ih.wptr = wptr;
  3026. while (rptr != wptr) {
  3027. /* wptr/rptr are in bytes! */
  3028. ring_index = rptr / 4;
  3029. src_id = rdev->ih.ring[ring_index] & 0xff;
  3030. src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
  3031. switch (src_id) {
  3032. case 1: /* D1 vblank/vline */
  3033. switch (src_data) {
  3034. case 0: /* D1 vblank */
  3035. if (disp_int & LB_D1_VBLANK_INTERRUPT) {
  3036. drm_handle_vblank(rdev->ddev, 0);
  3037. rdev->pm.vblank_sync = true;
  3038. wake_up(&rdev->irq.vblank_queue);
  3039. disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3040. DRM_DEBUG("IH: D1 vblank\n");
  3041. }
  3042. break;
  3043. case 1: /* D1 vline */
  3044. if (disp_int & LB_D1_VLINE_INTERRUPT) {
  3045. disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3046. DRM_DEBUG("IH: D1 vline\n");
  3047. }
  3048. break;
  3049. default:
  3050. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3051. break;
  3052. }
  3053. break;
  3054. case 5: /* D2 vblank/vline */
  3055. switch (src_data) {
  3056. case 0: /* D2 vblank */
  3057. if (disp_int & LB_D2_VBLANK_INTERRUPT) {
  3058. drm_handle_vblank(rdev->ddev, 1);
  3059. rdev->pm.vblank_sync = true;
  3060. wake_up(&rdev->irq.vblank_queue);
  3061. disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  3062. DRM_DEBUG("IH: D2 vblank\n");
  3063. }
  3064. break;
  3065. case 1: /* D1 vline */
  3066. if (disp_int & LB_D2_VLINE_INTERRUPT) {
  3067. disp_int &= ~LB_D2_VLINE_INTERRUPT;
  3068. DRM_DEBUG("IH: D2 vline\n");
  3069. }
  3070. break;
  3071. default:
  3072. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3073. break;
  3074. }
  3075. break;
  3076. case 19: /* HPD/DAC hotplug */
  3077. switch (src_data) {
  3078. case 0:
  3079. if (disp_int & DC_HPD1_INTERRUPT) {
  3080. disp_int &= ~DC_HPD1_INTERRUPT;
  3081. queue_hotplug = true;
  3082. DRM_DEBUG("IH: HPD1\n");
  3083. }
  3084. break;
  3085. case 1:
  3086. if (disp_int & DC_HPD2_INTERRUPT) {
  3087. disp_int &= ~DC_HPD2_INTERRUPT;
  3088. queue_hotplug = true;
  3089. DRM_DEBUG("IH: HPD2\n");
  3090. }
  3091. break;
  3092. case 4:
  3093. if (disp_int_cont & DC_HPD3_INTERRUPT) {
  3094. disp_int_cont &= ~DC_HPD3_INTERRUPT;
  3095. queue_hotplug = true;
  3096. DRM_DEBUG("IH: HPD3\n");
  3097. }
  3098. break;
  3099. case 5:
  3100. if (disp_int_cont & DC_HPD4_INTERRUPT) {
  3101. disp_int_cont &= ~DC_HPD4_INTERRUPT;
  3102. queue_hotplug = true;
  3103. DRM_DEBUG("IH: HPD4\n");
  3104. }
  3105. break;
  3106. case 10:
  3107. if (disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3108. disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  3109. queue_hotplug = true;
  3110. DRM_DEBUG("IH: HPD5\n");
  3111. }
  3112. break;
  3113. case 12:
  3114. if (disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3115. disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  3116. queue_hotplug = true;
  3117. DRM_DEBUG("IH: HPD6\n");
  3118. }
  3119. break;
  3120. default:
  3121. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3122. break;
  3123. }
  3124. break;
  3125. case 21: /* HDMI */
  3126. DRM_DEBUG("IH: HDMI: 0x%x\n", src_data);
  3127. r600_audio_schedule_polling(rdev);
  3128. break;
  3129. case 176: /* CP_INT in ring buffer */
  3130. case 177: /* CP_INT in IB1 */
  3131. case 178: /* CP_INT in IB2 */
  3132. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  3133. radeon_fence_process(rdev);
  3134. break;
  3135. case 181: /* CP EOP event */
  3136. DRM_DEBUG("IH: CP EOP\n");
  3137. radeon_fence_process(rdev);
  3138. break;
  3139. case 233: /* GUI IDLE */
  3140. DRM_DEBUG("IH: CP EOP\n");
  3141. rdev->pm.gui_idle = true;
  3142. wake_up(&rdev->irq.idle_queue);
  3143. break;
  3144. default:
  3145. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3146. break;
  3147. }
  3148. /* wptr/rptr are in bytes! */
  3149. rptr += 16;
  3150. rptr &= rdev->ih.ptr_mask;
  3151. }
  3152. /* make sure wptr hasn't changed while processing */
  3153. wptr = r600_get_ih_wptr(rdev);
  3154. if (wptr != rdev->ih.wptr)
  3155. goto restart_ih;
  3156. if (queue_hotplug)
  3157. queue_work(rdev->wq, &rdev->hotplug_work);
  3158. rdev->ih.rptr = rptr;
  3159. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  3160. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3161. return IRQ_HANDLED;
  3162. }
  3163. /*
  3164. * Debugfs info
  3165. */
  3166. #if defined(CONFIG_DEBUG_FS)
  3167. static int r600_debugfs_cp_ring_info(struct seq_file *m, void *data)
  3168. {
  3169. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3170. struct drm_device *dev = node->minor->dev;
  3171. struct radeon_device *rdev = dev->dev_private;
  3172. unsigned count, i, j;
  3173. radeon_ring_free_size(rdev);
  3174. count = (rdev->cp.ring_size / 4) - rdev->cp.ring_free_dw;
  3175. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(CP_STAT));
  3176. seq_printf(m, "CP_RB_WPTR 0x%08x\n", RREG32(CP_RB_WPTR));
  3177. seq_printf(m, "CP_RB_RPTR 0x%08x\n", RREG32(CP_RB_RPTR));
  3178. seq_printf(m, "driver's copy of the CP_RB_WPTR 0x%08x\n", rdev->cp.wptr);
  3179. seq_printf(m, "driver's copy of the CP_RB_RPTR 0x%08x\n", rdev->cp.rptr);
  3180. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  3181. seq_printf(m, "%u dwords in ring\n", count);
  3182. i = rdev->cp.rptr;
  3183. for (j = 0; j <= count; j++) {
  3184. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  3185. i = (i + 1) & rdev->cp.ptr_mask;
  3186. }
  3187. return 0;
  3188. }
  3189. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  3190. {
  3191. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3192. struct drm_device *dev = node->minor->dev;
  3193. struct radeon_device *rdev = dev->dev_private;
  3194. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  3195. DREG32_SYS(m, rdev, VM_L2_STATUS);
  3196. return 0;
  3197. }
  3198. static struct drm_info_list r600_mc_info_list[] = {
  3199. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  3200. {"r600_ring_info", r600_debugfs_cp_ring_info, 0, NULL},
  3201. };
  3202. #endif
  3203. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  3204. {
  3205. #if defined(CONFIG_DEBUG_FS)
  3206. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  3207. #else
  3208. return 0;
  3209. #endif
  3210. }
  3211. /**
  3212. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  3213. * rdev: radeon device structure
  3214. * bo: buffer object struct which userspace is waiting for idle
  3215. *
  3216. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  3217. * through ring buffer, this leads to corruption in rendering, see
  3218. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  3219. * directly perform HDP flush by writing register through MMIO.
  3220. */
  3221. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  3222. {
  3223. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  3224. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
  3225. */
  3226. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  3227. rdev->vram_scratch.ptr) {
  3228. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  3229. u32 tmp;
  3230. WREG32(HDP_DEBUG1, 0);
  3231. tmp = readl((void __iomem *)ptr);
  3232. } else
  3233. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  3234. }