atombios_crtc.c 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include <drm/drm_fixed.h>
  30. #include "radeon.h"
  31. #include "atom.h"
  32. #include "atom-bits.h"
  33. static void atombios_overscan_setup(struct drm_crtc *crtc,
  34. struct drm_display_mode *mode,
  35. struct drm_display_mode *adjusted_mode)
  36. {
  37. struct drm_device *dev = crtc->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  40. SET_CRTC_OVERSCAN_PS_ALLOCATION args;
  41. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
  42. int a1, a2;
  43. memset(&args, 0, sizeof(args));
  44. args.ucCRTC = radeon_crtc->crtc_id;
  45. switch (radeon_crtc->rmx_type) {
  46. case RMX_CENTER:
  47. args.usOverscanTop = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
  48. args.usOverscanBottom = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
  49. args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
  50. args.usOverscanRight = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
  51. break;
  52. case RMX_ASPECT:
  53. a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
  54. a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
  55. if (a1 > a2) {
  56. args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
  57. args.usOverscanRight = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
  58. } else if (a2 > a1) {
  59. args.usOverscanLeft = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
  60. args.usOverscanRight = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
  61. }
  62. break;
  63. case RMX_FULL:
  64. default:
  65. args.usOverscanRight = radeon_crtc->h_border;
  66. args.usOverscanLeft = radeon_crtc->h_border;
  67. args.usOverscanBottom = radeon_crtc->v_border;
  68. args.usOverscanTop = radeon_crtc->v_border;
  69. break;
  70. }
  71. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  72. }
  73. static void atombios_scaler_setup(struct drm_crtc *crtc)
  74. {
  75. struct drm_device *dev = crtc->dev;
  76. struct radeon_device *rdev = dev->dev_private;
  77. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  78. ENABLE_SCALER_PS_ALLOCATION args;
  79. int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
  80. /* fixme - fill in enc_priv for atom dac */
  81. enum radeon_tv_std tv_std = TV_STD_NTSC;
  82. bool is_tv = false, is_cv = false;
  83. struct drm_encoder *encoder;
  84. if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
  85. return;
  86. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  87. /* find tv std */
  88. if (encoder->crtc == crtc) {
  89. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  90. if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
  91. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  92. tv_std = tv_dac->tv_std;
  93. is_tv = true;
  94. }
  95. }
  96. }
  97. memset(&args, 0, sizeof(args));
  98. args.ucScaler = radeon_crtc->crtc_id;
  99. if (is_tv) {
  100. switch (tv_std) {
  101. case TV_STD_NTSC:
  102. default:
  103. args.ucTVStandard = ATOM_TV_NTSC;
  104. break;
  105. case TV_STD_PAL:
  106. args.ucTVStandard = ATOM_TV_PAL;
  107. break;
  108. case TV_STD_PAL_M:
  109. args.ucTVStandard = ATOM_TV_PALM;
  110. break;
  111. case TV_STD_PAL_60:
  112. args.ucTVStandard = ATOM_TV_PAL60;
  113. break;
  114. case TV_STD_NTSC_J:
  115. args.ucTVStandard = ATOM_TV_NTSCJ;
  116. break;
  117. case TV_STD_SCART_PAL:
  118. args.ucTVStandard = ATOM_TV_PAL; /* ??? */
  119. break;
  120. case TV_STD_SECAM:
  121. args.ucTVStandard = ATOM_TV_SECAM;
  122. break;
  123. case TV_STD_PAL_CN:
  124. args.ucTVStandard = ATOM_TV_PALCN;
  125. break;
  126. }
  127. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  128. } else if (is_cv) {
  129. args.ucTVStandard = ATOM_TV_CV;
  130. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  131. } else {
  132. switch (radeon_crtc->rmx_type) {
  133. case RMX_FULL:
  134. args.ucEnable = ATOM_SCALER_EXPANSION;
  135. break;
  136. case RMX_CENTER:
  137. args.ucEnable = ATOM_SCALER_CENTER;
  138. break;
  139. case RMX_ASPECT:
  140. args.ucEnable = ATOM_SCALER_EXPANSION;
  141. break;
  142. default:
  143. if (ASIC_IS_AVIVO(rdev))
  144. args.ucEnable = ATOM_SCALER_DISABLE;
  145. else
  146. args.ucEnable = ATOM_SCALER_CENTER;
  147. break;
  148. }
  149. }
  150. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  151. if ((is_tv || is_cv)
  152. && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
  153. atom_rv515_force_tv_scaler(rdev, radeon_crtc);
  154. }
  155. }
  156. static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
  157. {
  158. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  159. struct drm_device *dev = crtc->dev;
  160. struct radeon_device *rdev = dev->dev_private;
  161. int index =
  162. GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
  163. ENABLE_CRTC_PS_ALLOCATION args;
  164. memset(&args, 0, sizeof(args));
  165. args.ucCRTC = radeon_crtc->crtc_id;
  166. args.ucEnable = lock;
  167. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  168. }
  169. static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
  170. {
  171. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  172. struct drm_device *dev = crtc->dev;
  173. struct radeon_device *rdev = dev->dev_private;
  174. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
  175. ENABLE_CRTC_PS_ALLOCATION args;
  176. memset(&args, 0, sizeof(args));
  177. args.ucCRTC = radeon_crtc->crtc_id;
  178. args.ucEnable = state;
  179. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  180. }
  181. static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
  182. {
  183. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  184. struct drm_device *dev = crtc->dev;
  185. struct radeon_device *rdev = dev->dev_private;
  186. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
  187. ENABLE_CRTC_PS_ALLOCATION args;
  188. memset(&args, 0, sizeof(args));
  189. args.ucCRTC = radeon_crtc->crtc_id;
  190. args.ucEnable = state;
  191. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  192. }
  193. static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
  194. {
  195. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  196. struct drm_device *dev = crtc->dev;
  197. struct radeon_device *rdev = dev->dev_private;
  198. int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
  199. BLANK_CRTC_PS_ALLOCATION args;
  200. memset(&args, 0, sizeof(args));
  201. args.ucCRTC = radeon_crtc->crtc_id;
  202. args.ucBlanking = state;
  203. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  204. }
  205. void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
  206. {
  207. struct drm_device *dev = crtc->dev;
  208. struct radeon_device *rdev = dev->dev_private;
  209. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  210. switch (mode) {
  211. case DRM_MODE_DPMS_ON:
  212. radeon_crtc->enabled = true;
  213. /* adjust pm to dpms changes BEFORE enabling crtcs */
  214. radeon_pm_compute_clocks(rdev);
  215. atombios_enable_crtc(crtc, ATOM_ENABLE);
  216. if (ASIC_IS_DCE3(rdev))
  217. atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
  218. atombios_blank_crtc(crtc, ATOM_DISABLE);
  219. drm_vblank_post_modeset(dev, radeon_crtc->crtc_id);
  220. radeon_crtc_load_lut(crtc);
  221. break;
  222. case DRM_MODE_DPMS_STANDBY:
  223. case DRM_MODE_DPMS_SUSPEND:
  224. case DRM_MODE_DPMS_OFF:
  225. drm_vblank_pre_modeset(dev, radeon_crtc->crtc_id);
  226. atombios_blank_crtc(crtc, ATOM_ENABLE);
  227. if (ASIC_IS_DCE3(rdev))
  228. atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
  229. atombios_enable_crtc(crtc, ATOM_DISABLE);
  230. radeon_crtc->enabled = false;
  231. /* adjust pm to dpms changes AFTER disabling crtcs */
  232. radeon_pm_compute_clocks(rdev);
  233. break;
  234. }
  235. }
  236. static void
  237. atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
  238. struct drm_display_mode *mode)
  239. {
  240. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  241. struct drm_device *dev = crtc->dev;
  242. struct radeon_device *rdev = dev->dev_private;
  243. SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
  244. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
  245. u16 misc = 0;
  246. memset(&args, 0, sizeof(args));
  247. args.usH_Size = cpu_to_le16(mode->crtc_hdisplay - (radeon_crtc->h_border * 2));
  248. args.usH_Blanking_Time =
  249. cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay + (radeon_crtc->h_border * 2));
  250. args.usV_Size = cpu_to_le16(mode->crtc_vdisplay - (radeon_crtc->v_border * 2));
  251. args.usV_Blanking_Time =
  252. cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay + (radeon_crtc->v_border * 2));
  253. args.usH_SyncOffset =
  254. cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay + radeon_crtc->h_border);
  255. args.usH_SyncWidth =
  256. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  257. args.usV_SyncOffset =
  258. cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay + radeon_crtc->v_border);
  259. args.usV_SyncWidth =
  260. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  261. args.ucH_Border = radeon_crtc->h_border;
  262. args.ucV_Border = radeon_crtc->v_border;
  263. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  264. misc |= ATOM_VSYNC_POLARITY;
  265. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  266. misc |= ATOM_HSYNC_POLARITY;
  267. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  268. misc |= ATOM_COMPOSITESYNC;
  269. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  270. misc |= ATOM_INTERLACE;
  271. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  272. misc |= ATOM_DOUBLE_CLOCK_MODE;
  273. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  274. args.ucCRTC = radeon_crtc->crtc_id;
  275. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  276. }
  277. static void atombios_crtc_set_timing(struct drm_crtc *crtc,
  278. struct drm_display_mode *mode)
  279. {
  280. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  281. struct drm_device *dev = crtc->dev;
  282. struct radeon_device *rdev = dev->dev_private;
  283. SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
  284. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
  285. u16 misc = 0;
  286. memset(&args, 0, sizeof(args));
  287. args.usH_Total = cpu_to_le16(mode->crtc_htotal);
  288. args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
  289. args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
  290. args.usH_SyncWidth =
  291. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  292. args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
  293. args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
  294. args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
  295. args.usV_SyncWidth =
  296. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  297. args.ucOverscanRight = radeon_crtc->h_border;
  298. args.ucOverscanLeft = radeon_crtc->h_border;
  299. args.ucOverscanBottom = radeon_crtc->v_border;
  300. args.ucOverscanTop = radeon_crtc->v_border;
  301. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  302. misc |= ATOM_VSYNC_POLARITY;
  303. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  304. misc |= ATOM_HSYNC_POLARITY;
  305. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  306. misc |= ATOM_COMPOSITESYNC;
  307. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  308. misc |= ATOM_INTERLACE;
  309. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  310. misc |= ATOM_DOUBLE_CLOCK_MODE;
  311. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  312. args.ucCRTC = radeon_crtc->crtc_id;
  313. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  314. }
  315. static void atombios_disable_ss(struct drm_crtc *crtc)
  316. {
  317. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  318. struct drm_device *dev = crtc->dev;
  319. struct radeon_device *rdev = dev->dev_private;
  320. u32 ss_cntl;
  321. if (ASIC_IS_DCE4(rdev)) {
  322. switch (radeon_crtc->pll_id) {
  323. case ATOM_PPLL1:
  324. ss_cntl = RREG32(EVERGREEN_P1PLL_SS_CNTL);
  325. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  326. WREG32(EVERGREEN_P1PLL_SS_CNTL, ss_cntl);
  327. break;
  328. case ATOM_PPLL2:
  329. ss_cntl = RREG32(EVERGREEN_P2PLL_SS_CNTL);
  330. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  331. WREG32(EVERGREEN_P2PLL_SS_CNTL, ss_cntl);
  332. break;
  333. case ATOM_DCPLL:
  334. case ATOM_PPLL_INVALID:
  335. return;
  336. }
  337. } else if (ASIC_IS_AVIVO(rdev)) {
  338. switch (radeon_crtc->pll_id) {
  339. case ATOM_PPLL1:
  340. ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
  341. ss_cntl &= ~1;
  342. WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl);
  343. break;
  344. case ATOM_PPLL2:
  345. ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
  346. ss_cntl &= ~1;
  347. WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl);
  348. break;
  349. case ATOM_DCPLL:
  350. case ATOM_PPLL_INVALID:
  351. return;
  352. }
  353. }
  354. }
  355. union atom_enable_ss {
  356. ENABLE_LVDS_SS_PARAMETERS lvds_ss;
  357. ENABLE_LVDS_SS_PARAMETERS_V2 lvds_ss_2;
  358. ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
  359. ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2 v2;
  360. };
  361. static void atombios_crtc_program_ss(struct drm_crtc *crtc,
  362. int enable,
  363. int pll_id,
  364. struct radeon_atom_ss *ss)
  365. {
  366. struct drm_device *dev = crtc->dev;
  367. struct radeon_device *rdev = dev->dev_private;
  368. int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
  369. union atom_enable_ss args;
  370. memset(&args, 0, sizeof(args));
  371. if (ASIC_IS_DCE4(rdev)) {
  372. args.v2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  373. args.v2.ucSpreadSpectrumType = ss->type;
  374. switch (pll_id) {
  375. case ATOM_PPLL1:
  376. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P1PLL;
  377. args.v2.usSpreadSpectrumAmount = ss->amount;
  378. args.v2.usSpreadSpectrumStep = ss->step;
  379. break;
  380. case ATOM_PPLL2:
  381. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P2PLL;
  382. args.v2.usSpreadSpectrumAmount = ss->amount;
  383. args.v2.usSpreadSpectrumStep = ss->step;
  384. break;
  385. case ATOM_DCPLL:
  386. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_DCPLL;
  387. args.v2.usSpreadSpectrumAmount = 0;
  388. args.v2.usSpreadSpectrumStep = 0;
  389. break;
  390. case ATOM_PPLL_INVALID:
  391. return;
  392. }
  393. args.v2.ucEnable = enable;
  394. } else if (ASIC_IS_DCE3(rdev)) {
  395. args.v1.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  396. args.v1.ucSpreadSpectrumType = ss->type;
  397. args.v1.ucSpreadSpectrumStep = ss->step;
  398. args.v1.ucSpreadSpectrumDelay = ss->delay;
  399. args.v1.ucSpreadSpectrumRange = ss->range;
  400. args.v1.ucPpll = pll_id;
  401. args.v1.ucEnable = enable;
  402. } else if (ASIC_IS_AVIVO(rdev)) {
  403. if (enable == ATOM_DISABLE) {
  404. atombios_disable_ss(crtc);
  405. return;
  406. }
  407. args.lvds_ss_2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  408. args.lvds_ss_2.ucSpreadSpectrumType = ss->type;
  409. args.lvds_ss_2.ucSpreadSpectrumStep = ss->step;
  410. args.lvds_ss_2.ucSpreadSpectrumDelay = ss->delay;
  411. args.lvds_ss_2.ucSpreadSpectrumRange = ss->range;
  412. args.lvds_ss_2.ucEnable = enable;
  413. } else {
  414. if (enable == ATOM_DISABLE) {
  415. atombios_disable_ss(crtc);
  416. return;
  417. }
  418. args.lvds_ss.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  419. args.lvds_ss.ucSpreadSpectrumType = ss->type;
  420. args.lvds_ss.ucSpreadSpectrumStepSize_Delay = (ss->step & 3) << 2;
  421. args.lvds_ss.ucSpreadSpectrumStepSize_Delay |= (ss->delay & 7) << 4;
  422. args.lvds_ss.ucEnable = enable;
  423. }
  424. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  425. }
  426. union adjust_pixel_clock {
  427. ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
  428. ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
  429. };
  430. static u32 atombios_adjust_pll(struct drm_crtc *crtc,
  431. struct drm_display_mode *mode,
  432. struct radeon_pll *pll,
  433. bool ss_enabled,
  434. struct radeon_atom_ss *ss)
  435. {
  436. struct drm_device *dev = crtc->dev;
  437. struct radeon_device *rdev = dev->dev_private;
  438. struct drm_encoder *encoder = NULL;
  439. struct radeon_encoder *radeon_encoder = NULL;
  440. u32 adjusted_clock = mode->clock;
  441. int encoder_mode = 0;
  442. u32 dp_clock = mode->clock;
  443. int bpc = 8;
  444. /* reset the pll flags */
  445. pll->flags = 0;
  446. if (ASIC_IS_AVIVO(rdev)) {
  447. if ((rdev->family == CHIP_RS600) ||
  448. (rdev->family == CHIP_RS690) ||
  449. (rdev->family == CHIP_RS740))
  450. pll->flags |= (/*RADEON_PLL_USE_FRAC_FB_DIV |*/
  451. RADEON_PLL_PREFER_CLOSEST_LOWER);
  452. } else
  453. pll->flags |= RADEON_PLL_LEGACY;
  454. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  455. if (encoder->crtc == crtc) {
  456. radeon_encoder = to_radeon_encoder(encoder);
  457. encoder_mode = atombios_get_encoder_mode(encoder);
  458. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) {
  459. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  460. if (connector) {
  461. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  462. struct radeon_connector_atom_dig *dig_connector =
  463. radeon_connector->con_priv;
  464. dp_clock = dig_connector->dp_clock;
  465. }
  466. }
  467. /* use recommended ref_div for ss */
  468. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  469. if (ss_enabled) {
  470. if (ss->refdiv) {
  471. pll->flags |= RADEON_PLL_USE_REF_DIV;
  472. pll->reference_div = ss->refdiv;
  473. }
  474. }
  475. }
  476. if (ASIC_IS_AVIVO(rdev)) {
  477. /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
  478. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
  479. adjusted_clock = mode->clock * 2;
  480. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  481. pll->flags |= RADEON_PLL_PREFER_CLOSEST_LOWER;
  482. } else {
  483. if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
  484. pll->flags |= RADEON_PLL_NO_ODD_POST_DIV;
  485. if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
  486. pll->flags |= RADEON_PLL_USE_REF_DIV;
  487. }
  488. break;
  489. }
  490. }
  491. /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
  492. * accordingly based on the encoder/transmitter to work around
  493. * special hw requirements.
  494. */
  495. if (ASIC_IS_DCE3(rdev)) {
  496. union adjust_pixel_clock args;
  497. u8 frev, crev;
  498. int index;
  499. index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
  500. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  501. &crev))
  502. return adjusted_clock;
  503. memset(&args, 0, sizeof(args));
  504. switch (frev) {
  505. case 1:
  506. switch (crev) {
  507. case 1:
  508. case 2:
  509. args.v1.usPixelClock = cpu_to_le16(mode->clock / 10);
  510. args.v1.ucTransmitterID = radeon_encoder->encoder_id;
  511. args.v1.ucEncodeMode = encoder_mode;
  512. if (encoder_mode == ATOM_ENCODER_MODE_DP) {
  513. if (ss_enabled)
  514. args.v1.ucConfig |=
  515. ADJUST_DISPLAY_CONFIG_SS_ENABLE;
  516. } else if (encoder_mode == ATOM_ENCODER_MODE_LVDS) {
  517. args.v1.ucConfig |=
  518. ADJUST_DISPLAY_CONFIG_SS_ENABLE;
  519. }
  520. atom_execute_table(rdev->mode_info.atom_context,
  521. index, (uint32_t *)&args);
  522. adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
  523. break;
  524. case 3:
  525. args.v3.sInput.usPixelClock = cpu_to_le16(mode->clock / 10);
  526. args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
  527. args.v3.sInput.ucEncodeMode = encoder_mode;
  528. args.v3.sInput.ucDispPllConfig = 0;
  529. if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  530. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  531. if (encoder_mode == ATOM_ENCODER_MODE_DP) {
  532. if (ss_enabled)
  533. args.v3.sInput.ucDispPllConfig |=
  534. DISPPLL_CONFIG_SS_ENABLE;
  535. args.v3.sInput.ucDispPllConfig |=
  536. DISPPLL_CONFIG_COHERENT_MODE;
  537. /* 16200 or 27000 */
  538. args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
  539. } else {
  540. if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
  541. /* deep color support */
  542. args.v3.sInput.usPixelClock =
  543. cpu_to_le16((mode->clock * bpc / 8) / 10);
  544. }
  545. if (dig->coherent_mode)
  546. args.v3.sInput.ucDispPllConfig |=
  547. DISPPLL_CONFIG_COHERENT_MODE;
  548. if (mode->clock > 165000)
  549. args.v3.sInput.ucDispPllConfig |=
  550. DISPPLL_CONFIG_DUAL_LINK;
  551. }
  552. } else if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  553. if (encoder_mode == ATOM_ENCODER_MODE_DP) {
  554. if (ss_enabled)
  555. args.v3.sInput.ucDispPllConfig |=
  556. DISPPLL_CONFIG_SS_ENABLE;
  557. args.v3.sInput.ucDispPllConfig |=
  558. DISPPLL_CONFIG_COHERENT_MODE;
  559. /* 16200 or 27000 */
  560. args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
  561. } else if (encoder_mode == ATOM_ENCODER_MODE_LVDS) {
  562. if (ss_enabled)
  563. args.v3.sInput.ucDispPllConfig |=
  564. DISPPLL_CONFIG_SS_ENABLE;
  565. } else {
  566. if (mode->clock > 165000)
  567. args.v3.sInput.ucDispPllConfig |=
  568. DISPPLL_CONFIG_DUAL_LINK;
  569. }
  570. }
  571. atom_execute_table(rdev->mode_info.atom_context,
  572. index, (uint32_t *)&args);
  573. adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
  574. if (args.v3.sOutput.ucRefDiv) {
  575. pll->flags |= RADEON_PLL_USE_REF_DIV;
  576. pll->reference_div = args.v3.sOutput.ucRefDiv;
  577. }
  578. if (args.v3.sOutput.ucPostDiv) {
  579. pll->flags |= RADEON_PLL_USE_POST_DIV;
  580. pll->post_div = args.v3.sOutput.ucPostDiv;
  581. }
  582. break;
  583. default:
  584. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  585. return adjusted_clock;
  586. }
  587. break;
  588. default:
  589. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  590. return adjusted_clock;
  591. }
  592. }
  593. return adjusted_clock;
  594. }
  595. union set_pixel_clock {
  596. SET_PIXEL_CLOCK_PS_ALLOCATION base;
  597. PIXEL_CLOCK_PARAMETERS v1;
  598. PIXEL_CLOCK_PARAMETERS_V2 v2;
  599. PIXEL_CLOCK_PARAMETERS_V3 v3;
  600. PIXEL_CLOCK_PARAMETERS_V5 v5;
  601. };
  602. static void atombios_crtc_set_dcpll(struct drm_crtc *crtc)
  603. {
  604. struct drm_device *dev = crtc->dev;
  605. struct radeon_device *rdev = dev->dev_private;
  606. u8 frev, crev;
  607. int index;
  608. union set_pixel_clock args;
  609. memset(&args, 0, sizeof(args));
  610. index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  611. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  612. &crev))
  613. return;
  614. switch (frev) {
  615. case 1:
  616. switch (crev) {
  617. case 5:
  618. /* if the default dcpll clock is specified,
  619. * SetPixelClock provides the dividers
  620. */
  621. args.v5.ucCRTC = ATOM_CRTC_INVALID;
  622. args.v5.usPixelClock = rdev->clock.default_dispclk;
  623. args.v5.ucPpll = ATOM_DCPLL;
  624. break;
  625. default:
  626. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  627. return;
  628. }
  629. break;
  630. default:
  631. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  632. return;
  633. }
  634. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  635. }
  636. static void atombios_crtc_program_pll(struct drm_crtc *crtc,
  637. int crtc_id,
  638. int pll_id,
  639. u32 encoder_mode,
  640. u32 encoder_id,
  641. u32 clock,
  642. u32 ref_div,
  643. u32 fb_div,
  644. u32 frac_fb_div,
  645. u32 post_div)
  646. {
  647. struct drm_device *dev = crtc->dev;
  648. struct radeon_device *rdev = dev->dev_private;
  649. u8 frev, crev;
  650. int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  651. union set_pixel_clock args;
  652. memset(&args, 0, sizeof(args));
  653. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  654. &crev))
  655. return;
  656. switch (frev) {
  657. case 1:
  658. switch (crev) {
  659. case 1:
  660. if (clock == ATOM_DISABLE)
  661. return;
  662. args.v1.usPixelClock = cpu_to_le16(clock / 10);
  663. args.v1.usRefDiv = cpu_to_le16(ref_div);
  664. args.v1.usFbDiv = cpu_to_le16(fb_div);
  665. args.v1.ucFracFbDiv = frac_fb_div;
  666. args.v1.ucPostDiv = post_div;
  667. args.v1.ucPpll = pll_id;
  668. args.v1.ucCRTC = crtc_id;
  669. args.v1.ucRefDivSrc = 1;
  670. break;
  671. case 2:
  672. args.v2.usPixelClock = cpu_to_le16(clock / 10);
  673. args.v2.usRefDiv = cpu_to_le16(ref_div);
  674. args.v2.usFbDiv = cpu_to_le16(fb_div);
  675. args.v2.ucFracFbDiv = frac_fb_div;
  676. args.v2.ucPostDiv = post_div;
  677. args.v2.ucPpll = pll_id;
  678. args.v2.ucCRTC = crtc_id;
  679. args.v2.ucRefDivSrc = 1;
  680. break;
  681. case 3:
  682. args.v3.usPixelClock = cpu_to_le16(clock / 10);
  683. args.v3.usRefDiv = cpu_to_le16(ref_div);
  684. args.v3.usFbDiv = cpu_to_le16(fb_div);
  685. args.v3.ucFracFbDiv = frac_fb_div;
  686. args.v3.ucPostDiv = post_div;
  687. args.v3.ucPpll = pll_id;
  688. args.v3.ucMiscInfo = (pll_id << 2);
  689. args.v3.ucTransmitterId = encoder_id;
  690. args.v3.ucEncoderMode = encoder_mode;
  691. break;
  692. case 5:
  693. args.v5.ucCRTC = crtc_id;
  694. args.v5.usPixelClock = cpu_to_le16(clock / 10);
  695. args.v5.ucRefDiv = ref_div;
  696. args.v5.usFbDiv = cpu_to_le16(fb_div);
  697. args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  698. args.v5.ucPostDiv = post_div;
  699. args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
  700. args.v5.ucTransmitterID = encoder_id;
  701. args.v5.ucEncoderMode = encoder_mode;
  702. args.v5.ucPpll = pll_id;
  703. break;
  704. default:
  705. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  706. return;
  707. }
  708. break;
  709. default:
  710. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  711. return;
  712. }
  713. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  714. }
  715. static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
  716. {
  717. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  718. struct drm_device *dev = crtc->dev;
  719. struct radeon_device *rdev = dev->dev_private;
  720. struct drm_encoder *encoder = NULL;
  721. struct radeon_encoder *radeon_encoder = NULL;
  722. u32 pll_clock = mode->clock;
  723. u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
  724. struct radeon_pll *pll;
  725. u32 adjusted_clock;
  726. int encoder_mode = 0;
  727. struct radeon_atom_ss ss;
  728. bool ss_enabled = false;
  729. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  730. if (encoder->crtc == crtc) {
  731. radeon_encoder = to_radeon_encoder(encoder);
  732. encoder_mode = atombios_get_encoder_mode(encoder);
  733. break;
  734. }
  735. }
  736. if (!radeon_encoder)
  737. return;
  738. switch (radeon_crtc->pll_id) {
  739. case ATOM_PPLL1:
  740. pll = &rdev->clock.p1pll;
  741. break;
  742. case ATOM_PPLL2:
  743. pll = &rdev->clock.p2pll;
  744. break;
  745. case ATOM_DCPLL:
  746. case ATOM_PPLL_INVALID:
  747. default:
  748. pll = &rdev->clock.dcpll;
  749. break;
  750. }
  751. if (radeon_encoder->active_device &
  752. (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) {
  753. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  754. struct drm_connector *connector =
  755. radeon_get_connector_for_encoder(encoder);
  756. struct radeon_connector *radeon_connector =
  757. to_radeon_connector(connector);
  758. struct radeon_connector_atom_dig *dig_connector =
  759. radeon_connector->con_priv;
  760. int dp_clock;
  761. switch (encoder_mode) {
  762. case ATOM_ENCODER_MODE_DP:
  763. /* DP/eDP */
  764. dp_clock = dig_connector->dp_clock / 10;
  765. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT)) {
  766. if (ASIC_IS_DCE4(rdev))
  767. ss_enabled =
  768. radeon_atombios_get_asic_ss_info(rdev, &ss,
  769. dig->lcd_ss_id,
  770. dp_clock);
  771. else
  772. ss_enabled =
  773. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  774. dig->lcd_ss_id);
  775. } else {
  776. if (ASIC_IS_DCE4(rdev))
  777. ss_enabled =
  778. radeon_atombios_get_asic_ss_info(rdev, &ss,
  779. ASIC_INTERNAL_SS_ON_DP,
  780. dp_clock);
  781. else {
  782. if (dp_clock == 16200) {
  783. ss_enabled =
  784. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  785. ATOM_DP_SS_ID2);
  786. if (!ss_enabled)
  787. ss_enabled =
  788. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  789. ATOM_DP_SS_ID1);
  790. } else
  791. ss_enabled =
  792. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  793. ATOM_DP_SS_ID1);
  794. }
  795. }
  796. break;
  797. case ATOM_ENCODER_MODE_LVDS:
  798. if (ASIC_IS_DCE4(rdev))
  799. ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
  800. dig->lcd_ss_id,
  801. mode->clock / 10);
  802. else
  803. ss_enabled = radeon_atombios_get_ppll_ss_info(rdev, &ss,
  804. dig->lcd_ss_id);
  805. break;
  806. case ATOM_ENCODER_MODE_DVI:
  807. if (ASIC_IS_DCE4(rdev))
  808. ss_enabled =
  809. radeon_atombios_get_asic_ss_info(rdev, &ss,
  810. ASIC_INTERNAL_SS_ON_TMDS,
  811. mode->clock / 10);
  812. break;
  813. case ATOM_ENCODER_MODE_HDMI:
  814. if (ASIC_IS_DCE4(rdev))
  815. ss_enabled =
  816. radeon_atombios_get_asic_ss_info(rdev, &ss,
  817. ASIC_INTERNAL_SS_ON_HDMI,
  818. mode->clock / 10);
  819. break;
  820. default:
  821. break;
  822. }
  823. }
  824. /* adjust pixel clock as needed */
  825. adjusted_clock = atombios_adjust_pll(crtc, mode, pll, ss_enabled, &ss);
  826. radeon_compute_pll(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  827. &ref_div, &post_div);
  828. atombios_crtc_program_ss(crtc, ATOM_DISABLE, radeon_crtc->pll_id, &ss);
  829. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  830. encoder_mode, radeon_encoder->encoder_id, mode->clock,
  831. ref_div, fb_div, frac_fb_div, post_div);
  832. if (ss_enabled) {
  833. /* calculate ss amount and step size */
  834. if (ASIC_IS_DCE4(rdev)) {
  835. u32 step_size;
  836. u32 amount = (((fb_div * 10) + frac_fb_div) * ss.percentage) / 10000;
  837. ss.amount = (amount / 10) & ATOM_PPLL_SS_AMOUNT_V2_FBDIV_MASK;
  838. ss.amount |= ((amount - (ss.amount * 10)) << ATOM_PPLL_SS_AMOUNT_V2_NFRAC_SHIFT) &
  839. ATOM_PPLL_SS_AMOUNT_V2_NFRAC_MASK;
  840. if (ss.type & ATOM_PPLL_SS_TYPE_V2_CENTRE_SPREAD)
  841. step_size = (4 * amount * ref_div * (ss.rate * 2048)) /
  842. (125 * 25 * pll->reference_freq / 100);
  843. else
  844. step_size = (2 * amount * ref_div * (ss.rate * 2048)) /
  845. (125 * 25 * pll->reference_freq / 100);
  846. ss.step = step_size;
  847. }
  848. atombios_crtc_program_ss(crtc, ATOM_ENABLE, radeon_crtc->pll_id, &ss);
  849. }
  850. }
  851. static int evergreen_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  852. struct drm_framebuffer *old_fb)
  853. {
  854. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  855. struct drm_device *dev = crtc->dev;
  856. struct radeon_device *rdev = dev->dev_private;
  857. struct radeon_framebuffer *radeon_fb;
  858. struct drm_gem_object *obj;
  859. struct radeon_bo *rbo;
  860. uint64_t fb_location;
  861. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  862. int r;
  863. /* no fb bound */
  864. if (!crtc->fb) {
  865. DRM_DEBUG_KMS("No FB bound\n");
  866. return 0;
  867. }
  868. radeon_fb = to_radeon_framebuffer(crtc->fb);
  869. /* Pin framebuffer & get tilling informations */
  870. obj = radeon_fb->obj;
  871. rbo = obj->driver_private;
  872. r = radeon_bo_reserve(rbo, false);
  873. if (unlikely(r != 0))
  874. return r;
  875. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  876. if (unlikely(r != 0)) {
  877. radeon_bo_unreserve(rbo);
  878. return -EINVAL;
  879. }
  880. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  881. radeon_bo_unreserve(rbo);
  882. switch (crtc->fb->bits_per_pixel) {
  883. case 8:
  884. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
  885. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
  886. break;
  887. case 15:
  888. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  889. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
  890. break;
  891. case 16:
  892. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  893. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
  894. break;
  895. case 24:
  896. case 32:
  897. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
  898. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
  899. break;
  900. default:
  901. DRM_ERROR("Unsupported screen depth %d\n",
  902. crtc->fb->bits_per_pixel);
  903. return -EINVAL;
  904. }
  905. if (tiling_flags & RADEON_TILING_MACRO)
  906. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1);
  907. else if (tiling_flags & RADEON_TILING_MICRO)
  908. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1);
  909. switch (radeon_crtc->crtc_id) {
  910. case 0:
  911. WREG32(AVIVO_D1VGA_CONTROL, 0);
  912. break;
  913. case 1:
  914. WREG32(AVIVO_D2VGA_CONTROL, 0);
  915. break;
  916. case 2:
  917. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  918. break;
  919. case 3:
  920. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  921. break;
  922. case 4:
  923. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  924. break;
  925. case 5:
  926. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  927. break;
  928. default:
  929. break;
  930. }
  931. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  932. upper_32_bits(fb_location));
  933. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  934. upper_32_bits(fb_location));
  935. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  936. (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  937. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  938. (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  939. WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  940. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  941. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  942. WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
  943. WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  944. WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, crtc->fb->width);
  945. WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, crtc->fb->height);
  946. fb_pitch_pixels = crtc->fb->pitch / (crtc->fb->bits_per_pixel / 8);
  947. WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  948. WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  949. WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  950. crtc->mode.vdisplay);
  951. x &= ~3;
  952. y &= ~1;
  953. WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
  954. (x << 16) | y);
  955. WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  956. (crtc->mode.hdisplay << 16) | crtc->mode.vdisplay);
  957. if (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE)
  958. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
  959. EVERGREEN_INTERLEAVE_EN);
  960. else
  961. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  962. if (old_fb && old_fb != crtc->fb) {
  963. radeon_fb = to_radeon_framebuffer(old_fb);
  964. rbo = radeon_fb->obj->driver_private;
  965. r = radeon_bo_reserve(rbo, false);
  966. if (unlikely(r != 0))
  967. return r;
  968. radeon_bo_unpin(rbo);
  969. radeon_bo_unreserve(rbo);
  970. }
  971. /* Bytes per pixel may have changed */
  972. radeon_bandwidth_update(rdev);
  973. return 0;
  974. }
  975. static int avivo_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  976. struct drm_framebuffer *old_fb)
  977. {
  978. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  979. struct drm_device *dev = crtc->dev;
  980. struct radeon_device *rdev = dev->dev_private;
  981. struct radeon_framebuffer *radeon_fb;
  982. struct drm_gem_object *obj;
  983. struct radeon_bo *rbo;
  984. uint64_t fb_location;
  985. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  986. int r;
  987. /* no fb bound */
  988. if (!crtc->fb) {
  989. DRM_DEBUG_KMS("No FB bound\n");
  990. return 0;
  991. }
  992. radeon_fb = to_radeon_framebuffer(crtc->fb);
  993. /* Pin framebuffer & get tilling informations */
  994. obj = radeon_fb->obj;
  995. rbo = obj->driver_private;
  996. r = radeon_bo_reserve(rbo, false);
  997. if (unlikely(r != 0))
  998. return r;
  999. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  1000. if (unlikely(r != 0)) {
  1001. radeon_bo_unreserve(rbo);
  1002. return -EINVAL;
  1003. }
  1004. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  1005. radeon_bo_unreserve(rbo);
  1006. switch (crtc->fb->bits_per_pixel) {
  1007. case 8:
  1008. fb_format =
  1009. AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
  1010. AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
  1011. break;
  1012. case 15:
  1013. fb_format =
  1014. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1015. AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
  1016. break;
  1017. case 16:
  1018. fb_format =
  1019. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1020. AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
  1021. break;
  1022. case 24:
  1023. case 32:
  1024. fb_format =
  1025. AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
  1026. AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
  1027. break;
  1028. default:
  1029. DRM_ERROR("Unsupported screen depth %d\n",
  1030. crtc->fb->bits_per_pixel);
  1031. return -EINVAL;
  1032. }
  1033. if (rdev->family >= CHIP_R600) {
  1034. if (tiling_flags & RADEON_TILING_MACRO)
  1035. fb_format |= R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1;
  1036. else if (tiling_flags & RADEON_TILING_MICRO)
  1037. fb_format |= R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1;
  1038. } else {
  1039. if (tiling_flags & RADEON_TILING_MACRO)
  1040. fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
  1041. if (tiling_flags & RADEON_TILING_MICRO)
  1042. fb_format |= AVIVO_D1GRPH_TILED;
  1043. }
  1044. if (radeon_crtc->crtc_id == 0)
  1045. WREG32(AVIVO_D1VGA_CONTROL, 0);
  1046. else
  1047. WREG32(AVIVO_D2VGA_CONTROL, 0);
  1048. if (rdev->family >= CHIP_RV770) {
  1049. if (radeon_crtc->crtc_id) {
  1050. WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1051. WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1052. } else {
  1053. WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1054. WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1055. }
  1056. }
  1057. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1058. (u32) fb_location);
  1059. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
  1060. radeon_crtc->crtc_offset, (u32) fb_location);
  1061. WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  1062. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  1063. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  1064. WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
  1065. WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  1066. WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, crtc->fb->width);
  1067. WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, crtc->fb->height);
  1068. fb_pitch_pixels = crtc->fb->pitch / (crtc->fb->bits_per_pixel / 8);
  1069. WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  1070. WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  1071. WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1072. crtc->mode.vdisplay);
  1073. x &= ~3;
  1074. y &= ~1;
  1075. WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
  1076. (x << 16) | y);
  1077. WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  1078. (crtc->mode.hdisplay << 16) | crtc->mode.vdisplay);
  1079. if (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE)
  1080. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1081. AVIVO_D1MODE_INTERLEAVE_EN);
  1082. else
  1083. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1084. if (old_fb && old_fb != crtc->fb) {
  1085. radeon_fb = to_radeon_framebuffer(old_fb);
  1086. rbo = radeon_fb->obj->driver_private;
  1087. r = radeon_bo_reserve(rbo, false);
  1088. if (unlikely(r != 0))
  1089. return r;
  1090. radeon_bo_unpin(rbo);
  1091. radeon_bo_unreserve(rbo);
  1092. }
  1093. /* Bytes per pixel may have changed */
  1094. radeon_bandwidth_update(rdev);
  1095. return 0;
  1096. }
  1097. int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  1098. struct drm_framebuffer *old_fb)
  1099. {
  1100. struct drm_device *dev = crtc->dev;
  1101. struct radeon_device *rdev = dev->dev_private;
  1102. if (ASIC_IS_DCE4(rdev))
  1103. return evergreen_crtc_set_base(crtc, x, y, old_fb);
  1104. else if (ASIC_IS_AVIVO(rdev))
  1105. return avivo_crtc_set_base(crtc, x, y, old_fb);
  1106. else
  1107. return radeon_crtc_set_base(crtc, x, y, old_fb);
  1108. }
  1109. /* properly set additional regs when using atombios */
  1110. static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
  1111. {
  1112. struct drm_device *dev = crtc->dev;
  1113. struct radeon_device *rdev = dev->dev_private;
  1114. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1115. u32 disp_merge_cntl;
  1116. switch (radeon_crtc->crtc_id) {
  1117. case 0:
  1118. disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
  1119. disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
  1120. WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
  1121. break;
  1122. case 1:
  1123. disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
  1124. disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
  1125. WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
  1126. WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
  1127. WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
  1128. break;
  1129. }
  1130. }
  1131. static int radeon_atom_pick_pll(struct drm_crtc *crtc)
  1132. {
  1133. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1134. struct drm_device *dev = crtc->dev;
  1135. struct radeon_device *rdev = dev->dev_private;
  1136. struct drm_encoder *test_encoder;
  1137. struct drm_crtc *test_crtc;
  1138. uint32_t pll_in_use = 0;
  1139. if (ASIC_IS_DCE4(rdev)) {
  1140. /* if crtc is driving DP and we have an ext clock, use that */
  1141. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1142. if (test_encoder->crtc && (test_encoder->crtc == crtc)) {
  1143. if (atombios_get_encoder_mode(test_encoder) == ATOM_ENCODER_MODE_DP) {
  1144. if (rdev->clock.dp_extclk)
  1145. return ATOM_PPLL_INVALID;
  1146. }
  1147. }
  1148. }
  1149. /* otherwise, pick one of the plls */
  1150. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1151. struct radeon_crtc *radeon_test_crtc;
  1152. if (crtc == test_crtc)
  1153. continue;
  1154. radeon_test_crtc = to_radeon_crtc(test_crtc);
  1155. if ((radeon_test_crtc->pll_id >= ATOM_PPLL1) &&
  1156. (radeon_test_crtc->pll_id <= ATOM_PPLL2))
  1157. pll_in_use |= (1 << radeon_test_crtc->pll_id);
  1158. }
  1159. if (!(pll_in_use & 1))
  1160. return ATOM_PPLL1;
  1161. return ATOM_PPLL2;
  1162. } else
  1163. return radeon_crtc->crtc_id;
  1164. }
  1165. int atombios_crtc_mode_set(struct drm_crtc *crtc,
  1166. struct drm_display_mode *mode,
  1167. struct drm_display_mode *adjusted_mode,
  1168. int x, int y, struct drm_framebuffer *old_fb)
  1169. {
  1170. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1171. struct drm_device *dev = crtc->dev;
  1172. struct radeon_device *rdev = dev->dev_private;
  1173. struct drm_encoder *encoder;
  1174. bool is_tvcv = false;
  1175. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1176. /* find tv std */
  1177. if (encoder->crtc == crtc) {
  1178. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1179. if (radeon_encoder->active_device &
  1180. (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1181. is_tvcv = true;
  1182. }
  1183. }
  1184. /* always set DCPLL */
  1185. if (ASIC_IS_DCE4(rdev)) {
  1186. struct radeon_atom_ss ss;
  1187. bool ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
  1188. ASIC_INTERNAL_SS_ON_DCPLL,
  1189. rdev->clock.default_dispclk);
  1190. if (ss_enabled)
  1191. atombios_crtc_program_ss(crtc, ATOM_DISABLE, ATOM_DCPLL, &ss);
  1192. atombios_crtc_set_dcpll(crtc);
  1193. if (ss_enabled)
  1194. atombios_crtc_program_ss(crtc, ATOM_ENABLE, ATOM_DCPLL, &ss);
  1195. }
  1196. atombios_crtc_set_pll(crtc, adjusted_mode);
  1197. if (ASIC_IS_DCE4(rdev))
  1198. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1199. else if (ASIC_IS_AVIVO(rdev)) {
  1200. if (is_tvcv)
  1201. atombios_crtc_set_timing(crtc, adjusted_mode);
  1202. else
  1203. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1204. } else {
  1205. atombios_crtc_set_timing(crtc, adjusted_mode);
  1206. if (radeon_crtc->crtc_id == 0)
  1207. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1208. radeon_legacy_atom_fixup(crtc);
  1209. }
  1210. atombios_crtc_set_base(crtc, x, y, old_fb);
  1211. atombios_overscan_setup(crtc, mode, adjusted_mode);
  1212. atombios_scaler_setup(crtc);
  1213. return 0;
  1214. }
  1215. static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
  1216. struct drm_display_mode *mode,
  1217. struct drm_display_mode *adjusted_mode)
  1218. {
  1219. struct drm_device *dev = crtc->dev;
  1220. struct radeon_device *rdev = dev->dev_private;
  1221. /* adjust pm to upcoming mode change */
  1222. radeon_pm_compute_clocks(rdev);
  1223. if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  1224. return false;
  1225. return true;
  1226. }
  1227. static void atombios_crtc_prepare(struct drm_crtc *crtc)
  1228. {
  1229. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1230. /* pick pll */
  1231. radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
  1232. atombios_lock_crtc(crtc, ATOM_ENABLE);
  1233. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1234. }
  1235. static void atombios_crtc_commit(struct drm_crtc *crtc)
  1236. {
  1237. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  1238. atombios_lock_crtc(crtc, ATOM_DISABLE);
  1239. }
  1240. static void atombios_crtc_disable(struct drm_crtc *crtc)
  1241. {
  1242. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1243. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1244. switch (radeon_crtc->pll_id) {
  1245. case ATOM_PPLL1:
  1246. case ATOM_PPLL2:
  1247. /* disable the ppll */
  1248. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  1249. 0, 0, ATOM_DISABLE, 0, 0, 0, 0);
  1250. break;
  1251. default:
  1252. break;
  1253. }
  1254. radeon_crtc->pll_id = -1;
  1255. }
  1256. static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
  1257. .dpms = atombios_crtc_dpms,
  1258. .mode_fixup = atombios_crtc_mode_fixup,
  1259. .mode_set = atombios_crtc_mode_set,
  1260. .mode_set_base = atombios_crtc_set_base,
  1261. .prepare = atombios_crtc_prepare,
  1262. .commit = atombios_crtc_commit,
  1263. .load_lut = radeon_crtc_load_lut,
  1264. .disable = atombios_crtc_disable,
  1265. };
  1266. void radeon_atombios_init_crtc(struct drm_device *dev,
  1267. struct radeon_crtc *radeon_crtc)
  1268. {
  1269. struct radeon_device *rdev = dev->dev_private;
  1270. if (ASIC_IS_DCE4(rdev)) {
  1271. switch (radeon_crtc->crtc_id) {
  1272. case 0:
  1273. default:
  1274. radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
  1275. break;
  1276. case 1:
  1277. radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
  1278. break;
  1279. case 2:
  1280. radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
  1281. break;
  1282. case 3:
  1283. radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
  1284. break;
  1285. case 4:
  1286. radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
  1287. break;
  1288. case 5:
  1289. radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
  1290. break;
  1291. }
  1292. } else {
  1293. if (radeon_crtc->crtc_id == 1)
  1294. radeon_crtc->crtc_offset =
  1295. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
  1296. else
  1297. radeon_crtc->crtc_offset = 0;
  1298. }
  1299. radeon_crtc->pll_id = -1;
  1300. drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
  1301. }