pfc-r8a7779.c 131 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825
  1. /*
  2. * r8a7779 processor support - PFC hardware block
  3. *
  4. * Copyright (C) 2011, 2013 Renesas Solutions Corp.
  5. * Copyright (C) 2011 Magnus Damm
  6. * Copyright (C) 2013 Cogent Embedded, Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; version 2 of the License.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  20. */
  21. #include <linux/kernel.h>
  22. #include <linux/platform_data/gpio-rcar.h>
  23. #include "sh_pfc.h"
  24. #define PORT_GP_1(bank, pin, fn, sfx) fn(bank, pin, GP_##bank##_##pin, sfx)
  25. #define PORT_GP_32(bank, fn, sfx) \
  26. PORT_GP_1(bank, 0, fn, sfx), PORT_GP_1(bank, 1, fn, sfx), \
  27. PORT_GP_1(bank, 2, fn, sfx), PORT_GP_1(bank, 3, fn, sfx), \
  28. PORT_GP_1(bank, 4, fn, sfx), PORT_GP_1(bank, 5, fn, sfx), \
  29. PORT_GP_1(bank, 6, fn, sfx), PORT_GP_1(bank, 7, fn, sfx), \
  30. PORT_GP_1(bank, 8, fn, sfx), PORT_GP_1(bank, 9, fn, sfx), \
  31. PORT_GP_1(bank, 10, fn, sfx), PORT_GP_1(bank, 11, fn, sfx), \
  32. PORT_GP_1(bank, 12, fn, sfx), PORT_GP_1(bank, 13, fn, sfx), \
  33. PORT_GP_1(bank, 14, fn, sfx), PORT_GP_1(bank, 15, fn, sfx), \
  34. PORT_GP_1(bank, 16, fn, sfx), PORT_GP_1(bank, 17, fn, sfx), \
  35. PORT_GP_1(bank, 18, fn, sfx), PORT_GP_1(bank, 19, fn, sfx), \
  36. PORT_GP_1(bank, 20, fn, sfx), PORT_GP_1(bank, 21, fn, sfx), \
  37. PORT_GP_1(bank, 22, fn, sfx), PORT_GP_1(bank, 23, fn, sfx), \
  38. PORT_GP_1(bank, 24, fn, sfx), PORT_GP_1(bank, 25, fn, sfx), \
  39. PORT_GP_1(bank, 26, fn, sfx), PORT_GP_1(bank, 27, fn, sfx), \
  40. PORT_GP_1(bank, 28, fn, sfx), PORT_GP_1(bank, 29, fn, sfx), \
  41. PORT_GP_1(bank, 30, fn, sfx), PORT_GP_1(bank, 31, fn, sfx)
  42. #define PORT_GP_32_9(bank, fn, sfx) \
  43. PORT_GP_1(bank, 0, fn, sfx), PORT_GP_1(bank, 1, fn, sfx), \
  44. PORT_GP_1(bank, 2, fn, sfx), PORT_GP_1(bank, 3, fn, sfx), \
  45. PORT_GP_1(bank, 4, fn, sfx), PORT_GP_1(bank, 5, fn, sfx), \
  46. PORT_GP_1(bank, 6, fn, sfx), PORT_GP_1(bank, 7, fn, sfx), \
  47. PORT_GP_1(bank, 8, fn, sfx)
  48. #define PORT_GP_32_REV(bank, fn, sfx) \
  49. PORT_GP_1(bank, 31, fn, sfx), PORT_GP_1(bank, 30, fn, sfx), \
  50. PORT_GP_1(bank, 29, fn, sfx), PORT_GP_1(bank, 28, fn, sfx), \
  51. PORT_GP_1(bank, 27, fn, sfx), PORT_GP_1(bank, 26, fn, sfx), \
  52. PORT_GP_1(bank, 25, fn, sfx), PORT_GP_1(bank, 24, fn, sfx), \
  53. PORT_GP_1(bank, 23, fn, sfx), PORT_GP_1(bank, 22, fn, sfx), \
  54. PORT_GP_1(bank, 21, fn, sfx), PORT_GP_1(bank, 20, fn, sfx), \
  55. PORT_GP_1(bank, 19, fn, sfx), PORT_GP_1(bank, 18, fn, sfx), \
  56. PORT_GP_1(bank, 17, fn, sfx), PORT_GP_1(bank, 16, fn, sfx), \
  57. PORT_GP_1(bank, 15, fn, sfx), PORT_GP_1(bank, 14, fn, sfx), \
  58. PORT_GP_1(bank, 13, fn, sfx), PORT_GP_1(bank, 12, fn, sfx), \
  59. PORT_GP_1(bank, 11, fn, sfx), PORT_GP_1(bank, 10, fn, sfx), \
  60. PORT_GP_1(bank, 9, fn, sfx), PORT_GP_1(bank, 8, fn, sfx), \
  61. PORT_GP_1(bank, 7, fn, sfx), PORT_GP_1(bank, 6, fn, sfx), \
  62. PORT_GP_1(bank, 5, fn, sfx), PORT_GP_1(bank, 4, fn, sfx), \
  63. PORT_GP_1(bank, 3, fn, sfx), PORT_GP_1(bank, 2, fn, sfx), \
  64. PORT_GP_1(bank, 1, fn, sfx), PORT_GP_1(bank, 0, fn, sfx)
  65. #define CPU_ALL_PORT(fn, sfx) \
  66. PORT_GP_32(0, fn, sfx), \
  67. PORT_GP_32(1, fn, sfx), \
  68. PORT_GP_32(2, fn, sfx), \
  69. PORT_GP_32(3, fn, sfx), \
  70. PORT_GP_32(4, fn, sfx), \
  71. PORT_GP_32(5, fn, sfx), \
  72. PORT_GP_32_9(6, fn, sfx)
  73. #define _GP_PORT_ALL(bank, pin, name, sfx) name##_##sfx
  74. #define _GP_GPIO(bank, pin, _name, sfx) \
  75. [RCAR_GP_PIN(bank, pin)] = { \
  76. .name = __stringify(_name), \
  77. .enum_id = _name##_DATA, \
  78. }
  79. #define _GP_DATA(bank, pin, name, sfx) \
  80. PINMUX_DATA(name##_DATA, name##_FN)
  81. #define GP_ALL(str) CPU_ALL_PORT(_GP_PORT_ALL, str)
  82. #define PINMUX_GPIO_GP_ALL() CPU_ALL_PORT(_GP_GPIO, unused)
  83. #define PINMUX_DATA_GP_ALL() CPU_ALL_PORT(_GP_DATA, unused)
  84. #define PINMUX_IPSR_DATA(ipsr, fn) PINMUX_DATA(fn##_MARK, FN_##ipsr, FN_##fn)
  85. #define PINMUX_IPSR_MODSEL_DATA(ipsr, fn, ms) PINMUX_DATA(fn##_MARK, FN_##ms, \
  86. FN_##ipsr, FN_##fn)
  87. enum {
  88. PINMUX_RESERVED = 0,
  89. PINMUX_DATA_BEGIN,
  90. GP_ALL(DATA), /* GP_0_0_DATA -> GP_6_8_DATA */
  91. PINMUX_DATA_END,
  92. PINMUX_FUNCTION_BEGIN,
  93. GP_ALL(FN), /* GP_0_0_FN -> GP_6_8_FN */
  94. /* GPSR0 */
  95. FN_AVS1, FN_AVS2, FN_IP0_7_6, FN_A17,
  96. FN_A18, FN_A19, FN_IP0_9_8, FN_IP0_11_10,
  97. FN_IP0_13_12, FN_IP0_15_14, FN_IP0_18_16, FN_IP0_22_19,
  98. FN_IP0_24_23, FN_IP0_25, FN_IP0_27_26, FN_IP1_1_0,
  99. FN_IP1_3_2, FN_IP1_6_4, FN_IP1_10_7, FN_IP1_14_11,
  100. FN_IP1_18_15, FN_IP0_5_3, FN_IP0_30_28, FN_IP2_18_16,
  101. FN_IP2_21_19, FN_IP2_30_28, FN_IP3_2_0, FN_IP3_11_9,
  102. FN_IP3_14_12, FN_IP3_22_21, FN_IP3_26_24, FN_IP3_31_29,
  103. /* GPSR1 */
  104. FN_IP4_1_0, FN_IP4_4_2, FN_IP4_7_5, FN_IP4_10_8,
  105. FN_IP4_11, FN_IP4_12, FN_IP4_13, FN_IP4_14,
  106. FN_IP4_15, FN_IP4_16, FN_IP4_19_17, FN_IP4_22_20,
  107. FN_IP4_23, FN_IP4_24, FN_IP4_25, FN_IP4_26,
  108. FN_IP4_27, FN_IP4_28, FN_IP4_31_29, FN_IP5_2_0,
  109. FN_IP5_3, FN_IP5_4, FN_IP5_5, FN_IP5_6,
  110. FN_IP5_7, FN_IP5_8, FN_IP5_10_9, FN_IP5_12_11,
  111. FN_IP5_14_13, FN_IP5_16_15, FN_IP5_20_17, FN_IP5_23_21,
  112. /* GPSR2 */
  113. FN_IP5_27_24, FN_IP8_20, FN_IP8_22_21, FN_IP8_24_23,
  114. FN_IP8_27_25, FN_IP8_30_28, FN_IP9_1_0, FN_IP9_3_2,
  115. FN_IP9_4, FN_IP9_5, FN_IP9_6, FN_IP9_7,
  116. FN_IP9_9_8, FN_IP9_11_10, FN_IP9_13_12, FN_IP9_15_14,
  117. FN_IP9_18_16, FN_IP9_21_19, FN_IP9_23_22, FN_IP9_25_24,
  118. FN_IP9_27_26, FN_IP9_29_28, FN_IP10_2_0, FN_IP10_5_3,
  119. FN_IP10_8_6, FN_IP10_11_9, FN_IP10_14_12, FN_IP10_17_15,
  120. FN_IP10_20_18, FN_IP10_23_21, FN_IP10_25_24, FN_IP10_28_26,
  121. /* GPSR3 */
  122. FN_IP10_31_29, FN_IP11_2_0, FN_IP11_5_3, FN_IP11_8_6,
  123. FN_IP11_11_9, FN_IP11_14_12, FN_IP11_17_15, FN_IP11_20_18,
  124. FN_IP11_23_21, FN_IP11_26_24, FN_IP11_29_27, FN_IP12_2_0,
  125. FN_IP12_5_3, FN_IP12_8_6, FN_IP12_11_9, FN_IP12_14_12,
  126. FN_IP12_17_15, FN_IP7_16_15, FN_IP7_18_17, FN_IP7_28_27,
  127. FN_IP7_30_29, FN_IP7_20_19, FN_IP7_22_21, FN_IP7_24_23,
  128. FN_IP7_26_25, FN_IP1_20_19, FN_IP1_22_21, FN_IP1_24_23,
  129. FN_IP5_28, FN_IP5_30_29, FN_IP6_1_0, FN_IP6_3_2,
  130. /* GPSR4 */
  131. FN_IP6_5_4, FN_IP6_7_6, FN_IP6_8, FN_IP6_11_9,
  132. FN_IP6_14_12, FN_IP6_17_15, FN_IP6_19_18, FN_IP6_22_20,
  133. FN_IP6_24_23, FN_IP6_26_25, FN_IP6_30_29, FN_IP7_1_0,
  134. FN_IP7_3_2, FN_IP7_6_4, FN_IP7_9_7, FN_IP7_12_10,
  135. FN_IP7_14_13, FN_IP2_7_4, FN_IP2_11_8, FN_IP2_15_12,
  136. FN_IP1_28_25, FN_IP2_3_0, FN_IP8_3_0, FN_IP8_7_4,
  137. FN_IP8_11_8, FN_IP8_15_12, FN_USB_PENC0, FN_USB_PENC1,
  138. FN_IP0_2_0, FN_IP8_17_16, FN_IP8_18, FN_IP8_19,
  139. /* GPSR5 */
  140. FN_A1, FN_A2, FN_A3, FN_A4,
  141. FN_A5, FN_A6, FN_A7, FN_A8,
  142. FN_A9, FN_A10, FN_A11, FN_A12,
  143. FN_A13, FN_A14, FN_A15, FN_A16,
  144. FN_RD, FN_WE0, FN_WE1, FN_EX_WAIT0,
  145. FN_IP3_23, FN_IP3_27, FN_IP3_28, FN_IP2_22,
  146. FN_IP2_23, FN_IP2_24, FN_IP2_25, FN_IP2_26,
  147. FN_IP2_27, FN_IP3_3, FN_IP3_4, FN_IP3_5,
  148. /* GPSR6 */
  149. FN_IP3_6, FN_IP3_7, FN_IP3_8, FN_IP3_15,
  150. FN_IP3_16, FN_IP3_17, FN_IP3_18, FN_IP3_19,
  151. FN_IP3_20,
  152. /* IPSR0 */
  153. FN_RD_WR, FN_FWE, FN_ATAG0, FN_VI1_R7,
  154. FN_HRTS1, FN_RX4_C,
  155. FN_CS1_A26, FN_HSPI_TX2, FN_SDSELF_B,
  156. FN_CS0, FN_HSPI_CS2_B,
  157. FN_CLKOUT, FN_TX3C_IRDA_TX_C, FN_PWM0_B,
  158. FN_A25, FN_SD1_WP, FN_MMC0_D5, FN_FD5,
  159. FN_HSPI_RX2, FN_VI1_R3, FN_TX5_B, FN_SSI_SDATA7_B,
  160. FN_CTS0_B,
  161. FN_A24, FN_SD1_CD, FN_MMC0_D4, FN_FD4,
  162. FN_HSPI_CS2, FN_VI1_R2, FN_SSI_WS78_B,
  163. FN_A23, FN_FCLE, FN_HSPI_CLK2, FN_VI1_R1,
  164. FN_A22, FN_RX5_D, FN_HSPI_RX2_B, FN_VI1_R0,
  165. FN_A21, FN_SCK5_D, FN_HSPI_CLK2_B,
  166. FN_A20, FN_TX5_D, FN_HSPI_TX2_B,
  167. FN_A0, FN_SD1_DAT3, FN_MMC0_D3, FN_FD3,
  168. FN_BS, FN_SD1_DAT2, FN_MMC0_D2, FN_FD2,
  169. FN_ATADIR0, FN_SDSELF, FN_HCTS1, FN_TX4_C,
  170. FN_USB_PENC2, FN_SCK0, FN_PWM1, FN_PWMFSW0,
  171. FN_SCIF_CLK, FN_TCLK0_C,
  172. /* IPSR1 */
  173. FN_EX_CS0, FN_RX3_C_IRDA_RX_C, FN_MMC0_D6,
  174. FN_FD6, FN_EX_CS1, FN_MMC0_D7, FN_FD7,
  175. FN_EX_CS2, FN_SD1_CLK, FN_MMC0_CLK, FN_FALE,
  176. FN_ATACS00, FN_EX_CS3, FN_SD1_CMD, FN_MMC0_CMD,
  177. FN_FRE, FN_ATACS10, FN_VI1_R4, FN_RX5_B,
  178. FN_HSCK1, FN_SSI_SDATA8_B, FN_RTS0_B_TANS_B, FN_SSI_SDATA9,
  179. FN_EX_CS4, FN_SD1_DAT0, FN_MMC0_D0, FN_FD0,
  180. FN_ATARD0, FN_VI1_R5, FN_SCK5_B, FN_HTX1,
  181. FN_TX2_E, FN_TX0_B, FN_SSI_SCK9, FN_EX_CS5,
  182. FN_SD1_DAT1, FN_MMC0_D1, FN_FD1, FN_ATAWR0,
  183. FN_VI1_R6, FN_HRX1, FN_RX2_E, FN_RX0_B,
  184. FN_SSI_WS9, FN_MLB_CLK, FN_PWM2, FN_SCK4,
  185. FN_MLB_SIG, FN_PWM3, FN_TX4, FN_MLB_DAT,
  186. FN_PWM4, FN_RX4, FN_HTX0, FN_TX1,
  187. FN_SDATA, FN_CTS0_C, FN_SUB_TCK, FN_CC5_STATE2,
  188. FN_CC5_STATE10, FN_CC5_STATE18, FN_CC5_STATE26, FN_CC5_STATE34,
  189. /* IPSR2 */
  190. FN_HRX0, FN_RX1, FN_SCKZ, FN_RTS0_C_TANS_C,
  191. FN_SUB_TDI, FN_CC5_STATE3, FN_CC5_STATE11, FN_CC5_STATE19,
  192. FN_CC5_STATE27, FN_CC5_STATE35, FN_HSCK0, FN_SCK1,
  193. FN_MTS, FN_PWM5, FN_SCK0_C, FN_SSI_SDATA9_B,
  194. FN_SUB_TDO, FN_CC5_STATE0, FN_CC5_STATE8, FN_CC5_STATE16,
  195. FN_CC5_STATE24, FN_CC5_STATE32, FN_HCTS0, FN_CTS1,
  196. FN_STM, FN_PWM0_D, FN_RX0_C, FN_SCIF_CLK_C,
  197. FN_SUB_TRST, FN_TCLK1_B, FN_CC5_OSCOUT, FN_HRTS0,
  198. FN_RTS1_TANS, FN_MDATA, FN_TX0_C, FN_SUB_TMS,
  199. FN_CC5_STATE1, FN_CC5_STATE9, FN_CC5_STATE17, FN_CC5_STATE25,
  200. FN_CC5_STATE33, FN_DU0_DR0, FN_LCDOUT0, FN_DREQ0,
  201. FN_GPS_CLK_B, FN_AUDATA0, FN_TX5_C, FN_DU0_DR1,
  202. FN_LCDOUT1, FN_DACK0, FN_DRACK0, FN_GPS_SIGN_B,
  203. FN_AUDATA1, FN_RX5_C, FN_DU0_DR2, FN_LCDOUT2,
  204. FN_DU0_DR3, FN_LCDOUT3, FN_DU0_DR4, FN_LCDOUT4,
  205. FN_DU0_DR5, FN_LCDOUT5, FN_DU0_DR6, FN_LCDOUT6,
  206. FN_DU0_DR7, FN_LCDOUT7, FN_DU0_DG0, FN_LCDOUT8,
  207. FN_DREQ1, FN_SCL2, FN_AUDATA2,
  208. /* IPSR3 */
  209. FN_DU0_DG1, FN_LCDOUT9, FN_DACK1, FN_SDA2,
  210. FN_AUDATA3, FN_DU0_DG2, FN_LCDOUT10, FN_DU0_DG3,
  211. FN_LCDOUT11, FN_DU0_DG4, FN_LCDOUT12, FN_DU0_DG5,
  212. FN_LCDOUT13, FN_DU0_DG6, FN_LCDOUT14, FN_DU0_DG7,
  213. FN_LCDOUT15, FN_DU0_DB0, FN_LCDOUT16, FN_EX_WAIT1,
  214. FN_SCL1, FN_TCLK1, FN_AUDATA4, FN_DU0_DB1,
  215. FN_LCDOUT17, FN_EX_WAIT2, FN_SDA1, FN_GPS_MAG_B,
  216. FN_AUDATA5, FN_SCK5_C, FN_DU0_DB2, FN_LCDOUT18,
  217. FN_DU0_DB3, FN_LCDOUT19, FN_DU0_DB4, FN_LCDOUT20,
  218. FN_DU0_DB5, FN_LCDOUT21, FN_DU0_DB6, FN_LCDOUT22,
  219. FN_DU0_DB7, FN_LCDOUT23, FN_DU0_DOTCLKIN, FN_QSTVA_QVS,
  220. FN_TX3_D_IRDA_TX_D, FN_SCL3_B, FN_DU0_DOTCLKOUT0, FN_QCLK,
  221. FN_DU0_DOTCLKOUT1, FN_QSTVB_QVE, FN_RX3_D_IRDA_RX_D, FN_SDA3_B,
  222. FN_SDA2_C, FN_DACK0_B, FN_DRACK0_B, FN_DU0_EXHSYNC_DU0_HSYNC,
  223. FN_QSTH_QHS, FN_DU0_EXVSYNC_DU0_VSYNC, FN_QSTB_QHE,
  224. FN_DU0_EXODDF_DU0_ODDF_DISP_CDE, FN_QCPV_QDE, FN_CAN1_TX,
  225. FN_TX2_C, FN_SCL2_C, FN_REMOCON,
  226. /* IPSR4 */
  227. FN_DU0_DISP, FN_QPOLA, FN_CAN_CLK_C, FN_SCK2_C,
  228. FN_DU0_CDE, FN_QPOLB, FN_CAN1_RX, FN_RX2_C,
  229. FN_DREQ0_B, FN_SSI_SCK78_B, FN_SCK0_B, FN_DU1_DR0,
  230. FN_VI2_DATA0_VI2_B0, FN_PWM6, FN_SD3_CLK, FN_TX3_E_IRDA_TX_E,
  231. FN_AUDCK, FN_PWMFSW0_B, FN_DU1_DR1, FN_VI2_DATA1_VI2_B1,
  232. FN_PWM0, FN_SD3_CMD, FN_RX3_E_IRDA_RX_E, FN_AUDSYNC,
  233. FN_CTS0_D, FN_DU1_DR2, FN_VI2_G0, FN_DU1_DR3,
  234. FN_VI2_G1, FN_DU1_DR4, FN_VI2_G2, FN_DU1_DR5,
  235. FN_VI2_G3, FN_DU1_DR6, FN_VI2_G4, FN_DU1_DR7,
  236. FN_VI2_G5, FN_DU1_DG0, FN_VI2_DATA2_VI2_B2, FN_SCL1_B,
  237. FN_SD3_DAT2, FN_SCK3_E, FN_AUDATA6, FN_TX0_D,
  238. FN_DU1_DG1, FN_VI2_DATA3_VI2_B3, FN_SDA1_B, FN_SD3_DAT3,
  239. FN_SCK5, FN_AUDATA7, FN_RX0_D, FN_DU1_DG2,
  240. FN_VI2_G6, FN_DU1_DG3, FN_VI2_G7, FN_DU1_DG4,
  241. FN_VI2_R0, FN_DU1_DG5, FN_VI2_R1, FN_DU1_DG6,
  242. FN_VI2_R2, FN_DU1_DG7, FN_VI2_R3, FN_DU1_DB0,
  243. FN_VI2_DATA4_VI2_B4, FN_SCL2_B, FN_SD3_DAT0, FN_TX5,
  244. FN_SCK0_D,
  245. /* IPSR5 */
  246. FN_DU1_DB1, FN_VI2_DATA5_VI2_B5, FN_SDA2_B, FN_SD3_DAT1,
  247. FN_RX5, FN_RTS0_D_TANS_D, FN_DU1_DB2, FN_VI2_R4,
  248. FN_DU1_DB3, FN_VI2_R5, FN_DU1_DB4, FN_VI2_R6,
  249. FN_DU1_DB5, FN_VI2_R7, FN_DU1_DB6, FN_SCL2_D,
  250. FN_DU1_DB7, FN_SDA2_D, FN_DU1_DOTCLKIN, FN_VI2_CLKENB,
  251. FN_HSPI_CS1, FN_SCL1_D, FN_DU1_DOTCLKOUT, FN_VI2_FIELD,
  252. FN_SDA1_D, FN_DU1_EXHSYNC_DU1_HSYNC, FN_VI2_HSYNC,
  253. FN_VI3_HSYNC, FN_DU1_EXVSYNC_DU1_VSYNC, FN_VI2_VSYNC, FN_VI3_VSYNC,
  254. FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_VI2_CLK, FN_TX3_B_IRDA_TX_B,
  255. FN_SD3_CD, FN_HSPI_TX1, FN_VI1_CLKENB, FN_VI3_CLKENB,
  256. FN_AUDIO_CLKC, FN_TX2_D, FN_SPEEDIN, FN_GPS_SIGN_D,
  257. FN_DU1_DISP, FN_VI2_DATA6_VI2_B6, FN_TCLK0, FN_QSTVA_B_QVS_B,
  258. FN_HSPI_CLK1, FN_SCK2_D, FN_AUDIO_CLKOUT_B, FN_GPS_MAG_D,
  259. FN_DU1_CDE, FN_VI2_DATA7_VI2_B7, FN_RX3_B_IRDA_RX_B,
  260. FN_SD3_WP, FN_HSPI_RX1, FN_VI1_FIELD, FN_VI3_FIELD,
  261. FN_AUDIO_CLKOUT, FN_RX2_D, FN_GPS_CLK_C, FN_GPS_CLK_D,
  262. FN_AUDIO_CLKA, FN_CAN_TXCLK, FN_AUDIO_CLKB, FN_USB_OVC2,
  263. FN_CAN_DEBUGOUT0, FN_MOUT0,
  264. /* IPSR6 */
  265. FN_SSI_SCK0129, FN_CAN_DEBUGOUT1, FN_MOUT1, FN_SSI_WS0129,
  266. FN_CAN_DEBUGOUT2, FN_MOUT2, FN_SSI_SDATA0, FN_CAN_DEBUGOUT3,
  267. FN_MOUT5, FN_SSI_SDATA1, FN_CAN_DEBUGOUT4, FN_MOUT6,
  268. FN_SSI_SDATA2, FN_CAN_DEBUGOUT5, FN_SSI_SCK34, FN_CAN_DEBUGOUT6,
  269. FN_CAN0_TX_B, FN_IERX, FN_SSI_SCK9_C, FN_SSI_WS34,
  270. FN_CAN_DEBUGOUT7, FN_CAN0_RX_B, FN_IETX, FN_SSI_WS9_C,
  271. FN_SSI_SDATA3, FN_PWM0_C, FN_CAN_DEBUGOUT8, FN_CAN_CLK_B,
  272. FN_IECLK, FN_SCIF_CLK_B, FN_TCLK0_B, FN_SSI_SDATA4,
  273. FN_CAN_DEBUGOUT9, FN_SSI_SDATA9_C, FN_SSI_SCK5, FN_ADICLK,
  274. FN_CAN_DEBUGOUT10, FN_SCK3, FN_TCLK0_D, FN_SSI_WS5,
  275. FN_ADICS_SAMP, FN_CAN_DEBUGOUT11, FN_TX3_IRDA_TX, FN_SSI_SDATA5,
  276. FN_ADIDATA, FN_CAN_DEBUGOUT12, FN_RX3_IRDA_RX, FN_SSI_SCK6,
  277. FN_ADICHS0, FN_CAN0_TX, FN_IERX_B,
  278. /* IPSR7 */
  279. FN_SSI_WS6, FN_ADICHS1, FN_CAN0_RX, FN_IETX_B,
  280. FN_SSI_SDATA6, FN_ADICHS2, FN_CAN_CLK, FN_IECLK_B,
  281. FN_SSI_SCK78, FN_CAN_DEBUGOUT13, FN_IRQ0_B, FN_SSI_SCK9_B,
  282. FN_HSPI_CLK1_C, FN_SSI_WS78, FN_CAN_DEBUGOUT14, FN_IRQ1_B,
  283. FN_SSI_WS9_B, FN_HSPI_CS1_C, FN_SSI_SDATA7, FN_CAN_DEBUGOUT15,
  284. FN_IRQ2_B, FN_TCLK1_C, FN_HSPI_TX1_C, FN_SSI_SDATA8,
  285. FN_VSP, FN_IRQ3_B, FN_HSPI_RX1_C, FN_SD0_CLK,
  286. FN_ATACS01, FN_SCK1_B, FN_SD0_CMD, FN_ATACS11,
  287. FN_TX1_B, FN_CC5_TDO, FN_SD0_DAT0, FN_ATADIR1,
  288. FN_RX1_B, FN_CC5_TRST, FN_SD0_DAT1, FN_ATAG1,
  289. FN_SCK2_B, FN_CC5_TMS, FN_SD0_DAT2, FN_ATARD1,
  290. FN_TX2_B, FN_CC5_TCK, FN_SD0_DAT3, FN_ATAWR1,
  291. FN_RX2_B, FN_CC5_TDI, FN_SD0_CD, FN_DREQ2,
  292. FN_RTS1_B_TANS_B, FN_SD0_WP, FN_DACK2, FN_CTS1_B,
  293. /* IPSR8 */
  294. FN_HSPI_CLK0, FN_CTS0, FN_USB_OVC0, FN_AD_CLK,
  295. FN_CC5_STATE4, FN_CC5_STATE12, FN_CC5_STATE20, FN_CC5_STATE28,
  296. FN_CC5_STATE36, FN_HSPI_CS0, FN_RTS0_TANS, FN_USB_OVC1,
  297. FN_AD_DI, FN_CC5_STATE5, FN_CC5_STATE13, FN_CC5_STATE21,
  298. FN_CC5_STATE29, FN_CC5_STATE37, FN_HSPI_TX0, FN_TX0,
  299. FN_CAN_DEBUG_HW_TRIGGER, FN_AD_DO, FN_CC5_STATE6, FN_CC5_STATE14,
  300. FN_CC5_STATE22, FN_CC5_STATE30, FN_CC5_STATE38, FN_HSPI_RX0,
  301. FN_RX0, FN_CAN_STEP0, FN_AD_NCS, FN_CC5_STATE7,
  302. FN_CC5_STATE15, FN_CC5_STATE23, FN_CC5_STATE31, FN_CC5_STATE39,
  303. FN_FMCLK, FN_RDS_CLK, FN_PCMOE, FN_BPFCLK,
  304. FN_PCMWE, FN_FMIN, FN_RDS_DATA, FN_VI0_CLK,
  305. FN_MMC1_CLK, FN_VI0_CLKENB, FN_TX1_C, FN_HTX1_B,
  306. FN_MT1_SYNC, FN_VI0_FIELD, FN_RX1_C, FN_HRX1_B,
  307. FN_VI0_HSYNC, FN_VI0_DATA0_B_VI0_B0_B, FN_CTS1_C, FN_TX4_D,
  308. FN_MMC1_CMD, FN_HSCK1_B, FN_VI0_VSYNC, FN_VI0_DATA1_B_VI0_B1_B,
  309. FN_RTS1_C_TANS_C, FN_RX4_D, FN_PWMFSW0_C,
  310. /* IPSR9 */
  311. FN_VI0_DATA0_VI0_B0, FN_HRTS1_B, FN_MT1_VCXO, FN_VI0_DATA1_VI0_B1,
  312. FN_HCTS1_B, FN_MT1_PWM, FN_VI0_DATA2_VI0_B2, FN_MMC1_D0,
  313. FN_VI0_DATA3_VI0_B3, FN_MMC1_D1, FN_VI0_DATA4_VI0_B4, FN_MMC1_D2,
  314. FN_VI0_DATA5_VI0_B5, FN_MMC1_D3, FN_VI0_DATA6_VI0_B6, FN_MMC1_D4,
  315. FN_ARM_TRACEDATA_0, FN_VI0_DATA7_VI0_B7, FN_MMC1_D5,
  316. FN_ARM_TRACEDATA_1, FN_VI0_G0, FN_SSI_SCK78_C, FN_IRQ0,
  317. FN_ARM_TRACEDATA_2, FN_VI0_G1, FN_SSI_WS78_C, FN_IRQ1,
  318. FN_ARM_TRACEDATA_3, FN_VI0_G2, FN_ETH_TXD1, FN_MMC1_D6,
  319. FN_ARM_TRACEDATA_4, FN_TS_SPSYNC0, FN_VI0_G3, FN_ETH_CRS_DV,
  320. FN_MMC1_D7, FN_ARM_TRACEDATA_5, FN_TS_SDAT0, FN_VI0_G4,
  321. FN_ETH_TX_EN, FN_SD2_DAT0_B, FN_ARM_TRACEDATA_6, FN_VI0_G5,
  322. FN_ETH_RX_ER, FN_SD2_DAT1_B, FN_ARM_TRACEDATA_7, FN_VI0_G6,
  323. FN_ETH_RXD0, FN_SD2_DAT2_B, FN_ARM_TRACEDATA_8, FN_VI0_G7,
  324. FN_ETH_RXD1, FN_SD2_DAT3_B, FN_ARM_TRACEDATA_9,
  325. /* IPSR10 */
  326. FN_VI0_R0, FN_SSI_SDATA7_C, FN_SCK1_C, FN_DREQ1_B,
  327. FN_ARM_TRACEDATA_10, FN_DREQ0_C, FN_VI0_R1, FN_SSI_SDATA8_C,
  328. FN_DACK1_B, FN_ARM_TRACEDATA_11, FN_DACK0_C, FN_DRACK0_C,
  329. FN_VI0_R2, FN_ETH_LINK, FN_SD2_CLK_B, FN_IRQ2,
  330. FN_ARM_TRACEDATA_12, FN_VI0_R3, FN_ETH_MAGIC, FN_SD2_CMD_B,
  331. FN_IRQ3, FN_ARM_TRACEDATA_13, FN_VI0_R4, FN_ETH_REFCLK,
  332. FN_SD2_CD_B, FN_HSPI_CLK1_B, FN_ARM_TRACEDATA_14, FN_MT1_CLK,
  333. FN_TS_SCK0, FN_VI0_R5, FN_ETH_TXD0, FN_SD2_WP_B, FN_HSPI_CS1_B,
  334. FN_ARM_TRACEDATA_15, FN_MT1_D, FN_TS_SDEN0, FN_VI0_R6,
  335. FN_ETH_MDC, FN_DREQ2_C, FN_HSPI_TX1_B, FN_TRACECLK,
  336. FN_MT1_BEN, FN_PWMFSW0_D, FN_VI0_R7, FN_ETH_MDIO,
  337. FN_DACK2_C, FN_HSPI_RX1_B, FN_SCIF_CLK_D, FN_TRACECTL,
  338. FN_MT1_PEN, FN_VI1_CLK, FN_SIM_D, FN_SDA3,
  339. FN_VI1_HSYNC, FN_VI3_CLK, FN_SSI_SCK4, FN_GPS_SIGN_C,
  340. FN_PWMFSW0_E, FN_VI1_VSYNC, FN_AUDIO_CLKOUT_C, FN_SSI_WS4,
  341. FN_SIM_CLK, FN_GPS_MAG_C, FN_SPV_TRST, FN_SCL3,
  342. /* IPSR11 */
  343. FN_VI1_DATA0_VI1_B0, FN_SD2_DAT0, FN_SIM_RST, FN_SPV_TCK,
  344. FN_ADICLK_B, FN_VI1_DATA1_VI1_B1, FN_SD2_DAT1, FN_MT0_CLK,
  345. FN_SPV_TMS, FN_ADICS_B_SAMP_B, FN_VI1_DATA2_VI1_B2, FN_SD2_DAT2,
  346. FN_MT0_D, FN_SPVTDI, FN_ADIDATA_B, FN_VI1_DATA3_VI1_B3,
  347. FN_SD2_DAT3, FN_MT0_BEN, FN_SPV_TDO, FN_ADICHS0_B,
  348. FN_VI1_DATA4_VI1_B4, FN_SD2_CLK, FN_MT0_PEN, FN_SPA_TRST,
  349. FN_HSPI_CLK1_D, FN_ADICHS1_B, FN_VI1_DATA5_VI1_B5, FN_SD2_CMD,
  350. FN_MT0_SYNC, FN_SPA_TCK, FN_HSPI_CS1_D, FN_ADICHS2_B,
  351. FN_VI1_DATA6_VI1_B6, FN_SD2_CD, FN_MT0_VCXO, FN_SPA_TMS,
  352. FN_HSPI_TX1_D, FN_VI1_DATA7_VI1_B7, FN_SD2_WP, FN_MT0_PWM,
  353. FN_SPA_TDI, FN_HSPI_RX1_D, FN_VI1_G0, FN_VI3_DATA0,
  354. FN_TS_SCK1, FN_DREQ2_B, FN_TX2,
  355. FN_SPA_TDO, FN_HCTS0_B, FN_VI1_G1, FN_VI3_DATA1,
  356. FN_SSI_SCK1, FN_TS_SDEN1, FN_DACK2_B, FN_RX2, FN_HRTS0_B,
  357. /* IPSR12 */
  358. FN_VI1_G2, FN_VI3_DATA2, FN_SSI_WS1, FN_TS_SPSYNC1,
  359. FN_SCK2, FN_HSCK0_B, FN_VI1_G3, FN_VI3_DATA3,
  360. FN_SSI_SCK2, FN_TS_SDAT1, FN_SCL1_C, FN_HTX0_B,
  361. FN_VI1_G4, FN_VI3_DATA4, FN_SSI_WS2, FN_SDA1_C,
  362. FN_SIM_RST_B, FN_HRX0_B, FN_VI1_G5, FN_VI3_DATA5,
  363. FN_GPS_CLK, FN_FSE, FN_TX4_B, FN_SIM_D_B,
  364. FN_VI1_G6, FN_VI3_DATA6, FN_GPS_SIGN, FN_FRB,
  365. FN_RX4_B, FN_SIM_CLK_B, FN_VI1_G7, FN_VI3_DATA7,
  366. FN_GPS_MAG, FN_FCE, FN_SCK4_B,
  367. FN_SEL_SCIF5_0, FN_SEL_SCIF5_1, FN_SEL_SCIF5_2, FN_SEL_SCIF5_3,
  368. FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, FN_SEL_SCIF4_3,
  369. FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2,
  370. FN_SEL_SCIF3_3, FN_SEL_SCIF3_4,
  371. FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2,
  372. FN_SEL_SCIF2_3, FN_SEL_SCIF2_4,
  373. FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2,
  374. FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2, FN_SEL_SCIF0_3,
  375. FN_SEL_SSI9_0, FN_SEL_SSI9_1, FN_SEL_SSI9_2,
  376. FN_SEL_SSI8_0, FN_SEL_SSI8_1, FN_SEL_SSI8_2,
  377. FN_SEL_SSI7_0, FN_SEL_SSI7_1, FN_SEL_SSI7_2,
  378. FN_SEL_VI0_0, FN_SEL_VI0_1,
  379. FN_SEL_SD2_0, FN_SEL_SD2_1,
  380. FN_SEL_INT3_0, FN_SEL_INT3_1,
  381. FN_SEL_INT2_0, FN_SEL_INT2_1,
  382. FN_SEL_INT1_0, FN_SEL_INT1_1,
  383. FN_SEL_INT0_0, FN_SEL_INT0_1,
  384. FN_SEL_IE_0, FN_SEL_IE_1,
  385. FN_SEL_EXBUS2_0, FN_SEL_EXBUS2_1, FN_SEL_EXBUS2_2,
  386. FN_SEL_EXBUS1_0, FN_SEL_EXBUS1_1,
  387. FN_SEL_EXBUS0_0, FN_SEL_EXBUS0_1, FN_SEL_EXBUS0_2,
  388. FN_SEL_TMU1_0, FN_SEL_TMU1_1, FN_SEL_TMU1_2,
  389. FN_SEL_TMU0_0, FN_SEL_TMU0_1, FN_SEL_TMU0_2, FN_SEL_TMU0_3,
  390. FN_SEL_SCIF_0, FN_SEL_SCIF_1, FN_SEL_SCIF_2, FN_SEL_SCIF_3,
  391. FN_SEL_CANCLK_0, FN_SEL_CANCLK_1, FN_SEL_CANCLK_2,
  392. FN_SEL_CAN0_0, FN_SEL_CAN0_1,
  393. FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1,
  394. FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1,
  395. FN_SEL_PWMFSW_0, FN_SEL_PWMFSW_1, FN_SEL_PWMFSW_2,
  396. FN_SEL_PWMFSW_3, FN_SEL_PWMFSW_4,
  397. FN_SEL_ADI_0, FN_SEL_ADI_1,
  398. FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
  399. FN_SEL_SIM_0, FN_SEL_SIM_1,
  400. FN_SEL_HSPI2_0, FN_SEL_HSPI2_1,
  401. FN_SEL_HSPI1_0, FN_SEL_HSPI1_1, FN_SEL_HSPI1_2, FN_SEL_HSPI1_3,
  402. FN_SEL_I2C3_0, FN_SEL_I2C3_1,
  403. FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
  404. FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2, FN_SEL_I2C1_3,
  405. PINMUX_FUNCTION_END,
  406. PINMUX_MARK_BEGIN,
  407. AVS1_MARK, AVS2_MARK, A17_MARK, A18_MARK,
  408. A19_MARK,
  409. RD_WR_MARK, FWE_MARK, ATAG0_MARK, VI1_R7_MARK,
  410. HRTS1_MARK, RX4_C_MARK,
  411. CS1_A26_MARK, HSPI_TX2_MARK, SDSELF_B_MARK,
  412. CS0_MARK, HSPI_CS2_B_MARK,
  413. CLKOUT_MARK, TX3C_IRDA_TX_C_MARK, PWM0_B_MARK,
  414. A25_MARK, SD1_WP_MARK, MMC0_D5_MARK, FD5_MARK,
  415. HSPI_RX2_MARK, VI1_R3_MARK, TX5_B_MARK, SSI_SDATA7_B_MARK, CTS0_B_MARK,
  416. A24_MARK, SD1_CD_MARK, MMC0_D4_MARK, FD4_MARK,
  417. HSPI_CS2_MARK, VI1_R2_MARK, SSI_WS78_B_MARK,
  418. A23_MARK, FCLE_MARK, HSPI_CLK2_MARK, VI1_R1_MARK,
  419. A22_MARK, RX5_D_MARK, HSPI_RX2_B_MARK, VI1_R0_MARK,
  420. A21_MARK, SCK5_D_MARK, HSPI_CLK2_B_MARK,
  421. A20_MARK, TX5_D_MARK, HSPI_TX2_B_MARK,
  422. A0_MARK, SD1_DAT3_MARK, MMC0_D3_MARK, FD3_MARK,
  423. BS_MARK, SD1_DAT2_MARK, MMC0_D2_MARK, FD2_MARK,
  424. ATADIR0_MARK, SDSELF_MARK, HCTS1_MARK, TX4_C_MARK,
  425. USB_PENC0_MARK, USB_PENC1_MARK, USB_PENC2_MARK,
  426. SCK0_MARK, PWM1_MARK, PWMFSW0_MARK,
  427. SCIF_CLK_MARK, TCLK0_C_MARK,
  428. EX_CS0_MARK, RX3_C_IRDA_RX_C_MARK, MMC0_D6_MARK,
  429. FD6_MARK, EX_CS1_MARK, MMC0_D7_MARK, FD7_MARK,
  430. EX_CS2_MARK, SD1_CLK_MARK, MMC0_CLK_MARK, FALE_MARK,
  431. ATACS00_MARK, EX_CS3_MARK, SD1_CMD_MARK, MMC0_CMD_MARK,
  432. FRE_MARK, ATACS10_MARK, VI1_R4_MARK, RX5_B_MARK,
  433. HSCK1_MARK, SSI_SDATA8_B_MARK, RTS0_B_TANS_B_MARK, SSI_SDATA9_MARK,
  434. EX_CS4_MARK, SD1_DAT0_MARK, MMC0_D0_MARK, FD0_MARK,
  435. ATARD0_MARK, VI1_R5_MARK, SCK5_B_MARK, HTX1_MARK,
  436. TX2_E_MARK, TX0_B_MARK, SSI_SCK9_MARK, EX_CS5_MARK,
  437. SD1_DAT1_MARK, MMC0_D1_MARK, FD1_MARK, ATAWR0_MARK,
  438. VI1_R6_MARK, HRX1_MARK, RX2_E_MARK, RX0_B_MARK,
  439. SSI_WS9_MARK, MLB_CLK_MARK, PWM2_MARK, SCK4_MARK,
  440. MLB_SIG_MARK, PWM3_MARK, TX4_MARK, MLB_DAT_MARK,
  441. PWM4_MARK, RX4_MARK, HTX0_MARK, TX1_MARK,
  442. SDATA_MARK, CTS0_C_MARK, SUB_TCK_MARK, CC5_STATE2_MARK,
  443. CC5_STATE10_MARK, CC5_STATE18_MARK, CC5_STATE26_MARK, CC5_STATE34_MARK,
  444. HRX0_MARK, RX1_MARK, SCKZ_MARK, RTS0_C_TANS_C_MARK,
  445. SUB_TDI_MARK, CC5_STATE3_MARK, CC5_STATE11_MARK, CC5_STATE19_MARK,
  446. CC5_STATE27_MARK, CC5_STATE35_MARK, HSCK0_MARK, SCK1_MARK,
  447. MTS_MARK, PWM5_MARK, SCK0_C_MARK, SSI_SDATA9_B_MARK,
  448. SUB_TDO_MARK, CC5_STATE0_MARK, CC5_STATE8_MARK, CC5_STATE16_MARK,
  449. CC5_STATE24_MARK, CC5_STATE32_MARK, HCTS0_MARK, CTS1_MARK,
  450. STM_MARK, PWM0_D_MARK, RX0_C_MARK, SCIF_CLK_C_MARK,
  451. SUB_TRST_MARK, TCLK1_B_MARK, CC5_OSCOUT_MARK, HRTS0_MARK,
  452. RTS1_TANS_MARK, MDATA_MARK, TX0_C_MARK, SUB_TMS_MARK,
  453. CC5_STATE1_MARK, CC5_STATE9_MARK, CC5_STATE17_MARK, CC5_STATE25_MARK,
  454. CC5_STATE33_MARK, DU0_DR0_MARK, LCDOUT0_MARK, DREQ0_MARK,
  455. GPS_CLK_B_MARK, AUDATA0_MARK, TX5_C_MARK, DU0_DR1_MARK,
  456. LCDOUT1_MARK, DACK0_MARK, DRACK0_MARK, GPS_SIGN_B_MARK,
  457. AUDATA1_MARK, RX5_C_MARK, DU0_DR2_MARK, LCDOUT2_MARK,
  458. DU0_DR3_MARK, LCDOUT3_MARK, DU0_DR4_MARK, LCDOUT4_MARK,
  459. DU0_DR5_MARK, LCDOUT5_MARK, DU0_DR6_MARK, LCDOUT6_MARK,
  460. DU0_DR7_MARK, LCDOUT7_MARK, DU0_DG0_MARK, LCDOUT8_MARK,
  461. DREQ1_MARK, SCL2_MARK, AUDATA2_MARK,
  462. DU0_DG1_MARK, LCDOUT9_MARK, DACK1_MARK, SDA2_MARK,
  463. AUDATA3_MARK, DU0_DG2_MARK, LCDOUT10_MARK, DU0_DG3_MARK,
  464. LCDOUT11_MARK, DU0_DG4_MARK, LCDOUT12_MARK, DU0_DG5_MARK,
  465. LCDOUT13_MARK, DU0_DG6_MARK, LCDOUT14_MARK, DU0_DG7_MARK,
  466. LCDOUT15_MARK, DU0_DB0_MARK, LCDOUT16_MARK, EX_WAIT1_MARK,
  467. SCL1_MARK, TCLK1_MARK, AUDATA4_MARK, DU0_DB1_MARK,
  468. LCDOUT17_MARK, EX_WAIT2_MARK, SDA1_MARK, GPS_MAG_B_MARK,
  469. AUDATA5_MARK, SCK5_C_MARK, DU0_DB2_MARK, LCDOUT18_MARK,
  470. DU0_DB3_MARK, LCDOUT19_MARK, DU0_DB4_MARK, LCDOUT20_MARK,
  471. DU0_DB5_MARK, LCDOUT21_MARK, DU0_DB6_MARK, LCDOUT22_MARK,
  472. DU0_DB7_MARK, LCDOUT23_MARK, DU0_DOTCLKIN_MARK, QSTVA_QVS_MARK,
  473. TX3_D_IRDA_TX_D_MARK, SCL3_B_MARK, DU0_DOTCLKOUT0_MARK, QCLK_MARK,
  474. DU0_DOTCLKOUT1_MARK, QSTVB_QVE_MARK, RX3_D_IRDA_RX_D_MARK, SDA3_B_MARK,
  475. SDA2_C_MARK, DACK0_B_MARK, DRACK0_B_MARK, DU0_EXHSYNC_DU0_HSYNC_MARK,
  476. QSTH_QHS_MARK, DU0_EXVSYNC_DU0_VSYNC_MARK, QSTB_QHE_MARK,
  477. DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK, QCPV_QDE_MARK, CAN1_TX_MARK,
  478. TX2_C_MARK, SCL2_C_MARK, REMOCON_MARK,
  479. DU0_DISP_MARK, QPOLA_MARK, CAN_CLK_C_MARK, SCK2_C_MARK,
  480. DU0_CDE_MARK, QPOLB_MARK, CAN1_RX_MARK, RX2_C_MARK,
  481. DREQ0_B_MARK, SSI_SCK78_B_MARK, SCK0_B_MARK, DU1_DR0_MARK,
  482. VI2_DATA0_VI2_B0_MARK, PWM6_MARK, SD3_CLK_MARK, TX3_E_IRDA_TX_E_MARK,
  483. AUDCK_MARK, PWMFSW0_B_MARK, DU1_DR1_MARK, VI2_DATA1_VI2_B1_MARK,
  484. PWM0_MARK, SD3_CMD_MARK, RX3_E_IRDA_RX_E_MARK, AUDSYNC_MARK,
  485. CTS0_D_MARK, DU1_DR2_MARK, VI2_G0_MARK, DU1_DR3_MARK,
  486. VI2_G1_MARK, DU1_DR4_MARK, VI2_G2_MARK, DU1_DR5_MARK,
  487. VI2_G3_MARK, DU1_DR6_MARK, VI2_G4_MARK, DU1_DR7_MARK,
  488. VI2_G5_MARK, DU1_DG0_MARK, VI2_DATA2_VI2_B2_MARK, SCL1_B_MARK,
  489. SD3_DAT2_MARK, SCK3_E_MARK, AUDATA6_MARK, TX0_D_MARK,
  490. DU1_DG1_MARK, VI2_DATA3_VI2_B3_MARK, SDA1_B_MARK, SD3_DAT3_MARK,
  491. SCK5_MARK, AUDATA7_MARK, RX0_D_MARK, DU1_DG2_MARK,
  492. VI2_G6_MARK, DU1_DG3_MARK, VI2_G7_MARK, DU1_DG4_MARK,
  493. VI2_R0_MARK, DU1_DG5_MARK, VI2_R1_MARK, DU1_DG6_MARK,
  494. VI2_R2_MARK, DU1_DG7_MARK, VI2_R3_MARK, DU1_DB0_MARK,
  495. VI2_DATA4_VI2_B4_MARK, SCL2_B_MARK, SD3_DAT0_MARK, TX5_MARK,
  496. SCK0_D_MARK,
  497. DU1_DB1_MARK, VI2_DATA5_VI2_B5_MARK, SDA2_B_MARK, SD3_DAT1_MARK,
  498. RX5_MARK, RTS0_D_TANS_D_MARK, DU1_DB2_MARK, VI2_R4_MARK,
  499. DU1_DB3_MARK, VI2_R5_MARK, DU1_DB4_MARK, VI2_R6_MARK,
  500. DU1_DB5_MARK, VI2_R7_MARK, DU1_DB6_MARK, SCL2_D_MARK,
  501. DU1_DB7_MARK, SDA2_D_MARK, DU1_DOTCLKIN_MARK, VI2_CLKENB_MARK,
  502. HSPI_CS1_MARK, SCL1_D_MARK, DU1_DOTCLKOUT_MARK, VI2_FIELD_MARK,
  503. SDA1_D_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK, VI2_HSYNC_MARK,
  504. VI3_HSYNC_MARK, DU1_EXVSYNC_DU1_VSYNC_MARK, VI2_VSYNC_MARK,
  505. VI3_VSYNC_MARK, DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK, VI2_CLK_MARK,
  506. TX3_B_IRDA_TX_B_MARK, SD3_CD_MARK, HSPI_TX1_MARK, VI1_CLKENB_MARK,
  507. VI3_CLKENB_MARK, AUDIO_CLKC_MARK, TX2_D_MARK, SPEEDIN_MARK,
  508. GPS_SIGN_D_MARK, DU1_DISP_MARK, VI2_DATA6_VI2_B6_MARK, TCLK0_MARK,
  509. QSTVA_B_QVS_B_MARK, HSPI_CLK1_MARK, SCK2_D_MARK, AUDIO_CLKOUT_B_MARK,
  510. GPS_MAG_D_MARK, DU1_CDE_MARK, VI2_DATA7_VI2_B7_MARK,
  511. RX3_B_IRDA_RX_B_MARK, SD3_WP_MARK, HSPI_RX1_MARK, VI1_FIELD_MARK,
  512. VI3_FIELD_MARK, AUDIO_CLKOUT_MARK, RX2_D_MARK, GPS_CLK_C_MARK,
  513. GPS_CLK_D_MARK, AUDIO_CLKA_MARK, CAN_TXCLK_MARK, AUDIO_CLKB_MARK,
  514. USB_OVC2_MARK, CAN_DEBUGOUT0_MARK, MOUT0_MARK,
  515. SSI_SCK0129_MARK, CAN_DEBUGOUT1_MARK, MOUT1_MARK, SSI_WS0129_MARK,
  516. CAN_DEBUGOUT2_MARK, MOUT2_MARK, SSI_SDATA0_MARK, CAN_DEBUGOUT3_MARK,
  517. MOUT5_MARK, SSI_SDATA1_MARK, CAN_DEBUGOUT4_MARK, MOUT6_MARK,
  518. SSI_SDATA2_MARK, CAN_DEBUGOUT5_MARK, SSI_SCK34_MARK,
  519. CAN_DEBUGOUT6_MARK, CAN0_TX_B_MARK, IERX_MARK, SSI_SCK9_C_MARK,
  520. SSI_WS34_MARK, CAN_DEBUGOUT7_MARK, CAN0_RX_B_MARK, IETX_MARK,
  521. SSI_WS9_C_MARK, SSI_SDATA3_MARK, PWM0_C_MARK, CAN_DEBUGOUT8_MARK,
  522. CAN_CLK_B_MARK, IECLK_MARK, SCIF_CLK_B_MARK, TCLK0_B_MARK,
  523. SSI_SDATA4_MARK, CAN_DEBUGOUT9_MARK, SSI_SDATA9_C_MARK, SSI_SCK5_MARK,
  524. ADICLK_MARK, CAN_DEBUGOUT10_MARK, SCK3_MARK, TCLK0_D_MARK,
  525. SSI_WS5_MARK, ADICS_SAMP_MARK, CAN_DEBUGOUT11_MARK, TX3_IRDA_TX_MARK,
  526. SSI_SDATA5_MARK, ADIDATA_MARK, CAN_DEBUGOUT12_MARK, RX3_IRDA_RX_MARK,
  527. SSI_SCK6_MARK, ADICHS0_MARK, CAN0_TX_MARK, IERX_B_MARK,
  528. SSI_WS6_MARK, ADICHS1_MARK, CAN0_RX_MARK, IETX_B_MARK,
  529. SSI_SDATA6_MARK, ADICHS2_MARK, CAN_CLK_MARK, IECLK_B_MARK,
  530. SSI_SCK78_MARK, CAN_DEBUGOUT13_MARK, IRQ0_B_MARK, SSI_SCK9_B_MARK,
  531. HSPI_CLK1_C_MARK, SSI_WS78_MARK, CAN_DEBUGOUT14_MARK, IRQ1_B_MARK,
  532. SSI_WS9_B_MARK, HSPI_CS1_C_MARK, SSI_SDATA7_MARK, CAN_DEBUGOUT15_MARK,
  533. IRQ2_B_MARK, TCLK1_C_MARK, HSPI_TX1_C_MARK, SSI_SDATA8_MARK,
  534. VSP_MARK, IRQ3_B_MARK, HSPI_RX1_C_MARK, SD0_CLK_MARK,
  535. ATACS01_MARK, SCK1_B_MARK, SD0_CMD_MARK, ATACS11_MARK,
  536. TX1_B_MARK, CC5_TDO_MARK, SD0_DAT0_MARK, ATADIR1_MARK,
  537. RX1_B_MARK, CC5_TRST_MARK, SD0_DAT1_MARK, ATAG1_MARK,
  538. SCK2_B_MARK, CC5_TMS_MARK, SD0_DAT2_MARK, ATARD1_MARK,
  539. TX2_B_MARK, CC5_TCK_MARK, SD0_DAT3_MARK, ATAWR1_MARK,
  540. RX2_B_MARK, CC5_TDI_MARK, SD0_CD_MARK, DREQ2_MARK,
  541. RTS1_B_TANS_B_MARK, SD0_WP_MARK, DACK2_MARK, CTS1_B_MARK,
  542. HSPI_CLK0_MARK, CTS0_MARK, USB_OVC0_MARK, AD_CLK_MARK,
  543. CC5_STATE4_MARK, CC5_STATE12_MARK, CC5_STATE20_MARK, CC5_STATE28_MARK,
  544. CC5_STATE36_MARK, HSPI_CS0_MARK, RTS0_TANS_MARK, USB_OVC1_MARK,
  545. AD_DI_MARK, CC5_STATE5_MARK, CC5_STATE13_MARK, CC5_STATE21_MARK,
  546. CC5_STATE29_MARK, CC5_STATE37_MARK, HSPI_TX0_MARK, TX0_MARK,
  547. CAN_DEBUG_HW_TRIGGER_MARK, AD_DO_MARK, CC5_STATE6_MARK,
  548. CC5_STATE14_MARK, CC5_STATE22_MARK, CC5_STATE30_MARK,
  549. CC5_STATE38_MARK, HSPI_RX0_MARK, RX0_MARK, CAN_STEP0_MARK,
  550. AD_NCS_MARK, CC5_STATE7_MARK, CC5_STATE15_MARK, CC5_STATE23_MARK,
  551. CC5_STATE31_MARK, CC5_STATE39_MARK, FMCLK_MARK, RDS_CLK_MARK,
  552. PCMOE_MARK, BPFCLK_MARK, PCMWE_MARK, FMIN_MARK, RDS_DATA_MARK,
  553. VI0_CLK_MARK, MMC1_CLK_MARK, VI0_CLKENB_MARK, TX1_C_MARK, HTX1_B_MARK,
  554. MT1_SYNC_MARK, VI0_FIELD_MARK, RX1_C_MARK, HRX1_B_MARK,
  555. VI0_HSYNC_MARK, VI0_DATA0_B_VI0_B0_B_MARK, CTS1_C_MARK, TX4_D_MARK,
  556. MMC1_CMD_MARK, HSCK1_B_MARK, VI0_VSYNC_MARK, VI0_DATA1_B_VI0_B1_B_MARK,
  557. RTS1_C_TANS_C_MARK, RX4_D_MARK, PWMFSW0_C_MARK,
  558. VI0_DATA0_VI0_B0_MARK, HRTS1_B_MARK, MT1_VCXO_MARK,
  559. VI0_DATA1_VI0_B1_MARK, HCTS1_B_MARK, MT1_PWM_MARK,
  560. VI0_DATA2_VI0_B2_MARK, MMC1_D0_MARK, VI0_DATA3_VI0_B3_MARK,
  561. MMC1_D1_MARK, VI0_DATA4_VI0_B4_MARK, MMC1_D2_MARK,
  562. VI0_DATA5_VI0_B5_MARK, MMC1_D3_MARK, VI0_DATA6_VI0_B6_MARK,
  563. MMC1_D4_MARK, ARM_TRACEDATA_0_MARK, VI0_DATA7_VI0_B7_MARK,
  564. MMC1_D5_MARK, ARM_TRACEDATA_1_MARK, VI0_G0_MARK, SSI_SCK78_C_MARK,
  565. IRQ0_MARK, ARM_TRACEDATA_2_MARK, VI0_G1_MARK, SSI_WS78_C_MARK,
  566. IRQ1_MARK, ARM_TRACEDATA_3_MARK, VI0_G2_MARK, ETH_TXD1_MARK,
  567. MMC1_D6_MARK, ARM_TRACEDATA_4_MARK, TS_SPSYNC0_MARK, VI0_G3_MARK,
  568. ETH_CRS_DV_MARK, MMC1_D7_MARK, ARM_TRACEDATA_5_MARK, TS_SDAT0_MARK,
  569. VI0_G4_MARK, ETH_TX_EN_MARK, SD2_DAT0_B_MARK, ARM_TRACEDATA_6_MARK,
  570. VI0_G5_MARK, ETH_RX_ER_MARK, SD2_DAT1_B_MARK, ARM_TRACEDATA_7_MARK,
  571. VI0_G6_MARK, ETH_RXD0_MARK, SD2_DAT2_B_MARK, ARM_TRACEDATA_8_MARK,
  572. VI0_G7_MARK, ETH_RXD1_MARK, SD2_DAT3_B_MARK, ARM_TRACEDATA_9_MARK,
  573. VI0_R0_MARK, SSI_SDATA7_C_MARK, SCK1_C_MARK, DREQ1_B_MARK,
  574. ARM_TRACEDATA_10_MARK, DREQ0_C_MARK, VI0_R1_MARK, SSI_SDATA8_C_MARK,
  575. DACK1_B_MARK, ARM_TRACEDATA_11_MARK, DACK0_C_MARK, DRACK0_C_MARK,
  576. VI0_R2_MARK, ETH_LINK_MARK, SD2_CLK_B_MARK, IRQ2_MARK,
  577. ARM_TRACEDATA_12_MARK, VI0_R3_MARK, ETH_MAGIC_MARK, SD2_CMD_B_MARK,
  578. IRQ3_MARK, ARM_TRACEDATA_13_MARK, VI0_R4_MARK, ETH_REFCLK_MARK,
  579. SD2_CD_B_MARK, HSPI_CLK1_B_MARK, ARM_TRACEDATA_14_MARK, MT1_CLK_MARK,
  580. TS_SCK0_MARK, VI0_R5_MARK, ETH_TXD0_MARK, SD2_WP_B_MARK,
  581. HSPI_CS1_B_MARK, ARM_TRACEDATA_15_MARK, MT1_D_MARK, TS_SDEN0_MARK,
  582. VI0_R6_MARK, ETH_MDC_MARK, DREQ2_C_MARK, HSPI_TX1_B_MARK,
  583. TRACECLK_MARK, MT1_BEN_MARK, PWMFSW0_D_MARK, VI0_R7_MARK,
  584. ETH_MDIO_MARK, DACK2_C_MARK, HSPI_RX1_B_MARK, SCIF_CLK_D_MARK,
  585. TRACECTL_MARK, MT1_PEN_MARK, VI1_CLK_MARK, SIM_D_MARK, SDA3_MARK,
  586. VI1_HSYNC_MARK, VI3_CLK_MARK, SSI_SCK4_MARK, GPS_SIGN_C_MARK,
  587. PWMFSW0_E_MARK, VI1_VSYNC_MARK, AUDIO_CLKOUT_C_MARK, SSI_WS4_MARK,
  588. SIM_CLK_MARK, GPS_MAG_C_MARK, SPV_TRST_MARK, SCL3_MARK,
  589. VI1_DATA0_VI1_B0_MARK, SD2_DAT0_MARK, SIM_RST_MARK, SPV_TCK_MARK,
  590. ADICLK_B_MARK, VI1_DATA1_VI1_B1_MARK, SD2_DAT1_MARK, MT0_CLK_MARK,
  591. SPV_TMS_MARK, ADICS_B_SAMP_B_MARK, VI1_DATA2_VI1_B2_MARK,
  592. SD2_DAT2_MARK, MT0_D_MARK, SPVTDI_MARK, ADIDATA_B_MARK,
  593. VI1_DATA3_VI1_B3_MARK, SD2_DAT3_MARK, MT0_BEN_MARK, SPV_TDO_MARK,
  594. ADICHS0_B_MARK, VI1_DATA4_VI1_B4_MARK, SD2_CLK_MARK, MT0_PEN_MARK,
  595. SPA_TRST_MARK, HSPI_CLK1_D_MARK, ADICHS1_B_MARK,
  596. VI1_DATA5_VI1_B5_MARK, SD2_CMD_MARK, MT0_SYNC_MARK, SPA_TCK_MARK,
  597. HSPI_CS1_D_MARK, ADICHS2_B_MARK, VI1_DATA6_VI1_B6_MARK, SD2_CD_MARK,
  598. MT0_VCXO_MARK, SPA_TMS_MARK, HSPI_TX1_D_MARK, VI1_DATA7_VI1_B7_MARK,
  599. SD2_WP_MARK, MT0_PWM_MARK, SPA_TDI_MARK, HSPI_RX1_D_MARK,
  600. VI1_G0_MARK, VI3_DATA0_MARK, TS_SCK1_MARK,
  601. DREQ2_B_MARK, TX2_MARK, SPA_TDO_MARK, HCTS0_B_MARK,
  602. VI1_G1_MARK, VI3_DATA1_MARK, SSI_SCK1_MARK, TS_SDEN1_MARK,
  603. DACK2_B_MARK, RX2_MARK, HRTS0_B_MARK,
  604. VI1_G2_MARK, VI3_DATA2_MARK, SSI_WS1_MARK, TS_SPSYNC1_MARK,
  605. SCK2_MARK, HSCK0_B_MARK, VI1_G3_MARK, VI3_DATA3_MARK,
  606. SSI_SCK2_MARK, TS_SDAT1_MARK, SCL1_C_MARK, HTX0_B_MARK,
  607. VI1_G4_MARK, VI3_DATA4_MARK, SSI_WS2_MARK, SDA1_C_MARK,
  608. SIM_RST_B_MARK, HRX0_B_MARK, VI1_G5_MARK, VI3_DATA5_MARK,
  609. GPS_CLK_MARK, FSE_MARK, TX4_B_MARK, SIM_D_B_MARK,
  610. VI1_G6_MARK, VI3_DATA6_MARK, GPS_SIGN_MARK, FRB_MARK,
  611. RX4_B_MARK, SIM_CLK_B_MARK, VI1_G7_MARK, VI3_DATA7_MARK,
  612. GPS_MAG_MARK, FCE_MARK, SCK4_B_MARK,
  613. PINMUX_MARK_END,
  614. };
  615. static const pinmux_enum_t pinmux_data[] = {
  616. PINMUX_DATA_GP_ALL(), /* PINMUX_DATA(GP_M_N_DATA, GP_M_N_FN...), */
  617. PINMUX_DATA(AVS1_MARK, FN_AVS1),
  618. PINMUX_DATA(AVS1_MARK, FN_AVS1),
  619. PINMUX_DATA(A17_MARK, FN_A17),
  620. PINMUX_DATA(A18_MARK, FN_A18),
  621. PINMUX_DATA(A19_MARK, FN_A19),
  622. PINMUX_DATA(USB_PENC0_MARK, FN_USB_PENC0),
  623. PINMUX_DATA(USB_PENC1_MARK, FN_USB_PENC1),
  624. PINMUX_IPSR_DATA(IP0_2_0, USB_PENC2),
  625. PINMUX_IPSR_MODSEL_DATA(IP0_2_0, SCK0, SEL_SCIF0_0),
  626. PINMUX_IPSR_DATA(IP0_2_0, PWM1),
  627. PINMUX_IPSR_MODSEL_DATA(IP0_2_0, PWMFSW0, SEL_PWMFSW_0),
  628. PINMUX_IPSR_MODSEL_DATA(IP0_2_0, SCIF_CLK, SEL_SCIF_0),
  629. PINMUX_IPSR_MODSEL_DATA(IP0_2_0, TCLK0_C, SEL_TMU0_2),
  630. PINMUX_IPSR_DATA(IP0_5_3, BS),
  631. PINMUX_IPSR_DATA(IP0_5_3, SD1_DAT2),
  632. PINMUX_IPSR_DATA(IP0_5_3, MMC0_D2),
  633. PINMUX_IPSR_DATA(IP0_5_3, FD2),
  634. PINMUX_IPSR_DATA(IP0_5_3, ATADIR0),
  635. PINMUX_IPSR_DATA(IP0_5_3, SDSELF),
  636. PINMUX_IPSR_MODSEL_DATA(IP0_5_3, HCTS1, SEL_HSCIF1_0),
  637. PINMUX_IPSR_DATA(IP0_5_3, TX4_C),
  638. PINMUX_IPSR_DATA(IP0_7_6, A0),
  639. PINMUX_IPSR_DATA(IP0_7_6, SD1_DAT3),
  640. PINMUX_IPSR_DATA(IP0_7_6, MMC0_D3),
  641. PINMUX_IPSR_DATA(IP0_7_6, FD3),
  642. PINMUX_IPSR_DATA(IP0_9_8, A20),
  643. PINMUX_IPSR_DATA(IP0_9_8, TX5_D),
  644. PINMUX_IPSR_DATA(IP0_9_8, HSPI_TX2_B),
  645. PINMUX_IPSR_DATA(IP0_11_10, A21),
  646. PINMUX_IPSR_MODSEL_DATA(IP0_11_10, SCK5_D, SEL_SCIF5_3),
  647. PINMUX_IPSR_MODSEL_DATA(IP0_11_10, HSPI_CLK2_B, SEL_HSPI2_1),
  648. PINMUX_IPSR_DATA(IP0_13_12, A22),
  649. PINMUX_IPSR_MODSEL_DATA(IP0_13_12, RX5_D, SEL_SCIF5_3),
  650. PINMUX_IPSR_MODSEL_DATA(IP0_13_12, HSPI_RX2_B, SEL_HSPI2_1),
  651. PINMUX_IPSR_DATA(IP0_13_12, VI1_R0),
  652. PINMUX_IPSR_DATA(IP0_15_14, A23),
  653. PINMUX_IPSR_DATA(IP0_15_14, FCLE),
  654. PINMUX_IPSR_MODSEL_DATA(IP0_15_14, HSPI_CLK2, SEL_HSPI2_0),
  655. PINMUX_IPSR_DATA(IP0_15_14, VI1_R1),
  656. PINMUX_IPSR_DATA(IP0_18_16, A24),
  657. PINMUX_IPSR_DATA(IP0_18_16, SD1_CD),
  658. PINMUX_IPSR_DATA(IP0_18_16, MMC0_D4),
  659. PINMUX_IPSR_DATA(IP0_18_16, FD4),
  660. PINMUX_IPSR_MODSEL_DATA(IP0_18_16, HSPI_CS2, SEL_HSPI2_0),
  661. PINMUX_IPSR_DATA(IP0_18_16, VI1_R2),
  662. PINMUX_IPSR_MODSEL_DATA(IP0_18_16, SSI_WS78_B, SEL_SSI7_1),
  663. PINMUX_IPSR_DATA(IP0_22_19, A25),
  664. PINMUX_IPSR_DATA(IP0_22_19, SD1_WP),
  665. PINMUX_IPSR_DATA(IP0_22_19, MMC0_D5),
  666. PINMUX_IPSR_DATA(IP0_22_19, FD5),
  667. PINMUX_IPSR_MODSEL_DATA(IP0_22_19, HSPI_RX2, SEL_HSPI2_0),
  668. PINMUX_IPSR_DATA(IP0_22_19, VI1_R3),
  669. PINMUX_IPSR_DATA(IP0_22_19, TX5_B),
  670. PINMUX_IPSR_MODSEL_DATA(IP0_22_19, SSI_SDATA7_B, SEL_SSI7_1),
  671. PINMUX_IPSR_MODSEL_DATA(IP0_22_19, CTS0_B, SEL_SCIF0_1),
  672. PINMUX_IPSR_DATA(IP0_24_23, CLKOUT),
  673. PINMUX_IPSR_DATA(IP0_24_23, TX3C_IRDA_TX_C),
  674. PINMUX_IPSR_DATA(IP0_24_23, PWM0_B),
  675. PINMUX_IPSR_DATA(IP0_25, CS0),
  676. PINMUX_IPSR_MODSEL_DATA(IP0_25, HSPI_CS2_B, SEL_HSPI2_1),
  677. PINMUX_IPSR_DATA(IP0_27_26, CS1_A26),
  678. PINMUX_IPSR_DATA(IP0_27_26, HSPI_TX2),
  679. PINMUX_IPSR_DATA(IP0_27_26, SDSELF_B),
  680. PINMUX_IPSR_DATA(IP0_30_28, RD_WR),
  681. PINMUX_IPSR_DATA(IP0_30_28, FWE),
  682. PINMUX_IPSR_DATA(IP0_30_28, ATAG0),
  683. PINMUX_IPSR_DATA(IP0_30_28, VI1_R7),
  684. PINMUX_IPSR_MODSEL_DATA(IP0_30_28, HRTS1, SEL_HSCIF1_0),
  685. PINMUX_IPSR_MODSEL_DATA(IP0_30_28, RX4_C, SEL_SCIF4_2),
  686. PINMUX_IPSR_DATA(IP1_1_0, EX_CS0),
  687. PINMUX_IPSR_MODSEL_DATA(IP1_1_0, RX3_C_IRDA_RX_C, SEL_SCIF3_2),
  688. PINMUX_IPSR_DATA(IP1_1_0, MMC0_D6),
  689. PINMUX_IPSR_DATA(IP1_1_0, FD6),
  690. PINMUX_IPSR_DATA(IP1_3_2, EX_CS1),
  691. PINMUX_IPSR_DATA(IP1_3_2, MMC0_D7),
  692. PINMUX_IPSR_DATA(IP1_3_2, FD7),
  693. PINMUX_IPSR_DATA(IP1_6_4, EX_CS2),
  694. PINMUX_IPSR_DATA(IP1_6_4, SD1_CLK),
  695. PINMUX_IPSR_DATA(IP1_6_4, MMC0_CLK),
  696. PINMUX_IPSR_DATA(IP1_6_4, FALE),
  697. PINMUX_IPSR_DATA(IP1_6_4, ATACS00),
  698. PINMUX_IPSR_DATA(IP1_10_7, EX_CS3),
  699. PINMUX_IPSR_DATA(IP1_10_7, SD1_CMD),
  700. PINMUX_IPSR_DATA(IP1_10_7, MMC0_CMD),
  701. PINMUX_IPSR_DATA(IP1_10_7, FRE),
  702. PINMUX_IPSR_DATA(IP1_10_7, ATACS10),
  703. PINMUX_IPSR_DATA(IP1_10_7, VI1_R4),
  704. PINMUX_IPSR_MODSEL_DATA(IP1_10_7, RX5_B, SEL_SCIF5_1),
  705. PINMUX_IPSR_MODSEL_DATA(IP1_10_7, HSCK1, SEL_HSCIF1_0),
  706. PINMUX_IPSR_MODSEL_DATA(IP1_10_7, SSI_SDATA8_B, SEL_SSI8_1),
  707. PINMUX_IPSR_MODSEL_DATA(IP1_10_7, RTS0_B_TANS_B, SEL_SCIF0_1),
  708. PINMUX_IPSR_MODSEL_DATA(IP1_10_7, SSI_SDATA9, SEL_SSI9_0),
  709. PINMUX_IPSR_DATA(IP1_14_11, EX_CS4),
  710. PINMUX_IPSR_DATA(IP1_14_11, SD1_DAT0),
  711. PINMUX_IPSR_DATA(IP1_14_11, MMC0_D0),
  712. PINMUX_IPSR_DATA(IP1_14_11, FD0),
  713. PINMUX_IPSR_DATA(IP1_14_11, ATARD0),
  714. PINMUX_IPSR_DATA(IP1_14_11, VI1_R5),
  715. PINMUX_IPSR_MODSEL_DATA(IP1_14_11, SCK5_B, SEL_SCIF5_1),
  716. PINMUX_IPSR_DATA(IP1_14_11, HTX1),
  717. PINMUX_IPSR_DATA(IP1_14_11, TX2_E),
  718. PINMUX_IPSR_DATA(IP1_14_11, TX0_B),
  719. PINMUX_IPSR_MODSEL_DATA(IP1_14_11, SSI_SCK9, SEL_SSI9_0),
  720. PINMUX_IPSR_DATA(IP1_18_15, EX_CS5),
  721. PINMUX_IPSR_DATA(IP1_18_15, SD1_DAT1),
  722. PINMUX_IPSR_DATA(IP1_18_15, MMC0_D1),
  723. PINMUX_IPSR_DATA(IP1_18_15, FD1),
  724. PINMUX_IPSR_DATA(IP1_18_15, ATAWR0),
  725. PINMUX_IPSR_DATA(IP1_18_15, VI1_R6),
  726. PINMUX_IPSR_MODSEL_DATA(IP1_18_15, HRX1, SEL_HSCIF1_0),
  727. PINMUX_IPSR_MODSEL_DATA(IP1_18_15, RX2_E, SEL_SCIF2_4),
  728. PINMUX_IPSR_MODSEL_DATA(IP1_18_15, RX0_B, SEL_SCIF0_1),
  729. PINMUX_IPSR_MODSEL_DATA(IP1_18_15, SSI_WS9, SEL_SSI9_0),
  730. PINMUX_IPSR_DATA(IP1_20_19, MLB_CLK),
  731. PINMUX_IPSR_DATA(IP1_20_19, PWM2),
  732. PINMUX_IPSR_MODSEL_DATA(IP1_20_19, SCK4, SEL_SCIF4_0),
  733. PINMUX_IPSR_DATA(IP1_22_21, MLB_SIG),
  734. PINMUX_IPSR_DATA(IP1_22_21, PWM3),
  735. PINMUX_IPSR_DATA(IP1_22_21, TX4),
  736. PINMUX_IPSR_DATA(IP1_24_23, MLB_DAT),
  737. PINMUX_IPSR_DATA(IP1_24_23, PWM4),
  738. PINMUX_IPSR_MODSEL_DATA(IP1_24_23, RX4, SEL_SCIF4_0),
  739. PINMUX_IPSR_DATA(IP1_28_25, HTX0),
  740. PINMUX_IPSR_DATA(IP1_28_25, TX1),
  741. PINMUX_IPSR_DATA(IP1_28_25, SDATA),
  742. PINMUX_IPSR_MODSEL_DATA(IP1_28_25, CTS0_C, SEL_SCIF0_2),
  743. PINMUX_IPSR_DATA(IP1_28_25, SUB_TCK),
  744. PINMUX_IPSR_DATA(IP1_28_25, CC5_STATE2),
  745. PINMUX_IPSR_DATA(IP1_28_25, CC5_STATE10),
  746. PINMUX_IPSR_DATA(IP1_28_25, CC5_STATE18),
  747. PINMUX_IPSR_DATA(IP1_28_25, CC5_STATE26),
  748. PINMUX_IPSR_DATA(IP1_28_25, CC5_STATE34),
  749. PINMUX_IPSR_MODSEL_DATA(IP2_3_0, HRX0, SEL_HSCIF0_0),
  750. PINMUX_IPSR_MODSEL_DATA(IP2_3_0, RX1, SEL_SCIF1_0),
  751. PINMUX_IPSR_DATA(IP2_3_0, SCKZ),
  752. PINMUX_IPSR_MODSEL_DATA(IP2_3_0, RTS0_C_TANS_C, SEL_SCIF0_2),
  753. PINMUX_IPSR_DATA(IP2_3_0, SUB_TDI),
  754. PINMUX_IPSR_DATA(IP2_3_0, CC5_STATE3),
  755. PINMUX_IPSR_DATA(IP2_3_0, CC5_STATE11),
  756. PINMUX_IPSR_DATA(IP2_3_0, CC5_STATE19),
  757. PINMUX_IPSR_DATA(IP2_3_0, CC5_STATE27),
  758. PINMUX_IPSR_DATA(IP2_3_0, CC5_STATE35),
  759. PINMUX_IPSR_MODSEL_DATA(IP2_7_4, HSCK0, SEL_HSCIF0_0),
  760. PINMUX_IPSR_MODSEL_DATA(IP2_7_4, SCK1, SEL_SCIF1_0),
  761. PINMUX_IPSR_DATA(IP2_7_4, MTS),
  762. PINMUX_IPSR_DATA(IP2_7_4, PWM5),
  763. PINMUX_IPSR_MODSEL_DATA(IP2_7_4, SCK0_C, SEL_SCIF0_2),
  764. PINMUX_IPSR_MODSEL_DATA(IP2_7_4, SSI_SDATA9_B, SEL_SSI9_1),
  765. PINMUX_IPSR_DATA(IP2_7_4, SUB_TDO),
  766. PINMUX_IPSR_DATA(IP2_7_4, CC5_STATE0),
  767. PINMUX_IPSR_DATA(IP2_7_4, CC5_STATE8),
  768. PINMUX_IPSR_DATA(IP2_7_4, CC5_STATE16),
  769. PINMUX_IPSR_DATA(IP2_7_4, CC5_STATE24),
  770. PINMUX_IPSR_DATA(IP2_7_4, CC5_STATE32),
  771. PINMUX_IPSR_MODSEL_DATA(IP2_11_8, HCTS0, SEL_HSCIF0_0),
  772. PINMUX_IPSR_MODSEL_DATA(IP2_11_8, CTS1, SEL_SCIF1_0),
  773. PINMUX_IPSR_DATA(IP2_11_8, STM),
  774. PINMUX_IPSR_DATA(IP2_11_8, PWM0_D),
  775. PINMUX_IPSR_MODSEL_DATA(IP2_11_8, RX0_C, SEL_SCIF0_2),
  776. PINMUX_IPSR_MODSEL_DATA(IP2_11_8, SCIF_CLK_C, SEL_SCIF_2),
  777. PINMUX_IPSR_DATA(IP2_11_8, SUB_TRST),
  778. PINMUX_IPSR_MODSEL_DATA(IP2_11_8, TCLK1_B, SEL_TMU1_1),
  779. PINMUX_IPSR_DATA(IP2_11_8, CC5_OSCOUT),
  780. PINMUX_IPSR_MODSEL_DATA(IP2_15_12, HRTS0, SEL_HSCIF0_0),
  781. PINMUX_IPSR_MODSEL_DATA(IP2_15_12, RTS1_TANS, SEL_SCIF1_0),
  782. PINMUX_IPSR_DATA(IP2_15_12, MDATA),
  783. PINMUX_IPSR_DATA(IP2_15_12, TX0_C),
  784. PINMUX_IPSR_DATA(IP2_15_12, SUB_TMS),
  785. PINMUX_IPSR_DATA(IP2_15_12, CC5_STATE1),
  786. PINMUX_IPSR_DATA(IP2_15_12, CC5_STATE9),
  787. PINMUX_IPSR_DATA(IP2_15_12, CC5_STATE17),
  788. PINMUX_IPSR_DATA(IP2_15_12, CC5_STATE25),
  789. PINMUX_IPSR_DATA(IP2_15_12, CC5_STATE33),
  790. PINMUX_IPSR_DATA(IP2_18_16, DU0_DR0),
  791. PINMUX_IPSR_DATA(IP2_18_16, LCDOUT0),
  792. PINMUX_IPSR_MODSEL_DATA(IP2_18_16, DREQ0, SEL_EXBUS0_0),
  793. PINMUX_IPSR_MODSEL_DATA(IP2_18_16, GPS_CLK_B, SEL_GPS_1),
  794. PINMUX_IPSR_DATA(IP2_18_16, AUDATA0),
  795. PINMUX_IPSR_DATA(IP2_18_16, TX5_C),
  796. PINMUX_IPSR_DATA(IP2_21_19, DU0_DR1),
  797. PINMUX_IPSR_DATA(IP2_21_19, LCDOUT1),
  798. PINMUX_IPSR_DATA(IP2_21_19, DACK0),
  799. PINMUX_IPSR_DATA(IP2_21_19, DRACK0),
  800. PINMUX_IPSR_MODSEL_DATA(IP2_21_19, GPS_SIGN_B, SEL_GPS_1),
  801. PINMUX_IPSR_DATA(IP2_21_19, AUDATA1),
  802. PINMUX_IPSR_MODSEL_DATA(IP2_21_19, RX5_C, SEL_SCIF5_2),
  803. PINMUX_IPSR_DATA(IP2_22, DU0_DR2),
  804. PINMUX_IPSR_DATA(IP2_22, LCDOUT2),
  805. PINMUX_IPSR_DATA(IP2_23, DU0_DR3),
  806. PINMUX_IPSR_DATA(IP2_23, LCDOUT3),
  807. PINMUX_IPSR_DATA(IP2_24, DU0_DR4),
  808. PINMUX_IPSR_DATA(IP2_24, LCDOUT4),
  809. PINMUX_IPSR_DATA(IP2_25, DU0_DR5),
  810. PINMUX_IPSR_DATA(IP2_25, LCDOUT5),
  811. PINMUX_IPSR_DATA(IP2_26, DU0_DR6),
  812. PINMUX_IPSR_DATA(IP2_26, LCDOUT6),
  813. PINMUX_IPSR_DATA(IP2_27, DU0_DR7),
  814. PINMUX_IPSR_DATA(IP2_27, LCDOUT7),
  815. PINMUX_IPSR_DATA(IP2_30_28, DU0_DG0),
  816. PINMUX_IPSR_DATA(IP2_30_28, LCDOUT8),
  817. PINMUX_IPSR_MODSEL_DATA(IP2_30_28, DREQ1, SEL_EXBUS1_0),
  818. PINMUX_IPSR_MODSEL_DATA(IP2_30_28, SCL2, SEL_I2C2_0),
  819. PINMUX_IPSR_DATA(IP2_30_28, AUDATA2),
  820. PINMUX_IPSR_DATA(IP3_2_0, DU0_DG1),
  821. PINMUX_IPSR_DATA(IP3_2_0, LCDOUT9),
  822. PINMUX_IPSR_DATA(IP3_2_0, DACK1),
  823. PINMUX_IPSR_MODSEL_DATA(IP3_2_0, SDA2, SEL_I2C2_0),
  824. PINMUX_IPSR_DATA(IP3_2_0, AUDATA3),
  825. PINMUX_IPSR_DATA(IP3_3, DU0_DG2),
  826. PINMUX_IPSR_DATA(IP3_3, LCDOUT10),
  827. PINMUX_IPSR_DATA(IP3_4, DU0_DG3),
  828. PINMUX_IPSR_DATA(IP3_4, LCDOUT11),
  829. PINMUX_IPSR_DATA(IP3_5, DU0_DG4),
  830. PINMUX_IPSR_DATA(IP3_5, LCDOUT12),
  831. PINMUX_IPSR_DATA(IP3_6, DU0_DG5),
  832. PINMUX_IPSR_DATA(IP3_6, LCDOUT13),
  833. PINMUX_IPSR_DATA(IP3_7, DU0_DG6),
  834. PINMUX_IPSR_DATA(IP3_7, LCDOUT14),
  835. PINMUX_IPSR_DATA(IP3_8, DU0_DG7),
  836. PINMUX_IPSR_DATA(IP3_8, LCDOUT15),
  837. PINMUX_IPSR_DATA(IP3_11_9, DU0_DB0),
  838. PINMUX_IPSR_DATA(IP3_11_9, LCDOUT16),
  839. PINMUX_IPSR_DATA(IP3_11_9, EX_WAIT1),
  840. PINMUX_IPSR_MODSEL_DATA(IP3_11_9, SCL1, SEL_I2C1_0),
  841. PINMUX_IPSR_MODSEL_DATA(IP3_11_9, TCLK1, SEL_TMU1_0),
  842. PINMUX_IPSR_DATA(IP3_11_9, AUDATA4),
  843. PINMUX_IPSR_DATA(IP3_14_12, DU0_DB1),
  844. PINMUX_IPSR_DATA(IP3_14_12, LCDOUT17),
  845. PINMUX_IPSR_DATA(IP3_14_12, EX_WAIT2),
  846. PINMUX_IPSR_MODSEL_DATA(IP3_14_12, SDA1, SEL_I2C1_0),
  847. PINMUX_IPSR_MODSEL_DATA(IP3_14_12, GPS_MAG_B, SEL_GPS_1),
  848. PINMUX_IPSR_DATA(IP3_14_12, AUDATA5),
  849. PINMUX_IPSR_MODSEL_DATA(IP3_14_12, SCK5_C, SEL_SCIF5_2),
  850. PINMUX_IPSR_DATA(IP3_15, DU0_DB2),
  851. PINMUX_IPSR_DATA(IP3_15, LCDOUT18),
  852. PINMUX_IPSR_DATA(IP3_16, DU0_DB3),
  853. PINMUX_IPSR_DATA(IP3_16, LCDOUT19),
  854. PINMUX_IPSR_DATA(IP3_17, DU0_DB4),
  855. PINMUX_IPSR_DATA(IP3_17, LCDOUT20),
  856. PINMUX_IPSR_DATA(IP3_18, DU0_DB5),
  857. PINMUX_IPSR_DATA(IP3_18, LCDOUT21),
  858. PINMUX_IPSR_DATA(IP3_19, DU0_DB6),
  859. PINMUX_IPSR_DATA(IP3_19, LCDOUT22),
  860. PINMUX_IPSR_DATA(IP3_20, DU0_DB7),
  861. PINMUX_IPSR_DATA(IP3_20, LCDOUT23),
  862. PINMUX_IPSR_DATA(IP3_22_21, DU0_DOTCLKIN),
  863. PINMUX_IPSR_DATA(IP3_22_21, QSTVA_QVS),
  864. PINMUX_IPSR_DATA(IP3_22_21, TX3_D_IRDA_TX_D),
  865. PINMUX_IPSR_MODSEL_DATA(IP3_22_21, SCL3_B, SEL_I2C3_1),
  866. PINMUX_IPSR_DATA(IP3_23, DU0_DOTCLKOUT0),
  867. PINMUX_IPSR_DATA(IP3_23, QCLK),
  868. PINMUX_IPSR_DATA(IP3_26_24, DU0_DOTCLKOUT1),
  869. PINMUX_IPSR_DATA(IP3_26_24, QSTVB_QVE),
  870. PINMUX_IPSR_MODSEL_DATA(IP3_26_24, RX3_D_IRDA_RX_D, SEL_SCIF3_3),
  871. PINMUX_IPSR_MODSEL_DATA(IP3_26_24, SDA3_B, SEL_I2C3_1),
  872. PINMUX_IPSR_MODSEL_DATA(IP3_26_24, SDA2_C, SEL_I2C2_2),
  873. PINMUX_IPSR_DATA(IP3_26_24, DACK0_B),
  874. PINMUX_IPSR_DATA(IP3_26_24, DRACK0_B),
  875. PINMUX_IPSR_DATA(IP3_27, DU0_EXHSYNC_DU0_HSYNC),
  876. PINMUX_IPSR_DATA(IP3_27, QSTH_QHS),
  877. PINMUX_IPSR_DATA(IP3_28, DU0_EXVSYNC_DU0_VSYNC),
  878. PINMUX_IPSR_DATA(IP3_28, QSTB_QHE),
  879. PINMUX_IPSR_DATA(IP3_31_29, DU0_EXODDF_DU0_ODDF_DISP_CDE),
  880. PINMUX_IPSR_DATA(IP3_31_29, QCPV_QDE),
  881. PINMUX_IPSR_DATA(IP3_31_29, CAN1_TX),
  882. PINMUX_IPSR_DATA(IP3_31_29, TX2_C),
  883. PINMUX_IPSR_MODSEL_DATA(IP3_31_29, SCL2_C, SEL_I2C2_2),
  884. PINMUX_IPSR_DATA(IP3_31_29, REMOCON),
  885. PINMUX_IPSR_DATA(IP4_1_0, DU0_DISP),
  886. PINMUX_IPSR_DATA(IP4_1_0, QPOLA),
  887. PINMUX_IPSR_MODSEL_DATA(IP4_1_0, CAN_CLK_C, SEL_CANCLK_2),
  888. PINMUX_IPSR_MODSEL_DATA(IP4_1_0, SCK2_C, SEL_SCIF2_2),
  889. PINMUX_IPSR_DATA(IP4_4_2, DU0_CDE),
  890. PINMUX_IPSR_DATA(IP4_4_2, QPOLB),
  891. PINMUX_IPSR_DATA(IP4_4_2, CAN1_RX),
  892. PINMUX_IPSR_MODSEL_DATA(IP4_4_2, RX2_C, SEL_SCIF2_2),
  893. PINMUX_IPSR_MODSEL_DATA(IP4_4_2, DREQ0_B, SEL_EXBUS0_1),
  894. PINMUX_IPSR_MODSEL_DATA(IP4_4_2, SSI_SCK78_B, SEL_SSI7_1),
  895. PINMUX_IPSR_MODSEL_DATA(IP4_4_2, SCK0_B, SEL_SCIF0_1),
  896. PINMUX_IPSR_DATA(IP4_7_5, DU1_DR0),
  897. PINMUX_IPSR_DATA(IP4_7_5, VI2_DATA0_VI2_B0),
  898. PINMUX_IPSR_DATA(IP4_7_5, PWM6),
  899. PINMUX_IPSR_DATA(IP4_7_5, SD3_CLK),
  900. PINMUX_IPSR_DATA(IP4_7_5, TX3_E_IRDA_TX_E),
  901. PINMUX_IPSR_DATA(IP4_7_5, AUDCK),
  902. PINMUX_IPSR_MODSEL_DATA(IP4_7_5, PWMFSW0_B, SEL_PWMFSW_1),
  903. PINMUX_IPSR_DATA(IP4_10_8, DU1_DR1),
  904. PINMUX_IPSR_DATA(IP4_10_8, VI2_DATA1_VI2_B1),
  905. PINMUX_IPSR_DATA(IP4_10_8, PWM0),
  906. PINMUX_IPSR_DATA(IP4_10_8, SD3_CMD),
  907. PINMUX_IPSR_MODSEL_DATA(IP4_10_8, RX3_E_IRDA_RX_E, SEL_SCIF3_4),
  908. PINMUX_IPSR_DATA(IP4_10_8, AUDSYNC),
  909. PINMUX_IPSR_MODSEL_DATA(IP4_10_8, CTS0_D, SEL_SCIF0_3),
  910. PINMUX_IPSR_DATA(IP4_11, DU1_DR2),
  911. PINMUX_IPSR_DATA(IP4_11, VI2_G0),
  912. PINMUX_IPSR_DATA(IP4_12, DU1_DR3),
  913. PINMUX_IPSR_DATA(IP4_12, VI2_G1),
  914. PINMUX_IPSR_DATA(IP4_13, DU1_DR4),
  915. PINMUX_IPSR_DATA(IP4_13, VI2_G2),
  916. PINMUX_IPSR_DATA(IP4_14, DU1_DR5),
  917. PINMUX_IPSR_DATA(IP4_14, VI2_G3),
  918. PINMUX_IPSR_DATA(IP4_15, DU1_DR6),
  919. PINMUX_IPSR_DATA(IP4_15, VI2_G4),
  920. PINMUX_IPSR_DATA(IP4_16, DU1_DR7),
  921. PINMUX_IPSR_DATA(IP4_16, VI2_G5),
  922. PINMUX_IPSR_DATA(IP4_19_17, DU1_DG0),
  923. PINMUX_IPSR_DATA(IP4_19_17, VI2_DATA2_VI2_B2),
  924. PINMUX_IPSR_MODSEL_DATA(IP4_19_17, SCL1_B, SEL_I2C1_1),
  925. PINMUX_IPSR_DATA(IP4_19_17, SD3_DAT2),
  926. PINMUX_IPSR_MODSEL_DATA(IP4_19_17, SCK3_E, SEL_SCIF3_4),
  927. PINMUX_IPSR_DATA(IP4_19_17, AUDATA6),
  928. PINMUX_IPSR_DATA(IP4_19_17, TX0_D),
  929. PINMUX_IPSR_DATA(IP4_22_20, DU1_DG1),
  930. PINMUX_IPSR_DATA(IP4_22_20, VI2_DATA3_VI2_B3),
  931. PINMUX_IPSR_MODSEL_DATA(IP4_22_20, SDA1_B, SEL_I2C1_1),
  932. PINMUX_IPSR_DATA(IP4_22_20, SD3_DAT3),
  933. PINMUX_IPSR_MODSEL_DATA(IP4_22_20, SCK5, SEL_SCIF5_0),
  934. PINMUX_IPSR_DATA(IP4_22_20, AUDATA7),
  935. PINMUX_IPSR_MODSEL_DATA(IP4_22_20, RX0_D, SEL_SCIF0_3),
  936. PINMUX_IPSR_DATA(IP4_23, DU1_DG2),
  937. PINMUX_IPSR_DATA(IP4_23, VI2_G6),
  938. PINMUX_IPSR_DATA(IP4_24, DU1_DG3),
  939. PINMUX_IPSR_DATA(IP4_24, VI2_G7),
  940. PINMUX_IPSR_DATA(IP4_25, DU1_DG4),
  941. PINMUX_IPSR_DATA(IP4_25, VI2_R0),
  942. PINMUX_IPSR_DATA(IP4_26, DU1_DG5),
  943. PINMUX_IPSR_DATA(IP4_26, VI2_R1),
  944. PINMUX_IPSR_DATA(IP4_27, DU1_DG6),
  945. PINMUX_IPSR_DATA(IP4_27, VI2_R2),
  946. PINMUX_IPSR_DATA(IP4_28, DU1_DG7),
  947. PINMUX_IPSR_DATA(IP4_28, VI2_R3),
  948. PINMUX_IPSR_DATA(IP4_31_29, DU1_DB0),
  949. PINMUX_IPSR_DATA(IP4_31_29, VI2_DATA4_VI2_B4),
  950. PINMUX_IPSR_MODSEL_DATA(IP4_31_29, SCL2_B, SEL_I2C2_1),
  951. PINMUX_IPSR_DATA(IP4_31_29, SD3_DAT0),
  952. PINMUX_IPSR_DATA(IP4_31_29, TX5),
  953. PINMUX_IPSR_MODSEL_DATA(IP4_31_29, SCK0_D, SEL_SCIF0_3),
  954. PINMUX_IPSR_DATA(IP5_2_0, DU1_DB1),
  955. PINMUX_IPSR_DATA(IP5_2_0, VI2_DATA5_VI2_B5),
  956. PINMUX_IPSR_MODSEL_DATA(IP5_2_0, SDA2_B, SEL_I2C2_1),
  957. PINMUX_IPSR_DATA(IP5_2_0, SD3_DAT1),
  958. PINMUX_IPSR_MODSEL_DATA(IP5_2_0, RX5, SEL_SCIF5_0),
  959. PINMUX_IPSR_MODSEL_DATA(IP5_2_0, RTS0_D_TANS_D, SEL_SCIF0_3),
  960. PINMUX_IPSR_DATA(IP5_3, DU1_DB2),
  961. PINMUX_IPSR_DATA(IP5_3, VI2_R4),
  962. PINMUX_IPSR_DATA(IP5_4, DU1_DB3),
  963. PINMUX_IPSR_DATA(IP5_4, VI2_R5),
  964. PINMUX_IPSR_DATA(IP5_5, DU1_DB4),
  965. PINMUX_IPSR_DATA(IP5_5, VI2_R6),
  966. PINMUX_IPSR_DATA(IP5_6, DU1_DB5),
  967. PINMUX_IPSR_DATA(IP5_6, VI2_R7),
  968. PINMUX_IPSR_DATA(IP5_7, DU1_DB6),
  969. PINMUX_IPSR_MODSEL_DATA(IP5_7, SCL2_D, SEL_I2C2_3),
  970. PINMUX_IPSR_DATA(IP5_8, DU1_DB7),
  971. PINMUX_IPSR_MODSEL_DATA(IP5_8, SDA2_D, SEL_I2C2_3),
  972. PINMUX_IPSR_DATA(IP5_10_9, DU1_DOTCLKIN),
  973. PINMUX_IPSR_DATA(IP5_10_9, VI2_CLKENB),
  974. PINMUX_IPSR_MODSEL_DATA(IP5_10_9, HSPI_CS1, SEL_HSPI1_0),
  975. PINMUX_IPSR_MODSEL_DATA(IP5_10_9, SCL1_D, SEL_I2C1_3),
  976. PINMUX_IPSR_DATA(IP5_12_11, DU1_DOTCLKOUT),
  977. PINMUX_IPSR_DATA(IP5_12_11, VI2_FIELD),
  978. PINMUX_IPSR_MODSEL_DATA(IP5_12_11, SDA1_D, SEL_I2C1_3),
  979. PINMUX_IPSR_DATA(IP5_14_13, DU1_EXHSYNC_DU1_HSYNC),
  980. PINMUX_IPSR_DATA(IP5_14_13, VI2_HSYNC),
  981. PINMUX_IPSR_DATA(IP5_14_13, VI3_HSYNC),
  982. PINMUX_IPSR_DATA(IP5_16_15, DU1_EXVSYNC_DU1_VSYNC),
  983. PINMUX_IPSR_DATA(IP5_16_15, VI2_VSYNC),
  984. PINMUX_IPSR_DATA(IP5_16_15, VI3_VSYNC),
  985. PINMUX_IPSR_DATA(IP5_20_17, DU1_EXODDF_DU1_ODDF_DISP_CDE),
  986. PINMUX_IPSR_DATA(IP5_20_17, VI2_CLK),
  987. PINMUX_IPSR_DATA(IP5_20_17, TX3_B_IRDA_TX_B),
  988. PINMUX_IPSR_DATA(IP5_20_17, SD3_CD),
  989. PINMUX_IPSR_DATA(IP5_20_17, HSPI_TX1),
  990. PINMUX_IPSR_DATA(IP5_20_17, VI1_CLKENB),
  991. PINMUX_IPSR_DATA(IP5_20_17, VI3_CLKENB),
  992. PINMUX_IPSR_DATA(IP5_20_17, AUDIO_CLKC),
  993. PINMUX_IPSR_DATA(IP5_20_17, TX2_D),
  994. PINMUX_IPSR_DATA(IP5_20_17, SPEEDIN),
  995. PINMUX_IPSR_MODSEL_DATA(IP5_20_17, GPS_SIGN_D, SEL_GPS_3),
  996. PINMUX_IPSR_DATA(IP5_23_21, DU1_DISP),
  997. PINMUX_IPSR_DATA(IP5_23_21, VI2_DATA6_VI2_B6),
  998. PINMUX_IPSR_MODSEL_DATA(IP5_23_21, TCLK0, SEL_TMU0_0),
  999. PINMUX_IPSR_DATA(IP5_23_21, QSTVA_B_QVS_B),
  1000. PINMUX_IPSR_MODSEL_DATA(IP5_23_21, HSPI_CLK1, SEL_HSPI1_0),
  1001. PINMUX_IPSR_MODSEL_DATA(IP5_23_21, SCK2_D, SEL_SCIF2_3),
  1002. PINMUX_IPSR_DATA(IP5_23_21, AUDIO_CLKOUT_B),
  1003. PINMUX_IPSR_MODSEL_DATA(IP5_23_21, GPS_MAG_D, SEL_GPS_3),
  1004. PINMUX_IPSR_DATA(IP5_27_24, DU1_CDE),
  1005. PINMUX_IPSR_DATA(IP5_27_24, VI2_DATA7_VI2_B7),
  1006. PINMUX_IPSR_MODSEL_DATA(IP5_27_24, RX3_B_IRDA_RX_B, SEL_SCIF3_1),
  1007. PINMUX_IPSR_DATA(IP5_27_24, SD3_WP),
  1008. PINMUX_IPSR_MODSEL_DATA(IP5_27_24, HSPI_RX1, SEL_HSPI1_0),
  1009. PINMUX_IPSR_DATA(IP5_27_24, VI1_FIELD),
  1010. PINMUX_IPSR_DATA(IP5_27_24, VI3_FIELD),
  1011. PINMUX_IPSR_DATA(IP5_27_24, AUDIO_CLKOUT),
  1012. PINMUX_IPSR_MODSEL_DATA(IP5_27_24, RX2_D, SEL_SCIF2_3),
  1013. PINMUX_IPSR_MODSEL_DATA(IP5_27_24, GPS_CLK_C, SEL_GPS_2),
  1014. PINMUX_IPSR_MODSEL_DATA(IP5_27_24, GPS_CLK_D, SEL_GPS_3),
  1015. PINMUX_IPSR_DATA(IP5_28, AUDIO_CLKA),
  1016. PINMUX_IPSR_DATA(IP5_28, CAN_TXCLK),
  1017. PINMUX_IPSR_DATA(IP5_30_29, AUDIO_CLKB),
  1018. PINMUX_IPSR_DATA(IP5_30_29, USB_OVC2),
  1019. PINMUX_IPSR_DATA(IP5_30_29, CAN_DEBUGOUT0),
  1020. PINMUX_IPSR_DATA(IP5_30_29, MOUT0),
  1021. PINMUX_IPSR_DATA(IP6_1_0, SSI_SCK0129),
  1022. PINMUX_IPSR_DATA(IP6_1_0, CAN_DEBUGOUT1),
  1023. PINMUX_IPSR_DATA(IP6_1_0, MOUT1),
  1024. PINMUX_IPSR_DATA(IP6_3_2, SSI_WS0129),
  1025. PINMUX_IPSR_DATA(IP6_3_2, CAN_DEBUGOUT2),
  1026. PINMUX_IPSR_DATA(IP6_3_2, MOUT2),
  1027. PINMUX_IPSR_DATA(IP6_5_4, SSI_SDATA0),
  1028. PINMUX_IPSR_DATA(IP6_5_4, CAN_DEBUGOUT3),
  1029. PINMUX_IPSR_DATA(IP6_5_4, MOUT5),
  1030. PINMUX_IPSR_DATA(IP6_7_6, SSI_SDATA1),
  1031. PINMUX_IPSR_DATA(IP6_7_6, CAN_DEBUGOUT4),
  1032. PINMUX_IPSR_DATA(IP6_7_6, MOUT6),
  1033. PINMUX_IPSR_DATA(IP6_8, SSI_SDATA2),
  1034. PINMUX_IPSR_DATA(IP6_8, CAN_DEBUGOUT5),
  1035. PINMUX_IPSR_DATA(IP6_11_9, SSI_SCK34),
  1036. PINMUX_IPSR_DATA(IP6_11_9, CAN_DEBUGOUT6),
  1037. PINMUX_IPSR_DATA(IP6_11_9, CAN0_TX_B),
  1038. PINMUX_IPSR_MODSEL_DATA(IP6_11_9, IERX, SEL_IE_0),
  1039. PINMUX_IPSR_MODSEL_DATA(IP6_11_9, SSI_SCK9_C, SEL_SSI9_2),
  1040. PINMUX_IPSR_DATA(IP6_14_12, SSI_WS34),
  1041. PINMUX_IPSR_DATA(IP6_14_12, CAN_DEBUGOUT7),
  1042. PINMUX_IPSR_MODSEL_DATA(IP6_14_12, CAN0_RX_B, SEL_CAN0_1),
  1043. PINMUX_IPSR_DATA(IP6_14_12, IETX),
  1044. PINMUX_IPSR_MODSEL_DATA(IP6_14_12, SSI_WS9_C, SEL_SSI9_2),
  1045. PINMUX_IPSR_DATA(IP6_17_15, SSI_SDATA3),
  1046. PINMUX_IPSR_DATA(IP6_17_15, PWM0_C),
  1047. PINMUX_IPSR_DATA(IP6_17_15, CAN_DEBUGOUT8),
  1048. PINMUX_IPSR_MODSEL_DATA(IP6_17_15, CAN_CLK_B, SEL_CANCLK_1),
  1049. PINMUX_IPSR_MODSEL_DATA(IP6_17_15, IECLK, SEL_IE_0),
  1050. PINMUX_IPSR_MODSEL_DATA(IP6_17_15, SCIF_CLK_B, SEL_SCIF_1),
  1051. PINMUX_IPSR_MODSEL_DATA(IP6_17_15, TCLK0_B, SEL_TMU0_1),
  1052. PINMUX_IPSR_DATA(IP6_19_18, SSI_SDATA4),
  1053. PINMUX_IPSR_DATA(IP6_19_18, CAN_DEBUGOUT9),
  1054. PINMUX_IPSR_MODSEL_DATA(IP6_19_18, SSI_SDATA9_C, SEL_SSI9_2),
  1055. PINMUX_IPSR_DATA(IP6_22_20, SSI_SCK5),
  1056. PINMUX_IPSR_DATA(IP6_22_20, ADICLK),
  1057. PINMUX_IPSR_DATA(IP6_22_20, CAN_DEBUGOUT10),
  1058. PINMUX_IPSR_MODSEL_DATA(IP6_22_20, SCK3, SEL_SCIF3_0),
  1059. PINMUX_IPSR_MODSEL_DATA(IP6_22_20, TCLK0_D, SEL_TMU0_3),
  1060. PINMUX_IPSR_DATA(IP6_24_23, SSI_WS5),
  1061. PINMUX_IPSR_MODSEL_DATA(IP6_24_23, ADICS_SAMP, SEL_ADI_0),
  1062. PINMUX_IPSR_DATA(IP6_24_23, CAN_DEBUGOUT11),
  1063. PINMUX_IPSR_DATA(IP6_24_23, TX3_IRDA_TX),
  1064. PINMUX_IPSR_DATA(IP6_26_25, SSI_SDATA5),
  1065. PINMUX_IPSR_MODSEL_DATA(IP6_26_25, ADIDATA, SEL_ADI_0),
  1066. PINMUX_IPSR_DATA(IP6_26_25, CAN_DEBUGOUT12),
  1067. PINMUX_IPSR_MODSEL_DATA(IP6_26_25, RX3_IRDA_RX, SEL_SCIF3_0),
  1068. PINMUX_IPSR_DATA(IP6_30_29, SSI_SCK6),
  1069. PINMUX_IPSR_DATA(IP6_30_29, ADICHS0),
  1070. PINMUX_IPSR_DATA(IP6_30_29, CAN0_TX),
  1071. PINMUX_IPSR_MODSEL_DATA(IP6_30_29, IERX_B, SEL_IE_1),
  1072. PINMUX_IPSR_DATA(IP7_1_0, SSI_WS6),
  1073. PINMUX_IPSR_DATA(IP7_1_0, ADICHS1),
  1074. PINMUX_IPSR_MODSEL_DATA(IP7_1_0, CAN0_RX, SEL_CAN0_0),
  1075. PINMUX_IPSR_DATA(IP7_1_0, IETX_B),
  1076. PINMUX_IPSR_DATA(IP7_3_2, SSI_SDATA6),
  1077. PINMUX_IPSR_DATA(IP7_3_2, ADICHS2),
  1078. PINMUX_IPSR_MODSEL_DATA(IP7_3_2, CAN_CLK, SEL_CANCLK_0),
  1079. PINMUX_IPSR_MODSEL_DATA(IP7_3_2, IECLK_B, SEL_IE_1),
  1080. PINMUX_IPSR_MODSEL_DATA(IP7_6_4, SSI_SCK78, SEL_SSI7_0),
  1081. PINMUX_IPSR_DATA(IP7_6_4, CAN_DEBUGOUT13),
  1082. PINMUX_IPSR_MODSEL_DATA(IP7_6_4, IRQ0_B, SEL_INT0_1),
  1083. PINMUX_IPSR_MODSEL_DATA(IP7_6_4, SSI_SCK9_B, SEL_SSI9_1),
  1084. PINMUX_IPSR_MODSEL_DATA(IP7_6_4, HSPI_CLK1_C, SEL_HSPI1_2),
  1085. PINMUX_IPSR_MODSEL_DATA(IP7_9_7, SSI_WS78, SEL_SSI7_0),
  1086. PINMUX_IPSR_DATA(IP7_9_7, CAN_DEBUGOUT14),
  1087. PINMUX_IPSR_MODSEL_DATA(IP7_9_7, IRQ1_B, SEL_INT1_1),
  1088. PINMUX_IPSR_MODSEL_DATA(IP7_9_7, SSI_WS9_B, SEL_SSI9_1),
  1089. PINMUX_IPSR_MODSEL_DATA(IP7_9_7, HSPI_CS1_C, SEL_HSPI1_2),
  1090. PINMUX_IPSR_MODSEL_DATA(IP7_12_10, SSI_SDATA7, SEL_SSI7_0),
  1091. PINMUX_IPSR_DATA(IP7_12_10, CAN_DEBUGOUT15),
  1092. PINMUX_IPSR_MODSEL_DATA(IP7_12_10, IRQ2_B, SEL_INT2_1),
  1093. PINMUX_IPSR_MODSEL_DATA(IP7_12_10, TCLK1_C, SEL_TMU1_2),
  1094. PINMUX_IPSR_DATA(IP7_12_10, HSPI_TX1_C),
  1095. PINMUX_IPSR_MODSEL_DATA(IP7_14_13, SSI_SDATA8, SEL_SSI8_0),
  1096. PINMUX_IPSR_DATA(IP7_14_13, VSP),
  1097. PINMUX_IPSR_MODSEL_DATA(IP7_14_13, IRQ3_B, SEL_INT3_1),
  1098. PINMUX_IPSR_MODSEL_DATA(IP7_14_13, HSPI_RX1_C, SEL_HSPI1_2),
  1099. PINMUX_IPSR_DATA(IP7_16_15, SD0_CLK),
  1100. PINMUX_IPSR_DATA(IP7_16_15, ATACS01),
  1101. PINMUX_IPSR_MODSEL_DATA(IP7_16_15, SCK1_B, SEL_SCIF1_1),
  1102. PINMUX_IPSR_DATA(IP7_18_17, SD0_CMD),
  1103. PINMUX_IPSR_DATA(IP7_18_17, ATACS11),
  1104. PINMUX_IPSR_DATA(IP7_18_17, TX1_B),
  1105. PINMUX_IPSR_DATA(IP7_18_17, CC5_TDO),
  1106. PINMUX_IPSR_DATA(IP7_20_19, SD0_DAT0),
  1107. PINMUX_IPSR_DATA(IP7_20_19, ATADIR1),
  1108. PINMUX_IPSR_MODSEL_DATA(IP7_20_19, RX1_B, SEL_SCIF1_1),
  1109. PINMUX_IPSR_DATA(IP7_20_19, CC5_TRST),
  1110. PINMUX_IPSR_DATA(IP7_22_21, SD0_DAT1),
  1111. PINMUX_IPSR_DATA(IP7_22_21, ATAG1),
  1112. PINMUX_IPSR_MODSEL_DATA(IP7_22_21, SCK2_B, SEL_SCIF2_1),
  1113. PINMUX_IPSR_DATA(IP7_22_21, CC5_TMS),
  1114. PINMUX_IPSR_DATA(IP7_24_23, SD0_DAT2),
  1115. PINMUX_IPSR_DATA(IP7_24_23, ATARD1),
  1116. PINMUX_IPSR_DATA(IP7_24_23, TX2_B),
  1117. PINMUX_IPSR_DATA(IP7_24_23, CC5_TCK),
  1118. PINMUX_IPSR_DATA(IP7_26_25, SD0_DAT3),
  1119. PINMUX_IPSR_DATA(IP7_26_25, ATAWR1),
  1120. PINMUX_IPSR_MODSEL_DATA(IP7_26_25, RX2_B, SEL_SCIF2_1),
  1121. PINMUX_IPSR_DATA(IP7_26_25, CC5_TDI),
  1122. PINMUX_IPSR_DATA(IP7_28_27, SD0_CD),
  1123. PINMUX_IPSR_MODSEL_DATA(IP7_28_27, DREQ2, SEL_EXBUS2_0),
  1124. PINMUX_IPSR_MODSEL_DATA(IP7_28_27, RTS1_B_TANS_B, SEL_SCIF1_1),
  1125. PINMUX_IPSR_DATA(IP7_30_29, SD0_WP),
  1126. PINMUX_IPSR_DATA(IP7_30_29, DACK2),
  1127. PINMUX_IPSR_MODSEL_DATA(IP7_30_29, CTS1_B, SEL_SCIF1_1),
  1128. PINMUX_IPSR_DATA(IP8_3_0, HSPI_CLK0),
  1129. PINMUX_IPSR_MODSEL_DATA(IP8_3_0, CTS0, SEL_SCIF0_0),
  1130. PINMUX_IPSR_DATA(IP8_3_0, USB_OVC0),
  1131. PINMUX_IPSR_DATA(IP8_3_0, AD_CLK),
  1132. PINMUX_IPSR_DATA(IP8_3_0, CC5_STATE4),
  1133. PINMUX_IPSR_DATA(IP8_3_0, CC5_STATE12),
  1134. PINMUX_IPSR_DATA(IP8_3_0, CC5_STATE20),
  1135. PINMUX_IPSR_DATA(IP8_3_0, CC5_STATE28),
  1136. PINMUX_IPSR_DATA(IP8_3_0, CC5_STATE36),
  1137. PINMUX_IPSR_DATA(IP8_7_4, HSPI_CS0),
  1138. PINMUX_IPSR_MODSEL_DATA(IP8_7_4, RTS0_TANS, SEL_SCIF0_0),
  1139. PINMUX_IPSR_DATA(IP8_7_4, USB_OVC1),
  1140. PINMUX_IPSR_DATA(IP8_7_4, AD_DI),
  1141. PINMUX_IPSR_DATA(IP8_7_4, CC5_STATE5),
  1142. PINMUX_IPSR_DATA(IP8_7_4, CC5_STATE13),
  1143. PINMUX_IPSR_DATA(IP8_7_4, CC5_STATE21),
  1144. PINMUX_IPSR_DATA(IP8_7_4, CC5_STATE29),
  1145. PINMUX_IPSR_DATA(IP8_7_4, CC5_STATE37),
  1146. PINMUX_IPSR_DATA(IP8_11_8, HSPI_TX0),
  1147. PINMUX_IPSR_DATA(IP8_11_8, TX0),
  1148. PINMUX_IPSR_DATA(IP8_11_8, CAN_DEBUG_HW_TRIGGER),
  1149. PINMUX_IPSR_DATA(IP8_11_8, AD_DO),
  1150. PINMUX_IPSR_DATA(IP8_11_8, CC5_STATE6),
  1151. PINMUX_IPSR_DATA(IP8_11_8, CC5_STATE14),
  1152. PINMUX_IPSR_DATA(IP8_11_8, CC5_STATE22),
  1153. PINMUX_IPSR_DATA(IP8_11_8, CC5_STATE30),
  1154. PINMUX_IPSR_DATA(IP8_11_8, CC5_STATE38),
  1155. PINMUX_IPSR_DATA(IP8_15_12, HSPI_RX0),
  1156. PINMUX_IPSR_MODSEL_DATA(IP8_15_12, RX0, SEL_SCIF0_0),
  1157. PINMUX_IPSR_DATA(IP8_15_12, CAN_STEP0),
  1158. PINMUX_IPSR_DATA(IP8_15_12, AD_NCS),
  1159. PINMUX_IPSR_DATA(IP8_15_12, CC5_STATE7),
  1160. PINMUX_IPSR_DATA(IP8_15_12, CC5_STATE15),
  1161. PINMUX_IPSR_DATA(IP8_15_12, CC5_STATE23),
  1162. PINMUX_IPSR_DATA(IP8_15_12, CC5_STATE31),
  1163. PINMUX_IPSR_DATA(IP8_15_12, CC5_STATE39),
  1164. PINMUX_IPSR_DATA(IP8_17_16, FMCLK),
  1165. PINMUX_IPSR_DATA(IP8_17_16, RDS_CLK),
  1166. PINMUX_IPSR_DATA(IP8_17_16, PCMOE),
  1167. PINMUX_IPSR_DATA(IP8_18, BPFCLK),
  1168. PINMUX_IPSR_DATA(IP8_18, PCMWE),
  1169. PINMUX_IPSR_DATA(IP8_19, FMIN),
  1170. PINMUX_IPSR_DATA(IP8_19, RDS_DATA),
  1171. PINMUX_IPSR_DATA(IP8_20, VI0_CLK),
  1172. PINMUX_IPSR_DATA(IP8_20, MMC1_CLK),
  1173. PINMUX_IPSR_DATA(IP8_22_21, VI0_CLKENB),
  1174. PINMUX_IPSR_DATA(IP8_22_21, TX1_C),
  1175. PINMUX_IPSR_DATA(IP8_22_21, HTX1_B),
  1176. PINMUX_IPSR_DATA(IP8_22_21, MT1_SYNC),
  1177. PINMUX_IPSR_DATA(IP8_24_23, VI0_FIELD),
  1178. PINMUX_IPSR_MODSEL_DATA(IP8_24_23, RX1_C, SEL_SCIF1_2),
  1179. PINMUX_IPSR_MODSEL_DATA(IP8_24_23, HRX1_B, SEL_HSCIF1_1),
  1180. PINMUX_IPSR_DATA(IP8_27_25, VI0_HSYNC),
  1181. PINMUX_IPSR_MODSEL_DATA(IP8_27_25, VI0_DATA0_B_VI0_B0_B, SEL_VI0_1),
  1182. PINMUX_IPSR_MODSEL_DATA(IP8_27_25, CTS1_C, SEL_SCIF1_2),
  1183. PINMUX_IPSR_DATA(IP8_27_25, TX4_D),
  1184. PINMUX_IPSR_DATA(IP8_27_25, MMC1_CMD),
  1185. PINMUX_IPSR_MODSEL_DATA(IP8_27_25, HSCK1_B, SEL_HSCIF1_1),
  1186. PINMUX_IPSR_DATA(IP8_30_28, VI0_VSYNC),
  1187. PINMUX_IPSR_MODSEL_DATA(IP8_30_28, VI0_DATA1_B_VI0_B1_B, SEL_VI0_1),
  1188. PINMUX_IPSR_MODSEL_DATA(IP8_30_28, RTS1_C_TANS_C, SEL_SCIF1_2),
  1189. PINMUX_IPSR_MODSEL_DATA(IP8_30_28, RX4_D, SEL_SCIF4_3),
  1190. PINMUX_IPSR_MODSEL_DATA(IP8_30_28, PWMFSW0_C, SEL_PWMFSW_2),
  1191. PINMUX_IPSR_MODSEL_DATA(IP9_1_0, VI0_DATA0_VI0_B0, SEL_VI0_0),
  1192. PINMUX_IPSR_MODSEL_DATA(IP9_1_0, HRTS1_B, SEL_HSCIF1_1),
  1193. PINMUX_IPSR_DATA(IP9_1_0, MT1_VCXO),
  1194. PINMUX_IPSR_MODSEL_DATA(IP9_3_2, VI0_DATA1_VI0_B1, SEL_VI0_0),
  1195. PINMUX_IPSR_MODSEL_DATA(IP9_3_2, HCTS1_B, SEL_HSCIF1_1),
  1196. PINMUX_IPSR_DATA(IP9_3_2, MT1_PWM),
  1197. PINMUX_IPSR_DATA(IP9_4, VI0_DATA2_VI0_B2),
  1198. PINMUX_IPSR_DATA(IP9_4, MMC1_D0),
  1199. PINMUX_IPSR_DATA(IP9_5, VI0_DATA3_VI0_B3),
  1200. PINMUX_IPSR_DATA(IP9_5, MMC1_D1),
  1201. PINMUX_IPSR_DATA(IP9_6, VI0_DATA4_VI0_B4),
  1202. PINMUX_IPSR_DATA(IP9_6, MMC1_D2),
  1203. PINMUX_IPSR_DATA(IP9_7, VI0_DATA5_VI0_B5),
  1204. PINMUX_IPSR_DATA(IP9_7, MMC1_D3),
  1205. PINMUX_IPSR_DATA(IP9_9_8, VI0_DATA6_VI0_B6),
  1206. PINMUX_IPSR_DATA(IP9_9_8, MMC1_D4),
  1207. PINMUX_IPSR_DATA(IP9_9_8, ARM_TRACEDATA_0),
  1208. PINMUX_IPSR_DATA(IP9_11_10, VI0_DATA7_VI0_B7),
  1209. PINMUX_IPSR_DATA(IP9_11_10, MMC1_D5),
  1210. PINMUX_IPSR_DATA(IP9_11_10, ARM_TRACEDATA_1),
  1211. PINMUX_IPSR_DATA(IP9_13_12, VI0_G0),
  1212. PINMUX_IPSR_MODSEL_DATA(IP9_13_12, SSI_SCK78_C, SEL_SSI7_2),
  1213. PINMUX_IPSR_MODSEL_DATA(IP9_13_12, IRQ0, SEL_INT0_0),
  1214. PINMUX_IPSR_DATA(IP9_13_12, ARM_TRACEDATA_2),
  1215. PINMUX_IPSR_DATA(IP9_15_14, VI0_G1),
  1216. PINMUX_IPSR_MODSEL_DATA(IP9_15_14, SSI_WS78_C, SEL_SSI7_2),
  1217. PINMUX_IPSR_MODSEL_DATA(IP9_15_14, IRQ1, SEL_INT1_0),
  1218. PINMUX_IPSR_DATA(IP9_15_14, ARM_TRACEDATA_3),
  1219. PINMUX_IPSR_DATA(IP9_18_16, VI0_G2),
  1220. PINMUX_IPSR_DATA(IP9_18_16, ETH_TXD1),
  1221. PINMUX_IPSR_DATA(IP9_18_16, MMC1_D6),
  1222. PINMUX_IPSR_DATA(IP9_18_16, ARM_TRACEDATA_4),
  1223. PINMUX_IPSR_DATA(IP9_18_16, TS_SPSYNC0),
  1224. PINMUX_IPSR_DATA(IP9_21_19, VI0_G3),
  1225. PINMUX_IPSR_DATA(IP9_21_19, ETH_CRS_DV),
  1226. PINMUX_IPSR_DATA(IP9_21_19, MMC1_D7),
  1227. PINMUX_IPSR_DATA(IP9_21_19, ARM_TRACEDATA_5),
  1228. PINMUX_IPSR_DATA(IP9_21_19, TS_SDAT0),
  1229. PINMUX_IPSR_DATA(IP9_23_22, VI0_G4),
  1230. PINMUX_IPSR_DATA(IP9_23_22, ETH_TX_EN),
  1231. PINMUX_IPSR_MODSEL_DATA(IP9_23_22, SD2_DAT0_B, SEL_SD2_1),
  1232. PINMUX_IPSR_DATA(IP9_23_22, ARM_TRACEDATA_6),
  1233. PINMUX_IPSR_DATA(IP9_25_24, VI0_G5),
  1234. PINMUX_IPSR_DATA(IP9_25_24, ETH_RX_ER),
  1235. PINMUX_IPSR_MODSEL_DATA(IP9_25_24, SD2_DAT1_B, SEL_SD2_1),
  1236. PINMUX_IPSR_DATA(IP9_25_24, ARM_TRACEDATA_7),
  1237. PINMUX_IPSR_DATA(IP9_27_26, VI0_G6),
  1238. PINMUX_IPSR_DATA(IP9_27_26, ETH_RXD0),
  1239. PINMUX_IPSR_MODSEL_DATA(IP9_27_26, SD2_DAT2_B, SEL_SD2_1),
  1240. PINMUX_IPSR_DATA(IP9_27_26, ARM_TRACEDATA_8),
  1241. PINMUX_IPSR_DATA(IP9_29_28, VI0_G7),
  1242. PINMUX_IPSR_DATA(IP9_29_28, ETH_RXD1),
  1243. PINMUX_IPSR_MODSEL_DATA(IP9_29_28, SD2_DAT3_B, SEL_SD2_1),
  1244. PINMUX_IPSR_DATA(IP9_29_28, ARM_TRACEDATA_9),
  1245. PINMUX_IPSR_DATA(IP10_2_0, VI0_R0),
  1246. PINMUX_IPSR_MODSEL_DATA(IP10_2_0, SSI_SDATA7_C, SEL_SSI7_2),
  1247. PINMUX_IPSR_MODSEL_DATA(IP10_2_0, SCK1_C, SEL_SCIF1_2),
  1248. PINMUX_IPSR_MODSEL_DATA(IP10_2_0, DREQ1_B, SEL_EXBUS1_0),
  1249. PINMUX_IPSR_DATA(IP10_2_0, ARM_TRACEDATA_10),
  1250. PINMUX_IPSR_MODSEL_DATA(IP10_2_0, DREQ0_C, SEL_EXBUS0_2),
  1251. PINMUX_IPSR_DATA(IP10_5_3, VI0_R1),
  1252. PINMUX_IPSR_MODSEL_DATA(IP10_5_3, SSI_SDATA8_C, SEL_SSI8_2),
  1253. PINMUX_IPSR_DATA(IP10_5_3, DACK1_B),
  1254. PINMUX_IPSR_DATA(IP10_5_3, ARM_TRACEDATA_11),
  1255. PINMUX_IPSR_DATA(IP10_5_3, DACK0_C),
  1256. PINMUX_IPSR_DATA(IP10_5_3, DRACK0_C),
  1257. PINMUX_IPSR_DATA(IP10_8_6, VI0_R2),
  1258. PINMUX_IPSR_DATA(IP10_8_6, ETH_LINK),
  1259. PINMUX_IPSR_DATA(IP10_8_6, SD2_CLK_B),
  1260. PINMUX_IPSR_MODSEL_DATA(IP10_8_6, IRQ2, SEL_INT2_0),
  1261. PINMUX_IPSR_DATA(IP10_8_6, ARM_TRACEDATA_12),
  1262. PINMUX_IPSR_DATA(IP10_11_9, VI0_R3),
  1263. PINMUX_IPSR_DATA(IP10_11_9, ETH_MAGIC),
  1264. PINMUX_IPSR_MODSEL_DATA(IP10_11_9, SD2_CMD_B, SEL_SD2_1),
  1265. PINMUX_IPSR_MODSEL_DATA(IP10_11_9, IRQ3, SEL_INT3_0),
  1266. PINMUX_IPSR_DATA(IP10_11_9, ARM_TRACEDATA_13),
  1267. PINMUX_IPSR_DATA(IP10_14_12, VI0_R4),
  1268. PINMUX_IPSR_DATA(IP10_14_12, ETH_REFCLK),
  1269. PINMUX_IPSR_MODSEL_DATA(IP10_14_12, SD2_CD_B, SEL_SD2_1),
  1270. PINMUX_IPSR_MODSEL_DATA(IP10_14_12, HSPI_CLK1_B, SEL_HSPI1_1),
  1271. PINMUX_IPSR_DATA(IP10_14_12, ARM_TRACEDATA_14),
  1272. PINMUX_IPSR_DATA(IP10_14_12, MT1_CLK),
  1273. PINMUX_IPSR_DATA(IP10_14_12, TS_SCK0),
  1274. PINMUX_IPSR_DATA(IP10_17_15, VI0_R5),
  1275. PINMUX_IPSR_DATA(IP10_17_15, ETH_TXD0),
  1276. PINMUX_IPSR_MODSEL_DATA(IP10_17_15, SD2_WP_B, SEL_SD2_1),
  1277. PINMUX_IPSR_MODSEL_DATA(IP10_17_15, HSPI_CS1_B, SEL_HSPI1_1),
  1278. PINMUX_IPSR_DATA(IP10_17_15, ARM_TRACEDATA_15),
  1279. PINMUX_IPSR_DATA(IP10_17_15, MT1_D),
  1280. PINMUX_IPSR_DATA(IP10_17_15, TS_SDEN0),
  1281. PINMUX_IPSR_DATA(IP10_20_18, VI0_R6),
  1282. PINMUX_IPSR_DATA(IP10_20_18, ETH_MDC),
  1283. PINMUX_IPSR_MODSEL_DATA(IP10_20_18, DREQ2_C, SEL_EXBUS2_2),
  1284. PINMUX_IPSR_DATA(IP10_20_18, HSPI_TX1_B),
  1285. PINMUX_IPSR_DATA(IP10_20_18, TRACECLK),
  1286. PINMUX_IPSR_DATA(IP10_20_18, MT1_BEN),
  1287. PINMUX_IPSR_MODSEL_DATA(IP10_20_18, PWMFSW0_D, SEL_PWMFSW_3),
  1288. PINMUX_IPSR_DATA(IP10_23_21, VI0_R7),
  1289. PINMUX_IPSR_DATA(IP10_23_21, ETH_MDIO),
  1290. PINMUX_IPSR_DATA(IP10_23_21, DACK2_C),
  1291. PINMUX_IPSR_MODSEL_DATA(IP10_23_21, HSPI_RX1_B, SEL_HSPI1_1),
  1292. PINMUX_IPSR_MODSEL_DATA(IP10_23_21, SCIF_CLK_D, SEL_SCIF_3),
  1293. PINMUX_IPSR_DATA(IP10_23_21, TRACECTL),
  1294. PINMUX_IPSR_DATA(IP10_23_21, MT1_PEN),
  1295. PINMUX_IPSR_DATA(IP10_25_24, VI1_CLK),
  1296. PINMUX_IPSR_MODSEL_DATA(IP10_25_24, SIM_D, SEL_SIM_0),
  1297. PINMUX_IPSR_MODSEL_DATA(IP10_25_24, SDA3, SEL_I2C3_0),
  1298. PINMUX_IPSR_DATA(IP10_28_26, VI1_HSYNC),
  1299. PINMUX_IPSR_DATA(IP10_28_26, VI3_CLK),
  1300. PINMUX_IPSR_DATA(IP10_28_26, SSI_SCK4),
  1301. PINMUX_IPSR_MODSEL_DATA(IP10_28_26, GPS_SIGN_C, SEL_GPS_2),
  1302. PINMUX_IPSR_MODSEL_DATA(IP10_28_26, PWMFSW0_E, SEL_PWMFSW_4),
  1303. PINMUX_IPSR_DATA(IP10_31_29, VI1_VSYNC),
  1304. PINMUX_IPSR_DATA(IP10_31_29, AUDIO_CLKOUT_C),
  1305. PINMUX_IPSR_DATA(IP10_31_29, SSI_WS4),
  1306. PINMUX_IPSR_DATA(IP10_31_29, SIM_CLK),
  1307. PINMUX_IPSR_MODSEL_DATA(IP10_31_29, GPS_MAG_C, SEL_GPS_2),
  1308. PINMUX_IPSR_DATA(IP10_31_29, SPV_TRST),
  1309. PINMUX_IPSR_MODSEL_DATA(IP10_31_29, SCL3, SEL_I2C3_0),
  1310. PINMUX_IPSR_DATA(IP11_2_0, VI1_DATA0_VI1_B0),
  1311. PINMUX_IPSR_MODSEL_DATA(IP11_2_0, SD2_DAT0, SEL_SD2_0),
  1312. PINMUX_IPSR_DATA(IP11_2_0, SIM_RST),
  1313. PINMUX_IPSR_DATA(IP11_2_0, SPV_TCK),
  1314. PINMUX_IPSR_DATA(IP11_2_0, ADICLK_B),
  1315. PINMUX_IPSR_DATA(IP11_5_3, VI1_DATA1_VI1_B1),
  1316. PINMUX_IPSR_MODSEL_DATA(IP11_5_3, SD2_DAT1, SEL_SD2_0),
  1317. PINMUX_IPSR_DATA(IP11_5_3, MT0_CLK),
  1318. PINMUX_IPSR_DATA(IP11_5_3, SPV_TMS),
  1319. PINMUX_IPSR_MODSEL_DATA(IP11_5_3, ADICS_B_SAMP_B, SEL_ADI_1),
  1320. PINMUX_IPSR_DATA(IP11_8_6, VI1_DATA2_VI1_B2),
  1321. PINMUX_IPSR_MODSEL_DATA(IP11_8_6, SD2_DAT2, SEL_SD2_0),
  1322. PINMUX_IPSR_DATA(IP11_8_6, MT0_D),
  1323. PINMUX_IPSR_DATA(IP11_8_6, SPVTDI),
  1324. PINMUX_IPSR_MODSEL_DATA(IP11_8_6, ADIDATA_B, SEL_ADI_1),
  1325. PINMUX_IPSR_DATA(IP11_11_9, VI1_DATA3_VI1_B3),
  1326. PINMUX_IPSR_MODSEL_DATA(IP11_11_9, SD2_DAT3, SEL_SD2_0),
  1327. PINMUX_IPSR_DATA(IP11_11_9, MT0_BEN),
  1328. PINMUX_IPSR_DATA(IP11_11_9, SPV_TDO),
  1329. PINMUX_IPSR_DATA(IP11_11_9, ADICHS0_B),
  1330. PINMUX_IPSR_DATA(IP11_14_12, VI1_DATA4_VI1_B4),
  1331. PINMUX_IPSR_DATA(IP11_14_12, SD2_CLK),
  1332. PINMUX_IPSR_DATA(IP11_14_12, MT0_PEN),
  1333. PINMUX_IPSR_DATA(IP11_14_12, SPA_TRST),
  1334. PINMUX_IPSR_MODSEL_DATA(IP11_14_12, HSPI_CLK1_D, SEL_HSPI1_3),
  1335. PINMUX_IPSR_DATA(IP11_14_12, ADICHS1_B),
  1336. PINMUX_IPSR_DATA(IP11_17_15, VI1_DATA5_VI1_B5),
  1337. PINMUX_IPSR_MODSEL_DATA(IP11_17_15, SD2_CMD, SEL_SD2_0),
  1338. PINMUX_IPSR_DATA(IP11_17_15, MT0_SYNC),
  1339. PINMUX_IPSR_DATA(IP11_17_15, SPA_TCK),
  1340. PINMUX_IPSR_MODSEL_DATA(IP11_17_15, HSPI_CS1_D, SEL_HSPI1_3),
  1341. PINMUX_IPSR_DATA(IP11_17_15, ADICHS2_B),
  1342. PINMUX_IPSR_DATA(IP11_20_18, VI1_DATA6_VI1_B6),
  1343. PINMUX_IPSR_MODSEL_DATA(IP11_20_18, SD2_CD, SEL_SD2_0),
  1344. PINMUX_IPSR_DATA(IP11_20_18, MT0_VCXO),
  1345. PINMUX_IPSR_DATA(IP11_20_18, SPA_TMS),
  1346. PINMUX_IPSR_DATA(IP11_20_18, HSPI_TX1_D),
  1347. PINMUX_IPSR_DATA(IP11_23_21, VI1_DATA7_VI1_B7),
  1348. PINMUX_IPSR_MODSEL_DATA(IP11_23_21, SD2_WP, SEL_SD2_0),
  1349. PINMUX_IPSR_DATA(IP11_23_21, MT0_PWM),
  1350. PINMUX_IPSR_DATA(IP11_23_21, SPA_TDI),
  1351. PINMUX_IPSR_MODSEL_DATA(IP11_23_21, HSPI_RX1_D, SEL_HSPI1_3),
  1352. PINMUX_IPSR_DATA(IP11_26_24, VI1_G0),
  1353. PINMUX_IPSR_DATA(IP11_26_24, VI3_DATA0),
  1354. PINMUX_IPSR_DATA(IP11_26_24, TS_SCK1),
  1355. PINMUX_IPSR_MODSEL_DATA(IP11_26_24, DREQ2_B, SEL_EXBUS2_1),
  1356. PINMUX_IPSR_DATA(IP11_26_24, TX2),
  1357. PINMUX_IPSR_DATA(IP11_26_24, SPA_TDO),
  1358. PINMUX_IPSR_MODSEL_DATA(IP11_26_24, HCTS0_B, SEL_HSCIF0_1),
  1359. PINMUX_IPSR_DATA(IP11_29_27, VI1_G1),
  1360. PINMUX_IPSR_DATA(IP11_29_27, VI3_DATA1),
  1361. PINMUX_IPSR_DATA(IP11_29_27, SSI_SCK1),
  1362. PINMUX_IPSR_DATA(IP11_29_27, TS_SDEN1),
  1363. PINMUX_IPSR_DATA(IP11_29_27, DACK2_B),
  1364. PINMUX_IPSR_MODSEL_DATA(IP11_29_27, RX2, SEL_SCIF2_0),
  1365. PINMUX_IPSR_MODSEL_DATA(IP11_29_27, HRTS0_B, SEL_HSCIF0_1),
  1366. PINMUX_IPSR_DATA(IP12_2_0, VI1_G2),
  1367. PINMUX_IPSR_DATA(IP12_2_0, VI3_DATA2),
  1368. PINMUX_IPSR_DATA(IP12_2_0, SSI_WS1),
  1369. PINMUX_IPSR_DATA(IP12_2_0, TS_SPSYNC1),
  1370. PINMUX_IPSR_MODSEL_DATA(IP12_2_0, SCK2, SEL_SCIF2_0),
  1371. PINMUX_IPSR_MODSEL_DATA(IP12_2_0, HSCK0_B, SEL_HSCIF0_1),
  1372. PINMUX_IPSR_DATA(IP12_5_3, VI1_G3),
  1373. PINMUX_IPSR_DATA(IP12_5_3, VI3_DATA3),
  1374. PINMUX_IPSR_DATA(IP12_5_3, SSI_SCK2),
  1375. PINMUX_IPSR_DATA(IP12_5_3, TS_SDAT1),
  1376. PINMUX_IPSR_MODSEL_DATA(IP12_5_3, SCL1_C, SEL_I2C1_2),
  1377. PINMUX_IPSR_DATA(IP12_5_3, HTX0_B),
  1378. PINMUX_IPSR_DATA(IP12_8_6, VI1_G4),
  1379. PINMUX_IPSR_DATA(IP12_8_6, VI3_DATA4),
  1380. PINMUX_IPSR_DATA(IP12_8_6, SSI_WS2),
  1381. PINMUX_IPSR_MODSEL_DATA(IP12_8_6, SDA1_C, SEL_I2C1_2),
  1382. PINMUX_IPSR_DATA(IP12_8_6, SIM_RST_B),
  1383. PINMUX_IPSR_MODSEL_DATA(IP12_8_6, HRX0_B, SEL_HSCIF0_1),
  1384. PINMUX_IPSR_DATA(IP12_11_9, VI1_G5),
  1385. PINMUX_IPSR_DATA(IP12_11_9, VI3_DATA5),
  1386. PINMUX_IPSR_MODSEL_DATA(IP12_11_9, GPS_CLK, SEL_GPS_0),
  1387. PINMUX_IPSR_DATA(IP12_11_9, FSE),
  1388. PINMUX_IPSR_DATA(IP12_11_9, TX4_B),
  1389. PINMUX_IPSR_MODSEL_DATA(IP12_11_9, SIM_D_B, SEL_SIM_1),
  1390. PINMUX_IPSR_DATA(IP12_14_12, VI1_G6),
  1391. PINMUX_IPSR_DATA(IP12_14_12, VI3_DATA6),
  1392. PINMUX_IPSR_MODSEL_DATA(IP12_14_12, GPS_SIGN, SEL_GPS_0),
  1393. PINMUX_IPSR_DATA(IP12_14_12, FRB),
  1394. PINMUX_IPSR_MODSEL_DATA(IP12_14_12, RX4_B, SEL_SCIF4_1),
  1395. PINMUX_IPSR_DATA(IP12_14_12, SIM_CLK_B),
  1396. PINMUX_IPSR_DATA(IP12_17_15, VI1_G7),
  1397. PINMUX_IPSR_DATA(IP12_17_15, VI3_DATA7),
  1398. PINMUX_IPSR_MODSEL_DATA(IP12_17_15, GPS_MAG, SEL_GPS_0),
  1399. PINMUX_IPSR_DATA(IP12_17_15, FCE),
  1400. PINMUX_IPSR_MODSEL_DATA(IP12_17_15, SCK4_B, SEL_SCIF4_1),
  1401. };
  1402. static struct sh_pfc_pin pinmux_pins[] = {
  1403. PINMUX_GPIO_GP_ALL(),
  1404. };
  1405. /* - DU0 -------------------------------------------------------------------- */
  1406. static const unsigned int du0_rgb666_pins[] = {
  1407. /* R[7:2], G[7:2], B[7:2] */
  1408. RCAR_GP_PIN(5, 28), RCAR_GP_PIN(5, 27), RCAR_GP_PIN(5, 26),
  1409. RCAR_GP_PIN(5, 25), RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 23),
  1410. RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 1), RCAR_GP_PIN(6, 0),
  1411. RCAR_GP_PIN(5, 31), RCAR_GP_PIN(5, 30), RCAR_GP_PIN(5, 29),
  1412. RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
  1413. RCAR_GP_PIN(6, 5), RCAR_GP_PIN(6, 4), RCAR_GP_PIN(6, 3),
  1414. };
  1415. static const unsigned int du0_rgb666_mux[] = {
  1416. DU0_DR7_MARK, DU0_DR6_MARK, DU0_DR5_MARK, DU0_DR4_MARK,
  1417. DU0_DR3_MARK, DU0_DR2_MARK,
  1418. DU0_DG7_MARK, DU0_DG6_MARK, DU0_DG5_MARK, DU0_DG4_MARK,
  1419. DU0_DG3_MARK, DU0_DG2_MARK,
  1420. DU0_DB7_MARK, DU0_DB6_MARK, DU0_DB5_MARK, DU0_DB4_MARK,
  1421. DU0_DB3_MARK, DU0_DB2_MARK,
  1422. };
  1423. static const unsigned int du0_rgb888_pins[] = {
  1424. /* R[7:0], G[7:0], B[7:0] */
  1425. RCAR_GP_PIN(5, 28), RCAR_GP_PIN(5, 27), RCAR_GP_PIN(5, 26),
  1426. RCAR_GP_PIN(5, 25), RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 23),
  1427. RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 23), RCAR_GP_PIN(6, 2),
  1428. RCAR_GP_PIN(6, 1), RCAR_GP_PIN(6, 0), RCAR_GP_PIN(5, 31),
  1429. RCAR_GP_PIN(5, 30), RCAR_GP_PIN(5, 29), RCAR_GP_PIN(0, 26),
  1430. RCAR_GP_PIN(0, 25), RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 7),
  1431. RCAR_GP_PIN(6, 6), RCAR_GP_PIN(6, 5), RCAR_GP_PIN(6, 4),
  1432. RCAR_GP_PIN(6, 3), RCAR_GP_PIN(0, 28), RCAR_GP_PIN(0, 27),
  1433. };
  1434. static const unsigned int du0_rgb888_mux[] = {
  1435. DU0_DR7_MARK, DU0_DR6_MARK, DU0_DR5_MARK, DU0_DR4_MARK,
  1436. DU0_DR3_MARK, DU0_DR2_MARK, DU0_DR1_MARK, DU0_DR0_MARK,
  1437. DU0_DG7_MARK, DU0_DG6_MARK, DU0_DG5_MARK, DU0_DG4_MARK,
  1438. DU0_DG3_MARK, DU0_DG2_MARK, DU0_DG1_MARK, DU0_DG0_MARK,
  1439. DU0_DB7_MARK, DU0_DB6_MARK, DU0_DB5_MARK, DU0_DB4_MARK,
  1440. DU0_DB3_MARK, DU0_DB2_MARK, DU0_DB1_MARK, DU0_DB0_MARK,
  1441. };
  1442. static const unsigned int du0_clk_in_pins[] = {
  1443. /* CLKIN */
  1444. RCAR_GP_PIN(0, 29),
  1445. };
  1446. static const unsigned int du0_clk_in_mux[] = {
  1447. DU0_DOTCLKIN_MARK,
  1448. };
  1449. static const unsigned int du0_clk_out_0_pins[] = {
  1450. /* CLKOUT */
  1451. RCAR_GP_PIN(5, 20),
  1452. };
  1453. static const unsigned int du0_clk_out_0_mux[] = {
  1454. DU0_DOTCLKOUT0_MARK,
  1455. };
  1456. static const unsigned int du0_clk_out_1_pins[] = {
  1457. /* CLKOUT */
  1458. RCAR_GP_PIN(0, 30),
  1459. };
  1460. static const unsigned int du0_clk_out_1_mux[] = {
  1461. DU0_DOTCLKOUT1_MARK,
  1462. };
  1463. static const unsigned int du0_sync_0_pins[] = {
  1464. /* VSYNC, HSYNC, DISP */
  1465. RCAR_GP_PIN(5, 22), RCAR_GP_PIN(5, 21), RCAR_GP_PIN(0, 31),
  1466. };
  1467. static const unsigned int du0_sync_0_mux[] = {
  1468. DU0_EXHSYNC_DU0_HSYNC_MARK, DU0_EXVSYNC_DU0_VSYNC_MARK,
  1469. DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK
  1470. };
  1471. static const unsigned int du0_sync_1_pins[] = {
  1472. /* VSYNC, HSYNC, DISP */
  1473. RCAR_GP_PIN(5, 22), RCAR_GP_PIN(5, 21), RCAR_GP_PIN(1, 0),
  1474. };
  1475. static const unsigned int du0_sync_1_mux[] = {
  1476. DU0_EXHSYNC_DU0_HSYNC_MARK, DU0_EXVSYNC_DU0_VSYNC_MARK,
  1477. DU0_DISP_MARK
  1478. };
  1479. static const unsigned int du0_oddf_pins[] = {
  1480. /* ODDF */
  1481. RCAR_GP_PIN(0, 31),
  1482. };
  1483. static const unsigned int du0_oddf_mux[] = {
  1484. DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK
  1485. };
  1486. static const unsigned int du0_cde_pins[] = {
  1487. /* CDE */
  1488. RCAR_GP_PIN(1, 1),
  1489. };
  1490. static const unsigned int du0_cde_mux[] = {
  1491. DU0_CDE_MARK
  1492. };
  1493. /* - DU1 -------------------------------------------------------------------- */
  1494. static const unsigned int du1_rgb666_pins[] = {
  1495. /* R[7:2], G[7:2], B[7:2] */
  1496. RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 7),
  1497. RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 4),
  1498. RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 15),
  1499. RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 12),
  1500. RCAR_GP_PIN(1, 25), RCAR_GP_PIN(1, 24), RCAR_GP_PIN(1, 23),
  1501. RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 21), RCAR_GP_PIN(1, 20),
  1502. };
  1503. static const unsigned int du1_rgb666_mux[] = {
  1504. DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
  1505. DU1_DR3_MARK, DU1_DR2_MARK,
  1506. DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
  1507. DU1_DG3_MARK, DU1_DG2_MARK,
  1508. DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
  1509. DU1_DB3_MARK, DU1_DB2_MARK,
  1510. };
  1511. static const unsigned int du1_rgb888_pins[] = {
  1512. /* R[7:0], G[7:0], B[7:0] */
  1513. RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 7),
  1514. RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 4),
  1515. RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 17),
  1516. RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14),
  1517. RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 11),
  1518. RCAR_GP_PIN(1, 0), RCAR_GP_PIN(1, 25), RCAR_GP_PIN(1, 24),
  1519. RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 21),
  1520. RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 18),
  1521. };
  1522. static const unsigned int du1_rgb888_mux[] = {
  1523. DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
  1524. DU1_DR3_MARK, DU1_DR2_MARK, DU1_DR1_MARK, DU1_DR0_MARK,
  1525. DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
  1526. DU1_DG3_MARK, DU1_DG2_MARK, DU1_DG1_MARK, DU1_DG0_MARK,
  1527. DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
  1528. DU1_DB3_MARK, DU1_DB2_MARK, DU1_DB1_MARK, DU1_DB0_MARK,
  1529. };
  1530. static const unsigned int du1_clk_in_pins[] = {
  1531. /* CLKIN */
  1532. RCAR_GP_PIN(1, 26),
  1533. };
  1534. static const unsigned int du1_clk_in_mux[] = {
  1535. DU1_DOTCLKIN_MARK,
  1536. };
  1537. static const unsigned int du1_clk_out_pins[] = {
  1538. /* CLKOUT */
  1539. RCAR_GP_PIN(1, 27),
  1540. };
  1541. static const unsigned int du1_clk_out_mux[] = {
  1542. DU1_DOTCLKOUT_MARK,
  1543. };
  1544. static const unsigned int du1_sync_0_pins[] = {
  1545. /* VSYNC, HSYNC, DISP */
  1546. RCAR_GP_PIN(1, 29), RCAR_GP_PIN(1, 28), RCAR_GP_PIN(1, 30),
  1547. };
  1548. static const unsigned int du1_sync_0_mux[] = {
  1549. DU1_EXVSYNC_DU1_VSYNC_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK,
  1550. DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK
  1551. };
  1552. static const unsigned int du1_sync_1_pins[] = {
  1553. /* VSYNC, HSYNC, DISP */
  1554. RCAR_GP_PIN(1, 29), RCAR_GP_PIN(1, 28), RCAR_GP_PIN(1, 31),
  1555. };
  1556. static const unsigned int du1_sync_1_mux[] = {
  1557. DU1_EXVSYNC_DU1_VSYNC_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK,
  1558. DU1_DISP_MARK
  1559. };
  1560. static const unsigned int du1_oddf_pins[] = {
  1561. /* ODDF */
  1562. RCAR_GP_PIN(1, 30),
  1563. };
  1564. static const unsigned int du1_oddf_mux[] = {
  1565. DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK
  1566. };
  1567. static const unsigned int du1_cde_pins[] = {
  1568. /* CDE */
  1569. RCAR_GP_PIN(2, 0),
  1570. };
  1571. static const unsigned int du1_cde_mux[] = {
  1572. DU1_CDE_MARK
  1573. };
  1574. /* - Ether ------------------------------------------------------------------ */
  1575. static const unsigned int ether_rmii_pins[] = {
  1576. /*
  1577. * ETH_TXD0, ETH_TXD1, ETH_TX_EN, ETH_REFCLK,
  1578. * ETH_RXD0, ETH_RXD1, ETH_CRS_DV, ETH_RX_ER,
  1579. * ETH_MDIO, ETH_MDC
  1580. */
  1581. RCAR_GP_PIN(2, 27), RCAR_GP_PIN(2, 16), RCAR_GP_PIN(2, 18),
  1582. RCAR_GP_PIN(2, 26),
  1583. RCAR_GP_PIN(2, 20), RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 17),
  1584. RCAR_GP_PIN(2, 19),
  1585. RCAR_GP_PIN(2, 29), RCAR_GP_PIN(2, 28),
  1586. };
  1587. static const unsigned int ether_rmii_mux[] = {
  1588. ETH_TXD0_MARK, ETH_TXD1_MARK, ETH_TX_EN_MARK, ETH_REFCLK_MARK,
  1589. ETH_RXD0_MARK, ETH_RXD1_MARK, ETH_CRS_DV_MARK, ETH_RX_ER_MARK,
  1590. ETH_MDIO_MARK, ETH_MDC_MARK,
  1591. };
  1592. static const unsigned int ether_link_pins[] = {
  1593. /* ETH_LINK */
  1594. RCAR_GP_PIN(2, 24),
  1595. };
  1596. static const unsigned int ether_link_mux[] = {
  1597. ETH_LINK_MARK,
  1598. };
  1599. static const unsigned int ether_magic_pins[] = {
  1600. /* ETH_MAGIC */
  1601. RCAR_GP_PIN(2, 25),
  1602. };
  1603. static const unsigned int ether_magic_mux[] = {
  1604. ETH_MAGIC_MARK,
  1605. };
  1606. /* - HSPI0 ------------------------------------------------------------------ */
  1607. static const unsigned int hspi0_pins[] = {
  1608. /* CLK, CS, RX, TX */
  1609. RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 23), RCAR_GP_PIN(4, 25),
  1610. RCAR_GP_PIN(4, 24),
  1611. };
  1612. static const unsigned int hspi0_mux[] = {
  1613. HSPI_CLK0_MARK, HSPI_CS0_MARK, HSPI_RX0_MARK, HSPI_TX0_MARK,
  1614. };
  1615. /* - HSPI1 ------------------------------------------------------------------ */
  1616. static const unsigned int hspi1_pins[] = {
  1617. /* CLK, CS, RX, TX */
  1618. RCAR_GP_PIN(1, 31), RCAR_GP_PIN(1, 26), RCAR_GP_PIN(2, 0),
  1619. RCAR_GP_PIN(1, 30),
  1620. };
  1621. static const unsigned int hspi1_mux[] = {
  1622. HSPI_CLK1_MARK, HSPI_CS1_MARK, HSPI_RX1_MARK, HSPI_TX1_MARK,
  1623. };
  1624. static const unsigned int hspi1_b_pins[] = {
  1625. /* CLK, CS, RX, TX */
  1626. RCAR_GP_PIN(2, 26), RCAR_GP_PIN(2, 27), RCAR_GP_PIN(2, 29),
  1627. RCAR_GP_PIN(2, 28),
  1628. };
  1629. static const unsigned int hspi1_b_mux[] = {
  1630. HSPI_CLK1_B_MARK, HSPI_CS1_B_MARK, HSPI_RX1_B_MARK, HSPI_TX1_B_MARK,
  1631. };
  1632. static const unsigned int hspi1_c_pins[] = {
  1633. /* CLK, CS, RX, TX */
  1634. RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 16),
  1635. RCAR_GP_PIN(4, 15),
  1636. };
  1637. static const unsigned int hspi1_c_mux[] = {
  1638. HSPI_CLK1_C_MARK, HSPI_CS1_C_MARK, HSPI_RX1_C_MARK, HSPI_TX1_C_MARK,
  1639. };
  1640. static const unsigned int hspi1_d_pins[] = {
  1641. /* CLK, CS, RX, TX */
  1642. RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 8),
  1643. RCAR_GP_PIN(3, 7),
  1644. };
  1645. static const unsigned int hspi1_d_mux[] = {
  1646. HSPI_CLK1_D_MARK, HSPI_CS1_D_MARK, HSPI_RX1_D_MARK, HSPI_TX1_D_MARK,
  1647. };
  1648. /* - HSPI2 ------------------------------------------------------------------ */
  1649. static const unsigned int hspi2_pins[] = {
  1650. /* CLK, CS, RX, TX */
  1651. RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 11),
  1652. RCAR_GP_PIN(0, 14),
  1653. };
  1654. static const unsigned int hspi2_mux[] = {
  1655. HSPI_CLK2_MARK, HSPI_CS2_MARK, HSPI_RX2_MARK, HSPI_TX2_MARK,
  1656. };
  1657. static const unsigned int hspi2_b_pins[] = {
  1658. /* CLK, CS, RX, TX */
  1659. RCAR_GP_PIN(0, 7), RCAR_GP_PIN(0, 13), RCAR_GP_PIN(0, 8),
  1660. RCAR_GP_PIN(0, 6),
  1661. };
  1662. static const unsigned int hspi2_b_mux[] = {
  1663. HSPI_CLK2_B_MARK, HSPI_CS2_B_MARK, HSPI_RX2_B_MARK, HSPI_TX2_B_MARK,
  1664. };
  1665. /* - INTC ------------------------------------------------------------------- */
  1666. static const unsigned int intc_irq0_pins[] = {
  1667. /* IRQ */
  1668. RCAR_GP_PIN(2, 14),
  1669. };
  1670. static const unsigned int intc_irq0_mux[] = {
  1671. IRQ0_MARK,
  1672. };
  1673. static const unsigned int intc_irq0_b_pins[] = {
  1674. /* IRQ */
  1675. RCAR_GP_PIN(4, 13),
  1676. };
  1677. static const unsigned int intc_irq0_b_mux[] = {
  1678. IRQ0_B_MARK,
  1679. };
  1680. static const unsigned int intc_irq1_pins[] = {
  1681. /* IRQ */
  1682. RCAR_GP_PIN(2, 15),
  1683. };
  1684. static const unsigned int intc_irq1_mux[] = {
  1685. IRQ1_MARK,
  1686. };
  1687. static const unsigned int intc_irq1_b_pins[] = {
  1688. /* IRQ */
  1689. RCAR_GP_PIN(4, 14),
  1690. };
  1691. static const unsigned int intc_irq1_b_mux[] = {
  1692. IRQ1_B_MARK,
  1693. };
  1694. static const unsigned int intc_irq2_pins[] = {
  1695. /* IRQ */
  1696. RCAR_GP_PIN(2, 24),
  1697. };
  1698. static const unsigned int intc_irq2_mux[] = {
  1699. IRQ2_MARK,
  1700. };
  1701. static const unsigned int intc_irq2_b_pins[] = {
  1702. /* IRQ */
  1703. RCAR_GP_PIN(4, 15),
  1704. };
  1705. static const unsigned int intc_irq2_b_mux[] = {
  1706. IRQ2_B_MARK,
  1707. };
  1708. static const unsigned int intc_irq3_pins[] = {
  1709. /* IRQ */
  1710. RCAR_GP_PIN(2, 25),
  1711. };
  1712. static const unsigned int intc_irq3_mux[] = {
  1713. IRQ3_MARK,
  1714. };
  1715. static const unsigned int intc_irq3_b_pins[] = {
  1716. /* IRQ */
  1717. RCAR_GP_PIN(4, 16),
  1718. };
  1719. static const unsigned int intc_irq3_b_mux[] = {
  1720. IRQ3_B_MARK,
  1721. };
  1722. /* - LSBC ------------------------------------------------------------------- */
  1723. static const unsigned int lbsc_cs0_pins[] = {
  1724. /* CS */
  1725. RCAR_GP_PIN(0, 13),
  1726. };
  1727. static const unsigned int lbsc_cs0_mux[] = {
  1728. CS0_MARK,
  1729. };
  1730. static const unsigned int lbsc_cs1_pins[] = {
  1731. /* CS */
  1732. RCAR_GP_PIN(0, 14),
  1733. };
  1734. static const unsigned int lbsc_cs1_mux[] = {
  1735. CS1_A26_MARK,
  1736. };
  1737. static const unsigned int lbsc_ex_cs0_pins[] = {
  1738. /* CS */
  1739. RCAR_GP_PIN(0, 15),
  1740. };
  1741. static const unsigned int lbsc_ex_cs0_mux[] = {
  1742. EX_CS0_MARK,
  1743. };
  1744. static const unsigned int lbsc_ex_cs1_pins[] = {
  1745. /* CS */
  1746. RCAR_GP_PIN(0, 16),
  1747. };
  1748. static const unsigned int lbsc_ex_cs1_mux[] = {
  1749. EX_CS1_MARK,
  1750. };
  1751. static const unsigned int lbsc_ex_cs2_pins[] = {
  1752. /* CS */
  1753. RCAR_GP_PIN(0, 17),
  1754. };
  1755. static const unsigned int lbsc_ex_cs2_mux[] = {
  1756. EX_CS2_MARK,
  1757. };
  1758. static const unsigned int lbsc_ex_cs3_pins[] = {
  1759. /* CS */
  1760. RCAR_GP_PIN(0, 18),
  1761. };
  1762. static const unsigned int lbsc_ex_cs3_mux[] = {
  1763. EX_CS3_MARK,
  1764. };
  1765. static const unsigned int lbsc_ex_cs4_pins[] = {
  1766. /* CS */
  1767. RCAR_GP_PIN(0, 19),
  1768. };
  1769. static const unsigned int lbsc_ex_cs4_mux[] = {
  1770. EX_CS4_MARK,
  1771. };
  1772. static const unsigned int lbsc_ex_cs5_pins[] = {
  1773. /* CS */
  1774. RCAR_GP_PIN(0, 20),
  1775. };
  1776. static const unsigned int lbsc_ex_cs5_mux[] = {
  1777. EX_CS5_MARK,
  1778. };
  1779. /* - MMCIF ------------------------------------------------------------------ */
  1780. static const unsigned int mmc0_data1_pins[] = {
  1781. /* D[0] */
  1782. RCAR_GP_PIN(0, 19),
  1783. };
  1784. static const unsigned int mmc0_data1_mux[] = {
  1785. MMC0_D0_MARK,
  1786. };
  1787. static const unsigned int mmc0_data4_pins[] = {
  1788. /* D[0:3] */
  1789. RCAR_GP_PIN(0, 19), RCAR_GP_PIN(0, 20), RCAR_GP_PIN(0, 21),
  1790. RCAR_GP_PIN(0, 2),
  1791. };
  1792. static const unsigned int mmc0_data4_mux[] = {
  1793. MMC0_D0_MARK, MMC0_D1_MARK, MMC0_D2_MARK, MMC0_D3_MARK,
  1794. };
  1795. static const unsigned int mmc0_data8_pins[] = {
  1796. /* D[0:7] */
  1797. RCAR_GP_PIN(0, 19), RCAR_GP_PIN(0, 20), RCAR_GP_PIN(0, 21),
  1798. RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 11),
  1799. RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 16),
  1800. };
  1801. static const unsigned int mmc0_data8_mux[] = {
  1802. MMC0_D0_MARK, MMC0_D1_MARK, MMC0_D2_MARK, MMC0_D3_MARK,
  1803. MMC0_D4_MARK, MMC0_D5_MARK, MMC0_D6_MARK, MMC0_D7_MARK,
  1804. };
  1805. static const unsigned int mmc0_ctrl_pins[] = {
  1806. /* CMD, CLK */
  1807. RCAR_GP_PIN(0, 18), RCAR_GP_PIN(0, 17),
  1808. };
  1809. static const unsigned int mmc0_ctrl_mux[] = {
  1810. MMC0_CMD_MARK, MMC0_CLK_MARK,
  1811. };
  1812. static const unsigned int mmc1_data1_pins[] = {
  1813. /* D[0] */
  1814. RCAR_GP_PIN(2, 8),
  1815. };
  1816. static const unsigned int mmc1_data1_mux[] = {
  1817. MMC1_D0_MARK,
  1818. };
  1819. static const unsigned int mmc1_data4_pins[] = {
  1820. /* D[0:3] */
  1821. RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9), RCAR_GP_PIN(2, 10),
  1822. RCAR_GP_PIN(2, 11),
  1823. };
  1824. static const unsigned int mmc1_data4_mux[] = {
  1825. MMC1_D0_MARK, MMC1_D1_MARK, MMC1_D2_MARK, MMC1_D3_MARK,
  1826. };
  1827. static const unsigned int mmc1_data8_pins[] = {
  1828. /* D[0:7] */
  1829. RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9), RCAR_GP_PIN(2, 10),
  1830. RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
  1831. RCAR_GP_PIN(2, 16), RCAR_GP_PIN(2, 17),
  1832. };
  1833. static const unsigned int mmc1_data8_mux[] = {
  1834. MMC1_D0_MARK, MMC1_D1_MARK, MMC1_D2_MARK, MMC1_D3_MARK,
  1835. MMC1_D4_MARK, MMC1_D5_MARK, MMC1_D6_MARK, MMC1_D7_MARK,
  1836. };
  1837. static const unsigned int mmc1_ctrl_pins[] = {
  1838. /* CMD, CLK */
  1839. RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 1),
  1840. };
  1841. static const unsigned int mmc1_ctrl_mux[] = {
  1842. MMC1_CMD_MARK, MMC1_CLK_MARK,
  1843. };
  1844. /* - SCIF0 ------------------------------------------------------------------ */
  1845. static const unsigned int scif0_data_pins[] = {
  1846. /* RXD, TXD */
  1847. RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 24),
  1848. };
  1849. static const unsigned int scif0_data_mux[] = {
  1850. RX0_MARK, TX0_MARK,
  1851. };
  1852. static const unsigned int scif0_clk_pins[] = {
  1853. /* SCK */
  1854. RCAR_GP_PIN(4, 28),
  1855. };
  1856. static const unsigned int scif0_clk_mux[] = {
  1857. SCK0_MARK,
  1858. };
  1859. static const unsigned int scif0_ctrl_pins[] = {
  1860. /* RTS, CTS */
  1861. RCAR_GP_PIN(4, 23), RCAR_GP_PIN(4, 22),
  1862. };
  1863. static const unsigned int scif0_ctrl_mux[] = {
  1864. RTS0_TANS_MARK, CTS0_MARK,
  1865. };
  1866. static const unsigned int scif0_data_b_pins[] = {
  1867. /* RXD, TXD */
  1868. RCAR_GP_PIN(0, 20), RCAR_GP_PIN(0, 19),
  1869. };
  1870. static const unsigned int scif0_data_b_mux[] = {
  1871. RX0_B_MARK, TX0_B_MARK,
  1872. };
  1873. static const unsigned int scif0_clk_b_pins[] = {
  1874. /* SCK */
  1875. RCAR_GP_PIN(1, 1),
  1876. };
  1877. static const unsigned int scif0_clk_b_mux[] = {
  1878. SCK0_B_MARK,
  1879. };
  1880. static const unsigned int scif0_ctrl_b_pins[] = {
  1881. /* RTS, CTS */
  1882. RCAR_GP_PIN(0, 18), RCAR_GP_PIN(0, 11),
  1883. };
  1884. static const unsigned int scif0_ctrl_b_mux[] = {
  1885. RTS0_B_TANS_B_MARK, CTS0_B_MARK,
  1886. };
  1887. static const unsigned int scif0_data_c_pins[] = {
  1888. /* RXD, TXD */
  1889. RCAR_GP_PIN(4, 18), RCAR_GP_PIN(4, 19),
  1890. };
  1891. static const unsigned int scif0_data_c_mux[] = {
  1892. RX0_C_MARK, TX0_C_MARK,
  1893. };
  1894. static const unsigned int scif0_clk_c_pins[] = {
  1895. /* SCK */
  1896. RCAR_GP_PIN(4, 17),
  1897. };
  1898. static const unsigned int scif0_clk_c_mux[] = {
  1899. SCK0_C_MARK,
  1900. };
  1901. static const unsigned int scif0_ctrl_c_pins[] = {
  1902. /* RTS, CTS */
  1903. RCAR_GP_PIN(4, 21), RCAR_GP_PIN(4, 20),
  1904. };
  1905. static const unsigned int scif0_ctrl_c_mux[] = {
  1906. RTS0_C_TANS_C_MARK, CTS0_C_MARK,
  1907. };
  1908. static const unsigned int scif0_data_d_pins[] = {
  1909. /* RXD, TXD */
  1910. RCAR_GP_PIN(1, 11), RCAR_GP_PIN(1, 10),
  1911. };
  1912. static const unsigned int scif0_data_d_mux[] = {
  1913. RX0_D_MARK, TX0_D_MARK,
  1914. };
  1915. static const unsigned int scif0_clk_d_pins[] = {
  1916. /* SCK */
  1917. RCAR_GP_PIN(1, 18),
  1918. };
  1919. static const unsigned int scif0_clk_d_mux[] = {
  1920. SCK0_D_MARK,
  1921. };
  1922. static const unsigned int scif0_ctrl_d_pins[] = {
  1923. /* RTS, CTS */
  1924. RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 3),
  1925. };
  1926. static const unsigned int scif0_ctrl_d_mux[] = {
  1927. RTS0_D_TANS_D_MARK, CTS0_D_MARK,
  1928. };
  1929. /* - SCIF1 ------------------------------------------------------------------ */
  1930. static const unsigned int scif1_data_pins[] = {
  1931. /* RXD, TXD */
  1932. RCAR_GP_PIN(4, 21), RCAR_GP_PIN(4, 20),
  1933. };
  1934. static const unsigned int scif1_data_mux[] = {
  1935. RX1_MARK, TX1_MARK,
  1936. };
  1937. static const unsigned int scif1_clk_pins[] = {
  1938. /* SCK */
  1939. RCAR_GP_PIN(4, 17),
  1940. };
  1941. static const unsigned int scif1_clk_mux[] = {
  1942. SCK1_MARK,
  1943. };
  1944. static const unsigned int scif1_ctrl_pins[] = {
  1945. /* RTS, CTS */
  1946. RCAR_GP_PIN(4, 19), RCAR_GP_PIN(4, 18),
  1947. };
  1948. static const unsigned int scif1_ctrl_mux[] = {
  1949. RTS1_TANS_MARK, CTS1_MARK,
  1950. };
  1951. static const unsigned int scif1_data_b_pins[] = {
  1952. /* RXD, TXD */
  1953. RCAR_GP_PIN(3, 21), RCAR_GP_PIN(3, 18),
  1954. };
  1955. static const unsigned int scif1_data_b_mux[] = {
  1956. RX1_B_MARK, TX1_B_MARK,
  1957. };
  1958. static const unsigned int scif1_clk_b_pins[] = {
  1959. /* SCK */
  1960. RCAR_GP_PIN(3, 17),
  1961. };
  1962. static const unsigned int scif1_clk_b_mux[] = {
  1963. SCK1_B_MARK,
  1964. };
  1965. static const unsigned int scif1_ctrl_b_pins[] = {
  1966. /* RTS, CTS */
  1967. RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 20),
  1968. };
  1969. static const unsigned int scif1_ctrl_b_mux[] = {
  1970. RTS1_B_TANS_B_MARK, CTS1_B_MARK,
  1971. };
  1972. static const unsigned int scif1_data_c_pins[] = {
  1973. /* RXD, TXD */
  1974. RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 2),
  1975. };
  1976. static const unsigned int scif1_data_c_mux[] = {
  1977. RX1_C_MARK, TX1_C_MARK,
  1978. };
  1979. static const unsigned int scif1_clk_c_pins[] = {
  1980. /* SCK */
  1981. RCAR_GP_PIN(2, 22),
  1982. };
  1983. static const unsigned int scif1_clk_c_mux[] = {
  1984. SCK1_C_MARK,
  1985. };
  1986. static const unsigned int scif1_ctrl_c_pins[] = {
  1987. /* RTS, CTS */
  1988. RCAR_GP_PIN(2, 5), RCAR_GP_PIN(2, 4),
  1989. };
  1990. static const unsigned int scif1_ctrl_c_mux[] = {
  1991. RTS1_C_TANS_C_MARK, CTS1_C_MARK,
  1992. };
  1993. /* - SCIF2 ------------------------------------------------------------------ */
  1994. static const unsigned int scif2_data_pins[] = {
  1995. /* RXD, TXD */
  1996. RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 9),
  1997. };
  1998. static const unsigned int scif2_data_mux[] = {
  1999. RX2_MARK, TX2_MARK,
  2000. };
  2001. static const unsigned int scif2_clk_pins[] = {
  2002. /* SCK */
  2003. RCAR_GP_PIN(3, 11),
  2004. };
  2005. static const unsigned int scif2_clk_mux[] = {
  2006. SCK2_MARK,
  2007. };
  2008. static const unsigned int scif2_data_b_pins[] = {
  2009. /* RXD, TXD */
  2010. RCAR_GP_PIN(3, 24), RCAR_GP_PIN(3, 23),
  2011. };
  2012. static const unsigned int scif2_data_b_mux[] = {
  2013. RX2_B_MARK, TX2_B_MARK,
  2014. };
  2015. static const unsigned int scif2_clk_b_pins[] = {
  2016. /* SCK */
  2017. RCAR_GP_PIN(3, 22),
  2018. };
  2019. static const unsigned int scif2_clk_b_mux[] = {
  2020. SCK2_B_MARK,
  2021. };
  2022. static const unsigned int scif2_data_c_pins[] = {
  2023. /* RXD, TXD */
  2024. RCAR_GP_PIN(1, 1), RCAR_GP_PIN(0, 31),
  2025. };
  2026. static const unsigned int scif2_data_c_mux[] = {
  2027. RX2_C_MARK, TX2_C_MARK,
  2028. };
  2029. static const unsigned int scif2_clk_c_pins[] = {
  2030. /* SCK */
  2031. RCAR_GP_PIN(1, 0),
  2032. };
  2033. static const unsigned int scif2_clk_c_mux[] = {
  2034. SCK2_C_MARK,
  2035. };
  2036. static const unsigned int scif2_data_d_pins[] = {
  2037. /* RXD, TXD */
  2038. RCAR_GP_PIN(2, 0), RCAR_GP_PIN(1, 30),
  2039. };
  2040. static const unsigned int scif2_data_d_mux[] = {
  2041. RX2_D_MARK, TX2_D_MARK,
  2042. };
  2043. static const unsigned int scif2_clk_d_pins[] = {
  2044. /* SCK */
  2045. RCAR_GP_PIN(1, 31),
  2046. };
  2047. static const unsigned int scif2_clk_d_mux[] = {
  2048. SCK2_D_MARK,
  2049. };
  2050. static const unsigned int scif2_data_e_pins[] = {
  2051. /* RXD, TXD */
  2052. RCAR_GP_PIN(0, 20), RCAR_GP_PIN(0, 19),
  2053. };
  2054. static const unsigned int scif2_data_e_mux[] = {
  2055. RX2_E_MARK, TX2_E_MARK,
  2056. };
  2057. /* - SCIF3 ------------------------------------------------------------------ */
  2058. static const unsigned int scif3_data_pins[] = {
  2059. /* RXD, TXD */
  2060. RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 8),
  2061. };
  2062. static const unsigned int scif3_data_mux[] = {
  2063. RX3_IRDA_RX_MARK, TX3_IRDA_TX_MARK,
  2064. };
  2065. static const unsigned int scif3_clk_pins[] = {
  2066. /* SCK */
  2067. RCAR_GP_PIN(4, 7),
  2068. };
  2069. static const unsigned int scif3_clk_mux[] = {
  2070. SCK3_MARK,
  2071. };
  2072. static const unsigned int scif3_data_b_pins[] = {
  2073. /* RXD, TXD */
  2074. RCAR_GP_PIN(2, 0), RCAR_GP_PIN(1, 30),
  2075. };
  2076. static const unsigned int scif3_data_b_mux[] = {
  2077. RX3_B_IRDA_RX_B_MARK, TX3_B_IRDA_TX_B_MARK,
  2078. };
  2079. static const unsigned int scif3_data_c_pins[] = {
  2080. /* RXD, TXD */
  2081. RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 12),
  2082. };
  2083. static const unsigned int scif3_data_c_mux[] = {
  2084. RX3_C_IRDA_RX_C_MARK, TX3C_IRDA_TX_C_MARK,
  2085. };
  2086. static const unsigned int scif3_data_d_pins[] = {
  2087. /* RXD, TXD */
  2088. RCAR_GP_PIN(0, 30), RCAR_GP_PIN(0, 29),
  2089. };
  2090. static const unsigned int scif3_data_d_mux[] = {
  2091. RX3_D_IRDA_RX_D_MARK, TX3_D_IRDA_TX_D_MARK,
  2092. };
  2093. static const unsigned int scif3_data_e_pins[] = {
  2094. /* RXD, TXD */
  2095. RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 2),
  2096. };
  2097. static const unsigned int scif3_data_e_mux[] = {
  2098. RX3_E_IRDA_RX_E_MARK, TX3_E_IRDA_TX_E_MARK,
  2099. };
  2100. static const unsigned int scif3_clk_e_pins[] = {
  2101. /* SCK */
  2102. RCAR_GP_PIN(1, 10),
  2103. };
  2104. static const unsigned int scif3_clk_e_mux[] = {
  2105. SCK3_E_MARK,
  2106. };
  2107. /* - SCIF4 ------------------------------------------------------------------ */
  2108. static const unsigned int scif4_data_pins[] = {
  2109. /* RXD, TXD */
  2110. RCAR_GP_PIN(3, 27), RCAR_GP_PIN(3, 26),
  2111. };
  2112. static const unsigned int scif4_data_mux[] = {
  2113. RX4_MARK, TX4_MARK,
  2114. };
  2115. static const unsigned int scif4_clk_pins[] = {
  2116. /* SCK */
  2117. RCAR_GP_PIN(3, 25),
  2118. };
  2119. static const unsigned int scif4_clk_mux[] = {
  2120. SCK4_MARK,
  2121. };
  2122. static const unsigned int scif4_data_b_pins[] = {
  2123. /* RXD, TXD */
  2124. RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 14),
  2125. };
  2126. static const unsigned int scif4_data_b_mux[] = {
  2127. RX4_B_MARK, TX4_B_MARK,
  2128. };
  2129. static const unsigned int scif4_clk_b_pins[] = {
  2130. /* SCK */
  2131. RCAR_GP_PIN(3, 16),
  2132. };
  2133. static const unsigned int scif4_clk_b_mux[] = {
  2134. SCK4_B_MARK,
  2135. };
  2136. static const unsigned int scif4_data_c_pins[] = {
  2137. /* RXD, TXD */
  2138. RCAR_GP_PIN(0, 22), RCAR_GP_PIN(0, 21),
  2139. };
  2140. static const unsigned int scif4_data_c_mux[] = {
  2141. RX4_C_MARK, TX4_C_MARK,
  2142. };
  2143. static const unsigned int scif4_data_d_pins[] = {
  2144. /* RXD, TXD */
  2145. RCAR_GP_PIN(2, 5), RCAR_GP_PIN(2, 4),
  2146. };
  2147. static const unsigned int scif4_data_d_mux[] = {
  2148. RX4_D_MARK, TX4_D_MARK,
  2149. };
  2150. /* - SCIF5 ------------------------------------------------------------------ */
  2151. static const unsigned int scif5_data_pins[] = {
  2152. /* RXD, TXD */
  2153. RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 18),
  2154. };
  2155. static const unsigned int scif5_data_mux[] = {
  2156. RX5_MARK, TX5_MARK,
  2157. };
  2158. static const unsigned int scif5_clk_pins[] = {
  2159. /* SCK */
  2160. RCAR_GP_PIN(1, 11),
  2161. };
  2162. static const unsigned int scif5_clk_mux[] = {
  2163. SCK5_MARK,
  2164. };
  2165. static const unsigned int scif5_data_b_pins[] = {
  2166. /* RXD, TXD */
  2167. RCAR_GP_PIN(0, 18), RCAR_GP_PIN(0, 11),
  2168. };
  2169. static const unsigned int scif5_data_b_mux[] = {
  2170. RX5_B_MARK, TX5_B_MARK,
  2171. };
  2172. static const unsigned int scif5_clk_b_pins[] = {
  2173. /* SCK */
  2174. RCAR_GP_PIN(0, 19),
  2175. };
  2176. static const unsigned int scif5_clk_b_mux[] = {
  2177. SCK5_B_MARK,
  2178. };
  2179. static const unsigned int scif5_data_c_pins[] = {
  2180. /* RXD, TXD */
  2181. RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 23),
  2182. };
  2183. static const unsigned int scif5_data_c_mux[] = {
  2184. RX5_C_MARK, TX5_C_MARK,
  2185. };
  2186. static const unsigned int scif5_clk_c_pins[] = {
  2187. /* SCK */
  2188. RCAR_GP_PIN(0, 28),
  2189. };
  2190. static const unsigned int scif5_clk_c_mux[] = {
  2191. SCK5_C_MARK,
  2192. };
  2193. static const unsigned int scif5_data_d_pins[] = {
  2194. /* RXD, TXD */
  2195. RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 6),
  2196. };
  2197. static const unsigned int scif5_data_d_mux[] = {
  2198. RX5_D_MARK, TX5_D_MARK,
  2199. };
  2200. static const unsigned int scif5_clk_d_pins[] = {
  2201. /* SCK */
  2202. RCAR_GP_PIN(0, 7),
  2203. };
  2204. static const unsigned int scif5_clk_d_mux[] = {
  2205. SCK5_D_MARK,
  2206. };
  2207. /* - SDHI0 ------------------------------------------------------------------ */
  2208. static const unsigned int sdhi0_data1_pins[] = {
  2209. /* D0 */
  2210. RCAR_GP_PIN(3, 21),
  2211. };
  2212. static const unsigned int sdhi0_data1_mux[] = {
  2213. SD0_DAT0_MARK,
  2214. };
  2215. static const unsigned int sdhi0_data4_pins[] = {
  2216. /* D[0:3] */
  2217. RCAR_GP_PIN(3, 21), RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 23),
  2218. RCAR_GP_PIN(3, 24),
  2219. };
  2220. static const unsigned int sdhi0_data4_mux[] = {
  2221. SD0_DAT0_MARK, SD0_DAT1_MARK, SD0_DAT2_MARK, SD0_DAT3_MARK,
  2222. };
  2223. static const unsigned int sdhi0_ctrl_pins[] = {
  2224. /* CMD, CLK */
  2225. RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 17),
  2226. };
  2227. static const unsigned int sdhi0_ctrl_mux[] = {
  2228. SD0_CMD_MARK, SD0_CLK_MARK,
  2229. };
  2230. static const unsigned int sdhi0_cd_pins[] = {
  2231. /* CD */
  2232. RCAR_GP_PIN(3, 19),
  2233. };
  2234. static const unsigned int sdhi0_cd_mux[] = {
  2235. SD0_CD_MARK,
  2236. };
  2237. static const unsigned int sdhi0_wp_pins[] = {
  2238. /* WP */
  2239. RCAR_GP_PIN(3, 20),
  2240. };
  2241. static const unsigned int sdhi0_wp_mux[] = {
  2242. SD0_WP_MARK,
  2243. };
  2244. /* - SDHI1 ------------------------------------------------------------------ */
  2245. static const unsigned int sdhi1_data1_pins[] = {
  2246. /* D0 */
  2247. RCAR_GP_PIN(0, 19),
  2248. };
  2249. static const unsigned int sdhi1_data1_mux[] = {
  2250. SD1_DAT0_MARK,
  2251. };
  2252. static const unsigned int sdhi1_data4_pins[] = {
  2253. /* D[0:3] */
  2254. RCAR_GP_PIN(0, 19), RCAR_GP_PIN(0, 20), RCAR_GP_PIN(0, 21),
  2255. RCAR_GP_PIN(0, 2),
  2256. };
  2257. static const unsigned int sdhi1_data4_mux[] = {
  2258. SD1_DAT0_MARK, SD1_DAT1_MARK, SD1_DAT2_MARK, SD1_DAT3_MARK,
  2259. };
  2260. static const unsigned int sdhi1_ctrl_pins[] = {
  2261. /* CMD, CLK */
  2262. RCAR_GP_PIN(0, 18), RCAR_GP_PIN(0, 17),
  2263. };
  2264. static const unsigned int sdhi1_ctrl_mux[] = {
  2265. SD1_CMD_MARK, SD1_CLK_MARK,
  2266. };
  2267. static const unsigned int sdhi1_cd_pins[] = {
  2268. /* CD */
  2269. RCAR_GP_PIN(0, 10),
  2270. };
  2271. static const unsigned int sdhi1_cd_mux[] = {
  2272. SD1_CD_MARK,
  2273. };
  2274. static const unsigned int sdhi1_wp_pins[] = {
  2275. /* WP */
  2276. RCAR_GP_PIN(0, 11),
  2277. };
  2278. static const unsigned int sdhi1_wp_mux[] = {
  2279. SD1_WP_MARK,
  2280. };
  2281. /* - SDHI2 ------------------------------------------------------------------ */
  2282. static const unsigned int sdhi2_data1_pins[] = {
  2283. /* D0 */
  2284. RCAR_GP_PIN(3, 1),
  2285. };
  2286. static const unsigned int sdhi2_data1_mux[] = {
  2287. SD2_DAT0_MARK,
  2288. };
  2289. static const unsigned int sdhi2_data4_pins[] = {
  2290. /* D[0:3] */
  2291. RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
  2292. RCAR_GP_PIN(3, 4),
  2293. };
  2294. static const unsigned int sdhi2_data4_mux[] = {
  2295. SD2_DAT0_MARK, SD2_DAT1_MARK, SD2_DAT2_MARK, SD2_DAT3_MARK,
  2296. };
  2297. static const unsigned int sdhi2_ctrl_pins[] = {
  2298. /* CMD, CLK */
  2299. RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 5),
  2300. };
  2301. static const unsigned int sdhi2_ctrl_mux[] = {
  2302. SD2_CMD_MARK, SD2_CLK_MARK,
  2303. };
  2304. static const unsigned int sdhi2_cd_pins[] = {
  2305. /* CD */
  2306. RCAR_GP_PIN(3, 7),
  2307. };
  2308. static const unsigned int sdhi2_cd_mux[] = {
  2309. SD2_CD_MARK,
  2310. };
  2311. static const unsigned int sdhi2_wp_pins[] = {
  2312. /* WP */
  2313. RCAR_GP_PIN(3, 8),
  2314. };
  2315. static const unsigned int sdhi2_wp_mux[] = {
  2316. SD2_WP_MARK,
  2317. };
  2318. /* - SDHI3 ------------------------------------------------------------------ */
  2319. static const unsigned int sdhi3_data1_pins[] = {
  2320. /* D0 */
  2321. RCAR_GP_PIN(1, 18),
  2322. };
  2323. static const unsigned int sdhi3_data1_mux[] = {
  2324. SD3_DAT0_MARK,
  2325. };
  2326. static const unsigned int sdhi3_data4_pins[] = {
  2327. /* D[0:3] */
  2328. RCAR_GP_PIN(1, 18), RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 20),
  2329. RCAR_GP_PIN(1, 21),
  2330. };
  2331. static const unsigned int sdhi3_data4_mux[] = {
  2332. SD3_DAT0_MARK, SD3_DAT1_MARK, SD3_DAT2_MARK, SD3_DAT3_MARK,
  2333. };
  2334. static const unsigned int sdhi3_ctrl_pins[] = {
  2335. /* CMD, CLK */
  2336. RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 2),
  2337. };
  2338. static const unsigned int sdhi3_ctrl_mux[] = {
  2339. SD3_CMD_MARK, SD3_CLK_MARK,
  2340. };
  2341. static const unsigned int sdhi3_cd_pins[] = {
  2342. /* CD */
  2343. RCAR_GP_PIN(1, 30),
  2344. };
  2345. static const unsigned int sdhi3_cd_mux[] = {
  2346. SD3_CD_MARK,
  2347. };
  2348. static const unsigned int sdhi3_wp_pins[] = {
  2349. /* WP */
  2350. RCAR_GP_PIN(2, 0),
  2351. };
  2352. static const unsigned int sdhi3_wp_mux[] = {
  2353. SD3_WP_MARK,
  2354. };
  2355. /* - USB0 ------------------------------------------------------------------- */
  2356. static const unsigned int usb0_pins[] = {
  2357. /* PENC */
  2358. RCAR_GP_PIN(4, 26),
  2359. };
  2360. static const unsigned int usb0_mux[] = {
  2361. USB_PENC0_MARK,
  2362. };
  2363. static const unsigned int usb0_ovc_pins[] = {
  2364. /* USB_OVC */
  2365. RCAR_GP_PIN(4, 22),
  2366. };
  2367. static const unsigned int usb0_ovc_mux[] = {
  2368. USB_OVC0_MARK,
  2369. };
  2370. /* - USB1 ------------------------------------------------------------------- */
  2371. static const unsigned int usb1_pins[] = {
  2372. /* PENC */
  2373. RCAR_GP_PIN(4, 27),
  2374. };
  2375. static const unsigned int usb1_mux[] = {
  2376. USB_PENC1_MARK,
  2377. };
  2378. static const unsigned int usb1_ovc_pins[] = {
  2379. /* USB_OVC */
  2380. RCAR_GP_PIN(4, 24),
  2381. };
  2382. static const unsigned int usb1_ovc_mux[] = {
  2383. USB_OVC1_MARK,
  2384. };
  2385. /* - USB2 ------------------------------------------------------------------- */
  2386. static const unsigned int usb2_pins[] = {
  2387. /* PENC */
  2388. RCAR_GP_PIN(4, 28),
  2389. };
  2390. static const unsigned int usb2_mux[] = {
  2391. USB_PENC2_MARK,
  2392. };
  2393. static const unsigned int usb2_ovc_pins[] = {
  2394. /* USB_OVC */
  2395. RCAR_GP_PIN(3, 29),
  2396. };
  2397. static const unsigned int usb2_ovc_mux[] = {
  2398. USB_OVC2_MARK,
  2399. };
  2400. /* - VIN0 ------------------------------------------------------------------- */
  2401. static const unsigned int vin0_data8_pins[] = {
  2402. /* D[0:7] */
  2403. RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
  2404. RCAR_GP_PIN(2, 9), RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 11),
  2405. RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
  2406. };
  2407. static const unsigned int vin0_data8_mux[] = {
  2408. VI0_DATA0_VI0_B0_MARK, VI0_DATA1_VI0_B1_MARK, VI0_DATA2_VI0_B2_MARK,
  2409. VI0_DATA3_VI0_B3_MARK, VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
  2410. VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
  2411. };
  2412. static const unsigned int vin0_clk_pins[] = {
  2413. /* CLK */
  2414. RCAR_GP_PIN(2, 1),
  2415. };
  2416. static const unsigned int vin0_clk_mux[] = {
  2417. VI0_CLK_MARK,
  2418. };
  2419. static const unsigned int vin0_sync_pins[] = {
  2420. /* HSYNC, VSYNC */
  2421. RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5),
  2422. };
  2423. static const unsigned int vin0_sync_mux[] = {
  2424. VI0_HSYNC_MARK, VI0_VSYNC_MARK,
  2425. };
  2426. /* - VIN1 ------------------------------------------------------------------- */
  2427. static const unsigned int vin1_data8_pins[] = {
  2428. /* D[0:7] */
  2429. RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
  2430. RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 6),
  2431. RCAR_GP_PIN(3, 7), RCAR_GP_PIN(3, 8),
  2432. };
  2433. static const unsigned int vin1_data8_mux[] = {
  2434. VI1_DATA0_VI1_B0_MARK, VI1_DATA1_VI1_B1_MARK, VI1_DATA2_VI1_B2_MARK,
  2435. VI1_DATA3_VI1_B3_MARK, VI1_DATA4_VI1_B4_MARK, VI1_DATA5_VI1_B5_MARK,
  2436. VI1_DATA6_VI1_B6_MARK, VI1_DATA7_VI1_B7_MARK,
  2437. };
  2438. static const unsigned int vin1_clk_pins[] = {
  2439. /* CLK */
  2440. RCAR_GP_PIN(2, 30),
  2441. };
  2442. static const unsigned int vin1_clk_mux[] = {
  2443. VI1_CLK_MARK,
  2444. };
  2445. static const unsigned int vin1_sync_pins[] = {
  2446. /* HSYNC, VSYNC */
  2447. RCAR_GP_PIN(2, 31), RCAR_GP_PIN(3, 0),
  2448. };
  2449. static const unsigned int vin1_sync_mux[] = {
  2450. VI1_HSYNC_MARK, VI1_VSYNC_MARK,
  2451. };
  2452. /* - VIN2 ------------------------------------------------------------------- */
  2453. static const unsigned int vin2_data8_pins[] = {
  2454. /* D[0:7] */
  2455. RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 10),
  2456. RCAR_GP_PIN(1, 11), RCAR_GP_PIN(1, 18), RCAR_GP_PIN(1, 19),
  2457. RCAR_GP_PIN(1, 31), RCAR_GP_PIN(2, 0),
  2458. };
  2459. static const unsigned int vin2_data8_mux[] = {
  2460. VI2_DATA0_VI2_B0_MARK, VI2_DATA1_VI2_B1_MARK, VI2_DATA2_VI2_B2_MARK,
  2461. VI2_DATA3_VI2_B3_MARK, VI2_DATA4_VI2_B4_MARK, VI2_DATA5_VI2_B5_MARK,
  2462. VI2_DATA6_VI2_B6_MARK, VI2_DATA7_VI2_B7_MARK,
  2463. };
  2464. static const unsigned int vin2_clk_pins[] = {
  2465. /* CLK */
  2466. RCAR_GP_PIN(1, 30),
  2467. };
  2468. static const unsigned int vin2_clk_mux[] = {
  2469. VI2_CLK_MARK,
  2470. };
  2471. static const unsigned int vin2_sync_pins[] = {
  2472. /* HSYNC, VSYNC */
  2473. RCAR_GP_PIN(1, 28), RCAR_GP_PIN(1, 29),
  2474. };
  2475. static const unsigned int vin2_sync_mux[] = {
  2476. VI2_HSYNC_MARK, VI2_VSYNC_MARK,
  2477. };
  2478. /* - VIN3 ------------------------------------------------------------------- */
  2479. static const unsigned int vin3_data8_pins[] = {
  2480. /* D[0:7] */
  2481. RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
  2482. RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13), RCAR_GP_PIN(3, 14),
  2483. RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 16),
  2484. };
  2485. static const unsigned int vin3_data8_mux[] = {
  2486. VI3_DATA0_MARK, VI3_DATA1_MARK, VI3_DATA2_MARK,
  2487. VI3_DATA3_MARK, VI3_DATA4_MARK, VI3_DATA5_MARK,
  2488. VI3_DATA6_MARK, VI3_DATA7_MARK,
  2489. };
  2490. static const unsigned int vin3_clk_pins[] = {
  2491. /* CLK */
  2492. RCAR_GP_PIN(2, 31),
  2493. };
  2494. static const unsigned int vin3_clk_mux[] = {
  2495. VI3_CLK_MARK,
  2496. };
  2497. static const unsigned int vin3_sync_pins[] = {
  2498. /* HSYNC, VSYNC */
  2499. RCAR_GP_PIN(1, 28), RCAR_GP_PIN(1, 29),
  2500. };
  2501. static const unsigned int vin3_sync_mux[] = {
  2502. VI3_HSYNC_MARK, VI3_VSYNC_MARK,
  2503. };
  2504. static const struct sh_pfc_pin_group pinmux_groups[] = {
  2505. SH_PFC_PIN_GROUP(du0_rgb666),
  2506. SH_PFC_PIN_GROUP(du0_rgb888),
  2507. SH_PFC_PIN_GROUP(du0_clk_in),
  2508. SH_PFC_PIN_GROUP(du0_clk_out_0),
  2509. SH_PFC_PIN_GROUP(du0_clk_out_1),
  2510. SH_PFC_PIN_GROUP(du0_sync_0),
  2511. SH_PFC_PIN_GROUP(du0_sync_1),
  2512. SH_PFC_PIN_GROUP(du0_oddf),
  2513. SH_PFC_PIN_GROUP(du0_cde),
  2514. SH_PFC_PIN_GROUP(du1_rgb666),
  2515. SH_PFC_PIN_GROUP(du1_rgb888),
  2516. SH_PFC_PIN_GROUP(du1_clk_in),
  2517. SH_PFC_PIN_GROUP(du1_clk_out),
  2518. SH_PFC_PIN_GROUP(du1_sync_0),
  2519. SH_PFC_PIN_GROUP(du1_sync_1),
  2520. SH_PFC_PIN_GROUP(du1_oddf),
  2521. SH_PFC_PIN_GROUP(du1_cde),
  2522. SH_PFC_PIN_GROUP(ether_rmii),
  2523. SH_PFC_PIN_GROUP(ether_link),
  2524. SH_PFC_PIN_GROUP(ether_magic),
  2525. SH_PFC_PIN_GROUP(hspi0),
  2526. SH_PFC_PIN_GROUP(hspi1),
  2527. SH_PFC_PIN_GROUP(hspi1_b),
  2528. SH_PFC_PIN_GROUP(hspi1_c),
  2529. SH_PFC_PIN_GROUP(hspi1_d),
  2530. SH_PFC_PIN_GROUP(hspi2),
  2531. SH_PFC_PIN_GROUP(hspi2_b),
  2532. SH_PFC_PIN_GROUP(intc_irq0),
  2533. SH_PFC_PIN_GROUP(intc_irq0_b),
  2534. SH_PFC_PIN_GROUP(intc_irq1),
  2535. SH_PFC_PIN_GROUP(intc_irq1_b),
  2536. SH_PFC_PIN_GROUP(intc_irq2),
  2537. SH_PFC_PIN_GROUP(intc_irq2_b),
  2538. SH_PFC_PIN_GROUP(intc_irq3),
  2539. SH_PFC_PIN_GROUP(intc_irq3_b),
  2540. SH_PFC_PIN_GROUP(lbsc_cs0),
  2541. SH_PFC_PIN_GROUP(lbsc_cs1),
  2542. SH_PFC_PIN_GROUP(lbsc_ex_cs0),
  2543. SH_PFC_PIN_GROUP(lbsc_ex_cs1),
  2544. SH_PFC_PIN_GROUP(lbsc_ex_cs2),
  2545. SH_PFC_PIN_GROUP(lbsc_ex_cs3),
  2546. SH_PFC_PIN_GROUP(lbsc_ex_cs4),
  2547. SH_PFC_PIN_GROUP(lbsc_ex_cs5),
  2548. SH_PFC_PIN_GROUP(mmc0_data1),
  2549. SH_PFC_PIN_GROUP(mmc0_data4),
  2550. SH_PFC_PIN_GROUP(mmc0_data8),
  2551. SH_PFC_PIN_GROUP(mmc0_ctrl),
  2552. SH_PFC_PIN_GROUP(mmc1_data1),
  2553. SH_PFC_PIN_GROUP(mmc1_data4),
  2554. SH_PFC_PIN_GROUP(mmc1_data8),
  2555. SH_PFC_PIN_GROUP(mmc1_ctrl),
  2556. SH_PFC_PIN_GROUP(scif0_data),
  2557. SH_PFC_PIN_GROUP(scif0_clk),
  2558. SH_PFC_PIN_GROUP(scif0_ctrl),
  2559. SH_PFC_PIN_GROUP(scif0_data_b),
  2560. SH_PFC_PIN_GROUP(scif0_clk_b),
  2561. SH_PFC_PIN_GROUP(scif0_ctrl_b),
  2562. SH_PFC_PIN_GROUP(scif0_data_c),
  2563. SH_PFC_PIN_GROUP(scif0_clk_c),
  2564. SH_PFC_PIN_GROUP(scif0_ctrl_c),
  2565. SH_PFC_PIN_GROUP(scif0_data_d),
  2566. SH_PFC_PIN_GROUP(scif0_clk_d),
  2567. SH_PFC_PIN_GROUP(scif0_ctrl_d),
  2568. SH_PFC_PIN_GROUP(scif1_data),
  2569. SH_PFC_PIN_GROUP(scif1_clk),
  2570. SH_PFC_PIN_GROUP(scif1_ctrl),
  2571. SH_PFC_PIN_GROUP(scif1_data_b),
  2572. SH_PFC_PIN_GROUP(scif1_clk_b),
  2573. SH_PFC_PIN_GROUP(scif1_ctrl_b),
  2574. SH_PFC_PIN_GROUP(scif1_data_c),
  2575. SH_PFC_PIN_GROUP(scif1_clk_c),
  2576. SH_PFC_PIN_GROUP(scif1_ctrl_c),
  2577. SH_PFC_PIN_GROUP(scif2_data),
  2578. SH_PFC_PIN_GROUP(scif2_clk),
  2579. SH_PFC_PIN_GROUP(scif2_data_b),
  2580. SH_PFC_PIN_GROUP(scif2_clk_b),
  2581. SH_PFC_PIN_GROUP(scif2_data_c),
  2582. SH_PFC_PIN_GROUP(scif2_clk_c),
  2583. SH_PFC_PIN_GROUP(scif2_data_d),
  2584. SH_PFC_PIN_GROUP(scif2_clk_d),
  2585. SH_PFC_PIN_GROUP(scif2_data_e),
  2586. SH_PFC_PIN_GROUP(scif3_data),
  2587. SH_PFC_PIN_GROUP(scif3_clk),
  2588. SH_PFC_PIN_GROUP(scif3_data_b),
  2589. SH_PFC_PIN_GROUP(scif3_data_c),
  2590. SH_PFC_PIN_GROUP(scif3_data_d),
  2591. SH_PFC_PIN_GROUP(scif3_data_e),
  2592. SH_PFC_PIN_GROUP(scif3_clk_e),
  2593. SH_PFC_PIN_GROUP(scif4_data),
  2594. SH_PFC_PIN_GROUP(scif4_clk),
  2595. SH_PFC_PIN_GROUP(scif4_data_b),
  2596. SH_PFC_PIN_GROUP(scif4_clk_b),
  2597. SH_PFC_PIN_GROUP(scif4_data_c),
  2598. SH_PFC_PIN_GROUP(scif4_data_d),
  2599. SH_PFC_PIN_GROUP(scif5_data),
  2600. SH_PFC_PIN_GROUP(scif5_clk),
  2601. SH_PFC_PIN_GROUP(scif5_data_b),
  2602. SH_PFC_PIN_GROUP(scif5_clk_b),
  2603. SH_PFC_PIN_GROUP(scif5_data_c),
  2604. SH_PFC_PIN_GROUP(scif5_clk_c),
  2605. SH_PFC_PIN_GROUP(scif5_data_d),
  2606. SH_PFC_PIN_GROUP(scif5_clk_d),
  2607. SH_PFC_PIN_GROUP(sdhi0_data1),
  2608. SH_PFC_PIN_GROUP(sdhi0_data4),
  2609. SH_PFC_PIN_GROUP(sdhi0_ctrl),
  2610. SH_PFC_PIN_GROUP(sdhi0_cd),
  2611. SH_PFC_PIN_GROUP(sdhi0_wp),
  2612. SH_PFC_PIN_GROUP(sdhi1_data1),
  2613. SH_PFC_PIN_GROUP(sdhi1_data4),
  2614. SH_PFC_PIN_GROUP(sdhi1_ctrl),
  2615. SH_PFC_PIN_GROUP(sdhi1_cd),
  2616. SH_PFC_PIN_GROUP(sdhi1_wp),
  2617. SH_PFC_PIN_GROUP(sdhi2_data1),
  2618. SH_PFC_PIN_GROUP(sdhi2_data4),
  2619. SH_PFC_PIN_GROUP(sdhi2_ctrl),
  2620. SH_PFC_PIN_GROUP(sdhi2_cd),
  2621. SH_PFC_PIN_GROUP(sdhi2_wp),
  2622. SH_PFC_PIN_GROUP(sdhi3_data1),
  2623. SH_PFC_PIN_GROUP(sdhi3_data4),
  2624. SH_PFC_PIN_GROUP(sdhi3_ctrl),
  2625. SH_PFC_PIN_GROUP(sdhi3_cd),
  2626. SH_PFC_PIN_GROUP(sdhi3_wp),
  2627. SH_PFC_PIN_GROUP(usb0),
  2628. SH_PFC_PIN_GROUP(usb0_ovc),
  2629. SH_PFC_PIN_GROUP(usb1),
  2630. SH_PFC_PIN_GROUP(usb1_ovc),
  2631. SH_PFC_PIN_GROUP(usb2),
  2632. SH_PFC_PIN_GROUP(usb2_ovc),
  2633. SH_PFC_PIN_GROUP(vin0_data8),
  2634. SH_PFC_PIN_GROUP(vin0_clk),
  2635. SH_PFC_PIN_GROUP(vin0_sync),
  2636. SH_PFC_PIN_GROUP(vin1_data8),
  2637. SH_PFC_PIN_GROUP(vin1_clk),
  2638. SH_PFC_PIN_GROUP(vin1_sync),
  2639. SH_PFC_PIN_GROUP(vin2_data8),
  2640. SH_PFC_PIN_GROUP(vin2_clk),
  2641. SH_PFC_PIN_GROUP(vin2_sync),
  2642. SH_PFC_PIN_GROUP(vin3_data8),
  2643. SH_PFC_PIN_GROUP(vin3_clk),
  2644. SH_PFC_PIN_GROUP(vin3_sync),
  2645. };
  2646. static const char * const du0_groups[] = {
  2647. "du0_rgb666",
  2648. "du0_rgb888",
  2649. "du0_clk_in",
  2650. "du0_clk_out_0",
  2651. "du0_clk_out_1",
  2652. "du0_sync_0",
  2653. "du0_sync_1",
  2654. "du0_oddf",
  2655. "du0_cde",
  2656. };
  2657. static const char * const du1_groups[] = {
  2658. "du1_rgb666",
  2659. "du1_rgb888",
  2660. "du1_clk_in",
  2661. "du1_clk_out",
  2662. "du1_sync_0",
  2663. "du1_sync_1",
  2664. "du1_oddf",
  2665. "du1_cde",
  2666. };
  2667. static const char * const ether_groups[] = {
  2668. "ether_rmii",
  2669. "ether_link",
  2670. "ether_magic",
  2671. };
  2672. static const char * const hspi0_groups[] = {
  2673. "hspi0",
  2674. };
  2675. static const char * const hspi1_groups[] = {
  2676. "hspi1",
  2677. "hspi1_b",
  2678. "hspi1_c",
  2679. "hspi1_d",
  2680. };
  2681. static const char * const hspi2_groups[] = {
  2682. "hspi2",
  2683. "hspi2_b",
  2684. };
  2685. static const char * const intc_groups[] = {
  2686. "intc_irq0",
  2687. "intc_irq0_b",
  2688. "intc_irq1",
  2689. "intc_irq1_b",
  2690. "intc_irq2",
  2691. "intc_irq2_b",
  2692. "intc_irq3",
  2693. "intc_irq3_b",
  2694. };
  2695. static const char * const lbsc_groups[] = {
  2696. "lbsc_cs0",
  2697. "lbsc_cs1",
  2698. "lbsc_ex_cs0",
  2699. "lbsc_ex_cs1",
  2700. "lbsc_ex_cs2",
  2701. "lbsc_ex_cs3",
  2702. "lbsc_ex_cs4",
  2703. "lbsc_ex_cs5",
  2704. };
  2705. static const char * const mmc0_groups[] = {
  2706. "mmc0_data1",
  2707. "mmc0_data4",
  2708. "mmc0_data8",
  2709. "mmc0_ctrl",
  2710. };
  2711. static const char * const mmc1_groups[] = {
  2712. "mmc1_data1",
  2713. "mmc1_data4",
  2714. "mmc1_data8",
  2715. "mmc1_ctrl",
  2716. };
  2717. static const char * const scif0_groups[] = {
  2718. "scif0_data",
  2719. "scif0_clk",
  2720. "scif0_ctrl",
  2721. "scif0_data_b",
  2722. "scif0_clk_b",
  2723. "scif0_ctrl_b",
  2724. "scif0_data_c",
  2725. "scif0_clk_c",
  2726. "scif0_ctrl_c",
  2727. "scif0_data_d",
  2728. "scif0_clk_d",
  2729. "scif0_ctrl_d",
  2730. };
  2731. static const char * const scif1_groups[] = {
  2732. "scif1_data",
  2733. "scif1_clk",
  2734. "scif1_ctrl",
  2735. "scif1_data_b",
  2736. "scif1_clk_b",
  2737. "scif1_ctrl_b",
  2738. "scif1_data_c",
  2739. "scif1_clk_c",
  2740. "scif1_ctrl_c",
  2741. };
  2742. static const char * const scif2_groups[] = {
  2743. "scif2_data",
  2744. "scif2_clk",
  2745. "scif2_data_b",
  2746. "scif2_clk_b",
  2747. "scif2_data_c",
  2748. "scif2_clk_c",
  2749. "scif2_data_d",
  2750. "scif2_clk_d",
  2751. "scif2_data_e",
  2752. };
  2753. static const char * const scif3_groups[] = {
  2754. "scif3_data",
  2755. "scif3_clk",
  2756. "scif3_data_b",
  2757. "scif3_data_c",
  2758. "scif3_data_d",
  2759. "scif3_data_e",
  2760. "scif3_clk_e",
  2761. };
  2762. static const char * const scif4_groups[] = {
  2763. "scif4_data",
  2764. "scif4_clk",
  2765. "scif4_data_b",
  2766. "scif4_clk_b",
  2767. "scif4_data_c",
  2768. "scif4_data_d",
  2769. };
  2770. static const char * const scif5_groups[] = {
  2771. "scif5_data",
  2772. "scif5_clk",
  2773. "scif5_data_b",
  2774. "scif5_clk_b",
  2775. "scif5_data_c",
  2776. "scif5_clk_c",
  2777. "scif5_data_d",
  2778. "scif5_clk_d",
  2779. };
  2780. static const char * const sdhi0_groups[] = {
  2781. "sdhi0_data1",
  2782. "sdhi0_data4",
  2783. "sdhi0_ctrl",
  2784. "sdhi0_cd",
  2785. "sdhi0_wp",
  2786. };
  2787. static const char * const sdhi1_groups[] = {
  2788. "sdhi1_data1",
  2789. "sdhi1_data4",
  2790. "sdhi1_ctrl",
  2791. "sdhi1_cd",
  2792. "sdhi1_wp",
  2793. };
  2794. static const char * const sdhi2_groups[] = {
  2795. "sdhi2_data1",
  2796. "sdhi2_data4",
  2797. "sdhi2_ctrl",
  2798. "sdhi2_cd",
  2799. "sdhi2_wp",
  2800. };
  2801. static const char * const sdhi3_groups[] = {
  2802. "sdhi3_data1",
  2803. "sdhi3_data4",
  2804. "sdhi3_ctrl",
  2805. "sdhi3_cd",
  2806. "sdhi3_wp",
  2807. };
  2808. static const char * const usb0_groups[] = {
  2809. "usb0",
  2810. "usb0_ovc",
  2811. };
  2812. static const char * const usb1_groups[] = {
  2813. "usb1",
  2814. "usb1_ovc",
  2815. };
  2816. static const char * const usb2_groups[] = {
  2817. "usb2",
  2818. "usb2_ovc",
  2819. };
  2820. static const char * const vin0_groups[] = {
  2821. "vin0_data8",
  2822. "vin0_clk",
  2823. "vin0_sync",
  2824. };
  2825. static const char * const vin1_groups[] = {
  2826. "vin1_data8",
  2827. "vin1_clk",
  2828. "vin1_sync",
  2829. };
  2830. static const char * const vin2_groups[] = {
  2831. "vin2_data8",
  2832. "vin2_clk",
  2833. "vin2_sync",
  2834. };
  2835. static const char * const vin3_groups[] = {
  2836. "vin3_data8",
  2837. "vin3_clk",
  2838. "vin3_sync",
  2839. };
  2840. static const struct sh_pfc_function pinmux_functions[] = {
  2841. SH_PFC_FUNCTION(du0),
  2842. SH_PFC_FUNCTION(du1),
  2843. SH_PFC_FUNCTION(ether),
  2844. SH_PFC_FUNCTION(hspi0),
  2845. SH_PFC_FUNCTION(hspi1),
  2846. SH_PFC_FUNCTION(hspi2),
  2847. SH_PFC_FUNCTION(intc),
  2848. SH_PFC_FUNCTION(lbsc),
  2849. SH_PFC_FUNCTION(mmc0),
  2850. SH_PFC_FUNCTION(mmc1),
  2851. SH_PFC_FUNCTION(sdhi0),
  2852. SH_PFC_FUNCTION(sdhi1),
  2853. SH_PFC_FUNCTION(sdhi2),
  2854. SH_PFC_FUNCTION(sdhi3),
  2855. SH_PFC_FUNCTION(scif0),
  2856. SH_PFC_FUNCTION(scif1),
  2857. SH_PFC_FUNCTION(scif2),
  2858. SH_PFC_FUNCTION(scif3),
  2859. SH_PFC_FUNCTION(scif4),
  2860. SH_PFC_FUNCTION(scif5),
  2861. SH_PFC_FUNCTION(usb0),
  2862. SH_PFC_FUNCTION(usb1),
  2863. SH_PFC_FUNCTION(usb2),
  2864. SH_PFC_FUNCTION(vin0),
  2865. SH_PFC_FUNCTION(vin1),
  2866. SH_PFC_FUNCTION(vin2),
  2867. SH_PFC_FUNCTION(vin3),
  2868. };
  2869. static const struct pinmux_cfg_reg pinmux_config_regs[] = {
  2870. { PINMUX_CFG_REG("GPSR0", 0xfffc0004, 32, 1) {
  2871. GP_0_31_FN, FN_IP3_31_29,
  2872. GP_0_30_FN, FN_IP3_26_24,
  2873. GP_0_29_FN, FN_IP3_22_21,
  2874. GP_0_28_FN, FN_IP3_14_12,
  2875. GP_0_27_FN, FN_IP3_11_9,
  2876. GP_0_26_FN, FN_IP3_2_0,
  2877. GP_0_25_FN, FN_IP2_30_28,
  2878. GP_0_24_FN, FN_IP2_21_19,
  2879. GP_0_23_FN, FN_IP2_18_16,
  2880. GP_0_22_FN, FN_IP0_30_28,
  2881. GP_0_21_FN, FN_IP0_5_3,
  2882. GP_0_20_FN, FN_IP1_18_15,
  2883. GP_0_19_FN, FN_IP1_14_11,
  2884. GP_0_18_FN, FN_IP1_10_7,
  2885. GP_0_17_FN, FN_IP1_6_4,
  2886. GP_0_16_FN, FN_IP1_3_2,
  2887. GP_0_15_FN, FN_IP1_1_0,
  2888. GP_0_14_FN, FN_IP0_27_26,
  2889. GP_0_13_FN, FN_IP0_25,
  2890. GP_0_12_FN, FN_IP0_24_23,
  2891. GP_0_11_FN, FN_IP0_22_19,
  2892. GP_0_10_FN, FN_IP0_18_16,
  2893. GP_0_9_FN, FN_IP0_15_14,
  2894. GP_0_8_FN, FN_IP0_13_12,
  2895. GP_0_7_FN, FN_IP0_11_10,
  2896. GP_0_6_FN, FN_IP0_9_8,
  2897. GP_0_5_FN, FN_A19,
  2898. GP_0_4_FN, FN_A18,
  2899. GP_0_3_FN, FN_A17,
  2900. GP_0_2_FN, FN_IP0_7_6,
  2901. GP_0_1_FN, FN_AVS2,
  2902. GP_0_0_FN, FN_AVS1 }
  2903. },
  2904. { PINMUX_CFG_REG("GPSR1", 0xfffc0008, 32, 1) {
  2905. GP_1_31_FN, FN_IP5_23_21,
  2906. GP_1_30_FN, FN_IP5_20_17,
  2907. GP_1_29_FN, FN_IP5_16_15,
  2908. GP_1_28_FN, FN_IP5_14_13,
  2909. GP_1_27_FN, FN_IP5_12_11,
  2910. GP_1_26_FN, FN_IP5_10_9,
  2911. GP_1_25_FN, FN_IP5_8,
  2912. GP_1_24_FN, FN_IP5_7,
  2913. GP_1_23_FN, FN_IP5_6,
  2914. GP_1_22_FN, FN_IP5_5,
  2915. GP_1_21_FN, FN_IP5_4,
  2916. GP_1_20_FN, FN_IP5_3,
  2917. GP_1_19_FN, FN_IP5_2_0,
  2918. GP_1_18_FN, FN_IP4_31_29,
  2919. GP_1_17_FN, FN_IP4_28,
  2920. GP_1_16_FN, FN_IP4_27,
  2921. GP_1_15_FN, FN_IP4_26,
  2922. GP_1_14_FN, FN_IP4_25,
  2923. GP_1_13_FN, FN_IP4_24,
  2924. GP_1_12_FN, FN_IP4_23,
  2925. GP_1_11_FN, FN_IP4_22_20,
  2926. GP_1_10_FN, FN_IP4_19_17,
  2927. GP_1_9_FN, FN_IP4_16,
  2928. GP_1_8_FN, FN_IP4_15,
  2929. GP_1_7_FN, FN_IP4_14,
  2930. GP_1_6_FN, FN_IP4_13,
  2931. GP_1_5_FN, FN_IP4_12,
  2932. GP_1_4_FN, FN_IP4_11,
  2933. GP_1_3_FN, FN_IP4_10_8,
  2934. GP_1_2_FN, FN_IP4_7_5,
  2935. GP_1_1_FN, FN_IP4_4_2,
  2936. GP_1_0_FN, FN_IP4_1_0 }
  2937. },
  2938. { PINMUX_CFG_REG("GPSR2", 0xfffc000c, 32, 1) {
  2939. GP_2_31_FN, FN_IP10_28_26,
  2940. GP_2_30_FN, FN_IP10_25_24,
  2941. GP_2_29_FN, FN_IP10_23_21,
  2942. GP_2_28_FN, FN_IP10_20_18,
  2943. GP_2_27_FN, FN_IP10_17_15,
  2944. GP_2_26_FN, FN_IP10_14_12,
  2945. GP_2_25_FN, FN_IP10_11_9,
  2946. GP_2_24_FN, FN_IP10_8_6,
  2947. GP_2_23_FN, FN_IP10_5_3,
  2948. GP_2_22_FN, FN_IP10_2_0,
  2949. GP_2_21_FN, FN_IP9_29_28,
  2950. GP_2_20_FN, FN_IP9_27_26,
  2951. GP_2_19_FN, FN_IP9_25_24,
  2952. GP_2_18_FN, FN_IP9_23_22,
  2953. GP_2_17_FN, FN_IP9_21_19,
  2954. GP_2_16_FN, FN_IP9_18_16,
  2955. GP_2_15_FN, FN_IP9_15_14,
  2956. GP_2_14_FN, FN_IP9_13_12,
  2957. GP_2_13_FN, FN_IP9_11_10,
  2958. GP_2_12_FN, FN_IP9_9_8,
  2959. GP_2_11_FN, FN_IP9_7,
  2960. GP_2_10_FN, FN_IP9_6,
  2961. GP_2_9_FN, FN_IP9_5,
  2962. GP_2_8_FN, FN_IP9_4,
  2963. GP_2_7_FN, FN_IP9_3_2,
  2964. GP_2_6_FN, FN_IP9_1_0,
  2965. GP_2_5_FN, FN_IP8_30_28,
  2966. GP_2_4_FN, FN_IP8_27_25,
  2967. GP_2_3_FN, FN_IP8_24_23,
  2968. GP_2_2_FN, FN_IP8_22_21,
  2969. GP_2_1_FN, FN_IP8_20,
  2970. GP_2_0_FN, FN_IP5_27_24 }
  2971. },
  2972. { PINMUX_CFG_REG("GPSR3", 0xfffc0010, 32, 1) {
  2973. GP_3_31_FN, FN_IP6_3_2,
  2974. GP_3_30_FN, FN_IP6_1_0,
  2975. GP_3_29_FN, FN_IP5_30_29,
  2976. GP_3_28_FN, FN_IP5_28,
  2977. GP_3_27_FN, FN_IP1_24_23,
  2978. GP_3_26_FN, FN_IP1_22_21,
  2979. GP_3_25_FN, FN_IP1_20_19,
  2980. GP_3_24_FN, FN_IP7_26_25,
  2981. GP_3_23_FN, FN_IP7_24_23,
  2982. GP_3_22_FN, FN_IP7_22_21,
  2983. GP_3_21_FN, FN_IP7_20_19,
  2984. GP_3_20_FN, FN_IP7_30_29,
  2985. GP_3_19_FN, FN_IP7_28_27,
  2986. GP_3_18_FN, FN_IP7_18_17,
  2987. GP_3_17_FN, FN_IP7_16_15,
  2988. GP_3_16_FN, FN_IP12_17_15,
  2989. GP_3_15_FN, FN_IP12_14_12,
  2990. GP_3_14_FN, FN_IP12_11_9,
  2991. GP_3_13_FN, FN_IP12_8_6,
  2992. GP_3_12_FN, FN_IP12_5_3,
  2993. GP_3_11_FN, FN_IP12_2_0,
  2994. GP_3_10_FN, FN_IP11_29_27,
  2995. GP_3_9_FN, FN_IP11_26_24,
  2996. GP_3_8_FN, FN_IP11_23_21,
  2997. GP_3_7_FN, FN_IP11_20_18,
  2998. GP_3_6_FN, FN_IP11_17_15,
  2999. GP_3_5_FN, FN_IP11_14_12,
  3000. GP_3_4_FN, FN_IP11_11_9,
  3001. GP_3_3_FN, FN_IP11_8_6,
  3002. GP_3_2_FN, FN_IP11_5_3,
  3003. GP_3_1_FN, FN_IP11_2_0,
  3004. GP_3_0_FN, FN_IP10_31_29 }
  3005. },
  3006. { PINMUX_CFG_REG("GPSR4", 0xfffc0014, 32, 1) {
  3007. GP_4_31_FN, FN_IP8_19,
  3008. GP_4_30_FN, FN_IP8_18,
  3009. GP_4_29_FN, FN_IP8_17_16,
  3010. GP_4_28_FN, FN_IP0_2_0,
  3011. GP_4_27_FN, FN_USB_PENC1,
  3012. GP_4_26_FN, FN_USB_PENC0,
  3013. GP_4_25_FN, FN_IP8_15_12,
  3014. GP_4_24_FN, FN_IP8_11_8,
  3015. GP_4_23_FN, FN_IP8_7_4,
  3016. GP_4_22_FN, FN_IP8_3_0,
  3017. GP_4_21_FN, FN_IP2_3_0,
  3018. GP_4_20_FN, FN_IP1_28_25,
  3019. GP_4_19_FN, FN_IP2_15_12,
  3020. GP_4_18_FN, FN_IP2_11_8,
  3021. GP_4_17_FN, FN_IP2_7_4,
  3022. GP_4_16_FN, FN_IP7_14_13,
  3023. GP_4_15_FN, FN_IP7_12_10,
  3024. GP_4_14_FN, FN_IP7_9_7,
  3025. GP_4_13_FN, FN_IP7_6_4,
  3026. GP_4_12_FN, FN_IP7_3_2,
  3027. GP_4_11_FN, FN_IP7_1_0,
  3028. GP_4_10_FN, FN_IP6_30_29,
  3029. GP_4_9_FN, FN_IP6_26_25,
  3030. GP_4_8_FN, FN_IP6_24_23,
  3031. GP_4_7_FN, FN_IP6_22_20,
  3032. GP_4_6_FN, FN_IP6_19_18,
  3033. GP_4_5_FN, FN_IP6_17_15,
  3034. GP_4_4_FN, FN_IP6_14_12,
  3035. GP_4_3_FN, FN_IP6_11_9,
  3036. GP_4_2_FN, FN_IP6_8,
  3037. GP_4_1_FN, FN_IP6_7_6,
  3038. GP_4_0_FN, FN_IP6_5_4 }
  3039. },
  3040. { PINMUX_CFG_REG("GPSR5", 0xfffc0018, 32, 1) {
  3041. GP_5_31_FN, FN_IP3_5,
  3042. GP_5_30_FN, FN_IP3_4,
  3043. GP_5_29_FN, FN_IP3_3,
  3044. GP_5_28_FN, FN_IP2_27,
  3045. GP_5_27_FN, FN_IP2_26,
  3046. GP_5_26_FN, FN_IP2_25,
  3047. GP_5_25_FN, FN_IP2_24,
  3048. GP_5_24_FN, FN_IP2_23,
  3049. GP_5_23_FN, FN_IP2_22,
  3050. GP_5_22_FN, FN_IP3_28,
  3051. GP_5_21_FN, FN_IP3_27,
  3052. GP_5_20_FN, FN_IP3_23,
  3053. GP_5_19_FN, FN_EX_WAIT0,
  3054. GP_5_18_FN, FN_WE1,
  3055. GP_5_17_FN, FN_WE0,
  3056. GP_5_16_FN, FN_RD,
  3057. GP_5_15_FN, FN_A16,
  3058. GP_5_14_FN, FN_A15,
  3059. GP_5_13_FN, FN_A14,
  3060. GP_5_12_FN, FN_A13,
  3061. GP_5_11_FN, FN_A12,
  3062. GP_5_10_FN, FN_A11,
  3063. GP_5_9_FN, FN_A10,
  3064. GP_5_8_FN, FN_A9,
  3065. GP_5_7_FN, FN_A8,
  3066. GP_5_6_FN, FN_A7,
  3067. GP_5_5_FN, FN_A6,
  3068. GP_5_4_FN, FN_A5,
  3069. GP_5_3_FN, FN_A4,
  3070. GP_5_2_FN, FN_A3,
  3071. GP_5_1_FN, FN_A2,
  3072. GP_5_0_FN, FN_A1 }
  3073. },
  3074. { PINMUX_CFG_REG("GPSR6", 0xfffc001c, 32, 1) {
  3075. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3076. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3077. 0, 0, 0, 0, 0, 0, 0, 0,
  3078. 0, 0,
  3079. 0, 0,
  3080. 0, 0,
  3081. GP_6_8_FN, FN_IP3_20,
  3082. GP_6_7_FN, FN_IP3_19,
  3083. GP_6_6_FN, FN_IP3_18,
  3084. GP_6_5_FN, FN_IP3_17,
  3085. GP_6_4_FN, FN_IP3_16,
  3086. GP_6_3_FN, FN_IP3_15,
  3087. GP_6_2_FN, FN_IP3_8,
  3088. GP_6_1_FN, FN_IP3_7,
  3089. GP_6_0_FN, FN_IP3_6 }
  3090. },
  3091. { PINMUX_CFG_REG_VAR("IPSR0", 0xfffc0020, 32,
  3092. 1, 3, 2, 1, 2, 4, 3, 2, 2, 2, 2, 2, 3, 3) {
  3093. /* IP0_31 [1] */
  3094. 0, 0,
  3095. /* IP0_30_28 [3] */
  3096. FN_RD_WR, FN_FWE, FN_ATAG0, FN_VI1_R7,
  3097. FN_HRTS1, FN_RX4_C, 0, 0,
  3098. /* IP0_27_26 [2] */
  3099. FN_CS1_A26, FN_HSPI_TX2, FN_SDSELF_B, 0,
  3100. /* IP0_25 [1] */
  3101. FN_CS0, FN_HSPI_CS2_B,
  3102. /* IP0_24_23 [2] */
  3103. FN_CLKOUT, FN_TX3C_IRDA_TX_C, FN_PWM0_B, 0,
  3104. /* IP0_22_19 [4] */
  3105. FN_A25, FN_SD1_WP, FN_MMC0_D5, FN_FD5,
  3106. FN_HSPI_RX2, FN_VI1_R3, FN_TX5_B, FN_SSI_SDATA7_B,
  3107. FN_CTS0_B, 0, 0, 0,
  3108. 0, 0, 0, 0,
  3109. /* IP0_18_16 [3] */
  3110. FN_A24, FN_SD1_CD, FN_MMC0_D4, FN_FD4,
  3111. FN_HSPI_CS2, FN_VI1_R2, FN_SSI_WS78_B, 0,
  3112. /* IP0_15_14 [2] */
  3113. FN_A23, FN_FCLE, FN_HSPI_CLK2, FN_VI1_R1,
  3114. /* IP0_13_12 [2] */
  3115. FN_A22, FN_RX5_D, FN_HSPI_RX2_B, FN_VI1_R0,
  3116. /* IP0_11_10 [2] */
  3117. FN_A21, FN_SCK5_D, FN_HSPI_CLK2_B, 0,
  3118. /* IP0_9_8 [2] */
  3119. FN_A20, FN_TX5_D, FN_HSPI_TX2_B, 0,
  3120. /* IP0_7_6 [2] */
  3121. FN_A0, FN_SD1_DAT3, FN_MMC0_D3, FN_FD3,
  3122. /* IP0_5_3 [3] */
  3123. FN_BS, FN_SD1_DAT2, FN_MMC0_D2, FN_FD2,
  3124. FN_ATADIR0, FN_SDSELF, FN_HCTS1, FN_TX4_C,
  3125. /* IP0_2_0 [3] */
  3126. FN_USB_PENC2, FN_SCK0, FN_PWM1, FN_PWMFSW0,
  3127. FN_SCIF_CLK, FN_TCLK0_C, 0, 0 }
  3128. },
  3129. { PINMUX_CFG_REG_VAR("IPSR1", 0xfffc0024, 32,
  3130. 3, 4, 2, 2, 2, 4, 4, 4, 3, 2, 2) {
  3131. /* IP1_31_29 [3] */
  3132. 0, 0, 0, 0, 0, 0, 0, 0,
  3133. /* IP1_28_25 [4] */
  3134. FN_HTX0, FN_TX1, FN_SDATA, FN_CTS0_C,
  3135. FN_SUB_TCK, FN_CC5_STATE2, FN_CC5_STATE10, FN_CC5_STATE18,
  3136. FN_CC5_STATE26, FN_CC5_STATE34, 0, 0,
  3137. 0, 0, 0, 0,
  3138. /* IP1_24_23 [2] */
  3139. FN_MLB_DAT, FN_PWM4, FN_RX4, 0,
  3140. /* IP1_22_21 [2] */
  3141. FN_MLB_SIG, FN_PWM3, FN_TX4, 0,
  3142. /* IP1_20_19 [2] */
  3143. FN_MLB_CLK, FN_PWM2, FN_SCK4, 0,
  3144. /* IP1_18_15 [4] */
  3145. FN_EX_CS5, FN_SD1_DAT1, FN_MMC0_D1, FN_FD1,
  3146. FN_ATAWR0, FN_VI1_R6, FN_HRX1, FN_RX2_E,
  3147. FN_RX0_B, FN_SSI_WS9, 0, 0,
  3148. 0, 0, 0, 0,
  3149. /* IP1_14_11 [4] */
  3150. FN_EX_CS4, FN_SD1_DAT0, FN_MMC0_D0, FN_FD0,
  3151. FN_ATARD0, FN_VI1_R5, FN_SCK5_B, FN_HTX1,
  3152. FN_TX2_E, FN_TX0_B, FN_SSI_SCK9, 0,
  3153. 0, 0, 0, 0,
  3154. /* IP1_10_7 [4] */
  3155. FN_EX_CS3, FN_SD1_CMD, FN_MMC0_CMD, FN_FRE,
  3156. FN_ATACS10, FN_VI1_R4, FN_RX5_B, FN_HSCK1,
  3157. FN_SSI_SDATA8_B, FN_RTS0_B_TANS_B, FN_SSI_SDATA9, 0,
  3158. 0, 0, 0, 0,
  3159. /* IP1_6_4 [3] */
  3160. FN_EX_CS2, FN_SD1_CLK, FN_MMC0_CLK, FN_FALE,
  3161. FN_ATACS00, 0, 0, 0,
  3162. /* IP1_3_2 [2] */
  3163. FN_EX_CS1, FN_MMC0_D7, FN_FD7, 0,
  3164. /* IP1_1_0 [2] */
  3165. FN_EX_CS0, FN_RX3_C_IRDA_RX_C, FN_MMC0_D6, FN_FD6 }
  3166. },
  3167. { PINMUX_CFG_REG_VAR("IPSR2", 0xfffc0028, 32,
  3168. 1, 3, 1, 1, 1, 1, 1, 1, 3, 3, 4, 4, 4, 4) {
  3169. /* IP2_31 [1] */
  3170. 0, 0,
  3171. /* IP2_30_28 [3] */
  3172. FN_DU0_DG0, FN_LCDOUT8, FN_DREQ1, FN_SCL2,
  3173. FN_AUDATA2, 0, 0, 0,
  3174. /* IP2_27 [1] */
  3175. FN_DU0_DR7, FN_LCDOUT7,
  3176. /* IP2_26 [1] */
  3177. FN_DU0_DR6, FN_LCDOUT6,
  3178. /* IP2_25 [1] */
  3179. FN_DU0_DR5, FN_LCDOUT5,
  3180. /* IP2_24 [1] */
  3181. FN_DU0_DR4, FN_LCDOUT4,
  3182. /* IP2_23 [1] */
  3183. FN_DU0_DR3, FN_LCDOUT3,
  3184. /* IP2_22 [1] */
  3185. FN_DU0_DR2, FN_LCDOUT2,
  3186. /* IP2_21_19 [3] */
  3187. FN_DU0_DR1, FN_LCDOUT1, FN_DACK0, FN_DRACK0,
  3188. FN_GPS_SIGN_B, FN_AUDATA1, FN_RX5_C, 0,
  3189. /* IP2_18_16 [3] */
  3190. FN_DU0_DR0, FN_LCDOUT0, FN_DREQ0, FN_GPS_CLK_B,
  3191. FN_AUDATA0, FN_TX5_C, 0, 0,
  3192. /* IP2_15_12 [4] */
  3193. FN_HRTS0, FN_RTS1_TANS, FN_MDATA, FN_TX0_C,
  3194. FN_SUB_TMS, FN_CC5_STATE1, FN_CC5_STATE9, FN_CC5_STATE17,
  3195. FN_CC5_STATE25, FN_CC5_STATE33, 0, 0,
  3196. 0, 0, 0, 0,
  3197. /* IP2_11_8 [4] */
  3198. FN_HCTS0, FN_CTS1, FN_STM, FN_PWM0_D,
  3199. FN_RX0_C, FN_SCIF_CLK_C, FN_SUB_TRST, FN_TCLK1_B,
  3200. FN_CC5_OSCOUT, 0, 0, 0,
  3201. 0, 0, 0, 0,
  3202. /* IP2_7_4 [4] */
  3203. FN_HSCK0, FN_SCK1, FN_MTS, FN_PWM5,
  3204. FN_SCK0_C, FN_SSI_SDATA9_B, FN_SUB_TDO, FN_CC5_STATE0,
  3205. FN_CC5_STATE8, FN_CC5_STATE16, FN_CC5_STATE24, FN_CC5_STATE32,
  3206. 0, 0, 0, 0,
  3207. /* IP2_3_0 [4] */
  3208. FN_HRX0, FN_RX1, FN_SCKZ, FN_RTS0_C_TANS_C,
  3209. FN_SUB_TDI, FN_CC5_STATE3, FN_CC5_STATE11, FN_CC5_STATE19,
  3210. FN_CC5_STATE27, FN_CC5_STATE35, 0, 0,
  3211. 0, 0, 0, 0 }
  3212. },
  3213. { PINMUX_CFG_REG_VAR("IPSR3", 0xfffc002c, 32,
  3214. 3, 1, 1, 3, 1, 2, 1, 1, 1, 1, 1,
  3215. 1, 3, 3, 1, 1, 1, 1, 1, 1, 3) {
  3216. /* IP3_31_29 [3] */
  3217. FN_DU0_EXODDF_DU0_ODDF_DISP_CDE, FN_QCPV_QDE, FN_CAN1_TX, FN_TX2_C,
  3218. FN_SCL2_C, FN_REMOCON, 0, 0,
  3219. /* IP3_28 [1] */
  3220. FN_DU0_EXVSYNC_DU0_VSYNC, FN_QSTB_QHE,
  3221. /* IP3_27 [1] */
  3222. FN_DU0_EXHSYNC_DU0_HSYNC, FN_QSTH_QHS,
  3223. /* IP3_26_24 [3] */
  3224. FN_DU0_DOTCLKOUT1, FN_QSTVB_QVE, FN_RX3_D_IRDA_RX_D, FN_SDA3_B,
  3225. FN_SDA2_C, FN_DACK0_B, FN_DRACK0_B, 0,
  3226. /* IP3_23 [1] */
  3227. FN_DU0_DOTCLKOUT0, FN_QCLK,
  3228. /* IP3_22_21 [2] */
  3229. FN_DU0_DOTCLKIN, FN_QSTVA_QVS, FN_TX3_D_IRDA_TX_D, FN_SCL3_B,
  3230. /* IP3_20 [1] */
  3231. FN_DU0_DB7, FN_LCDOUT23,
  3232. /* IP3_19 [1] */
  3233. FN_DU0_DB6, FN_LCDOUT22,
  3234. /* IP3_18 [1] */
  3235. FN_DU0_DB5, FN_LCDOUT21,
  3236. /* IP3_17 [1] */
  3237. FN_DU0_DB4, FN_LCDOUT20,
  3238. /* IP3_16 [1] */
  3239. FN_DU0_DB3, FN_LCDOUT19,
  3240. /* IP3_15 [1] */
  3241. FN_DU0_DB2, FN_LCDOUT18,
  3242. /* IP3_14_12 [3] */
  3243. FN_DU0_DB1, FN_LCDOUT17, FN_EX_WAIT2, FN_SDA1,
  3244. FN_GPS_MAG_B, FN_AUDATA5, FN_SCK5_C, 0,
  3245. /* IP3_11_9 [3] */
  3246. FN_DU0_DB0, FN_LCDOUT16, FN_EX_WAIT1, FN_SCL1,
  3247. FN_TCLK1, FN_AUDATA4, 0, 0,
  3248. /* IP3_8 [1] */
  3249. FN_DU0_DG7, FN_LCDOUT15,
  3250. /* IP3_7 [1] */
  3251. FN_DU0_DG6, FN_LCDOUT14,
  3252. /* IP3_6 [1] */
  3253. FN_DU0_DG5, FN_LCDOUT13,
  3254. /* IP3_5 [1] */
  3255. FN_DU0_DG4, FN_LCDOUT12,
  3256. /* IP3_4 [1] */
  3257. FN_DU0_DG3, FN_LCDOUT11,
  3258. /* IP3_3 [1] */
  3259. FN_DU0_DG2, FN_LCDOUT10,
  3260. /* IP3_2_0 [3] */
  3261. FN_DU0_DG1, FN_LCDOUT9, FN_DACK1, FN_SDA2,
  3262. FN_AUDATA3, 0, 0, 0 }
  3263. },
  3264. { PINMUX_CFG_REG_VAR("IPSR4", 0xfffc0030, 32,
  3265. 3, 1, 1, 1, 1, 1, 1, 3, 3,
  3266. 1, 1, 1, 1, 1, 1, 3, 3, 3, 2) {
  3267. /* IP4_31_29 [3] */
  3268. FN_DU1_DB0, FN_VI2_DATA4_VI2_B4, FN_SCL2_B, FN_SD3_DAT0,
  3269. FN_TX5, FN_SCK0_D, 0, 0,
  3270. /* IP4_28 [1] */
  3271. FN_DU1_DG7, FN_VI2_R3,
  3272. /* IP4_27 [1] */
  3273. FN_DU1_DG6, FN_VI2_R2,
  3274. /* IP4_26 [1] */
  3275. FN_DU1_DG5, FN_VI2_R1,
  3276. /* IP4_25 [1] */
  3277. FN_DU1_DG4, FN_VI2_R0,
  3278. /* IP4_24 [1] */
  3279. FN_DU1_DG3, FN_VI2_G7,
  3280. /* IP4_23 [1] */
  3281. FN_DU1_DG2, FN_VI2_G6,
  3282. /* IP4_22_20 [3] */
  3283. FN_DU1_DG1, FN_VI2_DATA3_VI2_B3, FN_SDA1_B, FN_SD3_DAT3,
  3284. FN_SCK5, FN_AUDATA7, FN_RX0_D, 0,
  3285. /* IP4_19_17 [3] */
  3286. FN_DU1_DG0, FN_VI2_DATA2_VI2_B2, FN_SCL1_B, FN_SD3_DAT2,
  3287. FN_SCK3_E, FN_AUDATA6, FN_TX0_D, 0,
  3288. /* IP4_16 [1] */
  3289. FN_DU1_DR7, FN_VI2_G5,
  3290. /* IP4_15 [1] */
  3291. FN_DU1_DR6, FN_VI2_G4,
  3292. /* IP4_14 [1] */
  3293. FN_DU1_DR5, FN_VI2_G3,
  3294. /* IP4_13 [1] */
  3295. FN_DU1_DR4, FN_VI2_G2,
  3296. /* IP4_12 [1] */
  3297. FN_DU1_DR3, FN_VI2_G1,
  3298. /* IP4_11 [1] */
  3299. FN_DU1_DR2, FN_VI2_G0,
  3300. /* IP4_10_8 [3] */
  3301. FN_DU1_DR1, FN_VI2_DATA1_VI2_B1, FN_PWM0, FN_SD3_CMD,
  3302. FN_RX3_E_IRDA_RX_E, FN_AUDSYNC, FN_CTS0_D, 0,
  3303. /* IP4_7_5 [3] */
  3304. FN_DU1_DR0, FN_VI2_DATA0_VI2_B0, FN_PWM6, FN_SD3_CLK,
  3305. FN_TX3_E_IRDA_TX_E, FN_AUDCK, FN_PWMFSW0_B, 0,
  3306. /* IP4_4_2 [3] */
  3307. FN_DU0_CDE, FN_QPOLB, FN_CAN1_RX, FN_RX2_C,
  3308. FN_DREQ0_B, FN_SSI_SCK78_B, FN_SCK0_B, 0,
  3309. /* IP4_1_0 [2] */
  3310. FN_DU0_DISP, FN_QPOLA, FN_CAN_CLK_C, FN_SCK2_C }
  3311. },
  3312. { PINMUX_CFG_REG_VAR("IPSR5", 0xfffc0034, 32,
  3313. 1, 2, 1, 4, 3, 4, 2, 2,
  3314. 2, 2, 1, 1, 1, 1, 1, 1, 3) {
  3315. /* IP5_31 [1] */
  3316. 0, 0,
  3317. /* IP5_30_29 [2] */
  3318. FN_AUDIO_CLKB, FN_USB_OVC2, FN_CAN_DEBUGOUT0, FN_MOUT0,
  3319. /* IP5_28 [1] */
  3320. FN_AUDIO_CLKA, FN_CAN_TXCLK,
  3321. /* IP5_27_24 [4] */
  3322. FN_DU1_CDE, FN_VI2_DATA7_VI2_B7, FN_RX3_B_IRDA_RX_B, FN_SD3_WP,
  3323. FN_HSPI_RX1, FN_VI1_FIELD, FN_VI3_FIELD, FN_AUDIO_CLKOUT,
  3324. FN_RX2_D, FN_GPS_CLK_C, FN_GPS_CLK_D, 0,
  3325. 0, 0, 0, 0,
  3326. /* IP5_23_21 [3] */
  3327. FN_DU1_DISP, FN_VI2_DATA6_VI2_B6, FN_TCLK0, FN_QSTVA_B_QVS_B,
  3328. FN_HSPI_CLK1, FN_SCK2_D, FN_AUDIO_CLKOUT_B, FN_GPS_MAG_D,
  3329. /* IP5_20_17 [4] */
  3330. FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_VI2_CLK, FN_TX3_B_IRDA_TX_B,
  3331. FN_SD3_CD, FN_HSPI_TX1, FN_VI1_CLKENB, FN_VI3_CLKENB,
  3332. FN_AUDIO_CLKC, FN_TX2_D, FN_SPEEDIN, FN_GPS_SIGN_D, 0,
  3333. 0, 0, 0, 0,
  3334. /* IP5_16_15 [2] */
  3335. FN_DU1_EXVSYNC_DU1_VSYNC, FN_VI2_VSYNC, FN_VI3_VSYNC, 0,
  3336. /* IP5_14_13 [2] */
  3337. FN_DU1_EXHSYNC_DU1_HSYNC, FN_VI2_HSYNC, FN_VI3_HSYNC, 0,
  3338. /* IP5_12_11 [2] */
  3339. FN_DU1_DOTCLKOUT, FN_VI2_FIELD, FN_SDA1_D, 0,
  3340. /* IP5_10_9 [2] */
  3341. FN_DU1_DOTCLKIN, FN_VI2_CLKENB, FN_HSPI_CS1, FN_SCL1_D,
  3342. /* IP5_8 [1] */
  3343. FN_DU1_DB7, FN_SDA2_D,
  3344. /* IP5_7 [1] */
  3345. FN_DU1_DB6, FN_SCL2_D,
  3346. /* IP5_6 [1] */
  3347. FN_DU1_DB5, FN_VI2_R7,
  3348. /* IP5_5 [1] */
  3349. FN_DU1_DB4, FN_VI2_R6,
  3350. /* IP5_4 [1] */
  3351. FN_DU1_DB3, FN_VI2_R5,
  3352. /* IP5_3 [1] */
  3353. FN_DU1_DB2, FN_VI2_R4,
  3354. /* IP5_2_0 [3] */
  3355. FN_DU1_DB1, FN_VI2_DATA5_VI2_B5, FN_SDA2_B, FN_SD3_DAT1,
  3356. FN_RX5, FN_RTS0_D_TANS_D, 0, 0 }
  3357. },
  3358. { PINMUX_CFG_REG_VAR("IPSR6", 0xfffc0038, 32,
  3359. 1, 2, 2, 2, 2, 3, 2, 3, 3, 3, 1, 2, 2, 2, 2) {
  3360. /* IP6_31 [1] */
  3361. 0, 0,
  3362. /* IP6_30_29 [2] */
  3363. FN_SSI_SCK6, FN_ADICHS0, FN_CAN0_TX, FN_IERX_B,
  3364. /* IP_28_27 [2] */
  3365. 0, 0, 0, 0,
  3366. /* IP6_26_25 [2] */
  3367. FN_SSI_SDATA5, FN_ADIDATA, FN_CAN_DEBUGOUT12, FN_RX3_IRDA_RX,
  3368. /* IP6_24_23 [2] */
  3369. FN_SSI_WS5, FN_ADICS_SAMP, FN_CAN_DEBUGOUT11, FN_TX3_IRDA_TX,
  3370. /* IP6_22_20 [3] */
  3371. FN_SSI_SCK5, FN_ADICLK, FN_CAN_DEBUGOUT10, FN_SCK3,
  3372. FN_TCLK0_D, 0, 0, 0,
  3373. /* IP6_19_18 [2] */
  3374. FN_SSI_SDATA4, FN_CAN_DEBUGOUT9, FN_SSI_SDATA9_C, 0,
  3375. /* IP6_17_15 [3] */
  3376. FN_SSI_SDATA3, FN_PWM0_C, FN_CAN_DEBUGOUT8, FN_CAN_CLK_B,
  3377. FN_IECLK, FN_SCIF_CLK_B, FN_TCLK0_B, 0,
  3378. /* IP6_14_12 [3] */
  3379. FN_SSI_WS34, FN_CAN_DEBUGOUT7, FN_CAN0_RX_B, FN_IETX,
  3380. FN_SSI_WS9_C, 0, 0, 0,
  3381. /* IP6_11_9 [3] */
  3382. FN_SSI_SCK34, FN_CAN_DEBUGOUT6, FN_CAN0_TX_B, FN_IERX,
  3383. FN_SSI_SCK9_C, 0, 0, 0,
  3384. /* IP6_8 [1] */
  3385. FN_SSI_SDATA2, FN_CAN_DEBUGOUT5,
  3386. /* IP6_7_6 [2] */
  3387. FN_SSI_SDATA1, FN_CAN_DEBUGOUT4, FN_MOUT6, 0,
  3388. /* IP6_5_4 [2] */
  3389. FN_SSI_SDATA0, FN_CAN_DEBUGOUT3, FN_MOUT5, 0,
  3390. /* IP6_3_2 [2] */
  3391. FN_SSI_WS0129, FN_CAN_DEBUGOUT2, FN_MOUT2, 0,
  3392. /* IP6_1_0 [2] */
  3393. FN_SSI_SCK0129, FN_CAN_DEBUGOUT1, FN_MOUT1, 0 }
  3394. },
  3395. { PINMUX_CFG_REG_VAR("IPSR7", 0xfffc003c, 32,
  3396. 1, 2, 2, 2, 2, 2, 2, 2, 2, 2, 3, 3, 3, 2, 2) {
  3397. /* IP7_31 [1] */
  3398. 0, 0,
  3399. /* IP7_30_29 [2] */
  3400. FN_SD0_WP, FN_DACK2, FN_CTS1_B, 0,
  3401. /* IP7_28_27 [2] */
  3402. FN_SD0_CD, FN_DREQ2, FN_RTS1_B_TANS_B, 0,
  3403. /* IP7_26_25 [2] */
  3404. FN_SD0_DAT3, FN_ATAWR1, FN_RX2_B, FN_CC5_TDI,
  3405. /* IP7_24_23 [2] */
  3406. FN_SD0_DAT2, FN_ATARD1, FN_TX2_B, FN_CC5_TCK,
  3407. /* IP7_22_21 [2] */
  3408. FN_SD0_DAT1, FN_ATAG1, FN_SCK2_B, FN_CC5_TMS,
  3409. /* IP7_20_19 [2] */
  3410. FN_SD0_DAT0, FN_ATADIR1, FN_RX1_B, FN_CC5_TRST,
  3411. /* IP7_18_17 [2] */
  3412. FN_SD0_CMD, FN_ATACS11, FN_TX1_B, FN_CC5_TDO,
  3413. /* IP7_16_15 [2] */
  3414. FN_SD0_CLK, FN_ATACS01, FN_SCK1_B, 0,
  3415. /* IP7_14_13 [2] */
  3416. FN_SSI_SDATA8, FN_VSP, FN_IRQ3_B, FN_HSPI_RX1_C,
  3417. /* IP7_12_10 [3] */
  3418. FN_SSI_SDATA7, FN_CAN_DEBUGOUT15, FN_IRQ2_B, FN_TCLK1_C,
  3419. FN_HSPI_TX1_C, 0, 0, 0,
  3420. /* IP7_9_7 [3] */
  3421. FN_SSI_WS78, FN_CAN_DEBUGOUT14, FN_IRQ1_B, FN_SSI_WS9_B,
  3422. FN_HSPI_CS1_C, 0, 0, 0,
  3423. /* IP7_6_4 [3] */
  3424. FN_SSI_SCK78, FN_CAN_DEBUGOUT13, FN_IRQ0_B, FN_SSI_SCK9_B,
  3425. FN_HSPI_CLK1_C, 0, 0, 0,
  3426. /* IP7_3_2 [2] */
  3427. FN_SSI_SDATA6, FN_ADICHS2, FN_CAN_CLK, FN_IECLK_B,
  3428. /* IP7_1_0 [2] */
  3429. FN_SSI_WS6, FN_ADICHS1, FN_CAN0_RX, FN_IETX_B }
  3430. },
  3431. { PINMUX_CFG_REG_VAR("IPSR8", 0xfffc0040, 32,
  3432. 1, 3, 3, 2, 2, 1, 1, 1, 2, 4, 4, 4, 4) {
  3433. /* IP8_31 [1] */
  3434. 0, 0,
  3435. /* IP8_30_28 [3] */
  3436. FN_VI0_VSYNC, FN_VI0_DATA1_B_VI0_B1_B, FN_RTS1_C_TANS_C, FN_RX4_D,
  3437. FN_PWMFSW0_C, 0, 0, 0,
  3438. /* IP8_27_25 [3] */
  3439. FN_VI0_HSYNC, FN_VI0_DATA0_B_VI0_B0_B, FN_CTS1_C, FN_TX4_D,
  3440. FN_MMC1_CMD, FN_HSCK1_B, 0, 0,
  3441. /* IP8_24_23 [2] */
  3442. FN_VI0_FIELD, FN_RX1_C, FN_HRX1_B, 0,
  3443. /* IP8_22_21 [2] */
  3444. FN_VI0_CLKENB, FN_TX1_C, FN_HTX1_B, FN_MT1_SYNC,
  3445. /* IP8_20 [1] */
  3446. FN_VI0_CLK, FN_MMC1_CLK,
  3447. /* IP8_19 [1] */
  3448. FN_FMIN, FN_RDS_DATA,
  3449. /* IP8_18 [1] */
  3450. FN_BPFCLK, FN_PCMWE,
  3451. /* IP8_17_16 [2] */
  3452. FN_FMCLK, FN_RDS_CLK, FN_PCMOE, 0,
  3453. /* IP8_15_12 [4] */
  3454. FN_HSPI_RX0, FN_RX0, FN_CAN_STEP0, FN_AD_NCS,
  3455. FN_CC5_STATE7, FN_CC5_STATE15, FN_CC5_STATE23, FN_CC5_STATE31,
  3456. FN_CC5_STATE39, 0, 0, 0,
  3457. 0, 0, 0, 0,
  3458. /* IP8_11_8 [4] */
  3459. FN_HSPI_TX0, FN_TX0, FN_CAN_DEBUG_HW_TRIGGER, FN_AD_DO,
  3460. FN_CC5_STATE6, FN_CC5_STATE14, FN_CC5_STATE22, FN_CC5_STATE30,
  3461. FN_CC5_STATE38, 0, 0, 0,
  3462. 0, 0, 0, 0,
  3463. /* IP8_7_4 [4] */
  3464. FN_HSPI_CS0, FN_RTS0_TANS, FN_USB_OVC1, FN_AD_DI,
  3465. FN_CC5_STATE5, FN_CC5_STATE13, FN_CC5_STATE21, FN_CC5_STATE29,
  3466. FN_CC5_STATE37, 0, 0, 0,
  3467. 0, 0, 0, 0,
  3468. /* IP8_3_0 [4] */
  3469. FN_HSPI_CLK0, FN_CTS0, FN_USB_OVC0, FN_AD_CLK,
  3470. FN_CC5_STATE4, FN_CC5_STATE12, FN_CC5_STATE20, FN_CC5_STATE28,
  3471. FN_CC5_STATE36, 0, 0, 0,
  3472. 0, 0, 0, 0 }
  3473. },
  3474. { PINMUX_CFG_REG_VAR("IPSR9", 0xfffc0044, 32,
  3475. 2, 2, 2, 2, 2, 3, 3, 2, 2,
  3476. 2, 2, 1, 1, 1, 1, 2, 2) {
  3477. /* IP9_31_30 [2] */
  3478. 0, 0, 0, 0,
  3479. /* IP9_29_28 [2] */
  3480. FN_VI0_G7, FN_ETH_RXD1, FN_SD2_DAT3_B, FN_ARM_TRACEDATA_9,
  3481. /* IP9_27_26 [2] */
  3482. FN_VI0_G6, FN_ETH_RXD0, FN_SD2_DAT2_B, FN_ARM_TRACEDATA_8,
  3483. /* IP9_25_24 [2] */
  3484. FN_VI0_G5, FN_ETH_RX_ER, FN_SD2_DAT1_B, FN_ARM_TRACEDATA_7,
  3485. /* IP9_23_22 [2] */
  3486. FN_VI0_G4, FN_ETH_TX_EN, FN_SD2_DAT0_B, FN_ARM_TRACEDATA_6,
  3487. /* IP9_21_19 [3] */
  3488. FN_VI0_G3, FN_ETH_CRS_DV, FN_MMC1_D7, FN_ARM_TRACEDATA_5,
  3489. FN_TS_SDAT0, 0, 0, 0,
  3490. /* IP9_18_16 [3] */
  3491. FN_VI0_G2, FN_ETH_TXD1, FN_MMC1_D6, FN_ARM_TRACEDATA_4,
  3492. FN_TS_SPSYNC0, 0, 0, 0,
  3493. /* IP9_15_14 [2] */
  3494. FN_VI0_G1, FN_SSI_WS78_C, FN_IRQ1, FN_ARM_TRACEDATA_3,
  3495. /* IP9_13_12 [2] */
  3496. FN_VI0_G0, FN_SSI_SCK78_C, FN_IRQ0, FN_ARM_TRACEDATA_2,
  3497. /* IP9_11_10 [2] */
  3498. FN_VI0_DATA7_VI0_B7, FN_MMC1_D5, FN_ARM_TRACEDATA_1, 0,
  3499. /* IP9_9_8 [2] */
  3500. FN_VI0_DATA6_VI0_B6, FN_MMC1_D4, FN_ARM_TRACEDATA_0, 0,
  3501. /* IP9_7 [1] */
  3502. FN_VI0_DATA5_VI0_B5, FN_MMC1_D3,
  3503. /* IP9_6 [1] */
  3504. FN_VI0_DATA4_VI0_B4, FN_MMC1_D2,
  3505. /* IP9_5 [1] */
  3506. FN_VI0_DATA3_VI0_B3, FN_MMC1_D1,
  3507. /* IP9_4 [1] */
  3508. FN_VI0_DATA2_VI0_B2, FN_MMC1_D0,
  3509. /* IP9_3_2 [2] */
  3510. FN_VI0_DATA1_VI0_B1, FN_HCTS1_B, FN_MT1_PWM, 0,
  3511. /* IP9_1_0 [2] */
  3512. FN_VI0_DATA0_VI0_B0, FN_HRTS1_B, FN_MT1_VCXO, 0 }
  3513. },
  3514. { PINMUX_CFG_REG_VAR("IPSR10", 0xfffc0048, 32,
  3515. 3, 3, 2, 3, 3, 3, 3, 3, 3, 3, 3) {
  3516. /* IP10_31_29 [3] */
  3517. FN_VI1_VSYNC, FN_AUDIO_CLKOUT_C, FN_SSI_WS4, FN_SIM_CLK,
  3518. FN_GPS_MAG_C, FN_SPV_TRST, FN_SCL3, 0,
  3519. /* IP10_28_26 [3] */
  3520. FN_VI1_HSYNC, FN_VI3_CLK, FN_SSI_SCK4, FN_GPS_SIGN_C,
  3521. FN_PWMFSW0_E, 0, 0, 0,
  3522. /* IP10_25_24 [2] */
  3523. FN_VI1_CLK, FN_SIM_D, FN_SDA3, 0,
  3524. /* IP10_23_21 [3] */
  3525. FN_VI0_R7, FN_ETH_MDIO, FN_DACK2_C, FN_HSPI_RX1_B,
  3526. FN_SCIF_CLK_D, FN_TRACECTL, FN_MT1_PEN, 0,
  3527. /* IP10_20_18 [3] */
  3528. FN_VI0_R6, FN_ETH_MDC, FN_DREQ2_C, FN_HSPI_TX1_B,
  3529. FN_TRACECLK, FN_MT1_BEN, FN_PWMFSW0_D, 0,
  3530. /* IP10_17_15 [3] */
  3531. FN_VI0_R5, FN_ETH_TXD0, FN_SD2_WP_B, FN_HSPI_CS1_B,
  3532. FN_ARM_TRACEDATA_15, FN_MT1_D, FN_TS_SDEN0, 0,
  3533. /* IP10_14_12 [3] */
  3534. FN_VI0_R4, FN_ETH_REFCLK, FN_SD2_CD_B, FN_HSPI_CLK1_B,
  3535. FN_ARM_TRACEDATA_14, FN_MT1_CLK, FN_TS_SCK0, 0,
  3536. /* IP10_11_9 [3] */
  3537. FN_VI0_R3, FN_ETH_MAGIC, FN_SD2_CMD_B, FN_IRQ3,
  3538. FN_ARM_TRACEDATA_13, 0, 0, 0,
  3539. /* IP10_8_6 [3] */
  3540. FN_VI0_R2, FN_ETH_LINK, FN_SD2_CLK_B, FN_IRQ2,
  3541. FN_ARM_TRACEDATA_12, 0, 0, 0,
  3542. /* IP10_5_3 [3] */
  3543. FN_VI0_R1, FN_SSI_SDATA8_C, FN_DACK1_B, FN_ARM_TRACEDATA_11,
  3544. FN_DACK0_C, FN_DRACK0_C, 0, 0,
  3545. /* IP10_2_0 [3] */
  3546. FN_VI0_R0, FN_SSI_SDATA7_C, FN_SCK1_C, FN_DREQ1_B,
  3547. FN_ARM_TRACEDATA_10, FN_DREQ0_C, 0, 0 }
  3548. },
  3549. { PINMUX_CFG_REG_VAR("IPSR11", 0xfffc004c, 32,
  3550. 2, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3) {
  3551. /* IP11_31_30 [2] */
  3552. 0, 0, 0, 0,
  3553. /* IP11_29_27 [3] */
  3554. FN_VI1_G1, FN_VI3_DATA1, FN_SSI_SCK1, FN_TS_SDEN1,
  3555. FN_DACK2_B, FN_RX2, FN_HRTS0_B, 0,
  3556. /* IP11_26_24 [3] */
  3557. FN_VI1_G0, FN_VI3_DATA0, 0, FN_TS_SCK1,
  3558. FN_DREQ2_B, FN_TX2, FN_SPA_TDO, FN_HCTS0_B,
  3559. /* IP11_23_21 [3] */
  3560. FN_VI1_DATA7_VI1_B7, FN_SD2_WP, FN_MT0_PWM, FN_SPA_TDI,
  3561. FN_HSPI_RX1_D, 0, 0, 0,
  3562. /* IP11_20_18 [3] */
  3563. FN_VI1_DATA6_VI1_B6, FN_SD2_CD, FN_MT0_VCXO, FN_SPA_TMS,
  3564. FN_HSPI_TX1_D, 0, 0, 0,
  3565. /* IP11_17_15 [3] */
  3566. FN_VI1_DATA5_VI1_B5, FN_SD2_CMD, FN_MT0_SYNC, FN_SPA_TCK,
  3567. FN_HSPI_CS1_D, FN_ADICHS2_B, 0, 0,
  3568. /* IP11_14_12 [3] */
  3569. FN_VI1_DATA4_VI1_B4, FN_SD2_CLK, FN_MT0_PEN, FN_SPA_TRST,
  3570. FN_HSPI_CLK1_D, FN_ADICHS1_B, 0, 0,
  3571. /* IP11_11_9 [3] */
  3572. FN_VI1_DATA3_VI1_B3, FN_SD2_DAT3, FN_MT0_BEN, FN_SPV_TDO,
  3573. FN_ADICHS0_B, 0, 0, 0,
  3574. /* IP11_8_6 [3] */
  3575. FN_VI1_DATA2_VI1_B2, FN_SD2_DAT2, FN_MT0_D, FN_SPVTDI,
  3576. FN_ADIDATA_B, 0, 0, 0,
  3577. /* IP11_5_3 [3] */
  3578. FN_VI1_DATA1_VI1_B1, FN_SD2_DAT1, FN_MT0_CLK, FN_SPV_TMS,
  3579. FN_ADICS_B_SAMP_B, 0, 0, 0,
  3580. /* IP11_2_0 [3] */
  3581. FN_VI1_DATA0_VI1_B0, FN_SD2_DAT0, FN_SIM_RST, FN_SPV_TCK,
  3582. FN_ADICLK_B, 0, 0, 0 }
  3583. },
  3584. { PINMUX_CFG_REG_VAR("IPSR12", 0xfffc0050, 32,
  3585. 4, 4, 4, 2, 3, 3, 3, 3, 3, 3) {
  3586. /* IP12_31_28 [4] */
  3587. 0, 0, 0, 0, 0, 0, 0, 0,
  3588. 0, 0, 0, 0, 0, 0, 0, 0,
  3589. /* IP12_27_24 [4] */
  3590. 0, 0, 0, 0, 0, 0, 0, 0,
  3591. 0, 0, 0, 0, 0, 0, 0, 0,
  3592. /* IP12_23_20 [4] */
  3593. 0, 0, 0, 0, 0, 0, 0, 0,
  3594. 0, 0, 0, 0, 0, 0, 0, 0,
  3595. /* IP12_19_18 [2] */
  3596. 0, 0, 0, 0,
  3597. /* IP12_17_15 [3] */
  3598. FN_VI1_G7, FN_VI3_DATA7, FN_GPS_MAG, FN_FCE,
  3599. FN_SCK4_B, 0, 0, 0,
  3600. /* IP12_14_12 [3] */
  3601. FN_VI1_G6, FN_VI3_DATA6, FN_GPS_SIGN, FN_FRB,
  3602. FN_RX4_B, FN_SIM_CLK_B, 0, 0,
  3603. /* IP12_11_9 [3] */
  3604. FN_VI1_G5, FN_VI3_DATA5, FN_GPS_CLK, FN_FSE,
  3605. FN_TX4_B, FN_SIM_D_B, 0, 0,
  3606. /* IP12_8_6 [3] */
  3607. FN_VI1_G4, FN_VI3_DATA4, FN_SSI_WS2, FN_SDA1_C,
  3608. FN_SIM_RST_B, FN_HRX0_B, 0, 0,
  3609. /* IP12_5_3 [3] */
  3610. FN_VI1_G3, FN_VI3_DATA3, FN_SSI_SCK2, FN_TS_SDAT1,
  3611. FN_SCL1_C, FN_HTX0_B, 0, 0,
  3612. /* IP12_2_0 [3] */
  3613. FN_VI1_G2, FN_VI3_DATA2, FN_SSI_WS1, FN_TS_SPSYNC1,
  3614. FN_SCK2, FN_HSCK0_B, 0, 0 }
  3615. },
  3616. { PINMUX_CFG_REG_VAR("MOD_SEL", 0xfffc0090, 32,
  3617. 2, 2, 3, 3, 2, 2, 2, 2, 2,
  3618. 1, 1, 1, 1, 1, 1, 1, 2, 1, 2) {
  3619. /* SEL_SCIF5 [2] */
  3620. FN_SEL_SCIF5_0, FN_SEL_SCIF5_1, FN_SEL_SCIF5_2, FN_SEL_SCIF5_3,
  3621. /* SEL_SCIF4 [2] */
  3622. FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, FN_SEL_SCIF4_3,
  3623. /* SEL_SCIF3 [3] */
  3624. FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2, FN_SEL_SCIF3_3,
  3625. FN_SEL_SCIF3_4, 0, 0, 0,
  3626. /* SEL_SCIF2 [3] */
  3627. FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2, FN_SEL_SCIF2_3,
  3628. FN_SEL_SCIF2_4, 0, 0, 0,
  3629. /* SEL_SCIF1 [2] */
  3630. FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, 0,
  3631. /* SEL_SCIF0 [2] */
  3632. FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2, FN_SEL_SCIF0_3,
  3633. /* SEL_SSI9 [2] */
  3634. FN_SEL_SSI9_0, FN_SEL_SSI9_1, FN_SEL_SSI9_2, 0,
  3635. /* SEL_SSI8 [2] */
  3636. FN_SEL_SSI8_0, FN_SEL_SSI8_1, FN_SEL_SSI8_2, 0,
  3637. /* SEL_SSI7 [2] */
  3638. FN_SEL_SSI7_0, FN_SEL_SSI7_1, FN_SEL_SSI7_2, 0,
  3639. /* SEL_VI0 [1] */
  3640. FN_SEL_VI0_0, FN_SEL_VI0_1,
  3641. /* SEL_SD2 [1] */
  3642. FN_SEL_SD2_0, FN_SEL_SD2_1,
  3643. /* SEL_INT3 [1] */
  3644. FN_SEL_INT3_0, FN_SEL_INT3_1,
  3645. /* SEL_INT2 [1] */
  3646. FN_SEL_INT2_0, FN_SEL_INT2_1,
  3647. /* SEL_INT1 [1] */
  3648. FN_SEL_INT1_0, FN_SEL_INT1_1,
  3649. /* SEL_INT0 [1] */
  3650. FN_SEL_INT0_0, FN_SEL_INT0_1,
  3651. /* SEL_IE [1] */
  3652. FN_SEL_IE_0, FN_SEL_IE_1,
  3653. /* SEL_EXBUS2 [2] */
  3654. FN_SEL_EXBUS2_0, FN_SEL_EXBUS2_1, FN_SEL_EXBUS2_2, 0,
  3655. /* SEL_EXBUS1 [1] */
  3656. FN_SEL_EXBUS1_0, FN_SEL_EXBUS1_1,
  3657. /* SEL_EXBUS0 [2] */
  3658. FN_SEL_EXBUS0_0, FN_SEL_EXBUS0_1, FN_SEL_EXBUS0_2, 0 }
  3659. },
  3660. { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xfffc0094, 32,
  3661. 2, 2, 2, 2, 1, 1, 1, 3, 1,
  3662. 2, 2, 2, 2, 1, 1, 2, 1, 2, 2) {
  3663. /* SEL_TMU1 [2] */
  3664. FN_SEL_TMU1_0, FN_SEL_TMU1_1, FN_SEL_TMU1_2, 0,
  3665. /* SEL_TMU0 [2] */
  3666. FN_SEL_TMU0_0, FN_SEL_TMU0_1, FN_SEL_TMU0_2, FN_SEL_TMU0_3,
  3667. /* SEL_SCIF [2] */
  3668. FN_SEL_SCIF_0, FN_SEL_SCIF_1, FN_SEL_SCIF_2, FN_SEL_SCIF_3,
  3669. /* SEL_CANCLK [2] */
  3670. FN_SEL_CANCLK_0, FN_SEL_CANCLK_1, FN_SEL_CANCLK_2, 0,
  3671. /* SEL_CAN0 [1] */
  3672. FN_SEL_CAN0_0, FN_SEL_CAN0_1,
  3673. /* SEL_HSCIF1 [1] */
  3674. FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1,
  3675. /* SEL_HSCIF0 [1] */
  3676. FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1,
  3677. /* SEL_PWMFSW [3] */
  3678. FN_SEL_PWMFSW_0, FN_SEL_PWMFSW_1, FN_SEL_PWMFSW_2,
  3679. FN_SEL_PWMFSW_3, FN_SEL_PWMFSW_4, 0, 0, 0,
  3680. /* SEL_ADI [1] */
  3681. FN_SEL_ADI_0, FN_SEL_ADI_1,
  3682. /* [2] */
  3683. 0, 0, 0, 0,
  3684. /* [2] */
  3685. 0, 0, 0, 0,
  3686. /* [2] */
  3687. 0, 0, 0, 0,
  3688. /* SEL_GPS [2] */
  3689. FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
  3690. /* SEL_SIM [1] */
  3691. FN_SEL_SIM_0, FN_SEL_SIM_1,
  3692. /* SEL_HSPI2 [1] */
  3693. FN_SEL_HSPI2_0, FN_SEL_HSPI2_1,
  3694. /* SEL_HSPI1 [2] */
  3695. FN_SEL_HSPI1_0, FN_SEL_HSPI1_1, FN_SEL_HSPI1_2, FN_SEL_HSPI1_3,
  3696. /* SEL_I2C3 [1] */
  3697. FN_SEL_I2C3_0, FN_SEL_I2C3_1,
  3698. /* SEL_I2C2 [2] */
  3699. FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
  3700. /* SEL_I2C1 [2] */
  3701. FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2, FN_SEL_I2C1_3 }
  3702. },
  3703. { },
  3704. };
  3705. const struct sh_pfc_soc_info r8a7779_pinmux_info = {
  3706. .name = "r8a7779_pfc",
  3707. .unlock_reg = 0xfffc0000, /* PMMR */
  3708. .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
  3709. .pins = pinmux_pins,
  3710. .nr_pins = ARRAY_SIZE(pinmux_pins),
  3711. .groups = pinmux_groups,
  3712. .nr_groups = ARRAY_SIZE(pinmux_groups),
  3713. .functions = pinmux_functions,
  3714. .nr_functions = ARRAY_SIZE(pinmux_functions),
  3715. .cfg_regs = pinmux_config_regs,
  3716. .gpio_data = pinmux_data,
  3717. .gpio_data_size = ARRAY_SIZE(pinmux_data),
  3718. };