rt2800lib.c 106 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334
  1. /*
  2. Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
  3. Copyright (C) 2010 Ivo van Doorn <IvDoorn@gmail.com>
  4. Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
  5. Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
  6. Based on the original rt2800pci.c and rt2800usb.c.
  7. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  8. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  9. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  10. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  11. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  12. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  13. <http://rt2x00.serialmonkey.com>
  14. This program is free software; you can redistribute it and/or modify
  15. it under the terms of the GNU General Public License as published by
  16. the Free Software Foundation; either version 2 of the License, or
  17. (at your option) any later version.
  18. This program is distributed in the hope that it will be useful,
  19. but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. GNU General Public License for more details.
  22. You should have received a copy of the GNU General Public License
  23. along with this program; if not, write to the
  24. Free Software Foundation, Inc.,
  25. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  26. */
  27. /*
  28. Module: rt2800lib
  29. Abstract: rt2800 generic device routines.
  30. */
  31. #include <linux/crc-ccitt.h>
  32. #include <linux/kernel.h>
  33. #include <linux/module.h>
  34. #include <linux/slab.h>
  35. #include "rt2x00.h"
  36. #include "rt2800lib.h"
  37. #include "rt2800.h"
  38. /*
  39. * Register access.
  40. * All access to the CSR registers will go through the methods
  41. * rt2800_register_read and rt2800_register_write.
  42. * BBP and RF register require indirect register access,
  43. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  44. * These indirect registers work with busy bits,
  45. * and we will try maximal REGISTER_BUSY_COUNT times to access
  46. * the register while taking a REGISTER_BUSY_DELAY us delay
  47. * between each attampt. When the busy bit is still set at that time,
  48. * the access attempt is considered to have failed,
  49. * and we will print an error.
  50. * The _lock versions must be used if you already hold the csr_mutex
  51. */
  52. #define WAIT_FOR_BBP(__dev, __reg) \
  53. rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
  54. #define WAIT_FOR_RFCSR(__dev, __reg) \
  55. rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
  56. #define WAIT_FOR_RF(__dev, __reg) \
  57. rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
  58. #define WAIT_FOR_MCU(__dev, __reg) \
  59. rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
  60. H2M_MAILBOX_CSR_OWNER, (__reg))
  61. static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
  62. {
  63. /* check for rt2872 on SoC */
  64. if (!rt2x00_is_soc(rt2x00dev) ||
  65. !rt2x00_rt(rt2x00dev, RT2872))
  66. return false;
  67. /* we know for sure that these rf chipsets are used on rt305x boards */
  68. if (rt2x00_rf(rt2x00dev, RF3020) ||
  69. rt2x00_rf(rt2x00dev, RF3021) ||
  70. rt2x00_rf(rt2x00dev, RF3022))
  71. return true;
  72. NOTICE(rt2x00dev, "Unknown RF chipset on rt305x\n");
  73. return false;
  74. }
  75. static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
  76. const unsigned int word, const u8 value)
  77. {
  78. u32 reg;
  79. mutex_lock(&rt2x00dev->csr_mutex);
  80. /*
  81. * Wait until the BBP becomes available, afterwards we
  82. * can safely write the new data into the register.
  83. */
  84. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  85. reg = 0;
  86. rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
  87. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  88. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  89. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
  90. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  91. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  92. }
  93. mutex_unlock(&rt2x00dev->csr_mutex);
  94. }
  95. static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
  96. const unsigned int word, u8 *value)
  97. {
  98. u32 reg;
  99. mutex_lock(&rt2x00dev->csr_mutex);
  100. /*
  101. * Wait until the BBP becomes available, afterwards we
  102. * can safely write the read request into the register.
  103. * After the data has been written, we wait until hardware
  104. * returns the correct value, if at any time the register
  105. * doesn't become available in time, reg will be 0xffffffff
  106. * which means we return 0xff to the caller.
  107. */
  108. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  109. reg = 0;
  110. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  111. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  112. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
  113. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  114. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  115. WAIT_FOR_BBP(rt2x00dev, &reg);
  116. }
  117. *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
  118. mutex_unlock(&rt2x00dev->csr_mutex);
  119. }
  120. static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
  121. const unsigned int word, const u8 value)
  122. {
  123. u32 reg;
  124. mutex_lock(&rt2x00dev->csr_mutex);
  125. /*
  126. * Wait until the RFCSR becomes available, afterwards we
  127. * can safely write the new data into the register.
  128. */
  129. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  130. reg = 0;
  131. rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
  132. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  133. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
  134. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  135. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  136. }
  137. mutex_unlock(&rt2x00dev->csr_mutex);
  138. }
  139. static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
  140. const unsigned int word, u8 *value)
  141. {
  142. u32 reg;
  143. mutex_lock(&rt2x00dev->csr_mutex);
  144. /*
  145. * Wait until the RFCSR becomes available, afterwards we
  146. * can safely write the read request into the register.
  147. * After the data has been written, we wait until hardware
  148. * returns the correct value, if at any time the register
  149. * doesn't become available in time, reg will be 0xffffffff
  150. * which means we return 0xff to the caller.
  151. */
  152. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  153. reg = 0;
  154. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  155. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
  156. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  157. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  158. WAIT_FOR_RFCSR(rt2x00dev, &reg);
  159. }
  160. *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
  161. mutex_unlock(&rt2x00dev->csr_mutex);
  162. }
  163. static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
  164. const unsigned int word, const u32 value)
  165. {
  166. u32 reg;
  167. mutex_lock(&rt2x00dev->csr_mutex);
  168. /*
  169. * Wait until the RF becomes available, afterwards we
  170. * can safely write the new data into the register.
  171. */
  172. if (WAIT_FOR_RF(rt2x00dev, &reg)) {
  173. reg = 0;
  174. rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
  175. rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
  176. rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
  177. rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
  178. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
  179. rt2x00_rf_write(rt2x00dev, word, value);
  180. }
  181. mutex_unlock(&rt2x00dev->csr_mutex);
  182. }
  183. void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
  184. const u8 command, const u8 token,
  185. const u8 arg0, const u8 arg1)
  186. {
  187. u32 reg;
  188. /*
  189. * SOC devices don't support MCU requests.
  190. */
  191. if (rt2x00_is_soc(rt2x00dev))
  192. return;
  193. mutex_lock(&rt2x00dev->csr_mutex);
  194. /*
  195. * Wait until the MCU becomes available, afterwards we
  196. * can safely write the new data into the register.
  197. */
  198. if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
  199. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
  200. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
  201. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
  202. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
  203. rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
  204. reg = 0;
  205. rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
  206. rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
  207. }
  208. mutex_unlock(&rt2x00dev->csr_mutex);
  209. }
  210. EXPORT_SYMBOL_GPL(rt2800_mcu_request);
  211. int rt2800_wait_csr_ready(struct rt2x00_dev *rt2x00dev)
  212. {
  213. unsigned int i = 0;
  214. u32 reg;
  215. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  216. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  217. if (reg && reg != ~0)
  218. return 0;
  219. msleep(1);
  220. }
  221. ERROR(rt2x00dev, "Unstable hardware.\n");
  222. return -EBUSY;
  223. }
  224. EXPORT_SYMBOL_GPL(rt2800_wait_csr_ready);
  225. int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
  226. {
  227. unsigned int i;
  228. u32 reg;
  229. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  230. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  231. if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
  232. !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
  233. return 0;
  234. msleep(1);
  235. }
  236. ERROR(rt2x00dev, "WPDMA TX/RX busy, aborting.\n");
  237. return -EACCES;
  238. }
  239. EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
  240. static bool rt2800_check_firmware_crc(const u8 *data, const size_t len)
  241. {
  242. u16 fw_crc;
  243. u16 crc;
  244. /*
  245. * The last 2 bytes in the firmware array are the crc checksum itself,
  246. * this means that we should never pass those 2 bytes to the crc
  247. * algorithm.
  248. */
  249. fw_crc = (data[len - 2] << 8 | data[len - 1]);
  250. /*
  251. * Use the crc ccitt algorithm.
  252. * This will return the same value as the legacy driver which
  253. * used bit ordering reversion on the both the firmware bytes
  254. * before input input as well as on the final output.
  255. * Obviously using crc ccitt directly is much more efficient.
  256. */
  257. crc = crc_ccitt(~0, data, len - 2);
  258. /*
  259. * There is a small difference between the crc-itu-t + bitrev and
  260. * the crc-ccitt crc calculation. In the latter method the 2 bytes
  261. * will be swapped, use swab16 to convert the crc to the correct
  262. * value.
  263. */
  264. crc = swab16(crc);
  265. return fw_crc == crc;
  266. }
  267. int rt2800_check_firmware(struct rt2x00_dev *rt2x00dev,
  268. const u8 *data, const size_t len)
  269. {
  270. size_t offset = 0;
  271. size_t fw_len;
  272. bool multiple;
  273. /*
  274. * PCI(e) & SOC devices require firmware with a length
  275. * of 8kb. USB devices require firmware files with a length
  276. * of 4kb. Certain USB chipsets however require different firmware,
  277. * which Ralink only provides attached to the original firmware
  278. * file. Thus for USB devices, firmware files have a length
  279. * which is a multiple of 4kb.
  280. */
  281. if (rt2x00_is_usb(rt2x00dev)) {
  282. fw_len = 4096;
  283. multiple = true;
  284. } else {
  285. fw_len = 8192;
  286. multiple = true;
  287. }
  288. /*
  289. * Validate the firmware length
  290. */
  291. if (len != fw_len && (!multiple || (len % fw_len) != 0))
  292. return FW_BAD_LENGTH;
  293. /*
  294. * Check if the chipset requires one of the upper parts
  295. * of the firmware.
  296. */
  297. if (rt2x00_is_usb(rt2x00dev) &&
  298. !rt2x00_rt(rt2x00dev, RT2860) &&
  299. !rt2x00_rt(rt2x00dev, RT2872) &&
  300. !rt2x00_rt(rt2x00dev, RT3070) &&
  301. ((len / fw_len) == 1))
  302. return FW_BAD_VERSION;
  303. /*
  304. * 8kb firmware files must be checked as if it were
  305. * 2 separate firmware files.
  306. */
  307. while (offset < len) {
  308. if (!rt2800_check_firmware_crc(data + offset, fw_len))
  309. return FW_BAD_CRC;
  310. offset += fw_len;
  311. }
  312. return FW_OK;
  313. }
  314. EXPORT_SYMBOL_GPL(rt2800_check_firmware);
  315. int rt2800_load_firmware(struct rt2x00_dev *rt2x00dev,
  316. const u8 *data, const size_t len)
  317. {
  318. unsigned int i;
  319. u32 reg;
  320. /*
  321. * If driver doesn't wake up firmware here,
  322. * rt2800_load_firmware will hang forever when interface is up again.
  323. */
  324. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0x00000000);
  325. /*
  326. * Wait for stable hardware.
  327. */
  328. if (rt2800_wait_csr_ready(rt2x00dev))
  329. return -EBUSY;
  330. if (rt2x00_is_pci(rt2x00dev))
  331. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
  332. /*
  333. * Disable DMA, will be reenabled later when enabling
  334. * the radio.
  335. */
  336. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  337. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  338. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  339. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  340. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  341. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  342. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  343. /*
  344. * Write firmware to the device.
  345. */
  346. rt2800_drv_write_firmware(rt2x00dev, data, len);
  347. /*
  348. * Wait for device to stabilize.
  349. */
  350. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  351. rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
  352. if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
  353. break;
  354. msleep(1);
  355. }
  356. if (i == REGISTER_BUSY_COUNT) {
  357. ERROR(rt2x00dev, "PBF system register not ready.\n");
  358. return -EBUSY;
  359. }
  360. /*
  361. * Initialize firmware.
  362. */
  363. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  364. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  365. msleep(1);
  366. return 0;
  367. }
  368. EXPORT_SYMBOL_GPL(rt2800_load_firmware);
  369. void rt2800_write_tx_data(struct queue_entry *entry,
  370. struct txentry_desc *txdesc)
  371. {
  372. __le32 *txwi = rt2800_drv_get_txwi(entry);
  373. u32 word;
  374. /*
  375. * Initialize TX Info descriptor
  376. */
  377. rt2x00_desc_read(txwi, 0, &word);
  378. rt2x00_set_field32(&word, TXWI_W0_FRAG,
  379. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  380. rt2x00_set_field32(&word, TXWI_W0_MIMO_PS,
  381. test_bit(ENTRY_TXD_HT_MIMO_PS, &txdesc->flags));
  382. rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
  383. rt2x00_set_field32(&word, TXWI_W0_TS,
  384. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  385. rt2x00_set_field32(&word, TXWI_W0_AMPDU,
  386. test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
  387. rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY, txdesc->mpdu_density);
  388. rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->txop);
  389. rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->mcs);
  390. rt2x00_set_field32(&word, TXWI_W0_BW,
  391. test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
  392. rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
  393. test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
  394. rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->stbc);
  395. rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
  396. rt2x00_desc_write(txwi, 0, word);
  397. rt2x00_desc_read(txwi, 1, &word);
  398. rt2x00_set_field32(&word, TXWI_W1_ACK,
  399. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  400. rt2x00_set_field32(&word, TXWI_W1_NSEQ,
  401. test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
  402. rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->ba_size);
  403. rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
  404. test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
  405. txdesc->key_idx : 0xff);
  406. rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
  407. txdesc->length);
  408. rt2x00_set_field32(&word, TXWI_W1_PACKETID, txdesc->qid + 1);
  409. rt2x00_desc_write(txwi, 1, word);
  410. /*
  411. * Always write 0 to IV/EIV fields, hardware will insert the IV
  412. * from the IVEIV register when TXD_W3_WIV is set to 0.
  413. * When TXD_W3_WIV is set to 1 it will use the IV data
  414. * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
  415. * crypto entry in the registers should be used to encrypt the frame.
  416. */
  417. _rt2x00_desc_write(txwi, 2, 0 /* skbdesc->iv[0] */);
  418. _rt2x00_desc_write(txwi, 3, 0 /* skbdesc->iv[1] */);
  419. }
  420. EXPORT_SYMBOL_GPL(rt2800_write_tx_data);
  421. static int rt2800_agc_to_rssi(struct rt2x00_dev *rt2x00dev, int rxwi_w2)
  422. {
  423. int rssi0 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI0);
  424. int rssi1 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI1);
  425. int rssi2 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI2);
  426. u16 eeprom;
  427. u8 offset0;
  428. u8 offset1;
  429. u8 offset2;
  430. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  431. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &eeprom);
  432. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET0);
  433. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET1);
  434. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  435. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_OFFSET2);
  436. } else {
  437. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &eeprom);
  438. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET0);
  439. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET1);
  440. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  441. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_OFFSET2);
  442. }
  443. /*
  444. * Convert the value from the descriptor into the RSSI value
  445. * If the value in the descriptor is 0, it is considered invalid
  446. * and the default (extremely low) rssi value is assumed
  447. */
  448. rssi0 = (rssi0) ? (-12 - offset0 - rt2x00dev->lna_gain - rssi0) : -128;
  449. rssi1 = (rssi1) ? (-12 - offset1 - rt2x00dev->lna_gain - rssi1) : -128;
  450. rssi2 = (rssi2) ? (-12 - offset2 - rt2x00dev->lna_gain - rssi2) : -128;
  451. /*
  452. * mac80211 only accepts a single RSSI value. Calculating the
  453. * average doesn't deliver a fair answer either since -60:-60 would
  454. * be considered equally good as -50:-70 while the second is the one
  455. * which gives less energy...
  456. */
  457. rssi0 = max(rssi0, rssi1);
  458. return max(rssi0, rssi2);
  459. }
  460. void rt2800_process_rxwi(struct queue_entry *entry,
  461. struct rxdone_entry_desc *rxdesc)
  462. {
  463. __le32 *rxwi = (__le32 *) entry->skb->data;
  464. u32 word;
  465. rt2x00_desc_read(rxwi, 0, &word);
  466. rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF);
  467. rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
  468. rt2x00_desc_read(rxwi, 1, &word);
  469. if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI))
  470. rxdesc->flags |= RX_FLAG_SHORT_GI;
  471. if (rt2x00_get_field32(word, RXWI_W1_BW))
  472. rxdesc->flags |= RX_FLAG_40MHZ;
  473. /*
  474. * Detect RX rate, always use MCS as signal type.
  475. */
  476. rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
  477. rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS);
  478. rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE);
  479. /*
  480. * Mask of 0x8 bit to remove the short preamble flag.
  481. */
  482. if (rxdesc->rate_mode == RATE_MODE_CCK)
  483. rxdesc->signal &= ~0x8;
  484. rt2x00_desc_read(rxwi, 2, &word);
  485. /*
  486. * Convert descriptor AGC value to RSSI value.
  487. */
  488. rxdesc->rssi = rt2800_agc_to_rssi(entry->queue->rt2x00dev, word);
  489. /*
  490. * Remove RXWI descriptor from start of buffer.
  491. */
  492. skb_pull(entry->skb, RXWI_DESC_SIZE);
  493. }
  494. EXPORT_SYMBOL_GPL(rt2800_process_rxwi);
  495. static bool rt2800_txdone_entry_check(struct queue_entry *entry, u32 reg)
  496. {
  497. __le32 *txwi;
  498. u32 word;
  499. int wcid, ack, pid;
  500. int tx_wcid, tx_ack, tx_pid;
  501. wcid = rt2x00_get_field32(reg, TX_STA_FIFO_WCID);
  502. ack = rt2x00_get_field32(reg, TX_STA_FIFO_TX_ACK_REQUIRED);
  503. pid = rt2x00_get_field32(reg, TX_STA_FIFO_PID_TYPE);
  504. /*
  505. * This frames has returned with an IO error,
  506. * so the status report is not intended for this
  507. * frame.
  508. */
  509. if (test_bit(ENTRY_DATA_IO_FAILED, &entry->flags)) {
  510. rt2x00lib_txdone_noinfo(entry, TXDONE_FAILURE);
  511. return false;
  512. }
  513. /*
  514. * Validate if this TX status report is intended for
  515. * this entry by comparing the WCID/ACK/PID fields.
  516. */
  517. txwi = rt2800_drv_get_txwi(entry);
  518. rt2x00_desc_read(txwi, 1, &word);
  519. tx_wcid = rt2x00_get_field32(word, TXWI_W1_WIRELESS_CLI_ID);
  520. tx_ack = rt2x00_get_field32(word, TXWI_W1_ACK);
  521. tx_pid = rt2x00_get_field32(word, TXWI_W1_PACKETID);
  522. if ((wcid != tx_wcid) || (ack != tx_ack) || (pid != tx_pid)) {
  523. WARNING(entry->queue->rt2x00dev,
  524. "TX status report missed for queue %d entry %d\n",
  525. entry->queue->qid, entry->entry_idx);
  526. rt2x00lib_txdone_noinfo(entry, TXDONE_UNKNOWN);
  527. return false;
  528. }
  529. return true;
  530. }
  531. void rt2800_txdone(struct rt2x00_dev *rt2x00dev)
  532. {
  533. struct data_queue *queue;
  534. struct queue_entry *entry;
  535. __le32 *txwi;
  536. struct txdone_entry_desc txdesc;
  537. u32 word;
  538. u32 reg;
  539. u16 mcs, real_mcs;
  540. u8 pid;
  541. int i;
  542. /*
  543. * TX_STA_FIFO is a stack of X entries, hence read TX_STA_FIFO
  544. * at most X times and also stop processing once the TX_STA_FIFO_VALID
  545. * flag is not set anymore.
  546. *
  547. * The legacy drivers use X=TX_RING_SIZE but state in a comment
  548. * that the TX_STA_FIFO stack has a size of 16. We stick to our
  549. * tx ring size for now.
  550. */
  551. for (i = 0; i < TX_ENTRIES; i++) {
  552. rt2800_register_read(rt2x00dev, TX_STA_FIFO, &reg);
  553. if (!rt2x00_get_field32(reg, TX_STA_FIFO_VALID))
  554. break;
  555. /*
  556. * Skip this entry when it contains an invalid
  557. * queue identication number.
  558. */
  559. pid = rt2x00_get_field32(reg, TX_STA_FIFO_PID_TYPE) - 1;
  560. if (pid >= QID_RX)
  561. continue;
  562. queue = rt2x00queue_get_queue(rt2x00dev, pid);
  563. if (unlikely(!queue))
  564. continue;
  565. /*
  566. * Inside each queue, we process each entry in a chronological
  567. * order. We first check that the queue is not empty.
  568. */
  569. entry = NULL;
  570. txwi = NULL;
  571. while (!rt2x00queue_empty(queue)) {
  572. entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
  573. if (rt2800_txdone_entry_check(entry, reg))
  574. break;
  575. }
  576. if (!entry || rt2x00queue_empty(queue))
  577. break;
  578. /*
  579. * Obtain the status about this packet.
  580. */
  581. txdesc.flags = 0;
  582. txwi = rt2800_drv_get_txwi(entry);
  583. rt2x00_desc_read(txwi, 0, &word);
  584. mcs = rt2x00_get_field32(word, TXWI_W0_MCS);
  585. real_mcs = rt2x00_get_field32(reg, TX_STA_FIFO_MCS);
  586. /*
  587. * Ralink has a retry mechanism using a global fallback
  588. * table. We setup this fallback table to try the immediate
  589. * lower rate for all rates. In the TX_STA_FIFO, the MCS field
  590. * always contains the MCS used for the last transmission, be
  591. * it successful or not.
  592. */
  593. if (rt2x00_get_field32(reg, TX_STA_FIFO_TX_SUCCESS)) {
  594. /*
  595. * Transmission succeeded. The number of retries is
  596. * mcs - real_mcs
  597. */
  598. __set_bit(TXDONE_SUCCESS, &txdesc.flags);
  599. txdesc.retry = ((mcs > real_mcs) ? mcs - real_mcs : 0);
  600. } else {
  601. /*
  602. * Transmission failed. The number of retries is
  603. * always 7 in this case (for a total number of 8
  604. * frames sent).
  605. */
  606. __set_bit(TXDONE_FAILURE, &txdesc.flags);
  607. txdesc.retry = rt2x00dev->long_retry;
  608. }
  609. /*
  610. * the frame was retried at least once
  611. * -> hw used fallback rates
  612. */
  613. if (txdesc.retry)
  614. __set_bit(TXDONE_FALLBACK, &txdesc.flags);
  615. rt2x00lib_txdone(entry, &txdesc);
  616. }
  617. }
  618. EXPORT_SYMBOL_GPL(rt2800_txdone);
  619. void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc)
  620. {
  621. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  622. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  623. unsigned int beacon_base;
  624. u32 reg;
  625. /*
  626. * Disable beaconing while we are reloading the beacon data,
  627. * otherwise we might be sending out invalid data.
  628. */
  629. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  630. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  631. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  632. /*
  633. * Add space for the TXWI in front of the skb.
  634. */
  635. skb_push(entry->skb, TXWI_DESC_SIZE);
  636. memset(entry->skb, 0, TXWI_DESC_SIZE);
  637. /*
  638. * Register descriptor details in skb frame descriptor.
  639. */
  640. skbdesc->flags |= SKBDESC_DESC_IN_SKB;
  641. skbdesc->desc = entry->skb->data;
  642. skbdesc->desc_len = TXWI_DESC_SIZE;
  643. /*
  644. * Add the TXWI for the beacon to the skb.
  645. */
  646. rt2800_write_tx_data(entry, txdesc);
  647. /*
  648. * Dump beacon to userspace through debugfs.
  649. */
  650. rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
  651. /*
  652. * Write entire beacon with TXWI to register.
  653. */
  654. beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
  655. rt2800_register_multiwrite(rt2x00dev, beacon_base,
  656. entry->skb->data, entry->skb->len);
  657. /*
  658. * Enable beaconing again.
  659. */
  660. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
  661. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 1);
  662. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
  663. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  664. /*
  665. * Clean up beacon skb.
  666. */
  667. dev_kfree_skb_any(entry->skb);
  668. entry->skb = NULL;
  669. }
  670. EXPORT_SYMBOL_GPL(rt2800_write_beacon);
  671. static void inline rt2800_clear_beacon(struct rt2x00_dev *rt2x00dev,
  672. unsigned int beacon_base)
  673. {
  674. int i;
  675. /*
  676. * For the Beacon base registers we only need to clear
  677. * the whole TXWI which (when set to 0) will invalidate
  678. * the entire beacon.
  679. */
  680. for (i = 0; i < TXWI_DESC_SIZE; i += sizeof(__le32))
  681. rt2800_register_write(rt2x00dev, beacon_base + i, 0);
  682. }
  683. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  684. const struct rt2x00debug rt2800_rt2x00debug = {
  685. .owner = THIS_MODULE,
  686. .csr = {
  687. .read = rt2800_register_read,
  688. .write = rt2800_register_write,
  689. .flags = RT2X00DEBUGFS_OFFSET,
  690. .word_base = CSR_REG_BASE,
  691. .word_size = sizeof(u32),
  692. .word_count = CSR_REG_SIZE / sizeof(u32),
  693. },
  694. .eeprom = {
  695. .read = rt2x00_eeprom_read,
  696. .write = rt2x00_eeprom_write,
  697. .word_base = EEPROM_BASE,
  698. .word_size = sizeof(u16),
  699. .word_count = EEPROM_SIZE / sizeof(u16),
  700. },
  701. .bbp = {
  702. .read = rt2800_bbp_read,
  703. .write = rt2800_bbp_write,
  704. .word_base = BBP_BASE,
  705. .word_size = sizeof(u8),
  706. .word_count = BBP_SIZE / sizeof(u8),
  707. },
  708. .rf = {
  709. .read = rt2x00_rf_read,
  710. .write = rt2800_rf_write,
  711. .word_base = RF_BASE,
  712. .word_size = sizeof(u32),
  713. .word_count = RF_SIZE / sizeof(u32),
  714. },
  715. };
  716. EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
  717. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  718. int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  719. {
  720. u32 reg;
  721. rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
  722. return rt2x00_get_field32(reg, GPIO_CTRL_CFG_BIT2);
  723. }
  724. EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
  725. #ifdef CONFIG_RT2X00_LIB_LEDS
  726. static void rt2800_brightness_set(struct led_classdev *led_cdev,
  727. enum led_brightness brightness)
  728. {
  729. struct rt2x00_led *led =
  730. container_of(led_cdev, struct rt2x00_led, led_dev);
  731. unsigned int enabled = brightness != LED_OFF;
  732. unsigned int bg_mode =
  733. (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
  734. unsigned int polarity =
  735. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  736. EEPROM_FREQ_LED_POLARITY);
  737. unsigned int ledmode =
  738. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  739. EEPROM_FREQ_LED_MODE);
  740. if (led->type == LED_TYPE_RADIO) {
  741. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  742. enabled ? 0x20 : 0);
  743. } else if (led->type == LED_TYPE_ASSOC) {
  744. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  745. enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
  746. } else if (led->type == LED_TYPE_QUALITY) {
  747. /*
  748. * The brightness is divided into 6 levels (0 - 5),
  749. * The specs tell us the following levels:
  750. * 0, 1 ,3, 7, 15, 31
  751. * to determine the level in a simple way we can simply
  752. * work with bitshifting:
  753. * (1 << level) - 1
  754. */
  755. rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
  756. (1 << brightness / (LED_FULL / 6)) - 1,
  757. polarity);
  758. }
  759. }
  760. static int rt2800_blink_set(struct led_classdev *led_cdev,
  761. unsigned long *delay_on, unsigned long *delay_off)
  762. {
  763. struct rt2x00_led *led =
  764. container_of(led_cdev, struct rt2x00_led, led_dev);
  765. u32 reg;
  766. rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
  767. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, *delay_on);
  768. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, *delay_off);
  769. rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
  770. return 0;
  771. }
  772. static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
  773. struct rt2x00_led *led, enum led_type type)
  774. {
  775. led->rt2x00dev = rt2x00dev;
  776. led->type = type;
  777. led->led_dev.brightness_set = rt2800_brightness_set;
  778. led->led_dev.blink_set = rt2800_blink_set;
  779. led->flags = LED_INITIALIZED;
  780. }
  781. #endif /* CONFIG_RT2X00_LIB_LEDS */
  782. /*
  783. * Configuration handlers.
  784. */
  785. static void rt2800_config_wcid_attr(struct rt2x00_dev *rt2x00dev,
  786. struct rt2x00lib_crypto *crypto,
  787. struct ieee80211_key_conf *key)
  788. {
  789. struct mac_wcid_entry wcid_entry;
  790. struct mac_iveiv_entry iveiv_entry;
  791. u32 offset;
  792. u32 reg;
  793. offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
  794. if (crypto->cmd == SET_KEY) {
  795. rt2800_register_read(rt2x00dev, offset, &reg);
  796. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
  797. !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
  798. /*
  799. * Both the cipher as the BSS Idx numbers are split in a main
  800. * value of 3 bits, and a extended field for adding one additional
  801. * bit to the value.
  802. */
  803. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
  804. (crypto->cipher & 0x7));
  805. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT,
  806. (crypto->cipher & 0x8) >> 3);
  807. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX,
  808. (crypto->bssidx & 0x7));
  809. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX_EXT,
  810. (crypto->bssidx & 0x8) >> 3);
  811. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
  812. rt2800_register_write(rt2x00dev, offset, reg);
  813. } else {
  814. rt2800_register_write(rt2x00dev, offset, 0);
  815. }
  816. offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
  817. memset(&iveiv_entry, 0, sizeof(iveiv_entry));
  818. if ((crypto->cipher == CIPHER_TKIP) ||
  819. (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
  820. (crypto->cipher == CIPHER_AES))
  821. iveiv_entry.iv[3] |= 0x20;
  822. iveiv_entry.iv[3] |= key->keyidx << 6;
  823. rt2800_register_multiwrite(rt2x00dev, offset,
  824. &iveiv_entry, sizeof(iveiv_entry));
  825. offset = MAC_WCID_ENTRY(key->hw_key_idx);
  826. memset(&wcid_entry, 0, sizeof(wcid_entry));
  827. if (crypto->cmd == SET_KEY)
  828. memcpy(&wcid_entry, crypto->address, ETH_ALEN);
  829. rt2800_register_multiwrite(rt2x00dev, offset,
  830. &wcid_entry, sizeof(wcid_entry));
  831. }
  832. int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
  833. struct rt2x00lib_crypto *crypto,
  834. struct ieee80211_key_conf *key)
  835. {
  836. struct hw_key_entry key_entry;
  837. struct rt2x00_field32 field;
  838. u32 offset;
  839. u32 reg;
  840. if (crypto->cmd == SET_KEY) {
  841. key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
  842. memcpy(key_entry.key, crypto->key,
  843. sizeof(key_entry.key));
  844. memcpy(key_entry.tx_mic, crypto->tx_mic,
  845. sizeof(key_entry.tx_mic));
  846. memcpy(key_entry.rx_mic, crypto->rx_mic,
  847. sizeof(key_entry.rx_mic));
  848. offset = SHARED_KEY_ENTRY(key->hw_key_idx);
  849. rt2800_register_multiwrite(rt2x00dev, offset,
  850. &key_entry, sizeof(key_entry));
  851. }
  852. /*
  853. * The cipher types are stored over multiple registers
  854. * starting with SHARED_KEY_MODE_BASE each word will have
  855. * 32 bits and contains the cipher types for 2 bssidx each.
  856. * Using the correct defines correctly will cause overhead,
  857. * so just calculate the correct offset.
  858. */
  859. field.bit_offset = 4 * (key->hw_key_idx % 8);
  860. field.bit_mask = 0x7 << field.bit_offset;
  861. offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
  862. rt2800_register_read(rt2x00dev, offset, &reg);
  863. rt2x00_set_field32(&reg, field,
  864. (crypto->cmd == SET_KEY) * crypto->cipher);
  865. rt2800_register_write(rt2x00dev, offset, reg);
  866. /*
  867. * Update WCID information
  868. */
  869. rt2800_config_wcid_attr(rt2x00dev, crypto, key);
  870. return 0;
  871. }
  872. EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
  873. int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
  874. struct rt2x00lib_crypto *crypto,
  875. struct ieee80211_key_conf *key)
  876. {
  877. struct hw_key_entry key_entry;
  878. u32 offset;
  879. if (crypto->cmd == SET_KEY) {
  880. /*
  881. * 1 pairwise key is possible per AID, this means that the AID
  882. * equals our hw_key_idx. Make sure the WCID starts _after_ the
  883. * last possible shared key entry.
  884. */
  885. if (crypto->aid > (256 - 32))
  886. return -ENOSPC;
  887. key->hw_key_idx = 32 + crypto->aid;
  888. memcpy(key_entry.key, crypto->key,
  889. sizeof(key_entry.key));
  890. memcpy(key_entry.tx_mic, crypto->tx_mic,
  891. sizeof(key_entry.tx_mic));
  892. memcpy(key_entry.rx_mic, crypto->rx_mic,
  893. sizeof(key_entry.rx_mic));
  894. offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
  895. rt2800_register_multiwrite(rt2x00dev, offset,
  896. &key_entry, sizeof(key_entry));
  897. }
  898. /*
  899. * Update WCID information
  900. */
  901. rt2800_config_wcid_attr(rt2x00dev, crypto, key);
  902. return 0;
  903. }
  904. EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
  905. void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
  906. const unsigned int filter_flags)
  907. {
  908. u32 reg;
  909. /*
  910. * Start configuration steps.
  911. * Note that the version error will always be dropped
  912. * and broadcast frames will always be accepted since
  913. * there is no filter for it at this time.
  914. */
  915. rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
  916. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
  917. !(filter_flags & FIF_FCSFAIL));
  918. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
  919. !(filter_flags & FIF_PLCPFAIL));
  920. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
  921. !(filter_flags & FIF_PROMISC_IN_BSS));
  922. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
  923. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
  924. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
  925. !(filter_flags & FIF_ALLMULTI));
  926. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
  927. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
  928. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
  929. !(filter_flags & FIF_CONTROL));
  930. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
  931. !(filter_flags & FIF_CONTROL));
  932. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
  933. !(filter_flags & FIF_CONTROL));
  934. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
  935. !(filter_flags & FIF_CONTROL));
  936. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
  937. !(filter_flags & FIF_CONTROL));
  938. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
  939. !(filter_flags & FIF_PSPOLL));
  940. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 1);
  941. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR, 0);
  942. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
  943. !(filter_flags & FIF_CONTROL));
  944. rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
  945. }
  946. EXPORT_SYMBOL_GPL(rt2800_config_filter);
  947. void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
  948. struct rt2x00intf_conf *conf, const unsigned int flags)
  949. {
  950. u32 reg;
  951. if (flags & CONFIG_UPDATE_TYPE) {
  952. /*
  953. * Clear current synchronisation setup.
  954. */
  955. rt2800_clear_beacon(rt2x00dev,
  956. HW_BEACON_OFFSET(intf->beacon->entry_idx));
  957. /*
  958. * Enable synchronisation.
  959. */
  960. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  961. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
  962. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
  963. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE,
  964. (conf->sync == TSF_SYNC_ADHOC ||
  965. conf->sync == TSF_SYNC_AP_NONE));
  966. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  967. /*
  968. * Enable pre tbtt interrupt for beaconing modes
  969. */
  970. rt2800_register_read(rt2x00dev, INT_TIMER_EN, &reg);
  971. rt2x00_set_field32(&reg, INT_TIMER_EN_PRE_TBTT_TIMER,
  972. (conf->sync == TSF_SYNC_AP_NONE));
  973. rt2800_register_write(rt2x00dev, INT_TIMER_EN, reg);
  974. }
  975. if (flags & CONFIG_UPDATE_MAC) {
  976. reg = le32_to_cpu(conf->mac[1]);
  977. rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
  978. conf->mac[1] = cpu_to_le32(reg);
  979. rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
  980. conf->mac, sizeof(conf->mac));
  981. }
  982. if (flags & CONFIG_UPDATE_BSSID) {
  983. reg = le32_to_cpu(conf->bssid[1]);
  984. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 3);
  985. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 7);
  986. conf->bssid[1] = cpu_to_le32(reg);
  987. rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
  988. conf->bssid, sizeof(conf->bssid));
  989. }
  990. }
  991. EXPORT_SYMBOL_GPL(rt2800_config_intf);
  992. void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp)
  993. {
  994. u32 reg;
  995. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  996. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
  997. !!erp->short_preamble);
  998. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
  999. !!erp->short_preamble);
  1000. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  1001. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  1002. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
  1003. erp->cts_protection ? 2 : 0);
  1004. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  1005. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
  1006. erp->basic_rates);
  1007. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  1008. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  1009. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, erp->slot_time);
  1010. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  1011. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  1012. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
  1013. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  1014. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1015. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
  1016. erp->beacon_int * 16);
  1017. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1018. }
  1019. EXPORT_SYMBOL_GPL(rt2800_config_erp);
  1020. void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
  1021. {
  1022. u8 r1;
  1023. u8 r3;
  1024. rt2800_bbp_read(rt2x00dev, 1, &r1);
  1025. rt2800_bbp_read(rt2x00dev, 3, &r3);
  1026. /*
  1027. * Configure the TX antenna.
  1028. */
  1029. switch ((int)ant->tx) {
  1030. case 1:
  1031. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  1032. break;
  1033. case 2:
  1034. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
  1035. break;
  1036. case 3:
  1037. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  1038. break;
  1039. }
  1040. /*
  1041. * Configure the RX antenna.
  1042. */
  1043. switch ((int)ant->rx) {
  1044. case 1:
  1045. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
  1046. break;
  1047. case 2:
  1048. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
  1049. break;
  1050. case 3:
  1051. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
  1052. break;
  1053. }
  1054. rt2800_bbp_write(rt2x00dev, 3, r3);
  1055. rt2800_bbp_write(rt2x00dev, 1, r1);
  1056. }
  1057. EXPORT_SYMBOL_GPL(rt2800_config_ant);
  1058. static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
  1059. struct rt2x00lib_conf *libconf)
  1060. {
  1061. u16 eeprom;
  1062. short lna_gain;
  1063. if (libconf->rf.channel <= 14) {
  1064. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  1065. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
  1066. } else if (libconf->rf.channel <= 64) {
  1067. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  1068. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
  1069. } else if (libconf->rf.channel <= 128) {
  1070. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  1071. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
  1072. } else {
  1073. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  1074. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
  1075. }
  1076. rt2x00dev->lna_gain = lna_gain;
  1077. }
  1078. static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
  1079. struct ieee80211_conf *conf,
  1080. struct rf_channel *rf,
  1081. struct channel_info *info)
  1082. {
  1083. rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
  1084. if (rt2x00dev->default_ant.tx == 1)
  1085. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
  1086. if (rt2x00dev->default_ant.rx == 1) {
  1087. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
  1088. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1089. } else if (rt2x00dev->default_ant.rx == 2)
  1090. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1091. if (rf->channel > 14) {
  1092. /*
  1093. * When TX power is below 0, we should increase it by 7 to
  1094. * make it a positive value (Minumum value is -7).
  1095. * However this means that values between 0 and 7 have
  1096. * double meaning, and we should set a 7DBm boost flag.
  1097. */
  1098. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
  1099. (info->default_power1 >= 0));
  1100. if (info->default_power1 < 0)
  1101. info->default_power1 += 7;
  1102. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A, info->default_power1);
  1103. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
  1104. (info->default_power2 >= 0));
  1105. if (info->default_power2 < 0)
  1106. info->default_power2 += 7;
  1107. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A, info->default_power2);
  1108. } else {
  1109. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G, info->default_power1);
  1110. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G, info->default_power2);
  1111. }
  1112. rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
  1113. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1114. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1115. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1116. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1117. udelay(200);
  1118. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1119. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1120. rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
  1121. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1122. udelay(200);
  1123. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1124. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1125. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1126. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1127. }
  1128. static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
  1129. struct ieee80211_conf *conf,
  1130. struct rf_channel *rf,
  1131. struct channel_info *info)
  1132. {
  1133. u8 rfcsr;
  1134. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  1135. rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
  1136. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  1137. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  1138. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1139. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  1140. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER, info->default_power1);
  1141. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  1142. rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
  1143. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER, info->default_power2);
  1144. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  1145. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  1146. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  1147. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  1148. rt2800_rfcsr_write(rt2x00dev, 24,
  1149. rt2x00dev->calibration[conf_is_ht40(conf)]);
  1150. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1151. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  1152. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1153. }
  1154. static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
  1155. struct ieee80211_conf *conf,
  1156. struct rf_channel *rf,
  1157. struct channel_info *info)
  1158. {
  1159. u32 reg;
  1160. unsigned int tx_pin;
  1161. u8 bbp;
  1162. if (rf->channel <= 14) {
  1163. info->default_power1 = TXPOWER_G_TO_DEV(info->default_power1);
  1164. info->default_power2 = TXPOWER_G_TO_DEV(info->default_power2);
  1165. } else {
  1166. info->default_power1 = TXPOWER_A_TO_DEV(info->default_power1);
  1167. info->default_power2 = TXPOWER_A_TO_DEV(info->default_power2);
  1168. }
  1169. if (rt2x00_rf(rt2x00dev, RF2020) ||
  1170. rt2x00_rf(rt2x00dev, RF3020) ||
  1171. rt2x00_rf(rt2x00dev, RF3021) ||
  1172. rt2x00_rf(rt2x00dev, RF3022) ||
  1173. rt2x00_rf(rt2x00dev, RF3052))
  1174. rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
  1175. else
  1176. rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
  1177. /*
  1178. * Change BBP settings
  1179. */
  1180. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  1181. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  1182. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  1183. rt2800_bbp_write(rt2x00dev, 86, 0);
  1184. if (rf->channel <= 14) {
  1185. if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
  1186. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  1187. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  1188. } else {
  1189. rt2800_bbp_write(rt2x00dev, 82, 0x84);
  1190. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  1191. }
  1192. } else {
  1193. rt2800_bbp_write(rt2x00dev, 82, 0xf2);
  1194. if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags))
  1195. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  1196. else
  1197. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  1198. }
  1199. rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
  1200. rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
  1201. rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
  1202. rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
  1203. rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
  1204. tx_pin = 0;
  1205. /* Turn on unused PA or LNA when not using 1T or 1R */
  1206. if (rt2x00dev->default_ant.tx != 1) {
  1207. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
  1208. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
  1209. }
  1210. /* Turn on unused PA or LNA when not using 1T or 1R */
  1211. if (rt2x00dev->default_ant.rx != 1) {
  1212. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
  1213. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
  1214. }
  1215. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
  1216. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
  1217. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
  1218. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
  1219. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, rf->channel <= 14);
  1220. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
  1221. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  1222. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  1223. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
  1224. rt2800_bbp_write(rt2x00dev, 4, bbp);
  1225. rt2800_bbp_read(rt2x00dev, 3, &bbp);
  1226. rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
  1227. rt2800_bbp_write(rt2x00dev, 3, bbp);
  1228. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  1229. if (conf_is_ht40(conf)) {
  1230. rt2800_bbp_write(rt2x00dev, 69, 0x1a);
  1231. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  1232. rt2800_bbp_write(rt2x00dev, 73, 0x16);
  1233. } else {
  1234. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  1235. rt2800_bbp_write(rt2x00dev, 70, 0x08);
  1236. rt2800_bbp_write(rt2x00dev, 73, 0x11);
  1237. }
  1238. }
  1239. msleep(1);
  1240. }
  1241. static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
  1242. const int max_txpower)
  1243. {
  1244. u8 txpower;
  1245. u8 max_value = (u8)max_txpower;
  1246. u16 eeprom;
  1247. int i;
  1248. u32 reg;
  1249. u8 r1;
  1250. u32 offset;
  1251. /*
  1252. * set to normal tx power mode: +/- 0dBm
  1253. */
  1254. rt2800_bbp_read(rt2x00dev, 1, &r1);
  1255. rt2x00_set_field8(&r1, BBP1_TX_POWER, 0);
  1256. rt2800_bbp_write(rt2x00dev, 1, r1);
  1257. /*
  1258. * The eeprom contains the tx power values for each rate. These
  1259. * values map to 100% tx power. Each 16bit word contains four tx
  1260. * power values and the order is the same as used in the TX_PWR_CFG
  1261. * registers.
  1262. */
  1263. offset = TX_PWR_CFG_0;
  1264. for (i = 0; i < EEPROM_TXPOWER_BYRATE_SIZE; i += 2) {
  1265. /* just to be safe */
  1266. if (offset > TX_PWR_CFG_4)
  1267. break;
  1268. rt2800_register_read(rt2x00dev, offset, &reg);
  1269. /* read the next four txpower values */
  1270. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i,
  1271. &eeprom);
  1272. /* TX_PWR_CFG_0: 1MBS, TX_PWR_CFG_1: 24MBS,
  1273. * TX_PWR_CFG_2: MCS4, TX_PWR_CFG_3: MCS12,
  1274. * TX_PWR_CFG_4: unknown */
  1275. txpower = rt2x00_get_field16(eeprom,
  1276. EEPROM_TXPOWER_BYRATE_RATE0);
  1277. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE0,
  1278. min(txpower, max_value));
  1279. /* TX_PWR_CFG_0: 2MBS, TX_PWR_CFG_1: 36MBS,
  1280. * TX_PWR_CFG_2: MCS5, TX_PWR_CFG_3: MCS13,
  1281. * TX_PWR_CFG_4: unknown */
  1282. txpower = rt2x00_get_field16(eeprom,
  1283. EEPROM_TXPOWER_BYRATE_RATE1);
  1284. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE1,
  1285. min(txpower, max_value));
  1286. /* TX_PWR_CFG_0: 55MBS, TX_PWR_CFG_1: 48MBS,
  1287. * TX_PWR_CFG_2: MCS6, TX_PWR_CFG_3: MCS14,
  1288. * TX_PWR_CFG_4: unknown */
  1289. txpower = rt2x00_get_field16(eeprom,
  1290. EEPROM_TXPOWER_BYRATE_RATE2);
  1291. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE2,
  1292. min(txpower, max_value));
  1293. /* TX_PWR_CFG_0: 11MBS, TX_PWR_CFG_1: 54MBS,
  1294. * TX_PWR_CFG_2: MCS7, TX_PWR_CFG_3: MCS15,
  1295. * TX_PWR_CFG_4: unknown */
  1296. txpower = rt2x00_get_field16(eeprom,
  1297. EEPROM_TXPOWER_BYRATE_RATE3);
  1298. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE3,
  1299. min(txpower, max_value));
  1300. /* read the next four txpower values */
  1301. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i + 1,
  1302. &eeprom);
  1303. /* TX_PWR_CFG_0: 6MBS, TX_PWR_CFG_1: MCS0,
  1304. * TX_PWR_CFG_2: MCS8, TX_PWR_CFG_3: unknown,
  1305. * TX_PWR_CFG_4: unknown */
  1306. txpower = rt2x00_get_field16(eeprom,
  1307. EEPROM_TXPOWER_BYRATE_RATE0);
  1308. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE4,
  1309. min(txpower, max_value));
  1310. /* TX_PWR_CFG_0: 9MBS, TX_PWR_CFG_1: MCS1,
  1311. * TX_PWR_CFG_2: MCS9, TX_PWR_CFG_3: unknown,
  1312. * TX_PWR_CFG_4: unknown */
  1313. txpower = rt2x00_get_field16(eeprom,
  1314. EEPROM_TXPOWER_BYRATE_RATE1);
  1315. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE5,
  1316. min(txpower, max_value));
  1317. /* TX_PWR_CFG_0: 12MBS, TX_PWR_CFG_1: MCS2,
  1318. * TX_PWR_CFG_2: MCS10, TX_PWR_CFG_3: unknown,
  1319. * TX_PWR_CFG_4: unknown */
  1320. txpower = rt2x00_get_field16(eeprom,
  1321. EEPROM_TXPOWER_BYRATE_RATE2);
  1322. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE6,
  1323. min(txpower, max_value));
  1324. /* TX_PWR_CFG_0: 18MBS, TX_PWR_CFG_1: MCS3,
  1325. * TX_PWR_CFG_2: MCS11, TX_PWR_CFG_3: unknown,
  1326. * TX_PWR_CFG_4: unknown */
  1327. txpower = rt2x00_get_field16(eeprom,
  1328. EEPROM_TXPOWER_BYRATE_RATE3);
  1329. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE7,
  1330. min(txpower, max_value));
  1331. rt2800_register_write(rt2x00dev, offset, reg);
  1332. /* next TX_PWR_CFG register */
  1333. offset += 4;
  1334. }
  1335. }
  1336. static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  1337. struct rt2x00lib_conf *libconf)
  1338. {
  1339. u32 reg;
  1340. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  1341. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
  1342. libconf->conf->short_frame_max_tx_count);
  1343. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
  1344. libconf->conf->long_frame_max_tx_count);
  1345. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  1346. }
  1347. static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
  1348. struct rt2x00lib_conf *libconf)
  1349. {
  1350. enum dev_state state =
  1351. (libconf->conf->flags & IEEE80211_CONF_PS) ?
  1352. STATE_SLEEP : STATE_AWAKE;
  1353. u32 reg;
  1354. if (state == STATE_SLEEP) {
  1355. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
  1356. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  1357. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
  1358. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
  1359. libconf->conf->listen_interval - 1);
  1360. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
  1361. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  1362. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  1363. } else {
  1364. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  1365. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
  1366. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
  1367. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
  1368. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  1369. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  1370. }
  1371. }
  1372. void rt2800_config(struct rt2x00_dev *rt2x00dev,
  1373. struct rt2x00lib_conf *libconf,
  1374. const unsigned int flags)
  1375. {
  1376. /* Always recalculate LNA gain before changing configuration */
  1377. rt2800_config_lna_gain(rt2x00dev, libconf);
  1378. if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
  1379. rt2800_config_channel(rt2x00dev, libconf->conf,
  1380. &libconf->rf, &libconf->channel);
  1381. if (flags & IEEE80211_CONF_CHANGE_POWER)
  1382. rt2800_config_txpower(rt2x00dev, libconf->conf->power_level);
  1383. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  1384. rt2800_config_retry_limit(rt2x00dev, libconf);
  1385. if (flags & IEEE80211_CONF_CHANGE_PS)
  1386. rt2800_config_ps(rt2x00dev, libconf);
  1387. }
  1388. EXPORT_SYMBOL_GPL(rt2800_config);
  1389. /*
  1390. * Link tuning
  1391. */
  1392. void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  1393. {
  1394. u32 reg;
  1395. /*
  1396. * Update FCS error count from register.
  1397. */
  1398. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  1399. qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
  1400. }
  1401. EXPORT_SYMBOL_GPL(rt2800_link_stats);
  1402. static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
  1403. {
  1404. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  1405. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1406. rt2x00_rt(rt2x00dev, RT3071) ||
  1407. rt2x00_rt(rt2x00dev, RT3090) ||
  1408. rt2x00_rt(rt2x00dev, RT3390))
  1409. return 0x1c + (2 * rt2x00dev->lna_gain);
  1410. else
  1411. return 0x2e + rt2x00dev->lna_gain;
  1412. }
  1413. if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  1414. return 0x32 + (rt2x00dev->lna_gain * 5) / 3;
  1415. else
  1416. return 0x3a + (rt2x00dev->lna_gain * 5) / 3;
  1417. }
  1418. static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
  1419. struct link_qual *qual, u8 vgc_level)
  1420. {
  1421. if (qual->vgc_level != vgc_level) {
  1422. rt2800_bbp_write(rt2x00dev, 66, vgc_level);
  1423. qual->vgc_level = vgc_level;
  1424. qual->vgc_level_reg = vgc_level;
  1425. }
  1426. }
  1427. void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  1428. {
  1429. rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
  1430. }
  1431. EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
  1432. void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
  1433. const u32 count)
  1434. {
  1435. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
  1436. return;
  1437. /*
  1438. * When RSSI is better then -80 increase VGC level with 0x10
  1439. */
  1440. rt2800_set_vgc(rt2x00dev, qual,
  1441. rt2800_get_default_vgc(rt2x00dev) +
  1442. ((qual->rssi > -80) * 0x10));
  1443. }
  1444. EXPORT_SYMBOL_GPL(rt2800_link_tuner);
  1445. /*
  1446. * Initialization functions.
  1447. */
  1448. static int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
  1449. {
  1450. u32 reg;
  1451. u16 eeprom;
  1452. unsigned int i;
  1453. int ret;
  1454. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  1455. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  1456. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  1457. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  1458. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  1459. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  1460. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  1461. ret = rt2800_drv_init_registers(rt2x00dev);
  1462. if (ret)
  1463. return ret;
  1464. rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
  1465. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
  1466. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
  1467. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
  1468. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
  1469. rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
  1470. rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
  1471. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
  1472. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
  1473. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
  1474. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
  1475. rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
  1476. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
  1477. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  1478. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
  1479. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1480. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 1600);
  1481. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
  1482. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
  1483. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
  1484. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  1485. rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
  1486. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1487. rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
  1488. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  1489. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
  1490. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
  1491. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  1492. if (rt2x00_rt(rt2x00dev, RT3071) ||
  1493. rt2x00_rt(rt2x00dev, RT3090) ||
  1494. rt2x00_rt(rt2x00dev, RT3390)) {
  1495. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  1496. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  1497. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  1498. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  1499. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  1500. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  1501. if (rt2x00_get_field16(eeprom, EEPROM_NIC_DAC_TEST))
  1502. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  1503. 0x0000002c);
  1504. else
  1505. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  1506. 0x0000000f);
  1507. } else {
  1508. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  1509. }
  1510. } else if (rt2x00_rt(rt2x00dev, RT3070)) {
  1511. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  1512. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  1513. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  1514. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
  1515. } else {
  1516. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  1517. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  1518. }
  1519. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  1520. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  1521. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  1522. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000001f);
  1523. } else {
  1524. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
  1525. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  1526. }
  1527. rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
  1528. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
  1529. rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
  1530. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
  1531. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
  1532. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
  1533. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
  1534. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
  1535. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
  1536. rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
  1537. rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
  1538. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
  1539. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
  1540. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
  1541. rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
  1542. rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
  1543. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
  1544. if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
  1545. rt2x00_rt(rt2x00dev, RT2883) ||
  1546. rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E))
  1547. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
  1548. else
  1549. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
  1550. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
  1551. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
  1552. rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
  1553. rt2800_register_read(rt2x00dev, LED_CFG, &reg);
  1554. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
  1555. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
  1556. rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
  1557. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
  1558. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
  1559. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
  1560. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
  1561. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  1562. rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
  1563. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  1564. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 15);
  1565. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 31);
  1566. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
  1567. rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
  1568. rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
  1569. rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
  1570. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  1571. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  1572. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
  1573. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
  1574. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
  1575. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
  1576. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 1);
  1577. rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
  1578. rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
  1579. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  1580. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  1581. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
  1582. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
  1583. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV, 1);
  1584. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1585. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1586. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1587. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1588. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1589. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1590. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
  1591. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  1592. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  1593. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
  1594. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
  1595. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV, 1);
  1596. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1597. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1598. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1599. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1600. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1601. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1602. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
  1603. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  1604. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  1605. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
  1606. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
  1607. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV, 1);
  1608. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1609. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1610. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1611. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1612. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1613. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1614. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
  1615. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  1616. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  1617. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
  1618. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL,
  1619. !rt2x00_is_usb(rt2x00dev));
  1620. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV, 1);
  1621. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1622. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1623. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1624. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  1625. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1626. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  1627. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
  1628. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  1629. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  1630. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
  1631. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
  1632. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV, 1);
  1633. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1634. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1635. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1636. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1637. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1638. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1639. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
  1640. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  1641. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  1642. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
  1643. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
  1644. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV, 1);
  1645. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1646. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1647. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1648. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  1649. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1650. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  1651. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
  1652. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  1653. if (rt2x00_is_usb(rt2x00dev)) {
  1654. rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
  1655. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  1656. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  1657. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  1658. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  1659. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  1660. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
  1661. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
  1662. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
  1663. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
  1664. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
  1665. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  1666. }
  1667. rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, 0x0000583f);
  1668. rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, 0x00000002);
  1669. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  1670. rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
  1671. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
  1672. IEEE80211_MAX_RTS_THRESHOLD);
  1673. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
  1674. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  1675. rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
  1676. /*
  1677. * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
  1678. * time should be set to 16. However, the original Ralink driver uses
  1679. * 16 for both and indeed using a value of 10 for CCK SIFS results in
  1680. * connection problems with 11g + CTS protection. Hence, use the same
  1681. * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
  1682. */
  1683. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  1684. rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
  1685. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
  1686. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
  1687. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
  1688. rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
  1689. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  1690. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
  1691. /*
  1692. * ASIC will keep garbage value after boot, clear encryption keys.
  1693. */
  1694. for (i = 0; i < 4; i++)
  1695. rt2800_register_write(rt2x00dev,
  1696. SHARED_KEY_MODE_ENTRY(i), 0);
  1697. for (i = 0; i < 256; i++) {
  1698. u32 wcid[2] = { 0xffffffff, 0x00ffffff };
  1699. rt2800_register_multiwrite(rt2x00dev, MAC_WCID_ENTRY(i),
  1700. wcid, sizeof(wcid));
  1701. rt2800_register_write(rt2x00dev, MAC_WCID_ATTR_ENTRY(i), 1);
  1702. rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
  1703. }
  1704. /*
  1705. * Clear all beacons
  1706. */
  1707. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE0);
  1708. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE1);
  1709. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE2);
  1710. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE3);
  1711. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE4);
  1712. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE5);
  1713. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE6);
  1714. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE7);
  1715. if (rt2x00_is_usb(rt2x00dev)) {
  1716. rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
  1717. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 30);
  1718. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  1719. }
  1720. rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
  1721. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
  1722. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
  1723. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
  1724. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
  1725. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
  1726. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
  1727. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
  1728. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
  1729. rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
  1730. rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
  1731. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
  1732. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
  1733. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
  1734. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
  1735. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
  1736. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
  1737. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
  1738. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
  1739. rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
  1740. rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
  1741. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
  1742. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
  1743. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
  1744. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
  1745. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
  1746. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
  1747. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
  1748. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
  1749. rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
  1750. rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
  1751. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
  1752. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
  1753. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
  1754. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
  1755. rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
  1756. /*
  1757. * We must clear the error counters.
  1758. * These registers are cleared on read,
  1759. * so we may pass a useless variable to store the value.
  1760. */
  1761. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  1762. rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
  1763. rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
  1764. rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
  1765. rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
  1766. rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
  1767. /*
  1768. * Setup leadtime for pre tbtt interrupt to 6ms
  1769. */
  1770. rt2800_register_read(rt2x00dev, INT_TIMER_CFG, &reg);
  1771. rt2x00_set_field32(&reg, INT_TIMER_CFG_PRE_TBTT_TIMER, 6 << 4);
  1772. rt2800_register_write(rt2x00dev, INT_TIMER_CFG, reg);
  1773. return 0;
  1774. }
  1775. static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
  1776. {
  1777. unsigned int i;
  1778. u32 reg;
  1779. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1780. rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
  1781. if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
  1782. return 0;
  1783. udelay(REGISTER_BUSY_DELAY);
  1784. }
  1785. ERROR(rt2x00dev, "BBP/RF register access failed, aborting.\n");
  1786. return -EACCES;
  1787. }
  1788. static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  1789. {
  1790. unsigned int i;
  1791. u8 value;
  1792. /*
  1793. * BBP was enabled after firmware was loaded,
  1794. * but we need to reactivate it now.
  1795. */
  1796. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  1797. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  1798. msleep(1);
  1799. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1800. rt2800_bbp_read(rt2x00dev, 0, &value);
  1801. if ((value != 0xff) && (value != 0x00))
  1802. return 0;
  1803. udelay(REGISTER_BUSY_DELAY);
  1804. }
  1805. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  1806. return -EACCES;
  1807. }
  1808. static int rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
  1809. {
  1810. unsigned int i;
  1811. u16 eeprom;
  1812. u8 reg_id;
  1813. u8 value;
  1814. if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev) ||
  1815. rt2800_wait_bbp_ready(rt2x00dev)))
  1816. return -EACCES;
  1817. if (rt2800_is_305x_soc(rt2x00dev))
  1818. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  1819. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  1820. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  1821. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  1822. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  1823. rt2800_bbp_write(rt2x00dev, 73, 0x12);
  1824. } else {
  1825. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  1826. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  1827. }
  1828. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  1829. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1830. rt2x00_rt(rt2x00dev, RT3071) ||
  1831. rt2x00_rt(rt2x00dev, RT3090) ||
  1832. rt2x00_rt(rt2x00dev, RT3390)) {
  1833. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  1834. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  1835. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  1836. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  1837. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  1838. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  1839. } else {
  1840. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  1841. }
  1842. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  1843. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  1844. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D))
  1845. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  1846. else
  1847. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  1848. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  1849. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  1850. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  1851. if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
  1852. rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
  1853. rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E) ||
  1854. rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E) ||
  1855. rt2800_is_305x_soc(rt2x00dev))
  1856. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  1857. else
  1858. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  1859. if (rt2800_is_305x_soc(rt2x00dev))
  1860. rt2800_bbp_write(rt2x00dev, 105, 0x01);
  1861. else
  1862. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  1863. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  1864. if (rt2x00_rt(rt2x00dev, RT3071) ||
  1865. rt2x00_rt(rt2x00dev, RT3090) ||
  1866. rt2x00_rt(rt2x00dev, RT3390)) {
  1867. rt2800_bbp_read(rt2x00dev, 138, &value);
  1868. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1869. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) == 1)
  1870. value |= 0x20;
  1871. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) == 1)
  1872. value &= ~0x02;
  1873. rt2800_bbp_write(rt2x00dev, 138, value);
  1874. }
  1875. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  1876. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  1877. if (eeprom != 0xffff && eeprom != 0x0000) {
  1878. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  1879. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  1880. rt2800_bbp_write(rt2x00dev, reg_id, value);
  1881. }
  1882. }
  1883. return 0;
  1884. }
  1885. static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev,
  1886. bool bw40, u8 rfcsr24, u8 filter_target)
  1887. {
  1888. unsigned int i;
  1889. u8 bbp;
  1890. u8 rfcsr;
  1891. u8 passband;
  1892. u8 stopband;
  1893. u8 overtuned = 0;
  1894. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  1895. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  1896. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
  1897. rt2800_bbp_write(rt2x00dev, 4, bbp);
  1898. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  1899. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
  1900. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  1901. /*
  1902. * Set power & frequency of passband test tone
  1903. */
  1904. rt2800_bbp_write(rt2x00dev, 24, 0);
  1905. for (i = 0; i < 100; i++) {
  1906. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  1907. msleep(1);
  1908. rt2800_bbp_read(rt2x00dev, 55, &passband);
  1909. if (passband)
  1910. break;
  1911. }
  1912. /*
  1913. * Set power & frequency of stopband test tone
  1914. */
  1915. rt2800_bbp_write(rt2x00dev, 24, 0x06);
  1916. for (i = 0; i < 100; i++) {
  1917. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  1918. msleep(1);
  1919. rt2800_bbp_read(rt2x00dev, 55, &stopband);
  1920. if ((passband - stopband) <= filter_target) {
  1921. rfcsr24++;
  1922. overtuned += ((passband - stopband) == filter_target);
  1923. } else
  1924. break;
  1925. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  1926. }
  1927. rfcsr24 -= !!overtuned;
  1928. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  1929. return rfcsr24;
  1930. }
  1931. static int rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
  1932. {
  1933. u8 rfcsr;
  1934. u8 bbp;
  1935. u32 reg;
  1936. u16 eeprom;
  1937. if (!rt2x00_rt(rt2x00dev, RT3070) &&
  1938. !rt2x00_rt(rt2x00dev, RT3071) &&
  1939. !rt2x00_rt(rt2x00dev, RT3090) &&
  1940. !rt2x00_rt(rt2x00dev, RT3390) &&
  1941. !rt2800_is_305x_soc(rt2x00dev))
  1942. return 0;
  1943. /*
  1944. * Init RF calibration.
  1945. */
  1946. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  1947. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1948. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1949. msleep(1);
  1950. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  1951. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1952. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1953. rt2x00_rt(rt2x00dev, RT3071) ||
  1954. rt2x00_rt(rt2x00dev, RT3090)) {
  1955. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  1956. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  1957. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  1958. rt2800_rfcsr_write(rt2x00dev, 7, 0x70);
  1959. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  1960. rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
  1961. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  1962. rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
  1963. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  1964. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  1965. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  1966. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  1967. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  1968. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  1969. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  1970. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  1971. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  1972. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1973. rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
  1974. } else if (rt2x00_rt(rt2x00dev, RT3390)) {
  1975. rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
  1976. rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
  1977. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  1978. rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
  1979. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  1980. rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
  1981. rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
  1982. rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
  1983. rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
  1984. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  1985. rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
  1986. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  1987. rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
  1988. rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
  1989. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  1990. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  1991. rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
  1992. rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
  1993. rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
  1994. rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
  1995. rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
  1996. rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
  1997. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  1998. rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
  1999. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  2000. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  2001. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  2002. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  2003. rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
  2004. rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
  2005. rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
  2006. rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
  2007. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  2008. rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
  2009. rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
  2010. rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
  2011. rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
  2012. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  2013. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  2014. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  2015. rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
  2016. rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
  2017. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  2018. rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
  2019. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  2020. rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
  2021. rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
  2022. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  2023. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  2024. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  2025. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  2026. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  2027. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  2028. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  2029. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  2030. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  2031. rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
  2032. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  2033. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  2034. rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
  2035. rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
  2036. rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
  2037. rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
  2038. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  2039. rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
  2040. return 0;
  2041. }
  2042. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  2043. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  2044. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  2045. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  2046. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  2047. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  2048. rt2x00_rt(rt2x00dev, RT3090)) {
  2049. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  2050. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  2051. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  2052. rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
  2053. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  2054. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  2055. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  2056. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
  2057. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  2058. if (rt2x00_get_field16(eeprom, EEPROM_NIC_DAC_TEST))
  2059. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  2060. else
  2061. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  2062. }
  2063. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  2064. } else if (rt2x00_rt(rt2x00dev, RT3390)) {
  2065. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  2066. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  2067. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  2068. }
  2069. /*
  2070. * Set RX Filter calibration for 20MHz and 40MHz
  2071. */
  2072. if (rt2x00_rt(rt2x00dev, RT3070)) {
  2073. rt2x00dev->calibration[0] =
  2074. rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x16);
  2075. rt2x00dev->calibration[1] =
  2076. rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x19);
  2077. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  2078. rt2x00_rt(rt2x00dev, RT3090) ||
  2079. rt2x00_rt(rt2x00dev, RT3390)) {
  2080. rt2x00dev->calibration[0] =
  2081. rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x13);
  2082. rt2x00dev->calibration[1] =
  2083. rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x15);
  2084. }
  2085. /*
  2086. * Set back to initial state
  2087. */
  2088. rt2800_bbp_write(rt2x00dev, 24, 0);
  2089. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  2090. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
  2091. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  2092. /*
  2093. * set BBP back to BW20
  2094. */
  2095. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  2096. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
  2097. rt2800_bbp_write(rt2x00dev, 4, bbp);
  2098. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
  2099. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  2100. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  2101. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
  2102. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  2103. rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
  2104. rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
  2105. rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
  2106. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  2107. rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
  2108. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  2109. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  2110. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  2111. if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags))
  2112. rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
  2113. }
  2114. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &eeprom);
  2115. if (rt2x00_get_field16(eeprom, EEPROM_TXMIXER_GAIN_BG_VAL) >= 1)
  2116. rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
  2117. rt2x00_get_field16(eeprom,
  2118. EEPROM_TXMIXER_GAIN_BG_VAL));
  2119. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  2120. if (rt2x00_rt(rt2x00dev, RT3090)) {
  2121. rt2800_bbp_read(rt2x00dev, 138, &bbp);
  2122. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  2123. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) == 1)
  2124. rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
  2125. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) == 1)
  2126. rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
  2127. rt2800_bbp_write(rt2x00dev, 138, bbp);
  2128. }
  2129. if (rt2x00_rt(rt2x00dev, RT3071) ||
  2130. rt2x00_rt(rt2x00dev, RT3090) ||
  2131. rt2x00_rt(rt2x00dev, RT3390)) {
  2132. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  2133. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  2134. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  2135. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  2136. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  2137. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  2138. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2139. rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
  2140. rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
  2141. rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
  2142. rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
  2143. rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
  2144. rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
  2145. rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
  2146. rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
  2147. rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
  2148. }
  2149. if (rt2x00_rt(rt2x00dev, RT3070) || rt2x00_rt(rt2x00dev, RT3071)) {
  2150. rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
  2151. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
  2152. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E))
  2153. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
  2154. else
  2155. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
  2156. rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
  2157. rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
  2158. rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
  2159. rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
  2160. }
  2161. return 0;
  2162. }
  2163. int rt2800_enable_radio(struct rt2x00_dev *rt2x00dev)
  2164. {
  2165. u32 reg;
  2166. u16 word;
  2167. /*
  2168. * Initialize all registers.
  2169. */
  2170. if (unlikely(rt2800_wait_wpdma_ready(rt2x00dev) ||
  2171. rt2800_init_registers(rt2x00dev) ||
  2172. rt2800_init_bbp(rt2x00dev) ||
  2173. rt2800_init_rfcsr(rt2x00dev)))
  2174. return -EIO;
  2175. /*
  2176. * Send signal to firmware during boot time.
  2177. */
  2178. rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
  2179. if (rt2x00_is_usb(rt2x00dev) &&
  2180. (rt2x00_rt(rt2x00dev, RT3070) ||
  2181. rt2x00_rt(rt2x00dev, RT3071) ||
  2182. rt2x00_rt(rt2x00dev, RT3572))) {
  2183. udelay(200);
  2184. rt2800_mcu_request(rt2x00dev, MCU_CURRENT, 0, 0, 0);
  2185. udelay(10);
  2186. }
  2187. /*
  2188. * Enable RX.
  2189. */
  2190. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  2191. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  2192. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  2193. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  2194. udelay(50);
  2195. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  2196. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1);
  2197. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1);
  2198. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 2);
  2199. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  2200. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  2201. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  2202. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  2203. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
  2204. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  2205. /*
  2206. * Initialize LED control
  2207. */
  2208. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED1, &word);
  2209. rt2800_mcu_request(rt2x00dev, MCU_LED_1, 0xff,
  2210. word & 0xff, (word >> 8) & 0xff);
  2211. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED2, &word);
  2212. rt2800_mcu_request(rt2x00dev, MCU_LED_2, 0xff,
  2213. word & 0xff, (word >> 8) & 0xff);
  2214. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED3, &word);
  2215. rt2800_mcu_request(rt2x00dev, MCU_LED_3, 0xff,
  2216. word & 0xff, (word >> 8) & 0xff);
  2217. return 0;
  2218. }
  2219. EXPORT_SYMBOL_GPL(rt2800_enable_radio);
  2220. void rt2800_disable_radio(struct rt2x00_dev *rt2x00dev)
  2221. {
  2222. u32 reg;
  2223. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  2224. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  2225. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  2226. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  2227. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  2228. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  2229. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  2230. /* Wait for DMA, ignore error */
  2231. rt2800_wait_wpdma_ready(rt2x00dev);
  2232. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  2233. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 0);
  2234. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  2235. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  2236. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0);
  2237. rt2800_register_write(rt2x00dev, TX_PIN_CFG, 0);
  2238. }
  2239. EXPORT_SYMBOL_GPL(rt2800_disable_radio);
  2240. int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
  2241. {
  2242. u32 reg;
  2243. rt2800_register_read(rt2x00dev, EFUSE_CTRL, &reg);
  2244. return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
  2245. }
  2246. EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
  2247. static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
  2248. {
  2249. u32 reg;
  2250. mutex_lock(&rt2x00dev->csr_mutex);
  2251. rt2800_register_read_lock(rt2x00dev, EFUSE_CTRL, &reg);
  2252. rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
  2253. rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
  2254. rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
  2255. rt2800_register_write_lock(rt2x00dev, EFUSE_CTRL, reg);
  2256. /* Wait until the EEPROM has been loaded */
  2257. rt2800_regbusy_read(rt2x00dev, EFUSE_CTRL, EFUSE_CTRL_KICK, &reg);
  2258. /* Apparently the data is read from end to start */
  2259. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA3,
  2260. (u32 *)&rt2x00dev->eeprom[i]);
  2261. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA2,
  2262. (u32 *)&rt2x00dev->eeprom[i + 2]);
  2263. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA1,
  2264. (u32 *)&rt2x00dev->eeprom[i + 4]);
  2265. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA0,
  2266. (u32 *)&rt2x00dev->eeprom[i + 6]);
  2267. mutex_unlock(&rt2x00dev->csr_mutex);
  2268. }
  2269. void rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
  2270. {
  2271. unsigned int i;
  2272. for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
  2273. rt2800_efuse_read(rt2x00dev, i);
  2274. }
  2275. EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
  2276. int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  2277. {
  2278. u16 word;
  2279. u8 *mac;
  2280. u8 default_lna_gain;
  2281. /*
  2282. * Start validation of the data that has been read.
  2283. */
  2284. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  2285. if (!is_valid_ether_addr(mac)) {
  2286. random_ether_addr(mac);
  2287. EEPROM(rt2x00dev, "MAC: %pM\n", mac);
  2288. }
  2289. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
  2290. if (word == 0xffff) {
  2291. rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
  2292. rt2x00_set_field16(&word, EEPROM_ANTENNA_TXPATH, 1);
  2293. rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2820);
  2294. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  2295. EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
  2296. } else if (rt2x00_rt(rt2x00dev, RT2860) ||
  2297. rt2x00_rt(rt2x00dev, RT2872)) {
  2298. /*
  2299. * There is a max of 2 RX streams for RT28x0 series
  2300. */
  2301. if (rt2x00_get_field16(word, EEPROM_ANTENNA_RXPATH) > 2)
  2302. rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
  2303. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  2304. }
  2305. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
  2306. if (word == 0xffff) {
  2307. rt2x00_set_field16(&word, EEPROM_NIC_HW_RADIO, 0);
  2308. rt2x00_set_field16(&word, EEPROM_NIC_DYNAMIC_TX_AGC, 0);
  2309. rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_BG, 0);
  2310. rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_A, 0);
  2311. rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
  2312. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_BG, 0);
  2313. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_A, 0);
  2314. rt2x00_set_field16(&word, EEPROM_NIC_WPS_PBC, 0);
  2315. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_BG, 0);
  2316. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_A, 0);
  2317. rt2x00_set_field16(&word, EEPROM_NIC_ANT_DIVERSITY, 0);
  2318. rt2x00_set_field16(&word, EEPROM_NIC_DAC_TEST, 0);
  2319. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
  2320. EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
  2321. }
  2322. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
  2323. if ((word & 0x00ff) == 0x00ff) {
  2324. rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
  2325. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  2326. EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
  2327. }
  2328. if ((word & 0xff00) == 0xff00) {
  2329. rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
  2330. LED_MODE_TXRX_ACTIVITY);
  2331. rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
  2332. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  2333. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED1, 0x5555);
  2334. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED2, 0x2221);
  2335. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED3, 0xa9f8);
  2336. EEPROM(rt2x00dev, "Led Mode: 0x%04x\n", word);
  2337. }
  2338. /*
  2339. * During the LNA validation we are going to use
  2340. * lna0 as correct value. Note that EEPROM_LNA
  2341. * is never validated.
  2342. */
  2343. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
  2344. default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
  2345. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
  2346. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
  2347. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
  2348. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
  2349. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
  2350. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
  2351. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
  2352. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
  2353. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
  2354. if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
  2355. rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
  2356. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
  2357. default_lna_gain);
  2358. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
  2359. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
  2360. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
  2361. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
  2362. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
  2363. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
  2364. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
  2365. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
  2366. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
  2367. rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
  2368. if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
  2369. rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
  2370. rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
  2371. default_lna_gain);
  2372. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
  2373. rt2x00_eeprom_read(rt2x00dev, EEPROM_MAX_TX_POWER, &word);
  2374. if (rt2x00_get_field16(word, EEPROM_MAX_TX_POWER_24GHZ) == 0xff)
  2375. rt2x00_set_field16(&word, EEPROM_MAX_TX_POWER_24GHZ, MAX_G_TXPOWER);
  2376. if (rt2x00_get_field16(word, EEPROM_MAX_TX_POWER_5GHZ) == 0xff)
  2377. rt2x00_set_field16(&word, EEPROM_MAX_TX_POWER_5GHZ, MAX_A_TXPOWER);
  2378. rt2x00_eeprom_write(rt2x00dev, EEPROM_MAX_TX_POWER, word);
  2379. return 0;
  2380. }
  2381. EXPORT_SYMBOL_GPL(rt2800_validate_eeprom);
  2382. int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
  2383. {
  2384. u32 reg;
  2385. u16 value;
  2386. u16 eeprom;
  2387. /*
  2388. * Read EEPROM word for configuration.
  2389. */
  2390. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  2391. /*
  2392. * Identify RF chipset.
  2393. */
  2394. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
  2395. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  2396. rt2x00_set_chip(rt2x00dev, rt2x00_get_field32(reg, MAC_CSR0_CHIPSET),
  2397. value, rt2x00_get_field32(reg, MAC_CSR0_REVISION));
  2398. if (!rt2x00_rt(rt2x00dev, RT2860) &&
  2399. !rt2x00_rt(rt2x00dev, RT2872) &&
  2400. !rt2x00_rt(rt2x00dev, RT2883) &&
  2401. !rt2x00_rt(rt2x00dev, RT3070) &&
  2402. !rt2x00_rt(rt2x00dev, RT3071) &&
  2403. !rt2x00_rt(rt2x00dev, RT3090) &&
  2404. !rt2x00_rt(rt2x00dev, RT3390) &&
  2405. !rt2x00_rt(rt2x00dev, RT3572)) {
  2406. ERROR(rt2x00dev, "Invalid RT chipset detected.\n");
  2407. return -ENODEV;
  2408. }
  2409. if (!rt2x00_rf(rt2x00dev, RF2820) &&
  2410. !rt2x00_rf(rt2x00dev, RF2850) &&
  2411. !rt2x00_rf(rt2x00dev, RF2720) &&
  2412. !rt2x00_rf(rt2x00dev, RF2750) &&
  2413. !rt2x00_rf(rt2x00dev, RF3020) &&
  2414. !rt2x00_rf(rt2x00dev, RF2020) &&
  2415. !rt2x00_rf(rt2x00dev, RF3021) &&
  2416. !rt2x00_rf(rt2x00dev, RF3022) &&
  2417. !rt2x00_rf(rt2x00dev, RF3052)) {
  2418. ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
  2419. return -ENODEV;
  2420. }
  2421. /*
  2422. * Identify default antenna configuration.
  2423. */
  2424. rt2x00dev->default_ant.tx =
  2425. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH);
  2426. rt2x00dev->default_ant.rx =
  2427. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH);
  2428. /*
  2429. * Read frequency offset and RF programming sequence.
  2430. */
  2431. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  2432. rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
  2433. /*
  2434. * Read external LNA informations.
  2435. */
  2436. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  2437. if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_A))
  2438. __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
  2439. if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_BG))
  2440. __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
  2441. /*
  2442. * Detect if this device has an hardware controlled radio.
  2443. */
  2444. if (rt2x00_get_field16(eeprom, EEPROM_NIC_HW_RADIO))
  2445. __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
  2446. /*
  2447. * Store led settings, for correct led behaviour.
  2448. */
  2449. #ifdef CONFIG_RT2X00_LIB_LEDS
  2450. rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  2451. rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
  2452. rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
  2453. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &rt2x00dev->led_mcu_reg);
  2454. #endif /* CONFIG_RT2X00_LIB_LEDS */
  2455. return 0;
  2456. }
  2457. EXPORT_SYMBOL_GPL(rt2800_init_eeprom);
  2458. /*
  2459. * RF value list for rt28xx
  2460. * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
  2461. */
  2462. static const struct rf_channel rf_vals[] = {
  2463. { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
  2464. { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
  2465. { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
  2466. { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
  2467. { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
  2468. { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
  2469. { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
  2470. { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
  2471. { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
  2472. { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
  2473. { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
  2474. { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
  2475. { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
  2476. { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
  2477. /* 802.11 UNI / HyperLan 2 */
  2478. { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
  2479. { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
  2480. { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
  2481. { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
  2482. { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
  2483. { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
  2484. { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
  2485. { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
  2486. { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
  2487. { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
  2488. { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
  2489. { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
  2490. /* 802.11 HyperLan 2 */
  2491. { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
  2492. { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
  2493. { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
  2494. { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
  2495. { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
  2496. { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
  2497. { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
  2498. { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
  2499. { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
  2500. { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
  2501. { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
  2502. { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
  2503. { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
  2504. { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
  2505. { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
  2506. { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
  2507. /* 802.11 UNII */
  2508. { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
  2509. { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
  2510. { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
  2511. { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
  2512. { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
  2513. { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
  2514. { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
  2515. { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
  2516. { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
  2517. { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
  2518. { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
  2519. /* 802.11 Japan */
  2520. { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
  2521. { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
  2522. { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
  2523. { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
  2524. { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
  2525. { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
  2526. { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
  2527. };
  2528. /*
  2529. * RF value list for rt3xxx
  2530. * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052)
  2531. */
  2532. static const struct rf_channel rf_vals_3x[] = {
  2533. {1, 241, 2, 2 },
  2534. {2, 241, 2, 7 },
  2535. {3, 242, 2, 2 },
  2536. {4, 242, 2, 7 },
  2537. {5, 243, 2, 2 },
  2538. {6, 243, 2, 7 },
  2539. {7, 244, 2, 2 },
  2540. {8, 244, 2, 7 },
  2541. {9, 245, 2, 2 },
  2542. {10, 245, 2, 7 },
  2543. {11, 246, 2, 2 },
  2544. {12, 246, 2, 7 },
  2545. {13, 247, 2, 2 },
  2546. {14, 248, 2, 4 },
  2547. /* 802.11 UNI / HyperLan 2 */
  2548. {36, 0x56, 0, 4},
  2549. {38, 0x56, 0, 6},
  2550. {40, 0x56, 0, 8},
  2551. {44, 0x57, 0, 0},
  2552. {46, 0x57, 0, 2},
  2553. {48, 0x57, 0, 4},
  2554. {52, 0x57, 0, 8},
  2555. {54, 0x57, 0, 10},
  2556. {56, 0x58, 0, 0},
  2557. {60, 0x58, 0, 4},
  2558. {62, 0x58, 0, 6},
  2559. {64, 0x58, 0, 8},
  2560. /* 802.11 HyperLan 2 */
  2561. {100, 0x5b, 0, 8},
  2562. {102, 0x5b, 0, 10},
  2563. {104, 0x5c, 0, 0},
  2564. {108, 0x5c, 0, 4},
  2565. {110, 0x5c, 0, 6},
  2566. {112, 0x5c, 0, 8},
  2567. {116, 0x5d, 0, 0},
  2568. {118, 0x5d, 0, 2},
  2569. {120, 0x5d, 0, 4},
  2570. {124, 0x5d, 0, 8},
  2571. {126, 0x5d, 0, 10},
  2572. {128, 0x5e, 0, 0},
  2573. {132, 0x5e, 0, 4},
  2574. {134, 0x5e, 0, 6},
  2575. {136, 0x5e, 0, 8},
  2576. {140, 0x5f, 0, 0},
  2577. /* 802.11 UNII */
  2578. {149, 0x5f, 0, 9},
  2579. {151, 0x5f, 0, 11},
  2580. {153, 0x60, 0, 1},
  2581. {157, 0x60, 0, 5},
  2582. {159, 0x60, 0, 7},
  2583. {161, 0x60, 0, 9},
  2584. {165, 0x61, 0, 1},
  2585. {167, 0x61, 0, 3},
  2586. {169, 0x61, 0, 5},
  2587. {171, 0x61, 0, 7},
  2588. {173, 0x61, 0, 9},
  2589. };
  2590. int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  2591. {
  2592. struct hw_mode_spec *spec = &rt2x00dev->spec;
  2593. struct channel_info *info;
  2594. char *default_power1;
  2595. char *default_power2;
  2596. unsigned int i;
  2597. unsigned short max_power;
  2598. u16 eeprom;
  2599. /*
  2600. * Disable powersaving as default on PCI devices.
  2601. */
  2602. if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
  2603. rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  2604. /*
  2605. * Initialize all hw fields.
  2606. */
  2607. rt2x00dev->hw->flags =
  2608. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  2609. IEEE80211_HW_SIGNAL_DBM |
  2610. IEEE80211_HW_SUPPORTS_PS |
  2611. IEEE80211_HW_PS_NULLFUNC_STACK |
  2612. IEEE80211_HW_AMPDU_AGGREGATION;
  2613. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  2614. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  2615. rt2x00_eeprom_addr(rt2x00dev,
  2616. EEPROM_MAC_ADDR_0));
  2617. /*
  2618. * As rt2800 has a global fallback table we cannot specify
  2619. * more then one tx rate per frame but since the hw will
  2620. * try several rates (based on the fallback table) we should
  2621. * still initialize max_rates to the maximum number of rates
  2622. * we are going to try. Otherwise mac80211 will truncate our
  2623. * reported tx rates and the rc algortihm will end up with
  2624. * incorrect data.
  2625. */
  2626. rt2x00dev->hw->max_rates = 7;
  2627. rt2x00dev->hw->max_rate_tries = 1;
  2628. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  2629. /*
  2630. * Initialize hw_mode information.
  2631. */
  2632. spec->supported_bands = SUPPORT_BAND_2GHZ;
  2633. spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
  2634. if (rt2x00_rf(rt2x00dev, RF2820) ||
  2635. rt2x00_rf(rt2x00dev, RF2720)) {
  2636. spec->num_channels = 14;
  2637. spec->channels = rf_vals;
  2638. } else if (rt2x00_rf(rt2x00dev, RF2850) ||
  2639. rt2x00_rf(rt2x00dev, RF2750)) {
  2640. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  2641. spec->num_channels = ARRAY_SIZE(rf_vals);
  2642. spec->channels = rf_vals;
  2643. } else if (rt2x00_rf(rt2x00dev, RF3020) ||
  2644. rt2x00_rf(rt2x00dev, RF2020) ||
  2645. rt2x00_rf(rt2x00dev, RF3021) ||
  2646. rt2x00_rf(rt2x00dev, RF3022)) {
  2647. spec->num_channels = 14;
  2648. spec->channels = rf_vals_3x;
  2649. } else if (rt2x00_rf(rt2x00dev, RF3052)) {
  2650. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  2651. spec->num_channels = ARRAY_SIZE(rf_vals_3x);
  2652. spec->channels = rf_vals_3x;
  2653. }
  2654. /*
  2655. * Initialize HT information.
  2656. */
  2657. if (!rt2x00_rf(rt2x00dev, RF2020))
  2658. spec->ht.ht_supported = true;
  2659. else
  2660. spec->ht.ht_supported = false;
  2661. spec->ht.cap =
  2662. IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
  2663. IEEE80211_HT_CAP_GRN_FLD |
  2664. IEEE80211_HT_CAP_SGI_20 |
  2665. IEEE80211_HT_CAP_SGI_40;
  2666. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) >= 2)
  2667. spec->ht.cap |= IEEE80211_HT_CAP_TX_STBC;
  2668. spec->ht.cap |=
  2669. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) <<
  2670. IEEE80211_HT_CAP_RX_STBC_SHIFT;
  2671. spec->ht.ampdu_factor = 3;
  2672. spec->ht.ampdu_density = 4;
  2673. spec->ht.mcs.tx_params =
  2674. IEEE80211_HT_MCS_TX_DEFINED |
  2675. IEEE80211_HT_MCS_TX_RX_DIFF |
  2676. ((rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) - 1) <<
  2677. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  2678. switch (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH)) {
  2679. case 3:
  2680. spec->ht.mcs.rx_mask[2] = 0xff;
  2681. case 2:
  2682. spec->ht.mcs.rx_mask[1] = 0xff;
  2683. case 1:
  2684. spec->ht.mcs.rx_mask[0] = 0xff;
  2685. spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
  2686. break;
  2687. }
  2688. /*
  2689. * Create channel information array
  2690. */
  2691. info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL);
  2692. if (!info)
  2693. return -ENOMEM;
  2694. spec->channels_info = info;
  2695. rt2x00_eeprom_read(rt2x00dev, EEPROM_MAX_TX_POWER, &eeprom);
  2696. max_power = rt2x00_get_field16(eeprom, EEPROM_MAX_TX_POWER_24GHZ);
  2697. default_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
  2698. default_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
  2699. for (i = 0; i < 14; i++) {
  2700. info[i].max_power = max_power;
  2701. info[i].default_power1 = TXPOWER_G_FROM_DEV(default_power1[i]);
  2702. info[i].default_power2 = TXPOWER_G_FROM_DEV(default_power2[i]);
  2703. }
  2704. if (spec->num_channels > 14) {
  2705. max_power = rt2x00_get_field16(eeprom, EEPROM_MAX_TX_POWER_5GHZ);
  2706. default_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
  2707. default_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
  2708. for (i = 14; i < spec->num_channels; i++) {
  2709. info[i].max_power = max_power;
  2710. info[i].default_power1 = TXPOWER_A_FROM_DEV(default_power1[i]);
  2711. info[i].default_power2 = TXPOWER_A_FROM_DEV(default_power2[i]);
  2712. }
  2713. }
  2714. return 0;
  2715. }
  2716. EXPORT_SYMBOL_GPL(rt2800_probe_hw_mode);
  2717. /*
  2718. * IEEE80211 stack callback functions.
  2719. */
  2720. void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx, u32 *iv32,
  2721. u16 *iv16)
  2722. {
  2723. struct rt2x00_dev *rt2x00dev = hw->priv;
  2724. struct mac_iveiv_entry iveiv_entry;
  2725. u32 offset;
  2726. offset = MAC_IVEIV_ENTRY(hw_key_idx);
  2727. rt2800_register_multiread(rt2x00dev, offset,
  2728. &iveiv_entry, sizeof(iveiv_entry));
  2729. memcpy(iv16, &iveiv_entry.iv[0], sizeof(*iv16));
  2730. memcpy(iv32, &iveiv_entry.iv[4], sizeof(*iv32));
  2731. }
  2732. EXPORT_SYMBOL_GPL(rt2800_get_tkip_seq);
  2733. int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
  2734. {
  2735. struct rt2x00_dev *rt2x00dev = hw->priv;
  2736. u32 reg;
  2737. bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
  2738. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  2739. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
  2740. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  2741. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  2742. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
  2743. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  2744. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  2745. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
  2746. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  2747. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  2748. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
  2749. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  2750. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  2751. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
  2752. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  2753. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  2754. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
  2755. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  2756. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  2757. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
  2758. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  2759. return 0;
  2760. }
  2761. EXPORT_SYMBOL_GPL(rt2800_set_rts_threshold);
  2762. int rt2800_conf_tx(struct ieee80211_hw *hw, u16 queue_idx,
  2763. const struct ieee80211_tx_queue_params *params)
  2764. {
  2765. struct rt2x00_dev *rt2x00dev = hw->priv;
  2766. struct data_queue *queue;
  2767. struct rt2x00_field32 field;
  2768. int retval;
  2769. u32 reg;
  2770. u32 offset;
  2771. /*
  2772. * First pass the configuration through rt2x00lib, that will
  2773. * update the queue settings and validate the input. After that
  2774. * we are free to update the registers based on the value
  2775. * in the queue parameter.
  2776. */
  2777. retval = rt2x00mac_conf_tx(hw, queue_idx, params);
  2778. if (retval)
  2779. return retval;
  2780. /*
  2781. * We only need to perform additional register initialization
  2782. * for WMM queues/
  2783. */
  2784. if (queue_idx >= 4)
  2785. return 0;
  2786. queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
  2787. /* Update WMM TXOP register */
  2788. offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
  2789. field.bit_offset = (queue_idx & 1) * 16;
  2790. field.bit_mask = 0xffff << field.bit_offset;
  2791. rt2800_register_read(rt2x00dev, offset, &reg);
  2792. rt2x00_set_field32(&reg, field, queue->txop);
  2793. rt2800_register_write(rt2x00dev, offset, reg);
  2794. /* Update WMM registers */
  2795. field.bit_offset = queue_idx * 4;
  2796. field.bit_mask = 0xf << field.bit_offset;
  2797. rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
  2798. rt2x00_set_field32(&reg, field, queue->aifs);
  2799. rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
  2800. rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
  2801. rt2x00_set_field32(&reg, field, queue->cw_min);
  2802. rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
  2803. rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
  2804. rt2x00_set_field32(&reg, field, queue->cw_max);
  2805. rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
  2806. /* Update EDCA registers */
  2807. offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
  2808. rt2800_register_read(rt2x00dev, offset, &reg);
  2809. rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
  2810. rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
  2811. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
  2812. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
  2813. rt2800_register_write(rt2x00dev, offset, reg);
  2814. return 0;
  2815. }
  2816. EXPORT_SYMBOL_GPL(rt2800_conf_tx);
  2817. u64 rt2800_get_tsf(struct ieee80211_hw *hw)
  2818. {
  2819. struct rt2x00_dev *rt2x00dev = hw->priv;
  2820. u64 tsf;
  2821. u32 reg;
  2822. rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
  2823. tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
  2824. rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
  2825. tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
  2826. return tsf;
  2827. }
  2828. EXPORT_SYMBOL_GPL(rt2800_get_tsf);
  2829. int rt2800_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  2830. enum ieee80211_ampdu_mlme_action action,
  2831. struct ieee80211_sta *sta, u16 tid, u16 *ssn)
  2832. {
  2833. int ret = 0;
  2834. switch (action) {
  2835. case IEEE80211_AMPDU_RX_START:
  2836. case IEEE80211_AMPDU_RX_STOP:
  2837. /* we don't support RX aggregation yet */
  2838. ret = -ENOTSUPP;
  2839. break;
  2840. case IEEE80211_AMPDU_TX_START:
  2841. ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  2842. break;
  2843. case IEEE80211_AMPDU_TX_STOP:
  2844. ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  2845. break;
  2846. case IEEE80211_AMPDU_TX_OPERATIONAL:
  2847. break;
  2848. default:
  2849. WARNING((struct rt2x00_dev *)hw->priv, "Unknown AMPDU action\n");
  2850. }
  2851. return ret;
  2852. }
  2853. EXPORT_SYMBOL_GPL(rt2800_ampdu_action);
  2854. MODULE_AUTHOR(DRV_PROJECT ", Bartlomiej Zolnierkiewicz");
  2855. MODULE_VERSION(DRV_VERSION);
  2856. MODULE_DESCRIPTION("Ralink RT2800 library");
  2857. MODULE_LICENSE("GPL");