rt2800.h 63 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159
  1. /*
  2. Copyright (C) 2004 - 2010 Ivo van Doorn <IvDoorn@gmail.com>
  3. Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
  4. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  5. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  6. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  7. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  8. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  9. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  10. Copyright (C) 2009 Bart Zolnierkiewicz <bzolnier@gmail.com>
  11. <http://rt2x00.serialmonkey.com>
  12. This program is free software; you can redistribute it and/or modify
  13. it under the terms of the GNU General Public License as published by
  14. the Free Software Foundation; either version 2 of the License, or
  15. (at your option) any later version.
  16. This program is distributed in the hope that it will be useful,
  17. but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. GNU General Public License for more details.
  20. You should have received a copy of the GNU General Public License
  21. along with this program; if not, write to the
  22. Free Software Foundation, Inc.,
  23. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  24. */
  25. /*
  26. Module: rt2800
  27. Abstract: Data structures and registers for the rt2800 modules.
  28. Supported chipsets: RT2800E, RT2800ED & RT2800U.
  29. */
  30. #ifndef RT2800_H
  31. #define RT2800_H
  32. /*
  33. * RF chip defines.
  34. *
  35. * RF2820 2.4G 2T3R
  36. * RF2850 2.4G/5G 2T3R
  37. * RF2720 2.4G 1T2R
  38. * RF2750 2.4G/5G 1T2R
  39. * RF3020 2.4G 1T1R
  40. * RF2020 2.4G B/G
  41. * RF3021 2.4G 1T2R
  42. * RF3022 2.4G 2T2R
  43. * RF3052 2.4G 2T2R
  44. * RF3320 2.4G 1T1R
  45. */
  46. #define RF2820 0x0001
  47. #define RF2850 0x0002
  48. #define RF2720 0x0003
  49. #define RF2750 0x0004
  50. #define RF3020 0x0005
  51. #define RF2020 0x0006
  52. #define RF3021 0x0007
  53. #define RF3022 0x0008
  54. #define RF3052 0x0009
  55. #define RF3320 0x000b
  56. /*
  57. * Chipset revisions.
  58. */
  59. #define REV_RT2860C 0x0100
  60. #define REV_RT2860D 0x0101
  61. #define REV_RT2872E 0x0200
  62. #define REV_RT3070E 0x0200
  63. #define REV_RT3070F 0x0201
  64. #define REV_RT3071E 0x0211
  65. #define REV_RT3090E 0x0211
  66. #define REV_RT3390E 0x0211
  67. /*
  68. * Signal information.
  69. * Default offset is required for RSSI <-> dBm conversion.
  70. */
  71. #define DEFAULT_RSSI_OFFSET 120
  72. /*
  73. * Register layout information.
  74. */
  75. #define CSR_REG_BASE 0x1000
  76. #define CSR_REG_SIZE 0x0800
  77. #define EEPROM_BASE 0x0000
  78. #define EEPROM_SIZE 0x0110
  79. #define BBP_BASE 0x0000
  80. #define BBP_SIZE 0x0080
  81. #define RF_BASE 0x0004
  82. #define RF_SIZE 0x0010
  83. /*
  84. * Number of TX queues.
  85. */
  86. #define NUM_TX_QUEUES 4
  87. /*
  88. * Registers.
  89. */
  90. /*
  91. * E2PROM_CSR: PCI EEPROM control register.
  92. * RELOAD: Write 1 to reload eeprom content.
  93. * TYPE: 0: 93c46, 1:93c66.
  94. * LOAD_STATUS: 1:loading, 0:done.
  95. */
  96. #define E2PROM_CSR 0x0004
  97. #define E2PROM_CSR_DATA_CLOCK FIELD32(0x00000001)
  98. #define E2PROM_CSR_CHIP_SELECT FIELD32(0x00000002)
  99. #define E2PROM_CSR_DATA_IN FIELD32(0x00000004)
  100. #define E2PROM_CSR_DATA_OUT FIELD32(0x00000008)
  101. #define E2PROM_CSR_TYPE FIELD32(0x00000030)
  102. #define E2PROM_CSR_LOAD_STATUS FIELD32(0x00000040)
  103. #define E2PROM_CSR_RELOAD FIELD32(0x00000080)
  104. /*
  105. * OPT_14: Unknown register used by rt3xxx devices.
  106. */
  107. #define OPT_14_CSR 0x0114
  108. #define OPT_14_CSR_BIT0 FIELD32(0x00000001)
  109. /*
  110. * INT_SOURCE_CSR: Interrupt source register.
  111. * Write one to clear corresponding bit.
  112. * TX_FIFO_STATUS: FIFO Statistics is full, sw should read TX_STA_FIFO
  113. */
  114. #define INT_SOURCE_CSR 0x0200
  115. #define INT_SOURCE_CSR_RXDELAYINT FIELD32(0x00000001)
  116. #define INT_SOURCE_CSR_TXDELAYINT FIELD32(0x00000002)
  117. #define INT_SOURCE_CSR_RX_DONE FIELD32(0x00000004)
  118. #define INT_SOURCE_CSR_AC0_DMA_DONE FIELD32(0x00000008)
  119. #define INT_SOURCE_CSR_AC1_DMA_DONE FIELD32(0x00000010)
  120. #define INT_SOURCE_CSR_AC2_DMA_DONE FIELD32(0x00000020)
  121. #define INT_SOURCE_CSR_AC3_DMA_DONE FIELD32(0x00000040)
  122. #define INT_SOURCE_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
  123. #define INT_SOURCE_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
  124. #define INT_SOURCE_CSR_MCU_COMMAND FIELD32(0x00000200)
  125. #define INT_SOURCE_CSR_RXTX_COHERENT FIELD32(0x00000400)
  126. #define INT_SOURCE_CSR_TBTT FIELD32(0x00000800)
  127. #define INT_SOURCE_CSR_PRE_TBTT FIELD32(0x00001000)
  128. #define INT_SOURCE_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
  129. #define INT_SOURCE_CSR_AUTO_WAKEUP FIELD32(0x00004000)
  130. #define INT_SOURCE_CSR_GPTIMER FIELD32(0x00008000)
  131. #define INT_SOURCE_CSR_RX_COHERENT FIELD32(0x00010000)
  132. #define INT_SOURCE_CSR_TX_COHERENT FIELD32(0x00020000)
  133. /*
  134. * INT_MASK_CSR: Interrupt MASK register. 1: the interrupt is mask OFF.
  135. */
  136. #define INT_MASK_CSR 0x0204
  137. #define INT_MASK_CSR_RXDELAYINT FIELD32(0x00000001)
  138. #define INT_MASK_CSR_TXDELAYINT FIELD32(0x00000002)
  139. #define INT_MASK_CSR_RX_DONE FIELD32(0x00000004)
  140. #define INT_MASK_CSR_AC0_DMA_DONE FIELD32(0x00000008)
  141. #define INT_MASK_CSR_AC1_DMA_DONE FIELD32(0x00000010)
  142. #define INT_MASK_CSR_AC2_DMA_DONE FIELD32(0x00000020)
  143. #define INT_MASK_CSR_AC3_DMA_DONE FIELD32(0x00000040)
  144. #define INT_MASK_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
  145. #define INT_MASK_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
  146. #define INT_MASK_CSR_MCU_COMMAND FIELD32(0x00000200)
  147. #define INT_MASK_CSR_RXTX_COHERENT FIELD32(0x00000400)
  148. #define INT_MASK_CSR_TBTT FIELD32(0x00000800)
  149. #define INT_MASK_CSR_PRE_TBTT FIELD32(0x00001000)
  150. #define INT_MASK_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
  151. #define INT_MASK_CSR_AUTO_WAKEUP FIELD32(0x00004000)
  152. #define INT_MASK_CSR_GPTIMER FIELD32(0x00008000)
  153. #define INT_MASK_CSR_RX_COHERENT FIELD32(0x00010000)
  154. #define INT_MASK_CSR_TX_COHERENT FIELD32(0x00020000)
  155. /*
  156. * WPDMA_GLO_CFG
  157. */
  158. #define WPDMA_GLO_CFG 0x0208
  159. #define WPDMA_GLO_CFG_ENABLE_TX_DMA FIELD32(0x00000001)
  160. #define WPDMA_GLO_CFG_TX_DMA_BUSY FIELD32(0x00000002)
  161. #define WPDMA_GLO_CFG_ENABLE_RX_DMA FIELD32(0x00000004)
  162. #define WPDMA_GLO_CFG_RX_DMA_BUSY FIELD32(0x00000008)
  163. #define WPDMA_GLO_CFG_WP_DMA_BURST_SIZE FIELD32(0x00000030)
  164. #define WPDMA_GLO_CFG_TX_WRITEBACK_DONE FIELD32(0x00000040)
  165. #define WPDMA_GLO_CFG_BIG_ENDIAN FIELD32(0x00000080)
  166. #define WPDMA_GLO_CFG_RX_HDR_SCATTER FIELD32(0x0000ff00)
  167. #define WPDMA_GLO_CFG_HDR_SEG_LEN FIELD32(0xffff0000)
  168. /*
  169. * WPDMA_RST_IDX
  170. */
  171. #define WPDMA_RST_IDX 0x020c
  172. #define WPDMA_RST_IDX_DTX_IDX0 FIELD32(0x00000001)
  173. #define WPDMA_RST_IDX_DTX_IDX1 FIELD32(0x00000002)
  174. #define WPDMA_RST_IDX_DTX_IDX2 FIELD32(0x00000004)
  175. #define WPDMA_RST_IDX_DTX_IDX3 FIELD32(0x00000008)
  176. #define WPDMA_RST_IDX_DTX_IDX4 FIELD32(0x00000010)
  177. #define WPDMA_RST_IDX_DTX_IDX5 FIELD32(0x00000020)
  178. #define WPDMA_RST_IDX_DRX_IDX0 FIELD32(0x00010000)
  179. /*
  180. * DELAY_INT_CFG
  181. */
  182. #define DELAY_INT_CFG 0x0210
  183. #define DELAY_INT_CFG_RXMAX_PTIME FIELD32(0x000000ff)
  184. #define DELAY_INT_CFG_RXMAX_PINT FIELD32(0x00007f00)
  185. #define DELAY_INT_CFG_RXDLY_INT_EN FIELD32(0x00008000)
  186. #define DELAY_INT_CFG_TXMAX_PTIME FIELD32(0x00ff0000)
  187. #define DELAY_INT_CFG_TXMAX_PINT FIELD32(0x7f000000)
  188. #define DELAY_INT_CFG_TXDLY_INT_EN FIELD32(0x80000000)
  189. /*
  190. * WMM_AIFSN_CFG: Aifsn for each EDCA AC
  191. * AIFSN0: AC_BE
  192. * AIFSN1: AC_BK
  193. * AIFSN2: AC_VI
  194. * AIFSN3: AC_VO
  195. */
  196. #define WMM_AIFSN_CFG 0x0214
  197. #define WMM_AIFSN_CFG_AIFSN0 FIELD32(0x0000000f)
  198. #define WMM_AIFSN_CFG_AIFSN1 FIELD32(0x000000f0)
  199. #define WMM_AIFSN_CFG_AIFSN2 FIELD32(0x00000f00)
  200. #define WMM_AIFSN_CFG_AIFSN3 FIELD32(0x0000f000)
  201. /*
  202. * WMM_CWMIN_CSR: CWmin for each EDCA AC
  203. * CWMIN0: AC_BE
  204. * CWMIN1: AC_BK
  205. * CWMIN2: AC_VI
  206. * CWMIN3: AC_VO
  207. */
  208. #define WMM_CWMIN_CFG 0x0218
  209. #define WMM_CWMIN_CFG_CWMIN0 FIELD32(0x0000000f)
  210. #define WMM_CWMIN_CFG_CWMIN1 FIELD32(0x000000f0)
  211. #define WMM_CWMIN_CFG_CWMIN2 FIELD32(0x00000f00)
  212. #define WMM_CWMIN_CFG_CWMIN3 FIELD32(0x0000f000)
  213. /*
  214. * WMM_CWMAX_CSR: CWmax for each EDCA AC
  215. * CWMAX0: AC_BE
  216. * CWMAX1: AC_BK
  217. * CWMAX2: AC_VI
  218. * CWMAX3: AC_VO
  219. */
  220. #define WMM_CWMAX_CFG 0x021c
  221. #define WMM_CWMAX_CFG_CWMAX0 FIELD32(0x0000000f)
  222. #define WMM_CWMAX_CFG_CWMAX1 FIELD32(0x000000f0)
  223. #define WMM_CWMAX_CFG_CWMAX2 FIELD32(0x00000f00)
  224. #define WMM_CWMAX_CFG_CWMAX3 FIELD32(0x0000f000)
  225. /*
  226. * AC_TXOP0: AC_BK/AC_BE TXOP register
  227. * AC0TXOP: AC_BK in unit of 32us
  228. * AC1TXOP: AC_BE in unit of 32us
  229. */
  230. #define WMM_TXOP0_CFG 0x0220
  231. #define WMM_TXOP0_CFG_AC0TXOP FIELD32(0x0000ffff)
  232. #define WMM_TXOP0_CFG_AC1TXOP FIELD32(0xffff0000)
  233. /*
  234. * AC_TXOP1: AC_VO/AC_VI TXOP register
  235. * AC2TXOP: AC_VI in unit of 32us
  236. * AC3TXOP: AC_VO in unit of 32us
  237. */
  238. #define WMM_TXOP1_CFG 0x0224
  239. #define WMM_TXOP1_CFG_AC2TXOP FIELD32(0x0000ffff)
  240. #define WMM_TXOP1_CFG_AC3TXOP FIELD32(0xffff0000)
  241. /*
  242. * GPIO_CTRL_CFG:
  243. */
  244. #define GPIO_CTRL_CFG 0x0228
  245. #define GPIO_CTRL_CFG_BIT0 FIELD32(0x00000001)
  246. #define GPIO_CTRL_CFG_BIT1 FIELD32(0x00000002)
  247. #define GPIO_CTRL_CFG_BIT2 FIELD32(0x00000004)
  248. #define GPIO_CTRL_CFG_BIT3 FIELD32(0x00000008)
  249. #define GPIO_CTRL_CFG_BIT4 FIELD32(0x00000010)
  250. #define GPIO_CTRL_CFG_BIT5 FIELD32(0x00000020)
  251. #define GPIO_CTRL_CFG_BIT6 FIELD32(0x00000040)
  252. #define GPIO_CTRL_CFG_BIT7 FIELD32(0x00000080)
  253. #define GPIO_CTRL_CFG_BIT8 FIELD32(0x00000100)
  254. /*
  255. * MCU_CMD_CFG
  256. */
  257. #define MCU_CMD_CFG 0x022c
  258. /*
  259. * AC_BK register offsets
  260. */
  261. #define TX_BASE_PTR0 0x0230
  262. #define TX_MAX_CNT0 0x0234
  263. #define TX_CTX_IDX0 0x0238
  264. #define TX_DTX_IDX0 0x023c
  265. /*
  266. * AC_BE register offsets
  267. */
  268. #define TX_BASE_PTR1 0x0240
  269. #define TX_MAX_CNT1 0x0244
  270. #define TX_CTX_IDX1 0x0248
  271. #define TX_DTX_IDX1 0x024c
  272. /*
  273. * AC_VI register offsets
  274. */
  275. #define TX_BASE_PTR2 0x0250
  276. #define TX_MAX_CNT2 0x0254
  277. #define TX_CTX_IDX2 0x0258
  278. #define TX_DTX_IDX2 0x025c
  279. /*
  280. * AC_VO register offsets
  281. */
  282. #define TX_BASE_PTR3 0x0260
  283. #define TX_MAX_CNT3 0x0264
  284. #define TX_CTX_IDX3 0x0268
  285. #define TX_DTX_IDX3 0x026c
  286. /*
  287. * HCCA register offsets
  288. */
  289. #define TX_BASE_PTR4 0x0270
  290. #define TX_MAX_CNT4 0x0274
  291. #define TX_CTX_IDX4 0x0278
  292. #define TX_DTX_IDX4 0x027c
  293. /*
  294. * MGMT register offsets
  295. */
  296. #define TX_BASE_PTR5 0x0280
  297. #define TX_MAX_CNT5 0x0284
  298. #define TX_CTX_IDX5 0x0288
  299. #define TX_DTX_IDX5 0x028c
  300. /*
  301. * RX register offsets
  302. */
  303. #define RX_BASE_PTR 0x0290
  304. #define RX_MAX_CNT 0x0294
  305. #define RX_CRX_IDX 0x0298
  306. #define RX_DRX_IDX 0x029c
  307. /*
  308. * USB_DMA_CFG
  309. * RX_BULK_AGG_TIMEOUT: Rx Bulk Aggregation TimeOut in unit of 33ns.
  310. * RX_BULK_AGG_LIMIT: Rx Bulk Aggregation Limit in unit of 256 bytes.
  311. * PHY_CLEAR: phy watch dog enable.
  312. * TX_CLEAR: Clear USB DMA TX path.
  313. * TXOP_HALT: Halt TXOP count down when TX buffer is full.
  314. * RX_BULK_AGG_EN: Enable Rx Bulk Aggregation.
  315. * RX_BULK_EN: Enable USB DMA Rx.
  316. * TX_BULK_EN: Enable USB DMA Tx.
  317. * EP_OUT_VALID: OUT endpoint data valid.
  318. * RX_BUSY: USB DMA RX FSM busy.
  319. * TX_BUSY: USB DMA TX FSM busy.
  320. */
  321. #define USB_DMA_CFG 0x02a0
  322. #define USB_DMA_CFG_RX_BULK_AGG_TIMEOUT FIELD32(0x000000ff)
  323. #define USB_DMA_CFG_RX_BULK_AGG_LIMIT FIELD32(0x0000ff00)
  324. #define USB_DMA_CFG_PHY_CLEAR FIELD32(0x00010000)
  325. #define USB_DMA_CFG_TX_CLEAR FIELD32(0x00080000)
  326. #define USB_DMA_CFG_TXOP_HALT FIELD32(0x00100000)
  327. #define USB_DMA_CFG_RX_BULK_AGG_EN FIELD32(0x00200000)
  328. #define USB_DMA_CFG_RX_BULK_EN FIELD32(0x00400000)
  329. #define USB_DMA_CFG_TX_BULK_EN FIELD32(0x00800000)
  330. #define USB_DMA_CFG_EP_OUT_VALID FIELD32(0x3f000000)
  331. #define USB_DMA_CFG_RX_BUSY FIELD32(0x40000000)
  332. #define USB_DMA_CFG_TX_BUSY FIELD32(0x80000000)
  333. /*
  334. * US_CYC_CNT
  335. */
  336. #define US_CYC_CNT 0x02a4
  337. #define US_CYC_CNT_CLOCK_CYCLE FIELD32(0x000000ff)
  338. /*
  339. * PBF_SYS_CTRL
  340. * HOST_RAM_WRITE: enable Host program ram write selection
  341. */
  342. #define PBF_SYS_CTRL 0x0400
  343. #define PBF_SYS_CTRL_READY FIELD32(0x00000080)
  344. #define PBF_SYS_CTRL_HOST_RAM_WRITE FIELD32(0x00010000)
  345. /*
  346. * HOST-MCU shared memory
  347. */
  348. #define HOST_CMD_CSR 0x0404
  349. #define HOST_CMD_CSR_HOST_COMMAND FIELD32(0x000000ff)
  350. /*
  351. * PBF registers
  352. * Most are for debug. Driver doesn't touch PBF register.
  353. */
  354. #define PBF_CFG 0x0408
  355. #define PBF_MAX_PCNT 0x040c
  356. #define PBF_CTRL 0x0410
  357. #define PBF_INT_STA 0x0414
  358. #define PBF_INT_ENA 0x0418
  359. /*
  360. * BCN_OFFSET0:
  361. */
  362. #define BCN_OFFSET0 0x042c
  363. #define BCN_OFFSET0_BCN0 FIELD32(0x000000ff)
  364. #define BCN_OFFSET0_BCN1 FIELD32(0x0000ff00)
  365. #define BCN_OFFSET0_BCN2 FIELD32(0x00ff0000)
  366. #define BCN_OFFSET0_BCN3 FIELD32(0xff000000)
  367. /*
  368. * BCN_OFFSET1:
  369. */
  370. #define BCN_OFFSET1 0x0430
  371. #define BCN_OFFSET1_BCN4 FIELD32(0x000000ff)
  372. #define BCN_OFFSET1_BCN5 FIELD32(0x0000ff00)
  373. #define BCN_OFFSET1_BCN6 FIELD32(0x00ff0000)
  374. #define BCN_OFFSET1_BCN7 FIELD32(0xff000000)
  375. /*
  376. * TXRXQ_PCNT: PBF register
  377. * PCNT_TX0Q: Page count for TX hardware queue 0
  378. * PCNT_TX1Q: Page count for TX hardware queue 1
  379. * PCNT_TX2Q: Page count for TX hardware queue 2
  380. * PCNT_RX0Q: Page count for RX hardware queue
  381. */
  382. #define TXRXQ_PCNT 0x0438
  383. #define TXRXQ_PCNT_TX0Q FIELD32(0x000000ff)
  384. #define TXRXQ_PCNT_TX1Q FIELD32(0x0000ff00)
  385. #define TXRXQ_PCNT_TX2Q FIELD32(0x00ff0000)
  386. #define TXRXQ_PCNT_RX0Q FIELD32(0xff000000)
  387. /*
  388. * PBF register
  389. * Debug. Driver doesn't touch PBF register.
  390. */
  391. #define PBF_DBG 0x043c
  392. /*
  393. * RF registers
  394. */
  395. #define RF_CSR_CFG 0x0500
  396. #define RF_CSR_CFG_DATA FIELD32(0x000000ff)
  397. #define RF_CSR_CFG_REGNUM FIELD32(0x00001f00)
  398. #define RF_CSR_CFG_WRITE FIELD32(0x00010000)
  399. #define RF_CSR_CFG_BUSY FIELD32(0x00020000)
  400. /*
  401. * EFUSE_CSR: RT30x0 EEPROM
  402. */
  403. #define EFUSE_CTRL 0x0580
  404. #define EFUSE_CTRL_ADDRESS_IN FIELD32(0x03fe0000)
  405. #define EFUSE_CTRL_MODE FIELD32(0x000000c0)
  406. #define EFUSE_CTRL_KICK FIELD32(0x40000000)
  407. #define EFUSE_CTRL_PRESENT FIELD32(0x80000000)
  408. /*
  409. * EFUSE_DATA0
  410. */
  411. #define EFUSE_DATA0 0x0590
  412. /*
  413. * EFUSE_DATA1
  414. */
  415. #define EFUSE_DATA1 0x0594
  416. /*
  417. * EFUSE_DATA2
  418. */
  419. #define EFUSE_DATA2 0x0598
  420. /*
  421. * EFUSE_DATA3
  422. */
  423. #define EFUSE_DATA3 0x059c
  424. /*
  425. * LDO_CFG0
  426. */
  427. #define LDO_CFG0 0x05d4
  428. #define LDO_CFG0_DELAY3 FIELD32(0x000000ff)
  429. #define LDO_CFG0_DELAY2 FIELD32(0x0000ff00)
  430. #define LDO_CFG0_DELAY1 FIELD32(0x00ff0000)
  431. #define LDO_CFG0_BGSEL FIELD32(0x03000000)
  432. #define LDO_CFG0_LDO_CORE_VLEVEL FIELD32(0x1c000000)
  433. #define LD0_CFG0_LDO25_LEVEL FIELD32(0x60000000)
  434. #define LDO_CFG0_LDO25_LARGEA FIELD32(0x80000000)
  435. /*
  436. * GPIO_SWITCH
  437. */
  438. #define GPIO_SWITCH 0x05dc
  439. #define GPIO_SWITCH_0 FIELD32(0x00000001)
  440. #define GPIO_SWITCH_1 FIELD32(0x00000002)
  441. #define GPIO_SWITCH_2 FIELD32(0x00000004)
  442. #define GPIO_SWITCH_3 FIELD32(0x00000008)
  443. #define GPIO_SWITCH_4 FIELD32(0x00000010)
  444. #define GPIO_SWITCH_5 FIELD32(0x00000020)
  445. #define GPIO_SWITCH_6 FIELD32(0x00000040)
  446. #define GPIO_SWITCH_7 FIELD32(0x00000080)
  447. /*
  448. * MAC Control/Status Registers(CSR).
  449. * Some values are set in TU, whereas 1 TU == 1024 us.
  450. */
  451. /*
  452. * MAC_CSR0: ASIC revision number.
  453. * ASIC_REV: 0
  454. * ASIC_VER: 2860 or 2870
  455. */
  456. #define MAC_CSR0 0x1000
  457. #define MAC_CSR0_REVISION FIELD32(0x0000ffff)
  458. #define MAC_CSR0_CHIPSET FIELD32(0xffff0000)
  459. /*
  460. * MAC_SYS_CTRL:
  461. */
  462. #define MAC_SYS_CTRL 0x1004
  463. #define MAC_SYS_CTRL_RESET_CSR FIELD32(0x00000001)
  464. #define MAC_SYS_CTRL_RESET_BBP FIELD32(0x00000002)
  465. #define MAC_SYS_CTRL_ENABLE_TX FIELD32(0x00000004)
  466. #define MAC_SYS_CTRL_ENABLE_RX FIELD32(0x00000008)
  467. #define MAC_SYS_CTRL_CONTINUOUS_TX FIELD32(0x00000010)
  468. #define MAC_SYS_CTRL_LOOPBACK FIELD32(0x00000020)
  469. #define MAC_SYS_CTRL_WLAN_HALT FIELD32(0x00000040)
  470. #define MAC_SYS_CTRL_RX_TIMESTAMP FIELD32(0x00000080)
  471. /*
  472. * MAC_ADDR_DW0: STA MAC register 0
  473. */
  474. #define MAC_ADDR_DW0 0x1008
  475. #define MAC_ADDR_DW0_BYTE0 FIELD32(0x000000ff)
  476. #define MAC_ADDR_DW0_BYTE1 FIELD32(0x0000ff00)
  477. #define MAC_ADDR_DW0_BYTE2 FIELD32(0x00ff0000)
  478. #define MAC_ADDR_DW0_BYTE3 FIELD32(0xff000000)
  479. /*
  480. * MAC_ADDR_DW1: STA MAC register 1
  481. * UNICAST_TO_ME_MASK:
  482. * Used to mask off bits from byte 5 of the MAC address
  483. * to determine the UNICAST_TO_ME bit for RX frames.
  484. * The full mask is complemented by BSS_ID_MASK:
  485. * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK
  486. */
  487. #define MAC_ADDR_DW1 0x100c
  488. #define MAC_ADDR_DW1_BYTE4 FIELD32(0x000000ff)
  489. #define MAC_ADDR_DW1_BYTE5 FIELD32(0x0000ff00)
  490. #define MAC_ADDR_DW1_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
  491. /*
  492. * MAC_BSSID_DW0: BSSID register 0
  493. */
  494. #define MAC_BSSID_DW0 0x1010
  495. #define MAC_BSSID_DW0_BYTE0 FIELD32(0x000000ff)
  496. #define MAC_BSSID_DW0_BYTE1 FIELD32(0x0000ff00)
  497. #define MAC_BSSID_DW0_BYTE2 FIELD32(0x00ff0000)
  498. #define MAC_BSSID_DW0_BYTE3 FIELD32(0xff000000)
  499. /*
  500. * MAC_BSSID_DW1: BSSID register 1
  501. * BSS_ID_MASK:
  502. * 0: 1-BSSID mode (BSS index = 0)
  503. * 1: 2-BSSID mode (BSS index: Byte5, bit 0)
  504. * 2: 4-BSSID mode (BSS index: byte5, bit 0 - 1)
  505. * 3: 8-BSSID mode (BSS index: byte5, bit 0 - 2)
  506. * This mask is used to mask off bits 0, 1 and 2 of byte 5 of the
  507. * BSSID. This will make sure that those bits will be ignored
  508. * when determining the MY_BSS of RX frames.
  509. */
  510. #define MAC_BSSID_DW1 0x1014
  511. #define MAC_BSSID_DW1_BYTE4 FIELD32(0x000000ff)
  512. #define MAC_BSSID_DW1_BYTE5 FIELD32(0x0000ff00)
  513. #define MAC_BSSID_DW1_BSS_ID_MASK FIELD32(0x00030000)
  514. #define MAC_BSSID_DW1_BSS_BCN_NUM FIELD32(0x001c0000)
  515. /*
  516. * MAX_LEN_CFG: Maximum frame length register.
  517. * MAX_MPDU: rt2860b max 16k bytes
  518. * MAX_PSDU: Maximum PSDU length
  519. * (power factor) 0:2^13, 1:2^14, 2:2^15, 3:2^16
  520. */
  521. #define MAX_LEN_CFG 0x1018
  522. #define MAX_LEN_CFG_MAX_MPDU FIELD32(0x00000fff)
  523. #define MAX_LEN_CFG_MAX_PSDU FIELD32(0x00003000)
  524. #define MAX_LEN_CFG_MIN_PSDU FIELD32(0x0000c000)
  525. #define MAX_LEN_CFG_MIN_MPDU FIELD32(0x000f0000)
  526. /*
  527. * BBP_CSR_CFG: BBP serial control register
  528. * VALUE: Register value to program into BBP
  529. * REG_NUM: Selected BBP register
  530. * READ_CONTROL: 0 write BBP, 1 read BBP
  531. * BUSY: ASIC is busy executing BBP commands
  532. * BBP_PAR_DUR: 0 4 MAC clocks, 1 8 MAC clocks
  533. * BBP_RW_MODE: 0 serial, 1 paralell
  534. */
  535. #define BBP_CSR_CFG 0x101c
  536. #define BBP_CSR_CFG_VALUE FIELD32(0x000000ff)
  537. #define BBP_CSR_CFG_REGNUM FIELD32(0x0000ff00)
  538. #define BBP_CSR_CFG_READ_CONTROL FIELD32(0x00010000)
  539. #define BBP_CSR_CFG_BUSY FIELD32(0x00020000)
  540. #define BBP_CSR_CFG_BBP_PAR_DUR FIELD32(0x00040000)
  541. #define BBP_CSR_CFG_BBP_RW_MODE FIELD32(0x00080000)
  542. /*
  543. * RF_CSR_CFG0: RF control register
  544. * REGID_AND_VALUE: Register value to program into RF
  545. * BITWIDTH: Selected RF register
  546. * STANDBYMODE: 0 high when standby, 1 low when standby
  547. * SEL: 0 RF_LE0 activate, 1 RF_LE1 activate
  548. * BUSY: ASIC is busy executing RF commands
  549. */
  550. #define RF_CSR_CFG0 0x1020
  551. #define RF_CSR_CFG0_REGID_AND_VALUE FIELD32(0x00ffffff)
  552. #define RF_CSR_CFG0_BITWIDTH FIELD32(0x1f000000)
  553. #define RF_CSR_CFG0_REG_VALUE_BW FIELD32(0x1fffffff)
  554. #define RF_CSR_CFG0_STANDBYMODE FIELD32(0x20000000)
  555. #define RF_CSR_CFG0_SEL FIELD32(0x40000000)
  556. #define RF_CSR_CFG0_BUSY FIELD32(0x80000000)
  557. /*
  558. * RF_CSR_CFG1: RF control register
  559. * REGID_AND_VALUE: Register value to program into RF
  560. * RFGAP: Gap between BB_CONTROL_RF and RF_LE
  561. * 0: 3 system clock cycle (37.5usec)
  562. * 1: 5 system clock cycle (62.5usec)
  563. */
  564. #define RF_CSR_CFG1 0x1024
  565. #define RF_CSR_CFG1_REGID_AND_VALUE FIELD32(0x00ffffff)
  566. #define RF_CSR_CFG1_RFGAP FIELD32(0x1f000000)
  567. /*
  568. * RF_CSR_CFG2: RF control register
  569. * VALUE: Register value to program into RF
  570. */
  571. #define RF_CSR_CFG2 0x1028
  572. #define RF_CSR_CFG2_VALUE FIELD32(0x00ffffff)
  573. /*
  574. * LED_CFG: LED control
  575. * color LED's:
  576. * 0: off
  577. * 1: blinking upon TX2
  578. * 2: periodic slow blinking
  579. * 3: always on
  580. * LED polarity:
  581. * 0: active low
  582. * 1: active high
  583. */
  584. #define LED_CFG 0x102c
  585. #define LED_CFG_ON_PERIOD FIELD32(0x000000ff)
  586. #define LED_CFG_OFF_PERIOD FIELD32(0x0000ff00)
  587. #define LED_CFG_SLOW_BLINK_PERIOD FIELD32(0x003f0000)
  588. #define LED_CFG_R_LED_MODE FIELD32(0x03000000)
  589. #define LED_CFG_G_LED_MODE FIELD32(0x0c000000)
  590. #define LED_CFG_Y_LED_MODE FIELD32(0x30000000)
  591. #define LED_CFG_LED_POLAR FIELD32(0x40000000)
  592. /*
  593. * AMPDU_BA_WINSIZE: Force BlockAck window size
  594. * FORCE_WINSIZE_ENABLE:
  595. * 0: Disable forcing of BlockAck window size
  596. * 1: Enable forcing of BlockAck window size, overwrites values BlockAck
  597. * window size values in the TXWI
  598. * FORCE_WINSIZE: BlockAck window size
  599. */
  600. #define AMPDU_BA_WINSIZE 0x1040
  601. #define AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE FIELD32(0x00000020)
  602. #define AMPDU_BA_WINSIZE_FORCE_WINSIZE FIELD32(0x0000001f)
  603. /*
  604. * XIFS_TIME_CFG: MAC timing
  605. * CCKM_SIFS_TIME: unit 1us. Applied after CCK RX/TX
  606. * OFDM_SIFS_TIME: unit 1us. Applied after OFDM RX/TX
  607. * OFDM_XIFS_TIME: unit 1us. Applied after OFDM RX
  608. * when MAC doesn't reference BBP signal BBRXEND
  609. * EIFS: unit 1us
  610. * BB_RXEND_ENABLE: reference RXEND signal to begin XIFS defer
  611. *
  612. */
  613. #define XIFS_TIME_CFG 0x1100
  614. #define XIFS_TIME_CFG_CCKM_SIFS_TIME FIELD32(0x000000ff)
  615. #define XIFS_TIME_CFG_OFDM_SIFS_TIME FIELD32(0x0000ff00)
  616. #define XIFS_TIME_CFG_OFDM_XIFS_TIME FIELD32(0x000f0000)
  617. #define XIFS_TIME_CFG_EIFS FIELD32(0x1ff00000)
  618. #define XIFS_TIME_CFG_BB_RXEND_ENABLE FIELD32(0x20000000)
  619. /*
  620. * BKOFF_SLOT_CFG:
  621. */
  622. #define BKOFF_SLOT_CFG 0x1104
  623. #define BKOFF_SLOT_CFG_SLOT_TIME FIELD32(0x000000ff)
  624. #define BKOFF_SLOT_CFG_CC_DELAY_TIME FIELD32(0x0000ff00)
  625. /*
  626. * NAV_TIME_CFG:
  627. */
  628. #define NAV_TIME_CFG 0x1108
  629. #define NAV_TIME_CFG_SIFS FIELD32(0x000000ff)
  630. #define NAV_TIME_CFG_SLOT_TIME FIELD32(0x0000ff00)
  631. #define NAV_TIME_CFG_EIFS FIELD32(0x01ff0000)
  632. #define NAV_TIME_ZERO_SIFS FIELD32(0x02000000)
  633. /*
  634. * CH_TIME_CFG: count as channel busy
  635. */
  636. #define CH_TIME_CFG 0x110c
  637. /*
  638. * PBF_LIFE_TIMER: TX/RX MPDU timestamp timer (free run) Unit: 1us
  639. */
  640. #define PBF_LIFE_TIMER 0x1110
  641. /*
  642. * BCN_TIME_CFG:
  643. * BEACON_INTERVAL: in unit of 1/16 TU
  644. * TSF_TICKING: Enable TSF auto counting
  645. * TSF_SYNC: Enable TSF sync, 00: disable, 01: infra mode, 10: ad-hoc mode
  646. * BEACON_GEN: Enable beacon generator
  647. */
  648. #define BCN_TIME_CFG 0x1114
  649. #define BCN_TIME_CFG_BEACON_INTERVAL FIELD32(0x0000ffff)
  650. #define BCN_TIME_CFG_TSF_TICKING FIELD32(0x00010000)
  651. #define BCN_TIME_CFG_TSF_SYNC FIELD32(0x00060000)
  652. #define BCN_TIME_CFG_TBTT_ENABLE FIELD32(0x00080000)
  653. #define BCN_TIME_CFG_BEACON_GEN FIELD32(0x00100000)
  654. #define BCN_TIME_CFG_TX_TIME_COMPENSATE FIELD32(0xf0000000)
  655. /*
  656. * TBTT_SYNC_CFG:
  657. * BCN_AIFSN: Beacon AIFSN after TBTT interrupt in slots
  658. * BCN_CWMIN: Beacon CWMin after TBTT interrupt in slots
  659. */
  660. #define TBTT_SYNC_CFG 0x1118
  661. #define TBTT_SYNC_CFG_TBTT_ADJUST FIELD32(0x000000ff)
  662. #define TBTT_SYNC_CFG_BCN_EXP_WIN FIELD32(0x0000ff00)
  663. #define TBTT_SYNC_CFG_BCN_AIFSN FIELD32(0x000f0000)
  664. #define TBTT_SYNC_CFG_BCN_CWMIN FIELD32(0x00f00000)
  665. /*
  666. * TSF_TIMER_DW0: Local lsb TSF timer, read-only
  667. */
  668. #define TSF_TIMER_DW0 0x111c
  669. #define TSF_TIMER_DW0_LOW_WORD FIELD32(0xffffffff)
  670. /*
  671. * TSF_TIMER_DW1: Local msb TSF timer, read-only
  672. */
  673. #define TSF_TIMER_DW1 0x1120
  674. #define TSF_TIMER_DW1_HIGH_WORD FIELD32(0xffffffff)
  675. /*
  676. * TBTT_TIMER: TImer remains till next TBTT, read-only
  677. */
  678. #define TBTT_TIMER 0x1124
  679. /*
  680. * INT_TIMER_CFG: timer configuration
  681. * PRE_TBTT_TIMER: leadtime to tbtt for pretbtt interrupt in units of 1/16 TU
  682. * GP_TIMER: period of general purpose timer in units of 1/16 TU
  683. */
  684. #define INT_TIMER_CFG 0x1128
  685. #define INT_TIMER_CFG_PRE_TBTT_TIMER FIELD32(0x0000ffff)
  686. #define INT_TIMER_CFG_GP_TIMER FIELD32(0xffff0000)
  687. /*
  688. * INT_TIMER_EN: GP-timer and pre-tbtt Int enable
  689. */
  690. #define INT_TIMER_EN 0x112c
  691. #define INT_TIMER_EN_PRE_TBTT_TIMER FIELD32(0x00000001)
  692. #define INT_TIMER_EN_GP_TIMER FIELD32(0x00000002)
  693. /*
  694. * CH_IDLE_STA: channel idle time (in us)
  695. */
  696. #define CH_IDLE_STA 0x1130
  697. /*
  698. * CH_BUSY_STA: channel busy time on primary channel (in us)
  699. */
  700. #define CH_BUSY_STA 0x1134
  701. /*
  702. * CH_BUSY_STA_SEC: channel busy time on secondary channel in HT40 mode (in us)
  703. */
  704. #define CH_BUSY_STA_SEC 0x1138
  705. /*
  706. * MAC_STATUS_CFG:
  707. * BBP_RF_BUSY: When set to 0, BBP and RF are stable.
  708. * if 1 or higher one of the 2 registers is busy.
  709. */
  710. #define MAC_STATUS_CFG 0x1200
  711. #define MAC_STATUS_CFG_BBP_RF_BUSY FIELD32(0x00000003)
  712. /*
  713. * PWR_PIN_CFG:
  714. */
  715. #define PWR_PIN_CFG 0x1204
  716. /*
  717. * AUTOWAKEUP_CFG: Manual power control / status register
  718. * TBCN_BEFORE_WAKE: ForceWake has high privilege than PutToSleep when both set
  719. * AUTOWAKE: 0:sleep, 1:awake
  720. */
  721. #define AUTOWAKEUP_CFG 0x1208
  722. #define AUTOWAKEUP_CFG_AUTO_LEAD_TIME FIELD32(0x000000ff)
  723. #define AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE FIELD32(0x00007f00)
  724. #define AUTOWAKEUP_CFG_AUTOWAKE FIELD32(0x00008000)
  725. /*
  726. * EDCA_AC0_CFG:
  727. */
  728. #define EDCA_AC0_CFG 0x1300
  729. #define EDCA_AC0_CFG_TX_OP FIELD32(0x000000ff)
  730. #define EDCA_AC0_CFG_AIFSN FIELD32(0x00000f00)
  731. #define EDCA_AC0_CFG_CWMIN FIELD32(0x0000f000)
  732. #define EDCA_AC0_CFG_CWMAX FIELD32(0x000f0000)
  733. /*
  734. * EDCA_AC1_CFG:
  735. */
  736. #define EDCA_AC1_CFG 0x1304
  737. #define EDCA_AC1_CFG_TX_OP FIELD32(0x000000ff)
  738. #define EDCA_AC1_CFG_AIFSN FIELD32(0x00000f00)
  739. #define EDCA_AC1_CFG_CWMIN FIELD32(0x0000f000)
  740. #define EDCA_AC1_CFG_CWMAX FIELD32(0x000f0000)
  741. /*
  742. * EDCA_AC2_CFG:
  743. */
  744. #define EDCA_AC2_CFG 0x1308
  745. #define EDCA_AC2_CFG_TX_OP FIELD32(0x000000ff)
  746. #define EDCA_AC2_CFG_AIFSN FIELD32(0x00000f00)
  747. #define EDCA_AC2_CFG_CWMIN FIELD32(0x0000f000)
  748. #define EDCA_AC2_CFG_CWMAX FIELD32(0x000f0000)
  749. /*
  750. * EDCA_AC3_CFG:
  751. */
  752. #define EDCA_AC3_CFG 0x130c
  753. #define EDCA_AC3_CFG_TX_OP FIELD32(0x000000ff)
  754. #define EDCA_AC3_CFG_AIFSN FIELD32(0x00000f00)
  755. #define EDCA_AC3_CFG_CWMIN FIELD32(0x0000f000)
  756. #define EDCA_AC3_CFG_CWMAX FIELD32(0x000f0000)
  757. /*
  758. * EDCA_TID_AC_MAP:
  759. */
  760. #define EDCA_TID_AC_MAP 0x1310
  761. /*
  762. * TX_PWR_CFG:
  763. */
  764. #define TX_PWR_CFG_RATE0 FIELD32(0x0000000f)
  765. #define TX_PWR_CFG_RATE1 FIELD32(0x000000f0)
  766. #define TX_PWR_CFG_RATE2 FIELD32(0x00000f00)
  767. #define TX_PWR_CFG_RATE3 FIELD32(0x0000f000)
  768. #define TX_PWR_CFG_RATE4 FIELD32(0x000f0000)
  769. #define TX_PWR_CFG_RATE5 FIELD32(0x00f00000)
  770. #define TX_PWR_CFG_RATE6 FIELD32(0x0f000000)
  771. #define TX_PWR_CFG_RATE7 FIELD32(0xf0000000)
  772. /*
  773. * TX_PWR_CFG_0:
  774. */
  775. #define TX_PWR_CFG_0 0x1314
  776. #define TX_PWR_CFG_0_1MBS FIELD32(0x0000000f)
  777. #define TX_PWR_CFG_0_2MBS FIELD32(0x000000f0)
  778. #define TX_PWR_CFG_0_55MBS FIELD32(0x00000f00)
  779. #define TX_PWR_CFG_0_11MBS FIELD32(0x0000f000)
  780. #define TX_PWR_CFG_0_6MBS FIELD32(0x000f0000)
  781. #define TX_PWR_CFG_0_9MBS FIELD32(0x00f00000)
  782. #define TX_PWR_CFG_0_12MBS FIELD32(0x0f000000)
  783. #define TX_PWR_CFG_0_18MBS FIELD32(0xf0000000)
  784. /*
  785. * TX_PWR_CFG_1:
  786. */
  787. #define TX_PWR_CFG_1 0x1318
  788. #define TX_PWR_CFG_1_24MBS FIELD32(0x0000000f)
  789. #define TX_PWR_CFG_1_36MBS FIELD32(0x000000f0)
  790. #define TX_PWR_CFG_1_48MBS FIELD32(0x00000f00)
  791. #define TX_PWR_CFG_1_54MBS FIELD32(0x0000f000)
  792. #define TX_PWR_CFG_1_MCS0 FIELD32(0x000f0000)
  793. #define TX_PWR_CFG_1_MCS1 FIELD32(0x00f00000)
  794. #define TX_PWR_CFG_1_MCS2 FIELD32(0x0f000000)
  795. #define TX_PWR_CFG_1_MCS3 FIELD32(0xf0000000)
  796. /*
  797. * TX_PWR_CFG_2:
  798. */
  799. #define TX_PWR_CFG_2 0x131c
  800. #define TX_PWR_CFG_2_MCS4 FIELD32(0x0000000f)
  801. #define TX_PWR_CFG_2_MCS5 FIELD32(0x000000f0)
  802. #define TX_PWR_CFG_2_MCS6 FIELD32(0x00000f00)
  803. #define TX_PWR_CFG_2_MCS7 FIELD32(0x0000f000)
  804. #define TX_PWR_CFG_2_MCS8 FIELD32(0x000f0000)
  805. #define TX_PWR_CFG_2_MCS9 FIELD32(0x00f00000)
  806. #define TX_PWR_CFG_2_MCS10 FIELD32(0x0f000000)
  807. #define TX_PWR_CFG_2_MCS11 FIELD32(0xf0000000)
  808. /*
  809. * TX_PWR_CFG_3:
  810. */
  811. #define TX_PWR_CFG_3 0x1320
  812. #define TX_PWR_CFG_3_MCS12 FIELD32(0x0000000f)
  813. #define TX_PWR_CFG_3_MCS13 FIELD32(0x000000f0)
  814. #define TX_PWR_CFG_3_MCS14 FIELD32(0x00000f00)
  815. #define TX_PWR_CFG_3_MCS15 FIELD32(0x0000f000)
  816. #define TX_PWR_CFG_3_UKNOWN1 FIELD32(0x000f0000)
  817. #define TX_PWR_CFG_3_UKNOWN2 FIELD32(0x00f00000)
  818. #define TX_PWR_CFG_3_UKNOWN3 FIELD32(0x0f000000)
  819. #define TX_PWR_CFG_3_UKNOWN4 FIELD32(0xf0000000)
  820. /*
  821. * TX_PWR_CFG_4:
  822. */
  823. #define TX_PWR_CFG_4 0x1324
  824. #define TX_PWR_CFG_4_UKNOWN5 FIELD32(0x0000000f)
  825. #define TX_PWR_CFG_4_UKNOWN6 FIELD32(0x000000f0)
  826. #define TX_PWR_CFG_4_UKNOWN7 FIELD32(0x00000f00)
  827. #define TX_PWR_CFG_4_UKNOWN8 FIELD32(0x0000f000)
  828. /*
  829. * TX_PIN_CFG:
  830. */
  831. #define TX_PIN_CFG 0x1328
  832. #define TX_PIN_CFG_PA_PE_A0_EN FIELD32(0x00000001)
  833. #define TX_PIN_CFG_PA_PE_G0_EN FIELD32(0x00000002)
  834. #define TX_PIN_CFG_PA_PE_A1_EN FIELD32(0x00000004)
  835. #define TX_PIN_CFG_PA_PE_G1_EN FIELD32(0x00000008)
  836. #define TX_PIN_CFG_PA_PE_A0_POL FIELD32(0x00000010)
  837. #define TX_PIN_CFG_PA_PE_G0_POL FIELD32(0x00000020)
  838. #define TX_PIN_CFG_PA_PE_A1_POL FIELD32(0x00000040)
  839. #define TX_PIN_CFG_PA_PE_G1_POL FIELD32(0x00000080)
  840. #define TX_PIN_CFG_LNA_PE_A0_EN FIELD32(0x00000100)
  841. #define TX_PIN_CFG_LNA_PE_G0_EN FIELD32(0x00000200)
  842. #define TX_PIN_CFG_LNA_PE_A1_EN FIELD32(0x00000400)
  843. #define TX_PIN_CFG_LNA_PE_G1_EN FIELD32(0x00000800)
  844. #define TX_PIN_CFG_LNA_PE_A0_POL FIELD32(0x00001000)
  845. #define TX_PIN_CFG_LNA_PE_G0_POL FIELD32(0x00002000)
  846. #define TX_PIN_CFG_LNA_PE_A1_POL FIELD32(0x00004000)
  847. #define TX_PIN_CFG_LNA_PE_G1_POL FIELD32(0x00008000)
  848. #define TX_PIN_CFG_RFTR_EN FIELD32(0x00010000)
  849. #define TX_PIN_CFG_RFTR_POL FIELD32(0x00020000)
  850. #define TX_PIN_CFG_TRSW_EN FIELD32(0x00040000)
  851. #define TX_PIN_CFG_TRSW_POL FIELD32(0x00080000)
  852. /*
  853. * TX_BAND_CFG: 0x1 use upper 20MHz, 0x0 use lower 20MHz
  854. */
  855. #define TX_BAND_CFG 0x132c
  856. #define TX_BAND_CFG_HT40_MINUS FIELD32(0x00000001)
  857. #define TX_BAND_CFG_A FIELD32(0x00000002)
  858. #define TX_BAND_CFG_BG FIELD32(0x00000004)
  859. /*
  860. * TX_SW_CFG0:
  861. */
  862. #define TX_SW_CFG0 0x1330
  863. /*
  864. * TX_SW_CFG1:
  865. */
  866. #define TX_SW_CFG1 0x1334
  867. /*
  868. * TX_SW_CFG2:
  869. */
  870. #define TX_SW_CFG2 0x1338
  871. /*
  872. * TXOP_THRES_CFG:
  873. */
  874. #define TXOP_THRES_CFG 0x133c
  875. /*
  876. * TXOP_CTRL_CFG:
  877. * TIMEOUT_TRUN_EN: Enable/Disable TXOP timeout truncation
  878. * AC_TRUN_EN: Enable/Disable truncation for AC change
  879. * TXRATEGRP_TRUN_EN: Enable/Disable truncation for TX rate group change
  880. * USER_MODE_TRUN_EN: Enable/Disable truncation for user TXOP mode
  881. * MIMO_PS_TRUN_EN: Enable/Disable truncation for MIMO PS RTS/CTS
  882. * RESERVED_TRUN_EN: Reserved
  883. * LSIG_TXOP_EN: Enable/Disable L-SIG TXOP protection
  884. * EXT_CCA_EN: Enable/Disable extension channel CCA reference (Defer 40Mhz
  885. * transmissions if extension CCA is clear).
  886. * EXT_CCA_DLY: Extension CCA signal delay time (unit: us)
  887. * EXT_CWMIN: CwMin for extension channel backoff
  888. * 0: Disabled
  889. *
  890. */
  891. #define TXOP_CTRL_CFG 0x1340
  892. #define TXOP_CTRL_CFG_TIMEOUT_TRUN_EN FIELD32(0x00000001)
  893. #define TXOP_CTRL_CFG_AC_TRUN_EN FIELD32(0x00000002)
  894. #define TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN FIELD32(0x00000004)
  895. #define TXOP_CTRL_CFG_USER_MODE_TRUN_EN FIELD32(0x00000008)
  896. #define TXOP_CTRL_CFG_MIMO_PS_TRUN_EN FIELD32(0x00000010)
  897. #define TXOP_CTRL_CFG_RESERVED_TRUN_EN FIELD32(0x00000020)
  898. #define TXOP_CTRL_CFG_LSIG_TXOP_EN FIELD32(0x00000040)
  899. #define TXOP_CTRL_CFG_EXT_CCA_EN FIELD32(0x00000080)
  900. #define TXOP_CTRL_CFG_EXT_CCA_DLY FIELD32(0x0000ff00)
  901. #define TXOP_CTRL_CFG_EXT_CWMIN FIELD32(0x000f0000)
  902. /*
  903. * TX_RTS_CFG:
  904. * RTS_THRES: unit:byte
  905. * RTS_FBK_EN: enable rts rate fallback
  906. */
  907. #define TX_RTS_CFG 0x1344
  908. #define TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT FIELD32(0x000000ff)
  909. #define TX_RTS_CFG_RTS_THRES FIELD32(0x00ffff00)
  910. #define TX_RTS_CFG_RTS_FBK_EN FIELD32(0x01000000)
  911. /*
  912. * TX_TIMEOUT_CFG:
  913. * MPDU_LIFETIME: expiration time = 2^(9+MPDU LIFE TIME) us
  914. * RX_ACK_TIMEOUT: unit:slot. Used for TX procedure
  915. * TX_OP_TIMEOUT: TXOP timeout value for TXOP truncation.
  916. * it is recommended that:
  917. * (SLOT_TIME) > (TX_OP_TIMEOUT) > (RX_ACK_TIMEOUT)
  918. */
  919. #define TX_TIMEOUT_CFG 0x1348
  920. #define TX_TIMEOUT_CFG_MPDU_LIFETIME FIELD32(0x000000f0)
  921. #define TX_TIMEOUT_CFG_RX_ACK_TIMEOUT FIELD32(0x0000ff00)
  922. #define TX_TIMEOUT_CFG_TX_OP_TIMEOUT FIELD32(0x00ff0000)
  923. /*
  924. * TX_RTY_CFG:
  925. * SHORT_RTY_LIMIT: short retry limit
  926. * LONG_RTY_LIMIT: long retry limit
  927. * LONG_RTY_THRE: Long retry threshoold
  928. * NON_AGG_RTY_MODE: Non-Aggregate MPDU retry mode
  929. * 0:expired by retry limit, 1: expired by mpdu life timer
  930. * AGG_RTY_MODE: Aggregate MPDU retry mode
  931. * 0:expired by retry limit, 1: expired by mpdu life timer
  932. * TX_AUTO_FB_ENABLE: Tx retry PHY rate auto fallback enable
  933. */
  934. #define TX_RTY_CFG 0x134c
  935. #define TX_RTY_CFG_SHORT_RTY_LIMIT FIELD32(0x000000ff)
  936. #define TX_RTY_CFG_LONG_RTY_LIMIT FIELD32(0x0000ff00)
  937. #define TX_RTY_CFG_LONG_RTY_THRE FIELD32(0x0fff0000)
  938. #define TX_RTY_CFG_NON_AGG_RTY_MODE FIELD32(0x10000000)
  939. #define TX_RTY_CFG_AGG_RTY_MODE FIELD32(0x20000000)
  940. #define TX_RTY_CFG_TX_AUTO_FB_ENABLE FIELD32(0x40000000)
  941. /*
  942. * TX_LINK_CFG:
  943. * REMOTE_MFB_LIFETIME: remote MFB life time. unit: 32us
  944. * MFB_ENABLE: TX apply remote MFB 1:enable
  945. * REMOTE_UMFS_ENABLE: remote unsolicit MFB enable
  946. * 0: not apply remote remote unsolicit (MFS=7)
  947. * TX_MRQ_EN: MCS request TX enable
  948. * TX_RDG_EN: RDG TX enable
  949. * TX_CF_ACK_EN: Piggyback CF-ACK enable
  950. * REMOTE_MFB: remote MCS feedback
  951. * REMOTE_MFS: remote MCS feedback sequence number
  952. */
  953. #define TX_LINK_CFG 0x1350
  954. #define TX_LINK_CFG_REMOTE_MFB_LIFETIME FIELD32(0x000000ff)
  955. #define TX_LINK_CFG_MFB_ENABLE FIELD32(0x00000100)
  956. #define TX_LINK_CFG_REMOTE_UMFS_ENABLE FIELD32(0x00000200)
  957. #define TX_LINK_CFG_TX_MRQ_EN FIELD32(0x00000400)
  958. #define TX_LINK_CFG_TX_RDG_EN FIELD32(0x00000800)
  959. #define TX_LINK_CFG_TX_CF_ACK_EN FIELD32(0x00001000)
  960. #define TX_LINK_CFG_REMOTE_MFB FIELD32(0x00ff0000)
  961. #define TX_LINK_CFG_REMOTE_MFS FIELD32(0xff000000)
  962. /*
  963. * HT_FBK_CFG0:
  964. */
  965. #define HT_FBK_CFG0 0x1354
  966. #define HT_FBK_CFG0_HTMCS0FBK FIELD32(0x0000000f)
  967. #define HT_FBK_CFG0_HTMCS1FBK FIELD32(0x000000f0)
  968. #define HT_FBK_CFG0_HTMCS2FBK FIELD32(0x00000f00)
  969. #define HT_FBK_CFG0_HTMCS3FBK FIELD32(0x0000f000)
  970. #define HT_FBK_CFG0_HTMCS4FBK FIELD32(0x000f0000)
  971. #define HT_FBK_CFG0_HTMCS5FBK FIELD32(0x00f00000)
  972. #define HT_FBK_CFG0_HTMCS6FBK FIELD32(0x0f000000)
  973. #define HT_FBK_CFG0_HTMCS7FBK FIELD32(0xf0000000)
  974. /*
  975. * HT_FBK_CFG1:
  976. */
  977. #define HT_FBK_CFG1 0x1358
  978. #define HT_FBK_CFG1_HTMCS8FBK FIELD32(0x0000000f)
  979. #define HT_FBK_CFG1_HTMCS9FBK FIELD32(0x000000f0)
  980. #define HT_FBK_CFG1_HTMCS10FBK FIELD32(0x00000f00)
  981. #define HT_FBK_CFG1_HTMCS11FBK FIELD32(0x0000f000)
  982. #define HT_FBK_CFG1_HTMCS12FBK FIELD32(0x000f0000)
  983. #define HT_FBK_CFG1_HTMCS13FBK FIELD32(0x00f00000)
  984. #define HT_FBK_CFG1_HTMCS14FBK FIELD32(0x0f000000)
  985. #define HT_FBK_CFG1_HTMCS15FBK FIELD32(0xf0000000)
  986. /*
  987. * LG_FBK_CFG0:
  988. */
  989. #define LG_FBK_CFG0 0x135c
  990. #define LG_FBK_CFG0_OFDMMCS0FBK FIELD32(0x0000000f)
  991. #define LG_FBK_CFG0_OFDMMCS1FBK FIELD32(0x000000f0)
  992. #define LG_FBK_CFG0_OFDMMCS2FBK FIELD32(0x00000f00)
  993. #define LG_FBK_CFG0_OFDMMCS3FBK FIELD32(0x0000f000)
  994. #define LG_FBK_CFG0_OFDMMCS4FBK FIELD32(0x000f0000)
  995. #define LG_FBK_CFG0_OFDMMCS5FBK FIELD32(0x00f00000)
  996. #define LG_FBK_CFG0_OFDMMCS6FBK FIELD32(0x0f000000)
  997. #define LG_FBK_CFG0_OFDMMCS7FBK FIELD32(0xf0000000)
  998. /*
  999. * LG_FBK_CFG1:
  1000. */
  1001. #define LG_FBK_CFG1 0x1360
  1002. #define LG_FBK_CFG0_CCKMCS0FBK FIELD32(0x0000000f)
  1003. #define LG_FBK_CFG0_CCKMCS1FBK FIELD32(0x000000f0)
  1004. #define LG_FBK_CFG0_CCKMCS2FBK FIELD32(0x00000f00)
  1005. #define LG_FBK_CFG0_CCKMCS3FBK FIELD32(0x0000f000)
  1006. /*
  1007. * CCK_PROT_CFG: CCK Protection
  1008. * PROTECT_RATE: Protection control frame rate for CCK TX(RTS/CTS/CFEnd)
  1009. * PROTECT_CTRL: Protection control frame type for CCK TX
  1010. * 0:none, 1:RTS/CTS, 2:CTS-to-self
  1011. * PROTECT_NAV: TXOP protection type for CCK TX
  1012. * 0:none, 1:ShortNAVprotect, 2:LongNAVProtect
  1013. * TX_OP_ALLOW_CCK: CCK TXOP allowance, 0:disallow
  1014. * TX_OP_ALLOW_OFDM: CCK TXOP allowance, 0:disallow
  1015. * TX_OP_ALLOW_MM20: CCK TXOP allowance, 0:disallow
  1016. * TX_OP_ALLOW_MM40: CCK TXOP allowance, 0:disallow
  1017. * TX_OP_ALLOW_GF20: CCK TXOP allowance, 0:disallow
  1018. * TX_OP_ALLOW_GF40: CCK TXOP allowance, 0:disallow
  1019. * RTS_TH_EN: RTS threshold enable on CCK TX
  1020. */
  1021. #define CCK_PROT_CFG 0x1364
  1022. #define CCK_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1023. #define CCK_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1024. #define CCK_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  1025. #define CCK_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1026. #define CCK_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1027. #define CCK_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1028. #define CCK_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1029. #define CCK_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1030. #define CCK_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1031. #define CCK_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1032. /*
  1033. * OFDM_PROT_CFG: OFDM Protection
  1034. */
  1035. #define OFDM_PROT_CFG 0x1368
  1036. #define OFDM_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1037. #define OFDM_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1038. #define OFDM_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  1039. #define OFDM_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1040. #define OFDM_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1041. #define OFDM_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1042. #define OFDM_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1043. #define OFDM_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1044. #define OFDM_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1045. #define OFDM_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1046. /*
  1047. * MM20_PROT_CFG: MM20 Protection
  1048. */
  1049. #define MM20_PROT_CFG 0x136c
  1050. #define MM20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1051. #define MM20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1052. #define MM20_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  1053. #define MM20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1054. #define MM20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1055. #define MM20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1056. #define MM20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1057. #define MM20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1058. #define MM20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1059. #define MM20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1060. /*
  1061. * MM40_PROT_CFG: MM40 Protection
  1062. */
  1063. #define MM40_PROT_CFG 0x1370
  1064. #define MM40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1065. #define MM40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1066. #define MM40_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  1067. #define MM40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1068. #define MM40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1069. #define MM40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1070. #define MM40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1071. #define MM40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1072. #define MM40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1073. #define MM40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1074. /*
  1075. * GF20_PROT_CFG: GF20 Protection
  1076. */
  1077. #define GF20_PROT_CFG 0x1374
  1078. #define GF20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1079. #define GF20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1080. #define GF20_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  1081. #define GF20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1082. #define GF20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1083. #define GF20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1084. #define GF20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1085. #define GF20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1086. #define GF20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1087. #define GF20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1088. /*
  1089. * GF40_PROT_CFG: GF40 Protection
  1090. */
  1091. #define GF40_PROT_CFG 0x1378
  1092. #define GF40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1093. #define GF40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1094. #define GF40_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  1095. #define GF40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1096. #define GF40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1097. #define GF40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1098. #define GF40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1099. #define GF40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1100. #define GF40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1101. #define GF40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1102. /*
  1103. * EXP_CTS_TIME:
  1104. */
  1105. #define EXP_CTS_TIME 0x137c
  1106. /*
  1107. * EXP_ACK_TIME:
  1108. */
  1109. #define EXP_ACK_TIME 0x1380
  1110. /*
  1111. * RX_FILTER_CFG: RX configuration register.
  1112. */
  1113. #define RX_FILTER_CFG 0x1400
  1114. #define RX_FILTER_CFG_DROP_CRC_ERROR FIELD32(0x00000001)
  1115. #define RX_FILTER_CFG_DROP_PHY_ERROR FIELD32(0x00000002)
  1116. #define RX_FILTER_CFG_DROP_NOT_TO_ME FIELD32(0x00000004)
  1117. #define RX_FILTER_CFG_DROP_NOT_MY_BSSD FIELD32(0x00000008)
  1118. #define RX_FILTER_CFG_DROP_VER_ERROR FIELD32(0x00000010)
  1119. #define RX_FILTER_CFG_DROP_MULTICAST FIELD32(0x00000020)
  1120. #define RX_FILTER_CFG_DROP_BROADCAST FIELD32(0x00000040)
  1121. #define RX_FILTER_CFG_DROP_DUPLICATE FIELD32(0x00000080)
  1122. #define RX_FILTER_CFG_DROP_CF_END_ACK FIELD32(0x00000100)
  1123. #define RX_FILTER_CFG_DROP_CF_END FIELD32(0x00000200)
  1124. #define RX_FILTER_CFG_DROP_ACK FIELD32(0x00000400)
  1125. #define RX_FILTER_CFG_DROP_CTS FIELD32(0x00000800)
  1126. #define RX_FILTER_CFG_DROP_RTS FIELD32(0x00001000)
  1127. #define RX_FILTER_CFG_DROP_PSPOLL FIELD32(0x00002000)
  1128. #define RX_FILTER_CFG_DROP_BA FIELD32(0x00004000)
  1129. #define RX_FILTER_CFG_DROP_BAR FIELD32(0x00008000)
  1130. #define RX_FILTER_CFG_DROP_CNTL FIELD32(0x00010000)
  1131. /*
  1132. * AUTO_RSP_CFG:
  1133. * AUTORESPONDER: 0: disable, 1: enable
  1134. * BAC_ACK_POLICY: 0:long, 1:short preamble
  1135. * CTS_40_MMODE: Response CTS 40MHz duplicate mode
  1136. * CTS_40_MREF: Response CTS 40MHz duplicate mode
  1137. * AR_PREAMBLE: Auto responder preamble 0:long, 1:short preamble
  1138. * DUAL_CTS_EN: Power bit value in control frame
  1139. * ACK_CTS_PSM_BIT:Power bit value in control frame
  1140. */
  1141. #define AUTO_RSP_CFG 0x1404
  1142. #define AUTO_RSP_CFG_AUTORESPONDER FIELD32(0x00000001)
  1143. #define AUTO_RSP_CFG_BAC_ACK_POLICY FIELD32(0x00000002)
  1144. #define AUTO_RSP_CFG_CTS_40_MMODE FIELD32(0x00000004)
  1145. #define AUTO_RSP_CFG_CTS_40_MREF FIELD32(0x00000008)
  1146. #define AUTO_RSP_CFG_AR_PREAMBLE FIELD32(0x00000010)
  1147. #define AUTO_RSP_CFG_DUAL_CTS_EN FIELD32(0x00000040)
  1148. #define AUTO_RSP_CFG_ACK_CTS_PSM_BIT FIELD32(0x00000080)
  1149. /*
  1150. * LEGACY_BASIC_RATE:
  1151. */
  1152. #define LEGACY_BASIC_RATE 0x1408
  1153. /*
  1154. * HT_BASIC_RATE:
  1155. */
  1156. #define HT_BASIC_RATE 0x140c
  1157. /*
  1158. * HT_CTRL_CFG:
  1159. */
  1160. #define HT_CTRL_CFG 0x1410
  1161. /*
  1162. * SIFS_COST_CFG:
  1163. */
  1164. #define SIFS_COST_CFG 0x1414
  1165. /*
  1166. * RX_PARSER_CFG:
  1167. * Set NAV for all received frames
  1168. */
  1169. #define RX_PARSER_CFG 0x1418
  1170. /*
  1171. * TX_SEC_CNT0:
  1172. */
  1173. #define TX_SEC_CNT0 0x1500
  1174. /*
  1175. * RX_SEC_CNT0:
  1176. */
  1177. #define RX_SEC_CNT0 0x1504
  1178. /*
  1179. * CCMP_FC_MUTE:
  1180. */
  1181. #define CCMP_FC_MUTE 0x1508
  1182. /*
  1183. * TXOP_HLDR_ADDR0:
  1184. */
  1185. #define TXOP_HLDR_ADDR0 0x1600
  1186. /*
  1187. * TXOP_HLDR_ADDR1:
  1188. */
  1189. #define TXOP_HLDR_ADDR1 0x1604
  1190. /*
  1191. * TXOP_HLDR_ET:
  1192. */
  1193. #define TXOP_HLDR_ET 0x1608
  1194. /*
  1195. * QOS_CFPOLL_RA_DW0:
  1196. */
  1197. #define QOS_CFPOLL_RA_DW0 0x160c
  1198. /*
  1199. * QOS_CFPOLL_RA_DW1:
  1200. */
  1201. #define QOS_CFPOLL_RA_DW1 0x1610
  1202. /*
  1203. * QOS_CFPOLL_QC:
  1204. */
  1205. #define QOS_CFPOLL_QC 0x1614
  1206. /*
  1207. * RX_STA_CNT0: RX PLCP error count & RX CRC error count
  1208. */
  1209. #define RX_STA_CNT0 0x1700
  1210. #define RX_STA_CNT0_CRC_ERR FIELD32(0x0000ffff)
  1211. #define RX_STA_CNT0_PHY_ERR FIELD32(0xffff0000)
  1212. /*
  1213. * RX_STA_CNT1: RX False CCA count & RX LONG frame count
  1214. */
  1215. #define RX_STA_CNT1 0x1704
  1216. #define RX_STA_CNT1_FALSE_CCA FIELD32(0x0000ffff)
  1217. #define RX_STA_CNT1_PLCP_ERR FIELD32(0xffff0000)
  1218. /*
  1219. * RX_STA_CNT2:
  1220. */
  1221. #define RX_STA_CNT2 0x1708
  1222. #define RX_STA_CNT2_RX_DUPLI_COUNT FIELD32(0x0000ffff)
  1223. #define RX_STA_CNT2_RX_FIFO_OVERFLOW FIELD32(0xffff0000)
  1224. /*
  1225. * TX_STA_CNT0: TX Beacon count
  1226. */
  1227. #define TX_STA_CNT0 0x170c
  1228. #define TX_STA_CNT0_TX_FAIL_COUNT FIELD32(0x0000ffff)
  1229. #define TX_STA_CNT0_TX_BEACON_COUNT FIELD32(0xffff0000)
  1230. /*
  1231. * TX_STA_CNT1: TX tx count
  1232. */
  1233. #define TX_STA_CNT1 0x1710
  1234. #define TX_STA_CNT1_TX_SUCCESS FIELD32(0x0000ffff)
  1235. #define TX_STA_CNT1_TX_RETRANSMIT FIELD32(0xffff0000)
  1236. /*
  1237. * TX_STA_CNT2: TX tx count
  1238. */
  1239. #define TX_STA_CNT2 0x1714
  1240. #define TX_STA_CNT2_TX_ZERO_LEN_COUNT FIELD32(0x0000ffff)
  1241. #define TX_STA_CNT2_TX_UNDER_FLOW_COUNT FIELD32(0xffff0000)
  1242. /*
  1243. * TX_STA_FIFO: TX Result for specific PID status fifo register.
  1244. *
  1245. * This register is implemented as FIFO with 16 entries in the HW. Each
  1246. * register read fetches the next tx result. If the FIFO is full because
  1247. * it wasn't read fast enough after the according interrupt (TX_FIFO_STATUS)
  1248. * triggered, the hw seems to simply drop further tx results.
  1249. *
  1250. * VALID: 1: this tx result is valid
  1251. * 0: no valid tx result -> driver should stop reading
  1252. * PID_TYPE: The PID latched from the PID field in the TXWI, can be used
  1253. * to match a frame with its tx result (even though the PID is
  1254. * only 4 bits wide).
  1255. * PID_QUEUE: Part of PID_TYPE, this is the queue index number (0-3)
  1256. * PID_ENTRY: Part of PID_TYPE, this is the queue entry index number (1-3)
  1257. * This identification number is calculated by ((idx % 3) + 1).
  1258. * TX_SUCCESS: Indicates tx success (1) or failure (0)
  1259. * TX_AGGRE: Indicates if the frame was part of an aggregate (1) or not (0)
  1260. * TX_ACK_REQUIRED: Indicates if the frame needed to get ack'ed (1) or not (0)
  1261. * WCID: The wireless client ID.
  1262. * MCS: The tx rate used during the last transmission of this frame, be it
  1263. * successful or not.
  1264. * PHYMODE: The phymode used for the transmission.
  1265. */
  1266. #define TX_STA_FIFO 0x1718
  1267. #define TX_STA_FIFO_VALID FIELD32(0x00000001)
  1268. #define TX_STA_FIFO_PID_TYPE FIELD32(0x0000001e)
  1269. #define TX_STA_FIFO_PID_QUEUE FIELD32(0x00000006)
  1270. #define TX_STA_FIFO_PID_ENTRY FIELD32(0x00000018)
  1271. #define TX_STA_FIFO_TX_SUCCESS FIELD32(0x00000020)
  1272. #define TX_STA_FIFO_TX_AGGRE FIELD32(0x00000040)
  1273. #define TX_STA_FIFO_TX_ACK_REQUIRED FIELD32(0x00000080)
  1274. #define TX_STA_FIFO_WCID FIELD32(0x0000ff00)
  1275. #define TX_STA_FIFO_SUCCESS_RATE FIELD32(0xffff0000)
  1276. #define TX_STA_FIFO_MCS FIELD32(0x007f0000)
  1277. #define TX_STA_FIFO_PHYMODE FIELD32(0xc0000000)
  1278. /*
  1279. * TX_AGG_CNT: Debug counter
  1280. */
  1281. #define TX_AGG_CNT 0x171c
  1282. #define TX_AGG_CNT_NON_AGG_TX_COUNT FIELD32(0x0000ffff)
  1283. #define TX_AGG_CNT_AGG_TX_COUNT FIELD32(0xffff0000)
  1284. /*
  1285. * TX_AGG_CNT0:
  1286. */
  1287. #define TX_AGG_CNT0 0x1720
  1288. #define TX_AGG_CNT0_AGG_SIZE_1_COUNT FIELD32(0x0000ffff)
  1289. #define TX_AGG_CNT0_AGG_SIZE_2_COUNT FIELD32(0xffff0000)
  1290. /*
  1291. * TX_AGG_CNT1:
  1292. */
  1293. #define TX_AGG_CNT1 0x1724
  1294. #define TX_AGG_CNT1_AGG_SIZE_3_COUNT FIELD32(0x0000ffff)
  1295. #define TX_AGG_CNT1_AGG_SIZE_4_COUNT FIELD32(0xffff0000)
  1296. /*
  1297. * TX_AGG_CNT2:
  1298. */
  1299. #define TX_AGG_CNT2 0x1728
  1300. #define TX_AGG_CNT2_AGG_SIZE_5_COUNT FIELD32(0x0000ffff)
  1301. #define TX_AGG_CNT2_AGG_SIZE_6_COUNT FIELD32(0xffff0000)
  1302. /*
  1303. * TX_AGG_CNT3:
  1304. */
  1305. #define TX_AGG_CNT3 0x172c
  1306. #define TX_AGG_CNT3_AGG_SIZE_7_COUNT FIELD32(0x0000ffff)
  1307. #define TX_AGG_CNT3_AGG_SIZE_8_COUNT FIELD32(0xffff0000)
  1308. /*
  1309. * TX_AGG_CNT4:
  1310. */
  1311. #define TX_AGG_CNT4 0x1730
  1312. #define TX_AGG_CNT4_AGG_SIZE_9_COUNT FIELD32(0x0000ffff)
  1313. #define TX_AGG_CNT4_AGG_SIZE_10_COUNT FIELD32(0xffff0000)
  1314. /*
  1315. * TX_AGG_CNT5:
  1316. */
  1317. #define TX_AGG_CNT5 0x1734
  1318. #define TX_AGG_CNT5_AGG_SIZE_11_COUNT FIELD32(0x0000ffff)
  1319. #define TX_AGG_CNT5_AGG_SIZE_12_COUNT FIELD32(0xffff0000)
  1320. /*
  1321. * TX_AGG_CNT6:
  1322. */
  1323. #define TX_AGG_CNT6 0x1738
  1324. #define TX_AGG_CNT6_AGG_SIZE_13_COUNT FIELD32(0x0000ffff)
  1325. #define TX_AGG_CNT6_AGG_SIZE_14_COUNT FIELD32(0xffff0000)
  1326. /*
  1327. * TX_AGG_CNT7:
  1328. */
  1329. #define TX_AGG_CNT7 0x173c
  1330. #define TX_AGG_CNT7_AGG_SIZE_15_COUNT FIELD32(0x0000ffff)
  1331. #define TX_AGG_CNT7_AGG_SIZE_16_COUNT FIELD32(0xffff0000)
  1332. /*
  1333. * MPDU_DENSITY_CNT:
  1334. * TX_ZERO_DEL: TX zero length delimiter count
  1335. * RX_ZERO_DEL: RX zero length delimiter count
  1336. */
  1337. #define MPDU_DENSITY_CNT 0x1740
  1338. #define MPDU_DENSITY_CNT_TX_ZERO_DEL FIELD32(0x0000ffff)
  1339. #define MPDU_DENSITY_CNT_RX_ZERO_DEL FIELD32(0xffff0000)
  1340. /*
  1341. * Security key table memory.
  1342. *
  1343. * The pairwise key table shares some memory with the beacon frame
  1344. * buffers 6 and 7. That basically means that when beacon 6 & 7
  1345. * are used we should only use the reduced pairwise key table which
  1346. * has a maximum of 222 entries.
  1347. *
  1348. * ---------------------------------------------
  1349. * |0x4000 | Pairwise Key | Reduced Pairwise |
  1350. * | | Table | Key Table |
  1351. * | | Size: 256 * 32 | Size: 222 * 32 |
  1352. * |0x5BC0 | |-------------------
  1353. * | | | Beacon 6 |
  1354. * |0x5DC0 | |-------------------
  1355. * | | | Beacon 7 |
  1356. * |0x5FC0 | |-------------------
  1357. * |0x5FFF | |
  1358. * --------------------------
  1359. *
  1360. * MAC_WCID_BASE: 8-bytes (use only 6 bytes) * 256 entry
  1361. * PAIRWISE_KEY_TABLE_BASE: 32-byte * 256 entry
  1362. * MAC_IVEIV_TABLE_BASE: 8-byte * 256-entry
  1363. * MAC_WCID_ATTRIBUTE_BASE: 4-byte * 256-entry
  1364. * SHARED_KEY_TABLE_BASE: 32-byte * 16-entry
  1365. * SHARED_KEY_MODE_BASE: 4-byte * 16-entry
  1366. */
  1367. #define MAC_WCID_BASE 0x1800
  1368. #define PAIRWISE_KEY_TABLE_BASE 0x4000
  1369. #define MAC_IVEIV_TABLE_BASE 0x6000
  1370. #define MAC_WCID_ATTRIBUTE_BASE 0x6800
  1371. #define SHARED_KEY_TABLE_BASE 0x6c00
  1372. #define SHARED_KEY_MODE_BASE 0x7000
  1373. #define MAC_WCID_ENTRY(__idx) \
  1374. (MAC_WCID_BASE + ((__idx) * sizeof(struct mac_wcid_entry)))
  1375. #define PAIRWISE_KEY_ENTRY(__idx) \
  1376. (PAIRWISE_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)))
  1377. #define MAC_IVEIV_ENTRY(__idx) \
  1378. (MAC_IVEIV_TABLE_BASE + ((__idx) * sizeof(struct mac_iveiv_entry)))
  1379. #define MAC_WCID_ATTR_ENTRY(__idx) \
  1380. (MAC_WCID_ATTRIBUTE_BASE + ((__idx) * sizeof(u32)))
  1381. #define SHARED_KEY_ENTRY(__idx) \
  1382. (SHARED_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)))
  1383. #define SHARED_KEY_MODE_ENTRY(__idx) \
  1384. (SHARED_KEY_MODE_BASE + ((__idx) * sizeof(u32)))
  1385. struct mac_wcid_entry {
  1386. u8 mac[6];
  1387. u8 reserved[2];
  1388. } __packed;
  1389. struct hw_key_entry {
  1390. u8 key[16];
  1391. u8 tx_mic[8];
  1392. u8 rx_mic[8];
  1393. } __packed;
  1394. struct mac_iveiv_entry {
  1395. u8 iv[8];
  1396. } __packed;
  1397. /*
  1398. * MAC_WCID_ATTRIBUTE:
  1399. */
  1400. #define MAC_WCID_ATTRIBUTE_KEYTAB FIELD32(0x00000001)
  1401. #define MAC_WCID_ATTRIBUTE_CIPHER FIELD32(0x0000000e)
  1402. #define MAC_WCID_ATTRIBUTE_BSS_IDX FIELD32(0x00000070)
  1403. #define MAC_WCID_ATTRIBUTE_RX_WIUDF FIELD32(0x00000380)
  1404. #define MAC_WCID_ATTRIBUTE_CIPHER_EXT FIELD32(0x00000400)
  1405. #define MAC_WCID_ATTRIBUTE_BSS_IDX_EXT FIELD32(0x00000800)
  1406. #define MAC_WCID_ATTRIBUTE_WAPI_MCBC FIELD32(0x00008000)
  1407. #define MAC_WCID_ATTRIBUTE_WAPI_KEY_IDX FIELD32(0xff000000)
  1408. /*
  1409. * SHARED_KEY_MODE:
  1410. */
  1411. #define SHARED_KEY_MODE_BSS0_KEY0 FIELD32(0x00000007)
  1412. #define SHARED_KEY_MODE_BSS0_KEY1 FIELD32(0x00000070)
  1413. #define SHARED_KEY_MODE_BSS0_KEY2 FIELD32(0x00000700)
  1414. #define SHARED_KEY_MODE_BSS0_KEY3 FIELD32(0x00007000)
  1415. #define SHARED_KEY_MODE_BSS1_KEY0 FIELD32(0x00070000)
  1416. #define SHARED_KEY_MODE_BSS1_KEY1 FIELD32(0x00700000)
  1417. #define SHARED_KEY_MODE_BSS1_KEY2 FIELD32(0x07000000)
  1418. #define SHARED_KEY_MODE_BSS1_KEY3 FIELD32(0x70000000)
  1419. /*
  1420. * HOST-MCU communication
  1421. */
  1422. /*
  1423. * H2M_MAILBOX_CSR: Host-to-MCU Mailbox.
  1424. */
  1425. #define H2M_MAILBOX_CSR 0x7010
  1426. #define H2M_MAILBOX_CSR_ARG0 FIELD32(0x000000ff)
  1427. #define H2M_MAILBOX_CSR_ARG1 FIELD32(0x0000ff00)
  1428. #define H2M_MAILBOX_CSR_CMD_TOKEN FIELD32(0x00ff0000)
  1429. #define H2M_MAILBOX_CSR_OWNER FIELD32(0xff000000)
  1430. /*
  1431. * H2M_MAILBOX_CID:
  1432. */
  1433. #define H2M_MAILBOX_CID 0x7014
  1434. #define H2M_MAILBOX_CID_CMD0 FIELD32(0x000000ff)
  1435. #define H2M_MAILBOX_CID_CMD1 FIELD32(0x0000ff00)
  1436. #define H2M_MAILBOX_CID_CMD2 FIELD32(0x00ff0000)
  1437. #define H2M_MAILBOX_CID_CMD3 FIELD32(0xff000000)
  1438. /*
  1439. * H2M_MAILBOX_STATUS:
  1440. */
  1441. #define H2M_MAILBOX_STATUS 0x701c
  1442. /*
  1443. * H2M_INT_SRC:
  1444. */
  1445. #define H2M_INT_SRC 0x7024
  1446. /*
  1447. * H2M_BBP_AGENT:
  1448. */
  1449. #define H2M_BBP_AGENT 0x7028
  1450. /*
  1451. * MCU_LEDCS: LED control for MCU Mailbox.
  1452. */
  1453. #define MCU_LEDCS_LED_MODE FIELD8(0x1f)
  1454. #define MCU_LEDCS_POLARITY FIELD8(0x01)
  1455. /*
  1456. * HW_CS_CTS_BASE:
  1457. * Carrier-sense CTS frame base address.
  1458. * It's where mac stores carrier-sense frame for carrier-sense function.
  1459. */
  1460. #define HW_CS_CTS_BASE 0x7700
  1461. /*
  1462. * HW_DFS_CTS_BASE:
  1463. * DFS CTS frame base address. It's where mac stores CTS frame for DFS.
  1464. */
  1465. #define HW_DFS_CTS_BASE 0x7780
  1466. /*
  1467. * TXRX control registers - base address 0x3000
  1468. */
  1469. /*
  1470. * TXRX_CSR1:
  1471. * rt2860b UNKNOWN reg use R/O Reg Addr 0x77d0 first..
  1472. */
  1473. #define TXRX_CSR1 0x77d0
  1474. /*
  1475. * HW_DEBUG_SETTING_BASE:
  1476. * since NULL frame won't be that long (256 byte)
  1477. * We steal 16 tail bytes to save debugging settings
  1478. */
  1479. #define HW_DEBUG_SETTING_BASE 0x77f0
  1480. #define HW_DEBUG_SETTING_BASE2 0x7770
  1481. /*
  1482. * HW_BEACON_BASE
  1483. * In order to support maximum 8 MBSS and its maximum length
  1484. * is 512 bytes for each beacon
  1485. * Three section discontinue memory segments will be used.
  1486. * 1. The original region for BCN 0~3
  1487. * 2. Extract memory from FCE table for BCN 4~5
  1488. * 3. Extract memory from Pair-wise key table for BCN 6~7
  1489. * It occupied those memory of wcid 238~253 for BCN 6
  1490. * and wcid 222~237 for BCN 7 (see Security key table memory
  1491. * for more info).
  1492. *
  1493. * IMPORTANT NOTE: Not sure why legacy driver does this,
  1494. * but HW_BEACON_BASE7 is 0x0200 bytes below HW_BEACON_BASE6.
  1495. */
  1496. #define HW_BEACON_BASE0 0x7800
  1497. #define HW_BEACON_BASE1 0x7a00
  1498. #define HW_BEACON_BASE2 0x7c00
  1499. #define HW_BEACON_BASE3 0x7e00
  1500. #define HW_BEACON_BASE4 0x7200
  1501. #define HW_BEACON_BASE5 0x7400
  1502. #define HW_BEACON_BASE6 0x5dc0
  1503. #define HW_BEACON_BASE7 0x5bc0
  1504. #define HW_BEACON_OFFSET(__index) \
  1505. (((__index) < 4) ? (HW_BEACON_BASE0 + (__index * 0x0200)) : \
  1506. (((__index) < 6) ? (HW_BEACON_BASE4 + ((__index - 4) * 0x0200)) : \
  1507. (HW_BEACON_BASE6 - ((__index - 6) * 0x0200))))
  1508. /*
  1509. * BBP registers.
  1510. * The wordsize of the BBP is 8 bits.
  1511. */
  1512. /*
  1513. * BBP 1: TX Antenna & Power
  1514. * POWER: 0 - normal, 1 - drop tx power by 6dBm, 2 - drop tx power by 12dBm,
  1515. * 3 - increase tx power by 6dBm
  1516. */
  1517. #define BBP1_TX_POWER FIELD8(0x07)
  1518. #define BBP1_TX_ANTENNA FIELD8(0x18)
  1519. /*
  1520. * BBP 3: RX Antenna
  1521. */
  1522. #define BBP3_RX_ANTENNA FIELD8(0x18)
  1523. #define BBP3_HT40_MINUS FIELD8(0x20)
  1524. /*
  1525. * BBP 4: Bandwidth
  1526. */
  1527. #define BBP4_TX_BF FIELD8(0x01)
  1528. #define BBP4_BANDWIDTH FIELD8(0x18)
  1529. /*
  1530. * BBP 138: Unknown
  1531. */
  1532. #define BBP138_RX_ADC1 FIELD8(0x02)
  1533. #define BBP138_RX_ADC2 FIELD8(0x04)
  1534. #define BBP138_TX_DAC1 FIELD8(0x20)
  1535. #define BBP138_TX_DAC2 FIELD8(0x40)
  1536. /*
  1537. * RFCSR registers
  1538. * The wordsize of the RFCSR is 8 bits.
  1539. */
  1540. /*
  1541. * RFCSR 1:
  1542. */
  1543. #define RFCSR1_RF_BLOCK_EN FIELD8(0x01)
  1544. #define RFCSR1_RX0_PD FIELD8(0x04)
  1545. #define RFCSR1_TX0_PD FIELD8(0x08)
  1546. #define RFCSR1_RX1_PD FIELD8(0x10)
  1547. #define RFCSR1_TX1_PD FIELD8(0x20)
  1548. /*
  1549. * RFCSR 6:
  1550. */
  1551. #define RFCSR6_R1 FIELD8(0x03)
  1552. #define RFCSR6_R2 FIELD8(0x40)
  1553. /*
  1554. * RFCSR 7:
  1555. */
  1556. #define RFCSR7_RF_TUNING FIELD8(0x01)
  1557. /*
  1558. * RFCSR 12:
  1559. */
  1560. #define RFCSR12_TX_POWER FIELD8(0x1f)
  1561. /*
  1562. * RFCSR 13:
  1563. */
  1564. #define RFCSR13_TX_POWER FIELD8(0x1f)
  1565. /*
  1566. * RFCSR 15:
  1567. */
  1568. #define RFCSR15_TX_LO2_EN FIELD8(0x08)
  1569. /*
  1570. * RFCSR 17:
  1571. */
  1572. #define RFCSR17_TXMIXER_GAIN FIELD8(0x07)
  1573. #define RFCSR17_TX_LO1_EN FIELD8(0x08)
  1574. #define RFCSR17_R FIELD8(0x20)
  1575. /*
  1576. * RFCSR 20:
  1577. */
  1578. #define RFCSR20_RX_LO1_EN FIELD8(0x08)
  1579. /*
  1580. * RFCSR 21:
  1581. */
  1582. #define RFCSR21_RX_LO2_EN FIELD8(0x08)
  1583. /*
  1584. * RFCSR 22:
  1585. */
  1586. #define RFCSR22_BASEBAND_LOOPBACK FIELD8(0x01)
  1587. /*
  1588. * RFCSR 23:
  1589. */
  1590. #define RFCSR23_FREQ_OFFSET FIELD8(0x7f)
  1591. /*
  1592. * RFCSR 27:
  1593. */
  1594. #define RFCSR27_R1 FIELD8(0x03)
  1595. #define RFCSR27_R2 FIELD8(0x04)
  1596. #define RFCSR27_R3 FIELD8(0x30)
  1597. #define RFCSR27_R4 FIELD8(0x40)
  1598. /*
  1599. * RFCSR 30:
  1600. */
  1601. #define RFCSR30_RF_CALIBRATION FIELD8(0x80)
  1602. /*
  1603. * RF registers
  1604. */
  1605. /*
  1606. * RF 2
  1607. */
  1608. #define RF2_ANTENNA_RX2 FIELD32(0x00000040)
  1609. #define RF2_ANTENNA_TX1 FIELD32(0x00004000)
  1610. #define RF2_ANTENNA_RX1 FIELD32(0x00020000)
  1611. /*
  1612. * RF 3
  1613. */
  1614. #define RF3_TXPOWER_G FIELD32(0x00003e00)
  1615. #define RF3_TXPOWER_A_7DBM_BOOST FIELD32(0x00000200)
  1616. #define RF3_TXPOWER_A FIELD32(0x00003c00)
  1617. /*
  1618. * RF 4
  1619. */
  1620. #define RF4_TXPOWER_G FIELD32(0x000007c0)
  1621. #define RF4_TXPOWER_A_7DBM_BOOST FIELD32(0x00000040)
  1622. #define RF4_TXPOWER_A FIELD32(0x00000780)
  1623. #define RF4_FREQ_OFFSET FIELD32(0x001f8000)
  1624. #define RF4_HT40 FIELD32(0x00200000)
  1625. /*
  1626. * EEPROM content.
  1627. * The wordsize of the EEPROM is 16 bits.
  1628. */
  1629. /*
  1630. * EEPROM Version
  1631. */
  1632. #define EEPROM_VERSION 0x0001
  1633. #define EEPROM_VERSION_FAE FIELD16(0x00ff)
  1634. #define EEPROM_VERSION_VERSION FIELD16(0xff00)
  1635. /*
  1636. * HW MAC address.
  1637. */
  1638. #define EEPROM_MAC_ADDR_0 0x0002
  1639. #define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
  1640. #define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
  1641. #define EEPROM_MAC_ADDR_1 0x0003
  1642. #define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
  1643. #define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
  1644. #define EEPROM_MAC_ADDR_2 0x0004
  1645. #define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
  1646. #define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
  1647. /*
  1648. * EEPROM ANTENNA config
  1649. * RXPATH: 1: 1R, 2: 2R, 3: 3R
  1650. * TXPATH: 1: 1T, 2: 2T
  1651. */
  1652. #define EEPROM_ANTENNA 0x001a
  1653. #define EEPROM_ANTENNA_RXPATH FIELD16(0x000f)
  1654. #define EEPROM_ANTENNA_TXPATH FIELD16(0x00f0)
  1655. #define EEPROM_ANTENNA_RF_TYPE FIELD16(0x0f00)
  1656. /*
  1657. * EEPROM NIC config
  1658. * CARDBUS_ACCEL: 0 - enable, 1 - disable
  1659. */
  1660. #define EEPROM_NIC 0x001b
  1661. #define EEPROM_NIC_HW_RADIO FIELD16(0x0001)
  1662. #define EEPROM_NIC_DYNAMIC_TX_AGC FIELD16(0x0002)
  1663. #define EEPROM_NIC_EXTERNAL_LNA_BG FIELD16(0x0004)
  1664. #define EEPROM_NIC_EXTERNAL_LNA_A FIELD16(0x0008)
  1665. #define EEPROM_NIC_CARDBUS_ACCEL FIELD16(0x0010)
  1666. #define EEPROM_NIC_BW40M_SB_BG FIELD16(0x0020)
  1667. #define EEPROM_NIC_BW40M_SB_A FIELD16(0x0040)
  1668. #define EEPROM_NIC_WPS_PBC FIELD16(0x0080)
  1669. #define EEPROM_NIC_BW40M_BG FIELD16(0x0100)
  1670. #define EEPROM_NIC_BW40M_A FIELD16(0x0200)
  1671. #define EEPROM_NIC_ANT_DIVERSITY FIELD16(0x0800)
  1672. #define EEPROM_NIC_DAC_TEST FIELD16(0x8000)
  1673. /*
  1674. * EEPROM frequency
  1675. */
  1676. #define EEPROM_FREQ 0x001d
  1677. #define EEPROM_FREQ_OFFSET FIELD16(0x00ff)
  1678. #define EEPROM_FREQ_LED_MODE FIELD16(0x7f00)
  1679. #define EEPROM_FREQ_LED_POLARITY FIELD16(0x1000)
  1680. /*
  1681. * EEPROM LED
  1682. * POLARITY_RDY_G: Polarity RDY_G setting.
  1683. * POLARITY_RDY_A: Polarity RDY_A setting.
  1684. * POLARITY_ACT: Polarity ACT setting.
  1685. * POLARITY_GPIO_0: Polarity GPIO0 setting.
  1686. * POLARITY_GPIO_1: Polarity GPIO1 setting.
  1687. * POLARITY_GPIO_2: Polarity GPIO2 setting.
  1688. * POLARITY_GPIO_3: Polarity GPIO3 setting.
  1689. * POLARITY_GPIO_4: Polarity GPIO4 setting.
  1690. * LED_MODE: Led mode.
  1691. */
  1692. #define EEPROM_LED1 0x001e
  1693. #define EEPROM_LED2 0x001f
  1694. #define EEPROM_LED3 0x0020
  1695. #define EEPROM_LED_POLARITY_RDY_BG FIELD16(0x0001)
  1696. #define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002)
  1697. #define EEPROM_LED_POLARITY_ACT FIELD16(0x0004)
  1698. #define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008)
  1699. #define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010)
  1700. #define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020)
  1701. #define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040)
  1702. #define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080)
  1703. #define EEPROM_LED_LED_MODE FIELD16(0x1f00)
  1704. /*
  1705. * EEPROM LNA
  1706. */
  1707. #define EEPROM_LNA 0x0022
  1708. #define EEPROM_LNA_BG FIELD16(0x00ff)
  1709. #define EEPROM_LNA_A0 FIELD16(0xff00)
  1710. /*
  1711. * EEPROM RSSI BG offset
  1712. */
  1713. #define EEPROM_RSSI_BG 0x0023
  1714. #define EEPROM_RSSI_BG_OFFSET0 FIELD16(0x00ff)
  1715. #define EEPROM_RSSI_BG_OFFSET1 FIELD16(0xff00)
  1716. /*
  1717. * EEPROM RSSI BG2 offset
  1718. */
  1719. #define EEPROM_RSSI_BG2 0x0024
  1720. #define EEPROM_RSSI_BG2_OFFSET2 FIELD16(0x00ff)
  1721. #define EEPROM_RSSI_BG2_LNA_A1 FIELD16(0xff00)
  1722. /*
  1723. * EEPROM TXMIXER GAIN BG offset (note overlaps with EEPROM RSSI BG2).
  1724. */
  1725. #define EEPROM_TXMIXER_GAIN_BG 0x0024
  1726. #define EEPROM_TXMIXER_GAIN_BG_VAL FIELD16(0x0007)
  1727. /*
  1728. * EEPROM RSSI A offset
  1729. */
  1730. #define EEPROM_RSSI_A 0x0025
  1731. #define EEPROM_RSSI_A_OFFSET0 FIELD16(0x00ff)
  1732. #define EEPROM_RSSI_A_OFFSET1 FIELD16(0xff00)
  1733. /*
  1734. * EEPROM RSSI A2 offset
  1735. */
  1736. #define EEPROM_RSSI_A2 0x0026
  1737. #define EEPROM_RSSI_A2_OFFSET2 FIELD16(0x00ff)
  1738. #define EEPROM_RSSI_A2_LNA_A2 FIELD16(0xff00)
  1739. /*
  1740. * EEPROM Maximum TX power values
  1741. */
  1742. #define EEPROM_MAX_TX_POWER 0x0027
  1743. #define EEPROM_MAX_TX_POWER_24GHZ FIELD16(0x00ff)
  1744. #define EEPROM_MAX_TX_POWER_5GHZ FIELD16(0xff00)
  1745. /*
  1746. * EEPROM TXpower delta: 20MHZ AND 40 MHZ use different power.
  1747. * This is delta in 40MHZ.
  1748. * VALUE: Tx Power dalta value (MAX=4)
  1749. * TYPE: 1: Plus the delta value, 0: minus the delta value
  1750. * TXPOWER: Enable:
  1751. */
  1752. #define EEPROM_TXPOWER_DELTA 0x0028
  1753. #define EEPROM_TXPOWER_DELTA_VALUE FIELD16(0x003f)
  1754. #define EEPROM_TXPOWER_DELTA_TYPE FIELD16(0x0040)
  1755. #define EEPROM_TXPOWER_DELTA_TXPOWER FIELD16(0x0080)
  1756. /*
  1757. * EEPROM TXPOWER 802.11BG
  1758. */
  1759. #define EEPROM_TXPOWER_BG1 0x0029
  1760. #define EEPROM_TXPOWER_BG2 0x0030
  1761. #define EEPROM_TXPOWER_BG_SIZE 7
  1762. #define EEPROM_TXPOWER_BG_1 FIELD16(0x00ff)
  1763. #define EEPROM_TXPOWER_BG_2 FIELD16(0xff00)
  1764. /*
  1765. * EEPROM TXPOWER 802.11A
  1766. */
  1767. #define EEPROM_TXPOWER_A1 0x003c
  1768. #define EEPROM_TXPOWER_A2 0x0053
  1769. #define EEPROM_TXPOWER_A_SIZE 6
  1770. #define EEPROM_TXPOWER_A_1 FIELD16(0x00ff)
  1771. #define EEPROM_TXPOWER_A_2 FIELD16(0xff00)
  1772. /*
  1773. * EEPROM TXPOWER by rate: tx power per tx rate for HT20 mode
  1774. */
  1775. #define EEPROM_TXPOWER_BYRATE 0x006f
  1776. #define EEPROM_TXPOWER_BYRATE_SIZE 9
  1777. #define EEPROM_TXPOWER_BYRATE_RATE0 FIELD16(0x000f)
  1778. #define EEPROM_TXPOWER_BYRATE_RATE1 FIELD16(0x00f0)
  1779. #define EEPROM_TXPOWER_BYRATE_RATE2 FIELD16(0x0f00)
  1780. #define EEPROM_TXPOWER_BYRATE_RATE3 FIELD16(0xf000)
  1781. /*
  1782. * EEPROM BBP.
  1783. */
  1784. #define EEPROM_BBP_START 0x0078
  1785. #define EEPROM_BBP_SIZE 16
  1786. #define EEPROM_BBP_VALUE FIELD16(0x00ff)
  1787. #define EEPROM_BBP_REG_ID FIELD16(0xff00)
  1788. /*
  1789. * MCU mailbox commands.
  1790. */
  1791. #define MCU_SLEEP 0x30
  1792. #define MCU_WAKEUP 0x31
  1793. #define MCU_RADIO_OFF 0x35
  1794. #define MCU_CURRENT 0x36
  1795. #define MCU_LED 0x50
  1796. #define MCU_LED_STRENGTH 0x51
  1797. #define MCU_LED_1 0x52
  1798. #define MCU_LED_2 0x53
  1799. #define MCU_LED_3 0x54
  1800. #define MCU_RADAR 0x60
  1801. #define MCU_BOOT_SIGNAL 0x72
  1802. #define MCU_BBP_SIGNAL 0x80
  1803. #define MCU_POWER_SAVE 0x83
  1804. /*
  1805. * MCU mailbox tokens
  1806. */
  1807. #define TOKEN_WAKUP 3
  1808. /*
  1809. * DMA descriptor defines.
  1810. */
  1811. #define TXWI_DESC_SIZE (4 * sizeof(__le32))
  1812. #define RXWI_DESC_SIZE (4 * sizeof(__le32))
  1813. /*
  1814. * TX WI structure
  1815. */
  1816. /*
  1817. * Word0
  1818. * FRAG: 1 To inform TKIP engine this is a fragment.
  1819. * MIMO_PS: The remote peer is in dynamic MIMO-PS mode
  1820. * TX_OP: 0:HT TXOP rule , 1:PIFS TX ,2:Backoff, 3:sifs
  1821. * BW: Channel bandwidth 0:20MHz, 1:40 MHz (for legacy rates this will
  1822. * duplicate the frame to both channels).
  1823. * STBC: 1: STBC support MCS =0-7, 2,3 : RESERVED
  1824. * AMPDU: 1: this frame is eligible for AMPDU aggregation, the hw will
  1825. * aggregate consecutive frames with the same RA and QoS TID. If
  1826. * a frame A with the same RA and QoS TID but AMPDU=0 is queued
  1827. * directly after a frame B with AMPDU=1, frame A might still
  1828. * get aggregated into the AMPDU started by frame B. So, setting
  1829. * AMPDU to 0 does _not_ necessarily mean the frame is sent as
  1830. * MPDU, it can still end up in an AMPDU if the previous frame
  1831. * was tagged as AMPDU.
  1832. */
  1833. #define TXWI_W0_FRAG FIELD32(0x00000001)
  1834. #define TXWI_W0_MIMO_PS FIELD32(0x00000002)
  1835. #define TXWI_W0_CF_ACK FIELD32(0x00000004)
  1836. #define TXWI_W0_TS FIELD32(0x00000008)
  1837. #define TXWI_W0_AMPDU FIELD32(0x00000010)
  1838. #define TXWI_W0_MPDU_DENSITY FIELD32(0x000000e0)
  1839. #define TXWI_W0_TX_OP FIELD32(0x00000300)
  1840. #define TXWI_W0_MCS FIELD32(0x007f0000)
  1841. #define TXWI_W0_BW FIELD32(0x00800000)
  1842. #define TXWI_W0_SHORT_GI FIELD32(0x01000000)
  1843. #define TXWI_W0_STBC FIELD32(0x06000000)
  1844. #define TXWI_W0_IFS FIELD32(0x08000000)
  1845. #define TXWI_W0_PHYMODE FIELD32(0xc0000000)
  1846. /*
  1847. * Word1
  1848. * ACK: 0: No Ack needed, 1: Ack needed
  1849. * NSEQ: 0: Don't assign hw sequence number, 1: Assign hw sequence number
  1850. * BW_WIN_SIZE: BA windows size of the recipient
  1851. * WIRELESS_CLI_ID: Client ID for WCID table access
  1852. * MPDU_TOTAL_BYTE_COUNT: Length of 802.11 frame
  1853. * PACKETID: Will be latched into the TX_STA_FIFO register once the according
  1854. * frame was processed. If multiple frames are aggregated together
  1855. * (AMPDU==1) the reported tx status will always contain the packet
  1856. * id of the first frame. 0: Don't report tx status for this frame.
  1857. * PACKETID_QUEUE: Part of PACKETID, This is the queue index (0-3)
  1858. * PACKETID_ENTRY: Part of PACKETID, THis is the queue entry index (1-3)
  1859. * This identification number is calculated by ((idx % 3) + 1).
  1860. * The (+1) is required to prevent PACKETID to become 0.
  1861. */
  1862. #define TXWI_W1_ACK FIELD32(0x00000001)
  1863. #define TXWI_W1_NSEQ FIELD32(0x00000002)
  1864. #define TXWI_W1_BW_WIN_SIZE FIELD32(0x000000fc)
  1865. #define TXWI_W1_WIRELESS_CLI_ID FIELD32(0x0000ff00)
  1866. #define TXWI_W1_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
  1867. #define TXWI_W1_PACKETID FIELD32(0xf0000000)
  1868. #define TXWI_W1_PACKETID_QUEUE FIELD32(0x30000000)
  1869. #define TXWI_W1_PACKETID_ENTRY FIELD32(0xc0000000)
  1870. /*
  1871. * Word2
  1872. */
  1873. #define TXWI_W2_IV FIELD32(0xffffffff)
  1874. /*
  1875. * Word3
  1876. */
  1877. #define TXWI_W3_EIV FIELD32(0xffffffff)
  1878. /*
  1879. * RX WI structure
  1880. */
  1881. /*
  1882. * Word0
  1883. */
  1884. #define RXWI_W0_WIRELESS_CLI_ID FIELD32(0x000000ff)
  1885. #define RXWI_W0_KEY_INDEX FIELD32(0x00000300)
  1886. #define RXWI_W0_BSSID FIELD32(0x00001c00)
  1887. #define RXWI_W0_UDF FIELD32(0x0000e000)
  1888. #define RXWI_W0_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
  1889. #define RXWI_W0_TID FIELD32(0xf0000000)
  1890. /*
  1891. * Word1
  1892. */
  1893. #define RXWI_W1_FRAG FIELD32(0x0000000f)
  1894. #define RXWI_W1_SEQUENCE FIELD32(0x0000fff0)
  1895. #define RXWI_W1_MCS FIELD32(0x007f0000)
  1896. #define RXWI_W1_BW FIELD32(0x00800000)
  1897. #define RXWI_W1_SHORT_GI FIELD32(0x01000000)
  1898. #define RXWI_W1_STBC FIELD32(0x06000000)
  1899. #define RXWI_W1_PHYMODE FIELD32(0xc0000000)
  1900. /*
  1901. * Word2
  1902. */
  1903. #define RXWI_W2_RSSI0 FIELD32(0x000000ff)
  1904. #define RXWI_W2_RSSI1 FIELD32(0x0000ff00)
  1905. #define RXWI_W2_RSSI2 FIELD32(0x00ff0000)
  1906. /*
  1907. * Word3
  1908. */
  1909. #define RXWI_W3_SNR0 FIELD32(0x000000ff)
  1910. #define RXWI_W3_SNR1 FIELD32(0x0000ff00)
  1911. /*
  1912. * Macros for converting txpower from EEPROM to mac80211 value
  1913. * and from mac80211 value to register value.
  1914. */
  1915. #define MIN_G_TXPOWER 0
  1916. #define MIN_A_TXPOWER -7
  1917. #define MAX_G_TXPOWER 31
  1918. #define MAX_A_TXPOWER 15
  1919. #define DEFAULT_TXPOWER 5
  1920. #define TXPOWER_G_FROM_DEV(__txpower) \
  1921. ((__txpower) > MAX_G_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  1922. #define TXPOWER_G_TO_DEV(__txpower) \
  1923. clamp_t(char, __txpower, MIN_G_TXPOWER, MAX_G_TXPOWER)
  1924. #define TXPOWER_A_FROM_DEV(__txpower) \
  1925. ((__txpower) > MAX_A_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  1926. #define TXPOWER_A_TO_DEV(__txpower) \
  1927. clamp_t(char, __txpower, MIN_A_TXPOWER, MAX_A_TXPOWER)
  1928. #endif /* RT2800_H */