rt2500pci.c 61 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019
  1. /*
  2. Copyright (C) 2004 - 2009 Ivo van Doorn <IvDoorn@gmail.com>
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt2500pci
  19. Abstract: rt2500pci device specific routines.
  20. Supported chipsets: RT2560.
  21. */
  22. #include <linux/delay.h>
  23. #include <linux/etherdevice.h>
  24. #include <linux/init.h>
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/pci.h>
  28. #include <linux/eeprom_93cx6.h>
  29. #include <linux/slab.h>
  30. #include "rt2x00.h"
  31. #include "rt2x00pci.h"
  32. #include "rt2500pci.h"
  33. /*
  34. * Register access.
  35. * All access to the CSR registers will go through the methods
  36. * rt2x00pci_register_read and rt2x00pci_register_write.
  37. * BBP and RF register require indirect register access,
  38. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  39. * These indirect registers work with busy bits,
  40. * and we will try maximal REGISTER_BUSY_COUNT times to access
  41. * the register while taking a REGISTER_BUSY_DELAY us delay
  42. * between each attampt. When the busy bit is still set at that time,
  43. * the access attempt is considered to have failed,
  44. * and we will print an error.
  45. */
  46. #define WAIT_FOR_BBP(__dev, __reg) \
  47. rt2x00pci_regbusy_read((__dev), BBPCSR, BBPCSR_BUSY, (__reg))
  48. #define WAIT_FOR_RF(__dev, __reg) \
  49. rt2x00pci_regbusy_read((__dev), RFCSR, RFCSR_BUSY, (__reg))
  50. static void rt2500pci_bbp_write(struct rt2x00_dev *rt2x00dev,
  51. const unsigned int word, const u8 value)
  52. {
  53. u32 reg;
  54. mutex_lock(&rt2x00dev->csr_mutex);
  55. /*
  56. * Wait until the BBP becomes available, afterwards we
  57. * can safely write the new data into the register.
  58. */
  59. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  60. reg = 0;
  61. rt2x00_set_field32(&reg, BBPCSR_VALUE, value);
  62. rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
  63. rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
  64. rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 1);
  65. rt2x00pci_register_write(rt2x00dev, BBPCSR, reg);
  66. }
  67. mutex_unlock(&rt2x00dev->csr_mutex);
  68. }
  69. static void rt2500pci_bbp_read(struct rt2x00_dev *rt2x00dev,
  70. const unsigned int word, u8 *value)
  71. {
  72. u32 reg;
  73. mutex_lock(&rt2x00dev->csr_mutex);
  74. /*
  75. * Wait until the BBP becomes available, afterwards we
  76. * can safely write the read request into the register.
  77. * After the data has been written, we wait until hardware
  78. * returns the correct value, if at any time the register
  79. * doesn't become available in time, reg will be 0xffffffff
  80. * which means we return 0xff to the caller.
  81. */
  82. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  83. reg = 0;
  84. rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
  85. rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
  86. rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 0);
  87. rt2x00pci_register_write(rt2x00dev, BBPCSR, reg);
  88. WAIT_FOR_BBP(rt2x00dev, &reg);
  89. }
  90. *value = rt2x00_get_field32(reg, BBPCSR_VALUE);
  91. mutex_unlock(&rt2x00dev->csr_mutex);
  92. }
  93. static void rt2500pci_rf_write(struct rt2x00_dev *rt2x00dev,
  94. const unsigned int word, const u32 value)
  95. {
  96. u32 reg;
  97. mutex_lock(&rt2x00dev->csr_mutex);
  98. /*
  99. * Wait until the RF becomes available, afterwards we
  100. * can safely write the new data into the register.
  101. */
  102. if (WAIT_FOR_RF(rt2x00dev, &reg)) {
  103. reg = 0;
  104. rt2x00_set_field32(&reg, RFCSR_VALUE, value);
  105. rt2x00_set_field32(&reg, RFCSR_NUMBER_OF_BITS, 20);
  106. rt2x00_set_field32(&reg, RFCSR_IF_SELECT, 0);
  107. rt2x00_set_field32(&reg, RFCSR_BUSY, 1);
  108. rt2x00pci_register_write(rt2x00dev, RFCSR, reg);
  109. rt2x00_rf_write(rt2x00dev, word, value);
  110. }
  111. mutex_unlock(&rt2x00dev->csr_mutex);
  112. }
  113. static void rt2500pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
  114. {
  115. struct rt2x00_dev *rt2x00dev = eeprom->data;
  116. u32 reg;
  117. rt2x00pci_register_read(rt2x00dev, CSR21, &reg);
  118. eeprom->reg_data_in = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_IN);
  119. eeprom->reg_data_out = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_OUT);
  120. eeprom->reg_data_clock =
  121. !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_CLOCK);
  122. eeprom->reg_chip_select =
  123. !!rt2x00_get_field32(reg, CSR21_EEPROM_CHIP_SELECT);
  124. }
  125. static void rt2500pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
  126. {
  127. struct rt2x00_dev *rt2x00dev = eeprom->data;
  128. u32 reg = 0;
  129. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_IN, !!eeprom->reg_data_in);
  130. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_OUT, !!eeprom->reg_data_out);
  131. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_CLOCK,
  132. !!eeprom->reg_data_clock);
  133. rt2x00_set_field32(&reg, CSR21_EEPROM_CHIP_SELECT,
  134. !!eeprom->reg_chip_select);
  135. rt2x00pci_register_write(rt2x00dev, CSR21, reg);
  136. }
  137. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  138. static const struct rt2x00debug rt2500pci_rt2x00debug = {
  139. .owner = THIS_MODULE,
  140. .csr = {
  141. .read = rt2x00pci_register_read,
  142. .write = rt2x00pci_register_write,
  143. .flags = RT2X00DEBUGFS_OFFSET,
  144. .word_base = CSR_REG_BASE,
  145. .word_size = sizeof(u32),
  146. .word_count = CSR_REG_SIZE / sizeof(u32),
  147. },
  148. .eeprom = {
  149. .read = rt2x00_eeprom_read,
  150. .write = rt2x00_eeprom_write,
  151. .word_base = EEPROM_BASE,
  152. .word_size = sizeof(u16),
  153. .word_count = EEPROM_SIZE / sizeof(u16),
  154. },
  155. .bbp = {
  156. .read = rt2500pci_bbp_read,
  157. .write = rt2500pci_bbp_write,
  158. .word_base = BBP_BASE,
  159. .word_size = sizeof(u8),
  160. .word_count = BBP_SIZE / sizeof(u8),
  161. },
  162. .rf = {
  163. .read = rt2x00_rf_read,
  164. .write = rt2500pci_rf_write,
  165. .word_base = RF_BASE,
  166. .word_size = sizeof(u32),
  167. .word_count = RF_SIZE / sizeof(u32),
  168. },
  169. };
  170. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  171. static int rt2500pci_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  172. {
  173. u32 reg;
  174. rt2x00pci_register_read(rt2x00dev, GPIOCSR, &reg);
  175. return rt2x00_get_field32(reg, GPIOCSR_BIT0);
  176. }
  177. #ifdef CONFIG_RT2X00_LIB_LEDS
  178. static void rt2500pci_brightness_set(struct led_classdev *led_cdev,
  179. enum led_brightness brightness)
  180. {
  181. struct rt2x00_led *led =
  182. container_of(led_cdev, struct rt2x00_led, led_dev);
  183. unsigned int enabled = brightness != LED_OFF;
  184. u32 reg;
  185. rt2x00pci_register_read(led->rt2x00dev, LEDCSR, &reg);
  186. if (led->type == LED_TYPE_RADIO || led->type == LED_TYPE_ASSOC)
  187. rt2x00_set_field32(&reg, LEDCSR_LINK, enabled);
  188. else if (led->type == LED_TYPE_ACTIVITY)
  189. rt2x00_set_field32(&reg, LEDCSR_ACTIVITY, enabled);
  190. rt2x00pci_register_write(led->rt2x00dev, LEDCSR, reg);
  191. }
  192. static int rt2500pci_blink_set(struct led_classdev *led_cdev,
  193. unsigned long *delay_on,
  194. unsigned long *delay_off)
  195. {
  196. struct rt2x00_led *led =
  197. container_of(led_cdev, struct rt2x00_led, led_dev);
  198. u32 reg;
  199. rt2x00pci_register_read(led->rt2x00dev, LEDCSR, &reg);
  200. rt2x00_set_field32(&reg, LEDCSR_ON_PERIOD, *delay_on);
  201. rt2x00_set_field32(&reg, LEDCSR_OFF_PERIOD, *delay_off);
  202. rt2x00pci_register_write(led->rt2x00dev, LEDCSR, reg);
  203. return 0;
  204. }
  205. static void rt2500pci_init_led(struct rt2x00_dev *rt2x00dev,
  206. struct rt2x00_led *led,
  207. enum led_type type)
  208. {
  209. led->rt2x00dev = rt2x00dev;
  210. led->type = type;
  211. led->led_dev.brightness_set = rt2500pci_brightness_set;
  212. led->led_dev.blink_set = rt2500pci_blink_set;
  213. led->flags = LED_INITIALIZED;
  214. }
  215. #endif /* CONFIG_RT2X00_LIB_LEDS */
  216. /*
  217. * Configuration handlers.
  218. */
  219. static void rt2500pci_config_filter(struct rt2x00_dev *rt2x00dev,
  220. const unsigned int filter_flags)
  221. {
  222. u32 reg;
  223. /*
  224. * Start configuration steps.
  225. * Note that the version error will always be dropped
  226. * and broadcast frames will always be accepted since
  227. * there is no filter for it at this time.
  228. */
  229. rt2x00pci_register_read(rt2x00dev, RXCSR0, &reg);
  230. rt2x00_set_field32(&reg, RXCSR0_DROP_CRC,
  231. !(filter_flags & FIF_FCSFAIL));
  232. rt2x00_set_field32(&reg, RXCSR0_DROP_PHYSICAL,
  233. !(filter_flags & FIF_PLCPFAIL));
  234. rt2x00_set_field32(&reg, RXCSR0_DROP_CONTROL,
  235. !(filter_flags & FIF_CONTROL));
  236. rt2x00_set_field32(&reg, RXCSR0_DROP_NOT_TO_ME,
  237. !(filter_flags & FIF_PROMISC_IN_BSS));
  238. rt2x00_set_field32(&reg, RXCSR0_DROP_TODS,
  239. !(filter_flags & FIF_PROMISC_IN_BSS) &&
  240. !rt2x00dev->intf_ap_count);
  241. rt2x00_set_field32(&reg, RXCSR0_DROP_VERSION_ERROR, 1);
  242. rt2x00_set_field32(&reg, RXCSR0_DROP_MCAST,
  243. !(filter_flags & FIF_ALLMULTI));
  244. rt2x00_set_field32(&reg, RXCSR0_DROP_BCAST, 0);
  245. rt2x00pci_register_write(rt2x00dev, RXCSR0, reg);
  246. }
  247. static void rt2500pci_config_intf(struct rt2x00_dev *rt2x00dev,
  248. struct rt2x00_intf *intf,
  249. struct rt2x00intf_conf *conf,
  250. const unsigned int flags)
  251. {
  252. struct data_queue *queue = rt2x00queue_get_queue(rt2x00dev, QID_BEACON);
  253. unsigned int bcn_preload;
  254. u32 reg;
  255. if (flags & CONFIG_UPDATE_TYPE) {
  256. /*
  257. * Enable beacon config
  258. */
  259. bcn_preload = PREAMBLE + GET_DURATION(IEEE80211_HEADER, 20);
  260. rt2x00pci_register_read(rt2x00dev, BCNCSR1, &reg);
  261. rt2x00_set_field32(&reg, BCNCSR1_PRELOAD, bcn_preload);
  262. rt2x00_set_field32(&reg, BCNCSR1_BEACON_CWMIN, queue->cw_min);
  263. rt2x00pci_register_write(rt2x00dev, BCNCSR1, reg);
  264. /*
  265. * Enable synchronisation.
  266. */
  267. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  268. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 1);
  269. rt2x00_set_field32(&reg, CSR14_TSF_SYNC, conf->sync);
  270. rt2x00_set_field32(&reg, CSR14_TBCN, 1);
  271. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  272. }
  273. if (flags & CONFIG_UPDATE_MAC)
  274. rt2x00pci_register_multiwrite(rt2x00dev, CSR3,
  275. conf->mac, sizeof(conf->mac));
  276. if (flags & CONFIG_UPDATE_BSSID)
  277. rt2x00pci_register_multiwrite(rt2x00dev, CSR5,
  278. conf->bssid, sizeof(conf->bssid));
  279. }
  280. static void rt2500pci_config_erp(struct rt2x00_dev *rt2x00dev,
  281. struct rt2x00lib_erp *erp,
  282. u32 changed)
  283. {
  284. int preamble_mask;
  285. u32 reg;
  286. /*
  287. * When short preamble is enabled, we should set bit 0x08
  288. */
  289. if (changed & BSS_CHANGED_ERP_PREAMBLE) {
  290. preamble_mask = erp->short_preamble << 3;
  291. rt2x00pci_register_read(rt2x00dev, TXCSR1, &reg);
  292. rt2x00_set_field32(&reg, TXCSR1_ACK_TIMEOUT, 0x162);
  293. rt2x00_set_field32(&reg, TXCSR1_ACK_CONSUME_TIME, 0xa2);
  294. rt2x00_set_field32(&reg, TXCSR1_TSF_OFFSET, IEEE80211_HEADER);
  295. rt2x00_set_field32(&reg, TXCSR1_AUTORESPONDER, 1);
  296. rt2x00pci_register_write(rt2x00dev, TXCSR1, reg);
  297. rt2x00pci_register_read(rt2x00dev, ARCSR2, &reg);
  298. rt2x00_set_field32(&reg, ARCSR2_SIGNAL, 0x00);
  299. rt2x00_set_field32(&reg, ARCSR2_SERVICE, 0x04);
  300. rt2x00_set_field32(&reg, ARCSR2_LENGTH,
  301. GET_DURATION(ACK_SIZE, 10));
  302. rt2x00pci_register_write(rt2x00dev, ARCSR2, reg);
  303. rt2x00pci_register_read(rt2x00dev, ARCSR3, &reg);
  304. rt2x00_set_field32(&reg, ARCSR3_SIGNAL, 0x01 | preamble_mask);
  305. rt2x00_set_field32(&reg, ARCSR3_SERVICE, 0x04);
  306. rt2x00_set_field32(&reg, ARCSR2_LENGTH,
  307. GET_DURATION(ACK_SIZE, 20));
  308. rt2x00pci_register_write(rt2x00dev, ARCSR3, reg);
  309. rt2x00pci_register_read(rt2x00dev, ARCSR4, &reg);
  310. rt2x00_set_field32(&reg, ARCSR4_SIGNAL, 0x02 | preamble_mask);
  311. rt2x00_set_field32(&reg, ARCSR4_SERVICE, 0x04);
  312. rt2x00_set_field32(&reg, ARCSR2_LENGTH,
  313. GET_DURATION(ACK_SIZE, 55));
  314. rt2x00pci_register_write(rt2x00dev, ARCSR4, reg);
  315. rt2x00pci_register_read(rt2x00dev, ARCSR5, &reg);
  316. rt2x00_set_field32(&reg, ARCSR5_SIGNAL, 0x03 | preamble_mask);
  317. rt2x00_set_field32(&reg, ARCSR5_SERVICE, 0x84);
  318. rt2x00_set_field32(&reg, ARCSR2_LENGTH,
  319. GET_DURATION(ACK_SIZE, 110));
  320. rt2x00pci_register_write(rt2x00dev, ARCSR5, reg);
  321. }
  322. if (changed & BSS_CHANGED_BASIC_RATES)
  323. rt2x00pci_register_write(rt2x00dev, ARCSR1, erp->basic_rates);
  324. if (changed & BSS_CHANGED_ERP_SLOT) {
  325. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  326. rt2x00_set_field32(&reg, CSR11_SLOT_TIME, erp->slot_time);
  327. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  328. rt2x00pci_register_read(rt2x00dev, CSR18, &reg);
  329. rt2x00_set_field32(&reg, CSR18_SIFS, erp->sifs);
  330. rt2x00_set_field32(&reg, CSR18_PIFS, erp->pifs);
  331. rt2x00pci_register_write(rt2x00dev, CSR18, reg);
  332. rt2x00pci_register_read(rt2x00dev, CSR19, &reg);
  333. rt2x00_set_field32(&reg, CSR19_DIFS, erp->difs);
  334. rt2x00_set_field32(&reg, CSR19_EIFS, erp->eifs);
  335. rt2x00pci_register_write(rt2x00dev, CSR19, reg);
  336. }
  337. if (changed & BSS_CHANGED_BEACON_INT) {
  338. rt2x00pci_register_read(rt2x00dev, CSR12, &reg);
  339. rt2x00_set_field32(&reg, CSR12_BEACON_INTERVAL,
  340. erp->beacon_int * 16);
  341. rt2x00_set_field32(&reg, CSR12_CFP_MAX_DURATION,
  342. erp->beacon_int * 16);
  343. rt2x00pci_register_write(rt2x00dev, CSR12, reg);
  344. }
  345. }
  346. static void rt2500pci_config_ant(struct rt2x00_dev *rt2x00dev,
  347. struct antenna_setup *ant)
  348. {
  349. u32 reg;
  350. u8 r14;
  351. u8 r2;
  352. /*
  353. * We should never come here because rt2x00lib is supposed
  354. * to catch this and send us the correct antenna explicitely.
  355. */
  356. BUG_ON(ant->rx == ANTENNA_SW_DIVERSITY ||
  357. ant->tx == ANTENNA_SW_DIVERSITY);
  358. rt2x00pci_register_read(rt2x00dev, BBPCSR1, &reg);
  359. rt2500pci_bbp_read(rt2x00dev, 14, &r14);
  360. rt2500pci_bbp_read(rt2x00dev, 2, &r2);
  361. /*
  362. * Configure the TX antenna.
  363. */
  364. switch (ant->tx) {
  365. case ANTENNA_A:
  366. rt2x00_set_field8(&r2, BBP_R2_TX_ANTENNA, 0);
  367. rt2x00_set_field32(&reg, BBPCSR1_CCK, 0);
  368. rt2x00_set_field32(&reg, BBPCSR1_OFDM, 0);
  369. break;
  370. case ANTENNA_B:
  371. default:
  372. rt2x00_set_field8(&r2, BBP_R2_TX_ANTENNA, 2);
  373. rt2x00_set_field32(&reg, BBPCSR1_CCK, 2);
  374. rt2x00_set_field32(&reg, BBPCSR1_OFDM, 2);
  375. break;
  376. }
  377. /*
  378. * Configure the RX antenna.
  379. */
  380. switch (ant->rx) {
  381. case ANTENNA_A:
  382. rt2x00_set_field8(&r14, BBP_R14_RX_ANTENNA, 0);
  383. break;
  384. case ANTENNA_B:
  385. default:
  386. rt2x00_set_field8(&r14, BBP_R14_RX_ANTENNA, 2);
  387. break;
  388. }
  389. /*
  390. * RT2525E and RT5222 need to flip TX I/Q
  391. */
  392. if (rt2x00_rf(rt2x00dev, RF2525E) || rt2x00_rf(rt2x00dev, RF5222)) {
  393. rt2x00_set_field8(&r2, BBP_R2_TX_IQ_FLIP, 1);
  394. rt2x00_set_field32(&reg, BBPCSR1_CCK_FLIP, 1);
  395. rt2x00_set_field32(&reg, BBPCSR1_OFDM_FLIP, 1);
  396. /*
  397. * RT2525E does not need RX I/Q Flip.
  398. */
  399. if (rt2x00_rf(rt2x00dev, RF2525E))
  400. rt2x00_set_field8(&r14, BBP_R14_RX_IQ_FLIP, 0);
  401. } else {
  402. rt2x00_set_field32(&reg, BBPCSR1_CCK_FLIP, 0);
  403. rt2x00_set_field32(&reg, BBPCSR1_OFDM_FLIP, 0);
  404. }
  405. rt2x00pci_register_write(rt2x00dev, BBPCSR1, reg);
  406. rt2500pci_bbp_write(rt2x00dev, 14, r14);
  407. rt2500pci_bbp_write(rt2x00dev, 2, r2);
  408. }
  409. static void rt2500pci_config_channel(struct rt2x00_dev *rt2x00dev,
  410. struct rf_channel *rf, const int txpower)
  411. {
  412. u8 r70;
  413. /*
  414. * Set TXpower.
  415. */
  416. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower));
  417. /*
  418. * Switch on tuning bits.
  419. * For RT2523 devices we do not need to update the R1 register.
  420. */
  421. if (!rt2x00_rf(rt2x00dev, RF2523))
  422. rt2x00_set_field32(&rf->rf1, RF1_TUNER, 1);
  423. rt2x00_set_field32(&rf->rf3, RF3_TUNER, 1);
  424. /*
  425. * For RT2525 we should first set the channel to half band higher.
  426. */
  427. if (rt2x00_rf(rt2x00dev, RF2525)) {
  428. static const u32 vals[] = {
  429. 0x00080cbe, 0x00080d02, 0x00080d06, 0x00080d0a,
  430. 0x00080d0e, 0x00080d12, 0x00080d16, 0x00080d1a,
  431. 0x00080d1e, 0x00080d22, 0x00080d26, 0x00080d2a,
  432. 0x00080d2e, 0x00080d3a
  433. };
  434. rt2500pci_rf_write(rt2x00dev, 1, rf->rf1);
  435. rt2500pci_rf_write(rt2x00dev, 2, vals[rf->channel - 1]);
  436. rt2500pci_rf_write(rt2x00dev, 3, rf->rf3);
  437. if (rf->rf4)
  438. rt2500pci_rf_write(rt2x00dev, 4, rf->rf4);
  439. }
  440. rt2500pci_rf_write(rt2x00dev, 1, rf->rf1);
  441. rt2500pci_rf_write(rt2x00dev, 2, rf->rf2);
  442. rt2500pci_rf_write(rt2x00dev, 3, rf->rf3);
  443. if (rf->rf4)
  444. rt2500pci_rf_write(rt2x00dev, 4, rf->rf4);
  445. /*
  446. * Channel 14 requires the Japan filter bit to be set.
  447. */
  448. r70 = 0x46;
  449. rt2x00_set_field8(&r70, BBP_R70_JAPAN_FILTER, rf->channel == 14);
  450. rt2500pci_bbp_write(rt2x00dev, 70, r70);
  451. msleep(1);
  452. /*
  453. * Switch off tuning bits.
  454. * For RT2523 devices we do not need to update the R1 register.
  455. */
  456. if (!rt2x00_rf(rt2x00dev, RF2523)) {
  457. rt2x00_set_field32(&rf->rf1, RF1_TUNER, 0);
  458. rt2500pci_rf_write(rt2x00dev, 1, rf->rf1);
  459. }
  460. rt2x00_set_field32(&rf->rf3, RF3_TUNER, 0);
  461. rt2500pci_rf_write(rt2x00dev, 3, rf->rf3);
  462. /*
  463. * Clear false CRC during channel switch.
  464. */
  465. rt2x00pci_register_read(rt2x00dev, CNT0, &rf->rf1);
  466. }
  467. static void rt2500pci_config_txpower(struct rt2x00_dev *rt2x00dev,
  468. const int txpower)
  469. {
  470. u32 rf3;
  471. rt2x00_rf_read(rt2x00dev, 3, &rf3);
  472. rt2x00_set_field32(&rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower));
  473. rt2500pci_rf_write(rt2x00dev, 3, rf3);
  474. }
  475. static void rt2500pci_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  476. struct rt2x00lib_conf *libconf)
  477. {
  478. u32 reg;
  479. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  480. rt2x00_set_field32(&reg, CSR11_LONG_RETRY,
  481. libconf->conf->long_frame_max_tx_count);
  482. rt2x00_set_field32(&reg, CSR11_SHORT_RETRY,
  483. libconf->conf->short_frame_max_tx_count);
  484. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  485. }
  486. static void rt2500pci_config_ps(struct rt2x00_dev *rt2x00dev,
  487. struct rt2x00lib_conf *libconf)
  488. {
  489. enum dev_state state =
  490. (libconf->conf->flags & IEEE80211_CONF_PS) ?
  491. STATE_SLEEP : STATE_AWAKE;
  492. u32 reg;
  493. if (state == STATE_SLEEP) {
  494. rt2x00pci_register_read(rt2x00dev, CSR20, &reg);
  495. rt2x00_set_field32(&reg, CSR20_DELAY_AFTER_TBCN,
  496. (rt2x00dev->beacon_int - 20) * 16);
  497. rt2x00_set_field32(&reg, CSR20_TBCN_BEFORE_WAKEUP,
  498. libconf->conf->listen_interval - 1);
  499. /* We must first disable autowake before it can be enabled */
  500. rt2x00_set_field32(&reg, CSR20_AUTOWAKE, 0);
  501. rt2x00pci_register_write(rt2x00dev, CSR20, reg);
  502. rt2x00_set_field32(&reg, CSR20_AUTOWAKE, 1);
  503. rt2x00pci_register_write(rt2x00dev, CSR20, reg);
  504. } else {
  505. rt2x00pci_register_read(rt2x00dev, CSR20, &reg);
  506. rt2x00_set_field32(&reg, CSR20_AUTOWAKE, 0);
  507. rt2x00pci_register_write(rt2x00dev, CSR20, reg);
  508. }
  509. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  510. }
  511. static void rt2500pci_config(struct rt2x00_dev *rt2x00dev,
  512. struct rt2x00lib_conf *libconf,
  513. const unsigned int flags)
  514. {
  515. if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
  516. rt2500pci_config_channel(rt2x00dev, &libconf->rf,
  517. libconf->conf->power_level);
  518. if ((flags & IEEE80211_CONF_CHANGE_POWER) &&
  519. !(flags & IEEE80211_CONF_CHANGE_CHANNEL))
  520. rt2500pci_config_txpower(rt2x00dev,
  521. libconf->conf->power_level);
  522. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  523. rt2500pci_config_retry_limit(rt2x00dev, libconf);
  524. if (flags & IEEE80211_CONF_CHANGE_PS)
  525. rt2500pci_config_ps(rt2x00dev, libconf);
  526. }
  527. /*
  528. * Link tuning
  529. */
  530. static void rt2500pci_link_stats(struct rt2x00_dev *rt2x00dev,
  531. struct link_qual *qual)
  532. {
  533. u32 reg;
  534. /*
  535. * Update FCS error count from register.
  536. */
  537. rt2x00pci_register_read(rt2x00dev, CNT0, &reg);
  538. qual->rx_failed = rt2x00_get_field32(reg, CNT0_FCS_ERROR);
  539. /*
  540. * Update False CCA count from register.
  541. */
  542. rt2x00pci_register_read(rt2x00dev, CNT3, &reg);
  543. qual->false_cca = rt2x00_get_field32(reg, CNT3_FALSE_CCA);
  544. }
  545. static inline void rt2500pci_set_vgc(struct rt2x00_dev *rt2x00dev,
  546. struct link_qual *qual, u8 vgc_level)
  547. {
  548. if (qual->vgc_level_reg != vgc_level) {
  549. rt2500pci_bbp_write(rt2x00dev, 17, vgc_level);
  550. qual->vgc_level = vgc_level;
  551. qual->vgc_level_reg = vgc_level;
  552. }
  553. }
  554. static void rt2500pci_reset_tuner(struct rt2x00_dev *rt2x00dev,
  555. struct link_qual *qual)
  556. {
  557. rt2500pci_set_vgc(rt2x00dev, qual, 0x48);
  558. }
  559. static void rt2500pci_link_tuner(struct rt2x00_dev *rt2x00dev,
  560. struct link_qual *qual, const u32 count)
  561. {
  562. /*
  563. * To prevent collisions with MAC ASIC on chipsets
  564. * up to version C the link tuning should halt after 20
  565. * seconds while being associated.
  566. */
  567. if (rt2x00_rev(rt2x00dev) < RT2560_VERSION_D &&
  568. rt2x00dev->intf_associated && count > 20)
  569. return;
  570. /*
  571. * Chipset versions C and lower should directly continue
  572. * to the dynamic CCA tuning. Chipset version D and higher
  573. * should go straight to dynamic CCA tuning when they
  574. * are not associated.
  575. */
  576. if (rt2x00_rev(rt2x00dev) < RT2560_VERSION_D ||
  577. !rt2x00dev->intf_associated)
  578. goto dynamic_cca_tune;
  579. /*
  580. * A too low RSSI will cause too much false CCA which will
  581. * then corrupt the R17 tuning. To remidy this the tuning should
  582. * be stopped (While making sure the R17 value will not exceed limits)
  583. */
  584. if (qual->rssi < -80 && count > 20) {
  585. if (qual->vgc_level_reg >= 0x41)
  586. rt2500pci_set_vgc(rt2x00dev, qual, qual->vgc_level);
  587. return;
  588. }
  589. /*
  590. * Special big-R17 for short distance
  591. */
  592. if (qual->rssi >= -58) {
  593. rt2500pci_set_vgc(rt2x00dev, qual, 0x50);
  594. return;
  595. }
  596. /*
  597. * Special mid-R17 for middle distance
  598. */
  599. if (qual->rssi >= -74) {
  600. rt2500pci_set_vgc(rt2x00dev, qual, 0x41);
  601. return;
  602. }
  603. /*
  604. * Leave short or middle distance condition, restore r17
  605. * to the dynamic tuning range.
  606. */
  607. if (qual->vgc_level_reg >= 0x41) {
  608. rt2500pci_set_vgc(rt2x00dev, qual, qual->vgc_level);
  609. return;
  610. }
  611. dynamic_cca_tune:
  612. /*
  613. * R17 is inside the dynamic tuning range,
  614. * start tuning the link based on the false cca counter.
  615. */
  616. if (qual->false_cca > 512 && qual->vgc_level_reg < 0x40)
  617. rt2500pci_set_vgc(rt2x00dev, qual, ++qual->vgc_level_reg);
  618. else if (qual->false_cca < 100 && qual->vgc_level_reg > 0x32)
  619. rt2500pci_set_vgc(rt2x00dev, qual, --qual->vgc_level_reg);
  620. }
  621. /*
  622. * Initialization functions.
  623. */
  624. static bool rt2500pci_get_entry_state(struct queue_entry *entry)
  625. {
  626. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  627. u32 word;
  628. if (entry->queue->qid == QID_RX) {
  629. rt2x00_desc_read(entry_priv->desc, 0, &word);
  630. return rt2x00_get_field32(word, RXD_W0_OWNER_NIC);
  631. } else {
  632. rt2x00_desc_read(entry_priv->desc, 0, &word);
  633. return (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
  634. rt2x00_get_field32(word, TXD_W0_VALID));
  635. }
  636. }
  637. static void rt2500pci_clear_entry(struct queue_entry *entry)
  638. {
  639. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  640. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  641. u32 word;
  642. if (entry->queue->qid == QID_RX) {
  643. rt2x00_desc_read(entry_priv->desc, 1, &word);
  644. rt2x00_set_field32(&word, RXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
  645. rt2x00_desc_write(entry_priv->desc, 1, word);
  646. rt2x00_desc_read(entry_priv->desc, 0, &word);
  647. rt2x00_set_field32(&word, RXD_W0_OWNER_NIC, 1);
  648. rt2x00_desc_write(entry_priv->desc, 0, word);
  649. } else {
  650. rt2x00_desc_read(entry_priv->desc, 0, &word);
  651. rt2x00_set_field32(&word, TXD_W0_VALID, 0);
  652. rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 0);
  653. rt2x00_desc_write(entry_priv->desc, 0, word);
  654. }
  655. }
  656. static int rt2500pci_init_queues(struct rt2x00_dev *rt2x00dev)
  657. {
  658. struct queue_entry_priv_pci *entry_priv;
  659. u32 reg;
  660. /*
  661. * Initialize registers.
  662. */
  663. rt2x00pci_register_read(rt2x00dev, TXCSR2, &reg);
  664. rt2x00_set_field32(&reg, TXCSR2_TXD_SIZE, rt2x00dev->tx[0].desc_size);
  665. rt2x00_set_field32(&reg, TXCSR2_NUM_TXD, rt2x00dev->tx[1].limit);
  666. rt2x00_set_field32(&reg, TXCSR2_NUM_ATIM, rt2x00dev->bcn[1].limit);
  667. rt2x00_set_field32(&reg, TXCSR2_NUM_PRIO, rt2x00dev->tx[0].limit);
  668. rt2x00pci_register_write(rt2x00dev, TXCSR2, reg);
  669. entry_priv = rt2x00dev->tx[1].entries[0].priv_data;
  670. rt2x00pci_register_read(rt2x00dev, TXCSR3, &reg);
  671. rt2x00_set_field32(&reg, TXCSR3_TX_RING_REGISTER,
  672. entry_priv->desc_dma);
  673. rt2x00pci_register_write(rt2x00dev, TXCSR3, reg);
  674. entry_priv = rt2x00dev->tx[0].entries[0].priv_data;
  675. rt2x00pci_register_read(rt2x00dev, TXCSR5, &reg);
  676. rt2x00_set_field32(&reg, TXCSR5_PRIO_RING_REGISTER,
  677. entry_priv->desc_dma);
  678. rt2x00pci_register_write(rt2x00dev, TXCSR5, reg);
  679. entry_priv = rt2x00dev->bcn[1].entries[0].priv_data;
  680. rt2x00pci_register_read(rt2x00dev, TXCSR4, &reg);
  681. rt2x00_set_field32(&reg, TXCSR4_ATIM_RING_REGISTER,
  682. entry_priv->desc_dma);
  683. rt2x00pci_register_write(rt2x00dev, TXCSR4, reg);
  684. entry_priv = rt2x00dev->bcn[0].entries[0].priv_data;
  685. rt2x00pci_register_read(rt2x00dev, TXCSR6, &reg);
  686. rt2x00_set_field32(&reg, TXCSR6_BEACON_RING_REGISTER,
  687. entry_priv->desc_dma);
  688. rt2x00pci_register_write(rt2x00dev, TXCSR6, reg);
  689. rt2x00pci_register_read(rt2x00dev, RXCSR1, &reg);
  690. rt2x00_set_field32(&reg, RXCSR1_RXD_SIZE, rt2x00dev->rx->desc_size);
  691. rt2x00_set_field32(&reg, RXCSR1_NUM_RXD, rt2x00dev->rx->limit);
  692. rt2x00pci_register_write(rt2x00dev, RXCSR1, reg);
  693. entry_priv = rt2x00dev->rx->entries[0].priv_data;
  694. rt2x00pci_register_read(rt2x00dev, RXCSR2, &reg);
  695. rt2x00_set_field32(&reg, RXCSR2_RX_RING_REGISTER,
  696. entry_priv->desc_dma);
  697. rt2x00pci_register_write(rt2x00dev, RXCSR2, reg);
  698. return 0;
  699. }
  700. static int rt2500pci_init_registers(struct rt2x00_dev *rt2x00dev)
  701. {
  702. u32 reg;
  703. rt2x00pci_register_write(rt2x00dev, PSCSR0, 0x00020002);
  704. rt2x00pci_register_write(rt2x00dev, PSCSR1, 0x00000002);
  705. rt2x00pci_register_write(rt2x00dev, PSCSR2, 0x00020002);
  706. rt2x00pci_register_write(rt2x00dev, PSCSR3, 0x00000002);
  707. rt2x00pci_register_read(rt2x00dev, TIMECSR, &reg);
  708. rt2x00_set_field32(&reg, TIMECSR_US_COUNT, 33);
  709. rt2x00_set_field32(&reg, TIMECSR_US_64_COUNT, 63);
  710. rt2x00_set_field32(&reg, TIMECSR_BEACON_EXPECT, 0);
  711. rt2x00pci_register_write(rt2x00dev, TIMECSR, reg);
  712. rt2x00pci_register_read(rt2x00dev, CSR9, &reg);
  713. rt2x00_set_field32(&reg, CSR9_MAX_FRAME_UNIT,
  714. rt2x00dev->rx->data_size / 128);
  715. rt2x00pci_register_write(rt2x00dev, CSR9, reg);
  716. /*
  717. * Always use CWmin and CWmax set in descriptor.
  718. */
  719. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  720. rt2x00_set_field32(&reg, CSR11_CW_SELECT, 0);
  721. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  722. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  723. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 0);
  724. rt2x00_set_field32(&reg, CSR14_TSF_SYNC, 0);
  725. rt2x00_set_field32(&reg, CSR14_TBCN, 0);
  726. rt2x00_set_field32(&reg, CSR14_TCFP, 0);
  727. rt2x00_set_field32(&reg, CSR14_TATIMW, 0);
  728. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
  729. rt2x00_set_field32(&reg, CSR14_CFP_COUNT_PRELOAD, 0);
  730. rt2x00_set_field32(&reg, CSR14_TBCM_PRELOAD, 0);
  731. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  732. rt2x00pci_register_write(rt2x00dev, CNT3, 0);
  733. rt2x00pci_register_read(rt2x00dev, TXCSR8, &reg);
  734. rt2x00_set_field32(&reg, TXCSR8_BBP_ID0, 10);
  735. rt2x00_set_field32(&reg, TXCSR8_BBP_ID0_VALID, 1);
  736. rt2x00_set_field32(&reg, TXCSR8_BBP_ID1, 11);
  737. rt2x00_set_field32(&reg, TXCSR8_BBP_ID1_VALID, 1);
  738. rt2x00_set_field32(&reg, TXCSR8_BBP_ID2, 13);
  739. rt2x00_set_field32(&reg, TXCSR8_BBP_ID2_VALID, 1);
  740. rt2x00_set_field32(&reg, TXCSR8_BBP_ID3, 12);
  741. rt2x00_set_field32(&reg, TXCSR8_BBP_ID3_VALID, 1);
  742. rt2x00pci_register_write(rt2x00dev, TXCSR8, reg);
  743. rt2x00pci_register_read(rt2x00dev, ARTCSR0, &reg);
  744. rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_1MBS, 112);
  745. rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_2MBS, 56);
  746. rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_5_5MBS, 20);
  747. rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_11MBS, 10);
  748. rt2x00pci_register_write(rt2x00dev, ARTCSR0, reg);
  749. rt2x00pci_register_read(rt2x00dev, ARTCSR1, &reg);
  750. rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_6MBS, 45);
  751. rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_9MBS, 37);
  752. rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_12MBS, 33);
  753. rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_18MBS, 29);
  754. rt2x00pci_register_write(rt2x00dev, ARTCSR1, reg);
  755. rt2x00pci_register_read(rt2x00dev, ARTCSR2, &reg);
  756. rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_24MBS, 29);
  757. rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_36MBS, 25);
  758. rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_48MBS, 25);
  759. rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_54MBS, 25);
  760. rt2x00pci_register_write(rt2x00dev, ARTCSR2, reg);
  761. rt2x00pci_register_read(rt2x00dev, RXCSR3, &reg);
  762. rt2x00_set_field32(&reg, RXCSR3_BBP_ID0, 47); /* CCK Signal */
  763. rt2x00_set_field32(&reg, RXCSR3_BBP_ID0_VALID, 1);
  764. rt2x00_set_field32(&reg, RXCSR3_BBP_ID1, 51); /* Rssi */
  765. rt2x00_set_field32(&reg, RXCSR3_BBP_ID1_VALID, 1);
  766. rt2x00_set_field32(&reg, RXCSR3_BBP_ID2, 42); /* OFDM Rate */
  767. rt2x00_set_field32(&reg, RXCSR3_BBP_ID2_VALID, 1);
  768. rt2x00_set_field32(&reg, RXCSR3_BBP_ID3, 51); /* RSSI */
  769. rt2x00_set_field32(&reg, RXCSR3_BBP_ID3_VALID, 1);
  770. rt2x00pci_register_write(rt2x00dev, RXCSR3, reg);
  771. rt2x00pci_register_read(rt2x00dev, PCICSR, &reg);
  772. rt2x00_set_field32(&reg, PCICSR_BIG_ENDIAN, 0);
  773. rt2x00_set_field32(&reg, PCICSR_RX_TRESHOLD, 0);
  774. rt2x00_set_field32(&reg, PCICSR_TX_TRESHOLD, 3);
  775. rt2x00_set_field32(&reg, PCICSR_BURST_LENTH, 1);
  776. rt2x00_set_field32(&reg, PCICSR_ENABLE_CLK, 1);
  777. rt2x00_set_field32(&reg, PCICSR_READ_MULTIPLE, 1);
  778. rt2x00_set_field32(&reg, PCICSR_WRITE_INVALID, 1);
  779. rt2x00pci_register_write(rt2x00dev, PCICSR, reg);
  780. rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0x3f3b3100);
  781. rt2x00pci_register_write(rt2x00dev, GPIOCSR, 0x0000ff00);
  782. rt2x00pci_register_write(rt2x00dev, TESTCSR, 0x000000f0);
  783. if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE))
  784. return -EBUSY;
  785. rt2x00pci_register_write(rt2x00dev, MACCSR0, 0x00213223);
  786. rt2x00pci_register_write(rt2x00dev, MACCSR1, 0x00235518);
  787. rt2x00pci_register_read(rt2x00dev, MACCSR2, &reg);
  788. rt2x00_set_field32(&reg, MACCSR2_DELAY, 64);
  789. rt2x00pci_register_write(rt2x00dev, MACCSR2, reg);
  790. rt2x00pci_register_read(rt2x00dev, RALINKCSR, &reg);
  791. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA0, 17);
  792. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID0, 26);
  793. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_VALID0, 1);
  794. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA1, 0);
  795. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID1, 26);
  796. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_VALID1, 1);
  797. rt2x00pci_register_write(rt2x00dev, RALINKCSR, reg);
  798. rt2x00pci_register_write(rt2x00dev, BBPCSR1, 0x82188200);
  799. rt2x00pci_register_write(rt2x00dev, TXACKCSR0, 0x00000020);
  800. rt2x00pci_register_read(rt2x00dev, CSR1, &reg);
  801. rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 1);
  802. rt2x00_set_field32(&reg, CSR1_BBP_RESET, 0);
  803. rt2x00_set_field32(&reg, CSR1_HOST_READY, 0);
  804. rt2x00pci_register_write(rt2x00dev, CSR1, reg);
  805. rt2x00pci_register_read(rt2x00dev, CSR1, &reg);
  806. rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 0);
  807. rt2x00_set_field32(&reg, CSR1_HOST_READY, 1);
  808. rt2x00pci_register_write(rt2x00dev, CSR1, reg);
  809. /*
  810. * We must clear the FCS and FIFO error count.
  811. * These registers are cleared on read,
  812. * so we may pass a useless variable to store the value.
  813. */
  814. rt2x00pci_register_read(rt2x00dev, CNT0, &reg);
  815. rt2x00pci_register_read(rt2x00dev, CNT4, &reg);
  816. return 0;
  817. }
  818. static int rt2500pci_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  819. {
  820. unsigned int i;
  821. u8 value;
  822. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  823. rt2500pci_bbp_read(rt2x00dev, 0, &value);
  824. if ((value != 0xff) && (value != 0x00))
  825. return 0;
  826. udelay(REGISTER_BUSY_DELAY);
  827. }
  828. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  829. return -EACCES;
  830. }
  831. static int rt2500pci_init_bbp(struct rt2x00_dev *rt2x00dev)
  832. {
  833. unsigned int i;
  834. u16 eeprom;
  835. u8 reg_id;
  836. u8 value;
  837. if (unlikely(rt2500pci_wait_bbp_ready(rt2x00dev)))
  838. return -EACCES;
  839. rt2500pci_bbp_write(rt2x00dev, 3, 0x02);
  840. rt2500pci_bbp_write(rt2x00dev, 4, 0x19);
  841. rt2500pci_bbp_write(rt2x00dev, 14, 0x1c);
  842. rt2500pci_bbp_write(rt2x00dev, 15, 0x30);
  843. rt2500pci_bbp_write(rt2x00dev, 16, 0xac);
  844. rt2500pci_bbp_write(rt2x00dev, 18, 0x18);
  845. rt2500pci_bbp_write(rt2x00dev, 19, 0xff);
  846. rt2500pci_bbp_write(rt2x00dev, 20, 0x1e);
  847. rt2500pci_bbp_write(rt2x00dev, 21, 0x08);
  848. rt2500pci_bbp_write(rt2x00dev, 22, 0x08);
  849. rt2500pci_bbp_write(rt2x00dev, 23, 0x08);
  850. rt2500pci_bbp_write(rt2x00dev, 24, 0x70);
  851. rt2500pci_bbp_write(rt2x00dev, 25, 0x40);
  852. rt2500pci_bbp_write(rt2x00dev, 26, 0x08);
  853. rt2500pci_bbp_write(rt2x00dev, 27, 0x23);
  854. rt2500pci_bbp_write(rt2x00dev, 30, 0x10);
  855. rt2500pci_bbp_write(rt2x00dev, 31, 0x2b);
  856. rt2500pci_bbp_write(rt2x00dev, 32, 0xb9);
  857. rt2500pci_bbp_write(rt2x00dev, 34, 0x12);
  858. rt2500pci_bbp_write(rt2x00dev, 35, 0x50);
  859. rt2500pci_bbp_write(rt2x00dev, 39, 0xc4);
  860. rt2500pci_bbp_write(rt2x00dev, 40, 0x02);
  861. rt2500pci_bbp_write(rt2x00dev, 41, 0x60);
  862. rt2500pci_bbp_write(rt2x00dev, 53, 0x10);
  863. rt2500pci_bbp_write(rt2x00dev, 54, 0x18);
  864. rt2500pci_bbp_write(rt2x00dev, 56, 0x08);
  865. rt2500pci_bbp_write(rt2x00dev, 57, 0x10);
  866. rt2500pci_bbp_write(rt2x00dev, 58, 0x08);
  867. rt2500pci_bbp_write(rt2x00dev, 61, 0x6d);
  868. rt2500pci_bbp_write(rt2x00dev, 62, 0x10);
  869. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  870. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  871. if (eeprom != 0xffff && eeprom != 0x0000) {
  872. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  873. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  874. rt2500pci_bbp_write(rt2x00dev, reg_id, value);
  875. }
  876. }
  877. return 0;
  878. }
  879. /*
  880. * Device state switch handlers.
  881. */
  882. static void rt2500pci_toggle_rx(struct rt2x00_dev *rt2x00dev,
  883. enum dev_state state)
  884. {
  885. u32 reg;
  886. rt2x00pci_register_read(rt2x00dev, RXCSR0, &reg);
  887. rt2x00_set_field32(&reg, RXCSR0_DISABLE_RX,
  888. (state == STATE_RADIO_RX_OFF));
  889. rt2x00pci_register_write(rt2x00dev, RXCSR0, reg);
  890. }
  891. static void rt2500pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
  892. enum dev_state state)
  893. {
  894. int mask = (state == STATE_RADIO_IRQ_OFF) ||
  895. (state == STATE_RADIO_IRQ_OFF_ISR);
  896. u32 reg;
  897. /*
  898. * When interrupts are being enabled, the interrupt registers
  899. * should clear the register to assure a clean state.
  900. */
  901. if (state == STATE_RADIO_IRQ_ON) {
  902. rt2x00pci_register_read(rt2x00dev, CSR7, &reg);
  903. rt2x00pci_register_write(rt2x00dev, CSR7, reg);
  904. }
  905. /*
  906. * Only toggle the interrupts bits we are going to use.
  907. * Non-checked interrupt bits are disabled by default.
  908. */
  909. rt2x00pci_register_read(rt2x00dev, CSR8, &reg);
  910. rt2x00_set_field32(&reg, CSR8_TBCN_EXPIRE, mask);
  911. rt2x00_set_field32(&reg, CSR8_TXDONE_TXRING, mask);
  912. rt2x00_set_field32(&reg, CSR8_TXDONE_ATIMRING, mask);
  913. rt2x00_set_field32(&reg, CSR8_TXDONE_PRIORING, mask);
  914. rt2x00_set_field32(&reg, CSR8_RXDONE, mask);
  915. rt2x00pci_register_write(rt2x00dev, CSR8, reg);
  916. }
  917. static int rt2500pci_enable_radio(struct rt2x00_dev *rt2x00dev)
  918. {
  919. /*
  920. * Initialize all registers.
  921. */
  922. if (unlikely(rt2500pci_init_queues(rt2x00dev) ||
  923. rt2500pci_init_registers(rt2x00dev) ||
  924. rt2500pci_init_bbp(rt2x00dev)))
  925. return -EIO;
  926. return 0;
  927. }
  928. static void rt2500pci_disable_radio(struct rt2x00_dev *rt2x00dev)
  929. {
  930. /*
  931. * Disable power
  932. */
  933. rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0);
  934. }
  935. static int rt2500pci_set_state(struct rt2x00_dev *rt2x00dev,
  936. enum dev_state state)
  937. {
  938. u32 reg, reg2;
  939. unsigned int i;
  940. char put_to_sleep;
  941. char bbp_state;
  942. char rf_state;
  943. put_to_sleep = (state != STATE_AWAKE);
  944. rt2x00pci_register_read(rt2x00dev, PWRCSR1, &reg);
  945. rt2x00_set_field32(&reg, PWRCSR1_SET_STATE, 1);
  946. rt2x00_set_field32(&reg, PWRCSR1_BBP_DESIRE_STATE, state);
  947. rt2x00_set_field32(&reg, PWRCSR1_RF_DESIRE_STATE, state);
  948. rt2x00_set_field32(&reg, PWRCSR1_PUT_TO_SLEEP, put_to_sleep);
  949. rt2x00pci_register_write(rt2x00dev, PWRCSR1, reg);
  950. /*
  951. * Device is not guaranteed to be in the requested state yet.
  952. * We must wait until the register indicates that the
  953. * device has entered the correct state.
  954. */
  955. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  956. rt2x00pci_register_read(rt2x00dev, PWRCSR1, &reg2);
  957. bbp_state = rt2x00_get_field32(reg2, PWRCSR1_BBP_CURR_STATE);
  958. rf_state = rt2x00_get_field32(reg2, PWRCSR1_RF_CURR_STATE);
  959. if (bbp_state == state && rf_state == state)
  960. return 0;
  961. rt2x00pci_register_write(rt2x00dev, PWRCSR1, reg);
  962. msleep(10);
  963. }
  964. return -EBUSY;
  965. }
  966. static int rt2500pci_set_device_state(struct rt2x00_dev *rt2x00dev,
  967. enum dev_state state)
  968. {
  969. int retval = 0;
  970. switch (state) {
  971. case STATE_RADIO_ON:
  972. retval = rt2500pci_enable_radio(rt2x00dev);
  973. break;
  974. case STATE_RADIO_OFF:
  975. rt2500pci_disable_radio(rt2x00dev);
  976. break;
  977. case STATE_RADIO_RX_ON:
  978. case STATE_RADIO_RX_OFF:
  979. rt2500pci_toggle_rx(rt2x00dev, state);
  980. break;
  981. case STATE_RADIO_IRQ_ON:
  982. case STATE_RADIO_IRQ_ON_ISR:
  983. case STATE_RADIO_IRQ_OFF:
  984. case STATE_RADIO_IRQ_OFF_ISR:
  985. rt2500pci_toggle_irq(rt2x00dev, state);
  986. break;
  987. case STATE_DEEP_SLEEP:
  988. case STATE_SLEEP:
  989. case STATE_STANDBY:
  990. case STATE_AWAKE:
  991. retval = rt2500pci_set_state(rt2x00dev, state);
  992. break;
  993. default:
  994. retval = -ENOTSUPP;
  995. break;
  996. }
  997. if (unlikely(retval))
  998. ERROR(rt2x00dev, "Device failed to enter state %d (%d).\n",
  999. state, retval);
  1000. return retval;
  1001. }
  1002. /*
  1003. * TX descriptor initialization
  1004. */
  1005. static void rt2500pci_write_tx_desc(struct queue_entry *entry,
  1006. struct txentry_desc *txdesc)
  1007. {
  1008. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  1009. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  1010. __le32 *txd = entry_priv->desc;
  1011. u32 word;
  1012. /*
  1013. * Start writing the descriptor words.
  1014. */
  1015. rt2x00_desc_read(txd, 1, &word);
  1016. rt2x00_set_field32(&word, TXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
  1017. rt2x00_desc_write(txd, 1, word);
  1018. rt2x00_desc_read(txd, 2, &word);
  1019. rt2x00_set_field32(&word, TXD_W2_IV_OFFSET, IEEE80211_HEADER);
  1020. rt2x00_set_field32(&word, TXD_W2_AIFS, entry->queue->aifs);
  1021. rt2x00_set_field32(&word, TXD_W2_CWMIN, entry->queue->cw_min);
  1022. rt2x00_set_field32(&word, TXD_W2_CWMAX, entry->queue->cw_max);
  1023. rt2x00_desc_write(txd, 2, word);
  1024. rt2x00_desc_read(txd, 3, &word);
  1025. rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL, txdesc->signal);
  1026. rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE, txdesc->service);
  1027. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW, txdesc->length_low);
  1028. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH, txdesc->length_high);
  1029. rt2x00_desc_write(txd, 3, word);
  1030. rt2x00_desc_read(txd, 10, &word);
  1031. rt2x00_set_field32(&word, TXD_W10_RTS,
  1032. test_bit(ENTRY_TXD_RTS_FRAME, &txdesc->flags));
  1033. rt2x00_desc_write(txd, 10, word);
  1034. /*
  1035. * Writing TXD word 0 must the last to prevent a race condition with
  1036. * the device, whereby the device may take hold of the TXD before we
  1037. * finished updating it.
  1038. */
  1039. rt2x00_desc_read(txd, 0, &word);
  1040. rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 1);
  1041. rt2x00_set_field32(&word, TXD_W0_VALID, 1);
  1042. rt2x00_set_field32(&word, TXD_W0_MORE_FRAG,
  1043. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  1044. rt2x00_set_field32(&word, TXD_W0_ACK,
  1045. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  1046. rt2x00_set_field32(&word, TXD_W0_TIMESTAMP,
  1047. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  1048. rt2x00_set_field32(&word, TXD_W0_OFDM,
  1049. (txdesc->rate_mode == RATE_MODE_OFDM));
  1050. rt2x00_set_field32(&word, TXD_W0_CIPHER_OWNER, 1);
  1051. rt2x00_set_field32(&word, TXD_W0_IFS, txdesc->ifs);
  1052. rt2x00_set_field32(&word, TXD_W0_RETRY_MODE,
  1053. test_bit(ENTRY_TXD_RETRY_MODE, &txdesc->flags));
  1054. rt2x00_set_field32(&word, TXD_W0_DATABYTE_COUNT, txdesc->length);
  1055. rt2x00_set_field32(&word, TXD_W0_CIPHER_ALG, CIPHER_NONE);
  1056. rt2x00_desc_write(txd, 0, word);
  1057. /*
  1058. * Register descriptor details in skb frame descriptor.
  1059. */
  1060. skbdesc->desc = txd;
  1061. skbdesc->desc_len = TXD_DESC_SIZE;
  1062. }
  1063. /*
  1064. * TX data initialization
  1065. */
  1066. static void rt2500pci_write_beacon(struct queue_entry *entry,
  1067. struct txentry_desc *txdesc)
  1068. {
  1069. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  1070. u32 reg;
  1071. /*
  1072. * Disable beaconing while we are reloading the beacon data,
  1073. * otherwise we might be sending out invalid data.
  1074. */
  1075. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  1076. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
  1077. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  1078. rt2x00queue_map_txskb(entry);
  1079. /*
  1080. * Write the TX descriptor for the beacon.
  1081. */
  1082. rt2500pci_write_tx_desc(entry, txdesc);
  1083. /*
  1084. * Dump beacon to userspace through debugfs.
  1085. */
  1086. rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
  1087. /*
  1088. * Enable beaconing again.
  1089. */
  1090. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 1);
  1091. rt2x00_set_field32(&reg, CSR14_TBCN, 1);
  1092. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 1);
  1093. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  1094. }
  1095. static void rt2500pci_kick_tx_queue(struct data_queue *queue)
  1096. {
  1097. struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
  1098. u32 reg;
  1099. rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
  1100. rt2x00_set_field32(&reg, TXCSR0_KICK_PRIO, (queue->qid == QID_AC_BE));
  1101. rt2x00_set_field32(&reg, TXCSR0_KICK_TX, (queue->qid == QID_AC_BK));
  1102. rt2x00_set_field32(&reg, TXCSR0_KICK_ATIM, (queue->qid == QID_ATIM));
  1103. rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
  1104. }
  1105. static void rt2500pci_kill_tx_queue(struct data_queue *queue)
  1106. {
  1107. struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
  1108. u32 reg;
  1109. if (queue->qid == QID_BEACON) {
  1110. rt2x00pci_register_write(rt2x00dev, CSR14, 0);
  1111. } else {
  1112. rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
  1113. rt2x00_set_field32(&reg, TXCSR0_ABORT, 1);
  1114. rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
  1115. }
  1116. }
  1117. /*
  1118. * RX control handlers
  1119. */
  1120. static void rt2500pci_fill_rxdone(struct queue_entry *entry,
  1121. struct rxdone_entry_desc *rxdesc)
  1122. {
  1123. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  1124. u32 word0;
  1125. u32 word2;
  1126. rt2x00_desc_read(entry_priv->desc, 0, &word0);
  1127. rt2x00_desc_read(entry_priv->desc, 2, &word2);
  1128. if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR))
  1129. rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
  1130. if (rt2x00_get_field32(word0, RXD_W0_PHYSICAL_ERROR))
  1131. rxdesc->flags |= RX_FLAG_FAILED_PLCP_CRC;
  1132. /*
  1133. * Obtain the status about this packet.
  1134. * When frame was received with an OFDM bitrate,
  1135. * the signal is the PLCP value. If it was received with
  1136. * a CCK bitrate the signal is the rate in 100kbit/s.
  1137. */
  1138. rxdesc->signal = rt2x00_get_field32(word2, RXD_W2_SIGNAL);
  1139. rxdesc->rssi = rt2x00_get_field32(word2, RXD_W2_RSSI) -
  1140. entry->queue->rt2x00dev->rssi_offset;
  1141. rxdesc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT);
  1142. if (rt2x00_get_field32(word0, RXD_W0_OFDM))
  1143. rxdesc->dev_flags |= RXDONE_SIGNAL_PLCP;
  1144. else
  1145. rxdesc->dev_flags |= RXDONE_SIGNAL_BITRATE;
  1146. if (rt2x00_get_field32(word0, RXD_W0_MY_BSS))
  1147. rxdesc->dev_flags |= RXDONE_MY_BSS;
  1148. }
  1149. /*
  1150. * Interrupt functions.
  1151. */
  1152. static void rt2500pci_txdone(struct rt2x00_dev *rt2x00dev,
  1153. const enum data_queue_qid queue_idx)
  1154. {
  1155. struct data_queue *queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
  1156. struct queue_entry_priv_pci *entry_priv;
  1157. struct queue_entry *entry;
  1158. struct txdone_entry_desc txdesc;
  1159. u32 word;
  1160. while (!rt2x00queue_empty(queue)) {
  1161. entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
  1162. entry_priv = entry->priv_data;
  1163. rt2x00_desc_read(entry_priv->desc, 0, &word);
  1164. if (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
  1165. !rt2x00_get_field32(word, TXD_W0_VALID))
  1166. break;
  1167. /*
  1168. * Obtain the status about this packet.
  1169. */
  1170. txdesc.flags = 0;
  1171. switch (rt2x00_get_field32(word, TXD_W0_RESULT)) {
  1172. case 0: /* Success */
  1173. case 1: /* Success with retry */
  1174. __set_bit(TXDONE_SUCCESS, &txdesc.flags);
  1175. break;
  1176. case 2: /* Failure, excessive retries */
  1177. __set_bit(TXDONE_EXCESSIVE_RETRY, &txdesc.flags);
  1178. /* Don't break, this is a failed frame! */
  1179. default: /* Failure */
  1180. __set_bit(TXDONE_FAILURE, &txdesc.flags);
  1181. }
  1182. txdesc.retry = rt2x00_get_field32(word, TXD_W0_RETRY_COUNT);
  1183. rt2x00lib_txdone(entry, &txdesc);
  1184. }
  1185. }
  1186. static irqreturn_t rt2500pci_interrupt_thread(int irq, void *dev_instance)
  1187. {
  1188. struct rt2x00_dev *rt2x00dev = dev_instance;
  1189. u32 reg = rt2x00dev->irqvalue[0];
  1190. /*
  1191. * Handle interrupts, walk through all bits
  1192. * and run the tasks, the bits are checked in order of
  1193. * priority.
  1194. */
  1195. /*
  1196. * 1 - Beacon timer expired interrupt.
  1197. */
  1198. if (rt2x00_get_field32(reg, CSR7_TBCN_EXPIRE))
  1199. rt2x00lib_beacondone(rt2x00dev);
  1200. /*
  1201. * 2 - Rx ring done interrupt.
  1202. */
  1203. if (rt2x00_get_field32(reg, CSR7_RXDONE))
  1204. rt2x00pci_rxdone(rt2x00dev);
  1205. /*
  1206. * 3 - Atim ring transmit done interrupt.
  1207. */
  1208. if (rt2x00_get_field32(reg, CSR7_TXDONE_ATIMRING))
  1209. rt2500pci_txdone(rt2x00dev, QID_ATIM);
  1210. /*
  1211. * 4 - Priority ring transmit done interrupt.
  1212. */
  1213. if (rt2x00_get_field32(reg, CSR7_TXDONE_PRIORING))
  1214. rt2500pci_txdone(rt2x00dev, QID_AC_BE);
  1215. /*
  1216. * 5 - Tx ring transmit done interrupt.
  1217. */
  1218. if (rt2x00_get_field32(reg, CSR7_TXDONE_TXRING))
  1219. rt2500pci_txdone(rt2x00dev, QID_AC_BK);
  1220. /* Enable interrupts again. */
  1221. rt2x00dev->ops->lib->set_device_state(rt2x00dev,
  1222. STATE_RADIO_IRQ_ON_ISR);
  1223. return IRQ_HANDLED;
  1224. }
  1225. static irqreturn_t rt2500pci_interrupt(int irq, void *dev_instance)
  1226. {
  1227. struct rt2x00_dev *rt2x00dev = dev_instance;
  1228. u32 reg;
  1229. /*
  1230. * Get the interrupt sources & saved to local variable.
  1231. * Write register value back to clear pending interrupts.
  1232. */
  1233. rt2x00pci_register_read(rt2x00dev, CSR7, &reg);
  1234. rt2x00pci_register_write(rt2x00dev, CSR7, reg);
  1235. if (!reg)
  1236. return IRQ_NONE;
  1237. if (!test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
  1238. return IRQ_HANDLED;
  1239. /* Store irqvalues for use in the interrupt thread. */
  1240. rt2x00dev->irqvalue[0] = reg;
  1241. /* Disable interrupts, will be enabled again in the interrupt thread. */
  1242. rt2x00dev->ops->lib->set_device_state(rt2x00dev,
  1243. STATE_RADIO_IRQ_OFF_ISR);
  1244. return IRQ_WAKE_THREAD;
  1245. }
  1246. /*
  1247. * Device probe functions.
  1248. */
  1249. static int rt2500pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  1250. {
  1251. struct eeprom_93cx6 eeprom;
  1252. u32 reg;
  1253. u16 word;
  1254. u8 *mac;
  1255. rt2x00pci_register_read(rt2x00dev, CSR21, &reg);
  1256. eeprom.data = rt2x00dev;
  1257. eeprom.register_read = rt2500pci_eepromregister_read;
  1258. eeprom.register_write = rt2500pci_eepromregister_write;
  1259. eeprom.width = rt2x00_get_field32(reg, CSR21_TYPE_93C46) ?
  1260. PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66;
  1261. eeprom.reg_data_in = 0;
  1262. eeprom.reg_data_out = 0;
  1263. eeprom.reg_data_clock = 0;
  1264. eeprom.reg_chip_select = 0;
  1265. eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
  1266. EEPROM_SIZE / sizeof(u16));
  1267. /*
  1268. * Start validation of the data that has been read.
  1269. */
  1270. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  1271. if (!is_valid_ether_addr(mac)) {
  1272. random_ether_addr(mac);
  1273. EEPROM(rt2x00dev, "MAC: %pM\n", mac);
  1274. }
  1275. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
  1276. if (word == 0xffff) {
  1277. rt2x00_set_field16(&word, EEPROM_ANTENNA_NUM, 2);
  1278. rt2x00_set_field16(&word, EEPROM_ANTENNA_TX_DEFAULT,
  1279. ANTENNA_SW_DIVERSITY);
  1280. rt2x00_set_field16(&word, EEPROM_ANTENNA_RX_DEFAULT,
  1281. ANTENNA_SW_DIVERSITY);
  1282. rt2x00_set_field16(&word, EEPROM_ANTENNA_LED_MODE,
  1283. LED_MODE_DEFAULT);
  1284. rt2x00_set_field16(&word, EEPROM_ANTENNA_DYN_TXAGC, 0);
  1285. rt2x00_set_field16(&word, EEPROM_ANTENNA_HARDWARE_RADIO, 0);
  1286. rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2522);
  1287. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  1288. EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
  1289. }
  1290. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
  1291. if (word == 0xffff) {
  1292. rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
  1293. rt2x00_set_field16(&word, EEPROM_NIC_DYN_BBP_TUNE, 0);
  1294. rt2x00_set_field16(&word, EEPROM_NIC_CCK_TX_POWER, 0);
  1295. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
  1296. EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
  1297. }
  1298. rt2x00_eeprom_read(rt2x00dev, EEPROM_CALIBRATE_OFFSET, &word);
  1299. if (word == 0xffff) {
  1300. rt2x00_set_field16(&word, EEPROM_CALIBRATE_OFFSET_RSSI,
  1301. DEFAULT_RSSI_OFFSET);
  1302. rt2x00_eeprom_write(rt2x00dev, EEPROM_CALIBRATE_OFFSET, word);
  1303. EEPROM(rt2x00dev, "Calibrate offset: 0x%04x\n", word);
  1304. }
  1305. return 0;
  1306. }
  1307. static int rt2500pci_init_eeprom(struct rt2x00_dev *rt2x00dev)
  1308. {
  1309. u32 reg;
  1310. u16 value;
  1311. u16 eeprom;
  1312. /*
  1313. * Read EEPROM word for configuration.
  1314. */
  1315. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1316. /*
  1317. * Identify RF chipset.
  1318. */
  1319. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
  1320. rt2x00pci_register_read(rt2x00dev, CSR0, &reg);
  1321. rt2x00_set_chip(rt2x00dev, RT2560, value,
  1322. rt2x00_get_field32(reg, CSR0_REVISION));
  1323. if (!rt2x00_rf(rt2x00dev, RF2522) &&
  1324. !rt2x00_rf(rt2x00dev, RF2523) &&
  1325. !rt2x00_rf(rt2x00dev, RF2524) &&
  1326. !rt2x00_rf(rt2x00dev, RF2525) &&
  1327. !rt2x00_rf(rt2x00dev, RF2525E) &&
  1328. !rt2x00_rf(rt2x00dev, RF5222)) {
  1329. ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
  1330. return -ENODEV;
  1331. }
  1332. /*
  1333. * Identify default antenna configuration.
  1334. */
  1335. rt2x00dev->default_ant.tx =
  1336. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT);
  1337. rt2x00dev->default_ant.rx =
  1338. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT);
  1339. /*
  1340. * Store led mode, for correct led behaviour.
  1341. */
  1342. #ifdef CONFIG_RT2X00_LIB_LEDS
  1343. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_LED_MODE);
  1344. rt2500pci_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  1345. if (value == LED_MODE_TXRX_ACTIVITY ||
  1346. value == LED_MODE_DEFAULT ||
  1347. value == LED_MODE_ASUS)
  1348. rt2500pci_init_led(rt2x00dev, &rt2x00dev->led_qual,
  1349. LED_TYPE_ACTIVITY);
  1350. #endif /* CONFIG_RT2X00_LIB_LEDS */
  1351. /*
  1352. * Detect if this device has an hardware controlled radio.
  1353. */
  1354. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_HARDWARE_RADIO))
  1355. __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
  1356. /*
  1357. * Check if the BBP tuning should be enabled.
  1358. */
  1359. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  1360. if (!rt2x00_get_field16(eeprom, EEPROM_NIC_DYN_BBP_TUNE))
  1361. __set_bit(DRIVER_SUPPORT_LINK_TUNING, &rt2x00dev->flags);
  1362. /*
  1363. * Read the RSSI <-> dBm offset information.
  1364. */
  1365. rt2x00_eeprom_read(rt2x00dev, EEPROM_CALIBRATE_OFFSET, &eeprom);
  1366. rt2x00dev->rssi_offset =
  1367. rt2x00_get_field16(eeprom, EEPROM_CALIBRATE_OFFSET_RSSI);
  1368. return 0;
  1369. }
  1370. /*
  1371. * RF value list for RF2522
  1372. * Supports: 2.4 GHz
  1373. */
  1374. static const struct rf_channel rf_vals_bg_2522[] = {
  1375. { 1, 0x00002050, 0x000c1fda, 0x00000101, 0 },
  1376. { 2, 0x00002050, 0x000c1fee, 0x00000101, 0 },
  1377. { 3, 0x00002050, 0x000c2002, 0x00000101, 0 },
  1378. { 4, 0x00002050, 0x000c2016, 0x00000101, 0 },
  1379. { 5, 0x00002050, 0x000c202a, 0x00000101, 0 },
  1380. { 6, 0x00002050, 0x000c203e, 0x00000101, 0 },
  1381. { 7, 0x00002050, 0x000c2052, 0x00000101, 0 },
  1382. { 8, 0x00002050, 0x000c2066, 0x00000101, 0 },
  1383. { 9, 0x00002050, 0x000c207a, 0x00000101, 0 },
  1384. { 10, 0x00002050, 0x000c208e, 0x00000101, 0 },
  1385. { 11, 0x00002050, 0x000c20a2, 0x00000101, 0 },
  1386. { 12, 0x00002050, 0x000c20b6, 0x00000101, 0 },
  1387. { 13, 0x00002050, 0x000c20ca, 0x00000101, 0 },
  1388. { 14, 0x00002050, 0x000c20fa, 0x00000101, 0 },
  1389. };
  1390. /*
  1391. * RF value list for RF2523
  1392. * Supports: 2.4 GHz
  1393. */
  1394. static const struct rf_channel rf_vals_bg_2523[] = {
  1395. { 1, 0x00022010, 0x00000c9e, 0x000e0111, 0x00000a1b },
  1396. { 2, 0x00022010, 0x00000ca2, 0x000e0111, 0x00000a1b },
  1397. { 3, 0x00022010, 0x00000ca6, 0x000e0111, 0x00000a1b },
  1398. { 4, 0x00022010, 0x00000caa, 0x000e0111, 0x00000a1b },
  1399. { 5, 0x00022010, 0x00000cae, 0x000e0111, 0x00000a1b },
  1400. { 6, 0x00022010, 0x00000cb2, 0x000e0111, 0x00000a1b },
  1401. { 7, 0x00022010, 0x00000cb6, 0x000e0111, 0x00000a1b },
  1402. { 8, 0x00022010, 0x00000cba, 0x000e0111, 0x00000a1b },
  1403. { 9, 0x00022010, 0x00000cbe, 0x000e0111, 0x00000a1b },
  1404. { 10, 0x00022010, 0x00000d02, 0x000e0111, 0x00000a1b },
  1405. { 11, 0x00022010, 0x00000d06, 0x000e0111, 0x00000a1b },
  1406. { 12, 0x00022010, 0x00000d0a, 0x000e0111, 0x00000a1b },
  1407. { 13, 0x00022010, 0x00000d0e, 0x000e0111, 0x00000a1b },
  1408. { 14, 0x00022010, 0x00000d1a, 0x000e0111, 0x00000a03 },
  1409. };
  1410. /*
  1411. * RF value list for RF2524
  1412. * Supports: 2.4 GHz
  1413. */
  1414. static const struct rf_channel rf_vals_bg_2524[] = {
  1415. { 1, 0x00032020, 0x00000c9e, 0x00000101, 0x00000a1b },
  1416. { 2, 0x00032020, 0x00000ca2, 0x00000101, 0x00000a1b },
  1417. { 3, 0x00032020, 0x00000ca6, 0x00000101, 0x00000a1b },
  1418. { 4, 0x00032020, 0x00000caa, 0x00000101, 0x00000a1b },
  1419. { 5, 0x00032020, 0x00000cae, 0x00000101, 0x00000a1b },
  1420. { 6, 0x00032020, 0x00000cb2, 0x00000101, 0x00000a1b },
  1421. { 7, 0x00032020, 0x00000cb6, 0x00000101, 0x00000a1b },
  1422. { 8, 0x00032020, 0x00000cba, 0x00000101, 0x00000a1b },
  1423. { 9, 0x00032020, 0x00000cbe, 0x00000101, 0x00000a1b },
  1424. { 10, 0x00032020, 0x00000d02, 0x00000101, 0x00000a1b },
  1425. { 11, 0x00032020, 0x00000d06, 0x00000101, 0x00000a1b },
  1426. { 12, 0x00032020, 0x00000d0a, 0x00000101, 0x00000a1b },
  1427. { 13, 0x00032020, 0x00000d0e, 0x00000101, 0x00000a1b },
  1428. { 14, 0x00032020, 0x00000d1a, 0x00000101, 0x00000a03 },
  1429. };
  1430. /*
  1431. * RF value list for RF2525
  1432. * Supports: 2.4 GHz
  1433. */
  1434. static const struct rf_channel rf_vals_bg_2525[] = {
  1435. { 1, 0x00022020, 0x00080c9e, 0x00060111, 0x00000a1b },
  1436. { 2, 0x00022020, 0x00080ca2, 0x00060111, 0x00000a1b },
  1437. { 3, 0x00022020, 0x00080ca6, 0x00060111, 0x00000a1b },
  1438. { 4, 0x00022020, 0x00080caa, 0x00060111, 0x00000a1b },
  1439. { 5, 0x00022020, 0x00080cae, 0x00060111, 0x00000a1b },
  1440. { 6, 0x00022020, 0x00080cb2, 0x00060111, 0x00000a1b },
  1441. { 7, 0x00022020, 0x00080cb6, 0x00060111, 0x00000a1b },
  1442. { 8, 0x00022020, 0x00080cba, 0x00060111, 0x00000a1b },
  1443. { 9, 0x00022020, 0x00080cbe, 0x00060111, 0x00000a1b },
  1444. { 10, 0x00022020, 0x00080d02, 0x00060111, 0x00000a1b },
  1445. { 11, 0x00022020, 0x00080d06, 0x00060111, 0x00000a1b },
  1446. { 12, 0x00022020, 0x00080d0a, 0x00060111, 0x00000a1b },
  1447. { 13, 0x00022020, 0x00080d0e, 0x00060111, 0x00000a1b },
  1448. { 14, 0x00022020, 0x00080d1a, 0x00060111, 0x00000a03 },
  1449. };
  1450. /*
  1451. * RF value list for RF2525e
  1452. * Supports: 2.4 GHz
  1453. */
  1454. static const struct rf_channel rf_vals_bg_2525e[] = {
  1455. { 1, 0x00022020, 0x00081136, 0x00060111, 0x00000a0b },
  1456. { 2, 0x00022020, 0x0008113a, 0x00060111, 0x00000a0b },
  1457. { 3, 0x00022020, 0x0008113e, 0x00060111, 0x00000a0b },
  1458. { 4, 0x00022020, 0x00081182, 0x00060111, 0x00000a0b },
  1459. { 5, 0x00022020, 0x00081186, 0x00060111, 0x00000a0b },
  1460. { 6, 0x00022020, 0x0008118a, 0x00060111, 0x00000a0b },
  1461. { 7, 0x00022020, 0x0008118e, 0x00060111, 0x00000a0b },
  1462. { 8, 0x00022020, 0x00081192, 0x00060111, 0x00000a0b },
  1463. { 9, 0x00022020, 0x00081196, 0x00060111, 0x00000a0b },
  1464. { 10, 0x00022020, 0x0008119a, 0x00060111, 0x00000a0b },
  1465. { 11, 0x00022020, 0x0008119e, 0x00060111, 0x00000a0b },
  1466. { 12, 0x00022020, 0x000811a2, 0x00060111, 0x00000a0b },
  1467. { 13, 0x00022020, 0x000811a6, 0x00060111, 0x00000a0b },
  1468. { 14, 0x00022020, 0x000811ae, 0x00060111, 0x00000a1b },
  1469. };
  1470. /*
  1471. * RF value list for RF5222
  1472. * Supports: 2.4 GHz & 5.2 GHz
  1473. */
  1474. static const struct rf_channel rf_vals_5222[] = {
  1475. { 1, 0x00022020, 0x00001136, 0x00000101, 0x00000a0b },
  1476. { 2, 0x00022020, 0x0000113a, 0x00000101, 0x00000a0b },
  1477. { 3, 0x00022020, 0x0000113e, 0x00000101, 0x00000a0b },
  1478. { 4, 0x00022020, 0x00001182, 0x00000101, 0x00000a0b },
  1479. { 5, 0x00022020, 0x00001186, 0x00000101, 0x00000a0b },
  1480. { 6, 0x00022020, 0x0000118a, 0x00000101, 0x00000a0b },
  1481. { 7, 0x00022020, 0x0000118e, 0x00000101, 0x00000a0b },
  1482. { 8, 0x00022020, 0x00001192, 0x00000101, 0x00000a0b },
  1483. { 9, 0x00022020, 0x00001196, 0x00000101, 0x00000a0b },
  1484. { 10, 0x00022020, 0x0000119a, 0x00000101, 0x00000a0b },
  1485. { 11, 0x00022020, 0x0000119e, 0x00000101, 0x00000a0b },
  1486. { 12, 0x00022020, 0x000011a2, 0x00000101, 0x00000a0b },
  1487. { 13, 0x00022020, 0x000011a6, 0x00000101, 0x00000a0b },
  1488. { 14, 0x00022020, 0x000011ae, 0x00000101, 0x00000a1b },
  1489. /* 802.11 UNI / HyperLan 2 */
  1490. { 36, 0x00022010, 0x00018896, 0x00000101, 0x00000a1f },
  1491. { 40, 0x00022010, 0x0001889a, 0x00000101, 0x00000a1f },
  1492. { 44, 0x00022010, 0x0001889e, 0x00000101, 0x00000a1f },
  1493. { 48, 0x00022010, 0x000188a2, 0x00000101, 0x00000a1f },
  1494. { 52, 0x00022010, 0x000188a6, 0x00000101, 0x00000a1f },
  1495. { 66, 0x00022010, 0x000188aa, 0x00000101, 0x00000a1f },
  1496. { 60, 0x00022010, 0x000188ae, 0x00000101, 0x00000a1f },
  1497. { 64, 0x00022010, 0x000188b2, 0x00000101, 0x00000a1f },
  1498. /* 802.11 HyperLan 2 */
  1499. { 100, 0x00022010, 0x00008802, 0x00000101, 0x00000a0f },
  1500. { 104, 0x00022010, 0x00008806, 0x00000101, 0x00000a0f },
  1501. { 108, 0x00022010, 0x0000880a, 0x00000101, 0x00000a0f },
  1502. { 112, 0x00022010, 0x0000880e, 0x00000101, 0x00000a0f },
  1503. { 116, 0x00022010, 0x00008812, 0x00000101, 0x00000a0f },
  1504. { 120, 0x00022010, 0x00008816, 0x00000101, 0x00000a0f },
  1505. { 124, 0x00022010, 0x0000881a, 0x00000101, 0x00000a0f },
  1506. { 128, 0x00022010, 0x0000881e, 0x00000101, 0x00000a0f },
  1507. { 132, 0x00022010, 0x00008822, 0x00000101, 0x00000a0f },
  1508. { 136, 0x00022010, 0x00008826, 0x00000101, 0x00000a0f },
  1509. /* 802.11 UNII */
  1510. { 140, 0x00022010, 0x0000882a, 0x00000101, 0x00000a0f },
  1511. { 149, 0x00022020, 0x000090a6, 0x00000101, 0x00000a07 },
  1512. { 153, 0x00022020, 0x000090ae, 0x00000101, 0x00000a07 },
  1513. { 157, 0x00022020, 0x000090b6, 0x00000101, 0x00000a07 },
  1514. { 161, 0x00022020, 0x000090be, 0x00000101, 0x00000a07 },
  1515. };
  1516. static int rt2500pci_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  1517. {
  1518. struct hw_mode_spec *spec = &rt2x00dev->spec;
  1519. struct channel_info *info;
  1520. char *tx_power;
  1521. unsigned int i;
  1522. /*
  1523. * Initialize all hw fields.
  1524. */
  1525. rt2x00dev->hw->flags = IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  1526. IEEE80211_HW_SIGNAL_DBM |
  1527. IEEE80211_HW_SUPPORTS_PS |
  1528. IEEE80211_HW_PS_NULLFUNC_STACK;
  1529. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  1530. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  1531. rt2x00_eeprom_addr(rt2x00dev,
  1532. EEPROM_MAC_ADDR_0));
  1533. /*
  1534. * Initialize hw_mode information.
  1535. */
  1536. spec->supported_bands = SUPPORT_BAND_2GHZ;
  1537. spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
  1538. if (rt2x00_rf(rt2x00dev, RF2522)) {
  1539. spec->num_channels = ARRAY_SIZE(rf_vals_bg_2522);
  1540. spec->channels = rf_vals_bg_2522;
  1541. } else if (rt2x00_rf(rt2x00dev, RF2523)) {
  1542. spec->num_channels = ARRAY_SIZE(rf_vals_bg_2523);
  1543. spec->channels = rf_vals_bg_2523;
  1544. } else if (rt2x00_rf(rt2x00dev, RF2524)) {
  1545. spec->num_channels = ARRAY_SIZE(rf_vals_bg_2524);
  1546. spec->channels = rf_vals_bg_2524;
  1547. } else if (rt2x00_rf(rt2x00dev, RF2525)) {
  1548. spec->num_channels = ARRAY_SIZE(rf_vals_bg_2525);
  1549. spec->channels = rf_vals_bg_2525;
  1550. } else if (rt2x00_rf(rt2x00dev, RF2525E)) {
  1551. spec->num_channels = ARRAY_SIZE(rf_vals_bg_2525e);
  1552. spec->channels = rf_vals_bg_2525e;
  1553. } else if (rt2x00_rf(rt2x00dev, RF5222)) {
  1554. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  1555. spec->num_channels = ARRAY_SIZE(rf_vals_5222);
  1556. spec->channels = rf_vals_5222;
  1557. }
  1558. /*
  1559. * Create channel information array
  1560. */
  1561. info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL);
  1562. if (!info)
  1563. return -ENOMEM;
  1564. spec->channels_info = info;
  1565. tx_power = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_START);
  1566. for (i = 0; i < 14; i++) {
  1567. info[i].max_power = MAX_TXPOWER;
  1568. info[i].default_power1 = TXPOWER_FROM_DEV(tx_power[i]);
  1569. }
  1570. if (spec->num_channels > 14) {
  1571. for (i = 14; i < spec->num_channels; i++) {
  1572. info[i].max_power = MAX_TXPOWER;
  1573. info[i].default_power1 = DEFAULT_TXPOWER;
  1574. }
  1575. }
  1576. return 0;
  1577. }
  1578. static int rt2500pci_probe_hw(struct rt2x00_dev *rt2x00dev)
  1579. {
  1580. int retval;
  1581. /*
  1582. * Allocate eeprom data.
  1583. */
  1584. retval = rt2500pci_validate_eeprom(rt2x00dev);
  1585. if (retval)
  1586. return retval;
  1587. retval = rt2500pci_init_eeprom(rt2x00dev);
  1588. if (retval)
  1589. return retval;
  1590. /*
  1591. * Initialize hw specifications.
  1592. */
  1593. retval = rt2500pci_probe_hw_mode(rt2x00dev);
  1594. if (retval)
  1595. return retval;
  1596. /*
  1597. * This device requires the atim queue and DMA-mapped skbs.
  1598. */
  1599. __set_bit(DRIVER_REQUIRE_ATIM_QUEUE, &rt2x00dev->flags);
  1600. __set_bit(DRIVER_REQUIRE_DMA, &rt2x00dev->flags);
  1601. /*
  1602. * Set the rssi offset.
  1603. */
  1604. rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
  1605. return 0;
  1606. }
  1607. /*
  1608. * IEEE80211 stack callback functions.
  1609. */
  1610. static u64 rt2500pci_get_tsf(struct ieee80211_hw *hw)
  1611. {
  1612. struct rt2x00_dev *rt2x00dev = hw->priv;
  1613. u64 tsf;
  1614. u32 reg;
  1615. rt2x00pci_register_read(rt2x00dev, CSR17, &reg);
  1616. tsf = (u64) rt2x00_get_field32(reg, CSR17_HIGH_TSFTIMER) << 32;
  1617. rt2x00pci_register_read(rt2x00dev, CSR16, &reg);
  1618. tsf |= rt2x00_get_field32(reg, CSR16_LOW_TSFTIMER);
  1619. return tsf;
  1620. }
  1621. static int rt2500pci_tx_last_beacon(struct ieee80211_hw *hw)
  1622. {
  1623. struct rt2x00_dev *rt2x00dev = hw->priv;
  1624. u32 reg;
  1625. rt2x00pci_register_read(rt2x00dev, CSR15, &reg);
  1626. return rt2x00_get_field32(reg, CSR15_BEACON_SENT);
  1627. }
  1628. static const struct ieee80211_ops rt2500pci_mac80211_ops = {
  1629. .tx = rt2x00mac_tx,
  1630. .start = rt2x00mac_start,
  1631. .stop = rt2x00mac_stop,
  1632. .add_interface = rt2x00mac_add_interface,
  1633. .remove_interface = rt2x00mac_remove_interface,
  1634. .config = rt2x00mac_config,
  1635. .configure_filter = rt2x00mac_configure_filter,
  1636. .sw_scan_start = rt2x00mac_sw_scan_start,
  1637. .sw_scan_complete = rt2x00mac_sw_scan_complete,
  1638. .get_stats = rt2x00mac_get_stats,
  1639. .bss_info_changed = rt2x00mac_bss_info_changed,
  1640. .conf_tx = rt2x00mac_conf_tx,
  1641. .get_tsf = rt2500pci_get_tsf,
  1642. .tx_last_beacon = rt2500pci_tx_last_beacon,
  1643. .rfkill_poll = rt2x00mac_rfkill_poll,
  1644. .flush = rt2x00mac_flush,
  1645. };
  1646. static const struct rt2x00lib_ops rt2500pci_rt2x00_ops = {
  1647. .irq_handler = rt2500pci_interrupt,
  1648. .irq_handler_thread = rt2500pci_interrupt_thread,
  1649. .probe_hw = rt2500pci_probe_hw,
  1650. .initialize = rt2x00pci_initialize,
  1651. .uninitialize = rt2x00pci_uninitialize,
  1652. .get_entry_state = rt2500pci_get_entry_state,
  1653. .clear_entry = rt2500pci_clear_entry,
  1654. .set_device_state = rt2500pci_set_device_state,
  1655. .rfkill_poll = rt2500pci_rfkill_poll,
  1656. .link_stats = rt2500pci_link_stats,
  1657. .reset_tuner = rt2500pci_reset_tuner,
  1658. .link_tuner = rt2500pci_link_tuner,
  1659. .write_tx_desc = rt2500pci_write_tx_desc,
  1660. .write_beacon = rt2500pci_write_beacon,
  1661. .kick_tx_queue = rt2500pci_kick_tx_queue,
  1662. .kill_tx_queue = rt2500pci_kill_tx_queue,
  1663. .fill_rxdone = rt2500pci_fill_rxdone,
  1664. .config_filter = rt2500pci_config_filter,
  1665. .config_intf = rt2500pci_config_intf,
  1666. .config_erp = rt2500pci_config_erp,
  1667. .config_ant = rt2500pci_config_ant,
  1668. .config = rt2500pci_config,
  1669. };
  1670. static const struct data_queue_desc rt2500pci_queue_rx = {
  1671. .entry_num = 32,
  1672. .data_size = DATA_FRAME_SIZE,
  1673. .desc_size = RXD_DESC_SIZE,
  1674. .priv_size = sizeof(struct queue_entry_priv_pci),
  1675. };
  1676. static const struct data_queue_desc rt2500pci_queue_tx = {
  1677. .entry_num = 32,
  1678. .data_size = DATA_FRAME_SIZE,
  1679. .desc_size = TXD_DESC_SIZE,
  1680. .priv_size = sizeof(struct queue_entry_priv_pci),
  1681. };
  1682. static const struct data_queue_desc rt2500pci_queue_bcn = {
  1683. .entry_num = 1,
  1684. .data_size = MGMT_FRAME_SIZE,
  1685. .desc_size = TXD_DESC_SIZE,
  1686. .priv_size = sizeof(struct queue_entry_priv_pci),
  1687. };
  1688. static const struct data_queue_desc rt2500pci_queue_atim = {
  1689. .entry_num = 8,
  1690. .data_size = DATA_FRAME_SIZE,
  1691. .desc_size = TXD_DESC_SIZE,
  1692. .priv_size = sizeof(struct queue_entry_priv_pci),
  1693. };
  1694. static const struct rt2x00_ops rt2500pci_ops = {
  1695. .name = KBUILD_MODNAME,
  1696. .max_sta_intf = 1,
  1697. .max_ap_intf = 1,
  1698. .eeprom_size = EEPROM_SIZE,
  1699. .rf_size = RF_SIZE,
  1700. .tx_queues = NUM_TX_QUEUES,
  1701. .extra_tx_headroom = 0,
  1702. .rx = &rt2500pci_queue_rx,
  1703. .tx = &rt2500pci_queue_tx,
  1704. .bcn = &rt2500pci_queue_bcn,
  1705. .atim = &rt2500pci_queue_atim,
  1706. .lib = &rt2500pci_rt2x00_ops,
  1707. .hw = &rt2500pci_mac80211_ops,
  1708. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  1709. .debugfs = &rt2500pci_rt2x00debug,
  1710. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  1711. };
  1712. /*
  1713. * RT2500pci module information.
  1714. */
  1715. static DEFINE_PCI_DEVICE_TABLE(rt2500pci_device_table) = {
  1716. { PCI_DEVICE(0x1814, 0x0201), PCI_DEVICE_DATA(&rt2500pci_ops) },
  1717. { 0, }
  1718. };
  1719. MODULE_AUTHOR(DRV_PROJECT);
  1720. MODULE_VERSION(DRV_VERSION);
  1721. MODULE_DESCRIPTION("Ralink RT2500 PCI & PCMCIA Wireless LAN driver.");
  1722. MODULE_SUPPORTED_DEVICE("Ralink RT2560 PCI & PCMCIA chipset based cards");
  1723. MODULE_DEVICE_TABLE(pci, rt2500pci_device_table);
  1724. MODULE_LICENSE("GPL");
  1725. static struct pci_driver rt2500pci_driver = {
  1726. .name = KBUILD_MODNAME,
  1727. .id_table = rt2500pci_device_table,
  1728. .probe = rt2x00pci_probe,
  1729. .remove = __devexit_p(rt2x00pci_remove),
  1730. .suspend = rt2x00pci_suspend,
  1731. .resume = rt2x00pci_resume,
  1732. };
  1733. static int __init rt2500pci_init(void)
  1734. {
  1735. return pci_register_driver(&rt2500pci_driver);
  1736. }
  1737. static void __exit rt2500pci_exit(void)
  1738. {
  1739. pci_unregister_driver(&rt2500pci_driver);
  1740. }
  1741. module_init(rt2500pci_init);
  1742. module_exit(rt2500pci_exit);