phy_n.c 107 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <mb@bu3sch.de>
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; see the file COPYING. If not, write to
  15. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  16. Boston, MA 02110-1301, USA.
  17. */
  18. #include <linux/delay.h>
  19. #include <linux/slab.h>
  20. #include <linux/types.h>
  21. #include "b43.h"
  22. #include "phy_n.h"
  23. #include "tables_nphy.h"
  24. #include "radio_2055.h"
  25. #include "radio_2056.h"
  26. #include "main.h"
  27. struct nphy_txgains {
  28. u16 txgm[2];
  29. u16 pga[2];
  30. u16 pad[2];
  31. u16 ipa[2];
  32. };
  33. struct nphy_iqcal_params {
  34. u16 txgm;
  35. u16 pga;
  36. u16 pad;
  37. u16 ipa;
  38. u16 cal_gain;
  39. u16 ncorr[5];
  40. };
  41. struct nphy_iq_est {
  42. s32 iq0_prod;
  43. u32 i0_pwr;
  44. u32 q0_pwr;
  45. s32 iq1_prod;
  46. u32 i1_pwr;
  47. u32 q1_pwr;
  48. };
  49. enum b43_nphy_rf_sequence {
  50. B43_RFSEQ_RX2TX,
  51. B43_RFSEQ_TX2RX,
  52. B43_RFSEQ_RESET2RX,
  53. B43_RFSEQ_UPDATE_GAINH,
  54. B43_RFSEQ_UPDATE_GAINL,
  55. B43_RFSEQ_UPDATE_GAINU,
  56. };
  57. enum b43_nphy_rssi_type {
  58. B43_NPHY_RSSI_X = 0,
  59. B43_NPHY_RSSI_Y,
  60. B43_NPHY_RSSI_Z,
  61. B43_NPHY_RSSI_PWRDET,
  62. B43_NPHY_RSSI_TSSI_I,
  63. B43_NPHY_RSSI_TSSI_Q,
  64. B43_NPHY_RSSI_TBD,
  65. };
  66. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev,
  67. bool enable);
  68. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  69. u8 *events, u8 *delays, u8 length);
  70. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  71. enum b43_nphy_rf_sequence seq);
  72. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  73. u16 value, u8 core, bool off);
  74. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  75. u16 value, u8 core);
  76. static inline bool b43_channel_type_is_40mhz(
  77. enum nl80211_channel_type channel_type)
  78. {
  79. return (channel_type == NL80211_CHAN_HT40MINUS ||
  80. channel_type == NL80211_CHAN_HT40PLUS);
  81. }
  82. void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
  83. {//TODO
  84. }
  85. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  86. {//TODO
  87. }
  88. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  89. bool ignore_tssi)
  90. {//TODO
  91. return B43_TXPWR_RES_DONE;
  92. }
  93. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  94. const struct b43_nphy_channeltab_entry_rev2 *e)
  95. {
  96. b43_radio_write(dev, B2055_PLL_REF, e->radio_pll_ref);
  97. b43_radio_write(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  98. b43_radio_write(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  99. b43_radio_write(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  100. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  101. b43_radio_write(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  102. b43_radio_write(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  103. b43_radio_write(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  104. b43_radio_write(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  105. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  106. b43_radio_write(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  107. b43_radio_write(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  108. b43_radio_write(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  109. b43_radio_write(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  110. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  111. b43_radio_write(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  112. b43_radio_write(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  113. b43_radio_write(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  114. b43_radio_write(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  115. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  116. b43_radio_write(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  117. b43_radio_write(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  118. b43_radio_write(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  119. b43_radio_write(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  120. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  121. b43_radio_write(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  122. b43_radio_write(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  123. }
  124. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  125. const struct b43_phy_n_sfo_cfg *e)
  126. {
  127. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  128. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  129. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  130. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  131. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  132. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  133. }
  134. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlEnable */
  135. static void b43_nphy_tx_power_ctrl(struct b43_wldev *dev, bool enable)
  136. {
  137. struct b43_phy_n *nphy = dev->phy.n;
  138. u8 i;
  139. u16 tmp;
  140. if (nphy->hang_avoid)
  141. b43_nphy_stay_in_carrier_search(dev, 1);
  142. nphy->txpwrctrl = enable;
  143. if (!enable) {
  144. if (dev->phy.rev >= 3)
  145. ; /* TODO */
  146. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6840);
  147. for (i = 0; i < 84; i++)
  148. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  149. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6C40);
  150. for (i = 0; i < 84; i++)
  151. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  152. tmp = B43_NPHY_TXPCTL_CMD_COEFF | B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  153. if (dev->phy.rev >= 3)
  154. tmp |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  155. b43_phy_mask(dev, B43_NPHY_TXPCTL_CMD, ~tmp);
  156. if (dev->phy.rev >= 3) {
  157. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  158. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  159. } else {
  160. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  161. }
  162. if (dev->phy.rev == 2)
  163. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  164. ~B43_NPHY_BPHY_CTL3_SCALE, 0x53);
  165. else if (dev->phy.rev < 2)
  166. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  167. ~B43_NPHY_BPHY_CTL3_SCALE, 0x5A);
  168. if (dev->phy.rev < 2 && 0)
  169. ; /* TODO */
  170. } else {
  171. b43err(dev->wl, "enabling tx pwr ctrl not implemented yet\n");
  172. }
  173. if (nphy->hang_avoid)
  174. b43_nphy_stay_in_carrier_search(dev, 0);
  175. }
  176. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrFix */
  177. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  178. {
  179. struct b43_phy_n *nphy = dev->phy.n;
  180. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  181. u8 txpi[2], bbmult, i;
  182. u16 tmp, radio_gain, dac_gain;
  183. u16 freq = dev->phy.channel_freq;
  184. u32 txgain;
  185. /* u32 gaintbl; rev3+ */
  186. if (nphy->hang_avoid)
  187. b43_nphy_stay_in_carrier_search(dev, 1);
  188. if (dev->phy.rev >= 3) {
  189. txpi[0] = 40;
  190. txpi[1] = 40;
  191. } else if (sprom->revision < 4) {
  192. txpi[0] = 72;
  193. txpi[1] = 72;
  194. } else {
  195. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  196. txpi[0] = sprom->txpid2g[0];
  197. txpi[1] = sprom->txpid2g[1];
  198. } else if (freq >= 4900 && freq < 5100) {
  199. txpi[0] = sprom->txpid5gl[0];
  200. txpi[1] = sprom->txpid5gl[1];
  201. } else if (freq >= 5100 && freq < 5500) {
  202. txpi[0] = sprom->txpid5g[0];
  203. txpi[1] = sprom->txpid5g[1];
  204. } else if (freq >= 5500) {
  205. txpi[0] = sprom->txpid5gh[0];
  206. txpi[1] = sprom->txpid5gh[1];
  207. } else {
  208. txpi[0] = 91;
  209. txpi[1] = 91;
  210. }
  211. }
  212. /*
  213. for (i = 0; i < 2; i++) {
  214. nphy->txpwrindex[i].index_internal = txpi[i];
  215. nphy->txpwrindex[i].index_internal_save = txpi[i];
  216. }
  217. */
  218. for (i = 0; i < 2; i++) {
  219. if (dev->phy.rev >= 3) {
  220. /* TODO */
  221. radio_gain = (txgain >> 16) & 0x1FFFF;
  222. } else {
  223. txgain = b43_ntab_tx_gain_rev0_1_2[txpi[i]];
  224. radio_gain = (txgain >> 16) & 0x1FFF;
  225. }
  226. dac_gain = (txgain >> 8) & 0x3F;
  227. bbmult = txgain & 0xFF;
  228. if (dev->phy.rev >= 3) {
  229. if (i == 0)
  230. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  231. else
  232. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  233. } else {
  234. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  235. }
  236. if (i == 0)
  237. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN1, dac_gain);
  238. else
  239. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN2, dac_gain);
  240. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D10 + i);
  241. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, radio_gain);
  242. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C57);
  243. tmp = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
  244. if (i == 0)
  245. tmp = (tmp & 0x00FF) | (bbmult << 8);
  246. else
  247. tmp = (tmp & 0xFF00) | bbmult;
  248. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C57);
  249. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, tmp);
  250. if (0)
  251. ; /* TODO */
  252. }
  253. b43_phy_mask(dev, B43_NPHY_BPHY_CTL2, ~B43_NPHY_BPHY_CTL2_LUT);
  254. if (nphy->hang_avoid)
  255. b43_nphy_stay_in_carrier_search(dev, 0);
  256. }
  257. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2055Setup */
  258. static void b43_radio_2055_setup(struct b43_wldev *dev,
  259. const struct b43_nphy_channeltab_entry_rev2 *e)
  260. {
  261. B43_WARN_ON(dev->phy.rev >= 3);
  262. b43_chantab_radio_upload(dev, e);
  263. udelay(50);
  264. b43_radio_write(dev, B2055_VCO_CAL10, 0x05);
  265. b43_radio_write(dev, B2055_VCO_CAL10, 0x45);
  266. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  267. b43_radio_write(dev, B2055_VCO_CAL10, 0x65);
  268. udelay(300);
  269. }
  270. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  271. {
  272. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  273. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  274. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  275. B43_NPHY_RFCTL_CMD_CHIP0PU |
  276. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  277. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  278. B43_NPHY_RFCTL_CMD_PORFORCE);
  279. }
  280. static void b43_radio_init2055_post(struct b43_wldev *dev)
  281. {
  282. struct b43_phy_n *nphy = dev->phy.n;
  283. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  284. struct ssb_boardinfo *binfo = &(dev->dev->bus->boardinfo);
  285. int i;
  286. u16 val;
  287. bool workaround = false;
  288. if (sprom->revision < 4)
  289. workaround = (binfo->vendor != PCI_VENDOR_ID_BROADCOM ||
  290. binfo->type != 0x46D ||
  291. binfo->rev < 0x41);
  292. else
  293. workaround =
  294. !(sprom->boardflags2_lo & B43_BFL2_RXBB_INT_REG_DIS);
  295. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  296. if (workaround) {
  297. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  298. b43_radio_mask(dev, B2055_C2_RX_BB_REG, 0x7F);
  299. }
  300. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0xFFC0, 0x2C);
  301. b43_radio_write(dev, B2055_CAL_MISC, 0x3C);
  302. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  303. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  304. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  305. msleep(1);
  306. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  307. for (i = 0; i < 200; i++) {
  308. val = b43_radio_read(dev, B2055_CAL_COUT2);
  309. if (val & 0x80) {
  310. i = 0;
  311. break;
  312. }
  313. udelay(10);
  314. }
  315. if (i)
  316. b43err(dev->wl, "radio post init timeout\n");
  317. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  318. b43_switch_channel(dev, dev->phy.channel);
  319. b43_radio_write(dev, B2055_C1_RX_BB_LPF, 0x9);
  320. b43_radio_write(dev, B2055_C2_RX_BB_LPF, 0x9);
  321. b43_radio_write(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  322. b43_radio_write(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  323. b43_radio_maskset(dev, B2055_C1_LNA_GAINBST, 0xFFF8, 0x6);
  324. b43_radio_maskset(dev, B2055_C2_LNA_GAINBST, 0xFFF8, 0x6);
  325. if (!nphy->gain_boost) {
  326. b43_radio_set(dev, B2055_C1_RX_RFSPC1, 0x2);
  327. b43_radio_set(dev, B2055_C2_RX_RFSPC1, 0x2);
  328. } else {
  329. b43_radio_mask(dev, B2055_C1_RX_RFSPC1, 0xFFFD);
  330. b43_radio_mask(dev, B2055_C2_RX_RFSPC1, 0xFFFD);
  331. }
  332. udelay(2);
  333. }
  334. /*
  335. * Initialize a Broadcom 2055 N-radio
  336. * http://bcm-v4.sipsolutions.net/802.11/Radio/2055/Init
  337. */
  338. static void b43_radio_init2055(struct b43_wldev *dev)
  339. {
  340. b43_radio_init2055_pre(dev);
  341. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  342. /* Follow wl, not specs. Do not force uploading all regs */
  343. b2055_upload_inittab(dev, 0, 0);
  344. } else {
  345. bool ghz5 = b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ;
  346. b2055_upload_inittab(dev, ghz5, 0);
  347. }
  348. b43_radio_init2055_post(dev);
  349. }
  350. /*
  351. * Initialize a Broadcom 2056 N-radio
  352. * http://bcm-v4.sipsolutions.net/802.11/Radio/2056/Init
  353. */
  354. static void b43_radio_init2056(struct b43_wldev *dev)
  355. {
  356. /* TODO */
  357. }
  358. /*
  359. * Upload the N-PHY tables.
  360. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
  361. */
  362. static void b43_nphy_tables_init(struct b43_wldev *dev)
  363. {
  364. if (dev->phy.rev < 3)
  365. b43_nphy_rev0_1_2_tables_init(dev);
  366. else
  367. b43_nphy_rev3plus_tables_init(dev);
  368. }
  369. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
  370. static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
  371. {
  372. struct b43_phy_n *nphy = dev->phy.n;
  373. enum ieee80211_band band;
  374. u16 tmp;
  375. if (!enable) {
  376. nphy->rfctrl_intc1_save = b43_phy_read(dev,
  377. B43_NPHY_RFCTL_INTC1);
  378. nphy->rfctrl_intc2_save = b43_phy_read(dev,
  379. B43_NPHY_RFCTL_INTC2);
  380. band = b43_current_band(dev->wl);
  381. if (dev->phy.rev >= 3) {
  382. if (band == IEEE80211_BAND_5GHZ)
  383. tmp = 0x600;
  384. else
  385. tmp = 0x480;
  386. } else {
  387. if (band == IEEE80211_BAND_5GHZ)
  388. tmp = 0x180;
  389. else
  390. tmp = 0x120;
  391. }
  392. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  393. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  394. } else {
  395. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
  396. nphy->rfctrl_intc1_save);
  397. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
  398. nphy->rfctrl_intc2_save);
  399. }
  400. }
  401. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
  402. static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
  403. {
  404. struct b43_phy_n *nphy = dev->phy.n;
  405. u16 tmp;
  406. enum ieee80211_band band = b43_current_band(dev->wl);
  407. bool ipa = (nphy->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
  408. (nphy->ipa5g_on && band == IEEE80211_BAND_5GHZ);
  409. if (dev->phy.rev >= 3) {
  410. if (ipa) {
  411. tmp = 4;
  412. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
  413. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  414. }
  415. tmp = 1;
  416. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
  417. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  418. }
  419. }
  420. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BmacPhyClkFgc */
  421. static void b43_nphy_bmac_clock_fgc(struct b43_wldev *dev, bool force)
  422. {
  423. u32 tmslow;
  424. if (dev->phy.type != B43_PHYTYPE_N)
  425. return;
  426. tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  427. if (force)
  428. tmslow |= SSB_TMSLOW_FGC;
  429. else
  430. tmslow &= ~SSB_TMSLOW_FGC;
  431. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  432. }
  433. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
  434. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  435. {
  436. u16 bbcfg;
  437. b43_nphy_bmac_clock_fgc(dev, 1);
  438. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  439. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
  440. udelay(1);
  441. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  442. b43_nphy_bmac_clock_fgc(dev, 0);
  443. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  444. }
  445. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
  446. static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
  447. {
  448. u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
  449. mimocfg |= B43_NPHY_MIMOCFG_AUTO;
  450. if (preamble == 1)
  451. mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
  452. else
  453. mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
  454. b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
  455. }
  456. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
  457. static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
  458. {
  459. struct b43_phy_n *nphy = dev->phy.n;
  460. bool override = false;
  461. u16 chain = 0x33;
  462. if (nphy->txrx_chain == 0) {
  463. chain = 0x11;
  464. override = true;
  465. } else if (nphy->txrx_chain == 1) {
  466. chain = 0x22;
  467. override = true;
  468. }
  469. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  470. ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
  471. chain);
  472. if (override)
  473. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  474. B43_NPHY_RFSEQMODE_CAOVER);
  475. else
  476. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  477. ~B43_NPHY_RFSEQMODE_CAOVER);
  478. }
  479. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
  480. static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
  481. u16 samps, u8 time, bool wait)
  482. {
  483. int i;
  484. u16 tmp;
  485. b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
  486. b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
  487. if (wait)
  488. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
  489. else
  490. b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
  491. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
  492. for (i = 1000; i; i--) {
  493. tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
  494. if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
  495. est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
  496. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
  497. est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
  498. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
  499. est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
  500. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
  501. est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
  502. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
  503. est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
  504. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
  505. est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
  506. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
  507. return;
  508. }
  509. udelay(10);
  510. }
  511. memset(est, 0, sizeof(*est));
  512. }
  513. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
  514. static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
  515. struct b43_phy_n_iq_comp *pcomp)
  516. {
  517. if (write) {
  518. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
  519. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
  520. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
  521. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
  522. } else {
  523. pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
  524. pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
  525. pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
  526. pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
  527. }
  528. }
  529. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
  530. static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
  531. {
  532. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  533. b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
  534. if (core == 0) {
  535. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
  536. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  537. } else {
  538. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  539. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  540. }
  541. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
  542. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
  543. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
  544. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
  545. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
  546. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
  547. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  548. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  549. }
  550. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
  551. static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
  552. {
  553. u8 rxval, txval;
  554. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  555. regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  556. if (core == 0) {
  557. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  558. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  559. } else {
  560. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  561. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  562. }
  563. regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  564. regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  565. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  566. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  567. regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
  568. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  569. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  570. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  571. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  572. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  573. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  574. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  575. ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  576. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  577. ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
  578. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  579. (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
  580. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
  581. (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
  582. if (core == 0) {
  583. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
  584. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
  585. } else {
  586. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
  587. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
  588. }
  589. b43_nphy_rf_control_intc_override(dev, 2, 0, 3);
  590. b43_nphy_rf_control_override(dev, 8, 0, 3, false);
  591. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  592. if (core == 0) {
  593. rxval = 1;
  594. txval = 8;
  595. } else {
  596. rxval = 4;
  597. txval = 2;
  598. }
  599. b43_nphy_rf_control_intc_override(dev, 1, rxval, (core + 1));
  600. b43_nphy_rf_control_intc_override(dev, 1, txval, (2 - core));
  601. }
  602. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
  603. static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
  604. {
  605. int i;
  606. s32 iq;
  607. u32 ii;
  608. u32 qq;
  609. int iq_nbits, qq_nbits;
  610. int arsh, brsh;
  611. u16 tmp, a, b;
  612. struct nphy_iq_est est;
  613. struct b43_phy_n_iq_comp old;
  614. struct b43_phy_n_iq_comp new = { };
  615. bool error = false;
  616. if (mask == 0)
  617. return;
  618. b43_nphy_rx_iq_coeffs(dev, false, &old);
  619. b43_nphy_rx_iq_coeffs(dev, true, &new);
  620. b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
  621. new = old;
  622. for (i = 0; i < 2; i++) {
  623. if (i == 0 && (mask & 1)) {
  624. iq = est.iq0_prod;
  625. ii = est.i0_pwr;
  626. qq = est.q0_pwr;
  627. } else if (i == 1 && (mask & 2)) {
  628. iq = est.iq1_prod;
  629. ii = est.i1_pwr;
  630. qq = est.q1_pwr;
  631. } else {
  632. continue;
  633. }
  634. if (ii + qq < 2) {
  635. error = true;
  636. break;
  637. }
  638. iq_nbits = fls(abs(iq));
  639. qq_nbits = fls(qq);
  640. arsh = iq_nbits - 20;
  641. if (arsh >= 0) {
  642. a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
  643. tmp = ii >> arsh;
  644. } else {
  645. a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
  646. tmp = ii << -arsh;
  647. }
  648. if (tmp == 0) {
  649. error = true;
  650. break;
  651. }
  652. a /= tmp;
  653. brsh = qq_nbits - 11;
  654. if (brsh >= 0) {
  655. b = (qq << (31 - qq_nbits));
  656. tmp = ii >> brsh;
  657. } else {
  658. b = (qq << (31 - qq_nbits));
  659. tmp = ii << -brsh;
  660. }
  661. if (tmp == 0) {
  662. error = true;
  663. break;
  664. }
  665. b = int_sqrt(b / tmp - a * a) - (1 << 10);
  666. if (i == 0 && (mask & 0x1)) {
  667. if (dev->phy.rev >= 3) {
  668. new.a0 = a & 0x3FF;
  669. new.b0 = b & 0x3FF;
  670. } else {
  671. new.a0 = b & 0x3FF;
  672. new.b0 = a & 0x3FF;
  673. }
  674. } else if (i == 1 && (mask & 0x2)) {
  675. if (dev->phy.rev >= 3) {
  676. new.a1 = a & 0x3FF;
  677. new.b1 = b & 0x3FF;
  678. } else {
  679. new.a1 = b & 0x3FF;
  680. new.b1 = a & 0x3FF;
  681. }
  682. }
  683. }
  684. if (error)
  685. new = old;
  686. b43_nphy_rx_iq_coeffs(dev, true, &new);
  687. }
  688. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
  689. static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
  690. {
  691. u16 array[4];
  692. int i;
  693. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C50);
  694. for (i = 0; i < 4; i++)
  695. array[i] = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
  696. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
  697. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
  698. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
  699. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
  700. }
  701. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  702. static void b43_nphy_write_clip_detection(struct b43_wldev *dev,
  703. const u16 *clip_st)
  704. {
  705. b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
  706. b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
  707. }
  708. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  709. static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  710. {
  711. clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
  712. clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
  713. }
  714. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SuperSwitchInit */
  715. static void b43_nphy_superswitch_init(struct b43_wldev *dev, bool init)
  716. {
  717. if (dev->phy.rev >= 3) {
  718. if (!init)
  719. return;
  720. if (0 /* FIXME */) {
  721. b43_ntab_write(dev, B43_NTAB16(9, 2), 0x211);
  722. b43_ntab_write(dev, B43_NTAB16(9, 3), 0x222);
  723. b43_ntab_write(dev, B43_NTAB16(9, 8), 0x144);
  724. b43_ntab_write(dev, B43_NTAB16(9, 12), 0x188);
  725. }
  726. } else {
  727. b43_phy_write(dev, B43_NPHY_GPIO_LOOEN, 0);
  728. b43_phy_write(dev, B43_NPHY_GPIO_HIOEN, 0);
  729. ssb_chipco_gpio_control(&dev->dev->bus->chipco, 0xFC00,
  730. 0xFC00);
  731. b43_write32(dev, B43_MMIO_MACCTL,
  732. b43_read32(dev, B43_MMIO_MACCTL) &
  733. ~B43_MACCTL_GPOUTSMSK);
  734. b43_write16(dev, B43_MMIO_GPIO_MASK,
  735. b43_read16(dev, B43_MMIO_GPIO_MASK) | 0xFC00);
  736. b43_write16(dev, B43_MMIO_GPIO_CONTROL,
  737. b43_read16(dev, B43_MMIO_GPIO_CONTROL) & ~0xFC00);
  738. if (init) {
  739. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  740. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  741. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  742. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  743. }
  744. }
  745. }
  746. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
  747. static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
  748. {
  749. u16 tmp;
  750. if (dev->dev->id.revision == 16)
  751. b43_mac_suspend(dev);
  752. tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
  753. tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
  754. B43_NPHY_CLASSCTL_WAITEDEN);
  755. tmp &= ~mask;
  756. tmp |= (val & mask);
  757. b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
  758. if (dev->dev->id.revision == 16)
  759. b43_mac_enable(dev);
  760. return tmp;
  761. }
  762. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
  763. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
  764. {
  765. struct b43_phy *phy = &dev->phy;
  766. struct b43_phy_n *nphy = phy->n;
  767. if (enable) {
  768. static const u16 clip[] = { 0xFFFF, 0xFFFF };
  769. if (nphy->deaf_count++ == 0) {
  770. nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
  771. b43_nphy_classifier(dev, 0x7, 0);
  772. b43_nphy_read_clip_detection(dev, nphy->clip_state);
  773. b43_nphy_write_clip_detection(dev, clip);
  774. }
  775. b43_nphy_reset_cca(dev);
  776. } else {
  777. if (--nphy->deaf_count == 0) {
  778. b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
  779. b43_nphy_write_clip_detection(dev, nphy->clip_state);
  780. }
  781. }
  782. }
  783. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
  784. static void b43_nphy_stop_playback(struct b43_wldev *dev)
  785. {
  786. struct b43_phy_n *nphy = dev->phy.n;
  787. u16 tmp;
  788. if (nphy->hang_avoid)
  789. b43_nphy_stay_in_carrier_search(dev, 1);
  790. tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
  791. if (tmp & 0x1)
  792. b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
  793. else if (tmp & 0x2)
  794. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  795. b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
  796. if (nphy->bb_mult_save & 0x80000000) {
  797. tmp = nphy->bb_mult_save & 0xFFFF;
  798. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  799. nphy->bb_mult_save = 0;
  800. }
  801. if (nphy->hang_avoid)
  802. b43_nphy_stay_in_carrier_search(dev, 0);
  803. }
  804. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SpurWar */
  805. static void b43_nphy_spur_workaround(struct b43_wldev *dev)
  806. {
  807. struct b43_phy_n *nphy = dev->phy.n;
  808. u8 channel = dev->phy.channel;
  809. int tone[2] = { 57, 58 };
  810. u32 noise[2] = { 0x3FF, 0x3FF };
  811. B43_WARN_ON(dev->phy.rev < 3);
  812. if (nphy->hang_avoid)
  813. b43_nphy_stay_in_carrier_search(dev, 1);
  814. if (nphy->gband_spurwar_en) {
  815. /* TODO: N PHY Adjust Analog Pfbw (7) */
  816. if (channel == 11 && dev->phy.is_40mhz)
  817. ; /* TODO: N PHY Adjust Min Noise Var(2, tone, noise)*/
  818. else
  819. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  820. /* TODO: N PHY Adjust CRS Min Power (0x1E) */
  821. }
  822. if (nphy->aband_spurwar_en) {
  823. if (channel == 54) {
  824. tone[0] = 0x20;
  825. noise[0] = 0x25F;
  826. } else if (channel == 38 || channel == 102 || channel == 118) {
  827. if (0 /* FIXME */) {
  828. tone[0] = 0x20;
  829. noise[0] = 0x21F;
  830. } else {
  831. tone[0] = 0;
  832. noise[0] = 0;
  833. }
  834. } else if (channel == 134) {
  835. tone[0] = 0x20;
  836. noise[0] = 0x21F;
  837. } else if (channel == 151) {
  838. tone[0] = 0x10;
  839. noise[0] = 0x23F;
  840. } else if (channel == 153 || channel == 161) {
  841. tone[0] = 0x30;
  842. noise[0] = 0x23F;
  843. } else {
  844. tone[0] = 0;
  845. noise[0] = 0;
  846. }
  847. if (!tone[0] && !noise[0])
  848. ; /* TODO: N PHY Adjust Min Noise Var(1, tone, noise)*/
  849. else
  850. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  851. }
  852. if (nphy->hang_avoid)
  853. b43_nphy_stay_in_carrier_search(dev, 0);
  854. }
  855. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/AdjustLnaGainTbl */
  856. static void b43_nphy_adjust_lna_gain_table(struct b43_wldev *dev)
  857. {
  858. struct b43_phy_n *nphy = dev->phy.n;
  859. u8 i;
  860. s16 tmp;
  861. u16 data[4];
  862. s16 gain[2];
  863. u16 minmax[2];
  864. static const u16 lna_gain[4] = { -2, 10, 19, 25 };
  865. if (nphy->hang_avoid)
  866. b43_nphy_stay_in_carrier_search(dev, 1);
  867. if (nphy->gain_boost) {
  868. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  869. gain[0] = 6;
  870. gain[1] = 6;
  871. } else {
  872. tmp = 40370 - 315 * dev->phy.channel;
  873. gain[0] = ((tmp >> 13) + ((tmp >> 12) & 1));
  874. tmp = 23242 - 224 * dev->phy.channel;
  875. gain[1] = ((tmp >> 13) + ((tmp >> 12) & 1));
  876. }
  877. } else {
  878. gain[0] = 0;
  879. gain[1] = 0;
  880. }
  881. for (i = 0; i < 2; i++) {
  882. if (nphy->elna_gain_config) {
  883. data[0] = 19 + gain[i];
  884. data[1] = 25 + gain[i];
  885. data[2] = 25 + gain[i];
  886. data[3] = 25 + gain[i];
  887. } else {
  888. data[0] = lna_gain[0] + gain[i];
  889. data[1] = lna_gain[1] + gain[i];
  890. data[2] = lna_gain[2] + gain[i];
  891. data[3] = lna_gain[3] + gain[i];
  892. }
  893. b43_ntab_write_bulk(dev, B43_NTAB16(i, 8), 4, data);
  894. minmax[i] = 23 + gain[i];
  895. }
  896. b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN, ~B43_NPHY_C1_MINGAIN,
  897. minmax[0] << B43_NPHY_C1_MINGAIN_SHIFT);
  898. b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN, ~B43_NPHY_C2_MINGAIN,
  899. minmax[1] << B43_NPHY_C2_MINGAIN_SHIFT);
  900. if (nphy->hang_avoid)
  901. b43_nphy_stay_in_carrier_search(dev, 0);
  902. }
  903. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/WorkaroundsGainCtrl */
  904. static void b43_nphy_gain_ctrl_workarounds(struct b43_wldev *dev)
  905. {
  906. struct b43_phy_n *nphy = dev->phy.n;
  907. u8 i, j;
  908. u8 code;
  909. u16 tmp;
  910. /* TODO: for PHY >= 3
  911. s8 *lna1_gain, *lna2_gain;
  912. u8 *gain_db, *gain_bits;
  913. u16 *rfseq_init;
  914. u8 lpf_gain[6] = { 0x00, 0x06, 0x0C, 0x12, 0x12, 0x12 };
  915. u8 lpf_bits[6] = { 0, 1, 2, 3, 3, 3 };
  916. */
  917. u8 rfseq_events[3] = { 6, 8, 7 };
  918. u8 rfseq_delays[3] = { 10, 30, 1 };
  919. if (dev->phy.rev >= 3) {
  920. /* TODO */
  921. } else {
  922. /* Set Clip 2 detect */
  923. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  924. B43_NPHY_C1_CGAINI_CL2DETECT);
  925. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  926. B43_NPHY_C2_CGAINI_CL2DETECT);
  927. /* Set narrowband clip threshold */
  928. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, 0x84);
  929. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, 0x84);
  930. if (!dev->phy.is_40mhz) {
  931. /* Set dwell lengths */
  932. b43_phy_write(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 0x002B);
  933. b43_phy_write(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 0x002B);
  934. b43_phy_write(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 0x0009);
  935. b43_phy_write(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 0x0009);
  936. }
  937. /* Set wideband clip 2 threshold */
  938. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  939. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
  940. 21);
  941. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  942. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
  943. 21);
  944. if (!dev->phy.is_40mhz) {
  945. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  946. ~B43_NPHY_C1_CGAINI_GAINBKOFF, 0x1);
  947. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  948. ~B43_NPHY_C2_CGAINI_GAINBKOFF, 0x1);
  949. b43_phy_maskset(dev, B43_NPHY_C1_CCK_CGAINI,
  950. ~B43_NPHY_C1_CCK_CGAINI_GAINBKOFF, 0x1);
  951. b43_phy_maskset(dev, B43_NPHY_C2_CCK_CGAINI,
  952. ~B43_NPHY_C2_CCK_CGAINI_GAINBKOFF, 0x1);
  953. }
  954. b43_phy_write(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  955. if (nphy->gain_boost) {
  956. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ &&
  957. dev->phy.is_40mhz)
  958. code = 4;
  959. else
  960. code = 5;
  961. } else {
  962. code = dev->phy.is_40mhz ? 6 : 7;
  963. }
  964. /* Set HPVGA2 index */
  965. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
  966. ~B43_NPHY_C1_INITGAIN_HPVGA2,
  967. code << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  968. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
  969. ~B43_NPHY_C2_INITGAIN_HPVGA2,
  970. code << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  971. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  972. /* specs say about 2 loops, but wl does 4 */
  973. for (i = 0; i < 4; i++)
  974. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  975. (code << 8 | 0x7C));
  976. b43_nphy_adjust_lna_gain_table(dev);
  977. if (nphy->elna_gain_config) {
  978. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0808);
  979. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  980. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  981. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  982. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  983. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0C08);
  984. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  985. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  986. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  987. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  988. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  989. /* specs say about 2 loops, but wl does 4 */
  990. for (i = 0; i < 4; i++)
  991. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  992. (code << 8 | 0x74));
  993. }
  994. if (dev->phy.rev == 2) {
  995. for (i = 0; i < 4; i++) {
  996. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  997. (0x0400 * i) + 0x0020);
  998. for (j = 0; j < 21; j++) {
  999. tmp = j * (i < 2 ? 3 : 1);
  1000. b43_phy_write(dev,
  1001. B43_NPHY_TABLE_DATALO, tmp);
  1002. }
  1003. }
  1004. b43_nphy_set_rf_sequence(dev, 5,
  1005. rfseq_events, rfseq_delays, 3);
  1006. b43_phy_maskset(dev, B43_NPHY_OVER_DGAIN1,
  1007. ~B43_NPHY_OVER_DGAIN_CCKDGECV & 0xFFFF,
  1008. 0x5A << B43_NPHY_OVER_DGAIN_CCKDGECV_SHIFT);
  1009. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  1010. b43_phy_maskset(dev, B43_PHY_N(0xC5D),
  1011. 0xFF80, 4);
  1012. }
  1013. }
  1014. }
  1015. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Workarounds */
  1016. static void b43_nphy_workarounds(struct b43_wldev *dev)
  1017. {
  1018. struct ssb_bus *bus = dev->dev->bus;
  1019. struct b43_phy *phy = &dev->phy;
  1020. struct b43_phy_n *nphy = phy->n;
  1021. u8 events1[7] = { 0x0, 0x1, 0x2, 0x8, 0x4, 0x5, 0x3 };
  1022. u8 delays1[7] = { 0x8, 0x6, 0x6, 0x2, 0x4, 0x3C, 0x1 };
  1023. u8 events2[7] = { 0x0, 0x3, 0x5, 0x4, 0x2, 0x1, 0x8 };
  1024. u8 delays2[7] = { 0x8, 0x6, 0x2, 0x4, 0x4, 0x6, 0x1 };
  1025. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1026. b43_nphy_classifier(dev, 1, 0);
  1027. else
  1028. b43_nphy_classifier(dev, 1, 1);
  1029. if (nphy->hang_avoid)
  1030. b43_nphy_stay_in_carrier_search(dev, 1);
  1031. b43_phy_set(dev, B43_NPHY_IQFLIP,
  1032. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  1033. if (dev->phy.rev >= 3) {
  1034. /* TODO */
  1035. } else {
  1036. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ &&
  1037. nphy->band5g_pwrgain) {
  1038. b43_radio_mask(dev, B2055_C1_TX_RF_SPARE, ~0x8);
  1039. b43_radio_mask(dev, B2055_C2_TX_RF_SPARE, ~0x8);
  1040. } else {
  1041. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  1042. b43_radio_set(dev, B2055_C2_TX_RF_SPARE, 0x8);
  1043. }
  1044. /* TODO: convert to b43_ntab_write? */
  1045. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2000);
  1046. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x000A);
  1047. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2010);
  1048. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x000A);
  1049. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2002);
  1050. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0xCDAA);
  1051. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2012);
  1052. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0xCDAA);
  1053. if (dev->phy.rev < 2) {
  1054. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2008);
  1055. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0000);
  1056. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2018);
  1057. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0000);
  1058. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2007);
  1059. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x7AAB);
  1060. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2017);
  1061. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x7AAB);
  1062. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2006);
  1063. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0800);
  1064. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2016);
  1065. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0800);
  1066. }
  1067. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  1068. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  1069. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  1070. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  1071. if (bus->sprom.boardflags2_lo & 0x100 &&
  1072. bus->boardinfo.type == 0x8B) {
  1073. delays1[0] = 0x1;
  1074. delays1[5] = 0x14;
  1075. }
  1076. b43_nphy_set_rf_sequence(dev, 0, events1, delays1, 7);
  1077. b43_nphy_set_rf_sequence(dev, 1, events2, delays2, 7);
  1078. b43_nphy_gain_ctrl_workarounds(dev);
  1079. if (dev->phy.rev < 2) {
  1080. if (b43_phy_read(dev, B43_NPHY_RXCTL) & 0x2)
  1081. b43_hf_write(dev, b43_hf_read(dev) |
  1082. B43_HF_MLADVW);
  1083. } else if (dev->phy.rev == 2) {
  1084. b43_phy_write(dev, B43_NPHY_CRSCHECK2, 0);
  1085. b43_phy_write(dev, B43_NPHY_CRSCHECK3, 0);
  1086. }
  1087. if (dev->phy.rev < 2)
  1088. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  1089. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  1090. /* Set phase track alpha and beta */
  1091. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  1092. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  1093. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  1094. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  1095. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  1096. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  1097. b43_phy_mask(dev, B43_NPHY_PIL_DW1,
  1098. ~B43_NPHY_PIL_DW_64QAM & 0xFFFF);
  1099. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B1, 0xB5);
  1100. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B2, 0xA4);
  1101. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B3, 0x00);
  1102. if (dev->phy.rev == 2)
  1103. b43_phy_set(dev, B43_NPHY_FINERX2_CGC,
  1104. B43_NPHY_FINERX2_CGC_DECGC);
  1105. }
  1106. if (nphy->hang_avoid)
  1107. b43_nphy_stay_in_carrier_search(dev, 0);
  1108. }
  1109. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/LoadSampleTable */
  1110. static int b43_nphy_load_samples(struct b43_wldev *dev,
  1111. struct b43_c32 *samples, u16 len) {
  1112. struct b43_phy_n *nphy = dev->phy.n;
  1113. u16 i;
  1114. u32 *data;
  1115. data = kzalloc(len * sizeof(u32), GFP_KERNEL);
  1116. if (!data) {
  1117. b43err(dev->wl, "allocation for samples loading failed\n");
  1118. return -ENOMEM;
  1119. }
  1120. if (nphy->hang_avoid)
  1121. b43_nphy_stay_in_carrier_search(dev, 1);
  1122. for (i = 0; i < len; i++) {
  1123. data[i] = (samples[i].i & 0x3FF << 10);
  1124. data[i] |= samples[i].q & 0x3FF;
  1125. }
  1126. b43_ntab_write_bulk(dev, B43_NTAB32(17, 0), len, data);
  1127. kfree(data);
  1128. if (nphy->hang_avoid)
  1129. b43_nphy_stay_in_carrier_search(dev, 0);
  1130. return 0;
  1131. }
  1132. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
  1133. static u16 b43_nphy_gen_load_samples(struct b43_wldev *dev, u32 freq, u16 max,
  1134. bool test)
  1135. {
  1136. int i;
  1137. u16 bw, len, rot, angle;
  1138. struct b43_c32 *samples;
  1139. bw = (dev->phy.is_40mhz) ? 40 : 20;
  1140. len = bw << 3;
  1141. if (test) {
  1142. if (b43_phy_read(dev, B43_NPHY_BBCFG) & B43_NPHY_BBCFG_RSTRX)
  1143. bw = 82;
  1144. else
  1145. bw = 80;
  1146. if (dev->phy.is_40mhz)
  1147. bw <<= 1;
  1148. len = bw << 1;
  1149. }
  1150. samples = kcalloc(len, sizeof(struct b43_c32), GFP_KERNEL);
  1151. if (!samples) {
  1152. b43err(dev->wl, "allocation for samples generation failed\n");
  1153. return 0;
  1154. }
  1155. rot = (((freq * 36) / bw) << 16) / 100;
  1156. angle = 0;
  1157. for (i = 0; i < len; i++) {
  1158. samples[i] = b43_cordic(angle);
  1159. angle += rot;
  1160. samples[i].q = CORDIC_CONVERT(samples[i].q * max);
  1161. samples[i].i = CORDIC_CONVERT(samples[i].i * max);
  1162. }
  1163. i = b43_nphy_load_samples(dev, samples, len);
  1164. kfree(samples);
  1165. return (i < 0) ? 0 : len;
  1166. }
  1167. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
  1168. static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
  1169. u16 wait, bool iqmode, bool dac_test)
  1170. {
  1171. struct b43_phy_n *nphy = dev->phy.n;
  1172. int i;
  1173. u16 seq_mode;
  1174. u32 tmp;
  1175. if (nphy->hang_avoid)
  1176. b43_nphy_stay_in_carrier_search(dev, true);
  1177. if ((nphy->bb_mult_save & 0x80000000) == 0) {
  1178. tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
  1179. nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
  1180. }
  1181. if (!dev->phy.is_40mhz)
  1182. tmp = 0x6464;
  1183. else
  1184. tmp = 0x4747;
  1185. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  1186. if (nphy->hang_avoid)
  1187. b43_nphy_stay_in_carrier_search(dev, false);
  1188. b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
  1189. if (loops != 0xFFFF)
  1190. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
  1191. else
  1192. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
  1193. b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
  1194. seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1195. b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
  1196. if (iqmode) {
  1197. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  1198. b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
  1199. } else {
  1200. if (dac_test)
  1201. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 5);
  1202. else
  1203. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 1);
  1204. }
  1205. for (i = 0; i < 100; i++) {
  1206. if (b43_phy_read(dev, B43_NPHY_RFSEQST) & 1) {
  1207. i = 0;
  1208. break;
  1209. }
  1210. udelay(10);
  1211. }
  1212. if (i)
  1213. b43err(dev->wl, "run samples timeout\n");
  1214. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1215. }
  1216. /*
  1217. * Transmits a known value for LO calibration
  1218. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
  1219. */
  1220. static int b43_nphy_tx_tone(struct b43_wldev *dev, u32 freq, u16 max_val,
  1221. bool iqmode, bool dac_test)
  1222. {
  1223. u16 samp = b43_nphy_gen_load_samples(dev, freq, max_val, dac_test);
  1224. if (samp == 0)
  1225. return -1;
  1226. b43_nphy_run_samples(dev, samp, 0xFFFF, 0, iqmode, dac_test);
  1227. return 0;
  1228. }
  1229. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
  1230. static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
  1231. {
  1232. struct b43_phy_n *nphy = dev->phy.n;
  1233. int i, j;
  1234. u32 tmp;
  1235. u32 cur_real, cur_imag, real_part, imag_part;
  1236. u16 buffer[7];
  1237. if (nphy->hang_avoid)
  1238. b43_nphy_stay_in_carrier_search(dev, true);
  1239. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  1240. for (i = 0; i < 2; i++) {
  1241. tmp = ((buffer[i * 2] & 0x3FF) << 10) |
  1242. (buffer[i * 2 + 1] & 0x3FF);
  1243. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1244. (((i + 26) << 10) | 320));
  1245. for (j = 0; j < 128; j++) {
  1246. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1247. ((tmp >> 16) & 0xFFFF));
  1248. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1249. (tmp & 0xFFFF));
  1250. }
  1251. }
  1252. for (i = 0; i < 2; i++) {
  1253. tmp = buffer[5 + i];
  1254. real_part = (tmp >> 8) & 0xFF;
  1255. imag_part = (tmp & 0xFF);
  1256. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1257. (((i + 26) << 10) | 448));
  1258. if (dev->phy.rev >= 3) {
  1259. cur_real = real_part;
  1260. cur_imag = imag_part;
  1261. tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
  1262. }
  1263. for (j = 0; j < 128; j++) {
  1264. if (dev->phy.rev < 3) {
  1265. cur_real = (real_part * loscale[j] + 128) >> 8;
  1266. cur_imag = (imag_part * loscale[j] + 128) >> 8;
  1267. tmp = ((cur_real & 0xFF) << 8) |
  1268. (cur_imag & 0xFF);
  1269. }
  1270. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1271. ((tmp >> 16) & 0xFFFF));
  1272. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1273. (tmp & 0xFFFF));
  1274. }
  1275. }
  1276. if (dev->phy.rev >= 3) {
  1277. b43_shm_write16(dev, B43_SHM_SHARED,
  1278. B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
  1279. b43_shm_write16(dev, B43_SHM_SHARED,
  1280. B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
  1281. }
  1282. if (nphy->hang_avoid)
  1283. b43_nphy_stay_in_carrier_search(dev, false);
  1284. }
  1285. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRfSeq */
  1286. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  1287. u8 *events, u8 *delays, u8 length)
  1288. {
  1289. struct b43_phy_n *nphy = dev->phy.n;
  1290. u8 i;
  1291. u8 end = (dev->phy.rev >= 3) ? 0x1F : 0x0F;
  1292. u16 offset1 = cmd << 4;
  1293. u16 offset2 = offset1 + 0x80;
  1294. if (nphy->hang_avoid)
  1295. b43_nphy_stay_in_carrier_search(dev, true);
  1296. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset1), length, events);
  1297. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset2), length, delays);
  1298. for (i = length; i < 16; i++) {
  1299. b43_ntab_write(dev, B43_NTAB8(7, offset1 + i), end);
  1300. b43_ntab_write(dev, B43_NTAB8(7, offset2 + i), 1);
  1301. }
  1302. if (nphy->hang_avoid)
  1303. b43_nphy_stay_in_carrier_search(dev, false);
  1304. }
  1305. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
  1306. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  1307. enum b43_nphy_rf_sequence seq)
  1308. {
  1309. static const u16 trigger[] = {
  1310. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  1311. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  1312. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  1313. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  1314. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  1315. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  1316. };
  1317. int i;
  1318. u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1319. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  1320. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  1321. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  1322. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  1323. for (i = 0; i < 200; i++) {
  1324. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  1325. goto ok;
  1326. msleep(1);
  1327. }
  1328. b43err(dev->wl, "RF sequence status timeout\n");
  1329. ok:
  1330. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1331. }
  1332. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
  1333. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  1334. u16 value, u8 core, bool off)
  1335. {
  1336. int i;
  1337. u8 index = fls(field);
  1338. u8 addr, en_addr, val_addr;
  1339. /* we expect only one bit set */
  1340. B43_WARN_ON(field & (~(1 << (index - 1))));
  1341. if (dev->phy.rev >= 3) {
  1342. const struct nphy_rf_control_override_rev3 *rf_ctrl;
  1343. for (i = 0; i < 2; i++) {
  1344. if (index == 0 || index == 16) {
  1345. b43err(dev->wl,
  1346. "Unsupported RF Ctrl Override call\n");
  1347. return;
  1348. }
  1349. rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
  1350. en_addr = B43_PHY_N((i == 0) ?
  1351. rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
  1352. val_addr = B43_PHY_N((i == 0) ?
  1353. rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
  1354. if (off) {
  1355. b43_phy_mask(dev, en_addr, ~(field));
  1356. b43_phy_mask(dev, val_addr,
  1357. ~(rf_ctrl->val_mask));
  1358. } else {
  1359. if (core == 0 || ((1 << core) & i) != 0) {
  1360. b43_phy_set(dev, en_addr, field);
  1361. b43_phy_maskset(dev, val_addr,
  1362. ~(rf_ctrl->val_mask),
  1363. (value << rf_ctrl->val_shift));
  1364. }
  1365. }
  1366. }
  1367. } else {
  1368. const struct nphy_rf_control_override_rev2 *rf_ctrl;
  1369. if (off) {
  1370. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
  1371. value = 0;
  1372. } else {
  1373. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
  1374. }
  1375. for (i = 0; i < 2; i++) {
  1376. if (index <= 1 || index == 16) {
  1377. b43err(dev->wl,
  1378. "Unsupported RF Ctrl Override call\n");
  1379. return;
  1380. }
  1381. if (index == 2 || index == 10 ||
  1382. (index >= 13 && index <= 15)) {
  1383. core = 1;
  1384. }
  1385. rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
  1386. addr = B43_PHY_N((i == 0) ?
  1387. rf_ctrl->addr0 : rf_ctrl->addr1);
  1388. if ((core & (1 << i)) != 0)
  1389. b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
  1390. (value << rf_ctrl->shift));
  1391. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
  1392. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1393. B43_NPHY_RFCTL_CMD_START);
  1394. udelay(1);
  1395. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
  1396. }
  1397. }
  1398. }
  1399. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlIntcOverride */
  1400. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  1401. u16 value, u8 core)
  1402. {
  1403. u8 i, j;
  1404. u16 reg, tmp, val;
  1405. B43_WARN_ON(dev->phy.rev < 3);
  1406. B43_WARN_ON(field > 4);
  1407. for (i = 0; i < 2; i++) {
  1408. if ((core == 1 && i == 1) || (core == 2 && !i))
  1409. continue;
  1410. reg = (i == 0) ?
  1411. B43_NPHY_RFCTL_INTC1 : B43_NPHY_RFCTL_INTC2;
  1412. b43_phy_mask(dev, reg, 0xFBFF);
  1413. switch (field) {
  1414. case 0:
  1415. b43_phy_write(dev, reg, 0);
  1416. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  1417. break;
  1418. case 1:
  1419. if (!i) {
  1420. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC1,
  1421. 0xFC3F, (value << 6));
  1422. b43_phy_maskset(dev, B43_NPHY_TXF_40CO_B1S1,
  1423. 0xFFFE, 1);
  1424. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1425. B43_NPHY_RFCTL_CMD_START);
  1426. for (j = 0; j < 100; j++) {
  1427. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_START) {
  1428. j = 0;
  1429. break;
  1430. }
  1431. udelay(10);
  1432. }
  1433. if (j)
  1434. b43err(dev->wl,
  1435. "intc override timeout\n");
  1436. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1,
  1437. 0xFFFE);
  1438. } else {
  1439. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC2,
  1440. 0xFC3F, (value << 6));
  1441. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1442. 0xFFFE, 1);
  1443. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1444. B43_NPHY_RFCTL_CMD_RXTX);
  1445. for (j = 0; j < 100; j++) {
  1446. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_RXTX) {
  1447. j = 0;
  1448. break;
  1449. }
  1450. udelay(10);
  1451. }
  1452. if (j)
  1453. b43err(dev->wl,
  1454. "intc override timeout\n");
  1455. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  1456. 0xFFFE);
  1457. }
  1458. break;
  1459. case 2:
  1460. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1461. tmp = 0x0020;
  1462. val = value << 5;
  1463. } else {
  1464. tmp = 0x0010;
  1465. val = value << 4;
  1466. }
  1467. b43_phy_maskset(dev, reg, ~tmp, val);
  1468. break;
  1469. case 3:
  1470. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1471. tmp = 0x0001;
  1472. val = value;
  1473. } else {
  1474. tmp = 0x0004;
  1475. val = value << 2;
  1476. }
  1477. b43_phy_maskset(dev, reg, ~tmp, val);
  1478. break;
  1479. case 4:
  1480. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1481. tmp = 0x0002;
  1482. val = value << 1;
  1483. } else {
  1484. tmp = 0x0008;
  1485. val = value << 3;
  1486. }
  1487. b43_phy_maskset(dev, reg, ~tmp, val);
  1488. break;
  1489. }
  1490. }
  1491. }
  1492. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BPHYInit */
  1493. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  1494. {
  1495. unsigned int i;
  1496. u16 val;
  1497. val = 0x1E1F;
  1498. for (i = 0; i < 16; i++) {
  1499. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  1500. val -= 0x202;
  1501. }
  1502. val = 0x3E3F;
  1503. for (i = 0; i < 16; i++) {
  1504. b43_phy_write(dev, B43_PHY_N_BMODE(0x98 + i), val);
  1505. val -= 0x202;
  1506. }
  1507. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  1508. }
  1509. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
  1510. static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
  1511. s8 offset, u8 core, u8 rail,
  1512. enum b43_nphy_rssi_type type)
  1513. {
  1514. u16 tmp;
  1515. bool core1or5 = (core == 1) || (core == 5);
  1516. bool core2or5 = (core == 2) || (core == 5);
  1517. offset = clamp_val(offset, -32, 31);
  1518. tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
  1519. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_Z))
  1520. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
  1521. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_Z))
  1522. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
  1523. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_Z))
  1524. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
  1525. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_Z))
  1526. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
  1527. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_X))
  1528. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
  1529. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_X))
  1530. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
  1531. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_X))
  1532. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
  1533. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_X))
  1534. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
  1535. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_Y))
  1536. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
  1537. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_Y))
  1538. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
  1539. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_Y))
  1540. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
  1541. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_Y))
  1542. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
  1543. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_TBD))
  1544. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
  1545. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_TBD))
  1546. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
  1547. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_TBD))
  1548. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
  1549. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_TBD))
  1550. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
  1551. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_PWRDET))
  1552. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
  1553. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_PWRDET))
  1554. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
  1555. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_PWRDET))
  1556. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
  1557. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_PWRDET))
  1558. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
  1559. if (core1or5 && (type == B43_NPHY_RSSI_TSSI_I))
  1560. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
  1561. if (core2or5 && (type == B43_NPHY_RSSI_TSSI_I))
  1562. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
  1563. if (core1or5 && (type == B43_NPHY_RSSI_TSSI_Q))
  1564. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
  1565. if (core2or5 && (type == B43_NPHY_RSSI_TSSI_Q))
  1566. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
  1567. }
  1568. static void b43_nphy_rev2_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1569. {
  1570. u16 val;
  1571. if (type < 3)
  1572. val = 0;
  1573. else if (type == 6)
  1574. val = 1;
  1575. else if (type == 3)
  1576. val = 2;
  1577. else
  1578. val = 3;
  1579. val = (val << 12) | (val << 14);
  1580. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
  1581. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
  1582. if (type < 3) {
  1583. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
  1584. (type + 1) << 4);
  1585. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
  1586. (type + 1) << 4);
  1587. }
  1588. if (code == 0) {
  1589. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x3000);
  1590. if (type < 3) {
  1591. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  1592. ~(B43_NPHY_RFCTL_CMD_RXEN |
  1593. B43_NPHY_RFCTL_CMD_CORESEL));
  1594. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  1595. ~(0x1 << 12 |
  1596. 0x1 << 5 |
  1597. 0x1 << 1 |
  1598. 0x1));
  1599. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  1600. ~B43_NPHY_RFCTL_CMD_START);
  1601. udelay(20);
  1602. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  1603. }
  1604. } else {
  1605. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x3000);
  1606. if (type < 3) {
  1607. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  1608. ~(B43_NPHY_RFCTL_CMD_RXEN |
  1609. B43_NPHY_RFCTL_CMD_CORESEL),
  1610. (B43_NPHY_RFCTL_CMD_RXEN |
  1611. code << B43_NPHY_RFCTL_CMD_CORESEL_SHIFT));
  1612. b43_phy_set(dev, B43_NPHY_RFCTL_OVER,
  1613. (0x1 << 12 |
  1614. 0x1 << 5 |
  1615. 0x1 << 1 |
  1616. 0x1));
  1617. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1618. B43_NPHY_RFCTL_CMD_START);
  1619. udelay(20);
  1620. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  1621. }
  1622. }
  1623. }
  1624. static void b43_nphy_rev3_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1625. {
  1626. struct b43_phy_n *nphy = dev->phy.n;
  1627. u8 i;
  1628. u16 reg, val;
  1629. if (code == 0) {
  1630. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, 0xFDFF);
  1631. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, 0xFDFF);
  1632. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, 0xFCFF);
  1633. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, 0xFCFF);
  1634. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S0, 0xFFDF);
  1635. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B32S1, 0xFFDF);
  1636. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0xFFC3);
  1637. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0xFFC3);
  1638. } else {
  1639. for (i = 0; i < 2; i++) {
  1640. if ((code == 1 && i == 1) || (code == 2 && !i))
  1641. continue;
  1642. reg = (i == 0) ?
  1643. B43_NPHY_AFECTL_OVER1 : B43_NPHY_AFECTL_OVER;
  1644. b43_phy_maskset(dev, reg, 0xFDFF, 0x0200);
  1645. if (type < 3) {
  1646. reg = (i == 0) ?
  1647. B43_NPHY_AFECTL_C1 :
  1648. B43_NPHY_AFECTL_C2;
  1649. b43_phy_maskset(dev, reg, 0xFCFF, 0);
  1650. reg = (i == 0) ?
  1651. B43_NPHY_RFCTL_LUT_TRSW_UP1 :
  1652. B43_NPHY_RFCTL_LUT_TRSW_UP2;
  1653. b43_phy_maskset(dev, reg, 0xFFC3, 0);
  1654. if (type == 0)
  1655. val = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 4 : 8;
  1656. else if (type == 1)
  1657. val = 16;
  1658. else
  1659. val = 32;
  1660. b43_phy_set(dev, reg, val);
  1661. reg = (i == 0) ?
  1662. B43_NPHY_TXF_40CO_B1S0 :
  1663. B43_NPHY_TXF_40CO_B32S1;
  1664. b43_phy_set(dev, reg, 0x0020);
  1665. } else {
  1666. if (type == 6)
  1667. val = 0x0100;
  1668. else if (type == 3)
  1669. val = 0x0200;
  1670. else
  1671. val = 0x0300;
  1672. reg = (i == 0) ?
  1673. B43_NPHY_AFECTL_C1 :
  1674. B43_NPHY_AFECTL_C2;
  1675. b43_phy_maskset(dev, reg, 0xFCFF, val);
  1676. b43_phy_maskset(dev, reg, 0xF3FF, val << 2);
  1677. if (type != 3 && type != 6) {
  1678. enum ieee80211_band band =
  1679. b43_current_band(dev->wl);
  1680. if ((nphy->ipa2g_on &&
  1681. band == IEEE80211_BAND_2GHZ) ||
  1682. (nphy->ipa5g_on &&
  1683. band == IEEE80211_BAND_5GHZ))
  1684. val = (band == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
  1685. else
  1686. val = 0x11;
  1687. reg = (i == 0) ? 0x2000 : 0x3000;
  1688. reg |= B2055_PADDRV;
  1689. b43_radio_write16(dev, reg, val);
  1690. reg = (i == 0) ?
  1691. B43_NPHY_AFECTL_OVER1 :
  1692. B43_NPHY_AFECTL_OVER;
  1693. b43_phy_set(dev, reg, 0x0200);
  1694. }
  1695. }
  1696. }
  1697. }
  1698. }
  1699. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
  1700. static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1701. {
  1702. if (dev->phy.rev >= 3)
  1703. b43_nphy_rev3_rssi_select(dev, code, type);
  1704. else
  1705. b43_nphy_rev2_rssi_select(dev, code, type);
  1706. }
  1707. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
  1708. static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
  1709. {
  1710. int i;
  1711. for (i = 0; i < 2; i++) {
  1712. if (type == 2) {
  1713. if (i == 0) {
  1714. b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
  1715. 0xFC, buf[0]);
  1716. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1717. 0xFC, buf[1]);
  1718. } else {
  1719. b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
  1720. 0xFC, buf[2 * i]);
  1721. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1722. 0xFC, buf[2 * i + 1]);
  1723. }
  1724. } else {
  1725. if (i == 0)
  1726. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1727. 0xF3, buf[0] << 2);
  1728. else
  1729. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1730. 0xF3, buf[2 * i + 1] << 2);
  1731. }
  1732. }
  1733. }
  1734. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
  1735. static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
  1736. u8 nsamp)
  1737. {
  1738. int i;
  1739. int out;
  1740. u16 save_regs_phy[9];
  1741. u16 s[2];
  1742. if (dev->phy.rev >= 3) {
  1743. save_regs_phy[0] = b43_phy_read(dev,
  1744. B43_NPHY_RFCTL_LUT_TRSW_UP1);
  1745. save_regs_phy[1] = b43_phy_read(dev,
  1746. B43_NPHY_RFCTL_LUT_TRSW_UP2);
  1747. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1748. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1749. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  1750. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1751. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
  1752. save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
  1753. } else if (dev->phy.rev == 2) {
  1754. save_regs_phy[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1755. save_regs_phy[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1756. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1757. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_RFCTL_CMD);
  1758. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  1759. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  1760. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  1761. }
  1762. b43_nphy_rssi_select(dev, 5, type);
  1763. if (dev->phy.rev < 2) {
  1764. save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
  1765. b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
  1766. }
  1767. for (i = 0; i < 4; i++)
  1768. buf[i] = 0;
  1769. for (i = 0; i < nsamp; i++) {
  1770. if (dev->phy.rev < 2) {
  1771. s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
  1772. s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
  1773. } else {
  1774. s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
  1775. s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
  1776. }
  1777. buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
  1778. buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
  1779. buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
  1780. buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
  1781. }
  1782. out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
  1783. (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
  1784. if (dev->phy.rev < 2)
  1785. b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
  1786. if (dev->phy.rev >= 3) {
  1787. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
  1788. save_regs_phy[0]);
  1789. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  1790. save_regs_phy[1]);
  1791. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
  1792. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
  1793. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
  1794. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
  1795. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
  1796. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
  1797. } else if (dev->phy.rev == 2) {
  1798. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[0]);
  1799. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[1]);
  1800. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[2]);
  1801. b43_phy_write(dev, B43_NPHY_RFCTL_CMD, save_regs_phy[3]);
  1802. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, save_regs_phy[4]);
  1803. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, save_regs_phy[5]);
  1804. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, save_regs_phy[6]);
  1805. }
  1806. return out;
  1807. }
  1808. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
  1809. static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
  1810. {
  1811. int i, j;
  1812. u8 state[4];
  1813. u8 code, val;
  1814. u16 class, override;
  1815. u8 regs_save_radio[2];
  1816. u16 regs_save_phy[2];
  1817. s8 offset[4];
  1818. u8 core;
  1819. u8 rail;
  1820. u16 clip_state[2];
  1821. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  1822. s32 results_min[4] = { };
  1823. u8 vcm_final[4] = { };
  1824. s32 results[4][4] = { };
  1825. s32 miniq[4][2] = { };
  1826. if (type == 2) {
  1827. code = 0;
  1828. val = 6;
  1829. } else if (type < 2) {
  1830. code = 25;
  1831. val = 4;
  1832. } else {
  1833. B43_WARN_ON(1);
  1834. return;
  1835. }
  1836. class = b43_nphy_classifier(dev, 0, 0);
  1837. b43_nphy_classifier(dev, 7, 4);
  1838. b43_nphy_read_clip_detection(dev, clip_state);
  1839. b43_nphy_write_clip_detection(dev, clip_off);
  1840. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1841. override = 0x140;
  1842. else
  1843. override = 0x110;
  1844. regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1845. regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
  1846. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
  1847. b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
  1848. regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1849. regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
  1850. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
  1851. b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
  1852. state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
  1853. state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
  1854. b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
  1855. b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
  1856. state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
  1857. state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
  1858. b43_nphy_rssi_select(dev, 5, type);
  1859. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
  1860. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
  1861. for (i = 0; i < 4; i++) {
  1862. u8 tmp[4];
  1863. for (j = 0; j < 4; j++)
  1864. tmp[j] = i;
  1865. if (type != 1)
  1866. b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
  1867. b43_nphy_poll_rssi(dev, type, results[i], 8);
  1868. if (type < 2)
  1869. for (j = 0; j < 2; j++)
  1870. miniq[i][j] = min(results[i][2 * j],
  1871. results[i][2 * j + 1]);
  1872. }
  1873. for (i = 0; i < 4; i++) {
  1874. s32 mind = 40;
  1875. u8 minvcm = 0;
  1876. s32 minpoll = 249;
  1877. s32 curr;
  1878. for (j = 0; j < 4; j++) {
  1879. if (type == 2)
  1880. curr = abs(results[j][i]);
  1881. else
  1882. curr = abs(miniq[j][i / 2] - code * 8);
  1883. if (curr < mind) {
  1884. mind = curr;
  1885. minvcm = j;
  1886. }
  1887. if (results[j][i] < minpoll)
  1888. minpoll = results[j][i];
  1889. }
  1890. results_min[i] = minpoll;
  1891. vcm_final[i] = minvcm;
  1892. }
  1893. if (type != 1)
  1894. b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
  1895. for (i = 0; i < 4; i++) {
  1896. offset[i] = (code * 8) - results[vcm_final[i]][i];
  1897. if (offset[i] < 0)
  1898. offset[i] = -((abs(offset[i]) + 4) / 8);
  1899. else
  1900. offset[i] = (offset[i] + 4) / 8;
  1901. if (results_min[i] == 248)
  1902. offset[i] = code - 32;
  1903. core = (i / 2) ? 2 : 1;
  1904. rail = (i % 2) ? 1 : 0;
  1905. b43_nphy_scale_offset_rssi(dev, 0, offset[i], core, rail,
  1906. type);
  1907. }
  1908. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
  1909. b43_radio_maskset(dev, B2055_C2_PD_RSSIMISC, 0xF8, state[1]);
  1910. switch (state[2]) {
  1911. case 1:
  1912. b43_nphy_rssi_select(dev, 1, 2);
  1913. break;
  1914. case 4:
  1915. b43_nphy_rssi_select(dev, 1, 0);
  1916. break;
  1917. case 2:
  1918. b43_nphy_rssi_select(dev, 1, 1);
  1919. break;
  1920. default:
  1921. b43_nphy_rssi_select(dev, 1, 1);
  1922. break;
  1923. }
  1924. switch (state[3]) {
  1925. case 1:
  1926. b43_nphy_rssi_select(dev, 2, 2);
  1927. break;
  1928. case 4:
  1929. b43_nphy_rssi_select(dev, 2, 0);
  1930. break;
  1931. default:
  1932. b43_nphy_rssi_select(dev, 2, 1);
  1933. break;
  1934. }
  1935. b43_nphy_rssi_select(dev, 0, type);
  1936. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
  1937. b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
  1938. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
  1939. b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
  1940. b43_nphy_classifier(dev, 7, class);
  1941. b43_nphy_write_clip_detection(dev, clip_state);
  1942. /* Specs don't say about reset here, but it makes wl and b43 dumps
  1943. identical, it really seems wl performs this */
  1944. b43_nphy_reset_cca(dev);
  1945. }
  1946. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
  1947. static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
  1948. {
  1949. /* TODO */
  1950. }
  1951. /*
  1952. * RSSI Calibration
  1953. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
  1954. */
  1955. static void b43_nphy_rssi_cal(struct b43_wldev *dev)
  1956. {
  1957. if (dev->phy.rev >= 3) {
  1958. b43_nphy_rev3_rssi_cal(dev);
  1959. } else {
  1960. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_Z);
  1961. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_X);
  1962. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_Y);
  1963. }
  1964. }
  1965. /*
  1966. * Restore RSSI Calibration
  1967. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
  1968. */
  1969. static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
  1970. {
  1971. struct b43_phy_n *nphy = dev->phy.n;
  1972. u16 *rssical_radio_regs = NULL;
  1973. u16 *rssical_phy_regs = NULL;
  1974. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1975. if (!nphy->rssical_chanspec_2G.center_freq)
  1976. return;
  1977. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  1978. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  1979. } else {
  1980. if (!nphy->rssical_chanspec_5G.center_freq)
  1981. return;
  1982. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  1983. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  1984. }
  1985. /* TODO use some definitions */
  1986. b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
  1987. b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
  1988. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
  1989. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
  1990. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
  1991. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
  1992. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
  1993. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
  1994. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
  1995. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
  1996. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
  1997. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
  1998. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
  1999. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
  2000. }
  2001. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
  2002. static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
  2003. {
  2004. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2005. if (dev->phy.rev >= 6) {
  2006. /* TODO If the chip is 47162
  2007. return txpwrctrl_tx_gain_ipa_rev5 */
  2008. return txpwrctrl_tx_gain_ipa_rev6;
  2009. } else if (dev->phy.rev >= 5) {
  2010. return txpwrctrl_tx_gain_ipa_rev5;
  2011. } else {
  2012. return txpwrctrl_tx_gain_ipa;
  2013. }
  2014. } else {
  2015. return txpwrctrl_tx_gain_ipa_5g;
  2016. }
  2017. }
  2018. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
  2019. static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
  2020. {
  2021. struct b43_phy_n *nphy = dev->phy.n;
  2022. u16 *save = nphy->tx_rx_cal_radio_saveregs;
  2023. u16 tmp;
  2024. u8 offset, i;
  2025. if (dev->phy.rev >= 3) {
  2026. for (i = 0; i < 2; i++) {
  2027. tmp = (i == 0) ? 0x2000 : 0x3000;
  2028. offset = i * 11;
  2029. save[offset + 0] = b43_radio_read16(dev, B2055_CAL_RVARCTL);
  2030. save[offset + 1] = b43_radio_read16(dev, B2055_CAL_LPOCTL);
  2031. save[offset + 2] = b43_radio_read16(dev, B2055_CAL_TS);
  2032. save[offset + 3] = b43_radio_read16(dev, B2055_CAL_RCCALRTS);
  2033. save[offset + 4] = b43_radio_read16(dev, B2055_CAL_RCALRTS);
  2034. save[offset + 5] = b43_radio_read16(dev, B2055_PADDRV);
  2035. save[offset + 6] = b43_radio_read16(dev, B2055_XOCTL1);
  2036. save[offset + 7] = b43_radio_read16(dev, B2055_XOCTL2);
  2037. save[offset + 8] = b43_radio_read16(dev, B2055_XOREGUL);
  2038. save[offset + 9] = b43_radio_read16(dev, B2055_XOMISC);
  2039. save[offset + 10] = b43_radio_read16(dev, B2055_PLL_LFC1);
  2040. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2041. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x0A);
  2042. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  2043. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  2044. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  2045. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  2046. if (nphy->ipa5g_on) {
  2047. b43_radio_write16(dev, tmp | B2055_PADDRV, 4);
  2048. b43_radio_write16(dev, tmp | B2055_XOCTL1, 1);
  2049. } else {
  2050. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  2051. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0x2F);
  2052. }
  2053. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  2054. } else {
  2055. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x06);
  2056. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  2057. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  2058. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  2059. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  2060. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0);
  2061. if (nphy->ipa2g_on) {
  2062. b43_radio_write16(dev, tmp | B2055_PADDRV, 6);
  2063. b43_radio_write16(dev, tmp | B2055_XOCTL2,
  2064. (dev->phy.rev < 5) ? 0x11 : 0x01);
  2065. } else {
  2066. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  2067. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  2068. }
  2069. }
  2070. b43_radio_write16(dev, tmp | B2055_XOREGUL, 0);
  2071. b43_radio_write16(dev, tmp | B2055_XOMISC, 0);
  2072. b43_radio_write16(dev, tmp | B2055_PLL_LFC1, 0);
  2073. }
  2074. } else {
  2075. save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
  2076. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
  2077. save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
  2078. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
  2079. save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
  2080. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
  2081. save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
  2082. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
  2083. save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
  2084. save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
  2085. if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
  2086. B43_NPHY_BANDCTL_5GHZ)) {
  2087. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
  2088. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
  2089. } else {
  2090. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
  2091. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
  2092. }
  2093. if (dev->phy.rev < 2) {
  2094. b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
  2095. b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
  2096. } else {
  2097. b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
  2098. b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
  2099. }
  2100. }
  2101. }
  2102. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
  2103. static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
  2104. struct nphy_txgains target,
  2105. struct nphy_iqcal_params *params)
  2106. {
  2107. int i, j, indx;
  2108. u16 gain;
  2109. if (dev->phy.rev >= 3) {
  2110. params->txgm = target.txgm[core];
  2111. params->pga = target.pga[core];
  2112. params->pad = target.pad[core];
  2113. params->ipa = target.ipa[core];
  2114. params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
  2115. (params->pad << 4) | (params->ipa);
  2116. for (j = 0; j < 5; j++)
  2117. params->ncorr[j] = 0x79;
  2118. } else {
  2119. gain = (target.pad[core]) | (target.pga[core] << 4) |
  2120. (target.txgm[core] << 8);
  2121. indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
  2122. 1 : 0;
  2123. for (i = 0; i < 9; i++)
  2124. if (tbl_iqcal_gainparams[indx][i][0] == gain)
  2125. break;
  2126. i = min(i, 8);
  2127. params->txgm = tbl_iqcal_gainparams[indx][i][1];
  2128. params->pga = tbl_iqcal_gainparams[indx][i][2];
  2129. params->pad = tbl_iqcal_gainparams[indx][i][3];
  2130. params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
  2131. (params->pad << 2);
  2132. for (j = 0; j < 4; j++)
  2133. params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
  2134. }
  2135. }
  2136. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
  2137. static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
  2138. {
  2139. struct b43_phy_n *nphy = dev->phy.n;
  2140. int i;
  2141. u16 scale, entry;
  2142. u16 tmp = nphy->txcal_bbmult;
  2143. if (core == 0)
  2144. tmp >>= 8;
  2145. tmp &= 0xff;
  2146. for (i = 0; i < 18; i++) {
  2147. scale = (ladder_lo[i].percent * tmp) / 100;
  2148. entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
  2149. b43_ntab_write(dev, B43_NTAB16(15, i), entry);
  2150. scale = (ladder_iq[i].percent * tmp) / 100;
  2151. entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
  2152. b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
  2153. }
  2154. }
  2155. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
  2156. static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
  2157. {
  2158. int i;
  2159. for (i = 0; i < 15; i++)
  2160. b43_phy_write(dev, B43_PHY_N(0x2C5 + i),
  2161. tbl_tx_filter_coef_rev4[2][i]);
  2162. }
  2163. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
  2164. static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
  2165. {
  2166. int i, j;
  2167. /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
  2168. static const u16 offset[] = { 0x186, 0x195, 0x2C5 };
  2169. for (i = 0; i < 3; i++)
  2170. for (j = 0; j < 15; j++)
  2171. b43_phy_write(dev, B43_PHY_N(offset[i] + j),
  2172. tbl_tx_filter_coef_rev4[i][j]);
  2173. if (dev->phy.is_40mhz) {
  2174. for (j = 0; j < 15; j++)
  2175. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2176. tbl_tx_filter_coef_rev4[3][j]);
  2177. } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2178. for (j = 0; j < 15; j++)
  2179. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2180. tbl_tx_filter_coef_rev4[5][j]);
  2181. }
  2182. if (dev->phy.channel == 14)
  2183. for (j = 0; j < 15; j++)
  2184. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2185. tbl_tx_filter_coef_rev4[6][j]);
  2186. }
  2187. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
  2188. static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
  2189. {
  2190. struct b43_phy_n *nphy = dev->phy.n;
  2191. u16 curr_gain[2];
  2192. struct nphy_txgains target;
  2193. const u32 *table = NULL;
  2194. if (!nphy->txpwrctrl) {
  2195. int i;
  2196. if (nphy->hang_avoid)
  2197. b43_nphy_stay_in_carrier_search(dev, true);
  2198. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
  2199. if (nphy->hang_avoid)
  2200. b43_nphy_stay_in_carrier_search(dev, false);
  2201. for (i = 0; i < 2; ++i) {
  2202. if (dev->phy.rev >= 3) {
  2203. target.ipa[i] = curr_gain[i] & 0x000F;
  2204. target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
  2205. target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
  2206. target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
  2207. } else {
  2208. target.ipa[i] = curr_gain[i] & 0x0003;
  2209. target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
  2210. target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
  2211. target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
  2212. }
  2213. }
  2214. } else {
  2215. int i;
  2216. u16 index[2];
  2217. index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
  2218. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2219. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2220. index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
  2221. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2222. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2223. for (i = 0; i < 2; ++i) {
  2224. if (dev->phy.rev >= 3) {
  2225. enum ieee80211_band band =
  2226. b43_current_band(dev->wl);
  2227. if ((nphy->ipa2g_on &&
  2228. band == IEEE80211_BAND_2GHZ) ||
  2229. (nphy->ipa5g_on &&
  2230. band == IEEE80211_BAND_5GHZ)) {
  2231. table = b43_nphy_get_ipa_gain_table(dev);
  2232. } else {
  2233. if (band == IEEE80211_BAND_5GHZ) {
  2234. if (dev->phy.rev == 3)
  2235. table = b43_ntab_tx_gain_rev3_5ghz;
  2236. else if (dev->phy.rev == 4)
  2237. table = b43_ntab_tx_gain_rev4_5ghz;
  2238. else
  2239. table = b43_ntab_tx_gain_rev5plus_5ghz;
  2240. } else {
  2241. table = b43_ntab_tx_gain_rev3plus_2ghz;
  2242. }
  2243. }
  2244. target.ipa[i] = (table[index[i]] >> 16) & 0xF;
  2245. target.pad[i] = (table[index[i]] >> 20) & 0xF;
  2246. target.pga[i] = (table[index[i]] >> 24) & 0xF;
  2247. target.txgm[i] = (table[index[i]] >> 28) & 0xF;
  2248. } else {
  2249. table = b43_ntab_tx_gain_rev0_1_2;
  2250. target.ipa[i] = (table[index[i]] >> 16) & 0x3;
  2251. target.pad[i] = (table[index[i]] >> 18) & 0x3;
  2252. target.pga[i] = (table[index[i]] >> 20) & 0x7;
  2253. target.txgm[i] = (table[index[i]] >> 23) & 0x7;
  2254. }
  2255. }
  2256. }
  2257. return target;
  2258. }
  2259. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
  2260. static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
  2261. {
  2262. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2263. if (dev->phy.rev >= 3) {
  2264. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
  2265. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  2266. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  2267. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
  2268. b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
  2269. b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
  2270. b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
  2271. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
  2272. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
  2273. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  2274. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  2275. b43_nphy_reset_cca(dev);
  2276. } else {
  2277. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
  2278. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
  2279. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  2280. b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
  2281. b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
  2282. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
  2283. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
  2284. }
  2285. }
  2286. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
  2287. static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
  2288. {
  2289. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2290. u16 tmp;
  2291. regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2292. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2293. if (dev->phy.rev >= 3) {
  2294. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
  2295. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
  2296. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  2297. regs[2] = tmp;
  2298. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
  2299. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2300. regs[3] = tmp;
  2301. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
  2302. regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
  2303. b43_phy_mask(dev, B43_NPHY_BBCFG,
  2304. ~B43_NPHY_BBCFG_RSTRX & 0xFFFF);
  2305. tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
  2306. regs[5] = tmp;
  2307. b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
  2308. tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
  2309. regs[6] = tmp;
  2310. b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
  2311. regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2312. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2313. b43_nphy_rf_control_intc_override(dev, 2, 1, 3);
  2314. b43_nphy_rf_control_intc_override(dev, 1, 2, 1);
  2315. b43_nphy_rf_control_intc_override(dev, 1, 8, 2);
  2316. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  2317. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  2318. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  2319. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  2320. } else {
  2321. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
  2322. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
  2323. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2324. regs[2] = tmp;
  2325. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
  2326. tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
  2327. regs[3] = tmp;
  2328. tmp |= 0x2000;
  2329. b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
  2330. tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
  2331. regs[4] = tmp;
  2332. tmp |= 0x2000;
  2333. b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
  2334. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2335. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2336. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  2337. tmp = 0x0180;
  2338. else
  2339. tmp = 0x0120;
  2340. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  2341. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  2342. }
  2343. }
  2344. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SaveCal */
  2345. static void b43_nphy_save_cal(struct b43_wldev *dev)
  2346. {
  2347. struct b43_phy_n *nphy = dev->phy.n;
  2348. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2349. u16 *txcal_radio_regs = NULL;
  2350. struct b43_chanspec *iqcal_chanspec;
  2351. u16 *table = NULL;
  2352. if (nphy->hang_avoid)
  2353. b43_nphy_stay_in_carrier_search(dev, 1);
  2354. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2355. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2356. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2357. iqcal_chanspec = &nphy->iqcal_chanspec_2G;
  2358. table = nphy->cal_cache.txcal_coeffs_2G;
  2359. } else {
  2360. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2361. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2362. iqcal_chanspec = &nphy->iqcal_chanspec_5G;
  2363. table = nphy->cal_cache.txcal_coeffs_5G;
  2364. }
  2365. b43_nphy_rx_iq_coeffs(dev, false, rxcal_coeffs);
  2366. /* TODO use some definitions */
  2367. if (dev->phy.rev >= 3) {
  2368. txcal_radio_regs[0] = b43_radio_read(dev, 0x2021);
  2369. txcal_radio_regs[1] = b43_radio_read(dev, 0x2022);
  2370. txcal_radio_regs[2] = b43_radio_read(dev, 0x3021);
  2371. txcal_radio_regs[3] = b43_radio_read(dev, 0x3022);
  2372. txcal_radio_regs[4] = b43_radio_read(dev, 0x2023);
  2373. txcal_radio_regs[5] = b43_radio_read(dev, 0x2024);
  2374. txcal_radio_regs[6] = b43_radio_read(dev, 0x3023);
  2375. txcal_radio_regs[7] = b43_radio_read(dev, 0x3024);
  2376. } else {
  2377. txcal_radio_regs[0] = b43_radio_read(dev, 0x8B);
  2378. txcal_radio_regs[1] = b43_radio_read(dev, 0xBA);
  2379. txcal_radio_regs[2] = b43_radio_read(dev, 0x8D);
  2380. txcal_radio_regs[3] = b43_radio_read(dev, 0xBC);
  2381. }
  2382. iqcal_chanspec->center_freq = dev->phy.channel_freq;
  2383. iqcal_chanspec->channel_type = dev->phy.channel_type;
  2384. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 8, table);
  2385. if (nphy->hang_avoid)
  2386. b43_nphy_stay_in_carrier_search(dev, 0);
  2387. }
  2388. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
  2389. static void b43_nphy_restore_cal(struct b43_wldev *dev)
  2390. {
  2391. struct b43_phy_n *nphy = dev->phy.n;
  2392. u16 coef[4];
  2393. u16 *loft = NULL;
  2394. u16 *table = NULL;
  2395. int i;
  2396. u16 *txcal_radio_regs = NULL;
  2397. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2398. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2399. if (!nphy->iqcal_chanspec_2G.center_freq)
  2400. return;
  2401. table = nphy->cal_cache.txcal_coeffs_2G;
  2402. loft = &nphy->cal_cache.txcal_coeffs_2G[5];
  2403. } else {
  2404. if (!nphy->iqcal_chanspec_5G.center_freq)
  2405. return;
  2406. table = nphy->cal_cache.txcal_coeffs_5G;
  2407. loft = &nphy->cal_cache.txcal_coeffs_5G[5];
  2408. }
  2409. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
  2410. for (i = 0; i < 4; i++) {
  2411. if (dev->phy.rev >= 3)
  2412. table[i] = coef[i];
  2413. else
  2414. coef[i] = 0;
  2415. }
  2416. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
  2417. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
  2418. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
  2419. if (dev->phy.rev < 2)
  2420. b43_nphy_tx_iq_workaround(dev);
  2421. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2422. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2423. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2424. } else {
  2425. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2426. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2427. }
  2428. /* TODO use some definitions */
  2429. if (dev->phy.rev >= 3) {
  2430. b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
  2431. b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
  2432. b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
  2433. b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
  2434. b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
  2435. b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
  2436. b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
  2437. b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
  2438. } else {
  2439. b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
  2440. b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
  2441. b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
  2442. b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
  2443. }
  2444. b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
  2445. }
  2446. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
  2447. static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
  2448. struct nphy_txgains target,
  2449. bool full, bool mphase)
  2450. {
  2451. struct b43_phy_n *nphy = dev->phy.n;
  2452. int i;
  2453. int error = 0;
  2454. int freq;
  2455. bool avoid = false;
  2456. u8 length;
  2457. u16 tmp, core, type, count, max, numb, last, cmd;
  2458. const u16 *table;
  2459. bool phy6or5x;
  2460. u16 buffer[11];
  2461. u16 diq_start = 0;
  2462. u16 save[2];
  2463. u16 gain[2];
  2464. struct nphy_iqcal_params params[2];
  2465. bool updated[2] = { };
  2466. b43_nphy_stay_in_carrier_search(dev, true);
  2467. if (dev->phy.rev >= 4) {
  2468. avoid = nphy->hang_avoid;
  2469. nphy->hang_avoid = 0;
  2470. }
  2471. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2472. for (i = 0; i < 2; i++) {
  2473. b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
  2474. gain[i] = params[i].cal_gain;
  2475. }
  2476. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
  2477. b43_nphy_tx_cal_radio_setup(dev);
  2478. b43_nphy_tx_cal_phy_setup(dev);
  2479. phy6or5x = dev->phy.rev >= 6 ||
  2480. (dev->phy.rev == 5 && nphy->ipa2g_on &&
  2481. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
  2482. if (phy6or5x) {
  2483. if (dev->phy.is_40mhz) {
  2484. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2485. tbl_tx_iqlo_cal_loft_ladder_40);
  2486. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2487. tbl_tx_iqlo_cal_iqimb_ladder_40);
  2488. } else {
  2489. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2490. tbl_tx_iqlo_cal_loft_ladder_20);
  2491. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2492. tbl_tx_iqlo_cal_iqimb_ladder_20);
  2493. }
  2494. }
  2495. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
  2496. if (!dev->phy.is_40mhz)
  2497. freq = 2500;
  2498. else
  2499. freq = 5000;
  2500. if (nphy->mphase_cal_phase_id > 2)
  2501. b43_nphy_run_samples(dev, (dev->phy.is_40mhz ? 40 : 20) * 8,
  2502. 0xFFFF, 0, true, false);
  2503. else
  2504. error = b43_nphy_tx_tone(dev, freq, 250, true, false);
  2505. if (error == 0) {
  2506. if (nphy->mphase_cal_phase_id > 2) {
  2507. table = nphy->mphase_txcal_bestcoeffs;
  2508. length = 11;
  2509. if (dev->phy.rev < 3)
  2510. length -= 2;
  2511. } else {
  2512. if (!full && nphy->txiqlocal_coeffsvalid) {
  2513. table = nphy->txiqlocal_bestc;
  2514. length = 11;
  2515. if (dev->phy.rev < 3)
  2516. length -= 2;
  2517. } else {
  2518. full = true;
  2519. if (dev->phy.rev >= 3) {
  2520. table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
  2521. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
  2522. } else {
  2523. table = tbl_tx_iqlo_cal_startcoefs;
  2524. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
  2525. }
  2526. }
  2527. }
  2528. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
  2529. if (full) {
  2530. if (dev->phy.rev >= 3)
  2531. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
  2532. else
  2533. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
  2534. } else {
  2535. if (dev->phy.rev >= 3)
  2536. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
  2537. else
  2538. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
  2539. }
  2540. if (mphase) {
  2541. count = nphy->mphase_txcal_cmdidx;
  2542. numb = min(max,
  2543. (u16)(count + nphy->mphase_txcal_numcmds));
  2544. } else {
  2545. count = 0;
  2546. numb = max;
  2547. }
  2548. for (; count < numb; count++) {
  2549. if (full) {
  2550. if (dev->phy.rev >= 3)
  2551. cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
  2552. else
  2553. cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
  2554. } else {
  2555. if (dev->phy.rev >= 3)
  2556. cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
  2557. else
  2558. cmd = tbl_tx_iqlo_cal_cmds_recal[count];
  2559. }
  2560. core = (cmd & 0x3000) >> 12;
  2561. type = (cmd & 0x0F00) >> 8;
  2562. if (phy6or5x && updated[core] == 0) {
  2563. b43_nphy_update_tx_cal_ladder(dev, core);
  2564. updated[core] = 1;
  2565. }
  2566. tmp = (params[core].ncorr[type] << 8) | 0x66;
  2567. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
  2568. if (type == 1 || type == 3 || type == 4) {
  2569. buffer[0] = b43_ntab_read(dev,
  2570. B43_NTAB16(15, 69 + core));
  2571. diq_start = buffer[0];
  2572. buffer[0] = 0;
  2573. b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
  2574. 0);
  2575. }
  2576. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
  2577. for (i = 0; i < 2000; i++) {
  2578. tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
  2579. if (tmp & 0xC000)
  2580. break;
  2581. udelay(10);
  2582. }
  2583. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2584. buffer);
  2585. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
  2586. buffer);
  2587. if (type == 1 || type == 3 || type == 4)
  2588. buffer[0] = diq_start;
  2589. }
  2590. if (mphase)
  2591. nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
  2592. last = (dev->phy.rev < 3) ? 6 : 7;
  2593. if (!mphase || nphy->mphase_cal_phase_id == last) {
  2594. b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
  2595. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
  2596. if (dev->phy.rev < 3) {
  2597. buffer[0] = 0;
  2598. buffer[1] = 0;
  2599. buffer[2] = 0;
  2600. buffer[3] = 0;
  2601. }
  2602. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  2603. buffer);
  2604. b43_ntab_read_bulk(dev, B43_NTAB16(15, 101), 2,
  2605. buffer);
  2606. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  2607. buffer);
  2608. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  2609. buffer);
  2610. length = 11;
  2611. if (dev->phy.rev < 3)
  2612. length -= 2;
  2613. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2614. nphy->txiqlocal_bestc);
  2615. nphy->txiqlocal_coeffsvalid = true;
  2616. nphy->txiqlocal_chanspec.center_freq =
  2617. dev->phy.channel_freq;
  2618. nphy->txiqlocal_chanspec.channel_type =
  2619. dev->phy.channel_type;
  2620. } else {
  2621. length = 11;
  2622. if (dev->phy.rev < 3)
  2623. length -= 2;
  2624. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2625. nphy->mphase_txcal_bestcoeffs);
  2626. }
  2627. b43_nphy_stop_playback(dev);
  2628. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
  2629. }
  2630. b43_nphy_tx_cal_phy_cleanup(dev);
  2631. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2632. if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
  2633. b43_nphy_tx_iq_workaround(dev);
  2634. if (dev->phy.rev >= 4)
  2635. nphy->hang_avoid = avoid;
  2636. b43_nphy_stay_in_carrier_search(dev, false);
  2637. return error;
  2638. }
  2639. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ReapplyTxCalCoeffs */
  2640. static void b43_nphy_reapply_tx_cal_coeffs(struct b43_wldev *dev)
  2641. {
  2642. struct b43_phy_n *nphy = dev->phy.n;
  2643. u8 i;
  2644. u16 buffer[7];
  2645. bool equal = true;
  2646. if (!nphy->txiqlocal_coeffsvalid ||
  2647. nphy->txiqlocal_chanspec.center_freq != dev->phy.channel_freq ||
  2648. nphy->txiqlocal_chanspec.channel_type != dev->phy.channel_type)
  2649. return;
  2650. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  2651. for (i = 0; i < 4; i++) {
  2652. if (buffer[i] != nphy->txiqlocal_bestc[i]) {
  2653. equal = false;
  2654. break;
  2655. }
  2656. }
  2657. if (!equal) {
  2658. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4,
  2659. nphy->txiqlocal_bestc);
  2660. for (i = 0; i < 4; i++)
  2661. buffer[i] = 0;
  2662. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  2663. buffer);
  2664. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  2665. &nphy->txiqlocal_bestc[5]);
  2666. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  2667. &nphy->txiqlocal_bestc[5]);
  2668. }
  2669. }
  2670. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
  2671. static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
  2672. struct nphy_txgains target, u8 type, bool debug)
  2673. {
  2674. struct b43_phy_n *nphy = dev->phy.n;
  2675. int i, j, index;
  2676. u8 rfctl[2];
  2677. u8 afectl_core;
  2678. u16 tmp[6];
  2679. u16 cur_hpf1, cur_hpf2, cur_lna;
  2680. u32 real, imag;
  2681. enum ieee80211_band band;
  2682. u8 use;
  2683. u16 cur_hpf;
  2684. u16 lna[3] = { 3, 3, 1 };
  2685. u16 hpf1[3] = { 7, 2, 0 };
  2686. u16 hpf2[3] = { 2, 0, 0 };
  2687. u32 power[3] = { };
  2688. u16 gain_save[2];
  2689. u16 cal_gain[2];
  2690. struct nphy_iqcal_params cal_params[2];
  2691. struct nphy_iq_est est;
  2692. int ret = 0;
  2693. bool playtone = true;
  2694. int desired = 13;
  2695. b43_nphy_stay_in_carrier_search(dev, 1);
  2696. if (dev->phy.rev < 2)
  2697. b43_nphy_reapply_tx_cal_coeffs(dev);
  2698. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  2699. for (i = 0; i < 2; i++) {
  2700. b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
  2701. cal_gain[i] = cal_params[i].cal_gain;
  2702. }
  2703. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
  2704. for (i = 0; i < 2; i++) {
  2705. if (i == 0) {
  2706. rfctl[0] = B43_NPHY_RFCTL_INTC1;
  2707. rfctl[1] = B43_NPHY_RFCTL_INTC2;
  2708. afectl_core = B43_NPHY_AFECTL_C1;
  2709. } else {
  2710. rfctl[0] = B43_NPHY_RFCTL_INTC2;
  2711. rfctl[1] = B43_NPHY_RFCTL_INTC1;
  2712. afectl_core = B43_NPHY_AFECTL_C2;
  2713. }
  2714. tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  2715. tmp[2] = b43_phy_read(dev, afectl_core);
  2716. tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2717. tmp[4] = b43_phy_read(dev, rfctl[0]);
  2718. tmp[5] = b43_phy_read(dev, rfctl[1]);
  2719. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  2720. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  2721. ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  2722. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  2723. (1 - i));
  2724. b43_phy_set(dev, afectl_core, 0x0006);
  2725. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
  2726. band = b43_current_band(dev->wl);
  2727. if (nphy->rxcalparams & 0xFF000000) {
  2728. if (band == IEEE80211_BAND_5GHZ)
  2729. b43_phy_write(dev, rfctl[0], 0x140);
  2730. else
  2731. b43_phy_write(dev, rfctl[0], 0x110);
  2732. } else {
  2733. if (band == IEEE80211_BAND_5GHZ)
  2734. b43_phy_write(dev, rfctl[0], 0x180);
  2735. else
  2736. b43_phy_write(dev, rfctl[0], 0x120);
  2737. }
  2738. if (band == IEEE80211_BAND_5GHZ)
  2739. b43_phy_write(dev, rfctl[1], 0x148);
  2740. else
  2741. b43_phy_write(dev, rfctl[1], 0x114);
  2742. if (nphy->rxcalparams & 0x10000) {
  2743. b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
  2744. (i + 1));
  2745. b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
  2746. (2 - i));
  2747. }
  2748. for (j = 0; j < 4; j++) {
  2749. if (j < 3) {
  2750. cur_lna = lna[j];
  2751. cur_hpf1 = hpf1[j];
  2752. cur_hpf2 = hpf2[j];
  2753. } else {
  2754. if (power[1] > 10000) {
  2755. use = 1;
  2756. cur_hpf = cur_hpf1;
  2757. index = 2;
  2758. } else {
  2759. if (power[0] > 10000) {
  2760. use = 1;
  2761. cur_hpf = cur_hpf1;
  2762. index = 1;
  2763. } else {
  2764. index = 0;
  2765. use = 2;
  2766. cur_hpf = cur_hpf2;
  2767. }
  2768. }
  2769. cur_lna = lna[index];
  2770. cur_hpf1 = hpf1[index];
  2771. cur_hpf2 = hpf2[index];
  2772. cur_hpf += desired - hweight32(power[index]);
  2773. cur_hpf = clamp_val(cur_hpf, 0, 10);
  2774. if (use == 1)
  2775. cur_hpf1 = cur_hpf;
  2776. else
  2777. cur_hpf2 = cur_hpf;
  2778. }
  2779. tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
  2780. (cur_lna << 2));
  2781. b43_nphy_rf_control_override(dev, 0x400, tmp[0], 3,
  2782. false);
  2783. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2784. b43_nphy_stop_playback(dev);
  2785. if (playtone) {
  2786. ret = b43_nphy_tx_tone(dev, 4000,
  2787. (nphy->rxcalparams & 0xFFFF),
  2788. false, false);
  2789. playtone = false;
  2790. } else {
  2791. b43_nphy_run_samples(dev, 160, 0xFFFF, 0,
  2792. false, false);
  2793. }
  2794. if (ret == 0) {
  2795. if (j < 3) {
  2796. b43_nphy_rx_iq_est(dev, &est, 1024, 32,
  2797. false);
  2798. if (i == 0) {
  2799. real = est.i0_pwr;
  2800. imag = est.q0_pwr;
  2801. } else {
  2802. real = est.i1_pwr;
  2803. imag = est.q1_pwr;
  2804. }
  2805. power[i] = ((real + imag) / 1024) + 1;
  2806. } else {
  2807. b43_nphy_calc_rx_iq_comp(dev, 1 << i);
  2808. }
  2809. b43_nphy_stop_playback(dev);
  2810. }
  2811. if (ret != 0)
  2812. break;
  2813. }
  2814. b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
  2815. b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
  2816. b43_phy_write(dev, rfctl[1], tmp[5]);
  2817. b43_phy_write(dev, rfctl[0], tmp[4]);
  2818. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
  2819. b43_phy_write(dev, afectl_core, tmp[2]);
  2820. b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
  2821. if (ret != 0)
  2822. break;
  2823. }
  2824. b43_nphy_rf_control_override(dev, 0x400, 0, 3, true);
  2825. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2826. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  2827. b43_nphy_stay_in_carrier_search(dev, 0);
  2828. return ret;
  2829. }
  2830. static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
  2831. struct nphy_txgains target, u8 type, bool debug)
  2832. {
  2833. return -1;
  2834. }
  2835. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
  2836. static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
  2837. struct nphy_txgains target, u8 type, bool debug)
  2838. {
  2839. if (dev->phy.rev >= 3)
  2840. return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
  2841. else
  2842. return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
  2843. }
  2844. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MacPhyClkSet */
  2845. static void b43_nphy_mac_phy_clock_set(struct b43_wldev *dev, bool on)
  2846. {
  2847. u32 tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  2848. if (on)
  2849. tmslow |= SSB_TMSLOW_PHYCLK;
  2850. else
  2851. tmslow &= ~SSB_TMSLOW_PHYCLK;
  2852. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  2853. }
  2854. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCoreSetState */
  2855. static void b43_nphy_set_rx_core_state(struct b43_wldev *dev, u8 mask)
  2856. {
  2857. struct b43_phy *phy = &dev->phy;
  2858. struct b43_phy_n *nphy = phy->n;
  2859. /* u16 buf[16]; it's rev3+ */
  2860. nphy->phyrxchain = mask;
  2861. if (0 /* FIXME clk */)
  2862. return;
  2863. b43_mac_suspend(dev);
  2864. if (nphy->hang_avoid)
  2865. b43_nphy_stay_in_carrier_search(dev, true);
  2866. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  2867. (mask & 0x3) << B43_NPHY_RFSEQCA_RXEN_SHIFT);
  2868. if ((mask & 0x3) != 0x3) {
  2869. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 1);
  2870. if (dev->phy.rev >= 3) {
  2871. /* TODO */
  2872. }
  2873. } else {
  2874. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 0x1E);
  2875. if (dev->phy.rev >= 3) {
  2876. /* TODO */
  2877. }
  2878. }
  2879. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2880. if (nphy->hang_avoid)
  2881. b43_nphy_stay_in_carrier_search(dev, false);
  2882. b43_mac_enable(dev);
  2883. }
  2884. /*
  2885. * Init N-PHY
  2886. * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
  2887. */
  2888. int b43_phy_initn(struct b43_wldev *dev)
  2889. {
  2890. struct ssb_bus *bus = dev->dev->bus;
  2891. struct b43_phy *phy = &dev->phy;
  2892. struct b43_phy_n *nphy = phy->n;
  2893. u8 tx_pwr_state;
  2894. struct nphy_txgains target;
  2895. u16 tmp;
  2896. enum ieee80211_band tmp2;
  2897. bool do_rssi_cal;
  2898. u16 clip[2];
  2899. bool do_cal = false;
  2900. if ((dev->phy.rev >= 3) &&
  2901. (bus->sprom.boardflags_lo & B43_BFL_EXTLNA) &&
  2902. (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
  2903. chipco_set32(&dev->dev->bus->chipco, SSB_CHIPCO_CHIPCTL, 0x40);
  2904. }
  2905. nphy->deaf_count = 0;
  2906. b43_nphy_tables_init(dev);
  2907. nphy->crsminpwr_adjusted = false;
  2908. nphy->noisevars_adjusted = false;
  2909. /* Clear all overrides */
  2910. if (dev->phy.rev >= 3) {
  2911. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
  2912. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  2913. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
  2914. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
  2915. } else {
  2916. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  2917. }
  2918. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  2919. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  2920. if (dev->phy.rev < 6) {
  2921. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  2922. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  2923. }
  2924. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  2925. ~(B43_NPHY_RFSEQMODE_CAOVER |
  2926. B43_NPHY_RFSEQMODE_TROVER));
  2927. if (dev->phy.rev >= 3)
  2928. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
  2929. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  2930. if (dev->phy.rev <= 2) {
  2931. tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
  2932. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  2933. ~B43_NPHY_BPHY_CTL3_SCALE,
  2934. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  2935. }
  2936. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  2937. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  2938. if (bus->sprom.boardflags2_lo & 0x100 ||
  2939. (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  2940. bus->boardinfo.type == 0x8B))
  2941. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
  2942. else
  2943. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
  2944. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
  2945. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
  2946. b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
  2947. b43_nphy_update_mimo_config(dev, nphy->preamble_override);
  2948. b43_nphy_update_txrx_chain(dev);
  2949. if (phy->rev < 2) {
  2950. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  2951. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  2952. }
  2953. tmp2 = b43_current_band(dev->wl);
  2954. if ((nphy->ipa2g_on && tmp2 == IEEE80211_BAND_2GHZ) ||
  2955. (nphy->ipa5g_on && tmp2 == IEEE80211_BAND_5GHZ)) {
  2956. b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
  2957. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
  2958. nphy->papd_epsilon_offset[0] << 7);
  2959. b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
  2960. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
  2961. nphy->papd_epsilon_offset[1] << 7);
  2962. b43_nphy_int_pa_set_tx_dig_filters(dev);
  2963. } else if (phy->rev >= 5) {
  2964. b43_nphy_ext_pa_set_tx_dig_filters(dev);
  2965. }
  2966. b43_nphy_workarounds(dev);
  2967. /* Reset CCA, in init code it differs a little from standard way */
  2968. b43_nphy_bmac_clock_fgc(dev, 1);
  2969. tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
  2970. b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
  2971. b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
  2972. b43_nphy_bmac_clock_fgc(dev, 0);
  2973. b43_nphy_mac_phy_clock_set(dev, true);
  2974. b43_nphy_pa_override(dev, false);
  2975. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  2976. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2977. b43_nphy_pa_override(dev, true);
  2978. b43_nphy_classifier(dev, 0, 0);
  2979. b43_nphy_read_clip_detection(dev, clip);
  2980. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2981. b43_nphy_bphy_init(dev);
  2982. tx_pwr_state = nphy->txpwrctrl;
  2983. b43_nphy_tx_power_ctrl(dev, false);
  2984. b43_nphy_tx_power_fix(dev);
  2985. /* TODO N PHY TX Power Control Idle TSSI */
  2986. /* TODO N PHY TX Power Control Setup */
  2987. if (phy->rev >= 3) {
  2988. /* TODO */
  2989. } else {
  2990. b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128,
  2991. b43_ntab_tx_gain_rev0_1_2);
  2992. b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128,
  2993. b43_ntab_tx_gain_rev0_1_2);
  2994. }
  2995. if (nphy->phyrxchain != 3)
  2996. b43_nphy_set_rx_core_state(dev, nphy->phyrxchain);
  2997. if (nphy->mphase_cal_phase_id > 0)
  2998. ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
  2999. do_rssi_cal = false;
  3000. if (phy->rev >= 3) {
  3001. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3002. do_rssi_cal = !nphy->rssical_chanspec_2G.center_freq;
  3003. else
  3004. do_rssi_cal = !nphy->rssical_chanspec_5G.center_freq;
  3005. if (do_rssi_cal)
  3006. b43_nphy_rssi_cal(dev);
  3007. else
  3008. b43_nphy_restore_rssi_cal(dev);
  3009. } else {
  3010. b43_nphy_rssi_cal(dev);
  3011. }
  3012. if (!((nphy->measure_hold & 0x6) != 0)) {
  3013. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3014. do_cal = !nphy->iqcal_chanspec_2G.center_freq;
  3015. else
  3016. do_cal = !nphy->iqcal_chanspec_5G.center_freq;
  3017. if (nphy->mute)
  3018. do_cal = false;
  3019. if (do_cal) {
  3020. target = b43_nphy_get_tx_gains(dev);
  3021. if (nphy->antsel_type == 2)
  3022. b43_nphy_superswitch_init(dev, true);
  3023. if (nphy->perical != 2) {
  3024. b43_nphy_rssi_cal(dev);
  3025. if (phy->rev >= 3) {
  3026. nphy->cal_orig_pwr_idx[0] =
  3027. nphy->txpwrindex[0].index_internal;
  3028. nphy->cal_orig_pwr_idx[1] =
  3029. nphy->txpwrindex[1].index_internal;
  3030. /* TODO N PHY Pre Calibrate TX Gain */
  3031. target = b43_nphy_get_tx_gains(dev);
  3032. }
  3033. if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false))
  3034. if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
  3035. b43_nphy_save_cal(dev);
  3036. } else if (nphy->mphase_cal_phase_id == 0)
  3037. ;/* N PHY Periodic Calibration with arg 3 */
  3038. } else {
  3039. b43_nphy_restore_cal(dev);
  3040. }
  3041. }
  3042. b43_nphy_tx_pwr_ctrl_coef_setup(dev);
  3043. b43_nphy_tx_power_ctrl(dev, tx_pwr_state);
  3044. b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
  3045. b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
  3046. if (phy->rev >= 3 && phy->rev <= 6)
  3047. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
  3048. b43_nphy_tx_lp_fbw(dev);
  3049. if (phy->rev >= 3)
  3050. b43_nphy_spur_workaround(dev);
  3051. b43err(dev->wl, "IEEE 802.11n devices are not supported, yet.\n");
  3052. return 0;
  3053. }
  3054. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ChanspecSetup */
  3055. static void b43_nphy_channel_setup(struct b43_wldev *dev,
  3056. const struct b43_phy_n_sfo_cfg *e,
  3057. struct ieee80211_channel *new_channel)
  3058. {
  3059. struct b43_phy *phy = &dev->phy;
  3060. struct b43_phy_n *nphy = dev->phy.n;
  3061. u16 old_band_5ghz;
  3062. u32 tmp32;
  3063. old_band_5ghz =
  3064. b43_phy_read(dev, B43_NPHY_BANDCTL) & B43_NPHY_BANDCTL_5GHZ;
  3065. if (new_channel->band == IEEE80211_BAND_5GHZ && !old_band_5ghz) {
  3066. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  3067. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  3068. b43_phy_set(dev, B43_PHY_B_BBCFG, 0xC000);
  3069. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  3070. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  3071. } else if (new_channel->band == IEEE80211_BAND_2GHZ && old_band_5ghz) {
  3072. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  3073. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  3074. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  3075. b43_phy_mask(dev, B43_PHY_B_BBCFG, 0x3FFF);
  3076. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  3077. }
  3078. b43_chantab_phy_upload(dev, e);
  3079. if (new_channel->hw_value == 14) {
  3080. b43_nphy_classifier(dev, 2, 0);
  3081. b43_phy_set(dev, B43_PHY_B_TEST, 0x0800);
  3082. } else {
  3083. b43_nphy_classifier(dev, 2, 2);
  3084. if (new_channel->band == IEEE80211_BAND_2GHZ)
  3085. b43_phy_mask(dev, B43_PHY_B_TEST, ~0x840);
  3086. }
  3087. if (!nphy->txpwrctrl)
  3088. b43_nphy_tx_power_fix(dev);
  3089. if (dev->phy.rev < 3)
  3090. b43_nphy_adjust_lna_gain_table(dev);
  3091. b43_nphy_tx_lp_fbw(dev);
  3092. if (dev->phy.rev >= 3 && 0) {
  3093. /* TODO */
  3094. }
  3095. b43_phy_write(dev, B43_NPHY_NDATAT_DUP40, 0x3830);
  3096. if (phy->rev >= 3)
  3097. b43_nphy_spur_workaround(dev);
  3098. }
  3099. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetChanspec */
  3100. static int b43_nphy_set_channel(struct b43_wldev *dev,
  3101. struct ieee80211_channel *channel,
  3102. enum nl80211_channel_type channel_type)
  3103. {
  3104. struct b43_phy *phy = &dev->phy;
  3105. const struct b43_nphy_channeltab_entry_rev2 *tabent_r2;
  3106. const struct b43_nphy_channeltab_entry_rev3 *tabent_r3;
  3107. u8 tmp;
  3108. if (dev->phy.rev >= 3) {
  3109. tabent_r3 = b43_nphy_get_chantabent_rev3(dev,
  3110. channel->center_freq);
  3111. tabent_r3 = NULL;
  3112. if (!tabent_r3)
  3113. return -ESRCH;
  3114. } else {
  3115. tabent_r2 = b43_nphy_get_chantabent_rev2(dev,
  3116. channel->hw_value);
  3117. if (!tabent_r2)
  3118. return -ESRCH;
  3119. }
  3120. /* Channel is set later in common code, but we need to set it on our
  3121. own to let this function's subcalls work properly. */
  3122. phy->channel = channel->hw_value;
  3123. phy->channel_freq = channel->center_freq;
  3124. if (b43_channel_type_is_40mhz(phy->channel_type) !=
  3125. b43_channel_type_is_40mhz(channel_type))
  3126. ; /* TODO: BMAC BW Set (channel_type) */
  3127. if (channel_type == NL80211_CHAN_HT40PLUS)
  3128. b43_phy_set(dev, B43_NPHY_RXCTL,
  3129. B43_NPHY_RXCTL_BSELU20);
  3130. else if (channel_type == NL80211_CHAN_HT40MINUS)
  3131. b43_phy_mask(dev, B43_NPHY_RXCTL,
  3132. ~B43_NPHY_RXCTL_BSELU20);
  3133. if (dev->phy.rev >= 3) {
  3134. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 4 : 0;
  3135. b43_radio_maskset(dev, 0x08, 0xFFFB, tmp);
  3136. /* TODO: PHY Radio2056 Setup (dev, tabent_r3); */
  3137. b43_nphy_channel_setup(dev, &(tabent_r3->phy_regs), channel);
  3138. } else {
  3139. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 0x0020 : 0x0050;
  3140. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, tmp);
  3141. b43_radio_2055_setup(dev, tabent_r2);
  3142. b43_nphy_channel_setup(dev, &(tabent_r2->phy_regs), channel);
  3143. }
  3144. return 0;
  3145. }
  3146. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  3147. {
  3148. struct b43_phy_n *nphy;
  3149. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  3150. if (!nphy)
  3151. return -ENOMEM;
  3152. dev->phy.n = nphy;
  3153. return 0;
  3154. }
  3155. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  3156. {
  3157. struct b43_phy *phy = &dev->phy;
  3158. struct b43_phy_n *nphy = phy->n;
  3159. memset(nphy, 0, sizeof(*nphy));
  3160. nphy->gain_boost = true; /* this way we follow wl, assume it is true */
  3161. nphy->txrx_chain = 2; /* sth different than 0 and 1 for now */
  3162. nphy->phyrxchain = 3; /* to avoid b43_nphy_set_rx_core_state like wl */
  3163. nphy->perical = 2; /* avoid additional rssi cal on init (like wl) */
  3164. }
  3165. static void b43_nphy_op_free(struct b43_wldev *dev)
  3166. {
  3167. struct b43_phy *phy = &dev->phy;
  3168. struct b43_phy_n *nphy = phy->n;
  3169. kfree(nphy);
  3170. phy->n = NULL;
  3171. }
  3172. static int b43_nphy_op_init(struct b43_wldev *dev)
  3173. {
  3174. return b43_phy_initn(dev);
  3175. }
  3176. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  3177. {
  3178. #if B43_DEBUG
  3179. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  3180. /* OFDM registers are onnly available on A/G-PHYs */
  3181. b43err(dev->wl, "Invalid OFDM PHY access at "
  3182. "0x%04X on N-PHY\n", offset);
  3183. dump_stack();
  3184. }
  3185. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  3186. /* Ext-G registers are only available on G-PHYs */
  3187. b43err(dev->wl, "Invalid EXT-G PHY access at "
  3188. "0x%04X on N-PHY\n", offset);
  3189. dump_stack();
  3190. }
  3191. #endif /* B43_DEBUG */
  3192. }
  3193. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  3194. {
  3195. check_phyreg(dev, reg);
  3196. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3197. return b43_read16(dev, B43_MMIO_PHY_DATA);
  3198. }
  3199. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  3200. {
  3201. check_phyreg(dev, reg);
  3202. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3203. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  3204. }
  3205. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  3206. {
  3207. /* Register 1 is a 32-bit register. */
  3208. B43_WARN_ON(reg == 1);
  3209. /* N-PHY needs 0x100 for read access */
  3210. reg |= 0x100;
  3211. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  3212. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  3213. }
  3214. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  3215. {
  3216. /* Register 1 is a 32-bit register. */
  3217. B43_WARN_ON(reg == 1);
  3218. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  3219. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  3220. }
  3221. /* http://bcm-v4.sipsolutions.net/802.11/Radio/Switch%20Radio */
  3222. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  3223. bool blocked)
  3224. {
  3225. if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
  3226. b43err(dev->wl, "MAC not suspended\n");
  3227. if (blocked) {
  3228. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  3229. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  3230. if (dev->phy.rev >= 3) {
  3231. b43_radio_mask(dev, 0x09, ~0x2);
  3232. b43_radio_write(dev, 0x204D, 0);
  3233. b43_radio_write(dev, 0x2053, 0);
  3234. b43_radio_write(dev, 0x2058, 0);
  3235. b43_radio_write(dev, 0x205E, 0);
  3236. b43_radio_mask(dev, 0x2062, ~0xF0);
  3237. b43_radio_write(dev, 0x2064, 0);
  3238. b43_radio_write(dev, 0x304D, 0);
  3239. b43_radio_write(dev, 0x3053, 0);
  3240. b43_radio_write(dev, 0x3058, 0);
  3241. b43_radio_write(dev, 0x305E, 0);
  3242. b43_radio_mask(dev, 0x3062, ~0xF0);
  3243. b43_radio_write(dev, 0x3064, 0);
  3244. }
  3245. } else {
  3246. if (dev->phy.rev >= 3) {
  3247. b43_radio_init2056(dev);
  3248. b43_switch_channel(dev, dev->phy.channel);
  3249. } else {
  3250. b43_radio_init2055(dev);
  3251. }
  3252. }
  3253. }
  3254. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  3255. {
  3256. b43_phy_write(dev, B43_NPHY_AFECTL_OVER,
  3257. on ? 0 : 0x7FFF);
  3258. }
  3259. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  3260. unsigned int new_channel)
  3261. {
  3262. struct ieee80211_channel *channel = dev->wl->hw->conf.channel;
  3263. enum nl80211_channel_type channel_type = dev->wl->hw->conf.channel_type;
  3264. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  3265. if ((new_channel < 1) || (new_channel > 14))
  3266. return -EINVAL;
  3267. } else {
  3268. if (new_channel > 200)
  3269. return -EINVAL;
  3270. }
  3271. return b43_nphy_set_channel(dev, channel, channel_type);
  3272. }
  3273. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  3274. {
  3275. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3276. return 1;
  3277. return 36;
  3278. }
  3279. const struct b43_phy_operations b43_phyops_n = {
  3280. .allocate = b43_nphy_op_allocate,
  3281. .free = b43_nphy_op_free,
  3282. .prepare_structs = b43_nphy_op_prepare_structs,
  3283. .init = b43_nphy_op_init,
  3284. .phy_read = b43_nphy_op_read,
  3285. .phy_write = b43_nphy_op_write,
  3286. .radio_read = b43_nphy_op_radio_read,
  3287. .radio_write = b43_nphy_op_radio_write,
  3288. .software_rfkill = b43_nphy_op_software_rfkill,
  3289. .switch_analog = b43_nphy_op_switch_analog,
  3290. .switch_channel = b43_nphy_op_switch_channel,
  3291. .get_default_chan = b43_nphy_op_get_default_chan,
  3292. .recalc_txpower = b43_nphy_op_recalc_txpower,
  3293. .adjust_txpower = b43_nphy_op_adjust_txpower,
  3294. };