phy.c 91 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466
  1. /*
  2. * PHY functions
  3. *
  4. * Copyright (c) 2004-2007 Reyk Floeter <reyk@openbsd.org>
  5. * Copyright (c) 2006-2009 Nick Kossifidis <mickflemm@gmail.com>
  6. * Copyright (c) 2007-2008 Jiri Slaby <jirislaby@gmail.com>
  7. * Copyright (c) 2008-2009 Felix Fietkau <nbd@openwrt.org>
  8. *
  9. * Permission to use, copy, modify, and distribute this software for any
  10. * purpose with or without fee is hereby granted, provided that the above
  11. * copyright notice and this permission notice appear in all copies.
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  14. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  15. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  16. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  17. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  18. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  19. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  20. *
  21. */
  22. #include <linux/delay.h>
  23. #include <linux/slab.h>
  24. #include "ath5k.h"
  25. #include "reg.h"
  26. #include "base.h"
  27. #include "rfbuffer.h"
  28. #include "rfgain.h"
  29. /******************\
  30. * Helper functions *
  31. \******************/
  32. /*
  33. * Get the PHY Chip revision
  34. */
  35. u16 ath5k_hw_radio_revision(struct ath5k_hw *ah, unsigned int chan)
  36. {
  37. unsigned int i;
  38. u32 srev;
  39. u16 ret;
  40. /*
  41. * Set the radio chip access register
  42. */
  43. switch (chan) {
  44. case CHANNEL_2GHZ:
  45. ath5k_hw_reg_write(ah, AR5K_PHY_SHIFT_2GHZ, AR5K_PHY(0));
  46. break;
  47. case CHANNEL_5GHZ:
  48. ath5k_hw_reg_write(ah, AR5K_PHY_SHIFT_5GHZ, AR5K_PHY(0));
  49. break;
  50. default:
  51. return 0;
  52. }
  53. mdelay(2);
  54. /* ...wait until PHY is ready and read the selected radio revision */
  55. ath5k_hw_reg_write(ah, 0x00001c16, AR5K_PHY(0x34));
  56. for (i = 0; i < 8; i++)
  57. ath5k_hw_reg_write(ah, 0x00010000, AR5K_PHY(0x20));
  58. if (ah->ah_version == AR5K_AR5210) {
  59. srev = ath5k_hw_reg_read(ah, AR5K_PHY(256) >> 28) & 0xf;
  60. ret = (u16)ath5k_hw_bitswap(srev, 4) + 1;
  61. } else {
  62. srev = (ath5k_hw_reg_read(ah, AR5K_PHY(0x100)) >> 24) & 0xff;
  63. ret = (u16)ath5k_hw_bitswap(((srev & 0xf0) >> 4) |
  64. ((srev & 0x0f) << 4), 8);
  65. }
  66. /* Reset to the 5GHz mode */
  67. ath5k_hw_reg_write(ah, AR5K_PHY_SHIFT_5GHZ, AR5K_PHY(0));
  68. return ret;
  69. }
  70. /*
  71. * Check if a channel is supported
  72. */
  73. bool ath5k_channel_ok(struct ath5k_hw *ah, u16 freq, unsigned int flags)
  74. {
  75. /* Check if the channel is in our supported range */
  76. if (flags & CHANNEL_2GHZ) {
  77. if ((freq >= ah->ah_capabilities.cap_range.range_2ghz_min) &&
  78. (freq <= ah->ah_capabilities.cap_range.range_2ghz_max))
  79. return true;
  80. } else if (flags & CHANNEL_5GHZ)
  81. if ((freq >= ah->ah_capabilities.cap_range.range_5ghz_min) &&
  82. (freq <= ah->ah_capabilities.cap_range.range_5ghz_max))
  83. return true;
  84. return false;
  85. }
  86. bool ath5k_hw_chan_has_spur_noise(struct ath5k_hw *ah,
  87. struct ieee80211_channel *channel)
  88. {
  89. u8 refclk_freq;
  90. if ((ah->ah_radio == AR5K_RF5112) ||
  91. (ah->ah_radio == AR5K_RF5413) ||
  92. (ah->ah_mac_version == (AR5K_SREV_AR2417 >> 4)))
  93. refclk_freq = 40;
  94. else
  95. refclk_freq = 32;
  96. if ((channel->center_freq % refclk_freq != 0) &&
  97. ((channel->center_freq % refclk_freq < 10) ||
  98. (channel->center_freq % refclk_freq > 22)))
  99. return true;
  100. else
  101. return false;
  102. }
  103. /*
  104. * Used to modify RF Banks before writing them to AR5K_RF_BUFFER
  105. */
  106. static unsigned int ath5k_hw_rfb_op(struct ath5k_hw *ah,
  107. const struct ath5k_rf_reg *rf_regs,
  108. u32 val, u8 reg_id, bool set)
  109. {
  110. const struct ath5k_rf_reg *rfreg = NULL;
  111. u8 offset, bank, num_bits, col, position;
  112. u16 entry;
  113. u32 mask, data, last_bit, bits_shifted, first_bit;
  114. u32 *rfb;
  115. s32 bits_left;
  116. int i;
  117. data = 0;
  118. rfb = ah->ah_rf_banks;
  119. for (i = 0; i < ah->ah_rf_regs_count; i++) {
  120. if (rf_regs[i].index == reg_id) {
  121. rfreg = &rf_regs[i];
  122. break;
  123. }
  124. }
  125. if (rfb == NULL || rfreg == NULL) {
  126. ATH5K_PRINTF("Rf register not found!\n");
  127. /* should not happen */
  128. return 0;
  129. }
  130. bank = rfreg->bank;
  131. num_bits = rfreg->field.len;
  132. first_bit = rfreg->field.pos;
  133. col = rfreg->field.col;
  134. /* first_bit is an offset from bank's
  135. * start. Since we have all banks on
  136. * the same array, we use this offset
  137. * to mark each bank's start */
  138. offset = ah->ah_offset[bank];
  139. /* Boundary check */
  140. if (!(col <= 3 && num_bits <= 32 && first_bit + num_bits <= 319)) {
  141. ATH5K_PRINTF("invalid values at offset %u\n", offset);
  142. return 0;
  143. }
  144. entry = ((first_bit - 1) / 8) + offset;
  145. position = (first_bit - 1) % 8;
  146. if (set)
  147. data = ath5k_hw_bitswap(val, num_bits);
  148. for (bits_shifted = 0, bits_left = num_bits; bits_left > 0;
  149. position = 0, entry++) {
  150. last_bit = (position + bits_left > 8) ? 8 :
  151. position + bits_left;
  152. mask = (((1 << last_bit) - 1) ^ ((1 << position) - 1)) <<
  153. (col * 8);
  154. if (set) {
  155. rfb[entry] &= ~mask;
  156. rfb[entry] |= ((data << position) << (col * 8)) & mask;
  157. data >>= (8 - position);
  158. } else {
  159. data |= (((rfb[entry] & mask) >> (col * 8)) >> position)
  160. << bits_shifted;
  161. bits_shifted += last_bit - position;
  162. }
  163. bits_left -= 8 - position;
  164. }
  165. data = set ? 1 : ath5k_hw_bitswap(data, num_bits);
  166. return data;
  167. }
  168. /**
  169. * ath5k_hw_write_ofdm_timings - set OFDM timings on AR5212
  170. *
  171. * @ah: the &struct ath5k_hw
  172. * @channel: the currently set channel upon reset
  173. *
  174. * Write the delta slope coefficient (used on pilot tracking ?) for OFDM
  175. * operation on the AR5212 upon reset. This is a helper for ath5k_hw_phy_init.
  176. *
  177. * Since delta slope is floating point we split it on its exponent and
  178. * mantissa and provide these values on hw.
  179. *
  180. * For more infos i think this patent is related
  181. * http://www.freepatentsonline.com/7184495.html
  182. */
  183. static inline int ath5k_hw_write_ofdm_timings(struct ath5k_hw *ah,
  184. struct ieee80211_channel *channel)
  185. {
  186. /* Get exponent and mantissa and set it */
  187. u32 coef_scaled, coef_exp, coef_man,
  188. ds_coef_exp, ds_coef_man, clock;
  189. BUG_ON(!(ah->ah_version == AR5K_AR5212) ||
  190. !(channel->hw_value & CHANNEL_OFDM));
  191. /* Get coefficient
  192. * ALGO: coef = (5 * clock / carrier_freq) / 2
  193. * we scale coef by shifting clock value by 24 for
  194. * better precision since we use integers */
  195. switch (ah->ah_bwmode) {
  196. case AR5K_BWMODE_40MHZ:
  197. clock = 40 * 2;
  198. break;
  199. case AR5K_BWMODE_10MHZ:
  200. clock = 40 / 2;
  201. break;
  202. case AR5K_BWMODE_5MHZ:
  203. clock = 40 / 4;
  204. break;
  205. default:
  206. clock = 40;
  207. break;
  208. }
  209. coef_scaled = ((5 * (clock << 24)) / 2) / channel->center_freq;
  210. /* Get exponent
  211. * ALGO: coef_exp = 14 - highest set bit position */
  212. coef_exp = ilog2(coef_scaled);
  213. /* Doesn't make sense if it's zero*/
  214. if (!coef_scaled || !coef_exp)
  215. return -EINVAL;
  216. /* Note: we've shifted coef_scaled by 24 */
  217. coef_exp = 14 - (coef_exp - 24);
  218. /* Get mantissa (significant digits)
  219. * ALGO: coef_mant = floor(coef_scaled* 2^coef_exp+0.5) */
  220. coef_man = coef_scaled +
  221. (1 << (24 - coef_exp - 1));
  222. /* Calculate delta slope coefficient exponent
  223. * and mantissa (remove scaling) and set them on hw */
  224. ds_coef_man = coef_man >> (24 - coef_exp);
  225. ds_coef_exp = coef_exp - 16;
  226. AR5K_REG_WRITE_BITS(ah, AR5K_PHY_TIMING_3,
  227. AR5K_PHY_TIMING_3_DSC_MAN, ds_coef_man);
  228. AR5K_REG_WRITE_BITS(ah, AR5K_PHY_TIMING_3,
  229. AR5K_PHY_TIMING_3_DSC_EXP, ds_coef_exp);
  230. return 0;
  231. }
  232. int ath5k_hw_phy_disable(struct ath5k_hw *ah)
  233. {
  234. /*Just a try M.F.*/
  235. ath5k_hw_reg_write(ah, AR5K_PHY_ACT_DISABLE, AR5K_PHY_ACT);
  236. return 0;
  237. }
  238. /**********************\
  239. * RF Gain optimization *
  240. \**********************/
  241. /*
  242. * This code is used to optimize RF gain on different environments
  243. * (temperature mostly) based on feedback from a power detector.
  244. *
  245. * It's only used on RF5111 and RF5112, later RF chips seem to have
  246. * auto adjustment on hw -notice they have a much smaller BANK 7 and
  247. * no gain optimization ladder-.
  248. *
  249. * For more infos check out this patent doc
  250. * http://www.freepatentsonline.com/7400691.html
  251. *
  252. * This paper describes power drops as seen on the receiver due to
  253. * probe packets
  254. * http://www.cnri.dit.ie/publications/ICT08%20-%20Practical%20Issues
  255. * %20of%20Power%20Control.pdf
  256. *
  257. * And this is the MadWiFi bug entry related to the above
  258. * http://madwifi-project.org/ticket/1659
  259. * with various measurements and diagrams
  260. *
  261. * TODO: Deal with power drops due to probes by setting an apropriate
  262. * tx power on the probe packets ! Make this part of the calibration process.
  263. */
  264. /* Initialize ah_gain durring attach */
  265. int ath5k_hw_rfgain_opt_init(struct ath5k_hw *ah)
  266. {
  267. /* Initialize the gain optimization values */
  268. switch (ah->ah_radio) {
  269. case AR5K_RF5111:
  270. ah->ah_gain.g_step_idx = rfgain_opt_5111.go_default;
  271. ah->ah_gain.g_low = 20;
  272. ah->ah_gain.g_high = 35;
  273. ah->ah_gain.g_state = AR5K_RFGAIN_ACTIVE;
  274. break;
  275. case AR5K_RF5112:
  276. ah->ah_gain.g_step_idx = rfgain_opt_5112.go_default;
  277. ah->ah_gain.g_low = 20;
  278. ah->ah_gain.g_high = 85;
  279. ah->ah_gain.g_state = AR5K_RFGAIN_ACTIVE;
  280. break;
  281. default:
  282. return -EINVAL;
  283. }
  284. return 0;
  285. }
  286. /* Schedule a gain probe check on the next transmited packet.
  287. * That means our next packet is going to be sent with lower
  288. * tx power and a Peak to Average Power Detector (PAPD) will try
  289. * to measure the gain.
  290. *
  291. * XXX: How about forcing a tx packet (bypassing PCU arbitrator etc)
  292. * just after we enable the probe so that we don't mess with
  293. * standard traffic ? Maybe it's time to use sw interrupts and
  294. * a probe tasklet !!!
  295. */
  296. static void ath5k_hw_request_rfgain_probe(struct ath5k_hw *ah)
  297. {
  298. /* Skip if gain calibration is inactive or
  299. * we already handle a probe request */
  300. if (ah->ah_gain.g_state != AR5K_RFGAIN_ACTIVE)
  301. return;
  302. /* Send the packet with 2dB below max power as
  303. * patent doc suggest */
  304. ath5k_hw_reg_write(ah, AR5K_REG_SM(ah->ah_txpower.txp_ofdm - 4,
  305. AR5K_PHY_PAPD_PROBE_TXPOWER) |
  306. AR5K_PHY_PAPD_PROBE_TX_NEXT, AR5K_PHY_PAPD_PROBE);
  307. ah->ah_gain.g_state = AR5K_RFGAIN_READ_REQUESTED;
  308. }
  309. /* Calculate gain_F measurement correction
  310. * based on the current step for RF5112 rev. 2 */
  311. static u32 ath5k_hw_rf_gainf_corr(struct ath5k_hw *ah)
  312. {
  313. u32 mix, step;
  314. u32 *rf;
  315. const struct ath5k_gain_opt *go;
  316. const struct ath5k_gain_opt_step *g_step;
  317. const struct ath5k_rf_reg *rf_regs;
  318. /* Only RF5112 Rev. 2 supports it */
  319. if ((ah->ah_radio != AR5K_RF5112) ||
  320. (ah->ah_radio_5ghz_revision <= AR5K_SREV_RAD_5112A))
  321. return 0;
  322. go = &rfgain_opt_5112;
  323. rf_regs = rf_regs_5112a;
  324. ah->ah_rf_regs_count = ARRAY_SIZE(rf_regs_5112a);
  325. g_step = &go->go_step[ah->ah_gain.g_step_idx];
  326. if (ah->ah_rf_banks == NULL)
  327. return 0;
  328. rf = ah->ah_rf_banks;
  329. ah->ah_gain.g_f_corr = 0;
  330. /* No VGA (Variable Gain Amplifier) override, skip */
  331. if (ath5k_hw_rfb_op(ah, rf_regs, 0, AR5K_RF_MIXVGA_OVR, false) != 1)
  332. return 0;
  333. /* Mix gain stepping */
  334. step = ath5k_hw_rfb_op(ah, rf_regs, 0, AR5K_RF_MIXGAIN_STEP, false);
  335. /* Mix gain override */
  336. mix = g_step->gos_param[0];
  337. switch (mix) {
  338. case 3:
  339. ah->ah_gain.g_f_corr = step * 2;
  340. break;
  341. case 2:
  342. ah->ah_gain.g_f_corr = (step - 5) * 2;
  343. break;
  344. case 1:
  345. ah->ah_gain.g_f_corr = step;
  346. break;
  347. default:
  348. ah->ah_gain.g_f_corr = 0;
  349. break;
  350. }
  351. return ah->ah_gain.g_f_corr;
  352. }
  353. /* Check if current gain_F measurement is in the range of our
  354. * power detector windows. If we get a measurement outside range
  355. * we know it's not accurate (detectors can't measure anything outside
  356. * their detection window) so we must ignore it */
  357. static bool ath5k_hw_rf_check_gainf_readback(struct ath5k_hw *ah)
  358. {
  359. const struct ath5k_rf_reg *rf_regs;
  360. u32 step, mix_ovr, level[4];
  361. u32 *rf;
  362. if (ah->ah_rf_banks == NULL)
  363. return false;
  364. rf = ah->ah_rf_banks;
  365. if (ah->ah_radio == AR5K_RF5111) {
  366. rf_regs = rf_regs_5111;
  367. ah->ah_rf_regs_count = ARRAY_SIZE(rf_regs_5111);
  368. step = ath5k_hw_rfb_op(ah, rf_regs, 0, AR5K_RF_RFGAIN_STEP,
  369. false);
  370. level[0] = 0;
  371. level[1] = (step == 63) ? 50 : step + 4;
  372. level[2] = (step != 63) ? 64 : level[0];
  373. level[3] = level[2] + 50 ;
  374. ah->ah_gain.g_high = level[3] -
  375. (step == 63 ? AR5K_GAIN_DYN_ADJUST_HI_MARGIN : -5);
  376. ah->ah_gain.g_low = level[0] +
  377. (step == 63 ? AR5K_GAIN_DYN_ADJUST_LO_MARGIN : 0);
  378. } else {
  379. rf_regs = rf_regs_5112;
  380. ah->ah_rf_regs_count = ARRAY_SIZE(rf_regs_5112);
  381. mix_ovr = ath5k_hw_rfb_op(ah, rf_regs, 0, AR5K_RF_MIXVGA_OVR,
  382. false);
  383. level[0] = level[2] = 0;
  384. if (mix_ovr == 1) {
  385. level[1] = level[3] = 83;
  386. } else {
  387. level[1] = level[3] = 107;
  388. ah->ah_gain.g_high = 55;
  389. }
  390. }
  391. return (ah->ah_gain.g_current >= level[0] &&
  392. ah->ah_gain.g_current <= level[1]) ||
  393. (ah->ah_gain.g_current >= level[2] &&
  394. ah->ah_gain.g_current <= level[3]);
  395. }
  396. /* Perform gain_F adjustment by choosing the right set
  397. * of parameters from RF gain optimization ladder */
  398. static s8 ath5k_hw_rf_gainf_adjust(struct ath5k_hw *ah)
  399. {
  400. const struct ath5k_gain_opt *go;
  401. const struct ath5k_gain_opt_step *g_step;
  402. int ret = 0;
  403. switch (ah->ah_radio) {
  404. case AR5K_RF5111:
  405. go = &rfgain_opt_5111;
  406. break;
  407. case AR5K_RF5112:
  408. go = &rfgain_opt_5112;
  409. break;
  410. default:
  411. return 0;
  412. }
  413. g_step = &go->go_step[ah->ah_gain.g_step_idx];
  414. if (ah->ah_gain.g_current >= ah->ah_gain.g_high) {
  415. /* Reached maximum */
  416. if (ah->ah_gain.g_step_idx == 0)
  417. return -1;
  418. for (ah->ah_gain.g_target = ah->ah_gain.g_current;
  419. ah->ah_gain.g_target >= ah->ah_gain.g_high &&
  420. ah->ah_gain.g_step_idx > 0;
  421. g_step = &go->go_step[ah->ah_gain.g_step_idx])
  422. ah->ah_gain.g_target -= 2 *
  423. (go->go_step[--(ah->ah_gain.g_step_idx)].gos_gain -
  424. g_step->gos_gain);
  425. ret = 1;
  426. goto done;
  427. }
  428. if (ah->ah_gain.g_current <= ah->ah_gain.g_low) {
  429. /* Reached minimum */
  430. if (ah->ah_gain.g_step_idx == (go->go_steps_count - 1))
  431. return -2;
  432. for (ah->ah_gain.g_target = ah->ah_gain.g_current;
  433. ah->ah_gain.g_target <= ah->ah_gain.g_low &&
  434. ah->ah_gain.g_step_idx < go->go_steps_count-1;
  435. g_step = &go->go_step[ah->ah_gain.g_step_idx])
  436. ah->ah_gain.g_target -= 2 *
  437. (go->go_step[++ah->ah_gain.g_step_idx].gos_gain -
  438. g_step->gos_gain);
  439. ret = 2;
  440. goto done;
  441. }
  442. done:
  443. ATH5K_DBG(ah->ah_sc, ATH5K_DEBUG_CALIBRATE,
  444. "ret %d, gain step %u, current gain %u, target gain %u\n",
  445. ret, ah->ah_gain.g_step_idx, ah->ah_gain.g_current,
  446. ah->ah_gain.g_target);
  447. return ret;
  448. }
  449. /* Main callback for thermal RF gain calibration engine
  450. * Check for a new gain reading and schedule an adjustment
  451. * if needed.
  452. *
  453. * TODO: Use sw interrupt to schedule reset if gain_F needs
  454. * adjustment */
  455. enum ath5k_rfgain ath5k_hw_gainf_calibrate(struct ath5k_hw *ah)
  456. {
  457. u32 data, type;
  458. struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
  459. if (ah->ah_rf_banks == NULL ||
  460. ah->ah_gain.g_state == AR5K_RFGAIN_INACTIVE)
  461. return AR5K_RFGAIN_INACTIVE;
  462. /* No check requested, either engine is inactive
  463. * or an adjustment is already requested */
  464. if (ah->ah_gain.g_state != AR5K_RFGAIN_READ_REQUESTED)
  465. goto done;
  466. /* Read the PAPD (Peak to Average Power Detector)
  467. * register */
  468. data = ath5k_hw_reg_read(ah, AR5K_PHY_PAPD_PROBE);
  469. /* No probe is scheduled, read gain_F measurement */
  470. if (!(data & AR5K_PHY_PAPD_PROBE_TX_NEXT)) {
  471. ah->ah_gain.g_current = data >> AR5K_PHY_PAPD_PROBE_GAINF_S;
  472. type = AR5K_REG_MS(data, AR5K_PHY_PAPD_PROBE_TYPE);
  473. /* If tx packet is CCK correct the gain_F measurement
  474. * by cck ofdm gain delta */
  475. if (type == AR5K_PHY_PAPD_PROBE_TYPE_CCK) {
  476. if (ah->ah_radio_5ghz_revision >= AR5K_SREV_RAD_5112A)
  477. ah->ah_gain.g_current +=
  478. ee->ee_cck_ofdm_gain_delta;
  479. else
  480. ah->ah_gain.g_current +=
  481. AR5K_GAIN_CCK_PROBE_CORR;
  482. }
  483. /* Further correct gain_F measurement for
  484. * RF5112A radios */
  485. if (ah->ah_radio_5ghz_revision >= AR5K_SREV_RAD_5112A) {
  486. ath5k_hw_rf_gainf_corr(ah);
  487. ah->ah_gain.g_current =
  488. ah->ah_gain.g_current >= ah->ah_gain.g_f_corr ?
  489. (ah->ah_gain.g_current-ah->ah_gain.g_f_corr) :
  490. 0;
  491. }
  492. /* Check if measurement is ok and if we need
  493. * to adjust gain, schedule a gain adjustment,
  494. * else switch back to the acive state */
  495. if (ath5k_hw_rf_check_gainf_readback(ah) &&
  496. AR5K_GAIN_CHECK_ADJUST(&ah->ah_gain) &&
  497. ath5k_hw_rf_gainf_adjust(ah)) {
  498. ah->ah_gain.g_state = AR5K_RFGAIN_NEED_CHANGE;
  499. } else {
  500. ah->ah_gain.g_state = AR5K_RFGAIN_ACTIVE;
  501. }
  502. }
  503. done:
  504. return ah->ah_gain.g_state;
  505. }
  506. /* Write initial RF gain table to set the RF sensitivity
  507. * this one works on all RF chips and has nothing to do
  508. * with gain_F calibration */
  509. static int ath5k_hw_rfgain_init(struct ath5k_hw *ah, unsigned int freq)
  510. {
  511. const struct ath5k_ini_rfgain *ath5k_rfg;
  512. unsigned int i, size;
  513. switch (ah->ah_radio) {
  514. case AR5K_RF5111:
  515. ath5k_rfg = rfgain_5111;
  516. size = ARRAY_SIZE(rfgain_5111);
  517. break;
  518. case AR5K_RF5112:
  519. ath5k_rfg = rfgain_5112;
  520. size = ARRAY_SIZE(rfgain_5112);
  521. break;
  522. case AR5K_RF2413:
  523. ath5k_rfg = rfgain_2413;
  524. size = ARRAY_SIZE(rfgain_2413);
  525. break;
  526. case AR5K_RF2316:
  527. ath5k_rfg = rfgain_2316;
  528. size = ARRAY_SIZE(rfgain_2316);
  529. break;
  530. case AR5K_RF5413:
  531. ath5k_rfg = rfgain_5413;
  532. size = ARRAY_SIZE(rfgain_5413);
  533. break;
  534. case AR5K_RF2317:
  535. case AR5K_RF2425:
  536. ath5k_rfg = rfgain_2425;
  537. size = ARRAY_SIZE(rfgain_2425);
  538. break;
  539. default:
  540. return -EINVAL;
  541. }
  542. switch (freq) {
  543. case AR5K_INI_RFGAIN_2GHZ:
  544. case AR5K_INI_RFGAIN_5GHZ:
  545. break;
  546. default:
  547. return -EINVAL;
  548. }
  549. for (i = 0; i < size; i++) {
  550. AR5K_REG_WAIT(i);
  551. ath5k_hw_reg_write(ah, ath5k_rfg[i].rfg_value[freq],
  552. (u32)ath5k_rfg[i].rfg_register);
  553. }
  554. return 0;
  555. }
  556. /********************\
  557. * RF Registers setup *
  558. \********************/
  559. /*
  560. * Setup RF registers by writing RF buffer on hw
  561. */
  562. static int ath5k_hw_rfregs_init(struct ath5k_hw *ah,
  563. struct ieee80211_channel *channel, unsigned int mode)
  564. {
  565. const struct ath5k_rf_reg *rf_regs;
  566. const struct ath5k_ini_rfbuffer *ini_rfb;
  567. const struct ath5k_gain_opt *go = NULL;
  568. const struct ath5k_gain_opt_step *g_step;
  569. struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
  570. u8 ee_mode = 0;
  571. u32 *rfb;
  572. int i, obdb = -1, bank = -1;
  573. switch (ah->ah_radio) {
  574. case AR5K_RF5111:
  575. rf_regs = rf_regs_5111;
  576. ah->ah_rf_regs_count = ARRAY_SIZE(rf_regs_5111);
  577. ini_rfb = rfb_5111;
  578. ah->ah_rf_banks_size = ARRAY_SIZE(rfb_5111);
  579. go = &rfgain_opt_5111;
  580. break;
  581. case AR5K_RF5112:
  582. if (ah->ah_radio_5ghz_revision >= AR5K_SREV_RAD_5112A) {
  583. rf_regs = rf_regs_5112a;
  584. ah->ah_rf_regs_count = ARRAY_SIZE(rf_regs_5112a);
  585. ini_rfb = rfb_5112a;
  586. ah->ah_rf_banks_size = ARRAY_SIZE(rfb_5112a);
  587. } else {
  588. rf_regs = rf_regs_5112;
  589. ah->ah_rf_regs_count = ARRAY_SIZE(rf_regs_5112);
  590. ini_rfb = rfb_5112;
  591. ah->ah_rf_banks_size = ARRAY_SIZE(rfb_5112);
  592. }
  593. go = &rfgain_opt_5112;
  594. break;
  595. case AR5K_RF2413:
  596. rf_regs = rf_regs_2413;
  597. ah->ah_rf_regs_count = ARRAY_SIZE(rf_regs_2413);
  598. ini_rfb = rfb_2413;
  599. ah->ah_rf_banks_size = ARRAY_SIZE(rfb_2413);
  600. break;
  601. case AR5K_RF2316:
  602. rf_regs = rf_regs_2316;
  603. ah->ah_rf_regs_count = ARRAY_SIZE(rf_regs_2316);
  604. ini_rfb = rfb_2316;
  605. ah->ah_rf_banks_size = ARRAY_SIZE(rfb_2316);
  606. break;
  607. case AR5K_RF5413:
  608. rf_regs = rf_regs_5413;
  609. ah->ah_rf_regs_count = ARRAY_SIZE(rf_regs_5413);
  610. ini_rfb = rfb_5413;
  611. ah->ah_rf_banks_size = ARRAY_SIZE(rfb_5413);
  612. break;
  613. case AR5K_RF2317:
  614. rf_regs = rf_regs_2425;
  615. ah->ah_rf_regs_count = ARRAY_SIZE(rf_regs_2425);
  616. ini_rfb = rfb_2317;
  617. ah->ah_rf_banks_size = ARRAY_SIZE(rfb_2317);
  618. break;
  619. case AR5K_RF2425:
  620. rf_regs = rf_regs_2425;
  621. ah->ah_rf_regs_count = ARRAY_SIZE(rf_regs_2425);
  622. if (ah->ah_mac_srev < AR5K_SREV_AR2417) {
  623. ini_rfb = rfb_2425;
  624. ah->ah_rf_banks_size = ARRAY_SIZE(rfb_2425);
  625. } else {
  626. ini_rfb = rfb_2417;
  627. ah->ah_rf_banks_size = ARRAY_SIZE(rfb_2417);
  628. }
  629. break;
  630. default:
  631. return -EINVAL;
  632. }
  633. /* If it's the first time we set RF buffer, allocate
  634. * ah->ah_rf_banks based on ah->ah_rf_banks_size
  635. * we set above */
  636. if (ah->ah_rf_banks == NULL) {
  637. ah->ah_rf_banks = kmalloc(sizeof(u32) * ah->ah_rf_banks_size,
  638. GFP_KERNEL);
  639. if (ah->ah_rf_banks == NULL) {
  640. ATH5K_ERR(ah->ah_sc, "out of memory\n");
  641. return -ENOMEM;
  642. }
  643. }
  644. /* Copy values to modify them */
  645. rfb = ah->ah_rf_banks;
  646. for (i = 0; i < ah->ah_rf_banks_size; i++) {
  647. if (ini_rfb[i].rfb_bank >= AR5K_MAX_RF_BANKS) {
  648. ATH5K_ERR(ah->ah_sc, "invalid bank\n");
  649. return -EINVAL;
  650. }
  651. /* Bank changed, write down the offset */
  652. if (bank != ini_rfb[i].rfb_bank) {
  653. bank = ini_rfb[i].rfb_bank;
  654. ah->ah_offset[bank] = i;
  655. }
  656. rfb[i] = ini_rfb[i].rfb_mode_data[mode];
  657. }
  658. /* Set Output and Driver bias current (OB/DB) */
  659. if (channel->hw_value & CHANNEL_2GHZ) {
  660. if (channel->hw_value & CHANNEL_CCK)
  661. ee_mode = AR5K_EEPROM_MODE_11B;
  662. else
  663. ee_mode = AR5K_EEPROM_MODE_11G;
  664. /* For RF511X/RF211X combination we
  665. * use b_OB and b_DB parameters stored
  666. * in eeprom on ee->ee_ob[ee_mode][0]
  667. *
  668. * For all other chips we use OB/DB for 2Ghz
  669. * stored in the b/g modal section just like
  670. * 802.11a on ee->ee_ob[ee_mode][1] */
  671. if ((ah->ah_radio == AR5K_RF5111) ||
  672. (ah->ah_radio == AR5K_RF5112))
  673. obdb = 0;
  674. else
  675. obdb = 1;
  676. ath5k_hw_rfb_op(ah, rf_regs, ee->ee_ob[ee_mode][obdb],
  677. AR5K_RF_OB_2GHZ, true);
  678. ath5k_hw_rfb_op(ah, rf_regs, ee->ee_db[ee_mode][obdb],
  679. AR5K_RF_DB_2GHZ, true);
  680. /* RF5111 always needs OB/DB for 5GHz, even if we use 2GHz */
  681. } else if ((channel->hw_value & CHANNEL_5GHZ) ||
  682. (ah->ah_radio == AR5K_RF5111)) {
  683. /* For 11a, Turbo and XR we need to choose
  684. * OB/DB based on frequency range */
  685. ee_mode = AR5K_EEPROM_MODE_11A;
  686. obdb = channel->center_freq >= 5725 ? 3 :
  687. (channel->center_freq >= 5500 ? 2 :
  688. (channel->center_freq >= 5260 ? 1 :
  689. (channel->center_freq > 4000 ? 0 : -1)));
  690. if (obdb < 0)
  691. return -EINVAL;
  692. ath5k_hw_rfb_op(ah, rf_regs, ee->ee_ob[ee_mode][obdb],
  693. AR5K_RF_OB_5GHZ, true);
  694. ath5k_hw_rfb_op(ah, rf_regs, ee->ee_db[ee_mode][obdb],
  695. AR5K_RF_DB_5GHZ, true);
  696. }
  697. g_step = &go->go_step[ah->ah_gain.g_step_idx];
  698. /* Set turbo mode (N/A on RF5413) */
  699. if ((ah->ah_bwmode == AR5K_BWMODE_40MHZ) &&
  700. (ah->ah_radio != AR5K_RF5413))
  701. ath5k_hw_rfb_op(ah, rf_regs, 1, AR5K_RF_TURBO, false);
  702. /* Bank Modifications (chip-specific) */
  703. if (ah->ah_radio == AR5K_RF5111) {
  704. /* Set gain_F settings according to current step */
  705. if (channel->hw_value & CHANNEL_OFDM) {
  706. AR5K_REG_WRITE_BITS(ah, AR5K_PHY_FRAME_CTL,
  707. AR5K_PHY_FRAME_CTL_TX_CLIP,
  708. g_step->gos_param[0]);
  709. ath5k_hw_rfb_op(ah, rf_regs, g_step->gos_param[1],
  710. AR5K_RF_PWD_90, true);
  711. ath5k_hw_rfb_op(ah, rf_regs, g_step->gos_param[2],
  712. AR5K_RF_PWD_84, true);
  713. ath5k_hw_rfb_op(ah, rf_regs, g_step->gos_param[3],
  714. AR5K_RF_RFGAIN_SEL, true);
  715. /* We programmed gain_F parameters, switch back
  716. * to active state */
  717. ah->ah_gain.g_state = AR5K_RFGAIN_ACTIVE;
  718. }
  719. /* Bank 6/7 setup */
  720. ath5k_hw_rfb_op(ah, rf_regs, !ee->ee_xpd[ee_mode],
  721. AR5K_RF_PWD_XPD, true);
  722. ath5k_hw_rfb_op(ah, rf_regs, ee->ee_x_gain[ee_mode],
  723. AR5K_RF_XPD_GAIN, true);
  724. ath5k_hw_rfb_op(ah, rf_regs, ee->ee_i_gain[ee_mode],
  725. AR5K_RF_GAIN_I, true);
  726. ath5k_hw_rfb_op(ah, rf_regs, ee->ee_xpd[ee_mode],
  727. AR5K_RF_PLO_SEL, true);
  728. /* Tweak power detectors for half/quarter rate support */
  729. if (ah->ah_bwmode == AR5K_BWMODE_5MHZ ||
  730. ah->ah_bwmode == AR5K_BWMODE_10MHZ) {
  731. u8 wait_i;
  732. ath5k_hw_rfb_op(ah, rf_regs, 0x1f,
  733. AR5K_RF_WAIT_S, true);
  734. wait_i = (ah->ah_bwmode == AR5K_BWMODE_5MHZ) ?
  735. 0x1f : 0x10;
  736. ath5k_hw_rfb_op(ah, rf_regs, wait_i,
  737. AR5K_RF_WAIT_I, true);
  738. ath5k_hw_rfb_op(ah, rf_regs, 3,
  739. AR5K_RF_MAX_TIME, true);
  740. }
  741. }
  742. if (ah->ah_radio == AR5K_RF5112) {
  743. /* Set gain_F settings according to current step */
  744. if (channel->hw_value & CHANNEL_OFDM) {
  745. ath5k_hw_rfb_op(ah, rf_regs, g_step->gos_param[0],
  746. AR5K_RF_MIXGAIN_OVR, true);
  747. ath5k_hw_rfb_op(ah, rf_regs, g_step->gos_param[1],
  748. AR5K_RF_PWD_138, true);
  749. ath5k_hw_rfb_op(ah, rf_regs, g_step->gos_param[2],
  750. AR5K_RF_PWD_137, true);
  751. ath5k_hw_rfb_op(ah, rf_regs, g_step->gos_param[3],
  752. AR5K_RF_PWD_136, true);
  753. ath5k_hw_rfb_op(ah, rf_regs, g_step->gos_param[4],
  754. AR5K_RF_PWD_132, true);
  755. ath5k_hw_rfb_op(ah, rf_regs, g_step->gos_param[5],
  756. AR5K_RF_PWD_131, true);
  757. ath5k_hw_rfb_op(ah, rf_regs, g_step->gos_param[6],
  758. AR5K_RF_PWD_130, true);
  759. /* We programmed gain_F parameters, switch back
  760. * to active state */
  761. ah->ah_gain.g_state = AR5K_RFGAIN_ACTIVE;
  762. }
  763. /* Bank 6/7 setup */
  764. ath5k_hw_rfb_op(ah, rf_regs, ee->ee_xpd[ee_mode],
  765. AR5K_RF_XPD_SEL, true);
  766. if (ah->ah_radio_5ghz_revision < AR5K_SREV_RAD_5112A) {
  767. /* Rev. 1 supports only one xpd */
  768. ath5k_hw_rfb_op(ah, rf_regs,
  769. ee->ee_x_gain[ee_mode],
  770. AR5K_RF_XPD_GAIN, true);
  771. } else {
  772. u8 *pdg_curve_to_idx = ee->ee_pdc_to_idx[ee_mode];
  773. if (ee->ee_pd_gains[ee_mode] > 1) {
  774. ath5k_hw_rfb_op(ah, rf_regs,
  775. pdg_curve_to_idx[0],
  776. AR5K_RF_PD_GAIN_LO, true);
  777. ath5k_hw_rfb_op(ah, rf_regs,
  778. pdg_curve_to_idx[1],
  779. AR5K_RF_PD_GAIN_HI, true);
  780. } else {
  781. ath5k_hw_rfb_op(ah, rf_regs,
  782. pdg_curve_to_idx[0],
  783. AR5K_RF_PD_GAIN_LO, true);
  784. ath5k_hw_rfb_op(ah, rf_regs,
  785. pdg_curve_to_idx[0],
  786. AR5K_RF_PD_GAIN_HI, true);
  787. }
  788. /* Lower synth voltage on Rev 2 */
  789. ath5k_hw_rfb_op(ah, rf_regs, 2,
  790. AR5K_RF_HIGH_VC_CP, true);
  791. ath5k_hw_rfb_op(ah, rf_regs, 2,
  792. AR5K_RF_MID_VC_CP, true);
  793. ath5k_hw_rfb_op(ah, rf_regs, 2,
  794. AR5K_RF_LOW_VC_CP, true);
  795. ath5k_hw_rfb_op(ah, rf_regs, 2,
  796. AR5K_RF_PUSH_UP, true);
  797. /* Decrease power consumption on 5213+ BaseBand */
  798. if (ah->ah_phy_revision >= AR5K_SREV_PHY_5212A) {
  799. ath5k_hw_rfb_op(ah, rf_regs, 1,
  800. AR5K_RF_PAD2GND, true);
  801. ath5k_hw_rfb_op(ah, rf_regs, 1,
  802. AR5K_RF_XB2_LVL, true);
  803. ath5k_hw_rfb_op(ah, rf_regs, 1,
  804. AR5K_RF_XB5_LVL, true);
  805. ath5k_hw_rfb_op(ah, rf_regs, 1,
  806. AR5K_RF_PWD_167, true);
  807. ath5k_hw_rfb_op(ah, rf_regs, 1,
  808. AR5K_RF_PWD_166, true);
  809. }
  810. }
  811. ath5k_hw_rfb_op(ah, rf_regs, ee->ee_i_gain[ee_mode],
  812. AR5K_RF_GAIN_I, true);
  813. /* Tweak power detector for half/quarter rates */
  814. if (ah->ah_bwmode == AR5K_BWMODE_5MHZ ||
  815. ah->ah_bwmode == AR5K_BWMODE_10MHZ) {
  816. u8 pd_delay;
  817. pd_delay = (ah->ah_bwmode == AR5K_BWMODE_5MHZ) ?
  818. 0xf : 0x8;
  819. ath5k_hw_rfb_op(ah, rf_regs, pd_delay,
  820. AR5K_RF_PD_PERIOD_A, true);
  821. ath5k_hw_rfb_op(ah, rf_regs, 0xf,
  822. AR5K_RF_PD_DELAY_A, true);
  823. }
  824. }
  825. if (ah->ah_radio == AR5K_RF5413 &&
  826. channel->hw_value & CHANNEL_2GHZ) {
  827. ath5k_hw_rfb_op(ah, rf_regs, 1, AR5K_RF_DERBY_CHAN_SEL_MODE,
  828. true);
  829. /* Set optimum value for early revisions (on pci-e chips) */
  830. if (ah->ah_mac_srev >= AR5K_SREV_AR5424 &&
  831. ah->ah_mac_srev < AR5K_SREV_AR5413)
  832. ath5k_hw_rfb_op(ah, rf_regs, ath5k_hw_bitswap(6, 3),
  833. AR5K_RF_PWD_ICLOBUF_2G, true);
  834. }
  835. /* Write RF banks on hw */
  836. for (i = 0; i < ah->ah_rf_banks_size; i++) {
  837. AR5K_REG_WAIT(i);
  838. ath5k_hw_reg_write(ah, rfb[i], ini_rfb[i].rfb_ctrl_register);
  839. }
  840. return 0;
  841. }
  842. /**************************\
  843. PHY/RF channel functions
  844. \**************************/
  845. /*
  846. * Convertion needed for RF5110
  847. */
  848. static u32 ath5k_hw_rf5110_chan2athchan(struct ieee80211_channel *channel)
  849. {
  850. u32 athchan;
  851. /*
  852. * Convert IEEE channel/MHz to an internal channel value used
  853. * by the AR5210 chipset. This has not been verified with
  854. * newer chipsets like the AR5212A who have a completely
  855. * different RF/PHY part.
  856. */
  857. athchan = (ath5k_hw_bitswap(
  858. (ieee80211_frequency_to_channel(
  859. channel->center_freq) - 24) / 2, 5)
  860. << 1) | (1 << 6) | 0x1;
  861. return athchan;
  862. }
  863. /*
  864. * Set channel on RF5110
  865. */
  866. static int ath5k_hw_rf5110_channel(struct ath5k_hw *ah,
  867. struct ieee80211_channel *channel)
  868. {
  869. u32 data;
  870. /*
  871. * Set the channel and wait
  872. */
  873. data = ath5k_hw_rf5110_chan2athchan(channel);
  874. ath5k_hw_reg_write(ah, data, AR5K_RF_BUFFER);
  875. ath5k_hw_reg_write(ah, 0, AR5K_RF_BUFFER_CONTROL_0);
  876. mdelay(1);
  877. return 0;
  878. }
  879. /*
  880. * Convertion needed for 5111
  881. */
  882. static int ath5k_hw_rf5111_chan2athchan(unsigned int ieee,
  883. struct ath5k_athchan_2ghz *athchan)
  884. {
  885. int channel;
  886. /* Cast this value to catch negative channel numbers (>= -19) */
  887. channel = (int)ieee;
  888. /*
  889. * Map 2GHz IEEE channel to 5GHz Atheros channel
  890. */
  891. if (channel <= 13) {
  892. athchan->a2_athchan = 115 + channel;
  893. athchan->a2_flags = 0x46;
  894. } else if (channel == 14) {
  895. athchan->a2_athchan = 124;
  896. athchan->a2_flags = 0x44;
  897. } else if (channel >= 15 && channel <= 26) {
  898. athchan->a2_athchan = ((channel - 14) * 4) + 132;
  899. athchan->a2_flags = 0x46;
  900. } else
  901. return -EINVAL;
  902. return 0;
  903. }
  904. /*
  905. * Set channel on 5111
  906. */
  907. static int ath5k_hw_rf5111_channel(struct ath5k_hw *ah,
  908. struct ieee80211_channel *channel)
  909. {
  910. struct ath5k_athchan_2ghz ath5k_channel_2ghz;
  911. unsigned int ath5k_channel =
  912. ieee80211_frequency_to_channel(channel->center_freq);
  913. u32 data0, data1, clock;
  914. int ret;
  915. /*
  916. * Set the channel on the RF5111 radio
  917. */
  918. data0 = data1 = 0;
  919. if (channel->hw_value & CHANNEL_2GHZ) {
  920. /* Map 2GHz channel to 5GHz Atheros channel ID */
  921. ret = ath5k_hw_rf5111_chan2athchan(
  922. ieee80211_frequency_to_channel(channel->center_freq),
  923. &ath5k_channel_2ghz);
  924. if (ret)
  925. return ret;
  926. ath5k_channel = ath5k_channel_2ghz.a2_athchan;
  927. data0 = ((ath5k_hw_bitswap(ath5k_channel_2ghz.a2_flags, 8) & 0xff)
  928. << 5) | (1 << 4);
  929. }
  930. if (ath5k_channel < 145 || !(ath5k_channel & 1)) {
  931. clock = 1;
  932. data1 = ((ath5k_hw_bitswap(ath5k_channel - 24, 8) & 0xff) << 2) |
  933. (clock << 1) | (1 << 10) | 1;
  934. } else {
  935. clock = 0;
  936. data1 = ((ath5k_hw_bitswap((ath5k_channel - 24) / 2, 8) & 0xff)
  937. << 2) | (clock << 1) | (1 << 10) | 1;
  938. }
  939. ath5k_hw_reg_write(ah, (data1 & 0xff) | ((data0 & 0xff) << 8),
  940. AR5K_RF_BUFFER);
  941. ath5k_hw_reg_write(ah, ((data1 >> 8) & 0xff) | (data0 & 0xff00),
  942. AR5K_RF_BUFFER_CONTROL_3);
  943. return 0;
  944. }
  945. /*
  946. * Set channel on 5112 and newer
  947. */
  948. static int ath5k_hw_rf5112_channel(struct ath5k_hw *ah,
  949. struct ieee80211_channel *channel)
  950. {
  951. u32 data, data0, data1, data2;
  952. u16 c;
  953. data = data0 = data1 = data2 = 0;
  954. c = channel->center_freq;
  955. if (c < 4800) {
  956. if (!((c - 2224) % 5)) {
  957. data0 = ((2 * (c - 704)) - 3040) / 10;
  958. data1 = 1;
  959. } else if (!((c - 2192) % 5)) {
  960. data0 = ((2 * (c - 672)) - 3040) / 10;
  961. data1 = 0;
  962. } else
  963. return -EINVAL;
  964. data0 = ath5k_hw_bitswap((data0 << 2) & 0xff, 8);
  965. } else if ((c % 5) != 2 || c > 5435) {
  966. if (!(c % 20) && c >= 5120) {
  967. data0 = ath5k_hw_bitswap(((c - 4800) / 20 << 2), 8);
  968. data2 = ath5k_hw_bitswap(3, 2);
  969. } else if (!(c % 10)) {
  970. data0 = ath5k_hw_bitswap(((c - 4800) / 10 << 1), 8);
  971. data2 = ath5k_hw_bitswap(2, 2);
  972. } else if (!(c % 5)) {
  973. data0 = ath5k_hw_bitswap((c - 4800) / 5, 8);
  974. data2 = ath5k_hw_bitswap(1, 2);
  975. } else
  976. return -EINVAL;
  977. } else {
  978. data0 = ath5k_hw_bitswap((10 * (c - 2 - 4800)) / 25 + 1, 8);
  979. data2 = ath5k_hw_bitswap(0, 2);
  980. }
  981. data = (data0 << 4) | (data1 << 1) | (data2 << 2) | 0x1001;
  982. ath5k_hw_reg_write(ah, data & 0xff, AR5K_RF_BUFFER);
  983. ath5k_hw_reg_write(ah, (data >> 8) & 0x7f, AR5K_RF_BUFFER_CONTROL_5);
  984. return 0;
  985. }
  986. /*
  987. * Set the channel on the RF2425
  988. */
  989. static int ath5k_hw_rf2425_channel(struct ath5k_hw *ah,
  990. struct ieee80211_channel *channel)
  991. {
  992. u32 data, data0, data2;
  993. u16 c;
  994. data = data0 = data2 = 0;
  995. c = channel->center_freq;
  996. if (c < 4800) {
  997. data0 = ath5k_hw_bitswap((c - 2272), 8);
  998. data2 = 0;
  999. /* ? 5GHz ? */
  1000. } else if ((c % 5) != 2 || c > 5435) {
  1001. if (!(c % 20) && c < 5120)
  1002. data0 = ath5k_hw_bitswap(((c - 4800) / 20 << 2), 8);
  1003. else if (!(c % 10))
  1004. data0 = ath5k_hw_bitswap(((c - 4800) / 10 << 1), 8);
  1005. else if (!(c % 5))
  1006. data0 = ath5k_hw_bitswap((c - 4800) / 5, 8);
  1007. else
  1008. return -EINVAL;
  1009. data2 = ath5k_hw_bitswap(1, 2);
  1010. } else {
  1011. data0 = ath5k_hw_bitswap((10 * (c - 2 - 4800)) / 25 + 1, 8);
  1012. data2 = ath5k_hw_bitswap(0, 2);
  1013. }
  1014. data = (data0 << 4) | data2 << 2 | 0x1001;
  1015. ath5k_hw_reg_write(ah, data & 0xff, AR5K_RF_BUFFER);
  1016. ath5k_hw_reg_write(ah, (data >> 8) & 0x7f, AR5K_RF_BUFFER_CONTROL_5);
  1017. return 0;
  1018. }
  1019. /*
  1020. * Set a channel on the radio chip
  1021. */
  1022. static int ath5k_hw_channel(struct ath5k_hw *ah,
  1023. struct ieee80211_channel *channel)
  1024. {
  1025. int ret;
  1026. /*
  1027. * Check bounds supported by the PHY (we don't care about regultory
  1028. * restrictions at this point). Note: hw_value already has the band
  1029. * (CHANNEL_2GHZ, or CHANNEL_5GHZ) so we inform ath5k_channel_ok()
  1030. * of the band by that */
  1031. if (!ath5k_channel_ok(ah, channel->center_freq, channel->hw_value)) {
  1032. ATH5K_ERR(ah->ah_sc,
  1033. "channel frequency (%u MHz) out of supported "
  1034. "band range\n",
  1035. channel->center_freq);
  1036. return -EINVAL;
  1037. }
  1038. /*
  1039. * Set the channel and wait
  1040. */
  1041. switch (ah->ah_radio) {
  1042. case AR5K_RF5110:
  1043. ret = ath5k_hw_rf5110_channel(ah, channel);
  1044. break;
  1045. case AR5K_RF5111:
  1046. ret = ath5k_hw_rf5111_channel(ah, channel);
  1047. break;
  1048. case AR5K_RF2425:
  1049. ret = ath5k_hw_rf2425_channel(ah, channel);
  1050. break;
  1051. default:
  1052. ret = ath5k_hw_rf5112_channel(ah, channel);
  1053. break;
  1054. }
  1055. if (ret)
  1056. return ret;
  1057. /* Set JAPAN setting for channel 14 */
  1058. if (channel->center_freq == 2484) {
  1059. AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_CCKTXCTL,
  1060. AR5K_PHY_CCKTXCTL_JAPAN);
  1061. } else {
  1062. AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_CCKTXCTL,
  1063. AR5K_PHY_CCKTXCTL_WORLD);
  1064. }
  1065. ah->ah_current_channel = channel;
  1066. return 0;
  1067. }
  1068. /*****************\
  1069. PHY calibration
  1070. \*****************/
  1071. static s32 ath5k_hw_read_measured_noise_floor(struct ath5k_hw *ah)
  1072. {
  1073. s32 val;
  1074. val = ath5k_hw_reg_read(ah, AR5K_PHY_NF);
  1075. return sign_extend32(AR5K_REG_MS(val, AR5K_PHY_NF_MINCCA_PWR), 8);
  1076. }
  1077. void ath5k_hw_init_nfcal_hist(struct ath5k_hw *ah)
  1078. {
  1079. int i;
  1080. ah->ah_nfcal_hist.index = 0;
  1081. for (i = 0; i < ATH5K_NF_CAL_HIST_MAX; i++)
  1082. ah->ah_nfcal_hist.nfval[i] = AR5K_TUNE_CCA_MAX_GOOD_VALUE;
  1083. }
  1084. static void ath5k_hw_update_nfcal_hist(struct ath5k_hw *ah, s16 noise_floor)
  1085. {
  1086. struct ath5k_nfcal_hist *hist = &ah->ah_nfcal_hist;
  1087. hist->index = (hist->index + 1) & (ATH5K_NF_CAL_HIST_MAX-1);
  1088. hist->nfval[hist->index] = noise_floor;
  1089. }
  1090. static s16 ath5k_hw_get_median_noise_floor(struct ath5k_hw *ah)
  1091. {
  1092. s16 sort[ATH5K_NF_CAL_HIST_MAX];
  1093. s16 tmp;
  1094. int i, j;
  1095. memcpy(sort, ah->ah_nfcal_hist.nfval, sizeof(sort));
  1096. for (i = 0; i < ATH5K_NF_CAL_HIST_MAX - 1; i++) {
  1097. for (j = 1; j < ATH5K_NF_CAL_HIST_MAX - i; j++) {
  1098. if (sort[j] > sort[j-1]) {
  1099. tmp = sort[j];
  1100. sort[j] = sort[j-1];
  1101. sort[j-1] = tmp;
  1102. }
  1103. }
  1104. }
  1105. for (i = 0; i < ATH5K_NF_CAL_HIST_MAX; i++) {
  1106. ATH5K_DBG(ah->ah_sc, ATH5K_DEBUG_CALIBRATE,
  1107. "cal %d:%d\n", i, sort[i]);
  1108. }
  1109. return sort[(ATH5K_NF_CAL_HIST_MAX-1) / 2];
  1110. }
  1111. /*
  1112. * When we tell the hardware to perform a noise floor calibration
  1113. * by setting the AR5K_PHY_AGCCTL_NF bit, it will periodically
  1114. * sample-and-hold the minimum noise level seen at the antennas.
  1115. * This value is then stored in a ring buffer of recently measured
  1116. * noise floor values so we have a moving window of the last few
  1117. * samples.
  1118. *
  1119. * The median of the values in the history is then loaded into the
  1120. * hardware for its own use for RSSI and CCA measurements.
  1121. */
  1122. void ath5k_hw_update_noise_floor(struct ath5k_hw *ah)
  1123. {
  1124. struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
  1125. u32 val;
  1126. s16 nf, threshold;
  1127. u8 ee_mode;
  1128. /* keep last value if calibration hasn't completed */
  1129. if (ath5k_hw_reg_read(ah, AR5K_PHY_AGCCTL) & AR5K_PHY_AGCCTL_NF) {
  1130. ATH5K_DBG(ah->ah_sc, ATH5K_DEBUG_CALIBRATE,
  1131. "NF did not complete in calibration window\n");
  1132. return;
  1133. }
  1134. switch (ah->ah_current_channel->hw_value & CHANNEL_MODES) {
  1135. case CHANNEL_A:
  1136. case CHANNEL_XR:
  1137. ee_mode = AR5K_EEPROM_MODE_11A;
  1138. break;
  1139. case CHANNEL_G:
  1140. ee_mode = AR5K_EEPROM_MODE_11G;
  1141. break;
  1142. default:
  1143. case CHANNEL_B:
  1144. ee_mode = AR5K_EEPROM_MODE_11B;
  1145. break;
  1146. }
  1147. /* completed NF calibration, test threshold */
  1148. nf = ath5k_hw_read_measured_noise_floor(ah);
  1149. threshold = ee->ee_noise_floor_thr[ee_mode];
  1150. if (nf > threshold) {
  1151. ATH5K_DBG(ah->ah_sc, ATH5K_DEBUG_CALIBRATE,
  1152. "noise floor failure detected; "
  1153. "read %d, threshold %d\n",
  1154. nf, threshold);
  1155. nf = AR5K_TUNE_CCA_MAX_GOOD_VALUE;
  1156. }
  1157. ath5k_hw_update_nfcal_hist(ah, nf);
  1158. nf = ath5k_hw_get_median_noise_floor(ah);
  1159. /* load noise floor (in .5 dBm) so the hardware will use it */
  1160. val = ath5k_hw_reg_read(ah, AR5K_PHY_NF) & ~AR5K_PHY_NF_M;
  1161. val |= (nf * 2) & AR5K_PHY_NF_M;
  1162. ath5k_hw_reg_write(ah, val, AR5K_PHY_NF);
  1163. AR5K_REG_MASKED_BITS(ah, AR5K_PHY_AGCCTL, AR5K_PHY_AGCCTL_NF,
  1164. ~(AR5K_PHY_AGCCTL_NF_EN | AR5K_PHY_AGCCTL_NF_NOUPDATE));
  1165. ath5k_hw_register_timeout(ah, AR5K_PHY_AGCCTL, AR5K_PHY_AGCCTL_NF,
  1166. 0, false);
  1167. /*
  1168. * Load a high max CCA Power value (-50 dBm in .5 dBm units)
  1169. * so that we're not capped by the median we just loaded.
  1170. * This will be used as the initial value for the next noise
  1171. * floor calibration.
  1172. */
  1173. val = (val & ~AR5K_PHY_NF_M) | ((-50 * 2) & AR5K_PHY_NF_M);
  1174. ath5k_hw_reg_write(ah, val, AR5K_PHY_NF);
  1175. AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_AGCCTL,
  1176. AR5K_PHY_AGCCTL_NF_EN |
  1177. AR5K_PHY_AGCCTL_NF_NOUPDATE |
  1178. AR5K_PHY_AGCCTL_NF);
  1179. ah->ah_noise_floor = nf;
  1180. ATH5K_DBG(ah->ah_sc, ATH5K_DEBUG_CALIBRATE,
  1181. "noise floor calibrated: %d\n", nf);
  1182. }
  1183. /*
  1184. * Perform a PHY calibration on RF5110
  1185. * -Fix BPSK/QAM Constellation (I/Q correction)
  1186. */
  1187. static int ath5k_hw_rf5110_calibrate(struct ath5k_hw *ah,
  1188. struct ieee80211_channel *channel)
  1189. {
  1190. u32 phy_sig, phy_agc, phy_sat, beacon;
  1191. int ret;
  1192. /*
  1193. * Disable beacons and RX/TX queues, wait
  1194. */
  1195. AR5K_REG_ENABLE_BITS(ah, AR5K_DIAG_SW_5210,
  1196. AR5K_DIAG_SW_DIS_TX_5210 | AR5K_DIAG_SW_DIS_RX_5210);
  1197. beacon = ath5k_hw_reg_read(ah, AR5K_BEACON_5210);
  1198. ath5k_hw_reg_write(ah, beacon & ~AR5K_BEACON_ENABLE, AR5K_BEACON_5210);
  1199. mdelay(2);
  1200. /*
  1201. * Set the channel (with AGC turned off)
  1202. */
  1203. AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_AGC, AR5K_PHY_AGC_DISABLE);
  1204. udelay(10);
  1205. ret = ath5k_hw_channel(ah, channel);
  1206. /*
  1207. * Activate PHY and wait
  1208. */
  1209. ath5k_hw_reg_write(ah, AR5K_PHY_ACT_ENABLE, AR5K_PHY_ACT);
  1210. mdelay(1);
  1211. AR5K_REG_DISABLE_BITS(ah, AR5K_PHY_AGC, AR5K_PHY_AGC_DISABLE);
  1212. if (ret)
  1213. return ret;
  1214. /*
  1215. * Calibrate the radio chip
  1216. */
  1217. /* Remember normal state */
  1218. phy_sig = ath5k_hw_reg_read(ah, AR5K_PHY_SIG);
  1219. phy_agc = ath5k_hw_reg_read(ah, AR5K_PHY_AGCCOARSE);
  1220. phy_sat = ath5k_hw_reg_read(ah, AR5K_PHY_ADCSAT);
  1221. /* Update radio registers */
  1222. ath5k_hw_reg_write(ah, (phy_sig & ~(AR5K_PHY_SIG_FIRPWR)) |
  1223. AR5K_REG_SM(-1, AR5K_PHY_SIG_FIRPWR), AR5K_PHY_SIG);
  1224. ath5k_hw_reg_write(ah, (phy_agc & ~(AR5K_PHY_AGCCOARSE_HI |
  1225. AR5K_PHY_AGCCOARSE_LO)) |
  1226. AR5K_REG_SM(-1, AR5K_PHY_AGCCOARSE_HI) |
  1227. AR5K_REG_SM(-127, AR5K_PHY_AGCCOARSE_LO), AR5K_PHY_AGCCOARSE);
  1228. ath5k_hw_reg_write(ah, (phy_sat & ~(AR5K_PHY_ADCSAT_ICNT |
  1229. AR5K_PHY_ADCSAT_THR)) |
  1230. AR5K_REG_SM(2, AR5K_PHY_ADCSAT_ICNT) |
  1231. AR5K_REG_SM(12, AR5K_PHY_ADCSAT_THR), AR5K_PHY_ADCSAT);
  1232. udelay(20);
  1233. AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_AGC, AR5K_PHY_AGC_DISABLE);
  1234. udelay(10);
  1235. ath5k_hw_reg_write(ah, AR5K_PHY_RFSTG_DISABLE, AR5K_PHY_RFSTG);
  1236. AR5K_REG_DISABLE_BITS(ah, AR5K_PHY_AGC, AR5K_PHY_AGC_DISABLE);
  1237. mdelay(1);
  1238. /*
  1239. * Enable calibration and wait until completion
  1240. */
  1241. AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_AGCCTL, AR5K_PHY_AGCCTL_CAL);
  1242. ret = ath5k_hw_register_timeout(ah, AR5K_PHY_AGCCTL,
  1243. AR5K_PHY_AGCCTL_CAL, 0, false);
  1244. /* Reset to normal state */
  1245. ath5k_hw_reg_write(ah, phy_sig, AR5K_PHY_SIG);
  1246. ath5k_hw_reg_write(ah, phy_agc, AR5K_PHY_AGCCOARSE);
  1247. ath5k_hw_reg_write(ah, phy_sat, AR5K_PHY_ADCSAT);
  1248. if (ret) {
  1249. ATH5K_ERR(ah->ah_sc, "calibration timeout (%uMHz)\n",
  1250. channel->center_freq);
  1251. return ret;
  1252. }
  1253. /*
  1254. * Re-enable RX/TX and beacons
  1255. */
  1256. AR5K_REG_DISABLE_BITS(ah, AR5K_DIAG_SW_5210,
  1257. AR5K_DIAG_SW_DIS_TX_5210 | AR5K_DIAG_SW_DIS_RX_5210);
  1258. ath5k_hw_reg_write(ah, beacon, AR5K_BEACON_5210);
  1259. return 0;
  1260. }
  1261. /*
  1262. * Perform I/Q calibration on RF5111/5112 and newer chips
  1263. */
  1264. static int
  1265. ath5k_hw_rf511x_iq_calibrate(struct ath5k_hw *ah)
  1266. {
  1267. u32 i_pwr, q_pwr;
  1268. s32 iq_corr, i_coff, i_coffd, q_coff, q_coffd;
  1269. int i;
  1270. if (!ah->ah_calibration ||
  1271. ath5k_hw_reg_read(ah, AR5K_PHY_IQ) & AR5K_PHY_IQ_RUN)
  1272. return 0;
  1273. /* Calibration has finished, get the results and re-run */
  1274. /* work around empty results which can apparently happen on 5212 */
  1275. for (i = 0; i <= 10; i++) {
  1276. iq_corr = ath5k_hw_reg_read(ah, AR5K_PHY_IQRES_CAL_CORR);
  1277. i_pwr = ath5k_hw_reg_read(ah, AR5K_PHY_IQRES_CAL_PWR_I);
  1278. q_pwr = ath5k_hw_reg_read(ah, AR5K_PHY_IQRES_CAL_PWR_Q);
  1279. ATH5K_DBG_UNLIMIT(ah->ah_sc, ATH5K_DEBUG_CALIBRATE,
  1280. "iq_corr:%x i_pwr:%x q_pwr:%x", iq_corr, i_pwr, q_pwr);
  1281. if (i_pwr && q_pwr)
  1282. break;
  1283. }
  1284. i_coffd = ((i_pwr >> 1) + (q_pwr >> 1)) >> 7;
  1285. if (ah->ah_version == AR5K_AR5211)
  1286. q_coffd = q_pwr >> 6;
  1287. else
  1288. q_coffd = q_pwr >> 7;
  1289. /* protect against divide by 0 and loss of sign bits */
  1290. if (i_coffd == 0 || q_coffd < 2)
  1291. return 0;
  1292. i_coff = (-iq_corr) / i_coffd;
  1293. i_coff = clamp(i_coff, -32, 31); /* signed 6 bit */
  1294. if (ah->ah_version == AR5K_AR5211)
  1295. q_coff = (i_pwr / q_coffd) - 64;
  1296. else
  1297. q_coff = (i_pwr / q_coffd) - 128;
  1298. q_coff = clamp(q_coff, -16, 15); /* signed 5 bit */
  1299. ATH5K_DBG_UNLIMIT(ah->ah_sc, ATH5K_DEBUG_CALIBRATE,
  1300. "new I:%d Q:%d (i_coffd:%x q_coffd:%x)",
  1301. i_coff, q_coff, i_coffd, q_coffd);
  1302. /* Commit new I/Q values (set enable bit last to match HAL sources) */
  1303. AR5K_REG_WRITE_BITS(ah, AR5K_PHY_IQ, AR5K_PHY_IQ_CORR_Q_I_COFF, i_coff);
  1304. AR5K_REG_WRITE_BITS(ah, AR5K_PHY_IQ, AR5K_PHY_IQ_CORR_Q_Q_COFF, q_coff);
  1305. AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_IQ, AR5K_PHY_IQ_CORR_ENABLE);
  1306. /* Re-enable calibration -if we don't we'll commit
  1307. * the same values again and again */
  1308. AR5K_REG_WRITE_BITS(ah, AR5K_PHY_IQ,
  1309. AR5K_PHY_IQ_CAL_NUM_LOG_MAX, 15);
  1310. AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_IQ, AR5K_PHY_IQ_RUN);
  1311. return 0;
  1312. }
  1313. /*
  1314. * Perform a PHY calibration
  1315. */
  1316. int ath5k_hw_phy_calibrate(struct ath5k_hw *ah,
  1317. struct ieee80211_channel *channel)
  1318. {
  1319. int ret;
  1320. if (ah->ah_radio == AR5K_RF5110)
  1321. ret = ath5k_hw_rf5110_calibrate(ah, channel);
  1322. else {
  1323. ret = ath5k_hw_rf511x_iq_calibrate(ah);
  1324. ath5k_hw_request_rfgain_probe(ah);
  1325. }
  1326. return ret;
  1327. }
  1328. /***************************\
  1329. * Spur mitigation functions *
  1330. \***************************/
  1331. static void
  1332. ath5k_hw_set_spur_mitigation_filter(struct ath5k_hw *ah,
  1333. struct ieee80211_channel *channel)
  1334. {
  1335. struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
  1336. u32 mag_mask[4] = {0, 0, 0, 0};
  1337. u32 pilot_mask[2] = {0, 0};
  1338. /* Note: fbin values are scaled up by 2 */
  1339. u16 spur_chan_fbin, chan_fbin, symbol_width, spur_detection_window;
  1340. s32 spur_delta_phase, spur_freq_sigma_delta;
  1341. s32 spur_offset, num_symbols_x16;
  1342. u8 num_symbol_offsets, i, freq_band;
  1343. /* Convert current frequency to fbin value (the same way channels
  1344. * are stored on EEPROM, check out ath5k_eeprom_bin2freq) and scale
  1345. * up by 2 so we can compare it later */
  1346. if (channel->hw_value & CHANNEL_2GHZ) {
  1347. chan_fbin = (channel->center_freq - 2300) * 10;
  1348. freq_band = AR5K_EEPROM_BAND_2GHZ;
  1349. } else {
  1350. chan_fbin = (channel->center_freq - 4900) * 10;
  1351. freq_band = AR5K_EEPROM_BAND_5GHZ;
  1352. }
  1353. /* Check if any spur_chan_fbin from EEPROM is
  1354. * within our current channel's spur detection range */
  1355. spur_chan_fbin = AR5K_EEPROM_NO_SPUR;
  1356. spur_detection_window = AR5K_SPUR_CHAN_WIDTH;
  1357. /* XXX: Half/Quarter channels ?*/
  1358. if (ah->ah_bwmode == AR5K_BWMODE_40MHZ)
  1359. spur_detection_window *= 2;
  1360. for (i = 0; i < AR5K_EEPROM_N_SPUR_CHANS; i++) {
  1361. spur_chan_fbin = ee->ee_spur_chans[i][freq_band];
  1362. /* Note: mask cleans AR5K_EEPROM_NO_SPUR flag
  1363. * so it's zero if we got nothing from EEPROM */
  1364. if (spur_chan_fbin == AR5K_EEPROM_NO_SPUR) {
  1365. spur_chan_fbin &= AR5K_EEPROM_SPUR_CHAN_MASK;
  1366. break;
  1367. }
  1368. if ((chan_fbin - spur_detection_window <=
  1369. (spur_chan_fbin & AR5K_EEPROM_SPUR_CHAN_MASK)) &&
  1370. (chan_fbin + spur_detection_window >=
  1371. (spur_chan_fbin & AR5K_EEPROM_SPUR_CHAN_MASK))) {
  1372. spur_chan_fbin &= AR5K_EEPROM_SPUR_CHAN_MASK;
  1373. break;
  1374. }
  1375. }
  1376. /* We need to enable spur filter for this channel */
  1377. if (spur_chan_fbin) {
  1378. spur_offset = spur_chan_fbin - chan_fbin;
  1379. /*
  1380. * Calculate deltas:
  1381. * spur_freq_sigma_delta -> spur_offset / sample_freq << 21
  1382. * spur_delta_phase -> spur_offset / chip_freq << 11
  1383. * Note: Both values have 100Hz resolution
  1384. */
  1385. switch (ah->ah_bwmode) {
  1386. case AR5K_BWMODE_40MHZ:
  1387. /* Both sample_freq and chip_freq are 80MHz */
  1388. spur_delta_phase = (spur_offset << 16) / 25;
  1389. spur_freq_sigma_delta = (spur_delta_phase >> 10);
  1390. symbol_width = AR5K_SPUR_SYMBOL_WIDTH_BASE_100Hz * 2;
  1391. break;
  1392. case AR5K_BWMODE_10MHZ:
  1393. /* Both sample_freq and chip_freq are 20MHz (?) */
  1394. spur_delta_phase = (spur_offset << 18) / 25;
  1395. spur_freq_sigma_delta = (spur_delta_phase >> 10);
  1396. symbol_width = AR5K_SPUR_SYMBOL_WIDTH_BASE_100Hz / 2;
  1397. case AR5K_BWMODE_5MHZ:
  1398. /* Both sample_freq and chip_freq are 10MHz (?) */
  1399. spur_delta_phase = (spur_offset << 19) / 25;
  1400. spur_freq_sigma_delta = (spur_delta_phase >> 10);
  1401. symbol_width = AR5K_SPUR_SYMBOL_WIDTH_BASE_100Hz / 4;
  1402. default:
  1403. if (channel->hw_value == CHANNEL_A) {
  1404. /* Both sample_freq and chip_freq are 40MHz */
  1405. spur_delta_phase = (spur_offset << 17) / 25;
  1406. spur_freq_sigma_delta =
  1407. (spur_delta_phase >> 10);
  1408. symbol_width =
  1409. AR5K_SPUR_SYMBOL_WIDTH_BASE_100Hz;
  1410. } else {
  1411. /* sample_freq -> 40MHz chip_freq -> 44MHz
  1412. * (for b compatibility) */
  1413. spur_delta_phase = (spur_offset << 17) / 25;
  1414. spur_freq_sigma_delta =
  1415. (spur_offset << 8) / 55;
  1416. symbol_width =
  1417. AR5K_SPUR_SYMBOL_WIDTH_BASE_100Hz;
  1418. }
  1419. break;
  1420. }
  1421. /* Calculate pilot and magnitude masks */
  1422. /* Scale up spur_offset by 1000 to switch to 100HZ resolution
  1423. * and divide by symbol_width to find how many symbols we have
  1424. * Note: number of symbols is scaled up by 16 */
  1425. num_symbols_x16 = ((spur_offset * 1000) << 4) / symbol_width;
  1426. /* Spur is on a symbol if num_symbols_x16 % 16 is zero */
  1427. if (!(num_symbols_x16 & 0xF))
  1428. /* _X_ */
  1429. num_symbol_offsets = 3;
  1430. else
  1431. /* _xx_ */
  1432. num_symbol_offsets = 4;
  1433. for (i = 0; i < num_symbol_offsets; i++) {
  1434. /* Calculate pilot mask */
  1435. s32 curr_sym_off =
  1436. (num_symbols_x16 / 16) + i + 25;
  1437. /* Pilot magnitude mask seems to be a way to
  1438. * declare the boundaries for our detection
  1439. * window or something, it's 2 for the middle
  1440. * value(s) where the symbol is expected to be
  1441. * and 1 on the boundary values */
  1442. u8 plt_mag_map =
  1443. (i == 0 || i == (num_symbol_offsets - 1))
  1444. ? 1 : 2;
  1445. if (curr_sym_off >= 0 && curr_sym_off <= 32) {
  1446. if (curr_sym_off <= 25)
  1447. pilot_mask[0] |= 1 << curr_sym_off;
  1448. else if (curr_sym_off >= 27)
  1449. pilot_mask[0] |= 1 << (curr_sym_off - 1);
  1450. } else if (curr_sym_off >= 33 && curr_sym_off <= 52)
  1451. pilot_mask[1] |= 1 << (curr_sym_off - 33);
  1452. /* Calculate magnitude mask (for viterbi decoder) */
  1453. if (curr_sym_off >= -1 && curr_sym_off <= 14)
  1454. mag_mask[0] |=
  1455. plt_mag_map << (curr_sym_off + 1) * 2;
  1456. else if (curr_sym_off >= 15 && curr_sym_off <= 30)
  1457. mag_mask[1] |=
  1458. plt_mag_map << (curr_sym_off - 15) * 2;
  1459. else if (curr_sym_off >= 31 && curr_sym_off <= 46)
  1460. mag_mask[2] |=
  1461. plt_mag_map << (curr_sym_off - 31) * 2;
  1462. else if (curr_sym_off >= 47 && curr_sym_off <= 53)
  1463. mag_mask[3] |=
  1464. plt_mag_map << (curr_sym_off - 47) * 2;
  1465. }
  1466. /* Write settings on hw to enable spur filter */
  1467. AR5K_REG_WRITE_BITS(ah, AR5K_PHY_BIN_MASK_CTL,
  1468. AR5K_PHY_BIN_MASK_CTL_RATE, 0xff);
  1469. /* XXX: Self correlator also ? */
  1470. AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_IQ,
  1471. AR5K_PHY_IQ_PILOT_MASK_EN |
  1472. AR5K_PHY_IQ_CHAN_MASK_EN |
  1473. AR5K_PHY_IQ_SPUR_FILT_EN);
  1474. /* Set delta phase and freq sigma delta */
  1475. ath5k_hw_reg_write(ah,
  1476. AR5K_REG_SM(spur_delta_phase,
  1477. AR5K_PHY_TIMING_11_SPUR_DELTA_PHASE) |
  1478. AR5K_REG_SM(spur_freq_sigma_delta,
  1479. AR5K_PHY_TIMING_11_SPUR_FREQ_SD) |
  1480. AR5K_PHY_TIMING_11_USE_SPUR_IN_AGC,
  1481. AR5K_PHY_TIMING_11);
  1482. /* Write pilot masks */
  1483. ath5k_hw_reg_write(ah, pilot_mask[0], AR5K_PHY_TIMING_7);
  1484. AR5K_REG_WRITE_BITS(ah, AR5K_PHY_TIMING_8,
  1485. AR5K_PHY_TIMING_8_PILOT_MASK_2,
  1486. pilot_mask[1]);
  1487. ath5k_hw_reg_write(ah, pilot_mask[0], AR5K_PHY_TIMING_9);
  1488. AR5K_REG_WRITE_BITS(ah, AR5K_PHY_TIMING_10,
  1489. AR5K_PHY_TIMING_10_PILOT_MASK_2,
  1490. pilot_mask[1]);
  1491. /* Write magnitude masks */
  1492. ath5k_hw_reg_write(ah, mag_mask[0], AR5K_PHY_BIN_MASK_1);
  1493. ath5k_hw_reg_write(ah, mag_mask[1], AR5K_PHY_BIN_MASK_2);
  1494. ath5k_hw_reg_write(ah, mag_mask[2], AR5K_PHY_BIN_MASK_3);
  1495. AR5K_REG_WRITE_BITS(ah, AR5K_PHY_BIN_MASK_CTL,
  1496. AR5K_PHY_BIN_MASK_CTL_MASK_4,
  1497. mag_mask[3]);
  1498. ath5k_hw_reg_write(ah, mag_mask[0], AR5K_PHY_BIN_MASK2_1);
  1499. ath5k_hw_reg_write(ah, mag_mask[1], AR5K_PHY_BIN_MASK2_2);
  1500. ath5k_hw_reg_write(ah, mag_mask[2], AR5K_PHY_BIN_MASK2_3);
  1501. AR5K_REG_WRITE_BITS(ah, AR5K_PHY_BIN_MASK2_4,
  1502. AR5K_PHY_BIN_MASK2_4_MASK_4,
  1503. mag_mask[3]);
  1504. } else if (ath5k_hw_reg_read(ah, AR5K_PHY_IQ) &
  1505. AR5K_PHY_IQ_SPUR_FILT_EN) {
  1506. /* Clean up spur mitigation settings and disable fliter */
  1507. AR5K_REG_WRITE_BITS(ah, AR5K_PHY_BIN_MASK_CTL,
  1508. AR5K_PHY_BIN_MASK_CTL_RATE, 0);
  1509. AR5K_REG_DISABLE_BITS(ah, AR5K_PHY_IQ,
  1510. AR5K_PHY_IQ_PILOT_MASK_EN |
  1511. AR5K_PHY_IQ_CHAN_MASK_EN |
  1512. AR5K_PHY_IQ_SPUR_FILT_EN);
  1513. ath5k_hw_reg_write(ah, 0, AR5K_PHY_TIMING_11);
  1514. /* Clear pilot masks */
  1515. ath5k_hw_reg_write(ah, 0, AR5K_PHY_TIMING_7);
  1516. AR5K_REG_WRITE_BITS(ah, AR5K_PHY_TIMING_8,
  1517. AR5K_PHY_TIMING_8_PILOT_MASK_2,
  1518. 0);
  1519. ath5k_hw_reg_write(ah, 0, AR5K_PHY_TIMING_9);
  1520. AR5K_REG_WRITE_BITS(ah, AR5K_PHY_TIMING_10,
  1521. AR5K_PHY_TIMING_10_PILOT_MASK_2,
  1522. 0);
  1523. /* Clear magnitude masks */
  1524. ath5k_hw_reg_write(ah, 0, AR5K_PHY_BIN_MASK_1);
  1525. ath5k_hw_reg_write(ah, 0, AR5K_PHY_BIN_MASK_2);
  1526. ath5k_hw_reg_write(ah, 0, AR5K_PHY_BIN_MASK_3);
  1527. AR5K_REG_WRITE_BITS(ah, AR5K_PHY_BIN_MASK_CTL,
  1528. AR5K_PHY_BIN_MASK_CTL_MASK_4,
  1529. 0);
  1530. ath5k_hw_reg_write(ah, 0, AR5K_PHY_BIN_MASK2_1);
  1531. ath5k_hw_reg_write(ah, 0, AR5K_PHY_BIN_MASK2_2);
  1532. ath5k_hw_reg_write(ah, 0, AR5K_PHY_BIN_MASK2_3);
  1533. AR5K_REG_WRITE_BITS(ah, AR5K_PHY_BIN_MASK2_4,
  1534. AR5K_PHY_BIN_MASK2_4_MASK_4,
  1535. 0);
  1536. }
  1537. }
  1538. /*****************\
  1539. * Antenna control *
  1540. \*****************/
  1541. static void /*TODO:Boundary check*/
  1542. ath5k_hw_set_def_antenna(struct ath5k_hw *ah, u8 ant)
  1543. {
  1544. if (ah->ah_version != AR5K_AR5210)
  1545. ath5k_hw_reg_write(ah, ant & 0x7, AR5K_DEFAULT_ANTENNA);
  1546. }
  1547. /*
  1548. * Enable/disable fast rx antenna diversity
  1549. */
  1550. static void
  1551. ath5k_hw_set_fast_div(struct ath5k_hw *ah, u8 ee_mode, bool enable)
  1552. {
  1553. switch (ee_mode) {
  1554. case AR5K_EEPROM_MODE_11G:
  1555. /* XXX: This is set to
  1556. * disabled on initvals !!! */
  1557. case AR5K_EEPROM_MODE_11A:
  1558. if (enable)
  1559. AR5K_REG_DISABLE_BITS(ah, AR5K_PHY_AGCCTL,
  1560. AR5K_PHY_AGCCTL_OFDM_DIV_DIS);
  1561. else
  1562. AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_AGCCTL,
  1563. AR5K_PHY_AGCCTL_OFDM_DIV_DIS);
  1564. break;
  1565. case AR5K_EEPROM_MODE_11B:
  1566. AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_AGCCTL,
  1567. AR5K_PHY_AGCCTL_OFDM_DIV_DIS);
  1568. break;
  1569. default:
  1570. return;
  1571. }
  1572. if (enable) {
  1573. AR5K_REG_WRITE_BITS(ah, AR5K_PHY_RESTART,
  1574. AR5K_PHY_RESTART_DIV_GC, 4);
  1575. AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_FAST_ANT_DIV,
  1576. AR5K_PHY_FAST_ANT_DIV_EN);
  1577. } else {
  1578. AR5K_REG_WRITE_BITS(ah, AR5K_PHY_RESTART,
  1579. AR5K_PHY_RESTART_DIV_GC, 0);
  1580. AR5K_REG_DISABLE_BITS(ah, AR5K_PHY_FAST_ANT_DIV,
  1581. AR5K_PHY_FAST_ANT_DIV_EN);
  1582. }
  1583. }
  1584. void
  1585. ath5k_hw_set_antenna_switch(struct ath5k_hw *ah, u8 ee_mode)
  1586. {
  1587. u8 ant0, ant1;
  1588. /*
  1589. * In case a fixed antenna was set as default
  1590. * use the same switch table twice.
  1591. */
  1592. if (ah->ah_ant_mode == AR5K_ANTMODE_FIXED_A)
  1593. ant0 = ant1 = AR5K_ANT_SWTABLE_A;
  1594. else if (ah->ah_ant_mode == AR5K_ANTMODE_FIXED_B)
  1595. ant0 = ant1 = AR5K_ANT_SWTABLE_B;
  1596. else {
  1597. ant0 = AR5K_ANT_SWTABLE_A;
  1598. ant1 = AR5K_ANT_SWTABLE_B;
  1599. }
  1600. /* Set antenna idle switch table */
  1601. AR5K_REG_WRITE_BITS(ah, AR5K_PHY_ANT_CTL,
  1602. AR5K_PHY_ANT_CTL_SWTABLE_IDLE,
  1603. (ah->ah_ant_ctl[ee_mode][AR5K_ANT_CTL] |
  1604. AR5K_PHY_ANT_CTL_TXRX_EN));
  1605. /* Set antenna switch tables */
  1606. ath5k_hw_reg_write(ah, ah->ah_ant_ctl[ee_mode][ant0],
  1607. AR5K_PHY_ANT_SWITCH_TABLE_0);
  1608. ath5k_hw_reg_write(ah, ah->ah_ant_ctl[ee_mode][ant1],
  1609. AR5K_PHY_ANT_SWITCH_TABLE_1);
  1610. }
  1611. /*
  1612. * Set antenna operating mode
  1613. */
  1614. void
  1615. ath5k_hw_set_antenna_mode(struct ath5k_hw *ah, u8 ant_mode)
  1616. {
  1617. struct ieee80211_channel *channel = ah->ah_current_channel;
  1618. bool use_def_for_tx, update_def_on_tx, use_def_for_rts, fast_div;
  1619. bool use_def_for_sg;
  1620. u8 def_ant, tx_ant, ee_mode;
  1621. u32 sta_id1 = 0;
  1622. /* if channel is not initialized yet we can't set the antennas
  1623. * so just store the mode. it will be set on the next reset */
  1624. if (channel == NULL) {
  1625. ah->ah_ant_mode = ant_mode;
  1626. return;
  1627. }
  1628. def_ant = ah->ah_def_ant;
  1629. switch (channel->hw_value & CHANNEL_MODES) {
  1630. case CHANNEL_A:
  1631. case CHANNEL_XR:
  1632. ee_mode = AR5K_EEPROM_MODE_11A;
  1633. break;
  1634. case CHANNEL_G:
  1635. ee_mode = AR5K_EEPROM_MODE_11G;
  1636. break;
  1637. case CHANNEL_B:
  1638. ee_mode = AR5K_EEPROM_MODE_11B;
  1639. break;
  1640. default:
  1641. ATH5K_ERR(ah->ah_sc,
  1642. "invalid channel: %d\n", channel->center_freq);
  1643. return;
  1644. }
  1645. switch (ant_mode) {
  1646. case AR5K_ANTMODE_DEFAULT:
  1647. tx_ant = 0;
  1648. use_def_for_tx = false;
  1649. update_def_on_tx = false;
  1650. use_def_for_rts = false;
  1651. use_def_for_sg = false;
  1652. fast_div = true;
  1653. break;
  1654. case AR5K_ANTMODE_FIXED_A:
  1655. def_ant = 1;
  1656. tx_ant = 1;
  1657. use_def_for_tx = true;
  1658. update_def_on_tx = false;
  1659. use_def_for_rts = true;
  1660. use_def_for_sg = true;
  1661. fast_div = false;
  1662. break;
  1663. case AR5K_ANTMODE_FIXED_B:
  1664. def_ant = 2;
  1665. tx_ant = 2;
  1666. use_def_for_tx = true;
  1667. update_def_on_tx = false;
  1668. use_def_for_rts = true;
  1669. use_def_for_sg = true;
  1670. fast_div = false;
  1671. break;
  1672. case AR5K_ANTMODE_SINGLE_AP:
  1673. def_ant = 1; /* updated on tx */
  1674. tx_ant = 0;
  1675. use_def_for_tx = true;
  1676. update_def_on_tx = true;
  1677. use_def_for_rts = true;
  1678. use_def_for_sg = true;
  1679. fast_div = true;
  1680. break;
  1681. case AR5K_ANTMODE_SECTOR_AP:
  1682. tx_ant = 1; /* variable */
  1683. use_def_for_tx = false;
  1684. update_def_on_tx = false;
  1685. use_def_for_rts = true;
  1686. use_def_for_sg = false;
  1687. fast_div = false;
  1688. break;
  1689. case AR5K_ANTMODE_SECTOR_STA:
  1690. tx_ant = 1; /* variable */
  1691. use_def_for_tx = true;
  1692. update_def_on_tx = false;
  1693. use_def_for_rts = true;
  1694. use_def_for_sg = false;
  1695. fast_div = true;
  1696. break;
  1697. case AR5K_ANTMODE_DEBUG:
  1698. def_ant = 1;
  1699. tx_ant = 2;
  1700. use_def_for_tx = false;
  1701. update_def_on_tx = false;
  1702. use_def_for_rts = false;
  1703. use_def_for_sg = false;
  1704. fast_div = false;
  1705. break;
  1706. default:
  1707. return;
  1708. }
  1709. ah->ah_tx_ant = tx_ant;
  1710. ah->ah_ant_mode = ant_mode;
  1711. ah->ah_def_ant = def_ant;
  1712. sta_id1 |= use_def_for_tx ? AR5K_STA_ID1_DEFAULT_ANTENNA : 0;
  1713. sta_id1 |= update_def_on_tx ? AR5K_STA_ID1_DESC_ANTENNA : 0;
  1714. sta_id1 |= use_def_for_rts ? AR5K_STA_ID1_RTS_DEF_ANTENNA : 0;
  1715. sta_id1 |= use_def_for_sg ? AR5K_STA_ID1_SELFGEN_DEF_ANT : 0;
  1716. AR5K_REG_DISABLE_BITS(ah, AR5K_STA_ID1, AR5K_STA_ID1_ANTENNA_SETTINGS);
  1717. if (sta_id1)
  1718. AR5K_REG_ENABLE_BITS(ah, AR5K_STA_ID1, sta_id1);
  1719. ath5k_hw_set_antenna_switch(ah, ee_mode);
  1720. /* Note: set diversity before default antenna
  1721. * because it won't work correctly */
  1722. ath5k_hw_set_fast_div(ah, ee_mode, fast_div);
  1723. ath5k_hw_set_def_antenna(ah, def_ant);
  1724. }
  1725. /****************\
  1726. * TX power setup *
  1727. \****************/
  1728. /*
  1729. * Helper functions
  1730. */
  1731. /*
  1732. * Do linear interpolation between two given (x, y) points
  1733. */
  1734. static s16
  1735. ath5k_get_interpolated_value(s16 target, s16 x_left, s16 x_right,
  1736. s16 y_left, s16 y_right)
  1737. {
  1738. s16 ratio, result;
  1739. /* Avoid divide by zero and skip interpolation
  1740. * if we have the same point */
  1741. if ((x_left == x_right) || (y_left == y_right))
  1742. return y_left;
  1743. /*
  1744. * Since we use ints and not fps, we need to scale up in
  1745. * order to get a sane ratio value (or else we 'll eg. get
  1746. * always 1 instead of 1.25, 1.75 etc). We scale up by 100
  1747. * to have some accuracy both for 0.5 and 0.25 steps.
  1748. */
  1749. ratio = ((100 * y_right - 100 * y_left)/(x_right - x_left));
  1750. /* Now scale down to be in range */
  1751. result = y_left + (ratio * (target - x_left) / 100);
  1752. return result;
  1753. }
  1754. /*
  1755. * Find vertical boundary (min pwr) for the linear PCDAC curve.
  1756. *
  1757. * Since we have the top of the curve and we draw the line below
  1758. * until we reach 1 (1 pcdac step) we need to know which point
  1759. * (x value) that is so that we don't go below y axis and have negative
  1760. * pcdac values when creating the curve, or fill the table with zeroes.
  1761. */
  1762. static s16
  1763. ath5k_get_linear_pcdac_min(const u8 *stepL, const u8 *stepR,
  1764. const s16 *pwrL, const s16 *pwrR)
  1765. {
  1766. s8 tmp;
  1767. s16 min_pwrL, min_pwrR;
  1768. s16 pwr_i;
  1769. /* Some vendors write the same pcdac value twice !!! */
  1770. if (stepL[0] == stepL[1] || stepR[0] == stepR[1])
  1771. return max(pwrL[0], pwrR[0]);
  1772. if (pwrL[0] == pwrL[1])
  1773. min_pwrL = pwrL[0];
  1774. else {
  1775. pwr_i = pwrL[0];
  1776. do {
  1777. pwr_i--;
  1778. tmp = (s8) ath5k_get_interpolated_value(pwr_i,
  1779. pwrL[0], pwrL[1],
  1780. stepL[0], stepL[1]);
  1781. } while (tmp > 1);
  1782. min_pwrL = pwr_i;
  1783. }
  1784. if (pwrR[0] == pwrR[1])
  1785. min_pwrR = pwrR[0];
  1786. else {
  1787. pwr_i = pwrR[0];
  1788. do {
  1789. pwr_i--;
  1790. tmp = (s8) ath5k_get_interpolated_value(pwr_i,
  1791. pwrR[0], pwrR[1],
  1792. stepR[0], stepR[1]);
  1793. } while (tmp > 1);
  1794. min_pwrR = pwr_i;
  1795. }
  1796. /* Keep the right boundary so that it works for both curves */
  1797. return max(min_pwrL, min_pwrR);
  1798. }
  1799. /*
  1800. * Interpolate (pwr,vpd) points to create a Power to PDADC or a
  1801. * Power to PCDAC curve.
  1802. *
  1803. * Each curve has power on x axis (in 0.5dB units) and PCDAC/PDADC
  1804. * steps (offsets) on y axis. Power can go up to 31.5dB and max
  1805. * PCDAC/PDADC step for each curve is 64 but we can write more than
  1806. * one curves on hw so we can go up to 128 (which is the max step we
  1807. * can write on the final table).
  1808. *
  1809. * We write y values (PCDAC/PDADC steps) on hw.
  1810. */
  1811. static void
  1812. ath5k_create_power_curve(s16 pmin, s16 pmax,
  1813. const s16 *pwr, const u8 *vpd,
  1814. u8 num_points,
  1815. u8 *vpd_table, u8 type)
  1816. {
  1817. u8 idx[2] = { 0, 1 };
  1818. s16 pwr_i = 2*pmin;
  1819. int i;
  1820. if (num_points < 2)
  1821. return;
  1822. /* We want the whole line, so adjust boundaries
  1823. * to cover the entire power range. Note that
  1824. * power values are already 0.25dB so no need
  1825. * to multiply pwr_i by 2 */
  1826. if (type == AR5K_PWRTABLE_LINEAR_PCDAC) {
  1827. pwr_i = pmin;
  1828. pmin = 0;
  1829. pmax = 63;
  1830. }
  1831. /* Find surrounding turning points (TPs)
  1832. * and interpolate between them */
  1833. for (i = 0; (i <= (u16) (pmax - pmin)) &&
  1834. (i < AR5K_EEPROM_POWER_TABLE_SIZE); i++) {
  1835. /* We passed the right TP, move to the next set of TPs
  1836. * if we pass the last TP, extrapolate above using the last
  1837. * two TPs for ratio */
  1838. if ((pwr_i > pwr[idx[1]]) && (idx[1] < num_points - 1)) {
  1839. idx[0]++;
  1840. idx[1]++;
  1841. }
  1842. vpd_table[i] = (u8) ath5k_get_interpolated_value(pwr_i,
  1843. pwr[idx[0]], pwr[idx[1]],
  1844. vpd[idx[0]], vpd[idx[1]]);
  1845. /* Increase by 0.5dB
  1846. * (0.25 dB units) */
  1847. pwr_i += 2;
  1848. }
  1849. }
  1850. /*
  1851. * Get the surrounding per-channel power calibration piers
  1852. * for a given frequency so that we can interpolate between
  1853. * them and come up with an apropriate dataset for our current
  1854. * channel.
  1855. */
  1856. static void
  1857. ath5k_get_chan_pcal_surrounding_piers(struct ath5k_hw *ah,
  1858. struct ieee80211_channel *channel,
  1859. struct ath5k_chan_pcal_info **pcinfo_l,
  1860. struct ath5k_chan_pcal_info **pcinfo_r)
  1861. {
  1862. struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
  1863. struct ath5k_chan_pcal_info *pcinfo;
  1864. u8 idx_l, idx_r;
  1865. u8 mode, max, i;
  1866. u32 target = channel->center_freq;
  1867. idx_l = 0;
  1868. idx_r = 0;
  1869. if (!(channel->hw_value & CHANNEL_OFDM)) {
  1870. pcinfo = ee->ee_pwr_cal_b;
  1871. mode = AR5K_EEPROM_MODE_11B;
  1872. } else if (channel->hw_value & CHANNEL_2GHZ) {
  1873. pcinfo = ee->ee_pwr_cal_g;
  1874. mode = AR5K_EEPROM_MODE_11G;
  1875. } else {
  1876. pcinfo = ee->ee_pwr_cal_a;
  1877. mode = AR5K_EEPROM_MODE_11A;
  1878. }
  1879. max = ee->ee_n_piers[mode] - 1;
  1880. /* Frequency is below our calibrated
  1881. * range. Use the lowest power curve
  1882. * we have */
  1883. if (target < pcinfo[0].freq) {
  1884. idx_l = idx_r = 0;
  1885. goto done;
  1886. }
  1887. /* Frequency is above our calibrated
  1888. * range. Use the highest power curve
  1889. * we have */
  1890. if (target > pcinfo[max].freq) {
  1891. idx_l = idx_r = max;
  1892. goto done;
  1893. }
  1894. /* Frequency is inside our calibrated
  1895. * channel range. Pick the surrounding
  1896. * calibration piers so that we can
  1897. * interpolate */
  1898. for (i = 0; i <= max; i++) {
  1899. /* Frequency matches one of our calibration
  1900. * piers, no need to interpolate, just use
  1901. * that calibration pier */
  1902. if (pcinfo[i].freq == target) {
  1903. idx_l = idx_r = i;
  1904. goto done;
  1905. }
  1906. /* We found a calibration pier that's above
  1907. * frequency, use this pier and the previous
  1908. * one to interpolate */
  1909. if (target < pcinfo[i].freq) {
  1910. idx_r = i;
  1911. idx_l = idx_r - 1;
  1912. goto done;
  1913. }
  1914. }
  1915. done:
  1916. *pcinfo_l = &pcinfo[idx_l];
  1917. *pcinfo_r = &pcinfo[idx_r];
  1918. }
  1919. /*
  1920. * Get the surrounding per-rate power calibration data
  1921. * for a given frequency and interpolate between power
  1922. * values to set max target power supported by hw for
  1923. * each rate.
  1924. */
  1925. static void
  1926. ath5k_get_rate_pcal_data(struct ath5k_hw *ah,
  1927. struct ieee80211_channel *channel,
  1928. struct ath5k_rate_pcal_info *rates)
  1929. {
  1930. struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
  1931. struct ath5k_rate_pcal_info *rpinfo;
  1932. u8 idx_l, idx_r;
  1933. u8 mode, max, i;
  1934. u32 target = channel->center_freq;
  1935. idx_l = 0;
  1936. idx_r = 0;
  1937. if (!(channel->hw_value & CHANNEL_OFDM)) {
  1938. rpinfo = ee->ee_rate_tpwr_b;
  1939. mode = AR5K_EEPROM_MODE_11B;
  1940. } else if (channel->hw_value & CHANNEL_2GHZ) {
  1941. rpinfo = ee->ee_rate_tpwr_g;
  1942. mode = AR5K_EEPROM_MODE_11G;
  1943. } else {
  1944. rpinfo = ee->ee_rate_tpwr_a;
  1945. mode = AR5K_EEPROM_MODE_11A;
  1946. }
  1947. max = ee->ee_rate_target_pwr_num[mode] - 1;
  1948. /* Get the surrounding calibration
  1949. * piers - same as above */
  1950. if (target < rpinfo[0].freq) {
  1951. idx_l = idx_r = 0;
  1952. goto done;
  1953. }
  1954. if (target > rpinfo[max].freq) {
  1955. idx_l = idx_r = max;
  1956. goto done;
  1957. }
  1958. for (i = 0; i <= max; i++) {
  1959. if (rpinfo[i].freq == target) {
  1960. idx_l = idx_r = i;
  1961. goto done;
  1962. }
  1963. if (target < rpinfo[i].freq) {
  1964. idx_r = i;
  1965. idx_l = idx_r - 1;
  1966. goto done;
  1967. }
  1968. }
  1969. done:
  1970. /* Now interpolate power value, based on the frequency */
  1971. rates->freq = target;
  1972. rates->target_power_6to24 =
  1973. ath5k_get_interpolated_value(target, rpinfo[idx_l].freq,
  1974. rpinfo[idx_r].freq,
  1975. rpinfo[idx_l].target_power_6to24,
  1976. rpinfo[idx_r].target_power_6to24);
  1977. rates->target_power_36 =
  1978. ath5k_get_interpolated_value(target, rpinfo[idx_l].freq,
  1979. rpinfo[idx_r].freq,
  1980. rpinfo[idx_l].target_power_36,
  1981. rpinfo[idx_r].target_power_36);
  1982. rates->target_power_48 =
  1983. ath5k_get_interpolated_value(target, rpinfo[idx_l].freq,
  1984. rpinfo[idx_r].freq,
  1985. rpinfo[idx_l].target_power_48,
  1986. rpinfo[idx_r].target_power_48);
  1987. rates->target_power_54 =
  1988. ath5k_get_interpolated_value(target, rpinfo[idx_l].freq,
  1989. rpinfo[idx_r].freq,
  1990. rpinfo[idx_l].target_power_54,
  1991. rpinfo[idx_r].target_power_54);
  1992. }
  1993. /*
  1994. * Get the max edge power for this channel if
  1995. * we have such data from EEPROM's Conformance Test
  1996. * Limits (CTL), and limit max power if needed.
  1997. */
  1998. static void
  1999. ath5k_get_max_ctl_power(struct ath5k_hw *ah,
  2000. struct ieee80211_channel *channel)
  2001. {
  2002. struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
  2003. struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
  2004. struct ath5k_edge_power *rep = ee->ee_ctl_pwr;
  2005. u8 *ctl_val = ee->ee_ctl;
  2006. s16 max_chan_pwr = ah->ah_txpower.txp_max_pwr / 4;
  2007. s16 edge_pwr = 0;
  2008. u8 rep_idx;
  2009. u8 i, ctl_mode;
  2010. u8 ctl_idx = 0xFF;
  2011. u32 target = channel->center_freq;
  2012. ctl_mode = ath_regd_get_band_ctl(regulatory, channel->band);
  2013. switch (channel->hw_value & CHANNEL_MODES) {
  2014. case CHANNEL_A:
  2015. if (ah->ah_bwmode == AR5K_BWMODE_40MHZ)
  2016. ctl_mode |= AR5K_CTL_TURBO;
  2017. else
  2018. ctl_mode |= AR5K_CTL_11A;
  2019. break;
  2020. case CHANNEL_G:
  2021. if (ah->ah_bwmode == AR5K_BWMODE_40MHZ)
  2022. ctl_mode |= AR5K_CTL_TURBOG;
  2023. else
  2024. ctl_mode |= AR5K_CTL_11G;
  2025. break;
  2026. case CHANNEL_B:
  2027. ctl_mode |= AR5K_CTL_11B;
  2028. break;
  2029. case CHANNEL_XR:
  2030. /* Fall through */
  2031. default:
  2032. return;
  2033. }
  2034. for (i = 0; i < ee->ee_ctls; i++) {
  2035. if (ctl_val[i] == ctl_mode) {
  2036. ctl_idx = i;
  2037. break;
  2038. }
  2039. }
  2040. /* If we have a CTL dataset available grab it and find the
  2041. * edge power for our frequency */
  2042. if (ctl_idx == 0xFF)
  2043. return;
  2044. /* Edge powers are sorted by frequency from lower
  2045. * to higher. Each CTL corresponds to 8 edge power
  2046. * measurements. */
  2047. rep_idx = ctl_idx * AR5K_EEPROM_N_EDGES;
  2048. /* Don't do boundaries check because we
  2049. * might have more that one bands defined
  2050. * for this mode */
  2051. /* Get the edge power that's closer to our
  2052. * frequency */
  2053. for (i = 0; i < AR5K_EEPROM_N_EDGES; i++) {
  2054. rep_idx += i;
  2055. if (target <= rep[rep_idx].freq)
  2056. edge_pwr = (s16) rep[rep_idx].edge;
  2057. }
  2058. if (edge_pwr)
  2059. ah->ah_txpower.txp_max_pwr = 4*min(edge_pwr, max_chan_pwr);
  2060. }
  2061. /*
  2062. * Power to PCDAC table functions
  2063. */
  2064. /*
  2065. * Fill Power to PCDAC table on RF5111
  2066. *
  2067. * No further processing is needed for RF5111, the only thing we have to
  2068. * do is fill the values below and above calibration range since eeprom data
  2069. * may not cover the entire PCDAC table.
  2070. */
  2071. static void
  2072. ath5k_fill_pwr_to_pcdac_table(struct ath5k_hw *ah, s16* table_min,
  2073. s16 *table_max)
  2074. {
  2075. u8 *pcdac_out = ah->ah_txpower.txp_pd_table;
  2076. u8 *pcdac_tmp = ah->ah_txpower.tmpL[0];
  2077. u8 pcdac_0, pcdac_n, pcdac_i, pwr_idx, i;
  2078. s16 min_pwr, max_pwr;
  2079. /* Get table boundaries */
  2080. min_pwr = table_min[0];
  2081. pcdac_0 = pcdac_tmp[0];
  2082. max_pwr = table_max[0];
  2083. pcdac_n = pcdac_tmp[table_max[0] - table_min[0]];
  2084. /* Extrapolate below minimum using pcdac_0 */
  2085. pcdac_i = 0;
  2086. for (i = 0; i < min_pwr; i++)
  2087. pcdac_out[pcdac_i++] = pcdac_0;
  2088. /* Copy values from pcdac_tmp */
  2089. pwr_idx = min_pwr;
  2090. for (i = 0 ; pwr_idx <= max_pwr &&
  2091. pcdac_i < AR5K_EEPROM_POWER_TABLE_SIZE; i++) {
  2092. pcdac_out[pcdac_i++] = pcdac_tmp[i];
  2093. pwr_idx++;
  2094. }
  2095. /* Extrapolate above maximum */
  2096. while (pcdac_i < AR5K_EEPROM_POWER_TABLE_SIZE)
  2097. pcdac_out[pcdac_i++] = pcdac_n;
  2098. }
  2099. /*
  2100. * Combine available XPD Curves and fill Linear Power to PCDAC table
  2101. * on RF5112
  2102. *
  2103. * RFX112 can have up to 2 curves (one for low txpower range and one for
  2104. * higher txpower range). We need to put them both on pcdac_out and place
  2105. * them in the correct location. In case we only have one curve available
  2106. * just fit it on pcdac_out (it's supposed to cover the entire range of
  2107. * available pwr levels since it's always the higher power curve). Extrapolate
  2108. * below and above final table if needed.
  2109. */
  2110. static void
  2111. ath5k_combine_linear_pcdac_curves(struct ath5k_hw *ah, s16* table_min,
  2112. s16 *table_max, u8 pdcurves)
  2113. {
  2114. u8 *pcdac_out = ah->ah_txpower.txp_pd_table;
  2115. u8 *pcdac_low_pwr;
  2116. u8 *pcdac_high_pwr;
  2117. u8 *pcdac_tmp;
  2118. u8 pwr;
  2119. s16 max_pwr_idx;
  2120. s16 min_pwr_idx;
  2121. s16 mid_pwr_idx = 0;
  2122. /* Edge flag turs on the 7nth bit on the PCDAC
  2123. * to delcare the higher power curve (force values
  2124. * to be greater than 64). If we only have one curve
  2125. * we don't need to set this, if we have 2 curves and
  2126. * fill the table backwards this can also be used to
  2127. * switch from higher power curve to lower power curve */
  2128. u8 edge_flag;
  2129. int i;
  2130. /* When we have only one curve available
  2131. * that's the higher power curve. If we have
  2132. * two curves the first is the high power curve
  2133. * and the next is the low power curve. */
  2134. if (pdcurves > 1) {
  2135. pcdac_low_pwr = ah->ah_txpower.tmpL[1];
  2136. pcdac_high_pwr = ah->ah_txpower.tmpL[0];
  2137. mid_pwr_idx = table_max[1] - table_min[1] - 1;
  2138. max_pwr_idx = (table_max[0] - table_min[0]) / 2;
  2139. /* If table size goes beyond 31.5dB, keep the
  2140. * upper 31.5dB range when setting tx power.
  2141. * Note: 126 = 31.5 dB in quarter dB steps */
  2142. if (table_max[0] - table_min[1] > 126)
  2143. min_pwr_idx = table_max[0] - 126;
  2144. else
  2145. min_pwr_idx = table_min[1];
  2146. /* Since we fill table backwards
  2147. * start from high power curve */
  2148. pcdac_tmp = pcdac_high_pwr;
  2149. edge_flag = 0x40;
  2150. } else {
  2151. pcdac_low_pwr = ah->ah_txpower.tmpL[1]; /* Zeroed */
  2152. pcdac_high_pwr = ah->ah_txpower.tmpL[0];
  2153. min_pwr_idx = table_min[0];
  2154. max_pwr_idx = (table_max[0] - table_min[0]) / 2;
  2155. pcdac_tmp = pcdac_high_pwr;
  2156. edge_flag = 0;
  2157. }
  2158. /* This is used when setting tx power*/
  2159. ah->ah_txpower.txp_min_idx = min_pwr_idx/2;
  2160. /* Fill Power to PCDAC table backwards */
  2161. pwr = max_pwr_idx;
  2162. for (i = 63; i >= 0; i--) {
  2163. /* Entering lower power range, reset
  2164. * edge flag and set pcdac_tmp to lower
  2165. * power curve.*/
  2166. if (edge_flag == 0x40 &&
  2167. (2*pwr <= (table_max[1] - table_min[0]) || pwr == 0)) {
  2168. edge_flag = 0x00;
  2169. pcdac_tmp = pcdac_low_pwr;
  2170. pwr = mid_pwr_idx/2;
  2171. }
  2172. /* Don't go below 1, extrapolate below if we have
  2173. * already swithced to the lower power curve -or
  2174. * we only have one curve and edge_flag is zero
  2175. * anyway */
  2176. if (pcdac_tmp[pwr] < 1 && (edge_flag == 0x00)) {
  2177. while (i >= 0) {
  2178. pcdac_out[i] = pcdac_out[i + 1];
  2179. i--;
  2180. }
  2181. break;
  2182. }
  2183. pcdac_out[i] = pcdac_tmp[pwr] | edge_flag;
  2184. /* Extrapolate above if pcdac is greater than
  2185. * 126 -this can happen because we OR pcdac_out
  2186. * value with edge_flag on high power curve */
  2187. if (pcdac_out[i] > 126)
  2188. pcdac_out[i] = 126;
  2189. /* Decrease by a 0.5dB step */
  2190. pwr--;
  2191. }
  2192. }
  2193. /* Write PCDAC values on hw */
  2194. static void
  2195. ath5k_setup_pcdac_table(struct ath5k_hw *ah)
  2196. {
  2197. u8 *pcdac_out = ah->ah_txpower.txp_pd_table;
  2198. int i;
  2199. /*
  2200. * Write TX power values
  2201. */
  2202. for (i = 0; i < (AR5K_EEPROM_POWER_TABLE_SIZE / 2); i++) {
  2203. ath5k_hw_reg_write(ah,
  2204. (((pcdac_out[2*i + 0] << 8 | 0xff) & 0xffff) << 0) |
  2205. (((pcdac_out[2*i + 1] << 8 | 0xff) & 0xffff) << 16),
  2206. AR5K_PHY_PCDAC_TXPOWER(i));
  2207. }
  2208. }
  2209. /*
  2210. * Power to PDADC table functions
  2211. */
  2212. /*
  2213. * Set the gain boundaries and create final Power to PDADC table
  2214. *
  2215. * We can have up to 4 pd curves, we need to do a simmilar process
  2216. * as we do for RF5112. This time we don't have an edge_flag but we
  2217. * set the gain boundaries on a separate register.
  2218. */
  2219. static void
  2220. ath5k_combine_pwr_to_pdadc_curves(struct ath5k_hw *ah,
  2221. s16 *pwr_min, s16 *pwr_max, u8 pdcurves)
  2222. {
  2223. u8 gain_boundaries[AR5K_EEPROM_N_PD_GAINS];
  2224. u8 *pdadc_out = ah->ah_txpower.txp_pd_table;
  2225. u8 *pdadc_tmp;
  2226. s16 pdadc_0;
  2227. u8 pdadc_i, pdadc_n, pwr_step, pdg, max_idx, table_size;
  2228. u8 pd_gain_overlap;
  2229. /* Note: Register value is initialized on initvals
  2230. * there is no feedback from hw.
  2231. * XXX: What about pd_gain_overlap from EEPROM ? */
  2232. pd_gain_overlap = (u8) ath5k_hw_reg_read(ah, AR5K_PHY_TPC_RG5) &
  2233. AR5K_PHY_TPC_RG5_PD_GAIN_OVERLAP;
  2234. /* Create final PDADC table */
  2235. for (pdg = 0, pdadc_i = 0; pdg < pdcurves; pdg++) {
  2236. pdadc_tmp = ah->ah_txpower.tmpL[pdg];
  2237. if (pdg == pdcurves - 1)
  2238. /* 2 dB boundary stretch for last
  2239. * (higher power) curve */
  2240. gain_boundaries[pdg] = pwr_max[pdg] + 4;
  2241. else
  2242. /* Set gain boundary in the middle
  2243. * between this curve and the next one */
  2244. gain_boundaries[pdg] =
  2245. (pwr_max[pdg] + pwr_min[pdg + 1]) / 2;
  2246. /* Sanity check in case our 2 db stretch got out of
  2247. * range. */
  2248. if (gain_boundaries[pdg] > AR5K_TUNE_MAX_TXPOWER)
  2249. gain_boundaries[pdg] = AR5K_TUNE_MAX_TXPOWER;
  2250. /* For the first curve (lower power)
  2251. * start from 0 dB */
  2252. if (pdg == 0)
  2253. pdadc_0 = 0;
  2254. else
  2255. /* For the other curves use the gain overlap */
  2256. pdadc_0 = (gain_boundaries[pdg - 1] - pwr_min[pdg]) -
  2257. pd_gain_overlap;
  2258. /* Force each power step to be at least 0.5 dB */
  2259. if ((pdadc_tmp[1] - pdadc_tmp[0]) > 1)
  2260. pwr_step = pdadc_tmp[1] - pdadc_tmp[0];
  2261. else
  2262. pwr_step = 1;
  2263. /* If pdadc_0 is negative, we need to extrapolate
  2264. * below this pdgain by a number of pwr_steps */
  2265. while ((pdadc_0 < 0) && (pdadc_i < 128)) {
  2266. s16 tmp = pdadc_tmp[0] + pdadc_0 * pwr_step;
  2267. pdadc_out[pdadc_i++] = (tmp < 0) ? 0 : (u8) tmp;
  2268. pdadc_0++;
  2269. }
  2270. /* Set last pwr level, using gain boundaries */
  2271. pdadc_n = gain_boundaries[pdg] + pd_gain_overlap - pwr_min[pdg];
  2272. /* Limit it to be inside pwr range */
  2273. table_size = pwr_max[pdg] - pwr_min[pdg];
  2274. max_idx = (pdadc_n < table_size) ? pdadc_n : table_size;
  2275. /* Fill pdadc_out table */
  2276. while (pdadc_0 < max_idx && pdadc_i < 128)
  2277. pdadc_out[pdadc_i++] = pdadc_tmp[pdadc_0++];
  2278. /* Need to extrapolate above this pdgain? */
  2279. if (pdadc_n <= max_idx)
  2280. continue;
  2281. /* Force each power step to be at least 0.5 dB */
  2282. if ((pdadc_tmp[table_size - 1] - pdadc_tmp[table_size - 2]) > 1)
  2283. pwr_step = pdadc_tmp[table_size - 1] -
  2284. pdadc_tmp[table_size - 2];
  2285. else
  2286. pwr_step = 1;
  2287. /* Extrapolate above */
  2288. while ((pdadc_0 < (s16) pdadc_n) &&
  2289. (pdadc_i < AR5K_EEPROM_POWER_TABLE_SIZE * 2)) {
  2290. s16 tmp = pdadc_tmp[table_size - 1] +
  2291. (pdadc_0 - max_idx) * pwr_step;
  2292. pdadc_out[pdadc_i++] = (tmp > 127) ? 127 : (u8) tmp;
  2293. pdadc_0++;
  2294. }
  2295. }
  2296. while (pdg < AR5K_EEPROM_N_PD_GAINS) {
  2297. gain_boundaries[pdg] = gain_boundaries[pdg - 1];
  2298. pdg++;
  2299. }
  2300. while (pdadc_i < AR5K_EEPROM_POWER_TABLE_SIZE * 2) {
  2301. pdadc_out[pdadc_i] = pdadc_out[pdadc_i - 1];
  2302. pdadc_i++;
  2303. }
  2304. /* Set gain boundaries */
  2305. ath5k_hw_reg_write(ah,
  2306. AR5K_REG_SM(pd_gain_overlap,
  2307. AR5K_PHY_TPC_RG5_PD_GAIN_OVERLAP) |
  2308. AR5K_REG_SM(gain_boundaries[0],
  2309. AR5K_PHY_TPC_RG5_PD_GAIN_BOUNDARY_1) |
  2310. AR5K_REG_SM(gain_boundaries[1],
  2311. AR5K_PHY_TPC_RG5_PD_GAIN_BOUNDARY_2) |
  2312. AR5K_REG_SM(gain_boundaries[2],
  2313. AR5K_PHY_TPC_RG5_PD_GAIN_BOUNDARY_3) |
  2314. AR5K_REG_SM(gain_boundaries[3],
  2315. AR5K_PHY_TPC_RG5_PD_GAIN_BOUNDARY_4),
  2316. AR5K_PHY_TPC_RG5);
  2317. /* Used for setting rate power table */
  2318. ah->ah_txpower.txp_min_idx = pwr_min[0];
  2319. }
  2320. /* Write PDADC values on hw */
  2321. static void
  2322. ath5k_setup_pwr_to_pdadc_table(struct ath5k_hw *ah, u8 ee_mode)
  2323. {
  2324. struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
  2325. u8 *pdadc_out = ah->ah_txpower.txp_pd_table;
  2326. u8 *pdg_to_idx = ee->ee_pdc_to_idx[ee_mode];
  2327. u8 pdcurves = ee->ee_pd_gains[ee_mode];
  2328. u32 reg;
  2329. u8 i;
  2330. /* Select the right pdgain curves */
  2331. /* Clear current settings */
  2332. reg = ath5k_hw_reg_read(ah, AR5K_PHY_TPC_RG1);
  2333. reg &= ~(AR5K_PHY_TPC_RG1_PDGAIN_1 |
  2334. AR5K_PHY_TPC_RG1_PDGAIN_2 |
  2335. AR5K_PHY_TPC_RG1_PDGAIN_3 |
  2336. AR5K_PHY_TPC_RG1_NUM_PD_GAIN);
  2337. /*
  2338. * Use pd_gains curve from eeprom
  2339. *
  2340. * This overrides the default setting from initvals
  2341. * in case some vendors (e.g. Zcomax) don't use the default
  2342. * curves. If we don't honor their settings we 'll get a
  2343. * 5dB (1 * gain overlap ?) drop.
  2344. */
  2345. reg |= AR5K_REG_SM(pdcurves, AR5K_PHY_TPC_RG1_NUM_PD_GAIN);
  2346. switch (pdcurves) {
  2347. case 3:
  2348. reg |= AR5K_REG_SM(pdg_to_idx[2], AR5K_PHY_TPC_RG1_PDGAIN_3);
  2349. /* Fall through */
  2350. case 2:
  2351. reg |= AR5K_REG_SM(pdg_to_idx[1], AR5K_PHY_TPC_RG1_PDGAIN_2);
  2352. /* Fall through */
  2353. case 1:
  2354. reg |= AR5K_REG_SM(pdg_to_idx[0], AR5K_PHY_TPC_RG1_PDGAIN_1);
  2355. break;
  2356. }
  2357. ath5k_hw_reg_write(ah, reg, AR5K_PHY_TPC_RG1);
  2358. /*
  2359. * Write TX power values
  2360. */
  2361. for (i = 0; i < (AR5K_EEPROM_POWER_TABLE_SIZE / 2); i++) {
  2362. ath5k_hw_reg_write(ah,
  2363. ((pdadc_out[4*i + 0] & 0xff) << 0) |
  2364. ((pdadc_out[4*i + 1] & 0xff) << 8) |
  2365. ((pdadc_out[4*i + 2] & 0xff) << 16) |
  2366. ((pdadc_out[4*i + 3] & 0xff) << 24),
  2367. AR5K_PHY_PDADC_TXPOWER(i));
  2368. }
  2369. }
  2370. /*
  2371. * Common code for PCDAC/PDADC tables
  2372. */
  2373. /*
  2374. * This is the main function that uses all of the above
  2375. * to set PCDAC/PDADC table on hw for the current channel.
  2376. * This table is used for tx power calibration on the basband,
  2377. * without it we get weird tx power levels and in some cases
  2378. * distorted spectral mask
  2379. */
  2380. static int
  2381. ath5k_setup_channel_powertable(struct ath5k_hw *ah,
  2382. struct ieee80211_channel *channel,
  2383. u8 ee_mode, u8 type)
  2384. {
  2385. struct ath5k_pdgain_info *pdg_L, *pdg_R;
  2386. struct ath5k_chan_pcal_info *pcinfo_L;
  2387. struct ath5k_chan_pcal_info *pcinfo_R;
  2388. struct ath5k_eeprom_info *ee = &ah->ah_capabilities.cap_eeprom;
  2389. u8 *pdg_curve_to_idx = ee->ee_pdc_to_idx[ee_mode];
  2390. s16 table_min[AR5K_EEPROM_N_PD_GAINS];
  2391. s16 table_max[AR5K_EEPROM_N_PD_GAINS];
  2392. u8 *tmpL;
  2393. u8 *tmpR;
  2394. u32 target = channel->center_freq;
  2395. int pdg, i;
  2396. /* Get surounding freq piers for this channel */
  2397. ath5k_get_chan_pcal_surrounding_piers(ah, channel,
  2398. &pcinfo_L,
  2399. &pcinfo_R);
  2400. /* Loop over pd gain curves on
  2401. * surounding freq piers by index */
  2402. for (pdg = 0; pdg < ee->ee_pd_gains[ee_mode]; pdg++) {
  2403. /* Fill curves in reverse order
  2404. * from lower power (max gain)
  2405. * to higher power. Use curve -> idx
  2406. * backmapping we did on eeprom init */
  2407. u8 idx = pdg_curve_to_idx[pdg];
  2408. /* Grab the needed curves by index */
  2409. pdg_L = &pcinfo_L->pd_curves[idx];
  2410. pdg_R = &pcinfo_R->pd_curves[idx];
  2411. /* Initialize the temp tables */
  2412. tmpL = ah->ah_txpower.tmpL[pdg];
  2413. tmpR = ah->ah_txpower.tmpR[pdg];
  2414. /* Set curve's x boundaries and create
  2415. * curves so that they cover the same
  2416. * range (if we don't do that one table
  2417. * will have values on some range and the
  2418. * other one won't have any so interpolation
  2419. * will fail) */
  2420. table_min[pdg] = min(pdg_L->pd_pwr[0],
  2421. pdg_R->pd_pwr[0]) / 2;
  2422. table_max[pdg] = max(pdg_L->pd_pwr[pdg_L->pd_points - 1],
  2423. pdg_R->pd_pwr[pdg_R->pd_points - 1]) / 2;
  2424. /* Now create the curves on surrounding channels
  2425. * and interpolate if needed to get the final
  2426. * curve for this gain on this channel */
  2427. switch (type) {
  2428. case AR5K_PWRTABLE_LINEAR_PCDAC:
  2429. /* Override min/max so that we don't loose
  2430. * accuracy (don't divide by 2) */
  2431. table_min[pdg] = min(pdg_L->pd_pwr[0],
  2432. pdg_R->pd_pwr[0]);
  2433. table_max[pdg] =
  2434. max(pdg_L->pd_pwr[pdg_L->pd_points - 1],
  2435. pdg_R->pd_pwr[pdg_R->pd_points - 1]);
  2436. /* Override minimum so that we don't get
  2437. * out of bounds while extrapolating
  2438. * below. Don't do this when we have 2
  2439. * curves and we are on the high power curve
  2440. * because table_min is ok in this case */
  2441. if (!(ee->ee_pd_gains[ee_mode] > 1 && pdg == 0)) {
  2442. table_min[pdg] =
  2443. ath5k_get_linear_pcdac_min(pdg_L->pd_step,
  2444. pdg_R->pd_step,
  2445. pdg_L->pd_pwr,
  2446. pdg_R->pd_pwr);
  2447. /* Don't go too low because we will
  2448. * miss the upper part of the curve.
  2449. * Note: 126 = 31.5dB (max power supported)
  2450. * in 0.25dB units */
  2451. if (table_max[pdg] - table_min[pdg] > 126)
  2452. table_min[pdg] = table_max[pdg] - 126;
  2453. }
  2454. /* Fall through */
  2455. case AR5K_PWRTABLE_PWR_TO_PCDAC:
  2456. case AR5K_PWRTABLE_PWR_TO_PDADC:
  2457. ath5k_create_power_curve(table_min[pdg],
  2458. table_max[pdg],
  2459. pdg_L->pd_pwr,
  2460. pdg_L->pd_step,
  2461. pdg_L->pd_points, tmpL, type);
  2462. /* We are in a calibration
  2463. * pier, no need to interpolate
  2464. * between freq piers */
  2465. if (pcinfo_L == pcinfo_R)
  2466. continue;
  2467. ath5k_create_power_curve(table_min[pdg],
  2468. table_max[pdg],
  2469. pdg_R->pd_pwr,
  2470. pdg_R->pd_step,
  2471. pdg_R->pd_points, tmpR, type);
  2472. break;
  2473. default:
  2474. return -EINVAL;
  2475. }
  2476. /* Interpolate between curves
  2477. * of surounding freq piers to
  2478. * get the final curve for this
  2479. * pd gain. Re-use tmpL for interpolation
  2480. * output */
  2481. for (i = 0; (i < (u16) (table_max[pdg] - table_min[pdg])) &&
  2482. (i < AR5K_EEPROM_POWER_TABLE_SIZE); i++) {
  2483. tmpL[i] = (u8) ath5k_get_interpolated_value(target,
  2484. (s16) pcinfo_L->freq,
  2485. (s16) pcinfo_R->freq,
  2486. (s16) tmpL[i],
  2487. (s16) tmpR[i]);
  2488. }
  2489. }
  2490. /* Now we have a set of curves for this
  2491. * channel on tmpL (x range is table_max - table_min
  2492. * and y values are tmpL[pdg][]) sorted in the same
  2493. * order as EEPROM (because we've used the backmapping).
  2494. * So for RF5112 it's from higher power to lower power
  2495. * and for RF2413 it's from lower power to higher power.
  2496. * For RF5111 we only have one curve. */
  2497. /* Fill min and max power levels for this
  2498. * channel by interpolating the values on
  2499. * surounding channels to complete the dataset */
  2500. ah->ah_txpower.txp_min_pwr = ath5k_get_interpolated_value(target,
  2501. (s16) pcinfo_L->freq,
  2502. (s16) pcinfo_R->freq,
  2503. pcinfo_L->min_pwr, pcinfo_R->min_pwr);
  2504. ah->ah_txpower.txp_max_pwr = ath5k_get_interpolated_value(target,
  2505. (s16) pcinfo_L->freq,
  2506. (s16) pcinfo_R->freq,
  2507. pcinfo_L->max_pwr, pcinfo_R->max_pwr);
  2508. /* We are ready to go, fill PCDAC/PDADC
  2509. * table and write settings on hardware */
  2510. switch (type) {
  2511. case AR5K_PWRTABLE_LINEAR_PCDAC:
  2512. /* For RF5112 we can have one or two curves
  2513. * and each curve covers a certain power lvl
  2514. * range so we need to do some more processing */
  2515. ath5k_combine_linear_pcdac_curves(ah, table_min, table_max,
  2516. ee->ee_pd_gains[ee_mode]);
  2517. /* Set txp.offset so that we can
  2518. * match max power value with max
  2519. * table index */
  2520. ah->ah_txpower.txp_offset = 64 - (table_max[0] / 2);
  2521. /* Write settings on hw */
  2522. ath5k_setup_pcdac_table(ah);
  2523. break;
  2524. case AR5K_PWRTABLE_PWR_TO_PCDAC:
  2525. /* We are done for RF5111 since it has only
  2526. * one curve, just fit the curve on the table */
  2527. ath5k_fill_pwr_to_pcdac_table(ah, table_min, table_max);
  2528. /* No rate powertable adjustment for RF5111 */
  2529. ah->ah_txpower.txp_min_idx = 0;
  2530. ah->ah_txpower.txp_offset = 0;
  2531. /* Write settings on hw */
  2532. ath5k_setup_pcdac_table(ah);
  2533. break;
  2534. case AR5K_PWRTABLE_PWR_TO_PDADC:
  2535. /* Set PDADC boundaries and fill
  2536. * final PDADC table */
  2537. ath5k_combine_pwr_to_pdadc_curves(ah, table_min, table_max,
  2538. ee->ee_pd_gains[ee_mode]);
  2539. /* Write settings on hw */
  2540. ath5k_setup_pwr_to_pdadc_table(ah, ee_mode);
  2541. /* Set txp.offset, note that table_min
  2542. * can be negative */
  2543. ah->ah_txpower.txp_offset = table_min[0];
  2544. break;
  2545. default:
  2546. return -EINVAL;
  2547. }
  2548. return 0;
  2549. }
  2550. /*
  2551. * Per-rate tx power setting
  2552. *
  2553. * This is the code that sets the desired tx power (below
  2554. * maximum) on hw for each rate (we also have TPC that sets
  2555. * power per packet). We do that by providing an index on the
  2556. * PCDAC/PDADC table we set up.
  2557. */
  2558. /*
  2559. * Set rate power table
  2560. *
  2561. * For now we only limit txpower based on maximum tx power
  2562. * supported by hw (what's inside rate_info). We need to limit
  2563. * this even more, based on regulatory domain etc.
  2564. *
  2565. * Rate power table contains indices to PCDAC/PDADC table (0.5dB steps)
  2566. * and is indexed as follows:
  2567. * rates[0] - rates[7] -> OFDM rates
  2568. * rates[8] - rates[14] -> CCK rates
  2569. * rates[15] -> XR rates (they all have the same power)
  2570. */
  2571. static void
  2572. ath5k_setup_rate_powertable(struct ath5k_hw *ah, u16 max_pwr,
  2573. struct ath5k_rate_pcal_info *rate_info,
  2574. u8 ee_mode)
  2575. {
  2576. unsigned int i;
  2577. u16 *rates;
  2578. /* max_pwr is power level we got from driver/user in 0.5dB
  2579. * units, switch to 0.25dB units so we can compare */
  2580. max_pwr *= 2;
  2581. max_pwr = min(max_pwr, (u16) ah->ah_txpower.txp_max_pwr) / 2;
  2582. /* apply rate limits */
  2583. rates = ah->ah_txpower.txp_rates_power_table;
  2584. /* OFDM rates 6 to 24Mb/s */
  2585. for (i = 0; i < 5; i++)
  2586. rates[i] = min(max_pwr, rate_info->target_power_6to24);
  2587. /* Rest OFDM rates */
  2588. rates[5] = min(rates[0], rate_info->target_power_36);
  2589. rates[6] = min(rates[0], rate_info->target_power_48);
  2590. rates[7] = min(rates[0], rate_info->target_power_54);
  2591. /* CCK rates */
  2592. /* 1L */
  2593. rates[8] = min(rates[0], rate_info->target_power_6to24);
  2594. /* 2L */
  2595. rates[9] = min(rates[0], rate_info->target_power_36);
  2596. /* 2S */
  2597. rates[10] = min(rates[0], rate_info->target_power_36);
  2598. /* 5L */
  2599. rates[11] = min(rates[0], rate_info->target_power_48);
  2600. /* 5S */
  2601. rates[12] = min(rates[0], rate_info->target_power_48);
  2602. /* 11L */
  2603. rates[13] = min(rates[0], rate_info->target_power_54);
  2604. /* 11S */
  2605. rates[14] = min(rates[0], rate_info->target_power_54);
  2606. /* XR rates */
  2607. rates[15] = min(rates[0], rate_info->target_power_6to24);
  2608. /* CCK rates have different peak to average ratio
  2609. * so we have to tweak their power so that gainf
  2610. * correction works ok. For this we use OFDM to
  2611. * CCK delta from eeprom */
  2612. if ((ee_mode == AR5K_EEPROM_MODE_11G) &&
  2613. (ah->ah_phy_revision < AR5K_SREV_PHY_5212A))
  2614. for (i = 8; i <= 15; i++)
  2615. rates[i] -= ah->ah_txpower.txp_cck_ofdm_gainf_delta;
  2616. /* Now that we have all rates setup use table offset to
  2617. * match the power range set by user with the power indices
  2618. * on PCDAC/PDADC table */
  2619. for (i = 0; i < 16; i++) {
  2620. rates[i] += ah->ah_txpower.txp_offset;
  2621. /* Don't get out of bounds */
  2622. if (rates[i] > 63)
  2623. rates[i] = 63;
  2624. }
  2625. /* Min/max in 0.25dB units */
  2626. ah->ah_txpower.txp_min_pwr = 2 * rates[7];
  2627. ah->ah_txpower.txp_max_pwr = 2 * rates[0];
  2628. ah->ah_txpower.txp_ofdm = rates[7];
  2629. }
  2630. /*
  2631. * Set transmission power
  2632. */
  2633. static int
  2634. ath5k_hw_txpower(struct ath5k_hw *ah, struct ieee80211_channel *channel,
  2635. u8 ee_mode, u8 txpower, bool fast)
  2636. {
  2637. struct ath5k_rate_pcal_info rate_info;
  2638. u8 type;
  2639. int ret;
  2640. if (txpower > AR5K_TUNE_MAX_TXPOWER) {
  2641. ATH5K_ERR(ah->ah_sc, "invalid tx power: %u\n", txpower);
  2642. return -EINVAL;
  2643. }
  2644. /* Initialize TX power table */
  2645. switch (ah->ah_radio) {
  2646. case AR5K_RF5110:
  2647. /* TODO */
  2648. return 0;
  2649. case AR5K_RF5111:
  2650. type = AR5K_PWRTABLE_PWR_TO_PCDAC;
  2651. break;
  2652. case AR5K_RF5112:
  2653. type = AR5K_PWRTABLE_LINEAR_PCDAC;
  2654. break;
  2655. case AR5K_RF2413:
  2656. case AR5K_RF5413:
  2657. case AR5K_RF2316:
  2658. case AR5K_RF2317:
  2659. case AR5K_RF2425:
  2660. type = AR5K_PWRTABLE_PWR_TO_PDADC;
  2661. break;
  2662. default:
  2663. return -EINVAL;
  2664. }
  2665. /* If fast is set it means we are on the same channel/mode
  2666. * so there is no need to recalculate the powertable, we 'll
  2667. * just use the cached one */
  2668. if (!fast) {
  2669. /* Reset TX power values */
  2670. memset(&ah->ah_txpower, 0, sizeof(ah->ah_txpower));
  2671. ah->ah_txpower.txp_tpc = AR5K_TUNE_TPC_TXPOWER;
  2672. ah->ah_txpower.txp_min_pwr = 0;
  2673. ah->ah_txpower.txp_max_pwr = AR5K_TUNE_MAX_TXPOWER;
  2674. /* Calculate the powertable */
  2675. ret = ath5k_setup_channel_powertable(ah, channel,
  2676. ee_mode, type);
  2677. if (ret)
  2678. return ret;
  2679. /* Write cached table on hw */
  2680. } else if (type == AR5K_PWRTABLE_PWR_TO_PDADC)
  2681. ath5k_setup_pwr_to_pdadc_table(ah, ee_mode);
  2682. else
  2683. ath5k_setup_pcdac_table(ah);
  2684. /* Limit max power if we have a CTL available */
  2685. ath5k_get_max_ctl_power(ah, channel);
  2686. /* FIXME: Antenna reduction stuff */
  2687. /* FIXME: Limit power on turbo modes */
  2688. /* FIXME: TPC scale reduction */
  2689. /* Get surounding channels for per-rate power table
  2690. * calibration */
  2691. ath5k_get_rate_pcal_data(ah, channel, &rate_info);
  2692. /* Setup rate power table */
  2693. ath5k_setup_rate_powertable(ah, txpower, &rate_info, ee_mode);
  2694. /* Write rate power table on hw */
  2695. ath5k_hw_reg_write(ah, AR5K_TXPOWER_OFDM(3, 24) |
  2696. AR5K_TXPOWER_OFDM(2, 16) | AR5K_TXPOWER_OFDM(1, 8) |
  2697. AR5K_TXPOWER_OFDM(0, 0), AR5K_PHY_TXPOWER_RATE1);
  2698. ath5k_hw_reg_write(ah, AR5K_TXPOWER_OFDM(7, 24) |
  2699. AR5K_TXPOWER_OFDM(6, 16) | AR5K_TXPOWER_OFDM(5, 8) |
  2700. AR5K_TXPOWER_OFDM(4, 0), AR5K_PHY_TXPOWER_RATE2);
  2701. ath5k_hw_reg_write(ah, AR5K_TXPOWER_CCK(10, 24) |
  2702. AR5K_TXPOWER_CCK(9, 16) | AR5K_TXPOWER_CCK(15, 8) |
  2703. AR5K_TXPOWER_CCK(8, 0), AR5K_PHY_TXPOWER_RATE3);
  2704. ath5k_hw_reg_write(ah, AR5K_TXPOWER_CCK(14, 24) |
  2705. AR5K_TXPOWER_CCK(13, 16) | AR5K_TXPOWER_CCK(12, 8) |
  2706. AR5K_TXPOWER_CCK(11, 0), AR5K_PHY_TXPOWER_RATE4);
  2707. /* FIXME: TPC support */
  2708. if (ah->ah_txpower.txp_tpc) {
  2709. ath5k_hw_reg_write(ah, AR5K_PHY_TXPOWER_RATE_MAX_TPC_ENABLE |
  2710. AR5K_TUNE_MAX_TXPOWER, AR5K_PHY_TXPOWER_RATE_MAX);
  2711. ath5k_hw_reg_write(ah,
  2712. AR5K_REG_MS(AR5K_TUNE_MAX_TXPOWER, AR5K_TPC_ACK) |
  2713. AR5K_REG_MS(AR5K_TUNE_MAX_TXPOWER, AR5K_TPC_CTS) |
  2714. AR5K_REG_MS(AR5K_TUNE_MAX_TXPOWER, AR5K_TPC_CHIRP),
  2715. AR5K_TPC);
  2716. } else {
  2717. ath5k_hw_reg_write(ah, AR5K_PHY_TXPOWER_RATE_MAX |
  2718. AR5K_TUNE_MAX_TXPOWER, AR5K_PHY_TXPOWER_RATE_MAX);
  2719. }
  2720. return 0;
  2721. }
  2722. int ath5k_hw_set_txpower_limit(struct ath5k_hw *ah, u8 txpower)
  2723. {
  2724. /*Just a try M.F.*/
  2725. struct ieee80211_channel *channel = ah->ah_current_channel;
  2726. u8 ee_mode;
  2727. switch (channel->hw_value & CHANNEL_MODES) {
  2728. case CHANNEL_A:
  2729. case CHANNEL_XR:
  2730. ee_mode = AR5K_EEPROM_MODE_11A;
  2731. break;
  2732. case CHANNEL_G:
  2733. ee_mode = AR5K_EEPROM_MODE_11G;
  2734. break;
  2735. case CHANNEL_B:
  2736. ee_mode = AR5K_EEPROM_MODE_11B;
  2737. break;
  2738. default:
  2739. ATH5K_ERR(ah->ah_sc,
  2740. "invalid channel: %d\n", channel->center_freq);
  2741. return -EINVAL;
  2742. }
  2743. ATH5K_DBG(ah->ah_sc, ATH5K_DEBUG_TXPOWER,
  2744. "changing txpower to %d\n", txpower);
  2745. return ath5k_hw_txpower(ah, channel, ee_mode, txpower, true);
  2746. }
  2747. /*************\
  2748. Init function
  2749. \*************/
  2750. int ath5k_hw_phy_init(struct ath5k_hw *ah, struct ieee80211_channel *channel,
  2751. u8 mode, u8 ee_mode, u8 freq, bool fast)
  2752. {
  2753. struct ieee80211_channel *curr_channel;
  2754. int ret, i;
  2755. u32 phy_tst1;
  2756. bool fast_txp;
  2757. ret = 0;
  2758. /*
  2759. * Sanity check for fast flag
  2760. * Don't try fast channel change when changing modulation
  2761. * mode/band. We check for chip compatibility on
  2762. * ath5k_hw_reset.
  2763. */
  2764. curr_channel = ah->ah_current_channel;
  2765. if (fast && (channel->hw_value != curr_channel->hw_value))
  2766. return -EINVAL;
  2767. /*
  2768. * On fast channel change we only set the synth parameters
  2769. * while PHY is running, enable calibration and skip the rest.
  2770. */
  2771. if (fast) {
  2772. AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_RFBUS_REQ,
  2773. AR5K_PHY_RFBUS_REQ_REQUEST);
  2774. for (i = 0; i < 100; i++) {
  2775. if (ath5k_hw_reg_read(ah, AR5K_PHY_RFBUS_GRANT))
  2776. break;
  2777. udelay(5);
  2778. }
  2779. /* Failed */
  2780. if (i >= 100)
  2781. return -EIO;
  2782. }
  2783. /*
  2784. * If we don't change channel/mode skip
  2785. * tx powertable calculation and use the
  2786. * cached one.
  2787. */
  2788. if ((channel->hw_value == curr_channel->hw_value) &&
  2789. (channel->center_freq == curr_channel->center_freq))
  2790. fast_txp = true;
  2791. else
  2792. fast_txp = false;
  2793. /*
  2794. * Set TX power
  2795. *
  2796. * Note: We need to do that before we set
  2797. * RF buffer settings on 5211/5212+ so that we
  2798. * properly set curve indices.
  2799. */
  2800. ret = ath5k_hw_txpower(ah, channel, ee_mode,
  2801. ah->ah_txpower.txp_max_pwr / 2,
  2802. fast_txp);
  2803. if (ret)
  2804. return ret;
  2805. /*
  2806. * For 5210 we do all initialization using
  2807. * initvals, so we don't have to modify
  2808. * any settings (5210 also only supports
  2809. * a/aturbo modes)
  2810. */
  2811. if ((ah->ah_version != AR5K_AR5210) && !fast) {
  2812. /*
  2813. * Write initial RF gain settings
  2814. * This should work for both 5111/5112
  2815. */
  2816. ret = ath5k_hw_rfgain_init(ah, freq);
  2817. if (ret)
  2818. return ret;
  2819. mdelay(1);
  2820. /*
  2821. * Write RF buffer
  2822. */
  2823. ret = ath5k_hw_rfregs_init(ah, channel, mode);
  2824. if (ret)
  2825. return ret;
  2826. /* Write OFDM timings on 5212*/
  2827. if (ah->ah_version == AR5K_AR5212 &&
  2828. channel->hw_value & CHANNEL_OFDM) {
  2829. ret = ath5k_hw_write_ofdm_timings(ah, channel);
  2830. if (ret)
  2831. return ret;
  2832. /* Spur info is available only from EEPROM versions
  2833. * greater than 5.3, but the EEPROM routines will use
  2834. * static values for older versions */
  2835. if (ah->ah_mac_srev >= AR5K_SREV_AR5424)
  2836. ath5k_hw_set_spur_mitigation_filter(ah,
  2837. channel);
  2838. }
  2839. /*Enable/disable 802.11b mode on 5111
  2840. (enable 2111 frequency converter + CCK)*/
  2841. if (ah->ah_radio == AR5K_RF5111) {
  2842. if (mode == AR5K_MODE_11B)
  2843. AR5K_REG_ENABLE_BITS(ah, AR5K_TXCFG,
  2844. AR5K_TXCFG_B_MODE);
  2845. else
  2846. AR5K_REG_DISABLE_BITS(ah, AR5K_TXCFG,
  2847. AR5K_TXCFG_B_MODE);
  2848. }
  2849. } else if (ah->ah_version == AR5K_AR5210) {
  2850. mdelay(1);
  2851. /* Disable phy and wait */
  2852. ath5k_hw_reg_write(ah, AR5K_PHY_ACT_DISABLE, AR5K_PHY_ACT);
  2853. mdelay(1);
  2854. }
  2855. /* Set channel on PHY */
  2856. ret = ath5k_hw_channel(ah, channel);
  2857. if (ret)
  2858. return ret;
  2859. /*
  2860. * Enable the PHY and wait until completion
  2861. * This includes BaseBand and Synthesizer
  2862. * activation.
  2863. */
  2864. ath5k_hw_reg_write(ah, AR5K_PHY_ACT_ENABLE, AR5K_PHY_ACT);
  2865. /*
  2866. * On 5211+ read activation -> rx delay
  2867. * and use it.
  2868. */
  2869. if (ah->ah_version != AR5K_AR5210) {
  2870. u32 delay;
  2871. delay = ath5k_hw_reg_read(ah, AR5K_PHY_RX_DELAY) &
  2872. AR5K_PHY_RX_DELAY_M;
  2873. delay = (channel->hw_value & CHANNEL_CCK) ?
  2874. ((delay << 2) / 22) : (delay / 10);
  2875. if (ah->ah_bwmode == AR5K_BWMODE_10MHZ)
  2876. delay = delay << 1;
  2877. if (ah->ah_bwmode == AR5K_BWMODE_5MHZ)
  2878. delay = delay << 2;
  2879. /* XXX: /2 on turbo ? Let's be safe
  2880. * for now */
  2881. udelay(100 + delay);
  2882. } else {
  2883. mdelay(1);
  2884. }
  2885. if (fast)
  2886. /*
  2887. * Release RF Bus grant
  2888. */
  2889. AR5K_REG_DISABLE_BITS(ah, AR5K_PHY_RFBUS_REQ,
  2890. AR5K_PHY_RFBUS_REQ_REQUEST);
  2891. else {
  2892. /*
  2893. * Perform ADC test to see if baseband is ready
  2894. * Set tx hold and check adc test register
  2895. */
  2896. phy_tst1 = ath5k_hw_reg_read(ah, AR5K_PHY_TST1);
  2897. ath5k_hw_reg_write(ah, AR5K_PHY_TST1_TXHOLD, AR5K_PHY_TST1);
  2898. for (i = 0; i <= 20; i++) {
  2899. if (!(ath5k_hw_reg_read(ah, AR5K_PHY_ADC_TEST) & 0x10))
  2900. break;
  2901. udelay(200);
  2902. }
  2903. ath5k_hw_reg_write(ah, phy_tst1, AR5K_PHY_TST1);
  2904. }
  2905. /*
  2906. * Start automatic gain control calibration
  2907. *
  2908. * During AGC calibration RX path is re-routed to
  2909. * a power detector so we don't receive anything.
  2910. *
  2911. * This method is used to calibrate some static offsets
  2912. * used together with on-the fly I/Q calibration (the
  2913. * one performed via ath5k_hw_phy_calibrate), which doesn't
  2914. * interrupt rx path.
  2915. *
  2916. * While rx path is re-routed to the power detector we also
  2917. * start a noise floor calibration to measure the
  2918. * card's noise floor (the noise we measure when we are not
  2919. * transmitting or receiving anything).
  2920. *
  2921. * If we are in a noisy environment, AGC calibration may time
  2922. * out and/or noise floor calibration might timeout.
  2923. */
  2924. AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_AGCCTL,
  2925. AR5K_PHY_AGCCTL_CAL | AR5K_PHY_AGCCTL_NF);
  2926. /* At the same time start I/Q calibration for QAM constellation
  2927. * -no need for CCK- */
  2928. ah->ah_calibration = false;
  2929. if (!(mode == AR5K_MODE_11B)) {
  2930. ah->ah_calibration = true;
  2931. AR5K_REG_WRITE_BITS(ah, AR5K_PHY_IQ,
  2932. AR5K_PHY_IQ_CAL_NUM_LOG_MAX, 15);
  2933. AR5K_REG_ENABLE_BITS(ah, AR5K_PHY_IQ,
  2934. AR5K_PHY_IQ_RUN);
  2935. }
  2936. /* Wait for gain calibration to finish (we check for I/Q calibration
  2937. * during ath5k_phy_calibrate) */
  2938. if (ath5k_hw_register_timeout(ah, AR5K_PHY_AGCCTL,
  2939. AR5K_PHY_AGCCTL_CAL, 0, false)) {
  2940. ATH5K_ERR(ah->ah_sc, "gain calibration timeout (%uMHz)\n",
  2941. channel->center_freq);
  2942. }
  2943. /* Restore antenna mode */
  2944. ath5k_hw_set_antenna_mode(ah, ah->ah_ant_mode);
  2945. return ret;
  2946. }