ath.h 4.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189
  1. /*
  2. * Copyright (c) 2008-2009 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef ATH_H
  17. #define ATH_H
  18. #include <linux/skbuff.h>
  19. #include <linux/if_ether.h>
  20. #include <linux/spinlock.h>
  21. #include <net/mac80211.h>
  22. /*
  23. * The key cache is used for h/w cipher state and also for
  24. * tracking station state such as the current tx antenna.
  25. * We also setup a mapping table between key cache slot indices
  26. * and station state to short-circuit node lookups on rx.
  27. * Different parts have different size key caches. We handle
  28. * up to ATH_KEYMAX entries (could dynamically allocate state).
  29. */
  30. #define ATH_KEYMAX 128 /* max key cache size we handle */
  31. static const u8 ath_bcast_mac[ETH_ALEN] = {0xff, 0xff, 0xff, 0xff, 0xff, 0xff};
  32. struct ath_ani {
  33. bool caldone;
  34. unsigned int longcal_timer;
  35. unsigned int shortcal_timer;
  36. unsigned int resetcal_timer;
  37. unsigned int checkani_timer;
  38. struct timer_list timer;
  39. };
  40. struct ath_cycle_counters {
  41. u32 cycles;
  42. u32 rx_busy;
  43. u32 rx_frame;
  44. u32 tx_frame;
  45. };
  46. enum ath_device_state {
  47. ATH_HW_UNAVAILABLE,
  48. ATH_HW_INITIALIZED,
  49. };
  50. enum ath_bus_type {
  51. ATH_PCI,
  52. ATH_AHB,
  53. ATH_USB,
  54. };
  55. struct reg_dmn_pair_mapping {
  56. u16 regDmnEnum;
  57. u16 reg_5ghz_ctl;
  58. u16 reg_2ghz_ctl;
  59. };
  60. struct ath_regulatory {
  61. char alpha2[2];
  62. u16 country_code;
  63. u16 max_power_level;
  64. u32 tp_scale;
  65. u16 current_rd;
  66. u16 current_rd_ext;
  67. int16_t power_limit;
  68. struct reg_dmn_pair_mapping *regpair;
  69. };
  70. enum ath_crypt_caps {
  71. ATH_CRYPT_CAP_CIPHER_AESCCM = BIT(0),
  72. ATH_CRYPT_CAP_MIC_COMBINED = BIT(1),
  73. };
  74. struct ath_keyval {
  75. u8 kv_type;
  76. u8 kv_pad;
  77. u16 kv_len;
  78. u8 kv_val[16]; /* TK */
  79. u8 kv_mic[8]; /* Michael MIC key */
  80. u8 kv_txmic[8]; /* Michael MIC TX key (used only if the hardware
  81. * supports both MIC keys in the same key cache entry;
  82. * in that case, kv_mic is the RX key) */
  83. };
  84. enum ath_cipher {
  85. ATH_CIPHER_WEP = 0,
  86. ATH_CIPHER_AES_OCB = 1,
  87. ATH_CIPHER_AES_CCM = 2,
  88. ATH_CIPHER_CKIP = 3,
  89. ATH_CIPHER_TKIP = 4,
  90. ATH_CIPHER_CLR = 5,
  91. ATH_CIPHER_MIC = 127
  92. };
  93. enum ath_drv_info {
  94. AR7010_DEVICE = BIT(0),
  95. AR9287_DEVICE = BIT(1),
  96. };
  97. /**
  98. * struct ath_ops - Register read/write operations
  99. *
  100. * @read: Register read
  101. * @write: Register write
  102. * @enable_write_buffer: Enable multiple register writes
  103. * @write_flush: flush buffered register writes and disable buffering
  104. */
  105. struct ath_ops {
  106. unsigned int (*read)(void *, u32 reg_offset);
  107. void (*write)(void *, u32 val, u32 reg_offset);
  108. void (*enable_write_buffer)(void *);
  109. void (*write_flush) (void *);
  110. };
  111. struct ath_common;
  112. struct ath_bus_ops {
  113. enum ath_bus_type ath_bus_type;
  114. void (*read_cachesize)(struct ath_common *common, int *csz);
  115. bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data);
  116. void (*bt_coex_prep)(struct ath_common *common);
  117. };
  118. struct ath_common {
  119. void *ah;
  120. void *priv;
  121. struct ieee80211_hw *hw;
  122. int debug_mask;
  123. enum ath_device_state state;
  124. struct ath_ani ani;
  125. u16 cachelsz;
  126. u16 curaid;
  127. u8 macaddr[ETH_ALEN];
  128. u8 curbssid[ETH_ALEN];
  129. u8 bssidmask[ETH_ALEN];
  130. u8 tx_chainmask;
  131. u8 rx_chainmask;
  132. u32 rx_bufsize;
  133. u32 driver_info;
  134. u32 keymax;
  135. DECLARE_BITMAP(keymap, ATH_KEYMAX);
  136. DECLARE_BITMAP(tkip_keymap, ATH_KEYMAX);
  137. enum ath_crypt_caps crypt_caps;
  138. unsigned int clockrate;
  139. spinlock_t cc_lock;
  140. struct ath_cycle_counters cc_ani;
  141. struct ath_cycle_counters cc_survey;
  142. struct ath_regulatory regulatory;
  143. const struct ath_ops *ops;
  144. const struct ath_bus_ops *bus_ops;
  145. bool btcoex_enabled;
  146. };
  147. struct sk_buff *ath_rxbuf_alloc(struct ath_common *common,
  148. u32 len,
  149. gfp_t gfp_mask);
  150. void ath_hw_setbssidmask(struct ath_common *common);
  151. void ath_key_delete(struct ath_common *common, struct ieee80211_key_conf *key);
  152. int ath_key_config(struct ath_common *common,
  153. struct ieee80211_vif *vif,
  154. struct ieee80211_sta *sta,
  155. struct ieee80211_key_conf *key);
  156. bool ath_hw_keyreset(struct ath_common *common, u16 entry);
  157. void ath_hw_cycle_counters_update(struct ath_common *common);
  158. int32_t ath_hw_get_listen_time(struct ath_common *common);
  159. #endif /* ATH_H */