tg3.c 402 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711137121371313714137151371613717137181371913720137211372213723137241372513726137271372813729137301373113732137331373413735137361373713738137391374013741137421374313744137451374613747137481374913750137511375213753137541375513756137571375813759137601376113762137631376413765137661376713768137691377013771137721377313774137751377613777137781377913780137811378213783137841378513786137871378813789137901379113792137931379413795137961379713798137991380013801138021380313804138051380613807138081380913810138111381213813138141381513816138171381813819138201382113822138231382413825138261382713828138291383013831138321383313834138351383613837138381383913840138411384213843138441384513846138471384813849138501385113852138531385413855138561385713858138591386013861138621386313864138651386613867138681386913870138711387213873138741387513876138771387813879138801388113882138831388413885138861388713888138891389013891138921389313894138951389613897138981389913900139011390213903139041390513906139071390813909139101391113912139131391413915139161391713918139191392013921139221392313924139251392613927139281392913930139311393213933139341393513936139371393813939139401394113942139431394413945139461394713948139491395013951139521395313954139551395613957139581395913960139611396213963139641396513966139671396813969139701397113972139731397413975139761397713978139791398013981139821398313984139851398613987139881398913990139911399213993139941399513996139971399813999140001400114002140031400414005140061400714008140091401014011140121401314014140151401614017140181401914020140211402214023140241402514026140271402814029140301403114032140331403414035140361403714038140391404014041140421404314044140451404614047140481404914050140511405214053140541405514056140571405814059140601406114062140631406414065140661406714068140691407014071140721407314074140751407614077140781407914080140811408214083140841408514086140871408814089140901409114092140931409414095140961409714098140991410014101141021410314104141051410614107141081410914110141111411214113141141411514116141171411814119141201412114122141231412414125141261412714128141291413014131141321413314134141351413614137141381413914140141411414214143141441414514146141471414814149141501415114152141531415414155141561415714158141591416014161141621416314164141651416614167141681416914170141711417214173141741417514176141771417814179141801418114182141831418414185141861418714188141891419014191141921419314194141951419614197141981419914200142011420214203142041420514206142071420814209142101421114212142131421414215142161421714218142191422014221142221422314224142251422614227142281422914230142311423214233142341423514236142371423814239142401424114242142431424414245142461424714248142491425014251142521425314254142551425614257142581425914260142611426214263142641426514266142671426814269142701427114272142731427414275142761427714278142791428014281142821428314284142851428614287142881428914290142911429214293142941429514296142971429814299143001430114302143031430414305143061430714308143091431014311143121431314314143151431614317143181431914320143211432214323143241432514326143271432814329143301433114332143331433414335143361433714338143391434014341143421434314344143451434614347143481434914350143511435214353143541435514356143571435814359143601436114362143631436414365143661436714368143691437014371143721437314374143751437614377143781437914380143811438214383143841438514386143871438814389143901439114392143931439414395143961439714398143991440014401144021440314404144051440614407144081440914410144111441214413144141441514416144171441814419144201442114422144231442414425144261442714428144291443014431144321443314434144351443614437144381443914440144411444214443144441444514446144471444814449144501445114452144531445414455144561445714458144591446014461144621446314464144651446614467144681446914470144711447214473144741447514476144771447814479144801448114482144831448414485144861448714488144891449014491144921449314494144951449614497144981449914500145011450214503145041450514506145071450814509145101451114512145131451414515145161451714518145191452014521145221452314524145251452614527145281452914530145311453214533145341453514536145371453814539145401454114542145431454414545145461454714548145491455014551145521455314554145551455614557145581455914560145611456214563145641456514566145671456814569145701457114572145731457414575145761457714578145791458014581145821458314584145851458614587145881458914590145911459214593145941459514596145971459814599146001460114602146031460414605146061460714608146091461014611146121461314614146151461614617146181461914620146211462214623146241462514626146271462814629146301463114632146331463414635146361463714638146391464014641146421464314644146451464614647146481464914650146511465214653146541465514656146571465814659146601466114662146631466414665146661466714668146691467014671146721467314674146751467614677146781467914680146811468214683146841468514686146871468814689146901469114692146931469414695146961469714698146991470014701147021470314704147051470614707147081470914710147111471214713147141471514716147171471814719147201472114722147231472414725147261472714728147291473014731147321473314734147351473614737147381473914740147411474214743147441474514746147471474814749147501475114752147531475414755147561475714758147591476014761147621476314764147651476614767147681476914770147711477214773147741477514776147771477814779147801478114782147831478414785147861478714788147891479014791147921479314794147951479614797147981479914800148011480214803148041480514806148071480814809148101481114812148131481414815148161481714818148191482014821148221482314824148251482614827148281482914830148311483214833148341483514836148371483814839148401484114842148431484414845148461484714848148491485014851148521485314854148551485614857148581485914860148611486214863148641486514866148671486814869148701487114872148731487414875148761487714878148791488014881148821488314884148851488614887148881488914890148911489214893148941489514896148971489814899149001490114902149031490414905149061490714908149091491014911149121491314914149151491614917149181491914920149211492214923149241492514926149271492814929149301493114932149331493414935149361493714938149391494014941149421494314944149451494614947149481494914950149511495214953149541495514956149571495814959149601496114962149631496414965149661496714968149691497014971149721497314974149751497614977149781497914980149811498214983149841498514986149871498814989149901499114992149931499414995149961499714998149991500015001150021500315004150051500615007150081500915010150111501215013150141501515016150171501815019150201502115022150231502415025150261502715028150291503015031150321503315034150351503615037150381503915040150411504215043150441504515046150471504815049150501505115052150531505415055150561505715058150591506015061150621506315064150651506615067150681506915070150711507215073150741507515076150771507815079150801508115082150831508415085150861508715088150891509015091150921509315094150951509615097150981509915100151011510215103
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2010 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/ioport.h>
  28. #include <linux/pci.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/mii.h>
  34. #include <linux/phy.h>
  35. #include <linux/brcmphy.h>
  36. #include <linux/if_vlan.h>
  37. #include <linux/ip.h>
  38. #include <linux/tcp.h>
  39. #include <linux/workqueue.h>
  40. #include <linux/prefetch.h>
  41. #include <linux/dma-mapping.h>
  42. #include <linux/firmware.h>
  43. #include <net/checksum.h>
  44. #include <net/ip.h>
  45. #include <asm/system.h>
  46. #include <asm/io.h>
  47. #include <asm/byteorder.h>
  48. #include <asm/uaccess.h>
  49. #ifdef CONFIG_SPARC
  50. #include <asm/idprom.h>
  51. #include <asm/prom.h>
  52. #endif
  53. #define BAR_0 0
  54. #define BAR_2 2
  55. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  56. #define TG3_VLAN_TAG_USED 1
  57. #else
  58. #define TG3_VLAN_TAG_USED 0
  59. #endif
  60. #include "tg3.h"
  61. #define DRV_MODULE_NAME "tg3"
  62. #define TG3_MAJ_NUM 3
  63. #define TG3_MIN_NUM 115
  64. #define DRV_MODULE_VERSION \
  65. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  66. #define DRV_MODULE_RELDATE "October 14, 2010"
  67. #define TG3_DEF_MAC_MODE 0
  68. #define TG3_DEF_RX_MODE 0
  69. #define TG3_DEF_TX_MODE 0
  70. #define TG3_DEF_MSG_ENABLE \
  71. (NETIF_MSG_DRV | \
  72. NETIF_MSG_PROBE | \
  73. NETIF_MSG_LINK | \
  74. NETIF_MSG_TIMER | \
  75. NETIF_MSG_IFDOWN | \
  76. NETIF_MSG_IFUP | \
  77. NETIF_MSG_RX_ERR | \
  78. NETIF_MSG_TX_ERR)
  79. /* length of time before we decide the hardware is borked,
  80. * and dev->tx_timeout() should be called to fix the problem
  81. */
  82. #define TG3_TX_TIMEOUT (5 * HZ)
  83. /* hardware minimum and maximum for a single frame's data payload */
  84. #define TG3_MIN_MTU 60
  85. #define TG3_MAX_MTU(tp) \
  86. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
  87. /* These numbers seem to be hard coded in the NIC firmware somehow.
  88. * You can't change the ring sizes, but you can change where you place
  89. * them in the NIC onboard memory.
  90. */
  91. #define TG3_RX_STD_RING_SIZE(tp) \
  92. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 || \
  93. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) ? \
  94. RX_STD_MAX_SIZE_5717 : 512)
  95. #define TG3_DEF_RX_RING_PENDING 200
  96. #define TG3_RX_JMB_RING_SIZE(tp) \
  97. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 || \
  98. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) ? \
  99. 1024 : 256)
  100. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  101. #define TG3_RSS_INDIR_TBL_SIZE 128
  102. /* Do not place this n-ring entries value into the tp struct itself,
  103. * we really want to expose these constants to GCC so that modulo et
  104. * al. operations are done with shifts and masks instead of with
  105. * hw multiply/modulo instructions. Another solution would be to
  106. * replace things like '% foo' with '& (foo - 1)'.
  107. */
  108. #define TG3_TX_RING_SIZE 512
  109. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  110. #define TG3_RX_STD_RING_BYTES(tp) \
  111. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  112. #define TG3_RX_JMB_RING_BYTES(tp) \
  113. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  114. #define TG3_RX_RCB_RING_BYTES(tp) \
  115. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  116. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  117. TG3_TX_RING_SIZE)
  118. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  119. #define TG3_RX_DMA_ALIGN 16
  120. #define TG3_RX_HEADROOM ALIGN(VLAN_HLEN, TG3_RX_DMA_ALIGN)
  121. #define TG3_DMA_BYTE_ENAB 64
  122. #define TG3_RX_STD_DMA_SZ 1536
  123. #define TG3_RX_JMB_DMA_SZ 9046
  124. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  125. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  126. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  127. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  128. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  129. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  130. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  131. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  132. * that are at least dword aligned when used in PCIX mode. The driver
  133. * works around this bug by double copying the packet. This workaround
  134. * is built into the normal double copy length check for efficiency.
  135. *
  136. * However, the double copy is only necessary on those architectures
  137. * where unaligned memory accesses are inefficient. For those architectures
  138. * where unaligned memory accesses incur little penalty, we can reintegrate
  139. * the 5701 in the normal rx path. Doing so saves a device structure
  140. * dereference by hardcoding the double copy threshold in place.
  141. */
  142. #define TG3_RX_COPY_THRESHOLD 256
  143. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  144. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  145. #else
  146. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  147. #endif
  148. /* minimum number of free TX descriptors required to wake up TX process */
  149. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  150. #define TG3_RAW_IP_ALIGN 2
  151. /* number of ETHTOOL_GSTATS u64's */
  152. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  153. #define TG3_NUM_TEST 6
  154. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  155. #define FIRMWARE_TG3 "tigon/tg3.bin"
  156. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  157. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  158. static char version[] __devinitdata =
  159. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  160. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  161. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  162. MODULE_LICENSE("GPL");
  163. MODULE_VERSION(DRV_MODULE_VERSION);
  164. MODULE_FIRMWARE(FIRMWARE_TG3);
  165. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  166. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  167. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  168. module_param(tg3_debug, int, 0);
  169. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  170. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  245. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  246. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  247. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  248. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  249. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  250. {}
  251. };
  252. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  253. static const struct {
  254. const char string[ETH_GSTRING_LEN];
  255. } ethtool_stats_keys[TG3_NUM_STATS] = {
  256. { "rx_octets" },
  257. { "rx_fragments" },
  258. { "rx_ucast_packets" },
  259. { "rx_mcast_packets" },
  260. { "rx_bcast_packets" },
  261. { "rx_fcs_errors" },
  262. { "rx_align_errors" },
  263. { "rx_xon_pause_rcvd" },
  264. { "rx_xoff_pause_rcvd" },
  265. { "rx_mac_ctrl_rcvd" },
  266. { "rx_xoff_entered" },
  267. { "rx_frame_too_long_errors" },
  268. { "rx_jabbers" },
  269. { "rx_undersize_packets" },
  270. { "rx_in_length_errors" },
  271. { "rx_out_length_errors" },
  272. { "rx_64_or_less_octet_packets" },
  273. { "rx_65_to_127_octet_packets" },
  274. { "rx_128_to_255_octet_packets" },
  275. { "rx_256_to_511_octet_packets" },
  276. { "rx_512_to_1023_octet_packets" },
  277. { "rx_1024_to_1522_octet_packets" },
  278. { "rx_1523_to_2047_octet_packets" },
  279. { "rx_2048_to_4095_octet_packets" },
  280. { "rx_4096_to_8191_octet_packets" },
  281. { "rx_8192_to_9022_octet_packets" },
  282. { "tx_octets" },
  283. { "tx_collisions" },
  284. { "tx_xon_sent" },
  285. { "tx_xoff_sent" },
  286. { "tx_flow_control" },
  287. { "tx_mac_errors" },
  288. { "tx_single_collisions" },
  289. { "tx_mult_collisions" },
  290. { "tx_deferred" },
  291. { "tx_excessive_collisions" },
  292. { "tx_late_collisions" },
  293. { "tx_collide_2times" },
  294. { "tx_collide_3times" },
  295. { "tx_collide_4times" },
  296. { "tx_collide_5times" },
  297. { "tx_collide_6times" },
  298. { "tx_collide_7times" },
  299. { "tx_collide_8times" },
  300. { "tx_collide_9times" },
  301. { "tx_collide_10times" },
  302. { "tx_collide_11times" },
  303. { "tx_collide_12times" },
  304. { "tx_collide_13times" },
  305. { "tx_collide_14times" },
  306. { "tx_collide_15times" },
  307. { "tx_ucast_packets" },
  308. { "tx_mcast_packets" },
  309. { "tx_bcast_packets" },
  310. { "tx_carrier_sense_errors" },
  311. { "tx_discards" },
  312. { "tx_errors" },
  313. { "dma_writeq_full" },
  314. { "dma_write_prioq_full" },
  315. { "rxbds_empty" },
  316. { "rx_discards" },
  317. { "rx_errors" },
  318. { "rx_threshold_hit" },
  319. { "dma_readq_full" },
  320. { "dma_read_prioq_full" },
  321. { "tx_comp_queue_full" },
  322. { "ring_set_send_prod_index" },
  323. { "ring_status_update" },
  324. { "nic_irqs" },
  325. { "nic_avoided_irqs" },
  326. { "nic_tx_threshold_hit" }
  327. };
  328. static const struct {
  329. const char string[ETH_GSTRING_LEN];
  330. } ethtool_test_keys[TG3_NUM_TEST] = {
  331. { "nvram test (online) " },
  332. { "link test (online) " },
  333. { "register test (offline)" },
  334. { "memory test (offline)" },
  335. { "loopback test (offline)" },
  336. { "interrupt test (offline)" },
  337. };
  338. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  339. {
  340. writel(val, tp->regs + off);
  341. }
  342. static u32 tg3_read32(struct tg3 *tp, u32 off)
  343. {
  344. return readl(tp->regs + off);
  345. }
  346. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  347. {
  348. writel(val, tp->aperegs + off);
  349. }
  350. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  351. {
  352. return readl(tp->aperegs + off);
  353. }
  354. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  355. {
  356. unsigned long flags;
  357. spin_lock_irqsave(&tp->indirect_lock, flags);
  358. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  359. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  360. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  361. }
  362. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  363. {
  364. writel(val, tp->regs + off);
  365. readl(tp->regs + off);
  366. }
  367. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  368. {
  369. unsigned long flags;
  370. u32 val;
  371. spin_lock_irqsave(&tp->indirect_lock, flags);
  372. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  373. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  374. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  375. return val;
  376. }
  377. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  378. {
  379. unsigned long flags;
  380. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  381. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  382. TG3_64BIT_REG_LOW, val);
  383. return;
  384. }
  385. if (off == TG3_RX_STD_PROD_IDX_REG) {
  386. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  387. TG3_64BIT_REG_LOW, val);
  388. return;
  389. }
  390. spin_lock_irqsave(&tp->indirect_lock, flags);
  391. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  392. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  393. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  394. /* In indirect mode when disabling interrupts, we also need
  395. * to clear the interrupt bit in the GRC local ctrl register.
  396. */
  397. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  398. (val == 0x1)) {
  399. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  400. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  401. }
  402. }
  403. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  404. {
  405. unsigned long flags;
  406. u32 val;
  407. spin_lock_irqsave(&tp->indirect_lock, flags);
  408. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  409. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  410. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  411. return val;
  412. }
  413. /* usec_wait specifies the wait time in usec when writing to certain registers
  414. * where it is unsafe to read back the register without some delay.
  415. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  416. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  417. */
  418. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  419. {
  420. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  421. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  422. /* Non-posted methods */
  423. tp->write32(tp, off, val);
  424. else {
  425. /* Posted method */
  426. tg3_write32(tp, off, val);
  427. if (usec_wait)
  428. udelay(usec_wait);
  429. tp->read32(tp, off);
  430. }
  431. /* Wait again after the read for the posted method to guarantee that
  432. * the wait time is met.
  433. */
  434. if (usec_wait)
  435. udelay(usec_wait);
  436. }
  437. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  438. {
  439. tp->write32_mbox(tp, off, val);
  440. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  441. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  442. tp->read32_mbox(tp, off);
  443. }
  444. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  445. {
  446. void __iomem *mbox = tp->regs + off;
  447. writel(val, mbox);
  448. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  449. writel(val, mbox);
  450. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  451. readl(mbox);
  452. }
  453. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  454. {
  455. return readl(tp->regs + off + GRCMBOX_BASE);
  456. }
  457. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  458. {
  459. writel(val, tp->regs + off + GRCMBOX_BASE);
  460. }
  461. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  462. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  463. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  464. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  465. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  466. #define tw32(reg, val) tp->write32(tp, reg, val)
  467. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  468. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  469. #define tr32(reg) tp->read32(tp, reg)
  470. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  471. {
  472. unsigned long flags;
  473. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  474. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  475. return;
  476. spin_lock_irqsave(&tp->indirect_lock, flags);
  477. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  478. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  479. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  480. /* Always leave this as zero. */
  481. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  482. } else {
  483. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  484. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  485. /* Always leave this as zero. */
  486. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  487. }
  488. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  489. }
  490. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  491. {
  492. unsigned long flags;
  493. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  494. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  495. *val = 0;
  496. return;
  497. }
  498. spin_lock_irqsave(&tp->indirect_lock, flags);
  499. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  500. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  501. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  502. /* Always leave this as zero. */
  503. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  504. } else {
  505. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  506. *val = tr32(TG3PCI_MEM_WIN_DATA);
  507. /* Always leave this as zero. */
  508. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  509. }
  510. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  511. }
  512. static void tg3_ape_lock_init(struct tg3 *tp)
  513. {
  514. int i;
  515. u32 regbase;
  516. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  517. regbase = TG3_APE_LOCK_GRANT;
  518. else
  519. regbase = TG3_APE_PER_LOCK_GRANT;
  520. /* Make sure the driver hasn't any stale locks. */
  521. for (i = 0; i < 8; i++)
  522. tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
  523. }
  524. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  525. {
  526. int i, off;
  527. int ret = 0;
  528. u32 status, req, gnt;
  529. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  530. return 0;
  531. switch (locknum) {
  532. case TG3_APE_LOCK_GRC:
  533. case TG3_APE_LOCK_MEM:
  534. break;
  535. default:
  536. return -EINVAL;
  537. }
  538. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  539. req = TG3_APE_LOCK_REQ;
  540. gnt = TG3_APE_LOCK_GRANT;
  541. } else {
  542. req = TG3_APE_PER_LOCK_REQ;
  543. gnt = TG3_APE_PER_LOCK_GRANT;
  544. }
  545. off = 4 * locknum;
  546. tg3_ape_write32(tp, req + off, APE_LOCK_REQ_DRIVER);
  547. /* Wait for up to 1 millisecond to acquire lock. */
  548. for (i = 0; i < 100; i++) {
  549. status = tg3_ape_read32(tp, gnt + off);
  550. if (status == APE_LOCK_GRANT_DRIVER)
  551. break;
  552. udelay(10);
  553. }
  554. if (status != APE_LOCK_GRANT_DRIVER) {
  555. /* Revoke the lock request. */
  556. tg3_ape_write32(tp, gnt + off,
  557. APE_LOCK_GRANT_DRIVER);
  558. ret = -EBUSY;
  559. }
  560. return ret;
  561. }
  562. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  563. {
  564. u32 gnt;
  565. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  566. return;
  567. switch (locknum) {
  568. case TG3_APE_LOCK_GRC:
  569. case TG3_APE_LOCK_MEM:
  570. break;
  571. default:
  572. return;
  573. }
  574. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  575. gnt = TG3_APE_LOCK_GRANT;
  576. else
  577. gnt = TG3_APE_PER_LOCK_GRANT;
  578. tg3_ape_write32(tp, gnt + 4 * locknum, APE_LOCK_GRANT_DRIVER);
  579. }
  580. static void tg3_disable_ints(struct tg3 *tp)
  581. {
  582. int i;
  583. tw32(TG3PCI_MISC_HOST_CTRL,
  584. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  585. for (i = 0; i < tp->irq_max; i++)
  586. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  587. }
  588. static void tg3_enable_ints(struct tg3 *tp)
  589. {
  590. int i;
  591. tp->irq_sync = 0;
  592. wmb();
  593. tw32(TG3PCI_MISC_HOST_CTRL,
  594. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  595. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  596. for (i = 0; i < tp->irq_cnt; i++) {
  597. struct tg3_napi *tnapi = &tp->napi[i];
  598. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  599. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  600. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  601. tp->coal_now |= tnapi->coal_now;
  602. }
  603. /* Force an initial interrupt */
  604. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  605. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  606. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  607. else
  608. tw32(HOSTCC_MODE, tp->coal_now);
  609. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  610. }
  611. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  612. {
  613. struct tg3 *tp = tnapi->tp;
  614. struct tg3_hw_status *sblk = tnapi->hw_status;
  615. unsigned int work_exists = 0;
  616. /* check for phy events */
  617. if (!(tp->tg3_flags &
  618. (TG3_FLAG_USE_LINKCHG_REG |
  619. TG3_FLAG_POLL_SERDES))) {
  620. if (sblk->status & SD_STATUS_LINK_CHG)
  621. work_exists = 1;
  622. }
  623. /* check for RX/TX work to do */
  624. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  625. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  626. work_exists = 1;
  627. return work_exists;
  628. }
  629. /* tg3_int_reenable
  630. * similar to tg3_enable_ints, but it accurately determines whether there
  631. * is new work pending and can return without flushing the PIO write
  632. * which reenables interrupts
  633. */
  634. static void tg3_int_reenable(struct tg3_napi *tnapi)
  635. {
  636. struct tg3 *tp = tnapi->tp;
  637. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  638. mmiowb();
  639. /* When doing tagged status, this work check is unnecessary.
  640. * The last_tag we write above tells the chip which piece of
  641. * work we've completed.
  642. */
  643. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  644. tg3_has_work(tnapi))
  645. tw32(HOSTCC_MODE, tp->coalesce_mode |
  646. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  647. }
  648. static void tg3_switch_clocks(struct tg3 *tp)
  649. {
  650. u32 clock_ctrl;
  651. u32 orig_clock_ctrl;
  652. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  653. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  654. return;
  655. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  656. orig_clock_ctrl = clock_ctrl;
  657. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  658. CLOCK_CTRL_CLKRUN_OENABLE |
  659. 0x1f);
  660. tp->pci_clock_ctrl = clock_ctrl;
  661. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  662. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  663. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  664. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  665. }
  666. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  667. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  668. clock_ctrl |
  669. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  670. 40);
  671. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  672. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  673. 40);
  674. }
  675. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  676. }
  677. #define PHY_BUSY_LOOPS 5000
  678. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  679. {
  680. u32 frame_val;
  681. unsigned int loops;
  682. int ret;
  683. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  684. tw32_f(MAC_MI_MODE,
  685. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  686. udelay(80);
  687. }
  688. *val = 0x0;
  689. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  690. MI_COM_PHY_ADDR_MASK);
  691. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  692. MI_COM_REG_ADDR_MASK);
  693. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  694. tw32_f(MAC_MI_COM, frame_val);
  695. loops = PHY_BUSY_LOOPS;
  696. while (loops != 0) {
  697. udelay(10);
  698. frame_val = tr32(MAC_MI_COM);
  699. if ((frame_val & MI_COM_BUSY) == 0) {
  700. udelay(5);
  701. frame_val = tr32(MAC_MI_COM);
  702. break;
  703. }
  704. loops -= 1;
  705. }
  706. ret = -EBUSY;
  707. if (loops != 0) {
  708. *val = frame_val & MI_COM_DATA_MASK;
  709. ret = 0;
  710. }
  711. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  712. tw32_f(MAC_MI_MODE, tp->mi_mode);
  713. udelay(80);
  714. }
  715. return ret;
  716. }
  717. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  718. {
  719. u32 frame_val;
  720. unsigned int loops;
  721. int ret;
  722. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  723. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  724. return 0;
  725. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  726. tw32_f(MAC_MI_MODE,
  727. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  728. udelay(80);
  729. }
  730. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  731. MI_COM_PHY_ADDR_MASK);
  732. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  733. MI_COM_REG_ADDR_MASK);
  734. frame_val |= (val & MI_COM_DATA_MASK);
  735. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  736. tw32_f(MAC_MI_COM, frame_val);
  737. loops = PHY_BUSY_LOOPS;
  738. while (loops != 0) {
  739. udelay(10);
  740. frame_val = tr32(MAC_MI_COM);
  741. if ((frame_val & MI_COM_BUSY) == 0) {
  742. udelay(5);
  743. frame_val = tr32(MAC_MI_COM);
  744. break;
  745. }
  746. loops -= 1;
  747. }
  748. ret = -EBUSY;
  749. if (loops != 0)
  750. ret = 0;
  751. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  752. tw32_f(MAC_MI_MODE, tp->mi_mode);
  753. udelay(80);
  754. }
  755. return ret;
  756. }
  757. static int tg3_bmcr_reset(struct tg3 *tp)
  758. {
  759. u32 phy_control;
  760. int limit, err;
  761. /* OK, reset it, and poll the BMCR_RESET bit until it
  762. * clears or we time out.
  763. */
  764. phy_control = BMCR_RESET;
  765. err = tg3_writephy(tp, MII_BMCR, phy_control);
  766. if (err != 0)
  767. return -EBUSY;
  768. limit = 5000;
  769. while (limit--) {
  770. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  771. if (err != 0)
  772. return -EBUSY;
  773. if ((phy_control & BMCR_RESET) == 0) {
  774. udelay(40);
  775. break;
  776. }
  777. udelay(10);
  778. }
  779. if (limit < 0)
  780. return -EBUSY;
  781. return 0;
  782. }
  783. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  784. {
  785. struct tg3 *tp = bp->priv;
  786. u32 val;
  787. spin_lock_bh(&tp->lock);
  788. if (tg3_readphy(tp, reg, &val))
  789. val = -EIO;
  790. spin_unlock_bh(&tp->lock);
  791. return val;
  792. }
  793. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  794. {
  795. struct tg3 *tp = bp->priv;
  796. u32 ret = 0;
  797. spin_lock_bh(&tp->lock);
  798. if (tg3_writephy(tp, reg, val))
  799. ret = -EIO;
  800. spin_unlock_bh(&tp->lock);
  801. return ret;
  802. }
  803. static int tg3_mdio_reset(struct mii_bus *bp)
  804. {
  805. return 0;
  806. }
  807. static void tg3_mdio_config_5785(struct tg3 *tp)
  808. {
  809. u32 val;
  810. struct phy_device *phydev;
  811. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  812. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  813. case PHY_ID_BCM50610:
  814. case PHY_ID_BCM50610M:
  815. val = MAC_PHYCFG2_50610_LED_MODES;
  816. break;
  817. case PHY_ID_BCMAC131:
  818. val = MAC_PHYCFG2_AC131_LED_MODES;
  819. break;
  820. case PHY_ID_RTL8211C:
  821. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  822. break;
  823. case PHY_ID_RTL8201E:
  824. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  825. break;
  826. default:
  827. return;
  828. }
  829. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  830. tw32(MAC_PHYCFG2, val);
  831. val = tr32(MAC_PHYCFG1);
  832. val &= ~(MAC_PHYCFG1_RGMII_INT |
  833. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  834. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  835. tw32(MAC_PHYCFG1, val);
  836. return;
  837. }
  838. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE))
  839. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  840. MAC_PHYCFG2_FMODE_MASK_MASK |
  841. MAC_PHYCFG2_GMODE_MASK_MASK |
  842. MAC_PHYCFG2_ACT_MASK_MASK |
  843. MAC_PHYCFG2_QUAL_MASK_MASK |
  844. MAC_PHYCFG2_INBAND_ENABLE;
  845. tw32(MAC_PHYCFG2, val);
  846. val = tr32(MAC_PHYCFG1);
  847. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  848. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  849. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  850. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  851. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  852. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  853. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  854. }
  855. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  856. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  857. tw32(MAC_PHYCFG1, val);
  858. val = tr32(MAC_EXT_RGMII_MODE);
  859. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  860. MAC_RGMII_MODE_RX_QUALITY |
  861. MAC_RGMII_MODE_RX_ACTIVITY |
  862. MAC_RGMII_MODE_RX_ENG_DET |
  863. MAC_RGMII_MODE_TX_ENABLE |
  864. MAC_RGMII_MODE_TX_LOWPWR |
  865. MAC_RGMII_MODE_TX_RESET);
  866. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  867. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  868. val |= MAC_RGMII_MODE_RX_INT_B |
  869. MAC_RGMII_MODE_RX_QUALITY |
  870. MAC_RGMII_MODE_RX_ACTIVITY |
  871. MAC_RGMII_MODE_RX_ENG_DET;
  872. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  873. val |= MAC_RGMII_MODE_TX_ENABLE |
  874. MAC_RGMII_MODE_TX_LOWPWR |
  875. MAC_RGMII_MODE_TX_RESET;
  876. }
  877. tw32(MAC_EXT_RGMII_MODE, val);
  878. }
  879. static void tg3_mdio_start(struct tg3 *tp)
  880. {
  881. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  882. tw32_f(MAC_MI_MODE, tp->mi_mode);
  883. udelay(80);
  884. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  885. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  886. tg3_mdio_config_5785(tp);
  887. }
  888. static int tg3_mdio_init(struct tg3 *tp)
  889. {
  890. int i;
  891. u32 reg;
  892. struct phy_device *phydev;
  893. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  894. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  895. u32 is_serdes;
  896. tp->phy_addr = PCI_FUNC(tp->pdev->devfn) + 1;
  897. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  898. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  899. else
  900. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  901. TG3_CPMU_PHY_STRAP_IS_SERDES;
  902. if (is_serdes)
  903. tp->phy_addr += 7;
  904. } else
  905. tp->phy_addr = TG3_PHY_MII_ADDR;
  906. tg3_mdio_start(tp);
  907. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  908. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  909. return 0;
  910. tp->mdio_bus = mdiobus_alloc();
  911. if (tp->mdio_bus == NULL)
  912. return -ENOMEM;
  913. tp->mdio_bus->name = "tg3 mdio bus";
  914. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  915. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  916. tp->mdio_bus->priv = tp;
  917. tp->mdio_bus->parent = &tp->pdev->dev;
  918. tp->mdio_bus->read = &tg3_mdio_read;
  919. tp->mdio_bus->write = &tg3_mdio_write;
  920. tp->mdio_bus->reset = &tg3_mdio_reset;
  921. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  922. tp->mdio_bus->irq = &tp->mdio_irq[0];
  923. for (i = 0; i < PHY_MAX_ADDR; i++)
  924. tp->mdio_bus->irq[i] = PHY_POLL;
  925. /* The bus registration will look for all the PHYs on the mdio bus.
  926. * Unfortunately, it does not ensure the PHY is powered up before
  927. * accessing the PHY ID registers. A chip reset is the
  928. * quickest way to bring the device back to an operational state..
  929. */
  930. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  931. tg3_bmcr_reset(tp);
  932. i = mdiobus_register(tp->mdio_bus);
  933. if (i) {
  934. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  935. mdiobus_free(tp->mdio_bus);
  936. return i;
  937. }
  938. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  939. if (!phydev || !phydev->drv) {
  940. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  941. mdiobus_unregister(tp->mdio_bus);
  942. mdiobus_free(tp->mdio_bus);
  943. return -ENODEV;
  944. }
  945. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  946. case PHY_ID_BCM57780:
  947. phydev->interface = PHY_INTERFACE_MODE_GMII;
  948. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  949. break;
  950. case PHY_ID_BCM50610:
  951. case PHY_ID_BCM50610M:
  952. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  953. PHY_BRCM_RX_REFCLK_UNUSED |
  954. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  955. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  956. if (tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)
  957. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  958. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  959. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  960. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  961. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  962. /* fallthru */
  963. case PHY_ID_RTL8211C:
  964. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  965. break;
  966. case PHY_ID_RTL8201E:
  967. case PHY_ID_BCMAC131:
  968. phydev->interface = PHY_INTERFACE_MODE_MII;
  969. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  970. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  971. break;
  972. }
  973. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  974. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  975. tg3_mdio_config_5785(tp);
  976. return 0;
  977. }
  978. static void tg3_mdio_fini(struct tg3 *tp)
  979. {
  980. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  981. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  982. mdiobus_unregister(tp->mdio_bus);
  983. mdiobus_free(tp->mdio_bus);
  984. }
  985. }
  986. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  987. {
  988. int err;
  989. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  990. if (err)
  991. goto done;
  992. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  993. if (err)
  994. goto done;
  995. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  996. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  997. if (err)
  998. goto done;
  999. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  1000. done:
  1001. return err;
  1002. }
  1003. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  1004. {
  1005. int err;
  1006. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1007. if (err)
  1008. goto done;
  1009. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1010. if (err)
  1011. goto done;
  1012. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1013. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1014. if (err)
  1015. goto done;
  1016. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  1017. done:
  1018. return err;
  1019. }
  1020. /* tp->lock is held. */
  1021. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1022. {
  1023. u32 val;
  1024. val = tr32(GRC_RX_CPU_EVENT);
  1025. val |= GRC_RX_CPU_DRIVER_EVENT;
  1026. tw32_f(GRC_RX_CPU_EVENT, val);
  1027. tp->last_event_jiffies = jiffies;
  1028. }
  1029. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1030. /* tp->lock is held. */
  1031. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1032. {
  1033. int i;
  1034. unsigned int delay_cnt;
  1035. long time_remain;
  1036. /* If enough time has passed, no wait is necessary. */
  1037. time_remain = (long)(tp->last_event_jiffies + 1 +
  1038. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1039. (long)jiffies;
  1040. if (time_remain < 0)
  1041. return;
  1042. /* Check if we can shorten the wait time. */
  1043. delay_cnt = jiffies_to_usecs(time_remain);
  1044. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1045. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1046. delay_cnt = (delay_cnt >> 3) + 1;
  1047. for (i = 0; i < delay_cnt; i++) {
  1048. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1049. break;
  1050. udelay(8);
  1051. }
  1052. }
  1053. /* tp->lock is held. */
  1054. static void tg3_ump_link_report(struct tg3 *tp)
  1055. {
  1056. u32 reg;
  1057. u32 val;
  1058. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1059. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1060. return;
  1061. tg3_wait_for_event_ack(tp);
  1062. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1063. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1064. val = 0;
  1065. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1066. val = reg << 16;
  1067. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1068. val |= (reg & 0xffff);
  1069. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1070. val = 0;
  1071. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1072. val = reg << 16;
  1073. if (!tg3_readphy(tp, MII_LPA, &reg))
  1074. val |= (reg & 0xffff);
  1075. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1076. val = 0;
  1077. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1078. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1079. val = reg << 16;
  1080. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1081. val |= (reg & 0xffff);
  1082. }
  1083. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1084. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1085. val = reg << 16;
  1086. else
  1087. val = 0;
  1088. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1089. tg3_generate_fw_event(tp);
  1090. }
  1091. static void tg3_link_report(struct tg3 *tp)
  1092. {
  1093. if (!netif_carrier_ok(tp->dev)) {
  1094. netif_info(tp, link, tp->dev, "Link is down\n");
  1095. tg3_ump_link_report(tp);
  1096. } else if (netif_msg_link(tp)) {
  1097. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1098. (tp->link_config.active_speed == SPEED_1000 ?
  1099. 1000 :
  1100. (tp->link_config.active_speed == SPEED_100 ?
  1101. 100 : 10)),
  1102. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1103. "full" : "half"));
  1104. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1105. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1106. "on" : "off",
  1107. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1108. "on" : "off");
  1109. tg3_ump_link_report(tp);
  1110. }
  1111. }
  1112. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1113. {
  1114. u16 miireg;
  1115. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1116. miireg = ADVERTISE_PAUSE_CAP;
  1117. else if (flow_ctrl & FLOW_CTRL_TX)
  1118. miireg = ADVERTISE_PAUSE_ASYM;
  1119. else if (flow_ctrl & FLOW_CTRL_RX)
  1120. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1121. else
  1122. miireg = 0;
  1123. return miireg;
  1124. }
  1125. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1126. {
  1127. u16 miireg;
  1128. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1129. miireg = ADVERTISE_1000XPAUSE;
  1130. else if (flow_ctrl & FLOW_CTRL_TX)
  1131. miireg = ADVERTISE_1000XPSE_ASYM;
  1132. else if (flow_ctrl & FLOW_CTRL_RX)
  1133. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1134. else
  1135. miireg = 0;
  1136. return miireg;
  1137. }
  1138. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1139. {
  1140. u8 cap = 0;
  1141. if (lcladv & ADVERTISE_1000XPAUSE) {
  1142. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1143. if (rmtadv & LPA_1000XPAUSE)
  1144. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1145. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1146. cap = FLOW_CTRL_RX;
  1147. } else {
  1148. if (rmtadv & LPA_1000XPAUSE)
  1149. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1150. }
  1151. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1152. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1153. cap = FLOW_CTRL_TX;
  1154. }
  1155. return cap;
  1156. }
  1157. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1158. {
  1159. u8 autoneg;
  1160. u8 flowctrl = 0;
  1161. u32 old_rx_mode = tp->rx_mode;
  1162. u32 old_tx_mode = tp->tx_mode;
  1163. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1164. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1165. else
  1166. autoneg = tp->link_config.autoneg;
  1167. if (autoneg == AUTONEG_ENABLE &&
  1168. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1169. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1170. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1171. else
  1172. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1173. } else
  1174. flowctrl = tp->link_config.flowctrl;
  1175. tp->link_config.active_flowctrl = flowctrl;
  1176. if (flowctrl & FLOW_CTRL_RX)
  1177. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1178. else
  1179. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1180. if (old_rx_mode != tp->rx_mode)
  1181. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1182. if (flowctrl & FLOW_CTRL_TX)
  1183. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1184. else
  1185. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1186. if (old_tx_mode != tp->tx_mode)
  1187. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1188. }
  1189. static void tg3_adjust_link(struct net_device *dev)
  1190. {
  1191. u8 oldflowctrl, linkmesg = 0;
  1192. u32 mac_mode, lcl_adv, rmt_adv;
  1193. struct tg3 *tp = netdev_priv(dev);
  1194. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1195. spin_lock_bh(&tp->lock);
  1196. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1197. MAC_MODE_HALF_DUPLEX);
  1198. oldflowctrl = tp->link_config.active_flowctrl;
  1199. if (phydev->link) {
  1200. lcl_adv = 0;
  1201. rmt_adv = 0;
  1202. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1203. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1204. else if (phydev->speed == SPEED_1000 ||
  1205. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1206. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1207. else
  1208. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1209. if (phydev->duplex == DUPLEX_HALF)
  1210. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1211. else {
  1212. lcl_adv = tg3_advert_flowctrl_1000T(
  1213. tp->link_config.flowctrl);
  1214. if (phydev->pause)
  1215. rmt_adv = LPA_PAUSE_CAP;
  1216. if (phydev->asym_pause)
  1217. rmt_adv |= LPA_PAUSE_ASYM;
  1218. }
  1219. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1220. } else
  1221. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1222. if (mac_mode != tp->mac_mode) {
  1223. tp->mac_mode = mac_mode;
  1224. tw32_f(MAC_MODE, tp->mac_mode);
  1225. udelay(40);
  1226. }
  1227. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1228. if (phydev->speed == SPEED_10)
  1229. tw32(MAC_MI_STAT,
  1230. MAC_MI_STAT_10MBPS_MODE |
  1231. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1232. else
  1233. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1234. }
  1235. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1236. tw32(MAC_TX_LENGTHS,
  1237. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1238. (6 << TX_LENGTHS_IPG_SHIFT) |
  1239. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1240. else
  1241. tw32(MAC_TX_LENGTHS,
  1242. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1243. (6 << TX_LENGTHS_IPG_SHIFT) |
  1244. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1245. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1246. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1247. phydev->speed != tp->link_config.active_speed ||
  1248. phydev->duplex != tp->link_config.active_duplex ||
  1249. oldflowctrl != tp->link_config.active_flowctrl)
  1250. linkmesg = 1;
  1251. tp->link_config.active_speed = phydev->speed;
  1252. tp->link_config.active_duplex = phydev->duplex;
  1253. spin_unlock_bh(&tp->lock);
  1254. if (linkmesg)
  1255. tg3_link_report(tp);
  1256. }
  1257. static int tg3_phy_init(struct tg3 *tp)
  1258. {
  1259. struct phy_device *phydev;
  1260. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1261. return 0;
  1262. /* Bring the PHY back to a known state. */
  1263. tg3_bmcr_reset(tp);
  1264. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1265. /* Attach the MAC to the PHY. */
  1266. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1267. phydev->dev_flags, phydev->interface);
  1268. if (IS_ERR(phydev)) {
  1269. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1270. return PTR_ERR(phydev);
  1271. }
  1272. /* Mask with MAC supported features. */
  1273. switch (phydev->interface) {
  1274. case PHY_INTERFACE_MODE_GMII:
  1275. case PHY_INTERFACE_MODE_RGMII:
  1276. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1277. phydev->supported &= (PHY_GBIT_FEATURES |
  1278. SUPPORTED_Pause |
  1279. SUPPORTED_Asym_Pause);
  1280. break;
  1281. }
  1282. /* fallthru */
  1283. case PHY_INTERFACE_MODE_MII:
  1284. phydev->supported &= (PHY_BASIC_FEATURES |
  1285. SUPPORTED_Pause |
  1286. SUPPORTED_Asym_Pause);
  1287. break;
  1288. default:
  1289. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1290. return -EINVAL;
  1291. }
  1292. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1293. phydev->advertising = phydev->supported;
  1294. return 0;
  1295. }
  1296. static void tg3_phy_start(struct tg3 *tp)
  1297. {
  1298. struct phy_device *phydev;
  1299. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1300. return;
  1301. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1302. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1303. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1304. phydev->speed = tp->link_config.orig_speed;
  1305. phydev->duplex = tp->link_config.orig_duplex;
  1306. phydev->autoneg = tp->link_config.orig_autoneg;
  1307. phydev->advertising = tp->link_config.orig_advertising;
  1308. }
  1309. phy_start(phydev);
  1310. phy_start_aneg(phydev);
  1311. }
  1312. static void tg3_phy_stop(struct tg3 *tp)
  1313. {
  1314. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1315. return;
  1316. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1317. }
  1318. static void tg3_phy_fini(struct tg3 *tp)
  1319. {
  1320. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1321. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1322. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1323. }
  1324. }
  1325. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  1326. {
  1327. int err;
  1328. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1329. if (!err)
  1330. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  1331. return err;
  1332. }
  1333. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1334. {
  1335. int err;
  1336. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1337. if (!err)
  1338. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1339. return err;
  1340. }
  1341. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1342. {
  1343. u32 phytest;
  1344. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1345. u32 phy;
  1346. tg3_writephy(tp, MII_TG3_FET_TEST,
  1347. phytest | MII_TG3_FET_SHADOW_EN);
  1348. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1349. if (enable)
  1350. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1351. else
  1352. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1353. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1354. }
  1355. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1356. }
  1357. }
  1358. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1359. {
  1360. u32 reg;
  1361. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1362. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1363. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
  1364. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1365. return;
  1366. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1367. tg3_phy_fet_toggle_apd(tp, enable);
  1368. return;
  1369. }
  1370. reg = MII_TG3_MISC_SHDW_WREN |
  1371. MII_TG3_MISC_SHDW_SCR5_SEL |
  1372. MII_TG3_MISC_SHDW_SCR5_LPED |
  1373. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1374. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1375. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1376. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1377. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1378. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1379. reg = MII_TG3_MISC_SHDW_WREN |
  1380. MII_TG3_MISC_SHDW_APD_SEL |
  1381. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1382. if (enable)
  1383. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1384. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1385. }
  1386. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1387. {
  1388. u32 phy;
  1389. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1390. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1391. return;
  1392. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1393. u32 ephy;
  1394. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1395. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1396. tg3_writephy(tp, MII_TG3_FET_TEST,
  1397. ephy | MII_TG3_FET_SHADOW_EN);
  1398. if (!tg3_readphy(tp, reg, &phy)) {
  1399. if (enable)
  1400. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1401. else
  1402. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1403. tg3_writephy(tp, reg, phy);
  1404. }
  1405. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1406. }
  1407. } else {
  1408. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1409. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1410. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1411. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1412. if (enable)
  1413. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1414. else
  1415. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1416. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1417. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1418. }
  1419. }
  1420. }
  1421. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1422. {
  1423. u32 val;
  1424. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1425. return;
  1426. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1427. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1428. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1429. (val | (1 << 15) | (1 << 4)));
  1430. }
  1431. static void tg3_phy_apply_otp(struct tg3 *tp)
  1432. {
  1433. u32 otp, phy;
  1434. if (!tp->phy_otp)
  1435. return;
  1436. otp = tp->phy_otp;
  1437. /* Enable SM_DSP clock and tx 6dB coding. */
  1438. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1439. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1440. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1441. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1442. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1443. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1444. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1445. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1446. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1447. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1448. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1449. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1450. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1451. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1452. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1453. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1454. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1455. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1456. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1457. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1458. /* Turn off SM_DSP clock. */
  1459. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1460. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1461. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1462. }
  1463. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1464. {
  1465. u32 val;
  1466. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1467. return;
  1468. tp->setlpicnt = 0;
  1469. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1470. current_link_up == 1 &&
  1471. (tp->link_config.active_speed == SPEED_1000 ||
  1472. (tp->link_config.active_speed == SPEED_100 &&
  1473. tp->link_config.active_duplex == DUPLEX_FULL))) {
  1474. u32 eeectl;
  1475. if (tp->link_config.active_speed == SPEED_1000)
  1476. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1477. else
  1478. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1479. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1480. tg3_phy_cl45_read(tp, 0x7, TG3_CL45_D7_EEERES_STAT, &val);
  1481. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1482. val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
  1483. tp->setlpicnt = 2;
  1484. }
  1485. if (!tp->setlpicnt) {
  1486. val = tr32(TG3_CPMU_EEE_MODE);
  1487. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1488. }
  1489. }
  1490. static int tg3_wait_macro_done(struct tg3 *tp)
  1491. {
  1492. int limit = 100;
  1493. while (limit--) {
  1494. u32 tmp32;
  1495. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1496. if ((tmp32 & 0x1000) == 0)
  1497. break;
  1498. }
  1499. }
  1500. if (limit < 0)
  1501. return -EBUSY;
  1502. return 0;
  1503. }
  1504. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1505. {
  1506. static const u32 test_pat[4][6] = {
  1507. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1508. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1509. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1510. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1511. };
  1512. int chan;
  1513. for (chan = 0; chan < 4; chan++) {
  1514. int i;
  1515. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1516. (chan * 0x2000) | 0x0200);
  1517. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1518. for (i = 0; i < 6; i++)
  1519. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1520. test_pat[chan][i]);
  1521. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1522. if (tg3_wait_macro_done(tp)) {
  1523. *resetp = 1;
  1524. return -EBUSY;
  1525. }
  1526. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1527. (chan * 0x2000) | 0x0200);
  1528. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1529. if (tg3_wait_macro_done(tp)) {
  1530. *resetp = 1;
  1531. return -EBUSY;
  1532. }
  1533. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1534. if (tg3_wait_macro_done(tp)) {
  1535. *resetp = 1;
  1536. return -EBUSY;
  1537. }
  1538. for (i = 0; i < 6; i += 2) {
  1539. u32 low, high;
  1540. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1541. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1542. tg3_wait_macro_done(tp)) {
  1543. *resetp = 1;
  1544. return -EBUSY;
  1545. }
  1546. low &= 0x7fff;
  1547. high &= 0x000f;
  1548. if (low != test_pat[chan][i] ||
  1549. high != test_pat[chan][i+1]) {
  1550. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1551. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1552. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1553. return -EBUSY;
  1554. }
  1555. }
  1556. }
  1557. return 0;
  1558. }
  1559. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1560. {
  1561. int chan;
  1562. for (chan = 0; chan < 4; chan++) {
  1563. int i;
  1564. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1565. (chan * 0x2000) | 0x0200);
  1566. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1567. for (i = 0; i < 6; i++)
  1568. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1569. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1570. if (tg3_wait_macro_done(tp))
  1571. return -EBUSY;
  1572. }
  1573. return 0;
  1574. }
  1575. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1576. {
  1577. u32 reg32, phy9_orig;
  1578. int retries, do_phy_reset, err;
  1579. retries = 10;
  1580. do_phy_reset = 1;
  1581. do {
  1582. if (do_phy_reset) {
  1583. err = tg3_bmcr_reset(tp);
  1584. if (err)
  1585. return err;
  1586. do_phy_reset = 0;
  1587. }
  1588. /* Disable transmitter and interrupt. */
  1589. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1590. continue;
  1591. reg32 |= 0x3000;
  1592. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1593. /* Set full-duplex, 1000 mbps. */
  1594. tg3_writephy(tp, MII_BMCR,
  1595. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1596. /* Set to master mode. */
  1597. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1598. continue;
  1599. tg3_writephy(tp, MII_TG3_CTRL,
  1600. (MII_TG3_CTRL_AS_MASTER |
  1601. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1602. /* Enable SM_DSP_CLOCK and 6dB. */
  1603. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1604. /* Block the PHY control access. */
  1605. tg3_phydsp_write(tp, 0x8005, 0x0800);
  1606. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1607. if (!err)
  1608. break;
  1609. } while (--retries);
  1610. err = tg3_phy_reset_chanpat(tp);
  1611. if (err)
  1612. return err;
  1613. tg3_phydsp_write(tp, 0x8005, 0x0000);
  1614. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1615. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  1616. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1617. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1618. /* Set Extended packet length bit for jumbo frames */
  1619. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1620. } else {
  1621. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1622. }
  1623. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1624. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1625. reg32 &= ~0x3000;
  1626. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1627. } else if (!err)
  1628. err = -EBUSY;
  1629. return err;
  1630. }
  1631. /* This will reset the tigon3 PHY if there is no valid
  1632. * link unless the FORCE argument is non-zero.
  1633. */
  1634. static int tg3_phy_reset(struct tg3 *tp)
  1635. {
  1636. u32 val, cpmuctrl;
  1637. int err;
  1638. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1639. val = tr32(GRC_MISC_CFG);
  1640. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1641. udelay(40);
  1642. }
  1643. err = tg3_readphy(tp, MII_BMSR, &val);
  1644. err |= tg3_readphy(tp, MII_BMSR, &val);
  1645. if (err != 0)
  1646. return -EBUSY;
  1647. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1648. netif_carrier_off(tp->dev);
  1649. tg3_link_report(tp);
  1650. }
  1651. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1652. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1653. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1654. err = tg3_phy_reset_5703_4_5(tp);
  1655. if (err)
  1656. return err;
  1657. goto out;
  1658. }
  1659. cpmuctrl = 0;
  1660. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1661. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1662. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1663. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1664. tw32(TG3_CPMU_CTRL,
  1665. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1666. }
  1667. err = tg3_bmcr_reset(tp);
  1668. if (err)
  1669. return err;
  1670. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1671. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1672. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  1673. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1674. }
  1675. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1676. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1677. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1678. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1679. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1680. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1681. udelay(40);
  1682. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1683. }
  1684. }
  1685. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1686. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
  1687. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  1688. return 0;
  1689. tg3_phy_apply_otp(tp);
  1690. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  1691. tg3_phy_toggle_apd(tp, true);
  1692. else
  1693. tg3_phy_toggle_apd(tp, false);
  1694. out:
  1695. if (tp->phy_flags & TG3_PHYFLG_ADC_BUG) {
  1696. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1697. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  1698. tg3_phydsp_write(tp, 0x000a, 0x0323);
  1699. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1700. }
  1701. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  1702. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1703. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1704. }
  1705. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  1706. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1707. tg3_phydsp_write(tp, 0x000a, 0x310b);
  1708. tg3_phydsp_write(tp, 0x201f, 0x9506);
  1709. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  1710. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1711. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  1712. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1713. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1714. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  1715. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1716. tg3_writephy(tp, MII_TG3_TEST1,
  1717. MII_TG3_TEST1_TRIM_EN | 0x4);
  1718. } else
  1719. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1720. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1721. }
  1722. /* Set Extended packet length bit (bit 14) on all chips that */
  1723. /* support jumbo frames */
  1724. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1725. /* Cannot do read-modify-write on 5401 */
  1726. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1727. } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1728. /* Set bit 14 with read-modify-write to preserve other bits */
  1729. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1730. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1731. tg3_writephy(tp, MII_TG3_AUX_CTRL, val | 0x4000);
  1732. }
  1733. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1734. * jumbo frames transmission.
  1735. */
  1736. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1737. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  1738. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1739. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1740. }
  1741. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1742. /* adjust output voltage */
  1743. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1744. }
  1745. tg3_phy_toggle_automdix(tp, 1);
  1746. tg3_phy_set_wirespeed(tp);
  1747. return 0;
  1748. }
  1749. static void tg3_frob_aux_power(struct tg3 *tp)
  1750. {
  1751. struct tg3 *tp_peer = tp;
  1752. /* The GPIOs do something completely different on 57765. */
  1753. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0 ||
  1754. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1755. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  1756. return;
  1757. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1758. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  1759. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  1760. struct net_device *dev_peer;
  1761. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1762. /* remove_one() may have been run on the peer. */
  1763. if (!dev_peer)
  1764. tp_peer = tp;
  1765. else
  1766. tp_peer = netdev_priv(dev_peer);
  1767. }
  1768. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1769. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1770. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1771. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1772. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1773. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1774. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1775. (GRC_LCLCTRL_GPIO_OE0 |
  1776. GRC_LCLCTRL_GPIO_OE1 |
  1777. GRC_LCLCTRL_GPIO_OE2 |
  1778. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1779. GRC_LCLCTRL_GPIO_OUTPUT1),
  1780. 100);
  1781. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1782. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1783. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1784. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1785. GRC_LCLCTRL_GPIO_OE1 |
  1786. GRC_LCLCTRL_GPIO_OE2 |
  1787. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1788. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1789. tp->grc_local_ctrl;
  1790. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1791. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1792. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1793. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1794. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1795. } else {
  1796. u32 no_gpio2;
  1797. u32 grc_local_ctrl = 0;
  1798. if (tp_peer != tp &&
  1799. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1800. return;
  1801. /* Workaround to prevent overdrawing Amps. */
  1802. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1803. ASIC_REV_5714) {
  1804. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1805. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1806. grc_local_ctrl, 100);
  1807. }
  1808. /* On 5753 and variants, GPIO2 cannot be used. */
  1809. no_gpio2 = tp->nic_sram_data_cfg &
  1810. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1811. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1812. GRC_LCLCTRL_GPIO_OE1 |
  1813. GRC_LCLCTRL_GPIO_OE2 |
  1814. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1815. GRC_LCLCTRL_GPIO_OUTPUT2;
  1816. if (no_gpio2) {
  1817. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1818. GRC_LCLCTRL_GPIO_OUTPUT2);
  1819. }
  1820. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1821. grc_local_ctrl, 100);
  1822. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1823. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1824. grc_local_ctrl, 100);
  1825. if (!no_gpio2) {
  1826. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1827. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1828. grc_local_ctrl, 100);
  1829. }
  1830. }
  1831. } else {
  1832. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1833. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1834. if (tp_peer != tp &&
  1835. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1836. return;
  1837. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1838. (GRC_LCLCTRL_GPIO_OE1 |
  1839. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1840. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1841. GRC_LCLCTRL_GPIO_OE1, 100);
  1842. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1843. (GRC_LCLCTRL_GPIO_OE1 |
  1844. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1845. }
  1846. }
  1847. }
  1848. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1849. {
  1850. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1851. return 1;
  1852. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  1853. if (speed != SPEED_10)
  1854. return 1;
  1855. } else if (speed == SPEED_10)
  1856. return 1;
  1857. return 0;
  1858. }
  1859. static int tg3_setup_phy(struct tg3 *, int);
  1860. #define RESET_KIND_SHUTDOWN 0
  1861. #define RESET_KIND_INIT 1
  1862. #define RESET_KIND_SUSPEND 2
  1863. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1864. static int tg3_halt_cpu(struct tg3 *, u32);
  1865. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1866. {
  1867. u32 val;
  1868. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  1869. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1870. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1871. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1872. sg_dig_ctrl |=
  1873. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1874. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1875. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1876. }
  1877. return;
  1878. }
  1879. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1880. tg3_bmcr_reset(tp);
  1881. val = tr32(GRC_MISC_CFG);
  1882. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1883. udelay(40);
  1884. return;
  1885. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1886. u32 phytest;
  1887. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1888. u32 phy;
  1889. tg3_writephy(tp, MII_ADVERTISE, 0);
  1890. tg3_writephy(tp, MII_BMCR,
  1891. BMCR_ANENABLE | BMCR_ANRESTART);
  1892. tg3_writephy(tp, MII_TG3_FET_TEST,
  1893. phytest | MII_TG3_FET_SHADOW_EN);
  1894. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  1895. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  1896. tg3_writephy(tp,
  1897. MII_TG3_FET_SHDW_AUXMODE4,
  1898. phy);
  1899. }
  1900. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1901. }
  1902. return;
  1903. } else if (do_low_power) {
  1904. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1905. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1906. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1907. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1908. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1909. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1910. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1911. }
  1912. /* The PHY should not be powered down on some chips because
  1913. * of bugs.
  1914. */
  1915. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1916. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1917. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1918. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1919. return;
  1920. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1921. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1922. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1923. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1924. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1925. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1926. }
  1927. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1928. }
  1929. /* tp->lock is held. */
  1930. static int tg3_nvram_lock(struct tg3 *tp)
  1931. {
  1932. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1933. int i;
  1934. if (tp->nvram_lock_cnt == 0) {
  1935. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1936. for (i = 0; i < 8000; i++) {
  1937. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1938. break;
  1939. udelay(20);
  1940. }
  1941. if (i == 8000) {
  1942. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1943. return -ENODEV;
  1944. }
  1945. }
  1946. tp->nvram_lock_cnt++;
  1947. }
  1948. return 0;
  1949. }
  1950. /* tp->lock is held. */
  1951. static void tg3_nvram_unlock(struct tg3 *tp)
  1952. {
  1953. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1954. if (tp->nvram_lock_cnt > 0)
  1955. tp->nvram_lock_cnt--;
  1956. if (tp->nvram_lock_cnt == 0)
  1957. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1958. }
  1959. }
  1960. /* tp->lock is held. */
  1961. static void tg3_enable_nvram_access(struct tg3 *tp)
  1962. {
  1963. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1964. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1965. u32 nvaccess = tr32(NVRAM_ACCESS);
  1966. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1967. }
  1968. }
  1969. /* tp->lock is held. */
  1970. static void tg3_disable_nvram_access(struct tg3 *tp)
  1971. {
  1972. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1973. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1974. u32 nvaccess = tr32(NVRAM_ACCESS);
  1975. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1976. }
  1977. }
  1978. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1979. u32 offset, u32 *val)
  1980. {
  1981. u32 tmp;
  1982. int i;
  1983. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1984. return -EINVAL;
  1985. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1986. EEPROM_ADDR_DEVID_MASK |
  1987. EEPROM_ADDR_READ);
  1988. tw32(GRC_EEPROM_ADDR,
  1989. tmp |
  1990. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1991. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  1992. EEPROM_ADDR_ADDR_MASK) |
  1993. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  1994. for (i = 0; i < 1000; i++) {
  1995. tmp = tr32(GRC_EEPROM_ADDR);
  1996. if (tmp & EEPROM_ADDR_COMPLETE)
  1997. break;
  1998. msleep(1);
  1999. }
  2000. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2001. return -EBUSY;
  2002. tmp = tr32(GRC_EEPROM_DATA);
  2003. /*
  2004. * The data will always be opposite the native endian
  2005. * format. Perform a blind byteswap to compensate.
  2006. */
  2007. *val = swab32(tmp);
  2008. return 0;
  2009. }
  2010. #define NVRAM_CMD_TIMEOUT 10000
  2011. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2012. {
  2013. int i;
  2014. tw32(NVRAM_CMD, nvram_cmd);
  2015. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2016. udelay(10);
  2017. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2018. udelay(10);
  2019. break;
  2020. }
  2021. }
  2022. if (i == NVRAM_CMD_TIMEOUT)
  2023. return -EBUSY;
  2024. return 0;
  2025. }
  2026. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2027. {
  2028. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  2029. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  2030. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  2031. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  2032. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2033. addr = ((addr / tp->nvram_pagesize) <<
  2034. ATMEL_AT45DB0X1B_PAGE_POS) +
  2035. (addr % tp->nvram_pagesize);
  2036. return addr;
  2037. }
  2038. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2039. {
  2040. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  2041. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  2042. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  2043. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  2044. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2045. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2046. tp->nvram_pagesize) +
  2047. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2048. return addr;
  2049. }
  2050. /* NOTE: Data read in from NVRAM is byteswapped according to
  2051. * the byteswapping settings for all other register accesses.
  2052. * tg3 devices are BE devices, so on a BE machine, the data
  2053. * returned will be exactly as it is seen in NVRAM. On a LE
  2054. * machine, the 32-bit value will be byteswapped.
  2055. */
  2056. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2057. {
  2058. int ret;
  2059. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  2060. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2061. offset = tg3_nvram_phys_addr(tp, offset);
  2062. if (offset > NVRAM_ADDR_MSK)
  2063. return -EINVAL;
  2064. ret = tg3_nvram_lock(tp);
  2065. if (ret)
  2066. return ret;
  2067. tg3_enable_nvram_access(tp);
  2068. tw32(NVRAM_ADDR, offset);
  2069. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2070. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2071. if (ret == 0)
  2072. *val = tr32(NVRAM_RDDATA);
  2073. tg3_disable_nvram_access(tp);
  2074. tg3_nvram_unlock(tp);
  2075. return ret;
  2076. }
  2077. /* Ensures NVRAM data is in bytestream format. */
  2078. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2079. {
  2080. u32 v;
  2081. int res = tg3_nvram_read(tp, offset, &v);
  2082. if (!res)
  2083. *val = cpu_to_be32(v);
  2084. return res;
  2085. }
  2086. /* tp->lock is held. */
  2087. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2088. {
  2089. u32 addr_high, addr_low;
  2090. int i;
  2091. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2092. tp->dev->dev_addr[1]);
  2093. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2094. (tp->dev->dev_addr[3] << 16) |
  2095. (tp->dev->dev_addr[4] << 8) |
  2096. (tp->dev->dev_addr[5] << 0));
  2097. for (i = 0; i < 4; i++) {
  2098. if (i == 1 && skip_mac_1)
  2099. continue;
  2100. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2101. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2102. }
  2103. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2104. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2105. for (i = 0; i < 12; i++) {
  2106. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2107. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2108. }
  2109. }
  2110. addr_high = (tp->dev->dev_addr[0] +
  2111. tp->dev->dev_addr[1] +
  2112. tp->dev->dev_addr[2] +
  2113. tp->dev->dev_addr[3] +
  2114. tp->dev->dev_addr[4] +
  2115. tp->dev->dev_addr[5]) &
  2116. TX_BACKOFF_SEED_MASK;
  2117. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2118. }
  2119. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  2120. {
  2121. u32 misc_host_ctrl;
  2122. bool device_should_wake, do_low_power;
  2123. /* Make sure register accesses (indirect or otherwise)
  2124. * will function correctly.
  2125. */
  2126. pci_write_config_dword(tp->pdev,
  2127. TG3PCI_MISC_HOST_CTRL,
  2128. tp->misc_host_ctrl);
  2129. switch (state) {
  2130. case PCI_D0:
  2131. pci_enable_wake(tp->pdev, state, false);
  2132. pci_set_power_state(tp->pdev, PCI_D0);
  2133. /* Switch out of Vaux if it is a NIC */
  2134. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2135. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2136. return 0;
  2137. case PCI_D1:
  2138. case PCI_D2:
  2139. case PCI_D3hot:
  2140. break;
  2141. default:
  2142. netdev_err(tp->dev, "Invalid power state (D%d) requested\n",
  2143. state);
  2144. return -EINVAL;
  2145. }
  2146. /* Restore the CLKREQ setting. */
  2147. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2148. u16 lnkctl;
  2149. pci_read_config_word(tp->pdev,
  2150. tp->pcie_cap + PCI_EXP_LNKCTL,
  2151. &lnkctl);
  2152. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2153. pci_write_config_word(tp->pdev,
  2154. tp->pcie_cap + PCI_EXP_LNKCTL,
  2155. lnkctl);
  2156. }
  2157. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2158. tw32(TG3PCI_MISC_HOST_CTRL,
  2159. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2160. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  2161. device_may_wakeup(&tp->pdev->dev) &&
  2162. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2163. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2164. do_low_power = false;
  2165. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  2166. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2167. struct phy_device *phydev;
  2168. u32 phyid, advertising;
  2169. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2170. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2171. tp->link_config.orig_speed = phydev->speed;
  2172. tp->link_config.orig_duplex = phydev->duplex;
  2173. tp->link_config.orig_autoneg = phydev->autoneg;
  2174. tp->link_config.orig_advertising = phydev->advertising;
  2175. advertising = ADVERTISED_TP |
  2176. ADVERTISED_Pause |
  2177. ADVERTISED_Autoneg |
  2178. ADVERTISED_10baseT_Half;
  2179. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2180. device_should_wake) {
  2181. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2182. advertising |=
  2183. ADVERTISED_100baseT_Half |
  2184. ADVERTISED_100baseT_Full |
  2185. ADVERTISED_10baseT_Full;
  2186. else
  2187. advertising |= ADVERTISED_10baseT_Full;
  2188. }
  2189. phydev->advertising = advertising;
  2190. phy_start_aneg(phydev);
  2191. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2192. if (phyid != PHY_ID_BCMAC131) {
  2193. phyid &= PHY_BCM_OUI_MASK;
  2194. if (phyid == PHY_BCM_OUI_1 ||
  2195. phyid == PHY_BCM_OUI_2 ||
  2196. phyid == PHY_BCM_OUI_3)
  2197. do_low_power = true;
  2198. }
  2199. }
  2200. } else {
  2201. do_low_power = true;
  2202. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2203. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2204. tp->link_config.orig_speed = tp->link_config.speed;
  2205. tp->link_config.orig_duplex = tp->link_config.duplex;
  2206. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2207. }
  2208. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  2209. tp->link_config.speed = SPEED_10;
  2210. tp->link_config.duplex = DUPLEX_HALF;
  2211. tp->link_config.autoneg = AUTONEG_ENABLE;
  2212. tg3_setup_phy(tp, 0);
  2213. }
  2214. }
  2215. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2216. u32 val;
  2217. val = tr32(GRC_VCPU_EXT_CTRL);
  2218. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2219. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2220. int i;
  2221. u32 val;
  2222. for (i = 0; i < 200; i++) {
  2223. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2224. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2225. break;
  2226. msleep(1);
  2227. }
  2228. }
  2229. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2230. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2231. WOL_DRV_STATE_SHUTDOWN |
  2232. WOL_DRV_WOL |
  2233. WOL_SET_MAGIC_PKT);
  2234. if (device_should_wake) {
  2235. u32 mac_mode;
  2236. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  2237. if (do_low_power) {
  2238. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2239. udelay(40);
  2240. }
  2241. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2242. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2243. else
  2244. mac_mode = MAC_MODE_PORT_MODE_MII;
  2245. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2246. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2247. ASIC_REV_5700) {
  2248. u32 speed = (tp->tg3_flags &
  2249. TG3_FLAG_WOL_SPEED_100MB) ?
  2250. SPEED_100 : SPEED_10;
  2251. if (tg3_5700_link_polarity(tp, speed))
  2252. mac_mode |= MAC_MODE_LINK_POLARITY;
  2253. else
  2254. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2255. }
  2256. } else {
  2257. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2258. }
  2259. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2260. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2261. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2262. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2263. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2264. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2265. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2266. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2267. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  2268. mac_mode |= tp->mac_mode &
  2269. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  2270. if (mac_mode & MAC_MODE_APE_TX_EN)
  2271. mac_mode |= MAC_MODE_TDE_ENABLE;
  2272. }
  2273. tw32_f(MAC_MODE, mac_mode);
  2274. udelay(100);
  2275. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2276. udelay(10);
  2277. }
  2278. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2279. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2280. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2281. u32 base_val;
  2282. base_val = tp->pci_clock_ctrl;
  2283. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2284. CLOCK_CTRL_TXCLK_DISABLE);
  2285. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2286. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2287. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2288. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2289. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2290. /* do nothing */
  2291. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2292. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2293. u32 newbits1, newbits2;
  2294. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2295. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2296. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2297. CLOCK_CTRL_TXCLK_DISABLE |
  2298. CLOCK_CTRL_ALTCLK);
  2299. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2300. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2301. newbits1 = CLOCK_CTRL_625_CORE;
  2302. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2303. } else {
  2304. newbits1 = CLOCK_CTRL_ALTCLK;
  2305. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2306. }
  2307. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2308. 40);
  2309. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2310. 40);
  2311. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2312. u32 newbits3;
  2313. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2314. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2315. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2316. CLOCK_CTRL_TXCLK_DISABLE |
  2317. CLOCK_CTRL_44MHZ_CORE);
  2318. } else {
  2319. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2320. }
  2321. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2322. tp->pci_clock_ctrl | newbits3, 40);
  2323. }
  2324. }
  2325. if (!(device_should_wake) &&
  2326. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2327. tg3_power_down_phy(tp, do_low_power);
  2328. tg3_frob_aux_power(tp);
  2329. /* Workaround for unstable PLL clock */
  2330. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2331. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2332. u32 val = tr32(0x7d00);
  2333. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2334. tw32(0x7d00, val);
  2335. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2336. int err;
  2337. err = tg3_nvram_lock(tp);
  2338. tg3_halt_cpu(tp, RX_CPU_BASE);
  2339. if (!err)
  2340. tg3_nvram_unlock(tp);
  2341. }
  2342. }
  2343. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2344. if (device_should_wake)
  2345. pci_enable_wake(tp->pdev, state, true);
  2346. /* Finally, set the new power state. */
  2347. pci_set_power_state(tp->pdev, state);
  2348. return 0;
  2349. }
  2350. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2351. {
  2352. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2353. case MII_TG3_AUX_STAT_10HALF:
  2354. *speed = SPEED_10;
  2355. *duplex = DUPLEX_HALF;
  2356. break;
  2357. case MII_TG3_AUX_STAT_10FULL:
  2358. *speed = SPEED_10;
  2359. *duplex = DUPLEX_FULL;
  2360. break;
  2361. case MII_TG3_AUX_STAT_100HALF:
  2362. *speed = SPEED_100;
  2363. *duplex = DUPLEX_HALF;
  2364. break;
  2365. case MII_TG3_AUX_STAT_100FULL:
  2366. *speed = SPEED_100;
  2367. *duplex = DUPLEX_FULL;
  2368. break;
  2369. case MII_TG3_AUX_STAT_1000HALF:
  2370. *speed = SPEED_1000;
  2371. *duplex = DUPLEX_HALF;
  2372. break;
  2373. case MII_TG3_AUX_STAT_1000FULL:
  2374. *speed = SPEED_1000;
  2375. *duplex = DUPLEX_FULL;
  2376. break;
  2377. default:
  2378. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2379. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2380. SPEED_10;
  2381. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2382. DUPLEX_HALF;
  2383. break;
  2384. }
  2385. *speed = SPEED_INVALID;
  2386. *duplex = DUPLEX_INVALID;
  2387. break;
  2388. }
  2389. }
  2390. static void tg3_phy_copper_begin(struct tg3 *tp)
  2391. {
  2392. u32 new_adv;
  2393. int i;
  2394. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  2395. /* Entering low power mode. Disable gigabit and
  2396. * 100baseT advertisements.
  2397. */
  2398. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2399. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2400. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2401. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2402. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2403. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2404. } else if (tp->link_config.speed == SPEED_INVALID) {
  2405. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  2406. tp->link_config.advertising &=
  2407. ~(ADVERTISED_1000baseT_Half |
  2408. ADVERTISED_1000baseT_Full);
  2409. new_adv = ADVERTISE_CSMA;
  2410. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2411. new_adv |= ADVERTISE_10HALF;
  2412. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2413. new_adv |= ADVERTISE_10FULL;
  2414. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2415. new_adv |= ADVERTISE_100HALF;
  2416. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2417. new_adv |= ADVERTISE_100FULL;
  2418. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2419. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2420. if (tp->link_config.advertising &
  2421. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2422. new_adv = 0;
  2423. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2424. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2425. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2426. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2427. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY) &&
  2428. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2429. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2430. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2431. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2432. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2433. } else {
  2434. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2435. }
  2436. } else {
  2437. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2438. new_adv |= ADVERTISE_CSMA;
  2439. /* Asking for a specific link mode. */
  2440. if (tp->link_config.speed == SPEED_1000) {
  2441. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2442. if (tp->link_config.duplex == DUPLEX_FULL)
  2443. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2444. else
  2445. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2446. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2447. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2448. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2449. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2450. } else {
  2451. if (tp->link_config.speed == SPEED_100) {
  2452. if (tp->link_config.duplex == DUPLEX_FULL)
  2453. new_adv |= ADVERTISE_100FULL;
  2454. else
  2455. new_adv |= ADVERTISE_100HALF;
  2456. } else {
  2457. if (tp->link_config.duplex == DUPLEX_FULL)
  2458. new_adv |= ADVERTISE_10FULL;
  2459. else
  2460. new_adv |= ADVERTISE_10HALF;
  2461. }
  2462. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2463. new_adv = 0;
  2464. }
  2465. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2466. }
  2467. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  2468. u32 val = 0;
  2469. tw32(TG3_CPMU_EEE_MODE,
  2470. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  2471. /* Enable SM_DSP clock and tx 6dB coding. */
  2472. val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  2473. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  2474. MII_TG3_AUXCTL_ACTL_TX_6DB;
  2475. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2476. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2477. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  2478. !tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  2479. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2,
  2480. val | MII_TG3_DSP_CH34TP2_HIBW01);
  2481. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2482. /* Advertise 100-BaseTX EEE ability */
  2483. if (tp->link_config.advertising &
  2484. (ADVERTISED_100baseT_Half |
  2485. ADVERTISED_100baseT_Full))
  2486. val |= TG3_CL45_D7_EEEADV_CAP_100TX;
  2487. /* Advertise 1000-BaseT EEE ability */
  2488. if (tp->link_config.advertising &
  2489. (ADVERTISED_1000baseT_Half |
  2490. ADVERTISED_1000baseT_Full))
  2491. val |= TG3_CL45_D7_EEEADV_CAP_1000T;
  2492. }
  2493. tg3_phy_cl45_write(tp, 0x7, TG3_CL45_D7_EEEADV_CAP, val);
  2494. /* Turn off SM_DSP clock. */
  2495. val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  2496. MII_TG3_AUXCTL_ACTL_TX_6DB;
  2497. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2498. }
  2499. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2500. tp->link_config.speed != SPEED_INVALID) {
  2501. u32 bmcr, orig_bmcr;
  2502. tp->link_config.active_speed = tp->link_config.speed;
  2503. tp->link_config.active_duplex = tp->link_config.duplex;
  2504. bmcr = 0;
  2505. switch (tp->link_config.speed) {
  2506. default:
  2507. case SPEED_10:
  2508. break;
  2509. case SPEED_100:
  2510. bmcr |= BMCR_SPEED100;
  2511. break;
  2512. case SPEED_1000:
  2513. bmcr |= TG3_BMCR_SPEED1000;
  2514. break;
  2515. }
  2516. if (tp->link_config.duplex == DUPLEX_FULL)
  2517. bmcr |= BMCR_FULLDPLX;
  2518. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2519. (bmcr != orig_bmcr)) {
  2520. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2521. for (i = 0; i < 1500; i++) {
  2522. u32 tmp;
  2523. udelay(10);
  2524. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2525. tg3_readphy(tp, MII_BMSR, &tmp))
  2526. continue;
  2527. if (!(tmp & BMSR_LSTATUS)) {
  2528. udelay(40);
  2529. break;
  2530. }
  2531. }
  2532. tg3_writephy(tp, MII_BMCR, bmcr);
  2533. udelay(40);
  2534. }
  2535. } else {
  2536. tg3_writephy(tp, MII_BMCR,
  2537. BMCR_ANENABLE | BMCR_ANRESTART);
  2538. }
  2539. }
  2540. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2541. {
  2542. int err;
  2543. /* Turn off tap power management. */
  2544. /* Set Extended packet length bit */
  2545. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2546. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  2547. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  2548. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  2549. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  2550. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  2551. udelay(40);
  2552. return err;
  2553. }
  2554. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2555. {
  2556. u32 adv_reg, all_mask = 0;
  2557. if (mask & ADVERTISED_10baseT_Half)
  2558. all_mask |= ADVERTISE_10HALF;
  2559. if (mask & ADVERTISED_10baseT_Full)
  2560. all_mask |= ADVERTISE_10FULL;
  2561. if (mask & ADVERTISED_100baseT_Half)
  2562. all_mask |= ADVERTISE_100HALF;
  2563. if (mask & ADVERTISED_100baseT_Full)
  2564. all_mask |= ADVERTISE_100FULL;
  2565. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2566. return 0;
  2567. if ((adv_reg & all_mask) != all_mask)
  2568. return 0;
  2569. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  2570. u32 tg3_ctrl;
  2571. all_mask = 0;
  2572. if (mask & ADVERTISED_1000baseT_Half)
  2573. all_mask |= ADVERTISE_1000HALF;
  2574. if (mask & ADVERTISED_1000baseT_Full)
  2575. all_mask |= ADVERTISE_1000FULL;
  2576. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2577. return 0;
  2578. if ((tg3_ctrl & all_mask) != all_mask)
  2579. return 0;
  2580. }
  2581. return 1;
  2582. }
  2583. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2584. {
  2585. u32 curadv, reqadv;
  2586. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2587. return 1;
  2588. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2589. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2590. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2591. if (curadv != reqadv)
  2592. return 0;
  2593. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2594. tg3_readphy(tp, MII_LPA, rmtadv);
  2595. } else {
  2596. /* Reprogram the advertisement register, even if it
  2597. * does not affect the current link. If the link
  2598. * gets renegotiated in the future, we can save an
  2599. * additional renegotiation cycle by advertising
  2600. * it correctly in the first place.
  2601. */
  2602. if (curadv != reqadv) {
  2603. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2604. ADVERTISE_PAUSE_ASYM);
  2605. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2606. }
  2607. }
  2608. return 1;
  2609. }
  2610. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2611. {
  2612. int current_link_up;
  2613. u32 bmsr, val;
  2614. u32 lcl_adv, rmt_adv;
  2615. u16 current_speed;
  2616. u8 current_duplex;
  2617. int i, err;
  2618. tw32(MAC_EVENT, 0);
  2619. tw32_f(MAC_STATUS,
  2620. (MAC_STATUS_SYNC_CHANGED |
  2621. MAC_STATUS_CFG_CHANGED |
  2622. MAC_STATUS_MI_COMPLETION |
  2623. MAC_STATUS_LNKSTATE_CHANGED));
  2624. udelay(40);
  2625. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2626. tw32_f(MAC_MI_MODE,
  2627. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2628. udelay(80);
  2629. }
  2630. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2631. /* Some third-party PHYs need to be reset on link going
  2632. * down.
  2633. */
  2634. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2635. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2636. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2637. netif_carrier_ok(tp->dev)) {
  2638. tg3_readphy(tp, MII_BMSR, &bmsr);
  2639. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2640. !(bmsr & BMSR_LSTATUS))
  2641. force_reset = 1;
  2642. }
  2643. if (force_reset)
  2644. tg3_phy_reset(tp);
  2645. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2646. tg3_readphy(tp, MII_BMSR, &bmsr);
  2647. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2648. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2649. bmsr = 0;
  2650. if (!(bmsr & BMSR_LSTATUS)) {
  2651. err = tg3_init_5401phy_dsp(tp);
  2652. if (err)
  2653. return err;
  2654. tg3_readphy(tp, MII_BMSR, &bmsr);
  2655. for (i = 0; i < 1000; i++) {
  2656. udelay(10);
  2657. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2658. (bmsr & BMSR_LSTATUS)) {
  2659. udelay(40);
  2660. break;
  2661. }
  2662. }
  2663. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  2664. TG3_PHY_REV_BCM5401_B0 &&
  2665. !(bmsr & BMSR_LSTATUS) &&
  2666. tp->link_config.active_speed == SPEED_1000) {
  2667. err = tg3_phy_reset(tp);
  2668. if (!err)
  2669. err = tg3_init_5401phy_dsp(tp);
  2670. if (err)
  2671. return err;
  2672. }
  2673. }
  2674. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2675. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2676. /* 5701 {A0,B0} CRC bug workaround */
  2677. tg3_writephy(tp, 0x15, 0x0a75);
  2678. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2679. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2680. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2681. }
  2682. /* Clear pending interrupts... */
  2683. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2684. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2685. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  2686. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2687. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  2688. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2689. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2690. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2691. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2692. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2693. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2694. else
  2695. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2696. }
  2697. current_link_up = 0;
  2698. current_speed = SPEED_INVALID;
  2699. current_duplex = DUPLEX_INVALID;
  2700. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  2701. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2702. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2703. if (!(val & (1 << 10))) {
  2704. val |= (1 << 10);
  2705. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2706. goto relink;
  2707. }
  2708. }
  2709. bmsr = 0;
  2710. for (i = 0; i < 100; i++) {
  2711. tg3_readphy(tp, MII_BMSR, &bmsr);
  2712. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2713. (bmsr & BMSR_LSTATUS))
  2714. break;
  2715. udelay(40);
  2716. }
  2717. if (bmsr & BMSR_LSTATUS) {
  2718. u32 aux_stat, bmcr;
  2719. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2720. for (i = 0; i < 2000; i++) {
  2721. udelay(10);
  2722. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2723. aux_stat)
  2724. break;
  2725. }
  2726. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2727. &current_speed,
  2728. &current_duplex);
  2729. bmcr = 0;
  2730. for (i = 0; i < 200; i++) {
  2731. tg3_readphy(tp, MII_BMCR, &bmcr);
  2732. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2733. continue;
  2734. if (bmcr && bmcr != 0x7fff)
  2735. break;
  2736. udelay(10);
  2737. }
  2738. lcl_adv = 0;
  2739. rmt_adv = 0;
  2740. tp->link_config.active_speed = current_speed;
  2741. tp->link_config.active_duplex = current_duplex;
  2742. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2743. if ((bmcr & BMCR_ANENABLE) &&
  2744. tg3_copper_is_advertising_all(tp,
  2745. tp->link_config.advertising)) {
  2746. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2747. &rmt_adv))
  2748. current_link_up = 1;
  2749. }
  2750. } else {
  2751. if (!(bmcr & BMCR_ANENABLE) &&
  2752. tp->link_config.speed == current_speed &&
  2753. tp->link_config.duplex == current_duplex &&
  2754. tp->link_config.flowctrl ==
  2755. tp->link_config.active_flowctrl) {
  2756. current_link_up = 1;
  2757. }
  2758. }
  2759. if (current_link_up == 1 &&
  2760. tp->link_config.active_duplex == DUPLEX_FULL)
  2761. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2762. }
  2763. relink:
  2764. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2765. tg3_phy_copper_begin(tp);
  2766. tg3_readphy(tp, MII_BMSR, &bmsr);
  2767. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2768. (bmsr & BMSR_LSTATUS))
  2769. current_link_up = 1;
  2770. }
  2771. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2772. if (current_link_up == 1) {
  2773. if (tp->link_config.active_speed == SPEED_100 ||
  2774. tp->link_config.active_speed == SPEED_10)
  2775. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2776. else
  2777. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2778. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  2779. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2780. else
  2781. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2782. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2783. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2784. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2785. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2786. if (current_link_up == 1 &&
  2787. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2788. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2789. else
  2790. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2791. }
  2792. /* ??? Without this setting Netgear GA302T PHY does not
  2793. * ??? send/receive packets...
  2794. */
  2795. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  2796. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2797. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2798. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2799. udelay(80);
  2800. }
  2801. tw32_f(MAC_MODE, tp->mac_mode);
  2802. udelay(40);
  2803. tg3_phy_eee_adjust(tp, current_link_up);
  2804. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2805. /* Polled via timer. */
  2806. tw32_f(MAC_EVENT, 0);
  2807. } else {
  2808. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2809. }
  2810. udelay(40);
  2811. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2812. current_link_up == 1 &&
  2813. tp->link_config.active_speed == SPEED_1000 &&
  2814. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2815. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2816. udelay(120);
  2817. tw32_f(MAC_STATUS,
  2818. (MAC_STATUS_SYNC_CHANGED |
  2819. MAC_STATUS_CFG_CHANGED));
  2820. udelay(40);
  2821. tg3_write_mem(tp,
  2822. NIC_SRAM_FIRMWARE_MBOX,
  2823. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2824. }
  2825. /* Prevent send BD corruption. */
  2826. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2827. u16 oldlnkctl, newlnkctl;
  2828. pci_read_config_word(tp->pdev,
  2829. tp->pcie_cap + PCI_EXP_LNKCTL,
  2830. &oldlnkctl);
  2831. if (tp->link_config.active_speed == SPEED_100 ||
  2832. tp->link_config.active_speed == SPEED_10)
  2833. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2834. else
  2835. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2836. if (newlnkctl != oldlnkctl)
  2837. pci_write_config_word(tp->pdev,
  2838. tp->pcie_cap + PCI_EXP_LNKCTL,
  2839. newlnkctl);
  2840. }
  2841. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2842. if (current_link_up)
  2843. netif_carrier_on(tp->dev);
  2844. else
  2845. netif_carrier_off(tp->dev);
  2846. tg3_link_report(tp);
  2847. }
  2848. return 0;
  2849. }
  2850. struct tg3_fiber_aneginfo {
  2851. int state;
  2852. #define ANEG_STATE_UNKNOWN 0
  2853. #define ANEG_STATE_AN_ENABLE 1
  2854. #define ANEG_STATE_RESTART_INIT 2
  2855. #define ANEG_STATE_RESTART 3
  2856. #define ANEG_STATE_DISABLE_LINK_OK 4
  2857. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2858. #define ANEG_STATE_ABILITY_DETECT 6
  2859. #define ANEG_STATE_ACK_DETECT_INIT 7
  2860. #define ANEG_STATE_ACK_DETECT 8
  2861. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2862. #define ANEG_STATE_COMPLETE_ACK 10
  2863. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2864. #define ANEG_STATE_IDLE_DETECT 12
  2865. #define ANEG_STATE_LINK_OK 13
  2866. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2867. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2868. u32 flags;
  2869. #define MR_AN_ENABLE 0x00000001
  2870. #define MR_RESTART_AN 0x00000002
  2871. #define MR_AN_COMPLETE 0x00000004
  2872. #define MR_PAGE_RX 0x00000008
  2873. #define MR_NP_LOADED 0x00000010
  2874. #define MR_TOGGLE_TX 0x00000020
  2875. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2876. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2877. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2878. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2879. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2880. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2881. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2882. #define MR_TOGGLE_RX 0x00002000
  2883. #define MR_NP_RX 0x00004000
  2884. #define MR_LINK_OK 0x80000000
  2885. unsigned long link_time, cur_time;
  2886. u32 ability_match_cfg;
  2887. int ability_match_count;
  2888. char ability_match, idle_match, ack_match;
  2889. u32 txconfig, rxconfig;
  2890. #define ANEG_CFG_NP 0x00000080
  2891. #define ANEG_CFG_ACK 0x00000040
  2892. #define ANEG_CFG_RF2 0x00000020
  2893. #define ANEG_CFG_RF1 0x00000010
  2894. #define ANEG_CFG_PS2 0x00000001
  2895. #define ANEG_CFG_PS1 0x00008000
  2896. #define ANEG_CFG_HD 0x00004000
  2897. #define ANEG_CFG_FD 0x00002000
  2898. #define ANEG_CFG_INVAL 0x00001f06
  2899. };
  2900. #define ANEG_OK 0
  2901. #define ANEG_DONE 1
  2902. #define ANEG_TIMER_ENAB 2
  2903. #define ANEG_FAILED -1
  2904. #define ANEG_STATE_SETTLE_TIME 10000
  2905. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2906. struct tg3_fiber_aneginfo *ap)
  2907. {
  2908. u16 flowctrl;
  2909. unsigned long delta;
  2910. u32 rx_cfg_reg;
  2911. int ret;
  2912. if (ap->state == ANEG_STATE_UNKNOWN) {
  2913. ap->rxconfig = 0;
  2914. ap->link_time = 0;
  2915. ap->cur_time = 0;
  2916. ap->ability_match_cfg = 0;
  2917. ap->ability_match_count = 0;
  2918. ap->ability_match = 0;
  2919. ap->idle_match = 0;
  2920. ap->ack_match = 0;
  2921. }
  2922. ap->cur_time++;
  2923. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2924. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2925. if (rx_cfg_reg != ap->ability_match_cfg) {
  2926. ap->ability_match_cfg = rx_cfg_reg;
  2927. ap->ability_match = 0;
  2928. ap->ability_match_count = 0;
  2929. } else {
  2930. if (++ap->ability_match_count > 1) {
  2931. ap->ability_match = 1;
  2932. ap->ability_match_cfg = rx_cfg_reg;
  2933. }
  2934. }
  2935. if (rx_cfg_reg & ANEG_CFG_ACK)
  2936. ap->ack_match = 1;
  2937. else
  2938. ap->ack_match = 0;
  2939. ap->idle_match = 0;
  2940. } else {
  2941. ap->idle_match = 1;
  2942. ap->ability_match_cfg = 0;
  2943. ap->ability_match_count = 0;
  2944. ap->ability_match = 0;
  2945. ap->ack_match = 0;
  2946. rx_cfg_reg = 0;
  2947. }
  2948. ap->rxconfig = rx_cfg_reg;
  2949. ret = ANEG_OK;
  2950. switch (ap->state) {
  2951. case ANEG_STATE_UNKNOWN:
  2952. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2953. ap->state = ANEG_STATE_AN_ENABLE;
  2954. /* fallthru */
  2955. case ANEG_STATE_AN_ENABLE:
  2956. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2957. if (ap->flags & MR_AN_ENABLE) {
  2958. ap->link_time = 0;
  2959. ap->cur_time = 0;
  2960. ap->ability_match_cfg = 0;
  2961. ap->ability_match_count = 0;
  2962. ap->ability_match = 0;
  2963. ap->idle_match = 0;
  2964. ap->ack_match = 0;
  2965. ap->state = ANEG_STATE_RESTART_INIT;
  2966. } else {
  2967. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2968. }
  2969. break;
  2970. case ANEG_STATE_RESTART_INIT:
  2971. ap->link_time = ap->cur_time;
  2972. ap->flags &= ~(MR_NP_LOADED);
  2973. ap->txconfig = 0;
  2974. tw32(MAC_TX_AUTO_NEG, 0);
  2975. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2976. tw32_f(MAC_MODE, tp->mac_mode);
  2977. udelay(40);
  2978. ret = ANEG_TIMER_ENAB;
  2979. ap->state = ANEG_STATE_RESTART;
  2980. /* fallthru */
  2981. case ANEG_STATE_RESTART:
  2982. delta = ap->cur_time - ap->link_time;
  2983. if (delta > ANEG_STATE_SETTLE_TIME)
  2984. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2985. else
  2986. ret = ANEG_TIMER_ENAB;
  2987. break;
  2988. case ANEG_STATE_DISABLE_LINK_OK:
  2989. ret = ANEG_DONE;
  2990. break;
  2991. case ANEG_STATE_ABILITY_DETECT_INIT:
  2992. ap->flags &= ~(MR_TOGGLE_TX);
  2993. ap->txconfig = ANEG_CFG_FD;
  2994. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2995. if (flowctrl & ADVERTISE_1000XPAUSE)
  2996. ap->txconfig |= ANEG_CFG_PS1;
  2997. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2998. ap->txconfig |= ANEG_CFG_PS2;
  2999. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3000. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3001. tw32_f(MAC_MODE, tp->mac_mode);
  3002. udelay(40);
  3003. ap->state = ANEG_STATE_ABILITY_DETECT;
  3004. break;
  3005. case ANEG_STATE_ABILITY_DETECT:
  3006. if (ap->ability_match != 0 && ap->rxconfig != 0)
  3007. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  3008. break;
  3009. case ANEG_STATE_ACK_DETECT_INIT:
  3010. ap->txconfig |= ANEG_CFG_ACK;
  3011. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3012. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3013. tw32_f(MAC_MODE, tp->mac_mode);
  3014. udelay(40);
  3015. ap->state = ANEG_STATE_ACK_DETECT;
  3016. /* fallthru */
  3017. case ANEG_STATE_ACK_DETECT:
  3018. if (ap->ack_match != 0) {
  3019. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3020. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3021. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3022. } else {
  3023. ap->state = ANEG_STATE_AN_ENABLE;
  3024. }
  3025. } else if (ap->ability_match != 0 &&
  3026. ap->rxconfig == 0) {
  3027. ap->state = ANEG_STATE_AN_ENABLE;
  3028. }
  3029. break;
  3030. case ANEG_STATE_COMPLETE_ACK_INIT:
  3031. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3032. ret = ANEG_FAILED;
  3033. break;
  3034. }
  3035. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3036. MR_LP_ADV_HALF_DUPLEX |
  3037. MR_LP_ADV_SYM_PAUSE |
  3038. MR_LP_ADV_ASYM_PAUSE |
  3039. MR_LP_ADV_REMOTE_FAULT1 |
  3040. MR_LP_ADV_REMOTE_FAULT2 |
  3041. MR_LP_ADV_NEXT_PAGE |
  3042. MR_TOGGLE_RX |
  3043. MR_NP_RX);
  3044. if (ap->rxconfig & ANEG_CFG_FD)
  3045. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3046. if (ap->rxconfig & ANEG_CFG_HD)
  3047. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3048. if (ap->rxconfig & ANEG_CFG_PS1)
  3049. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3050. if (ap->rxconfig & ANEG_CFG_PS2)
  3051. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3052. if (ap->rxconfig & ANEG_CFG_RF1)
  3053. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3054. if (ap->rxconfig & ANEG_CFG_RF2)
  3055. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3056. if (ap->rxconfig & ANEG_CFG_NP)
  3057. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3058. ap->link_time = ap->cur_time;
  3059. ap->flags ^= (MR_TOGGLE_TX);
  3060. if (ap->rxconfig & 0x0008)
  3061. ap->flags |= MR_TOGGLE_RX;
  3062. if (ap->rxconfig & ANEG_CFG_NP)
  3063. ap->flags |= MR_NP_RX;
  3064. ap->flags |= MR_PAGE_RX;
  3065. ap->state = ANEG_STATE_COMPLETE_ACK;
  3066. ret = ANEG_TIMER_ENAB;
  3067. break;
  3068. case ANEG_STATE_COMPLETE_ACK:
  3069. if (ap->ability_match != 0 &&
  3070. ap->rxconfig == 0) {
  3071. ap->state = ANEG_STATE_AN_ENABLE;
  3072. break;
  3073. }
  3074. delta = ap->cur_time - ap->link_time;
  3075. if (delta > ANEG_STATE_SETTLE_TIME) {
  3076. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3077. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3078. } else {
  3079. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3080. !(ap->flags & MR_NP_RX)) {
  3081. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3082. } else {
  3083. ret = ANEG_FAILED;
  3084. }
  3085. }
  3086. }
  3087. break;
  3088. case ANEG_STATE_IDLE_DETECT_INIT:
  3089. ap->link_time = ap->cur_time;
  3090. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3091. tw32_f(MAC_MODE, tp->mac_mode);
  3092. udelay(40);
  3093. ap->state = ANEG_STATE_IDLE_DETECT;
  3094. ret = ANEG_TIMER_ENAB;
  3095. break;
  3096. case ANEG_STATE_IDLE_DETECT:
  3097. if (ap->ability_match != 0 &&
  3098. ap->rxconfig == 0) {
  3099. ap->state = ANEG_STATE_AN_ENABLE;
  3100. break;
  3101. }
  3102. delta = ap->cur_time - ap->link_time;
  3103. if (delta > ANEG_STATE_SETTLE_TIME) {
  3104. /* XXX another gem from the Broadcom driver :( */
  3105. ap->state = ANEG_STATE_LINK_OK;
  3106. }
  3107. break;
  3108. case ANEG_STATE_LINK_OK:
  3109. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3110. ret = ANEG_DONE;
  3111. break;
  3112. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3113. /* ??? unimplemented */
  3114. break;
  3115. case ANEG_STATE_NEXT_PAGE_WAIT:
  3116. /* ??? unimplemented */
  3117. break;
  3118. default:
  3119. ret = ANEG_FAILED;
  3120. break;
  3121. }
  3122. return ret;
  3123. }
  3124. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3125. {
  3126. int res = 0;
  3127. struct tg3_fiber_aneginfo aninfo;
  3128. int status = ANEG_FAILED;
  3129. unsigned int tick;
  3130. u32 tmp;
  3131. tw32_f(MAC_TX_AUTO_NEG, 0);
  3132. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3133. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3134. udelay(40);
  3135. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3136. udelay(40);
  3137. memset(&aninfo, 0, sizeof(aninfo));
  3138. aninfo.flags |= MR_AN_ENABLE;
  3139. aninfo.state = ANEG_STATE_UNKNOWN;
  3140. aninfo.cur_time = 0;
  3141. tick = 0;
  3142. while (++tick < 195000) {
  3143. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3144. if (status == ANEG_DONE || status == ANEG_FAILED)
  3145. break;
  3146. udelay(1);
  3147. }
  3148. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3149. tw32_f(MAC_MODE, tp->mac_mode);
  3150. udelay(40);
  3151. *txflags = aninfo.txconfig;
  3152. *rxflags = aninfo.flags;
  3153. if (status == ANEG_DONE &&
  3154. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3155. MR_LP_ADV_FULL_DUPLEX)))
  3156. res = 1;
  3157. return res;
  3158. }
  3159. static void tg3_init_bcm8002(struct tg3 *tp)
  3160. {
  3161. u32 mac_status = tr32(MAC_STATUS);
  3162. int i;
  3163. /* Reset when initting first time or we have a link. */
  3164. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3165. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3166. return;
  3167. /* Set PLL lock range. */
  3168. tg3_writephy(tp, 0x16, 0x8007);
  3169. /* SW reset */
  3170. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3171. /* Wait for reset to complete. */
  3172. /* XXX schedule_timeout() ... */
  3173. for (i = 0; i < 500; i++)
  3174. udelay(10);
  3175. /* Config mode; select PMA/Ch 1 regs. */
  3176. tg3_writephy(tp, 0x10, 0x8411);
  3177. /* Enable auto-lock and comdet, select txclk for tx. */
  3178. tg3_writephy(tp, 0x11, 0x0a10);
  3179. tg3_writephy(tp, 0x18, 0x00a0);
  3180. tg3_writephy(tp, 0x16, 0x41ff);
  3181. /* Assert and deassert POR. */
  3182. tg3_writephy(tp, 0x13, 0x0400);
  3183. udelay(40);
  3184. tg3_writephy(tp, 0x13, 0x0000);
  3185. tg3_writephy(tp, 0x11, 0x0a50);
  3186. udelay(40);
  3187. tg3_writephy(tp, 0x11, 0x0a10);
  3188. /* Wait for signal to stabilize */
  3189. /* XXX schedule_timeout() ... */
  3190. for (i = 0; i < 15000; i++)
  3191. udelay(10);
  3192. /* Deselect the channel register so we can read the PHYID
  3193. * later.
  3194. */
  3195. tg3_writephy(tp, 0x10, 0x8011);
  3196. }
  3197. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3198. {
  3199. u16 flowctrl;
  3200. u32 sg_dig_ctrl, sg_dig_status;
  3201. u32 serdes_cfg, expected_sg_dig_ctrl;
  3202. int workaround, port_a;
  3203. int current_link_up;
  3204. serdes_cfg = 0;
  3205. expected_sg_dig_ctrl = 0;
  3206. workaround = 0;
  3207. port_a = 1;
  3208. current_link_up = 0;
  3209. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3210. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3211. workaround = 1;
  3212. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3213. port_a = 0;
  3214. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3215. /* preserve bits 20-23 for voltage regulator */
  3216. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3217. }
  3218. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3219. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3220. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3221. if (workaround) {
  3222. u32 val = serdes_cfg;
  3223. if (port_a)
  3224. val |= 0xc010000;
  3225. else
  3226. val |= 0x4010000;
  3227. tw32_f(MAC_SERDES_CFG, val);
  3228. }
  3229. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3230. }
  3231. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3232. tg3_setup_flow_control(tp, 0, 0);
  3233. current_link_up = 1;
  3234. }
  3235. goto out;
  3236. }
  3237. /* Want auto-negotiation. */
  3238. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3239. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3240. if (flowctrl & ADVERTISE_1000XPAUSE)
  3241. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3242. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3243. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3244. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3245. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  3246. tp->serdes_counter &&
  3247. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3248. MAC_STATUS_RCVD_CFG)) ==
  3249. MAC_STATUS_PCS_SYNCED)) {
  3250. tp->serdes_counter--;
  3251. current_link_up = 1;
  3252. goto out;
  3253. }
  3254. restart_autoneg:
  3255. if (workaround)
  3256. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3257. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3258. udelay(5);
  3259. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3260. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3261. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3262. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3263. MAC_STATUS_SIGNAL_DET)) {
  3264. sg_dig_status = tr32(SG_DIG_STATUS);
  3265. mac_status = tr32(MAC_STATUS);
  3266. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3267. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3268. u32 local_adv = 0, remote_adv = 0;
  3269. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3270. local_adv |= ADVERTISE_1000XPAUSE;
  3271. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3272. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3273. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3274. remote_adv |= LPA_1000XPAUSE;
  3275. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3276. remote_adv |= LPA_1000XPAUSE_ASYM;
  3277. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3278. current_link_up = 1;
  3279. tp->serdes_counter = 0;
  3280. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3281. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3282. if (tp->serdes_counter)
  3283. tp->serdes_counter--;
  3284. else {
  3285. if (workaround) {
  3286. u32 val = serdes_cfg;
  3287. if (port_a)
  3288. val |= 0xc010000;
  3289. else
  3290. val |= 0x4010000;
  3291. tw32_f(MAC_SERDES_CFG, val);
  3292. }
  3293. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3294. udelay(40);
  3295. /* Link parallel detection - link is up */
  3296. /* only if we have PCS_SYNC and not */
  3297. /* receiving config code words */
  3298. mac_status = tr32(MAC_STATUS);
  3299. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3300. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3301. tg3_setup_flow_control(tp, 0, 0);
  3302. current_link_up = 1;
  3303. tp->phy_flags |=
  3304. TG3_PHYFLG_PARALLEL_DETECT;
  3305. tp->serdes_counter =
  3306. SERDES_PARALLEL_DET_TIMEOUT;
  3307. } else
  3308. goto restart_autoneg;
  3309. }
  3310. }
  3311. } else {
  3312. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3313. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3314. }
  3315. out:
  3316. return current_link_up;
  3317. }
  3318. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3319. {
  3320. int current_link_up = 0;
  3321. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3322. goto out;
  3323. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3324. u32 txflags, rxflags;
  3325. int i;
  3326. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3327. u32 local_adv = 0, remote_adv = 0;
  3328. if (txflags & ANEG_CFG_PS1)
  3329. local_adv |= ADVERTISE_1000XPAUSE;
  3330. if (txflags & ANEG_CFG_PS2)
  3331. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3332. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3333. remote_adv |= LPA_1000XPAUSE;
  3334. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3335. remote_adv |= LPA_1000XPAUSE_ASYM;
  3336. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3337. current_link_up = 1;
  3338. }
  3339. for (i = 0; i < 30; i++) {
  3340. udelay(20);
  3341. tw32_f(MAC_STATUS,
  3342. (MAC_STATUS_SYNC_CHANGED |
  3343. MAC_STATUS_CFG_CHANGED));
  3344. udelay(40);
  3345. if ((tr32(MAC_STATUS) &
  3346. (MAC_STATUS_SYNC_CHANGED |
  3347. MAC_STATUS_CFG_CHANGED)) == 0)
  3348. break;
  3349. }
  3350. mac_status = tr32(MAC_STATUS);
  3351. if (current_link_up == 0 &&
  3352. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3353. !(mac_status & MAC_STATUS_RCVD_CFG))
  3354. current_link_up = 1;
  3355. } else {
  3356. tg3_setup_flow_control(tp, 0, 0);
  3357. /* Forcing 1000FD link up. */
  3358. current_link_up = 1;
  3359. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3360. udelay(40);
  3361. tw32_f(MAC_MODE, tp->mac_mode);
  3362. udelay(40);
  3363. }
  3364. out:
  3365. return current_link_up;
  3366. }
  3367. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3368. {
  3369. u32 orig_pause_cfg;
  3370. u16 orig_active_speed;
  3371. u8 orig_active_duplex;
  3372. u32 mac_status;
  3373. int current_link_up;
  3374. int i;
  3375. orig_pause_cfg = tp->link_config.active_flowctrl;
  3376. orig_active_speed = tp->link_config.active_speed;
  3377. orig_active_duplex = tp->link_config.active_duplex;
  3378. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3379. netif_carrier_ok(tp->dev) &&
  3380. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3381. mac_status = tr32(MAC_STATUS);
  3382. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3383. MAC_STATUS_SIGNAL_DET |
  3384. MAC_STATUS_CFG_CHANGED |
  3385. MAC_STATUS_RCVD_CFG);
  3386. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3387. MAC_STATUS_SIGNAL_DET)) {
  3388. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3389. MAC_STATUS_CFG_CHANGED));
  3390. return 0;
  3391. }
  3392. }
  3393. tw32_f(MAC_TX_AUTO_NEG, 0);
  3394. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3395. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3396. tw32_f(MAC_MODE, tp->mac_mode);
  3397. udelay(40);
  3398. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  3399. tg3_init_bcm8002(tp);
  3400. /* Enable link change event even when serdes polling. */
  3401. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3402. udelay(40);
  3403. current_link_up = 0;
  3404. mac_status = tr32(MAC_STATUS);
  3405. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3406. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3407. else
  3408. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3409. tp->napi[0].hw_status->status =
  3410. (SD_STATUS_UPDATED |
  3411. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3412. for (i = 0; i < 100; i++) {
  3413. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3414. MAC_STATUS_CFG_CHANGED));
  3415. udelay(5);
  3416. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3417. MAC_STATUS_CFG_CHANGED |
  3418. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3419. break;
  3420. }
  3421. mac_status = tr32(MAC_STATUS);
  3422. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3423. current_link_up = 0;
  3424. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3425. tp->serdes_counter == 0) {
  3426. tw32_f(MAC_MODE, (tp->mac_mode |
  3427. MAC_MODE_SEND_CONFIGS));
  3428. udelay(1);
  3429. tw32_f(MAC_MODE, tp->mac_mode);
  3430. }
  3431. }
  3432. if (current_link_up == 1) {
  3433. tp->link_config.active_speed = SPEED_1000;
  3434. tp->link_config.active_duplex = DUPLEX_FULL;
  3435. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3436. LED_CTRL_LNKLED_OVERRIDE |
  3437. LED_CTRL_1000MBPS_ON));
  3438. } else {
  3439. tp->link_config.active_speed = SPEED_INVALID;
  3440. tp->link_config.active_duplex = DUPLEX_INVALID;
  3441. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3442. LED_CTRL_LNKLED_OVERRIDE |
  3443. LED_CTRL_TRAFFIC_OVERRIDE));
  3444. }
  3445. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3446. if (current_link_up)
  3447. netif_carrier_on(tp->dev);
  3448. else
  3449. netif_carrier_off(tp->dev);
  3450. tg3_link_report(tp);
  3451. } else {
  3452. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3453. if (orig_pause_cfg != now_pause_cfg ||
  3454. orig_active_speed != tp->link_config.active_speed ||
  3455. orig_active_duplex != tp->link_config.active_duplex)
  3456. tg3_link_report(tp);
  3457. }
  3458. return 0;
  3459. }
  3460. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3461. {
  3462. int current_link_up, err = 0;
  3463. u32 bmsr, bmcr;
  3464. u16 current_speed;
  3465. u8 current_duplex;
  3466. u32 local_adv, remote_adv;
  3467. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3468. tw32_f(MAC_MODE, tp->mac_mode);
  3469. udelay(40);
  3470. tw32(MAC_EVENT, 0);
  3471. tw32_f(MAC_STATUS,
  3472. (MAC_STATUS_SYNC_CHANGED |
  3473. MAC_STATUS_CFG_CHANGED |
  3474. MAC_STATUS_MI_COMPLETION |
  3475. MAC_STATUS_LNKSTATE_CHANGED));
  3476. udelay(40);
  3477. if (force_reset)
  3478. tg3_phy_reset(tp);
  3479. current_link_up = 0;
  3480. current_speed = SPEED_INVALID;
  3481. current_duplex = DUPLEX_INVALID;
  3482. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3483. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3484. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3485. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3486. bmsr |= BMSR_LSTATUS;
  3487. else
  3488. bmsr &= ~BMSR_LSTATUS;
  3489. }
  3490. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3491. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3492. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3493. /* do nothing, just check for link up at the end */
  3494. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3495. u32 adv, new_adv;
  3496. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3497. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3498. ADVERTISE_1000XPAUSE |
  3499. ADVERTISE_1000XPSE_ASYM |
  3500. ADVERTISE_SLCT);
  3501. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3502. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3503. new_adv |= ADVERTISE_1000XHALF;
  3504. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3505. new_adv |= ADVERTISE_1000XFULL;
  3506. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3507. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3508. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3509. tg3_writephy(tp, MII_BMCR, bmcr);
  3510. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3511. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3512. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3513. return err;
  3514. }
  3515. } else {
  3516. u32 new_bmcr;
  3517. bmcr &= ~BMCR_SPEED1000;
  3518. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3519. if (tp->link_config.duplex == DUPLEX_FULL)
  3520. new_bmcr |= BMCR_FULLDPLX;
  3521. if (new_bmcr != bmcr) {
  3522. /* BMCR_SPEED1000 is a reserved bit that needs
  3523. * to be set on write.
  3524. */
  3525. new_bmcr |= BMCR_SPEED1000;
  3526. /* Force a linkdown */
  3527. if (netif_carrier_ok(tp->dev)) {
  3528. u32 adv;
  3529. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3530. adv &= ~(ADVERTISE_1000XFULL |
  3531. ADVERTISE_1000XHALF |
  3532. ADVERTISE_SLCT);
  3533. tg3_writephy(tp, MII_ADVERTISE, adv);
  3534. tg3_writephy(tp, MII_BMCR, bmcr |
  3535. BMCR_ANRESTART |
  3536. BMCR_ANENABLE);
  3537. udelay(10);
  3538. netif_carrier_off(tp->dev);
  3539. }
  3540. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3541. bmcr = new_bmcr;
  3542. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3543. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3544. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3545. ASIC_REV_5714) {
  3546. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3547. bmsr |= BMSR_LSTATUS;
  3548. else
  3549. bmsr &= ~BMSR_LSTATUS;
  3550. }
  3551. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3552. }
  3553. }
  3554. if (bmsr & BMSR_LSTATUS) {
  3555. current_speed = SPEED_1000;
  3556. current_link_up = 1;
  3557. if (bmcr & BMCR_FULLDPLX)
  3558. current_duplex = DUPLEX_FULL;
  3559. else
  3560. current_duplex = DUPLEX_HALF;
  3561. local_adv = 0;
  3562. remote_adv = 0;
  3563. if (bmcr & BMCR_ANENABLE) {
  3564. u32 common;
  3565. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3566. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3567. common = local_adv & remote_adv;
  3568. if (common & (ADVERTISE_1000XHALF |
  3569. ADVERTISE_1000XFULL)) {
  3570. if (common & ADVERTISE_1000XFULL)
  3571. current_duplex = DUPLEX_FULL;
  3572. else
  3573. current_duplex = DUPLEX_HALF;
  3574. } else if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  3575. /* Link is up via parallel detect */
  3576. } else {
  3577. current_link_up = 0;
  3578. }
  3579. }
  3580. }
  3581. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3582. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3583. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3584. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3585. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3586. tw32_f(MAC_MODE, tp->mac_mode);
  3587. udelay(40);
  3588. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3589. tp->link_config.active_speed = current_speed;
  3590. tp->link_config.active_duplex = current_duplex;
  3591. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3592. if (current_link_up)
  3593. netif_carrier_on(tp->dev);
  3594. else {
  3595. netif_carrier_off(tp->dev);
  3596. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3597. }
  3598. tg3_link_report(tp);
  3599. }
  3600. return err;
  3601. }
  3602. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3603. {
  3604. if (tp->serdes_counter) {
  3605. /* Give autoneg time to complete. */
  3606. tp->serdes_counter--;
  3607. return;
  3608. }
  3609. if (!netif_carrier_ok(tp->dev) &&
  3610. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3611. u32 bmcr;
  3612. tg3_readphy(tp, MII_BMCR, &bmcr);
  3613. if (bmcr & BMCR_ANENABLE) {
  3614. u32 phy1, phy2;
  3615. /* Select shadow register 0x1f */
  3616. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  3617. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  3618. /* Select expansion interrupt status register */
  3619. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3620. MII_TG3_DSP_EXP1_INT_STAT);
  3621. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3622. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3623. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3624. /* We have signal detect and not receiving
  3625. * config code words, link is up by parallel
  3626. * detection.
  3627. */
  3628. bmcr &= ~BMCR_ANENABLE;
  3629. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3630. tg3_writephy(tp, MII_BMCR, bmcr);
  3631. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  3632. }
  3633. }
  3634. } else if (netif_carrier_ok(tp->dev) &&
  3635. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3636. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3637. u32 phy2;
  3638. /* Select expansion interrupt status register */
  3639. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3640. MII_TG3_DSP_EXP1_INT_STAT);
  3641. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3642. if (phy2 & 0x20) {
  3643. u32 bmcr;
  3644. /* Config code words received, turn on autoneg. */
  3645. tg3_readphy(tp, MII_BMCR, &bmcr);
  3646. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3647. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3648. }
  3649. }
  3650. }
  3651. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3652. {
  3653. int err;
  3654. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  3655. err = tg3_setup_fiber_phy(tp, force_reset);
  3656. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3657. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3658. else
  3659. err = tg3_setup_copper_phy(tp, force_reset);
  3660. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3661. u32 val, scale;
  3662. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3663. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3664. scale = 65;
  3665. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3666. scale = 6;
  3667. else
  3668. scale = 12;
  3669. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3670. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3671. tw32(GRC_MISC_CFG, val);
  3672. }
  3673. if (tp->link_config.active_speed == SPEED_1000 &&
  3674. tp->link_config.active_duplex == DUPLEX_HALF)
  3675. tw32(MAC_TX_LENGTHS,
  3676. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3677. (6 << TX_LENGTHS_IPG_SHIFT) |
  3678. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3679. else
  3680. tw32(MAC_TX_LENGTHS,
  3681. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3682. (6 << TX_LENGTHS_IPG_SHIFT) |
  3683. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3684. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3685. if (netif_carrier_ok(tp->dev)) {
  3686. tw32(HOSTCC_STAT_COAL_TICKS,
  3687. tp->coal.stats_block_coalesce_usecs);
  3688. } else {
  3689. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3690. }
  3691. }
  3692. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3693. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3694. if (!netif_carrier_ok(tp->dev))
  3695. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3696. tp->pwrmgmt_thresh;
  3697. else
  3698. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3699. tw32(PCIE_PWR_MGMT_THRESH, val);
  3700. }
  3701. return err;
  3702. }
  3703. static inline int tg3_irq_sync(struct tg3 *tp)
  3704. {
  3705. return tp->irq_sync;
  3706. }
  3707. /* This is called whenever we suspect that the system chipset is re-
  3708. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3709. * is bogus tx completions. We try to recover by setting the
  3710. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3711. * in the workqueue.
  3712. */
  3713. static void tg3_tx_recover(struct tg3 *tp)
  3714. {
  3715. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3716. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3717. netdev_warn(tp->dev,
  3718. "The system may be re-ordering memory-mapped I/O "
  3719. "cycles to the network device, attempting to recover. "
  3720. "Please report the problem to the driver maintainer "
  3721. "and include system chipset information.\n");
  3722. spin_lock(&tp->lock);
  3723. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3724. spin_unlock(&tp->lock);
  3725. }
  3726. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3727. {
  3728. /* Tell compiler to fetch tx indices from memory. */
  3729. barrier();
  3730. return tnapi->tx_pending -
  3731. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3732. }
  3733. /* Tigon3 never reports partial packet sends. So we do not
  3734. * need special logic to handle SKBs that have not had all
  3735. * of their frags sent yet, like SunGEM does.
  3736. */
  3737. static void tg3_tx(struct tg3_napi *tnapi)
  3738. {
  3739. struct tg3 *tp = tnapi->tp;
  3740. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3741. u32 sw_idx = tnapi->tx_cons;
  3742. struct netdev_queue *txq;
  3743. int index = tnapi - tp->napi;
  3744. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  3745. index--;
  3746. txq = netdev_get_tx_queue(tp->dev, index);
  3747. while (sw_idx != hw_idx) {
  3748. struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3749. struct sk_buff *skb = ri->skb;
  3750. int i, tx_bug = 0;
  3751. if (unlikely(skb == NULL)) {
  3752. tg3_tx_recover(tp);
  3753. return;
  3754. }
  3755. pci_unmap_single(tp->pdev,
  3756. dma_unmap_addr(ri, mapping),
  3757. skb_headlen(skb),
  3758. PCI_DMA_TODEVICE);
  3759. ri->skb = NULL;
  3760. sw_idx = NEXT_TX(sw_idx);
  3761. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3762. ri = &tnapi->tx_buffers[sw_idx];
  3763. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3764. tx_bug = 1;
  3765. pci_unmap_page(tp->pdev,
  3766. dma_unmap_addr(ri, mapping),
  3767. skb_shinfo(skb)->frags[i].size,
  3768. PCI_DMA_TODEVICE);
  3769. sw_idx = NEXT_TX(sw_idx);
  3770. }
  3771. dev_kfree_skb(skb);
  3772. if (unlikely(tx_bug)) {
  3773. tg3_tx_recover(tp);
  3774. return;
  3775. }
  3776. }
  3777. tnapi->tx_cons = sw_idx;
  3778. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3779. * before checking for netif_queue_stopped(). Without the
  3780. * memory barrier, there is a small possibility that tg3_start_xmit()
  3781. * will miss it and cause the queue to be stopped forever.
  3782. */
  3783. smp_mb();
  3784. if (unlikely(netif_tx_queue_stopped(txq) &&
  3785. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3786. __netif_tx_lock(txq, smp_processor_id());
  3787. if (netif_tx_queue_stopped(txq) &&
  3788. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3789. netif_tx_wake_queue(txq);
  3790. __netif_tx_unlock(txq);
  3791. }
  3792. }
  3793. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  3794. {
  3795. if (!ri->skb)
  3796. return;
  3797. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  3798. map_sz, PCI_DMA_FROMDEVICE);
  3799. dev_kfree_skb_any(ri->skb);
  3800. ri->skb = NULL;
  3801. }
  3802. /* Returns size of skb allocated or < 0 on error.
  3803. *
  3804. * We only need to fill in the address because the other members
  3805. * of the RX descriptor are invariant, see tg3_init_rings.
  3806. *
  3807. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3808. * posting buffers we only dirty the first cache line of the RX
  3809. * descriptor (containing the address). Whereas for the RX status
  3810. * buffers the cpu only reads the last cacheline of the RX descriptor
  3811. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3812. */
  3813. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  3814. u32 opaque_key, u32 dest_idx_unmasked)
  3815. {
  3816. struct tg3_rx_buffer_desc *desc;
  3817. struct ring_info *map;
  3818. struct sk_buff *skb;
  3819. dma_addr_t mapping;
  3820. int skb_size, dest_idx;
  3821. switch (opaque_key) {
  3822. case RXD_OPAQUE_RING_STD:
  3823. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  3824. desc = &tpr->rx_std[dest_idx];
  3825. map = &tpr->rx_std_buffers[dest_idx];
  3826. skb_size = tp->rx_pkt_map_sz;
  3827. break;
  3828. case RXD_OPAQUE_RING_JUMBO:
  3829. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  3830. desc = &tpr->rx_jmb[dest_idx].std;
  3831. map = &tpr->rx_jmb_buffers[dest_idx];
  3832. skb_size = TG3_RX_JMB_MAP_SZ;
  3833. break;
  3834. default:
  3835. return -EINVAL;
  3836. }
  3837. /* Do not overwrite any of the map or rp information
  3838. * until we are sure we can commit to a new buffer.
  3839. *
  3840. * Callers depend upon this behavior and assume that
  3841. * we leave everything unchanged if we fail.
  3842. */
  3843. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3844. if (skb == NULL)
  3845. return -ENOMEM;
  3846. skb_reserve(skb, tp->rx_offset);
  3847. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3848. PCI_DMA_FROMDEVICE);
  3849. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  3850. dev_kfree_skb(skb);
  3851. return -EIO;
  3852. }
  3853. map->skb = skb;
  3854. dma_unmap_addr_set(map, mapping, mapping);
  3855. desc->addr_hi = ((u64)mapping >> 32);
  3856. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3857. return skb_size;
  3858. }
  3859. /* We only need to move over in the address because the other
  3860. * members of the RX descriptor are invariant. See notes above
  3861. * tg3_alloc_rx_skb for full details.
  3862. */
  3863. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  3864. struct tg3_rx_prodring_set *dpr,
  3865. u32 opaque_key, int src_idx,
  3866. u32 dest_idx_unmasked)
  3867. {
  3868. struct tg3 *tp = tnapi->tp;
  3869. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3870. struct ring_info *src_map, *dest_map;
  3871. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  3872. int dest_idx;
  3873. switch (opaque_key) {
  3874. case RXD_OPAQUE_RING_STD:
  3875. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  3876. dest_desc = &dpr->rx_std[dest_idx];
  3877. dest_map = &dpr->rx_std_buffers[dest_idx];
  3878. src_desc = &spr->rx_std[src_idx];
  3879. src_map = &spr->rx_std_buffers[src_idx];
  3880. break;
  3881. case RXD_OPAQUE_RING_JUMBO:
  3882. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  3883. dest_desc = &dpr->rx_jmb[dest_idx].std;
  3884. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  3885. src_desc = &spr->rx_jmb[src_idx].std;
  3886. src_map = &spr->rx_jmb_buffers[src_idx];
  3887. break;
  3888. default:
  3889. return;
  3890. }
  3891. dest_map->skb = src_map->skb;
  3892. dma_unmap_addr_set(dest_map, mapping,
  3893. dma_unmap_addr(src_map, mapping));
  3894. dest_desc->addr_hi = src_desc->addr_hi;
  3895. dest_desc->addr_lo = src_desc->addr_lo;
  3896. /* Ensure that the update to the skb happens after the physical
  3897. * addresses have been transferred to the new BD location.
  3898. */
  3899. smp_wmb();
  3900. src_map->skb = NULL;
  3901. }
  3902. /* The RX ring scheme is composed of multiple rings which post fresh
  3903. * buffers to the chip, and one special ring the chip uses to report
  3904. * status back to the host.
  3905. *
  3906. * The special ring reports the status of received packets to the
  3907. * host. The chip does not write into the original descriptor the
  3908. * RX buffer was obtained from. The chip simply takes the original
  3909. * descriptor as provided by the host, updates the status and length
  3910. * field, then writes this into the next status ring entry.
  3911. *
  3912. * Each ring the host uses to post buffers to the chip is described
  3913. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3914. * it is first placed into the on-chip ram. When the packet's length
  3915. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3916. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3917. * which is within the range of the new packet's length is chosen.
  3918. *
  3919. * The "separate ring for rx status" scheme may sound queer, but it makes
  3920. * sense from a cache coherency perspective. If only the host writes
  3921. * to the buffer post rings, and only the chip writes to the rx status
  3922. * rings, then cache lines never move beyond shared-modified state.
  3923. * If both the host and chip were to write into the same ring, cache line
  3924. * eviction could occur since both entities want it in an exclusive state.
  3925. */
  3926. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  3927. {
  3928. struct tg3 *tp = tnapi->tp;
  3929. u32 work_mask, rx_std_posted = 0;
  3930. u32 std_prod_idx, jmb_prod_idx;
  3931. u32 sw_idx = tnapi->rx_rcb_ptr;
  3932. u16 hw_idx;
  3933. int received;
  3934. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  3935. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3936. /*
  3937. * We need to order the read of hw_idx and the read of
  3938. * the opaque cookie.
  3939. */
  3940. rmb();
  3941. work_mask = 0;
  3942. received = 0;
  3943. std_prod_idx = tpr->rx_std_prod_idx;
  3944. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  3945. while (sw_idx != hw_idx && budget > 0) {
  3946. struct ring_info *ri;
  3947. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  3948. unsigned int len;
  3949. struct sk_buff *skb;
  3950. dma_addr_t dma_addr;
  3951. u32 opaque_key, desc_idx, *post_ptr;
  3952. bool hw_vlan __maybe_unused = false;
  3953. u16 vtag __maybe_unused = 0;
  3954. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3955. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3956. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3957. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  3958. dma_addr = dma_unmap_addr(ri, mapping);
  3959. skb = ri->skb;
  3960. post_ptr = &std_prod_idx;
  3961. rx_std_posted++;
  3962. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3963. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  3964. dma_addr = dma_unmap_addr(ri, mapping);
  3965. skb = ri->skb;
  3966. post_ptr = &jmb_prod_idx;
  3967. } else
  3968. goto next_pkt_nopost;
  3969. work_mask |= opaque_key;
  3970. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3971. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3972. drop_it:
  3973. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3974. desc_idx, *post_ptr);
  3975. drop_it_no_recycle:
  3976. /* Other statistics kept track of by card. */
  3977. tp->rx_dropped++;
  3978. goto next_pkt;
  3979. }
  3980. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3981. ETH_FCS_LEN;
  3982. if (len > TG3_RX_COPY_THRESH(tp)) {
  3983. int skb_size;
  3984. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  3985. *post_ptr);
  3986. if (skb_size < 0)
  3987. goto drop_it;
  3988. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  3989. PCI_DMA_FROMDEVICE);
  3990. /* Ensure that the update to the skb happens
  3991. * after the usage of the old DMA mapping.
  3992. */
  3993. smp_wmb();
  3994. ri->skb = NULL;
  3995. skb_put(skb, len);
  3996. } else {
  3997. struct sk_buff *copy_skb;
  3998. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3999. desc_idx, *post_ptr);
  4000. copy_skb = netdev_alloc_skb(tp->dev, len + VLAN_HLEN +
  4001. TG3_RAW_IP_ALIGN);
  4002. if (copy_skb == NULL)
  4003. goto drop_it_no_recycle;
  4004. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN + VLAN_HLEN);
  4005. skb_put(copy_skb, len);
  4006. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4007. skb_copy_from_linear_data(skb, copy_skb->data, len);
  4008. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4009. /* We'll reuse the original ring buffer. */
  4010. skb = copy_skb;
  4011. }
  4012. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  4013. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  4014. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  4015. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  4016. skb->ip_summed = CHECKSUM_UNNECESSARY;
  4017. else
  4018. skb_checksum_none_assert(skb);
  4019. skb->protocol = eth_type_trans(skb, tp->dev);
  4020. if (len > (tp->dev->mtu + ETH_HLEN) &&
  4021. skb->protocol != htons(ETH_P_8021Q)) {
  4022. dev_kfree_skb(skb);
  4023. goto drop_it_no_recycle;
  4024. }
  4025. if (desc->type_flags & RXD_FLAG_VLAN &&
  4026. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG)) {
  4027. vtag = desc->err_vlan & RXD_VLAN_MASK;
  4028. #if TG3_VLAN_TAG_USED
  4029. if (tp->vlgrp)
  4030. hw_vlan = true;
  4031. else
  4032. #endif
  4033. {
  4034. struct vlan_ethhdr *ve = (struct vlan_ethhdr *)
  4035. __skb_push(skb, VLAN_HLEN);
  4036. memmove(ve, skb->data + VLAN_HLEN,
  4037. ETH_ALEN * 2);
  4038. ve->h_vlan_proto = htons(ETH_P_8021Q);
  4039. ve->h_vlan_TCI = htons(vtag);
  4040. }
  4041. }
  4042. #if TG3_VLAN_TAG_USED
  4043. if (hw_vlan)
  4044. vlan_gro_receive(&tnapi->napi, tp->vlgrp, vtag, skb);
  4045. else
  4046. #endif
  4047. napi_gro_receive(&tnapi->napi, skb);
  4048. received++;
  4049. budget--;
  4050. next_pkt:
  4051. (*post_ptr)++;
  4052. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  4053. tpr->rx_std_prod_idx = std_prod_idx &
  4054. tp->rx_std_ring_mask;
  4055. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4056. tpr->rx_std_prod_idx);
  4057. work_mask &= ~RXD_OPAQUE_RING_STD;
  4058. rx_std_posted = 0;
  4059. }
  4060. next_pkt_nopost:
  4061. sw_idx++;
  4062. sw_idx &= tp->rx_ret_ring_mask;
  4063. /* Refresh hw_idx to see if there is new work */
  4064. if (sw_idx == hw_idx) {
  4065. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4066. rmb();
  4067. }
  4068. }
  4069. /* ACK the status ring. */
  4070. tnapi->rx_rcb_ptr = sw_idx;
  4071. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  4072. /* Refill RX ring(s). */
  4073. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
  4074. if (work_mask & RXD_OPAQUE_RING_STD) {
  4075. tpr->rx_std_prod_idx = std_prod_idx &
  4076. tp->rx_std_ring_mask;
  4077. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4078. tpr->rx_std_prod_idx);
  4079. }
  4080. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  4081. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  4082. tp->rx_jmb_ring_mask;
  4083. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4084. tpr->rx_jmb_prod_idx);
  4085. }
  4086. mmiowb();
  4087. } else if (work_mask) {
  4088. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  4089. * updated before the producer indices can be updated.
  4090. */
  4091. smp_wmb();
  4092. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  4093. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  4094. if (tnapi != &tp->napi[1])
  4095. napi_schedule(&tp->napi[1].napi);
  4096. }
  4097. return received;
  4098. }
  4099. static void tg3_poll_link(struct tg3 *tp)
  4100. {
  4101. /* handle link change and other phy events */
  4102. if (!(tp->tg3_flags &
  4103. (TG3_FLAG_USE_LINKCHG_REG |
  4104. TG3_FLAG_POLL_SERDES))) {
  4105. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  4106. if (sblk->status & SD_STATUS_LINK_CHG) {
  4107. sblk->status = SD_STATUS_UPDATED |
  4108. (sblk->status & ~SD_STATUS_LINK_CHG);
  4109. spin_lock(&tp->lock);
  4110. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  4111. tw32_f(MAC_STATUS,
  4112. (MAC_STATUS_SYNC_CHANGED |
  4113. MAC_STATUS_CFG_CHANGED |
  4114. MAC_STATUS_MI_COMPLETION |
  4115. MAC_STATUS_LNKSTATE_CHANGED));
  4116. udelay(40);
  4117. } else
  4118. tg3_setup_phy(tp, 0);
  4119. spin_unlock(&tp->lock);
  4120. }
  4121. }
  4122. }
  4123. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4124. struct tg3_rx_prodring_set *dpr,
  4125. struct tg3_rx_prodring_set *spr)
  4126. {
  4127. u32 si, di, cpycnt, src_prod_idx;
  4128. int i, err = 0;
  4129. while (1) {
  4130. src_prod_idx = spr->rx_std_prod_idx;
  4131. /* Make sure updates to the rx_std_buffers[] entries and the
  4132. * standard producer index are seen in the correct order.
  4133. */
  4134. smp_rmb();
  4135. if (spr->rx_std_cons_idx == src_prod_idx)
  4136. break;
  4137. if (spr->rx_std_cons_idx < src_prod_idx)
  4138. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4139. else
  4140. cpycnt = tp->rx_std_ring_mask + 1 -
  4141. spr->rx_std_cons_idx;
  4142. cpycnt = min(cpycnt,
  4143. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  4144. si = spr->rx_std_cons_idx;
  4145. di = dpr->rx_std_prod_idx;
  4146. for (i = di; i < di + cpycnt; i++) {
  4147. if (dpr->rx_std_buffers[i].skb) {
  4148. cpycnt = i - di;
  4149. err = -ENOSPC;
  4150. break;
  4151. }
  4152. }
  4153. if (!cpycnt)
  4154. break;
  4155. /* Ensure that updates to the rx_std_buffers ring and the
  4156. * shadowed hardware producer ring from tg3_recycle_skb() are
  4157. * ordered correctly WRT the skb check above.
  4158. */
  4159. smp_rmb();
  4160. memcpy(&dpr->rx_std_buffers[di],
  4161. &spr->rx_std_buffers[si],
  4162. cpycnt * sizeof(struct ring_info));
  4163. for (i = 0; i < cpycnt; i++, di++, si++) {
  4164. struct tg3_rx_buffer_desc *sbd, *dbd;
  4165. sbd = &spr->rx_std[si];
  4166. dbd = &dpr->rx_std[di];
  4167. dbd->addr_hi = sbd->addr_hi;
  4168. dbd->addr_lo = sbd->addr_lo;
  4169. }
  4170. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  4171. tp->rx_std_ring_mask;
  4172. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  4173. tp->rx_std_ring_mask;
  4174. }
  4175. while (1) {
  4176. src_prod_idx = spr->rx_jmb_prod_idx;
  4177. /* Make sure updates to the rx_jmb_buffers[] entries and
  4178. * the jumbo producer index are seen in the correct order.
  4179. */
  4180. smp_rmb();
  4181. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4182. break;
  4183. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4184. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4185. else
  4186. cpycnt = tp->rx_jmb_ring_mask + 1 -
  4187. spr->rx_jmb_cons_idx;
  4188. cpycnt = min(cpycnt,
  4189. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  4190. si = spr->rx_jmb_cons_idx;
  4191. di = dpr->rx_jmb_prod_idx;
  4192. for (i = di; i < di + cpycnt; i++) {
  4193. if (dpr->rx_jmb_buffers[i].skb) {
  4194. cpycnt = i - di;
  4195. err = -ENOSPC;
  4196. break;
  4197. }
  4198. }
  4199. if (!cpycnt)
  4200. break;
  4201. /* Ensure that updates to the rx_jmb_buffers ring and the
  4202. * shadowed hardware producer ring from tg3_recycle_skb() are
  4203. * ordered correctly WRT the skb check above.
  4204. */
  4205. smp_rmb();
  4206. memcpy(&dpr->rx_jmb_buffers[di],
  4207. &spr->rx_jmb_buffers[si],
  4208. cpycnt * sizeof(struct ring_info));
  4209. for (i = 0; i < cpycnt; i++, di++, si++) {
  4210. struct tg3_rx_buffer_desc *sbd, *dbd;
  4211. sbd = &spr->rx_jmb[si].std;
  4212. dbd = &dpr->rx_jmb[di].std;
  4213. dbd->addr_hi = sbd->addr_hi;
  4214. dbd->addr_lo = sbd->addr_lo;
  4215. }
  4216. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  4217. tp->rx_jmb_ring_mask;
  4218. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  4219. tp->rx_jmb_ring_mask;
  4220. }
  4221. return err;
  4222. }
  4223. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4224. {
  4225. struct tg3 *tp = tnapi->tp;
  4226. /* run TX completion thread */
  4227. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4228. tg3_tx(tnapi);
  4229. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4230. return work_done;
  4231. }
  4232. /* run RX thread, within the bounds set by NAPI.
  4233. * All RX "locking" is done by ensuring outside
  4234. * code synchronizes with tg3->napi.poll()
  4235. */
  4236. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4237. work_done += tg3_rx(tnapi, budget - work_done);
  4238. if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4239. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  4240. int i, err = 0;
  4241. u32 std_prod_idx = dpr->rx_std_prod_idx;
  4242. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  4243. for (i = 1; i < tp->irq_cnt; i++)
  4244. err |= tg3_rx_prodring_xfer(tp, dpr,
  4245. &tp->napi[i].prodring);
  4246. wmb();
  4247. if (std_prod_idx != dpr->rx_std_prod_idx)
  4248. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4249. dpr->rx_std_prod_idx);
  4250. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  4251. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4252. dpr->rx_jmb_prod_idx);
  4253. mmiowb();
  4254. if (err)
  4255. tw32_f(HOSTCC_MODE, tp->coal_now);
  4256. }
  4257. return work_done;
  4258. }
  4259. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4260. {
  4261. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4262. struct tg3 *tp = tnapi->tp;
  4263. int work_done = 0;
  4264. struct tg3_hw_status *sblk = tnapi->hw_status;
  4265. while (1) {
  4266. work_done = tg3_poll_work(tnapi, work_done, budget);
  4267. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4268. goto tx_recovery;
  4269. if (unlikely(work_done >= budget))
  4270. break;
  4271. /* tp->last_tag is used in tg3_int_reenable() below
  4272. * to tell the hw how much work has been processed,
  4273. * so we must read it before checking for more work.
  4274. */
  4275. tnapi->last_tag = sblk->status_tag;
  4276. tnapi->last_irq_tag = tnapi->last_tag;
  4277. rmb();
  4278. /* check for RX/TX work to do */
  4279. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4280. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  4281. napi_complete(napi);
  4282. /* Reenable interrupts. */
  4283. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4284. mmiowb();
  4285. break;
  4286. }
  4287. }
  4288. return work_done;
  4289. tx_recovery:
  4290. /* work_done is guaranteed to be less than budget. */
  4291. napi_complete(napi);
  4292. schedule_work(&tp->reset_task);
  4293. return work_done;
  4294. }
  4295. static int tg3_poll(struct napi_struct *napi, int budget)
  4296. {
  4297. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4298. struct tg3 *tp = tnapi->tp;
  4299. int work_done = 0;
  4300. struct tg3_hw_status *sblk = tnapi->hw_status;
  4301. while (1) {
  4302. tg3_poll_link(tp);
  4303. work_done = tg3_poll_work(tnapi, work_done, budget);
  4304. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4305. goto tx_recovery;
  4306. if (unlikely(work_done >= budget))
  4307. break;
  4308. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  4309. /* tp->last_tag is used in tg3_int_reenable() below
  4310. * to tell the hw how much work has been processed,
  4311. * so we must read it before checking for more work.
  4312. */
  4313. tnapi->last_tag = sblk->status_tag;
  4314. tnapi->last_irq_tag = tnapi->last_tag;
  4315. rmb();
  4316. } else
  4317. sblk->status &= ~SD_STATUS_UPDATED;
  4318. if (likely(!tg3_has_work(tnapi))) {
  4319. napi_complete(napi);
  4320. tg3_int_reenable(tnapi);
  4321. break;
  4322. }
  4323. }
  4324. return work_done;
  4325. tx_recovery:
  4326. /* work_done is guaranteed to be less than budget. */
  4327. napi_complete(napi);
  4328. schedule_work(&tp->reset_task);
  4329. return work_done;
  4330. }
  4331. static void tg3_napi_disable(struct tg3 *tp)
  4332. {
  4333. int i;
  4334. for (i = tp->irq_cnt - 1; i >= 0; i--)
  4335. napi_disable(&tp->napi[i].napi);
  4336. }
  4337. static void tg3_napi_enable(struct tg3 *tp)
  4338. {
  4339. int i;
  4340. for (i = 0; i < tp->irq_cnt; i++)
  4341. napi_enable(&tp->napi[i].napi);
  4342. }
  4343. static void tg3_napi_init(struct tg3 *tp)
  4344. {
  4345. int i;
  4346. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  4347. for (i = 1; i < tp->irq_cnt; i++)
  4348. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  4349. }
  4350. static void tg3_napi_fini(struct tg3 *tp)
  4351. {
  4352. int i;
  4353. for (i = 0; i < tp->irq_cnt; i++)
  4354. netif_napi_del(&tp->napi[i].napi);
  4355. }
  4356. static inline void tg3_netif_stop(struct tg3 *tp)
  4357. {
  4358. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  4359. tg3_napi_disable(tp);
  4360. netif_tx_disable(tp->dev);
  4361. }
  4362. static inline void tg3_netif_start(struct tg3 *tp)
  4363. {
  4364. /* NOTE: unconditional netif_tx_wake_all_queues is only
  4365. * appropriate so long as all callers are assured to
  4366. * have free tx slots (such as after tg3_init_hw)
  4367. */
  4368. netif_tx_wake_all_queues(tp->dev);
  4369. tg3_napi_enable(tp);
  4370. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  4371. tg3_enable_ints(tp);
  4372. }
  4373. static void tg3_irq_quiesce(struct tg3 *tp)
  4374. {
  4375. int i;
  4376. BUG_ON(tp->irq_sync);
  4377. tp->irq_sync = 1;
  4378. smp_mb();
  4379. for (i = 0; i < tp->irq_cnt; i++)
  4380. synchronize_irq(tp->napi[i].irq_vec);
  4381. }
  4382. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4383. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4384. * with as well. Most of the time, this is not necessary except when
  4385. * shutting down the device.
  4386. */
  4387. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4388. {
  4389. spin_lock_bh(&tp->lock);
  4390. if (irq_sync)
  4391. tg3_irq_quiesce(tp);
  4392. }
  4393. static inline void tg3_full_unlock(struct tg3 *tp)
  4394. {
  4395. spin_unlock_bh(&tp->lock);
  4396. }
  4397. /* One-shot MSI handler - Chip automatically disables interrupt
  4398. * after sending MSI so driver doesn't have to do it.
  4399. */
  4400. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4401. {
  4402. struct tg3_napi *tnapi = dev_id;
  4403. struct tg3 *tp = tnapi->tp;
  4404. prefetch(tnapi->hw_status);
  4405. if (tnapi->rx_rcb)
  4406. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4407. if (likely(!tg3_irq_sync(tp)))
  4408. napi_schedule(&tnapi->napi);
  4409. return IRQ_HANDLED;
  4410. }
  4411. /* MSI ISR - No need to check for interrupt sharing and no need to
  4412. * flush status block and interrupt mailbox. PCI ordering rules
  4413. * guarantee that MSI will arrive after the status block.
  4414. */
  4415. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4416. {
  4417. struct tg3_napi *tnapi = dev_id;
  4418. struct tg3 *tp = tnapi->tp;
  4419. prefetch(tnapi->hw_status);
  4420. if (tnapi->rx_rcb)
  4421. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4422. /*
  4423. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4424. * chip-internal interrupt pending events.
  4425. * Writing non-zero to intr-mbox-0 additional tells the
  4426. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4427. * event coalescing.
  4428. */
  4429. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4430. if (likely(!tg3_irq_sync(tp)))
  4431. napi_schedule(&tnapi->napi);
  4432. return IRQ_RETVAL(1);
  4433. }
  4434. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4435. {
  4436. struct tg3_napi *tnapi = dev_id;
  4437. struct tg3 *tp = tnapi->tp;
  4438. struct tg3_hw_status *sblk = tnapi->hw_status;
  4439. unsigned int handled = 1;
  4440. /* In INTx mode, it is possible for the interrupt to arrive at
  4441. * the CPU before the status block posted prior to the interrupt.
  4442. * Reading the PCI State register will confirm whether the
  4443. * interrupt is ours and will flush the status block.
  4444. */
  4445. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4446. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4447. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4448. handled = 0;
  4449. goto out;
  4450. }
  4451. }
  4452. /*
  4453. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4454. * chip-internal interrupt pending events.
  4455. * Writing non-zero to intr-mbox-0 additional tells the
  4456. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4457. * event coalescing.
  4458. *
  4459. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4460. * spurious interrupts. The flush impacts performance but
  4461. * excessive spurious interrupts can be worse in some cases.
  4462. */
  4463. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4464. if (tg3_irq_sync(tp))
  4465. goto out;
  4466. sblk->status &= ~SD_STATUS_UPDATED;
  4467. if (likely(tg3_has_work(tnapi))) {
  4468. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4469. napi_schedule(&tnapi->napi);
  4470. } else {
  4471. /* No work, shared interrupt perhaps? re-enable
  4472. * interrupts, and flush that PCI write
  4473. */
  4474. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4475. 0x00000000);
  4476. }
  4477. out:
  4478. return IRQ_RETVAL(handled);
  4479. }
  4480. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4481. {
  4482. struct tg3_napi *tnapi = dev_id;
  4483. struct tg3 *tp = tnapi->tp;
  4484. struct tg3_hw_status *sblk = tnapi->hw_status;
  4485. unsigned int handled = 1;
  4486. /* In INTx mode, it is possible for the interrupt to arrive at
  4487. * the CPU before the status block posted prior to the interrupt.
  4488. * Reading the PCI State register will confirm whether the
  4489. * interrupt is ours and will flush the status block.
  4490. */
  4491. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4492. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4493. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4494. handled = 0;
  4495. goto out;
  4496. }
  4497. }
  4498. /*
  4499. * writing any value to intr-mbox-0 clears PCI INTA# and
  4500. * chip-internal interrupt pending events.
  4501. * writing non-zero to intr-mbox-0 additional tells the
  4502. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4503. * event coalescing.
  4504. *
  4505. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4506. * spurious interrupts. The flush impacts performance but
  4507. * excessive spurious interrupts can be worse in some cases.
  4508. */
  4509. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4510. /*
  4511. * In a shared interrupt configuration, sometimes other devices'
  4512. * interrupts will scream. We record the current status tag here
  4513. * so that the above check can report that the screaming interrupts
  4514. * are unhandled. Eventually they will be silenced.
  4515. */
  4516. tnapi->last_irq_tag = sblk->status_tag;
  4517. if (tg3_irq_sync(tp))
  4518. goto out;
  4519. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4520. napi_schedule(&tnapi->napi);
  4521. out:
  4522. return IRQ_RETVAL(handled);
  4523. }
  4524. /* ISR for interrupt test */
  4525. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4526. {
  4527. struct tg3_napi *tnapi = dev_id;
  4528. struct tg3 *tp = tnapi->tp;
  4529. struct tg3_hw_status *sblk = tnapi->hw_status;
  4530. if ((sblk->status & SD_STATUS_UPDATED) ||
  4531. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4532. tg3_disable_ints(tp);
  4533. return IRQ_RETVAL(1);
  4534. }
  4535. return IRQ_RETVAL(0);
  4536. }
  4537. static int tg3_init_hw(struct tg3 *, int);
  4538. static int tg3_halt(struct tg3 *, int, int);
  4539. /* Restart hardware after configuration changes, self-test, etc.
  4540. * Invoked with tp->lock held.
  4541. */
  4542. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4543. __releases(tp->lock)
  4544. __acquires(tp->lock)
  4545. {
  4546. int err;
  4547. err = tg3_init_hw(tp, reset_phy);
  4548. if (err) {
  4549. netdev_err(tp->dev,
  4550. "Failed to re-initialize device, aborting\n");
  4551. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4552. tg3_full_unlock(tp);
  4553. del_timer_sync(&tp->timer);
  4554. tp->irq_sync = 0;
  4555. tg3_napi_enable(tp);
  4556. dev_close(tp->dev);
  4557. tg3_full_lock(tp, 0);
  4558. }
  4559. return err;
  4560. }
  4561. #ifdef CONFIG_NET_POLL_CONTROLLER
  4562. static void tg3_poll_controller(struct net_device *dev)
  4563. {
  4564. int i;
  4565. struct tg3 *tp = netdev_priv(dev);
  4566. for (i = 0; i < tp->irq_cnt; i++)
  4567. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  4568. }
  4569. #endif
  4570. static void tg3_reset_task(struct work_struct *work)
  4571. {
  4572. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4573. int err;
  4574. unsigned int restart_timer;
  4575. tg3_full_lock(tp, 0);
  4576. if (!netif_running(tp->dev)) {
  4577. tg3_full_unlock(tp);
  4578. return;
  4579. }
  4580. tg3_full_unlock(tp);
  4581. tg3_phy_stop(tp);
  4582. tg3_netif_stop(tp);
  4583. tg3_full_lock(tp, 1);
  4584. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4585. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4586. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4587. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4588. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4589. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4590. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4591. }
  4592. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4593. err = tg3_init_hw(tp, 1);
  4594. if (err)
  4595. goto out;
  4596. tg3_netif_start(tp);
  4597. if (restart_timer)
  4598. mod_timer(&tp->timer, jiffies + 1);
  4599. out:
  4600. tg3_full_unlock(tp);
  4601. if (!err)
  4602. tg3_phy_start(tp);
  4603. }
  4604. static void tg3_dump_short_state(struct tg3 *tp)
  4605. {
  4606. netdev_err(tp->dev, "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4607. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4608. netdev_err(tp->dev, "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4609. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4610. }
  4611. static void tg3_tx_timeout(struct net_device *dev)
  4612. {
  4613. struct tg3 *tp = netdev_priv(dev);
  4614. if (netif_msg_tx_err(tp)) {
  4615. netdev_err(dev, "transmit timed out, resetting\n");
  4616. tg3_dump_short_state(tp);
  4617. }
  4618. schedule_work(&tp->reset_task);
  4619. }
  4620. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4621. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4622. {
  4623. u32 base = (u32) mapping & 0xffffffff;
  4624. return (base > 0xffffdcc0) && (base + len + 8 < base);
  4625. }
  4626. /* Test for DMA addresses > 40-bit */
  4627. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4628. int len)
  4629. {
  4630. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4631. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4632. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  4633. return 0;
  4634. #else
  4635. return 0;
  4636. #endif
  4637. }
  4638. static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
  4639. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4640. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  4641. struct sk_buff *skb, u32 last_plus_one,
  4642. u32 *start, u32 base_flags, u32 mss)
  4643. {
  4644. struct tg3 *tp = tnapi->tp;
  4645. struct sk_buff *new_skb;
  4646. dma_addr_t new_addr = 0;
  4647. u32 entry = *start;
  4648. int i, ret = 0;
  4649. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4650. new_skb = skb_copy(skb, GFP_ATOMIC);
  4651. else {
  4652. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4653. new_skb = skb_copy_expand(skb,
  4654. skb_headroom(skb) + more_headroom,
  4655. skb_tailroom(skb), GFP_ATOMIC);
  4656. }
  4657. if (!new_skb) {
  4658. ret = -1;
  4659. } else {
  4660. /* New SKB is guaranteed to be linear. */
  4661. entry = *start;
  4662. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  4663. PCI_DMA_TODEVICE);
  4664. /* Make sure the mapping succeeded */
  4665. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  4666. ret = -1;
  4667. dev_kfree_skb(new_skb);
  4668. new_skb = NULL;
  4669. /* Make sure new skb does not cross any 4G boundaries.
  4670. * Drop the packet if it does.
  4671. */
  4672. } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4673. tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4674. pci_unmap_single(tp->pdev, new_addr, new_skb->len,
  4675. PCI_DMA_TODEVICE);
  4676. ret = -1;
  4677. dev_kfree_skb(new_skb);
  4678. new_skb = NULL;
  4679. } else {
  4680. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4681. base_flags, 1 | (mss << 1));
  4682. *start = NEXT_TX(entry);
  4683. }
  4684. }
  4685. /* Now clean up the sw ring entries. */
  4686. i = 0;
  4687. while (entry != last_plus_one) {
  4688. int len;
  4689. if (i == 0)
  4690. len = skb_headlen(skb);
  4691. else
  4692. len = skb_shinfo(skb)->frags[i-1].size;
  4693. pci_unmap_single(tp->pdev,
  4694. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4695. mapping),
  4696. len, PCI_DMA_TODEVICE);
  4697. if (i == 0) {
  4698. tnapi->tx_buffers[entry].skb = new_skb;
  4699. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4700. new_addr);
  4701. } else {
  4702. tnapi->tx_buffers[entry].skb = NULL;
  4703. }
  4704. entry = NEXT_TX(entry);
  4705. i++;
  4706. }
  4707. dev_kfree_skb(skb);
  4708. return ret;
  4709. }
  4710. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4711. dma_addr_t mapping, int len, u32 flags,
  4712. u32 mss_and_is_end)
  4713. {
  4714. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4715. int is_end = (mss_and_is_end & 0x1);
  4716. u32 mss = (mss_and_is_end >> 1);
  4717. u32 vlan_tag = 0;
  4718. if (is_end)
  4719. flags |= TXD_FLAG_END;
  4720. if (flags & TXD_FLAG_VLAN) {
  4721. vlan_tag = flags >> 16;
  4722. flags &= 0xffff;
  4723. }
  4724. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4725. txd->addr_hi = ((u64) mapping >> 32);
  4726. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4727. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4728. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4729. }
  4730. /* hard_start_xmit for devices that don't have any bugs and
  4731. * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
  4732. */
  4733. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
  4734. struct net_device *dev)
  4735. {
  4736. struct tg3 *tp = netdev_priv(dev);
  4737. u32 len, entry, base_flags, mss;
  4738. dma_addr_t mapping;
  4739. struct tg3_napi *tnapi;
  4740. struct netdev_queue *txq;
  4741. unsigned int i, last;
  4742. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4743. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4744. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4745. tnapi++;
  4746. /* We are running in BH disabled context with netif_tx_lock
  4747. * and TX reclaim runs via tp->napi.poll inside of a software
  4748. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4749. * no IRQ context deadlocks to worry about either. Rejoice!
  4750. */
  4751. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4752. if (!netif_tx_queue_stopped(txq)) {
  4753. netif_tx_stop_queue(txq);
  4754. /* This is a hard error, log it. */
  4755. netdev_err(dev,
  4756. "BUG! Tx Ring full when queue awake!\n");
  4757. }
  4758. return NETDEV_TX_BUSY;
  4759. }
  4760. entry = tnapi->tx_prod;
  4761. base_flags = 0;
  4762. mss = skb_shinfo(skb)->gso_size;
  4763. if (mss) {
  4764. int tcp_opt_len, ip_tcp_len;
  4765. u32 hdrlen;
  4766. if (skb_header_cloned(skb) &&
  4767. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4768. dev_kfree_skb(skb);
  4769. goto out_unlock;
  4770. }
  4771. if (skb_is_gso_v6(skb)) {
  4772. hdrlen = skb_headlen(skb) - ETH_HLEN;
  4773. } else {
  4774. struct iphdr *iph = ip_hdr(skb);
  4775. tcp_opt_len = tcp_optlen(skb);
  4776. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4777. iph->check = 0;
  4778. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4779. hdrlen = ip_tcp_len + tcp_opt_len;
  4780. }
  4781. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4782. mss |= (hdrlen & 0xc) << 12;
  4783. if (hdrlen & 0x10)
  4784. base_flags |= 0x00000010;
  4785. base_flags |= (hdrlen & 0x3e0) << 5;
  4786. } else
  4787. mss |= hdrlen << 9;
  4788. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4789. TXD_FLAG_CPU_POST_DMA);
  4790. tcp_hdr(skb)->check = 0;
  4791. } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
  4792. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4793. }
  4794. #if TG3_VLAN_TAG_USED
  4795. if (vlan_tx_tag_present(skb))
  4796. base_flags |= (TXD_FLAG_VLAN |
  4797. (vlan_tx_tag_get(skb) << 16));
  4798. #endif
  4799. len = skb_headlen(skb);
  4800. /* Queue skb data, a.k.a. the main skb fragment. */
  4801. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4802. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4803. dev_kfree_skb(skb);
  4804. goto out_unlock;
  4805. }
  4806. tnapi->tx_buffers[entry].skb = skb;
  4807. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4808. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4809. !mss && skb->len > ETH_DATA_LEN)
  4810. base_flags |= TXD_FLAG_JMB_PKT;
  4811. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4812. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4813. entry = NEXT_TX(entry);
  4814. /* Now loop through additional data fragments, and queue them. */
  4815. if (skb_shinfo(skb)->nr_frags > 0) {
  4816. last = skb_shinfo(skb)->nr_frags - 1;
  4817. for (i = 0; i <= last; i++) {
  4818. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4819. len = frag->size;
  4820. mapping = pci_map_page(tp->pdev,
  4821. frag->page,
  4822. frag->page_offset,
  4823. len, PCI_DMA_TODEVICE);
  4824. if (pci_dma_mapping_error(tp->pdev, mapping))
  4825. goto dma_error;
  4826. tnapi->tx_buffers[entry].skb = NULL;
  4827. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4828. mapping);
  4829. tg3_set_txd(tnapi, entry, mapping, len,
  4830. base_flags, (i == last) | (mss << 1));
  4831. entry = NEXT_TX(entry);
  4832. }
  4833. }
  4834. /* Packets are ready, update Tx producer idx local and on card. */
  4835. tw32_tx_mbox(tnapi->prodmbox, entry);
  4836. tnapi->tx_prod = entry;
  4837. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4838. netif_tx_stop_queue(txq);
  4839. /* netif_tx_stop_queue() must be done before checking
  4840. * checking tx index in tg3_tx_avail() below, because in
  4841. * tg3_tx(), we update tx index before checking for
  4842. * netif_tx_queue_stopped().
  4843. */
  4844. smp_mb();
  4845. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4846. netif_tx_wake_queue(txq);
  4847. }
  4848. out_unlock:
  4849. mmiowb();
  4850. return NETDEV_TX_OK;
  4851. dma_error:
  4852. last = i;
  4853. entry = tnapi->tx_prod;
  4854. tnapi->tx_buffers[entry].skb = NULL;
  4855. pci_unmap_single(tp->pdev,
  4856. dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4857. skb_headlen(skb),
  4858. PCI_DMA_TODEVICE);
  4859. for (i = 0; i <= last; i++) {
  4860. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4861. entry = NEXT_TX(entry);
  4862. pci_unmap_page(tp->pdev,
  4863. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4864. mapping),
  4865. frag->size, PCI_DMA_TODEVICE);
  4866. }
  4867. dev_kfree_skb(skb);
  4868. return NETDEV_TX_OK;
  4869. }
  4870. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
  4871. struct net_device *);
  4872. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4873. * TSO header is greater than 80 bytes.
  4874. */
  4875. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4876. {
  4877. struct sk_buff *segs, *nskb;
  4878. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4879. /* Estimate the number of fragments in the worst case */
  4880. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4881. netif_stop_queue(tp->dev);
  4882. /* netif_tx_stop_queue() must be done before checking
  4883. * checking tx index in tg3_tx_avail() below, because in
  4884. * tg3_tx(), we update tx index before checking for
  4885. * netif_tx_queue_stopped().
  4886. */
  4887. smp_mb();
  4888. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4889. return NETDEV_TX_BUSY;
  4890. netif_wake_queue(tp->dev);
  4891. }
  4892. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4893. if (IS_ERR(segs))
  4894. goto tg3_tso_bug_end;
  4895. do {
  4896. nskb = segs;
  4897. segs = segs->next;
  4898. nskb->next = NULL;
  4899. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4900. } while (segs);
  4901. tg3_tso_bug_end:
  4902. dev_kfree_skb(skb);
  4903. return NETDEV_TX_OK;
  4904. }
  4905. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4906. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4907. */
  4908. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
  4909. struct net_device *dev)
  4910. {
  4911. struct tg3 *tp = netdev_priv(dev);
  4912. u32 len, entry, base_flags, mss;
  4913. int would_hit_hwbug;
  4914. dma_addr_t mapping;
  4915. struct tg3_napi *tnapi;
  4916. struct netdev_queue *txq;
  4917. unsigned int i, last;
  4918. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4919. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4920. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4921. tnapi++;
  4922. /* We are running in BH disabled context with netif_tx_lock
  4923. * and TX reclaim runs via tp->napi.poll inside of a software
  4924. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4925. * no IRQ context deadlocks to worry about either. Rejoice!
  4926. */
  4927. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4928. if (!netif_tx_queue_stopped(txq)) {
  4929. netif_tx_stop_queue(txq);
  4930. /* This is a hard error, log it. */
  4931. netdev_err(dev,
  4932. "BUG! Tx Ring full when queue awake!\n");
  4933. }
  4934. return NETDEV_TX_BUSY;
  4935. }
  4936. entry = tnapi->tx_prod;
  4937. base_flags = 0;
  4938. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4939. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4940. mss = skb_shinfo(skb)->gso_size;
  4941. if (mss) {
  4942. struct iphdr *iph;
  4943. u32 tcp_opt_len, hdr_len;
  4944. if (skb_header_cloned(skb) &&
  4945. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4946. dev_kfree_skb(skb);
  4947. goto out_unlock;
  4948. }
  4949. iph = ip_hdr(skb);
  4950. tcp_opt_len = tcp_optlen(skb);
  4951. if (skb_is_gso_v6(skb)) {
  4952. hdr_len = skb_headlen(skb) - ETH_HLEN;
  4953. } else {
  4954. u32 ip_tcp_len;
  4955. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4956. hdr_len = ip_tcp_len + tcp_opt_len;
  4957. iph->check = 0;
  4958. iph->tot_len = htons(mss + hdr_len);
  4959. }
  4960. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4961. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4962. return tg3_tso_bug(tp, skb);
  4963. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4964. TXD_FLAG_CPU_POST_DMA);
  4965. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4966. tcp_hdr(skb)->check = 0;
  4967. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4968. } else
  4969. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4970. iph->daddr, 0,
  4971. IPPROTO_TCP,
  4972. 0);
  4973. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4974. mss |= (hdr_len & 0xc) << 12;
  4975. if (hdr_len & 0x10)
  4976. base_flags |= 0x00000010;
  4977. base_flags |= (hdr_len & 0x3e0) << 5;
  4978. } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
  4979. mss |= hdr_len << 9;
  4980. else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
  4981. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4982. if (tcp_opt_len || iph->ihl > 5) {
  4983. int tsflags;
  4984. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4985. mss |= (tsflags << 11);
  4986. }
  4987. } else {
  4988. if (tcp_opt_len || iph->ihl > 5) {
  4989. int tsflags;
  4990. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4991. base_flags |= tsflags << 12;
  4992. }
  4993. }
  4994. }
  4995. #if TG3_VLAN_TAG_USED
  4996. if (vlan_tx_tag_present(skb))
  4997. base_flags |= (TXD_FLAG_VLAN |
  4998. (vlan_tx_tag_get(skb) << 16));
  4999. #endif
  5000. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  5001. !mss && skb->len > ETH_DATA_LEN)
  5002. base_flags |= TXD_FLAG_JMB_PKT;
  5003. len = skb_headlen(skb);
  5004. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  5005. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  5006. dev_kfree_skb(skb);
  5007. goto out_unlock;
  5008. }
  5009. tnapi->tx_buffers[entry].skb = skb;
  5010. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  5011. would_hit_hwbug = 0;
  5012. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
  5013. would_hit_hwbug = 1;
  5014. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  5015. tg3_4g_overflow_test(mapping, len))
  5016. would_hit_hwbug = 1;
  5017. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  5018. tg3_40bit_overflow_test(tp, mapping, len))
  5019. would_hit_hwbug = 1;
  5020. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  5021. would_hit_hwbug = 1;
  5022. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  5023. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  5024. entry = NEXT_TX(entry);
  5025. /* Now loop through additional data fragments, and queue them. */
  5026. if (skb_shinfo(skb)->nr_frags > 0) {
  5027. last = skb_shinfo(skb)->nr_frags - 1;
  5028. for (i = 0; i <= last; i++) {
  5029. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5030. len = frag->size;
  5031. mapping = pci_map_page(tp->pdev,
  5032. frag->page,
  5033. frag->page_offset,
  5034. len, PCI_DMA_TODEVICE);
  5035. tnapi->tx_buffers[entry].skb = NULL;
  5036. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  5037. mapping);
  5038. if (pci_dma_mapping_error(tp->pdev, mapping))
  5039. goto dma_error;
  5040. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
  5041. len <= 8)
  5042. would_hit_hwbug = 1;
  5043. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  5044. tg3_4g_overflow_test(mapping, len))
  5045. would_hit_hwbug = 1;
  5046. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  5047. tg3_40bit_overflow_test(tp, mapping, len))
  5048. would_hit_hwbug = 1;
  5049. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5050. tg3_set_txd(tnapi, entry, mapping, len,
  5051. base_flags, (i == last)|(mss << 1));
  5052. else
  5053. tg3_set_txd(tnapi, entry, mapping, len,
  5054. base_flags, (i == last));
  5055. entry = NEXT_TX(entry);
  5056. }
  5057. }
  5058. if (would_hit_hwbug) {
  5059. u32 last_plus_one = entry;
  5060. u32 start;
  5061. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  5062. start &= (TG3_TX_RING_SIZE - 1);
  5063. /* If the workaround fails due to memory/mapping
  5064. * failure, silently drop this packet.
  5065. */
  5066. if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
  5067. &start, base_flags, mss))
  5068. goto out_unlock;
  5069. entry = start;
  5070. }
  5071. /* Packets are ready, update Tx producer idx local and on card. */
  5072. tw32_tx_mbox(tnapi->prodmbox, entry);
  5073. tnapi->tx_prod = entry;
  5074. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  5075. netif_tx_stop_queue(txq);
  5076. /* netif_tx_stop_queue() must be done before checking
  5077. * checking tx index in tg3_tx_avail() below, because in
  5078. * tg3_tx(), we update tx index before checking for
  5079. * netif_tx_queue_stopped().
  5080. */
  5081. smp_mb();
  5082. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  5083. netif_tx_wake_queue(txq);
  5084. }
  5085. out_unlock:
  5086. mmiowb();
  5087. return NETDEV_TX_OK;
  5088. dma_error:
  5089. last = i;
  5090. entry = tnapi->tx_prod;
  5091. tnapi->tx_buffers[entry].skb = NULL;
  5092. pci_unmap_single(tp->pdev,
  5093. dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  5094. skb_headlen(skb),
  5095. PCI_DMA_TODEVICE);
  5096. for (i = 0; i <= last; i++) {
  5097. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5098. entry = NEXT_TX(entry);
  5099. pci_unmap_page(tp->pdev,
  5100. dma_unmap_addr(&tnapi->tx_buffers[entry],
  5101. mapping),
  5102. frag->size, PCI_DMA_TODEVICE);
  5103. }
  5104. dev_kfree_skb(skb);
  5105. return NETDEV_TX_OK;
  5106. }
  5107. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  5108. int new_mtu)
  5109. {
  5110. dev->mtu = new_mtu;
  5111. if (new_mtu > ETH_DATA_LEN) {
  5112. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5113. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  5114. ethtool_op_set_tso(dev, 0);
  5115. } else {
  5116. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  5117. }
  5118. } else {
  5119. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5120. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  5121. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  5122. }
  5123. }
  5124. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  5125. {
  5126. struct tg3 *tp = netdev_priv(dev);
  5127. int err;
  5128. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  5129. return -EINVAL;
  5130. if (!netif_running(dev)) {
  5131. /* We'll just catch it later when the
  5132. * device is up'd.
  5133. */
  5134. tg3_set_mtu(dev, tp, new_mtu);
  5135. return 0;
  5136. }
  5137. tg3_phy_stop(tp);
  5138. tg3_netif_stop(tp);
  5139. tg3_full_lock(tp, 1);
  5140. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5141. tg3_set_mtu(dev, tp, new_mtu);
  5142. err = tg3_restart_hw(tp, 0);
  5143. if (!err)
  5144. tg3_netif_start(tp);
  5145. tg3_full_unlock(tp);
  5146. if (!err)
  5147. tg3_phy_start(tp);
  5148. return err;
  5149. }
  5150. static void tg3_rx_prodring_free(struct tg3 *tp,
  5151. struct tg3_rx_prodring_set *tpr)
  5152. {
  5153. int i;
  5154. if (tpr != &tp->napi[0].prodring) {
  5155. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  5156. i = (i + 1) & tp->rx_std_ring_mask)
  5157. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5158. tp->rx_pkt_map_sz);
  5159. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5160. for (i = tpr->rx_jmb_cons_idx;
  5161. i != tpr->rx_jmb_prod_idx;
  5162. i = (i + 1) & tp->rx_jmb_ring_mask) {
  5163. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5164. TG3_RX_JMB_MAP_SZ);
  5165. }
  5166. }
  5167. return;
  5168. }
  5169. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  5170. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5171. tp->rx_pkt_map_sz);
  5172. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  5173. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  5174. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  5175. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5176. TG3_RX_JMB_MAP_SZ);
  5177. }
  5178. }
  5179. /* Initialize rx rings for packet processing.
  5180. *
  5181. * The chip has been shut down and the driver detached from
  5182. * the networking, so no interrupts or new tx packets will
  5183. * end up in the driver. tp->{tx,}lock are held and thus
  5184. * we may not sleep.
  5185. */
  5186. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  5187. struct tg3_rx_prodring_set *tpr)
  5188. {
  5189. u32 i, rx_pkt_dma_sz;
  5190. tpr->rx_std_cons_idx = 0;
  5191. tpr->rx_std_prod_idx = 0;
  5192. tpr->rx_jmb_cons_idx = 0;
  5193. tpr->rx_jmb_prod_idx = 0;
  5194. if (tpr != &tp->napi[0].prodring) {
  5195. memset(&tpr->rx_std_buffers[0], 0,
  5196. TG3_RX_STD_BUFF_RING_SIZE(tp));
  5197. if (tpr->rx_jmb_buffers)
  5198. memset(&tpr->rx_jmb_buffers[0], 0,
  5199. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  5200. goto done;
  5201. }
  5202. /* Zero out all descriptors. */
  5203. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  5204. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  5205. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  5206. tp->dev->mtu > ETH_DATA_LEN)
  5207. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  5208. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  5209. /* Initialize invariants of the rings, we only set this
  5210. * stuff once. This works because the card does not
  5211. * write into the rx buffer posting rings.
  5212. */
  5213. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  5214. struct tg3_rx_buffer_desc *rxd;
  5215. rxd = &tpr->rx_std[i];
  5216. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  5217. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  5218. rxd->opaque = (RXD_OPAQUE_RING_STD |
  5219. (i << RXD_OPAQUE_INDEX_SHIFT));
  5220. }
  5221. /* Now allocate fresh SKBs for each rx ring. */
  5222. for (i = 0; i < tp->rx_pending; i++) {
  5223. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5224. netdev_warn(tp->dev,
  5225. "Using a smaller RX standard ring. Only "
  5226. "%d out of %d buffers were allocated "
  5227. "successfully\n", i, tp->rx_pending);
  5228. if (i == 0)
  5229. goto initfail;
  5230. tp->rx_pending = i;
  5231. break;
  5232. }
  5233. }
  5234. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ||
  5235. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  5236. goto done;
  5237. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  5238. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE))
  5239. goto done;
  5240. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  5241. struct tg3_rx_buffer_desc *rxd;
  5242. rxd = &tpr->rx_jmb[i].std;
  5243. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5244. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5245. RXD_FLAG_JUMBO;
  5246. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5247. (i << RXD_OPAQUE_INDEX_SHIFT));
  5248. }
  5249. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5250. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
  5251. netdev_warn(tp->dev,
  5252. "Using a smaller RX jumbo ring. Only %d "
  5253. "out of %d buffers were allocated "
  5254. "successfully\n", i, tp->rx_jumbo_pending);
  5255. if (i == 0)
  5256. goto initfail;
  5257. tp->rx_jumbo_pending = i;
  5258. break;
  5259. }
  5260. }
  5261. done:
  5262. return 0;
  5263. initfail:
  5264. tg3_rx_prodring_free(tp, tpr);
  5265. return -ENOMEM;
  5266. }
  5267. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5268. struct tg3_rx_prodring_set *tpr)
  5269. {
  5270. kfree(tpr->rx_std_buffers);
  5271. tpr->rx_std_buffers = NULL;
  5272. kfree(tpr->rx_jmb_buffers);
  5273. tpr->rx_jmb_buffers = NULL;
  5274. if (tpr->rx_std) {
  5275. pci_free_consistent(tp->pdev, TG3_RX_STD_RING_BYTES(tp),
  5276. tpr->rx_std, tpr->rx_std_mapping);
  5277. tpr->rx_std = NULL;
  5278. }
  5279. if (tpr->rx_jmb) {
  5280. pci_free_consistent(tp->pdev, TG3_RX_JMB_RING_BYTES(tp),
  5281. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5282. tpr->rx_jmb = NULL;
  5283. }
  5284. }
  5285. static int tg3_rx_prodring_init(struct tg3 *tp,
  5286. struct tg3_rx_prodring_set *tpr)
  5287. {
  5288. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  5289. GFP_KERNEL);
  5290. if (!tpr->rx_std_buffers)
  5291. return -ENOMEM;
  5292. tpr->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_STD_RING_BYTES(tp),
  5293. &tpr->rx_std_mapping);
  5294. if (!tpr->rx_std)
  5295. goto err_out;
  5296. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  5297. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  5298. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  5299. GFP_KERNEL);
  5300. if (!tpr->rx_jmb_buffers)
  5301. goto err_out;
  5302. tpr->rx_jmb = pci_alloc_consistent(tp->pdev,
  5303. TG3_RX_JMB_RING_BYTES(tp),
  5304. &tpr->rx_jmb_mapping);
  5305. if (!tpr->rx_jmb)
  5306. goto err_out;
  5307. }
  5308. return 0;
  5309. err_out:
  5310. tg3_rx_prodring_fini(tp, tpr);
  5311. return -ENOMEM;
  5312. }
  5313. /* Free up pending packets in all rx/tx rings.
  5314. *
  5315. * The chip has been shut down and the driver detached from
  5316. * the networking, so no interrupts or new tx packets will
  5317. * end up in the driver. tp->{tx,}lock is not held and we are not
  5318. * in an interrupt context and thus may sleep.
  5319. */
  5320. static void tg3_free_rings(struct tg3 *tp)
  5321. {
  5322. int i, j;
  5323. for (j = 0; j < tp->irq_cnt; j++) {
  5324. struct tg3_napi *tnapi = &tp->napi[j];
  5325. tg3_rx_prodring_free(tp, &tnapi->prodring);
  5326. if (!tnapi->tx_buffers)
  5327. continue;
  5328. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  5329. struct ring_info *txp;
  5330. struct sk_buff *skb;
  5331. unsigned int k;
  5332. txp = &tnapi->tx_buffers[i];
  5333. skb = txp->skb;
  5334. if (skb == NULL) {
  5335. i++;
  5336. continue;
  5337. }
  5338. pci_unmap_single(tp->pdev,
  5339. dma_unmap_addr(txp, mapping),
  5340. skb_headlen(skb),
  5341. PCI_DMA_TODEVICE);
  5342. txp->skb = NULL;
  5343. i++;
  5344. for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
  5345. txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  5346. pci_unmap_page(tp->pdev,
  5347. dma_unmap_addr(txp, mapping),
  5348. skb_shinfo(skb)->frags[k].size,
  5349. PCI_DMA_TODEVICE);
  5350. i++;
  5351. }
  5352. dev_kfree_skb_any(skb);
  5353. }
  5354. }
  5355. }
  5356. /* Initialize tx/rx rings for packet processing.
  5357. *
  5358. * The chip has been shut down and the driver detached from
  5359. * the networking, so no interrupts or new tx packets will
  5360. * end up in the driver. tp->{tx,}lock are held and thus
  5361. * we may not sleep.
  5362. */
  5363. static int tg3_init_rings(struct tg3 *tp)
  5364. {
  5365. int i;
  5366. /* Free up all the SKBs. */
  5367. tg3_free_rings(tp);
  5368. for (i = 0; i < tp->irq_cnt; i++) {
  5369. struct tg3_napi *tnapi = &tp->napi[i];
  5370. tnapi->last_tag = 0;
  5371. tnapi->last_irq_tag = 0;
  5372. tnapi->hw_status->status = 0;
  5373. tnapi->hw_status->status_tag = 0;
  5374. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5375. tnapi->tx_prod = 0;
  5376. tnapi->tx_cons = 0;
  5377. if (tnapi->tx_ring)
  5378. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  5379. tnapi->rx_rcb_ptr = 0;
  5380. if (tnapi->rx_rcb)
  5381. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5382. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  5383. tg3_free_rings(tp);
  5384. return -ENOMEM;
  5385. }
  5386. }
  5387. return 0;
  5388. }
  5389. /*
  5390. * Must not be invoked with interrupt sources disabled and
  5391. * the hardware shutdown down.
  5392. */
  5393. static void tg3_free_consistent(struct tg3 *tp)
  5394. {
  5395. int i;
  5396. for (i = 0; i < tp->irq_cnt; i++) {
  5397. struct tg3_napi *tnapi = &tp->napi[i];
  5398. if (tnapi->tx_ring) {
  5399. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  5400. tnapi->tx_ring, tnapi->tx_desc_mapping);
  5401. tnapi->tx_ring = NULL;
  5402. }
  5403. kfree(tnapi->tx_buffers);
  5404. tnapi->tx_buffers = NULL;
  5405. if (tnapi->rx_rcb) {
  5406. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  5407. tnapi->rx_rcb,
  5408. tnapi->rx_rcb_mapping);
  5409. tnapi->rx_rcb = NULL;
  5410. }
  5411. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  5412. if (tnapi->hw_status) {
  5413. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  5414. tnapi->hw_status,
  5415. tnapi->status_mapping);
  5416. tnapi->hw_status = NULL;
  5417. }
  5418. }
  5419. if (tp->hw_stats) {
  5420. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  5421. tp->hw_stats, tp->stats_mapping);
  5422. tp->hw_stats = NULL;
  5423. }
  5424. }
  5425. /*
  5426. * Must not be invoked with interrupt sources disabled and
  5427. * the hardware shutdown down. Can sleep.
  5428. */
  5429. static int tg3_alloc_consistent(struct tg3 *tp)
  5430. {
  5431. int i;
  5432. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  5433. sizeof(struct tg3_hw_stats),
  5434. &tp->stats_mapping);
  5435. if (!tp->hw_stats)
  5436. goto err_out;
  5437. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5438. for (i = 0; i < tp->irq_cnt; i++) {
  5439. struct tg3_napi *tnapi = &tp->napi[i];
  5440. struct tg3_hw_status *sblk;
  5441. tnapi->hw_status = pci_alloc_consistent(tp->pdev,
  5442. TG3_HW_STATUS_SIZE,
  5443. &tnapi->status_mapping);
  5444. if (!tnapi->hw_status)
  5445. goto err_out;
  5446. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5447. sblk = tnapi->hw_status;
  5448. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  5449. goto err_out;
  5450. /* If multivector TSS is enabled, vector 0 does not handle
  5451. * tx interrupts. Don't allocate any resources for it.
  5452. */
  5453. if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
  5454. (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
  5455. tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
  5456. TG3_TX_RING_SIZE,
  5457. GFP_KERNEL);
  5458. if (!tnapi->tx_buffers)
  5459. goto err_out;
  5460. tnapi->tx_ring = pci_alloc_consistent(tp->pdev,
  5461. TG3_TX_RING_BYTES,
  5462. &tnapi->tx_desc_mapping);
  5463. if (!tnapi->tx_ring)
  5464. goto err_out;
  5465. }
  5466. /*
  5467. * When RSS is enabled, the status block format changes
  5468. * slightly. The "rx_jumbo_consumer", "reserved",
  5469. * and "rx_mini_consumer" members get mapped to the
  5470. * other three rx return ring producer indexes.
  5471. */
  5472. switch (i) {
  5473. default:
  5474. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  5475. break;
  5476. case 2:
  5477. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  5478. break;
  5479. case 3:
  5480. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  5481. break;
  5482. case 4:
  5483. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  5484. break;
  5485. }
  5486. /*
  5487. * If multivector RSS is enabled, vector 0 does not handle
  5488. * rx or tx interrupts. Don't allocate any resources for it.
  5489. */
  5490. if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
  5491. continue;
  5492. tnapi->rx_rcb = pci_alloc_consistent(tp->pdev,
  5493. TG3_RX_RCB_RING_BYTES(tp),
  5494. &tnapi->rx_rcb_mapping);
  5495. if (!tnapi->rx_rcb)
  5496. goto err_out;
  5497. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5498. }
  5499. return 0;
  5500. err_out:
  5501. tg3_free_consistent(tp);
  5502. return -ENOMEM;
  5503. }
  5504. #define MAX_WAIT_CNT 1000
  5505. /* To stop a block, clear the enable bit and poll till it
  5506. * clears. tp->lock is held.
  5507. */
  5508. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5509. {
  5510. unsigned int i;
  5511. u32 val;
  5512. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5513. switch (ofs) {
  5514. case RCVLSC_MODE:
  5515. case DMAC_MODE:
  5516. case MBFREE_MODE:
  5517. case BUFMGR_MODE:
  5518. case MEMARB_MODE:
  5519. /* We can't enable/disable these bits of the
  5520. * 5705/5750, just say success.
  5521. */
  5522. return 0;
  5523. default:
  5524. break;
  5525. }
  5526. }
  5527. val = tr32(ofs);
  5528. val &= ~enable_bit;
  5529. tw32_f(ofs, val);
  5530. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5531. udelay(100);
  5532. val = tr32(ofs);
  5533. if ((val & enable_bit) == 0)
  5534. break;
  5535. }
  5536. if (i == MAX_WAIT_CNT && !silent) {
  5537. dev_err(&tp->pdev->dev,
  5538. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  5539. ofs, enable_bit);
  5540. return -ENODEV;
  5541. }
  5542. return 0;
  5543. }
  5544. /* tp->lock is held. */
  5545. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5546. {
  5547. int i, err;
  5548. tg3_disable_ints(tp);
  5549. tp->rx_mode &= ~RX_MODE_ENABLE;
  5550. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5551. udelay(10);
  5552. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5553. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5554. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5555. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5556. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5557. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5558. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5559. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5560. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5561. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5562. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5563. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5564. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5565. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5566. tw32_f(MAC_MODE, tp->mac_mode);
  5567. udelay(40);
  5568. tp->tx_mode &= ~TX_MODE_ENABLE;
  5569. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5570. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5571. udelay(100);
  5572. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5573. break;
  5574. }
  5575. if (i >= MAX_WAIT_CNT) {
  5576. dev_err(&tp->pdev->dev,
  5577. "%s timed out, TX_MODE_ENABLE will not clear "
  5578. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  5579. err |= -ENODEV;
  5580. }
  5581. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5582. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5583. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5584. tw32(FTQ_RESET, 0xffffffff);
  5585. tw32(FTQ_RESET, 0x00000000);
  5586. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5587. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5588. for (i = 0; i < tp->irq_cnt; i++) {
  5589. struct tg3_napi *tnapi = &tp->napi[i];
  5590. if (tnapi->hw_status)
  5591. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5592. }
  5593. if (tp->hw_stats)
  5594. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5595. return err;
  5596. }
  5597. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5598. {
  5599. int i;
  5600. u32 apedata;
  5601. /* NCSI does not support APE events */
  5602. if (tp->tg3_flags3 & TG3_FLG3_APE_HAS_NCSI)
  5603. return;
  5604. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5605. if (apedata != APE_SEG_SIG_MAGIC)
  5606. return;
  5607. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5608. if (!(apedata & APE_FW_STATUS_READY))
  5609. return;
  5610. /* Wait for up to 1 millisecond for APE to service previous event. */
  5611. for (i = 0; i < 10; i++) {
  5612. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5613. return;
  5614. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5615. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5616. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5617. event | APE_EVENT_STATUS_EVENT_PENDING);
  5618. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5619. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5620. break;
  5621. udelay(100);
  5622. }
  5623. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5624. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5625. }
  5626. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5627. {
  5628. u32 event;
  5629. u32 apedata;
  5630. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  5631. return;
  5632. switch (kind) {
  5633. case RESET_KIND_INIT:
  5634. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5635. APE_HOST_SEG_SIG_MAGIC);
  5636. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5637. APE_HOST_SEG_LEN_MAGIC);
  5638. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5639. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5640. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5641. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  5642. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5643. APE_HOST_BEHAV_NO_PHYLOCK);
  5644. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  5645. TG3_APE_HOST_DRVR_STATE_START);
  5646. event = APE_EVENT_STATUS_STATE_START;
  5647. break;
  5648. case RESET_KIND_SHUTDOWN:
  5649. /* With the interface we are currently using,
  5650. * APE does not track driver state. Wiping
  5651. * out the HOST SEGMENT SIGNATURE forces
  5652. * the APE to assume OS absent status.
  5653. */
  5654. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5655. if (device_may_wakeup(&tp->pdev->dev) &&
  5656. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)) {
  5657. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  5658. TG3_APE_HOST_WOL_SPEED_AUTO);
  5659. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  5660. } else
  5661. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  5662. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  5663. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5664. break;
  5665. case RESET_KIND_SUSPEND:
  5666. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5667. break;
  5668. default:
  5669. return;
  5670. }
  5671. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5672. tg3_ape_send_event(tp, event);
  5673. }
  5674. /* tp->lock is held. */
  5675. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5676. {
  5677. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5678. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5679. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5680. switch (kind) {
  5681. case RESET_KIND_INIT:
  5682. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5683. DRV_STATE_START);
  5684. break;
  5685. case RESET_KIND_SHUTDOWN:
  5686. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5687. DRV_STATE_UNLOAD);
  5688. break;
  5689. case RESET_KIND_SUSPEND:
  5690. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5691. DRV_STATE_SUSPEND);
  5692. break;
  5693. default:
  5694. break;
  5695. }
  5696. }
  5697. if (kind == RESET_KIND_INIT ||
  5698. kind == RESET_KIND_SUSPEND)
  5699. tg3_ape_driver_state_change(tp, kind);
  5700. }
  5701. /* tp->lock is held. */
  5702. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5703. {
  5704. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5705. switch (kind) {
  5706. case RESET_KIND_INIT:
  5707. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5708. DRV_STATE_START_DONE);
  5709. break;
  5710. case RESET_KIND_SHUTDOWN:
  5711. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5712. DRV_STATE_UNLOAD_DONE);
  5713. break;
  5714. default:
  5715. break;
  5716. }
  5717. }
  5718. if (kind == RESET_KIND_SHUTDOWN)
  5719. tg3_ape_driver_state_change(tp, kind);
  5720. }
  5721. /* tp->lock is held. */
  5722. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5723. {
  5724. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5725. switch (kind) {
  5726. case RESET_KIND_INIT:
  5727. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5728. DRV_STATE_START);
  5729. break;
  5730. case RESET_KIND_SHUTDOWN:
  5731. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5732. DRV_STATE_UNLOAD);
  5733. break;
  5734. case RESET_KIND_SUSPEND:
  5735. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5736. DRV_STATE_SUSPEND);
  5737. break;
  5738. default:
  5739. break;
  5740. }
  5741. }
  5742. }
  5743. static int tg3_poll_fw(struct tg3 *tp)
  5744. {
  5745. int i;
  5746. u32 val;
  5747. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5748. /* Wait up to 20ms for init done. */
  5749. for (i = 0; i < 200; i++) {
  5750. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5751. return 0;
  5752. udelay(100);
  5753. }
  5754. return -ENODEV;
  5755. }
  5756. /* Wait for firmware initialization to complete. */
  5757. for (i = 0; i < 100000; i++) {
  5758. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5759. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5760. break;
  5761. udelay(10);
  5762. }
  5763. /* Chip might not be fitted with firmware. Some Sun onboard
  5764. * parts are configured like that. So don't signal the timeout
  5765. * of the above loop as an error, but do report the lack of
  5766. * running firmware once.
  5767. */
  5768. if (i >= 100000 &&
  5769. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5770. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5771. netdev_info(tp->dev, "No firmware running\n");
  5772. }
  5773. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  5774. /* The 57765 A0 needs a little more
  5775. * time to do some important work.
  5776. */
  5777. mdelay(10);
  5778. }
  5779. return 0;
  5780. }
  5781. /* Save PCI command register before chip reset */
  5782. static void tg3_save_pci_state(struct tg3 *tp)
  5783. {
  5784. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5785. }
  5786. /* Restore PCI state after chip reset */
  5787. static void tg3_restore_pci_state(struct tg3 *tp)
  5788. {
  5789. u32 val;
  5790. /* Re-enable indirect register accesses. */
  5791. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5792. tp->misc_host_ctrl);
  5793. /* Set MAX PCI retry to zero. */
  5794. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5795. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5796. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5797. val |= PCISTATE_RETRY_SAME_DMA;
  5798. /* Allow reads and writes to the APE register and memory space. */
  5799. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5800. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5801. PCISTATE_ALLOW_APE_SHMEM_WR |
  5802. PCISTATE_ALLOW_APE_PSPACE_WR;
  5803. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5804. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5805. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5806. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5807. pcie_set_readrq(tp->pdev, 4096);
  5808. else {
  5809. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5810. tp->pci_cacheline_sz);
  5811. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5812. tp->pci_lat_timer);
  5813. }
  5814. }
  5815. /* Make sure PCI-X relaxed ordering bit is clear. */
  5816. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5817. u16 pcix_cmd;
  5818. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5819. &pcix_cmd);
  5820. pcix_cmd &= ~PCI_X_CMD_ERO;
  5821. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5822. pcix_cmd);
  5823. }
  5824. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5825. /* Chip reset on 5780 will reset MSI enable bit,
  5826. * so need to restore it.
  5827. */
  5828. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5829. u16 ctrl;
  5830. pci_read_config_word(tp->pdev,
  5831. tp->msi_cap + PCI_MSI_FLAGS,
  5832. &ctrl);
  5833. pci_write_config_word(tp->pdev,
  5834. tp->msi_cap + PCI_MSI_FLAGS,
  5835. ctrl | PCI_MSI_FLAGS_ENABLE);
  5836. val = tr32(MSGINT_MODE);
  5837. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5838. }
  5839. }
  5840. }
  5841. static void tg3_stop_fw(struct tg3 *);
  5842. /* tp->lock is held. */
  5843. static int tg3_chip_reset(struct tg3 *tp)
  5844. {
  5845. u32 val;
  5846. void (*write_op)(struct tg3 *, u32, u32);
  5847. int i, err;
  5848. tg3_nvram_lock(tp);
  5849. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5850. /* No matching tg3_nvram_unlock() after this because
  5851. * chip reset below will undo the nvram lock.
  5852. */
  5853. tp->nvram_lock_cnt = 0;
  5854. /* GRC_MISC_CFG core clock reset will clear the memory
  5855. * enable bit in PCI register 4 and the MSI enable bit
  5856. * on some chips, so we save relevant registers here.
  5857. */
  5858. tg3_save_pci_state(tp);
  5859. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5860. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5861. tw32(GRC_FASTBOOT_PC, 0);
  5862. /*
  5863. * We must avoid the readl() that normally takes place.
  5864. * It locks machines, causes machine checks, and other
  5865. * fun things. So, temporarily disable the 5701
  5866. * hardware workaround, while we do the reset.
  5867. */
  5868. write_op = tp->write32;
  5869. if (write_op == tg3_write_flush_reg32)
  5870. tp->write32 = tg3_write32;
  5871. /* Prevent the irq handler from reading or writing PCI registers
  5872. * during chip reset when the memory enable bit in the PCI command
  5873. * register may be cleared. The chip does not generate interrupt
  5874. * at this time, but the irq handler may still be called due to irq
  5875. * sharing or irqpoll.
  5876. */
  5877. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5878. for (i = 0; i < tp->irq_cnt; i++) {
  5879. struct tg3_napi *tnapi = &tp->napi[i];
  5880. if (tnapi->hw_status) {
  5881. tnapi->hw_status->status = 0;
  5882. tnapi->hw_status->status_tag = 0;
  5883. }
  5884. tnapi->last_tag = 0;
  5885. tnapi->last_irq_tag = 0;
  5886. }
  5887. smp_mb();
  5888. for (i = 0; i < tp->irq_cnt; i++)
  5889. synchronize_irq(tp->napi[i].irq_vec);
  5890. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5891. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5892. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5893. }
  5894. /* do the reset */
  5895. val = GRC_MISC_CFG_CORECLK_RESET;
  5896. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5897. /* Force PCIe 1.0a mode */
  5898. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  5899. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  5900. tr32(TG3_PCIE_PHY_TSTCTL) ==
  5901. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  5902. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  5903. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5904. tw32(GRC_MISC_CFG, (1 << 29));
  5905. val |= (1 << 29);
  5906. }
  5907. }
  5908. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5909. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5910. tw32(GRC_VCPU_EXT_CTRL,
  5911. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5912. }
  5913. /* Manage gphy power for all CPMU absent PCIe devices. */
  5914. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  5915. !(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
  5916. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5917. tw32(GRC_MISC_CFG, val);
  5918. /* restore 5701 hardware bug workaround write method */
  5919. tp->write32 = write_op;
  5920. /* Unfortunately, we have to delay before the PCI read back.
  5921. * Some 575X chips even will not respond to a PCI cfg access
  5922. * when the reset command is given to the chip.
  5923. *
  5924. * How do these hardware designers expect things to work
  5925. * properly if the PCI write is posted for a long period
  5926. * of time? It is always necessary to have some method by
  5927. * which a register read back can occur to push the write
  5928. * out which does the reset.
  5929. *
  5930. * For most tg3 variants the trick below was working.
  5931. * Ho hum...
  5932. */
  5933. udelay(120);
  5934. /* Flush PCI posted writes. The normal MMIO registers
  5935. * are inaccessible at this time so this is the only
  5936. * way to make this reliably (actually, this is no longer
  5937. * the case, see above). I tried to use indirect
  5938. * register read/write but this upset some 5701 variants.
  5939. */
  5940. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5941. udelay(120);
  5942. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5943. u16 val16;
  5944. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5945. int i;
  5946. u32 cfg_val;
  5947. /* Wait for link training to complete. */
  5948. for (i = 0; i < 5000; i++)
  5949. udelay(100);
  5950. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5951. pci_write_config_dword(tp->pdev, 0xc4,
  5952. cfg_val | (1 << 15));
  5953. }
  5954. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5955. pci_read_config_word(tp->pdev,
  5956. tp->pcie_cap + PCI_EXP_DEVCTL,
  5957. &val16);
  5958. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5959. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5960. /*
  5961. * Older PCIe devices only support the 128 byte
  5962. * MPS setting. Enforce the restriction.
  5963. */
  5964. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
  5965. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5966. pci_write_config_word(tp->pdev,
  5967. tp->pcie_cap + PCI_EXP_DEVCTL,
  5968. val16);
  5969. pcie_set_readrq(tp->pdev, 4096);
  5970. /* Clear error status */
  5971. pci_write_config_word(tp->pdev,
  5972. tp->pcie_cap + PCI_EXP_DEVSTA,
  5973. PCI_EXP_DEVSTA_CED |
  5974. PCI_EXP_DEVSTA_NFED |
  5975. PCI_EXP_DEVSTA_FED |
  5976. PCI_EXP_DEVSTA_URD);
  5977. }
  5978. tg3_restore_pci_state(tp);
  5979. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5980. val = 0;
  5981. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5982. val = tr32(MEMARB_MODE);
  5983. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5984. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5985. tg3_stop_fw(tp);
  5986. tw32(0x5000, 0x400);
  5987. }
  5988. tw32(GRC_MODE, tp->grc_mode);
  5989. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5990. val = tr32(0xc4);
  5991. tw32(0xc4, val | (1 << 15));
  5992. }
  5993. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5994. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5995. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5996. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5997. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5998. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5999. }
  6000. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  6001. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  6002. tw32_f(MAC_MODE, tp->mac_mode);
  6003. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6004. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  6005. tw32_f(MAC_MODE, tp->mac_mode);
  6006. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  6007. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  6008. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  6009. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  6010. tw32_f(MAC_MODE, tp->mac_mode);
  6011. } else
  6012. tw32_f(MAC_MODE, 0);
  6013. udelay(40);
  6014. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  6015. err = tg3_poll_fw(tp);
  6016. if (err)
  6017. return err;
  6018. tg3_mdio_start(tp);
  6019. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  6020. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  6021. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6022. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
  6023. val = tr32(0x7c00);
  6024. tw32(0x7c00, val | (1 << 25));
  6025. }
  6026. /* Reprobe ASF enable state. */
  6027. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  6028. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  6029. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  6030. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  6031. u32 nic_cfg;
  6032. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  6033. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  6034. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  6035. tp->last_event_jiffies = jiffies;
  6036. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  6037. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  6038. }
  6039. }
  6040. return 0;
  6041. }
  6042. /* tp->lock is held. */
  6043. static void tg3_stop_fw(struct tg3 *tp)
  6044. {
  6045. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  6046. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  6047. /* Wait for RX cpu to ACK the previous event. */
  6048. tg3_wait_for_event_ack(tp);
  6049. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  6050. tg3_generate_fw_event(tp);
  6051. /* Wait for RX cpu to ACK this event. */
  6052. tg3_wait_for_event_ack(tp);
  6053. }
  6054. }
  6055. /* tp->lock is held. */
  6056. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  6057. {
  6058. int err;
  6059. tg3_stop_fw(tp);
  6060. tg3_write_sig_pre_reset(tp, kind);
  6061. tg3_abort_hw(tp, silent);
  6062. err = tg3_chip_reset(tp);
  6063. __tg3_set_mac_addr(tp, 0);
  6064. tg3_write_sig_legacy(tp, kind);
  6065. tg3_write_sig_post_reset(tp, kind);
  6066. if (err)
  6067. return err;
  6068. return 0;
  6069. }
  6070. #define RX_CPU_SCRATCH_BASE 0x30000
  6071. #define RX_CPU_SCRATCH_SIZE 0x04000
  6072. #define TX_CPU_SCRATCH_BASE 0x34000
  6073. #define TX_CPU_SCRATCH_SIZE 0x04000
  6074. /* tp->lock is held. */
  6075. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  6076. {
  6077. int i;
  6078. BUG_ON(offset == TX_CPU_BASE &&
  6079. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  6080. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6081. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  6082. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  6083. return 0;
  6084. }
  6085. if (offset == RX_CPU_BASE) {
  6086. for (i = 0; i < 10000; i++) {
  6087. tw32(offset + CPU_STATE, 0xffffffff);
  6088. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6089. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6090. break;
  6091. }
  6092. tw32(offset + CPU_STATE, 0xffffffff);
  6093. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  6094. udelay(10);
  6095. } else {
  6096. for (i = 0; i < 10000; i++) {
  6097. tw32(offset + CPU_STATE, 0xffffffff);
  6098. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6099. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6100. break;
  6101. }
  6102. }
  6103. if (i >= 10000) {
  6104. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  6105. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  6106. return -ENODEV;
  6107. }
  6108. /* Clear firmware's nvram arbitration. */
  6109. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  6110. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  6111. return 0;
  6112. }
  6113. struct fw_info {
  6114. unsigned int fw_base;
  6115. unsigned int fw_len;
  6116. const __be32 *fw_data;
  6117. };
  6118. /* tp->lock is held. */
  6119. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  6120. int cpu_scratch_size, struct fw_info *info)
  6121. {
  6122. int err, lock_err, i;
  6123. void (*write_op)(struct tg3 *, u32, u32);
  6124. if (cpu_base == TX_CPU_BASE &&
  6125. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6126. netdev_err(tp->dev,
  6127. "%s: Trying to load TX cpu firmware which is 5705\n",
  6128. __func__);
  6129. return -EINVAL;
  6130. }
  6131. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6132. write_op = tg3_write_mem;
  6133. else
  6134. write_op = tg3_write_indirect_reg32;
  6135. /* It is possible that bootcode is still loading at this point.
  6136. * Get the nvram lock first before halting the cpu.
  6137. */
  6138. lock_err = tg3_nvram_lock(tp);
  6139. err = tg3_halt_cpu(tp, cpu_base);
  6140. if (!lock_err)
  6141. tg3_nvram_unlock(tp);
  6142. if (err)
  6143. goto out;
  6144. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  6145. write_op(tp, cpu_scratch_base + i, 0);
  6146. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6147. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  6148. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  6149. write_op(tp, (cpu_scratch_base +
  6150. (info->fw_base & 0xffff) +
  6151. (i * sizeof(u32))),
  6152. be32_to_cpu(info->fw_data[i]));
  6153. err = 0;
  6154. out:
  6155. return err;
  6156. }
  6157. /* tp->lock is held. */
  6158. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  6159. {
  6160. struct fw_info info;
  6161. const __be32 *fw_data;
  6162. int err, i;
  6163. fw_data = (void *)tp->fw->data;
  6164. /* Firmware blob starts with version numbers, followed by
  6165. start address and length. We are setting complete length.
  6166. length = end_address_of_bss - start_address_of_text.
  6167. Remainder is the blob to be loaded contiguously
  6168. from start address. */
  6169. info.fw_base = be32_to_cpu(fw_data[1]);
  6170. info.fw_len = tp->fw->size - 12;
  6171. info.fw_data = &fw_data[3];
  6172. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  6173. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  6174. &info);
  6175. if (err)
  6176. return err;
  6177. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  6178. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  6179. &info);
  6180. if (err)
  6181. return err;
  6182. /* Now startup only the RX cpu. */
  6183. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6184. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6185. for (i = 0; i < 5; i++) {
  6186. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  6187. break;
  6188. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6189. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  6190. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6191. udelay(1000);
  6192. }
  6193. if (i >= 5) {
  6194. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  6195. "should be %08x\n", __func__,
  6196. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  6197. return -ENODEV;
  6198. }
  6199. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6200. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  6201. return 0;
  6202. }
  6203. /* 5705 needs a special version of the TSO firmware. */
  6204. /* tp->lock is held. */
  6205. static int tg3_load_tso_firmware(struct tg3 *tp)
  6206. {
  6207. struct fw_info info;
  6208. const __be32 *fw_data;
  6209. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  6210. int err, i;
  6211. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6212. return 0;
  6213. fw_data = (void *)tp->fw->data;
  6214. /* Firmware blob starts with version numbers, followed by
  6215. start address and length. We are setting complete length.
  6216. length = end_address_of_bss - start_address_of_text.
  6217. Remainder is the blob to be loaded contiguously
  6218. from start address. */
  6219. info.fw_base = be32_to_cpu(fw_data[1]);
  6220. cpu_scratch_size = tp->fw_len;
  6221. info.fw_len = tp->fw->size - 12;
  6222. info.fw_data = &fw_data[3];
  6223. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6224. cpu_base = RX_CPU_BASE;
  6225. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  6226. } else {
  6227. cpu_base = TX_CPU_BASE;
  6228. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  6229. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  6230. }
  6231. err = tg3_load_firmware_cpu(tp, cpu_base,
  6232. cpu_scratch_base, cpu_scratch_size,
  6233. &info);
  6234. if (err)
  6235. return err;
  6236. /* Now startup the cpu. */
  6237. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6238. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6239. for (i = 0; i < 5; i++) {
  6240. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  6241. break;
  6242. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6243. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6244. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6245. udelay(1000);
  6246. }
  6247. if (i >= 5) {
  6248. netdev_err(tp->dev,
  6249. "%s fails to set CPU PC, is %08x should be %08x\n",
  6250. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  6251. return -ENODEV;
  6252. }
  6253. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6254. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6255. return 0;
  6256. }
  6257. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6258. {
  6259. struct tg3 *tp = netdev_priv(dev);
  6260. struct sockaddr *addr = p;
  6261. int err = 0, skip_mac_1 = 0;
  6262. if (!is_valid_ether_addr(addr->sa_data))
  6263. return -EINVAL;
  6264. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6265. if (!netif_running(dev))
  6266. return 0;
  6267. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6268. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6269. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6270. addr0_low = tr32(MAC_ADDR_0_LOW);
  6271. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6272. addr1_low = tr32(MAC_ADDR_1_LOW);
  6273. /* Skip MAC addr 1 if ASF is using it. */
  6274. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6275. !(addr1_high == 0 && addr1_low == 0))
  6276. skip_mac_1 = 1;
  6277. }
  6278. spin_lock_bh(&tp->lock);
  6279. __tg3_set_mac_addr(tp, skip_mac_1);
  6280. spin_unlock_bh(&tp->lock);
  6281. return err;
  6282. }
  6283. /* tp->lock is held. */
  6284. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6285. dma_addr_t mapping, u32 maxlen_flags,
  6286. u32 nic_addr)
  6287. {
  6288. tg3_write_mem(tp,
  6289. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6290. ((u64) mapping >> 32));
  6291. tg3_write_mem(tp,
  6292. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6293. ((u64) mapping & 0xffffffff));
  6294. tg3_write_mem(tp,
  6295. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6296. maxlen_flags);
  6297. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6298. tg3_write_mem(tp,
  6299. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6300. nic_addr);
  6301. }
  6302. static void __tg3_set_rx_mode(struct net_device *);
  6303. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6304. {
  6305. int i;
  6306. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
  6307. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6308. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6309. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6310. } else {
  6311. tw32(HOSTCC_TXCOL_TICKS, 0);
  6312. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6313. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6314. }
  6315. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
  6316. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6317. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6318. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6319. } else {
  6320. tw32(HOSTCC_RXCOL_TICKS, 0);
  6321. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6322. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6323. }
  6324. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6325. u32 val = ec->stats_block_coalesce_usecs;
  6326. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6327. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6328. if (!netif_carrier_ok(tp->dev))
  6329. val = 0;
  6330. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6331. }
  6332. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6333. u32 reg;
  6334. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6335. tw32(reg, ec->rx_coalesce_usecs);
  6336. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6337. tw32(reg, ec->rx_max_coalesced_frames);
  6338. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6339. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6340. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6341. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6342. tw32(reg, ec->tx_coalesce_usecs);
  6343. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6344. tw32(reg, ec->tx_max_coalesced_frames);
  6345. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6346. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6347. }
  6348. }
  6349. for (; i < tp->irq_max - 1; i++) {
  6350. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6351. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6352. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6353. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6354. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6355. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6356. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6357. }
  6358. }
  6359. }
  6360. /* tp->lock is held. */
  6361. static void tg3_rings_reset(struct tg3 *tp)
  6362. {
  6363. int i;
  6364. u32 stblk, txrcb, rxrcb, limit;
  6365. struct tg3_napi *tnapi = &tp->napi[0];
  6366. /* Disable all transmit rings but the first. */
  6367. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6368. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6369. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6370. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6371. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  6372. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6373. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6374. else
  6375. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6376. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6377. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6378. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6379. BDINFO_FLAGS_DISABLED);
  6380. /* Disable all receive return rings but the first. */
  6381. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6382. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6383. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6384. else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6385. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6386. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6387. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6388. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6389. else
  6390. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6391. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6392. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6393. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6394. BDINFO_FLAGS_DISABLED);
  6395. /* Disable interrupts */
  6396. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6397. /* Zero mailbox registers. */
  6398. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
  6399. for (i = 1; i < tp->irq_max; i++) {
  6400. tp->napi[i].tx_prod = 0;
  6401. tp->napi[i].tx_cons = 0;
  6402. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6403. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6404. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6405. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6406. }
  6407. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
  6408. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6409. } else {
  6410. tp->napi[0].tx_prod = 0;
  6411. tp->napi[0].tx_cons = 0;
  6412. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6413. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6414. }
  6415. /* Make sure the NIC-based send BD rings are disabled. */
  6416. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6417. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6418. for (i = 0; i < 16; i++)
  6419. tw32_tx_mbox(mbox + i * 8, 0);
  6420. }
  6421. txrcb = NIC_SRAM_SEND_RCB;
  6422. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6423. /* Clear status block in ram. */
  6424. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6425. /* Set status block DMA address */
  6426. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6427. ((u64) tnapi->status_mapping >> 32));
  6428. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6429. ((u64) tnapi->status_mapping & 0xffffffff));
  6430. if (tnapi->tx_ring) {
  6431. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6432. (TG3_TX_RING_SIZE <<
  6433. BDINFO_FLAGS_MAXLEN_SHIFT),
  6434. NIC_SRAM_TX_BUFFER_DESC);
  6435. txrcb += TG3_BDINFO_SIZE;
  6436. }
  6437. if (tnapi->rx_rcb) {
  6438. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6439. (tp->rx_ret_ring_mask + 1) <<
  6440. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  6441. rxrcb += TG3_BDINFO_SIZE;
  6442. }
  6443. stblk = HOSTCC_STATBLCK_RING1;
  6444. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6445. u64 mapping = (u64)tnapi->status_mapping;
  6446. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6447. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6448. /* Clear status block in ram. */
  6449. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6450. if (tnapi->tx_ring) {
  6451. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6452. (TG3_TX_RING_SIZE <<
  6453. BDINFO_FLAGS_MAXLEN_SHIFT),
  6454. NIC_SRAM_TX_BUFFER_DESC);
  6455. txrcb += TG3_BDINFO_SIZE;
  6456. }
  6457. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6458. ((tp->rx_ret_ring_mask + 1) <<
  6459. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6460. stblk += 8;
  6461. rxrcb += TG3_BDINFO_SIZE;
  6462. }
  6463. }
  6464. /* tp->lock is held. */
  6465. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6466. {
  6467. u32 val, rdmac_mode;
  6468. int i, err, limit;
  6469. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  6470. tg3_disable_ints(tp);
  6471. tg3_stop_fw(tp);
  6472. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6473. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)
  6474. tg3_abort_hw(tp, 1);
  6475. if (reset_phy)
  6476. tg3_phy_reset(tp);
  6477. err = tg3_chip_reset(tp);
  6478. if (err)
  6479. return err;
  6480. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6481. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6482. val = tr32(TG3_CPMU_CTRL);
  6483. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6484. tw32(TG3_CPMU_CTRL, val);
  6485. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6486. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6487. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6488. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6489. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6490. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6491. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6492. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6493. val = tr32(TG3_CPMU_HST_ACC);
  6494. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6495. val |= CPMU_HST_ACC_MACCLK_6_25;
  6496. tw32(TG3_CPMU_HST_ACC, val);
  6497. }
  6498. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6499. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6500. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6501. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6502. tw32(PCIE_PWR_MGMT_THRESH, val);
  6503. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6504. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6505. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6506. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6507. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6508. }
  6509. if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
  6510. u32 grc_mode = tr32(GRC_MODE);
  6511. /* Access the lower 1K of PL PCIE block registers. */
  6512. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6513. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6514. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  6515. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  6516. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  6517. tw32(GRC_MODE, grc_mode);
  6518. }
  6519. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  6520. u32 grc_mode = tr32(GRC_MODE);
  6521. /* Access the lower 1K of PL PCIE block registers. */
  6522. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6523. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6524. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5);
  6525. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  6526. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  6527. tw32(GRC_MODE, grc_mode);
  6528. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6529. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6530. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6531. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6532. }
  6533. /* Enable MAC control of LPI */
  6534. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  6535. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
  6536. TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  6537. TG3_CPMU_EEE_LNKIDL_UART_IDL);
  6538. tw32_f(TG3_CPMU_EEE_CTRL,
  6539. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  6540. tw32_f(TG3_CPMU_EEE_MODE,
  6541. TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  6542. TG3_CPMU_EEEMD_LPI_IN_TX |
  6543. TG3_CPMU_EEEMD_LPI_IN_RX |
  6544. TG3_CPMU_EEEMD_EEE_ENABLE);
  6545. }
  6546. /* This works around an issue with Athlon chipsets on
  6547. * B3 tigon3 silicon. This bit has no effect on any
  6548. * other revision. But do not set this on PCI Express
  6549. * chips and don't even touch the clocks if the CPMU is present.
  6550. */
  6551. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  6552. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  6553. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6554. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6555. }
  6556. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6557. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  6558. val = tr32(TG3PCI_PCISTATE);
  6559. val |= PCISTATE_RETRY_SAME_DMA;
  6560. tw32(TG3PCI_PCISTATE, val);
  6561. }
  6562. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  6563. /* Allow reads and writes to the
  6564. * APE register and memory space.
  6565. */
  6566. val = tr32(TG3PCI_PCISTATE);
  6567. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6568. PCISTATE_ALLOW_APE_SHMEM_WR |
  6569. PCISTATE_ALLOW_APE_PSPACE_WR;
  6570. tw32(TG3PCI_PCISTATE, val);
  6571. }
  6572. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6573. /* Enable some hw fixes. */
  6574. val = tr32(TG3PCI_MSI_DATA);
  6575. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6576. tw32(TG3PCI_MSI_DATA, val);
  6577. }
  6578. /* Descriptor ring init may make accesses to the
  6579. * NIC SRAM area to setup the TX descriptors, so we
  6580. * can only do this after the hardware has been
  6581. * successfully reset.
  6582. */
  6583. err = tg3_init_rings(tp);
  6584. if (err)
  6585. return err;
  6586. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  6587. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6588. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6589. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  6590. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  6591. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6592. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6593. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6594. /* This value is determined during the probe time DMA
  6595. * engine test, tg3_test_dma.
  6596. */
  6597. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6598. }
  6599. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6600. GRC_MODE_4X_NIC_SEND_RINGS |
  6601. GRC_MODE_NO_TX_PHDR_CSUM |
  6602. GRC_MODE_NO_RX_PHDR_CSUM);
  6603. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6604. /* Pseudo-header checksum is done by hardware logic and not
  6605. * the offload processers, so make the chip do the pseudo-
  6606. * header checksums on receive. For transmit it is more
  6607. * convenient to do the pseudo-header checksum in software
  6608. * as Linux does that on transmit for us in all cases.
  6609. */
  6610. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6611. tw32(GRC_MODE,
  6612. tp->grc_mode |
  6613. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6614. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6615. val = tr32(GRC_MISC_CFG);
  6616. val &= ~0xff;
  6617. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6618. tw32(GRC_MISC_CFG, val);
  6619. /* Initialize MBUF/DESC pool. */
  6620. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6621. /* Do nothing. */
  6622. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6623. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6624. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6625. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6626. else
  6627. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6628. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6629. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6630. } else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6631. int fw_len;
  6632. fw_len = tp->fw_len;
  6633. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6634. tw32(BUFMGR_MB_POOL_ADDR,
  6635. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6636. tw32(BUFMGR_MB_POOL_SIZE,
  6637. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6638. }
  6639. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6640. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6641. tp->bufmgr_config.mbuf_read_dma_low_water);
  6642. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6643. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6644. tw32(BUFMGR_MB_HIGH_WATER,
  6645. tp->bufmgr_config.mbuf_high_water);
  6646. } else {
  6647. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6648. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6649. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6650. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6651. tw32(BUFMGR_MB_HIGH_WATER,
  6652. tp->bufmgr_config.mbuf_high_water_jumbo);
  6653. }
  6654. tw32(BUFMGR_DMA_LOW_WATER,
  6655. tp->bufmgr_config.dma_low_water);
  6656. tw32(BUFMGR_DMA_HIGH_WATER,
  6657. tp->bufmgr_config.dma_high_water);
  6658. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  6659. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6660. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  6661. tw32(BUFMGR_MODE, val);
  6662. for (i = 0; i < 2000; i++) {
  6663. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6664. break;
  6665. udelay(10);
  6666. }
  6667. if (i >= 2000) {
  6668. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  6669. return -ENODEV;
  6670. }
  6671. /* Setup replenish threshold. */
  6672. val = tp->rx_pending / 8;
  6673. if (val == 0)
  6674. val = 1;
  6675. else if (val > tp->rx_std_max_post)
  6676. val = tp->rx_std_max_post;
  6677. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6678. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6679. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6680. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6681. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6682. }
  6683. tw32(RCVBDI_STD_THRESH, val);
  6684. /* Initialize TG3_BDINFO's at:
  6685. * RCVDBDI_STD_BD: standard eth size rx ring
  6686. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6687. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6688. *
  6689. * like so:
  6690. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6691. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6692. * ring attribute flags
  6693. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6694. *
  6695. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6696. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6697. *
  6698. * The size of each ring is fixed in the firmware, but the location is
  6699. * configurable.
  6700. */
  6701. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6702. ((u64) tpr->rx_std_mapping >> 32));
  6703. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6704. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6705. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  6706. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
  6707. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6708. NIC_SRAM_RX_BUFFER_DESC);
  6709. /* Disable the mini ring */
  6710. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6711. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6712. BDINFO_FLAGS_DISABLED);
  6713. /* Program the jumbo buffer descriptor ring control
  6714. * blocks on those devices that have them.
  6715. */
  6716. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  6717. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  6718. /* Setup replenish threshold. */
  6719. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6720. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6721. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6722. ((u64) tpr->rx_jmb_mapping >> 32));
  6723. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6724. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6725. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6726. (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6727. BDINFO_FLAGS_USE_EXT_RECV);
  6728. if (!(tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) ||
  6729. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6730. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6731. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6732. } else {
  6733. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6734. BDINFO_FLAGS_DISABLED);
  6735. }
  6736. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  6737. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6738. val = RX_STD_MAX_SIZE_5705;
  6739. else
  6740. val = RX_STD_MAX_SIZE_5717;
  6741. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  6742. val |= (TG3_RX_STD_DMA_SZ << 2);
  6743. } else
  6744. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  6745. } else
  6746. val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6747. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6748. tpr->rx_std_prod_idx = tp->rx_pending;
  6749. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  6750. tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6751. tp->rx_jumbo_pending : 0;
  6752. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  6753. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  6754. tw32(STD_REPLENISH_LWM, 32);
  6755. tw32(JMB_REPLENISH_LWM, 16);
  6756. }
  6757. tg3_rings_reset(tp);
  6758. /* Initialize MAC address and backoff seed. */
  6759. __tg3_set_mac_addr(tp, 0);
  6760. /* MTU + ethernet header + FCS + optional VLAN tag */
  6761. tw32(MAC_RX_MTU_SIZE,
  6762. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6763. /* The slot time is changed by tg3_setup_phy if we
  6764. * run at gigabit with half duplex.
  6765. */
  6766. tw32(MAC_TX_LENGTHS,
  6767. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6768. (6 << TX_LENGTHS_IPG_SHIFT) |
  6769. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6770. /* Receive rules. */
  6771. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6772. tw32(RCVLPC_CONFIG, 0x0181);
  6773. /* Calculate RDMAC_MODE setting early, we need it to determine
  6774. * the RCVLPC_STATE_ENABLE mask.
  6775. */
  6776. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6777. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6778. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6779. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6780. RDMAC_MODE_LNGREAD_ENAB);
  6781. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6782. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6783. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  6784. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6785. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6786. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6787. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6788. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6789. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6790. /* If statement applies to 5705 and 5750 PCI devices only */
  6791. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6792. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6793. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6794. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6795. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6796. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6797. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6798. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6799. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6800. }
  6801. }
  6802. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6803. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6804. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6805. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6806. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  6807. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6808. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6809. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6810. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  6811. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6812. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6813. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  6814. (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
  6815. val = tr32(TG3_RDMA_RSRVCTRL_REG);
  6816. tw32(TG3_RDMA_RSRVCTRL_REG,
  6817. val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  6818. }
  6819. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  6820. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  6821. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
  6822. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  6823. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  6824. }
  6825. /* Receive/send statistics. */
  6826. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6827. val = tr32(RCVLPC_STATS_ENABLE);
  6828. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6829. tw32(RCVLPC_STATS_ENABLE, val);
  6830. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6831. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6832. val = tr32(RCVLPC_STATS_ENABLE);
  6833. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6834. tw32(RCVLPC_STATS_ENABLE, val);
  6835. } else {
  6836. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6837. }
  6838. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6839. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6840. tw32(SNDDATAI_STATSCTRL,
  6841. (SNDDATAI_SCTRL_ENABLE |
  6842. SNDDATAI_SCTRL_FASTUPD));
  6843. /* Setup host coalescing engine. */
  6844. tw32(HOSTCC_MODE, 0);
  6845. for (i = 0; i < 2000; i++) {
  6846. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6847. break;
  6848. udelay(10);
  6849. }
  6850. __tg3_set_coalesce(tp, &tp->coal);
  6851. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6852. /* Status/statistics block address. See tg3_timer,
  6853. * the tg3_periodic_fetch_stats call there, and
  6854. * tg3_get_stats to see how this works for 5705/5750 chips.
  6855. */
  6856. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6857. ((u64) tp->stats_mapping >> 32));
  6858. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6859. ((u64) tp->stats_mapping & 0xffffffff));
  6860. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6861. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6862. /* Clear statistics and status block memory areas */
  6863. for (i = NIC_SRAM_STATS_BLK;
  6864. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6865. i += sizeof(u32)) {
  6866. tg3_write_mem(tp, i, 0);
  6867. udelay(40);
  6868. }
  6869. }
  6870. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6871. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6872. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6873. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6874. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6875. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6876. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  6877. /* reset to prevent losing 1st rx packet intermittently */
  6878. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6879. udelay(10);
  6880. }
  6881. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6882. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6883. else
  6884. tp->mac_mode = 0;
  6885. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6886. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6887. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6888. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  6889. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6890. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6891. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6892. udelay(40);
  6893. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6894. * If TG3_FLG2_IS_NIC is zero, we should read the
  6895. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6896. * whether used as inputs or outputs, are set by boot code after
  6897. * reset.
  6898. */
  6899. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6900. u32 gpio_mask;
  6901. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6902. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6903. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6904. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6905. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6906. GRC_LCLCTRL_GPIO_OUTPUT3;
  6907. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6908. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6909. tp->grc_local_ctrl &= ~gpio_mask;
  6910. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6911. /* GPIO1 must be driven high for eeprom write protect */
  6912. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6913. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6914. GRC_LCLCTRL_GPIO_OUTPUT1);
  6915. }
  6916. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6917. udelay(100);
  6918. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) {
  6919. val = tr32(MSGINT_MODE);
  6920. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  6921. tw32(MSGINT_MODE, val);
  6922. }
  6923. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6924. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6925. udelay(40);
  6926. }
  6927. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6928. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6929. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6930. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6931. WDMAC_MODE_LNGREAD_ENAB);
  6932. /* If statement applies to 5705 and 5750 PCI devices only */
  6933. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6934. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6935. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6936. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  6937. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6938. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6939. /* nothing */
  6940. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6941. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6942. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6943. val |= WDMAC_MODE_RX_ACCEL;
  6944. }
  6945. }
  6946. /* Enable host coalescing bug fix */
  6947. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6948. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6949. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6950. val |= WDMAC_MODE_BURST_ALL_DATA;
  6951. tw32_f(WDMAC_MODE, val);
  6952. udelay(40);
  6953. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6954. u16 pcix_cmd;
  6955. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6956. &pcix_cmd);
  6957. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6958. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6959. pcix_cmd |= PCI_X_CMD_READ_2K;
  6960. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6961. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6962. pcix_cmd |= PCI_X_CMD_READ_2K;
  6963. }
  6964. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6965. pcix_cmd);
  6966. }
  6967. tw32_f(RDMAC_MODE, rdmac_mode);
  6968. udelay(40);
  6969. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6970. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6971. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6972. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6973. tw32(SNDDATAC_MODE,
  6974. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6975. else
  6976. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6977. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6978. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6979. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  6980. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6981. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6982. val |= RCVDBDI_MODE_LRG_RING_SZ;
  6983. tw32(RCVDBDI_MODE, val);
  6984. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6985. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6986. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6987. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  6988. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6989. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  6990. tw32(SNDBDI_MODE, val);
  6991. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6992. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6993. err = tg3_load_5701_a0_firmware_fix(tp);
  6994. if (err)
  6995. return err;
  6996. }
  6997. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6998. err = tg3_load_tso_firmware(tp);
  6999. if (err)
  7000. return err;
  7001. }
  7002. tp->tx_mode = TX_MODE_ENABLE;
  7003. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  7004. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7005. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  7006. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7007. udelay(100);
  7008. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
  7009. u32 reg = MAC_RSS_INDIR_TBL_0;
  7010. u8 *ent = (u8 *)&val;
  7011. /* Setup the indirection table */
  7012. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  7013. int idx = i % sizeof(val);
  7014. ent[idx] = i % (tp->irq_cnt - 1);
  7015. if (idx == sizeof(val) - 1) {
  7016. tw32(reg, val);
  7017. reg += 4;
  7018. }
  7019. }
  7020. /* Setup the "secret" hash key. */
  7021. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  7022. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  7023. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  7024. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  7025. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  7026. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  7027. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  7028. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  7029. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  7030. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  7031. }
  7032. tp->rx_mode = RX_MODE_ENABLE;
  7033. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  7034. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  7035. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  7036. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  7037. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  7038. RX_MODE_RSS_IPV6_HASH_EN |
  7039. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  7040. RX_MODE_RSS_IPV4_HASH_EN |
  7041. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  7042. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7043. udelay(10);
  7044. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7045. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  7046. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7047. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7048. udelay(10);
  7049. }
  7050. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7051. udelay(10);
  7052. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7053. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  7054. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  7055. /* Set drive transmission level to 1.2V */
  7056. /* only if the signal pre-emphasis bit is not set */
  7057. val = tr32(MAC_SERDES_CFG);
  7058. val &= 0xfffff000;
  7059. val |= 0x880;
  7060. tw32(MAC_SERDES_CFG, val);
  7061. }
  7062. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  7063. tw32(MAC_SERDES_CFG, 0x616000);
  7064. }
  7065. /* Prevent chip from dropping frames when flow control
  7066. * is enabled.
  7067. */
  7068. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  7069. val = 1;
  7070. else
  7071. val = 2;
  7072. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  7073. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7074. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  7075. /* Use hardware link auto-negotiation */
  7076. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  7077. }
  7078. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7079. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  7080. u32 tmp;
  7081. tmp = tr32(SERDES_RX_CTRL);
  7082. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  7083. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  7084. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  7085. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7086. }
  7087. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  7088. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  7089. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  7090. tp->link_config.speed = tp->link_config.orig_speed;
  7091. tp->link_config.duplex = tp->link_config.orig_duplex;
  7092. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  7093. }
  7094. err = tg3_setup_phy(tp, 0);
  7095. if (err)
  7096. return err;
  7097. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7098. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  7099. u32 tmp;
  7100. /* Clear CRC stats. */
  7101. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  7102. tg3_writephy(tp, MII_TG3_TEST1,
  7103. tmp | MII_TG3_TEST1_CRC_EN);
  7104. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  7105. }
  7106. }
  7107. }
  7108. __tg3_set_rx_mode(tp->dev);
  7109. /* Initialize receive rules. */
  7110. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  7111. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7112. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  7113. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7114. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  7115. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  7116. limit = 8;
  7117. else
  7118. limit = 16;
  7119. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  7120. limit -= 4;
  7121. switch (limit) {
  7122. case 16:
  7123. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  7124. case 15:
  7125. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  7126. case 14:
  7127. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  7128. case 13:
  7129. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  7130. case 12:
  7131. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  7132. case 11:
  7133. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  7134. case 10:
  7135. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  7136. case 9:
  7137. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  7138. case 8:
  7139. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  7140. case 7:
  7141. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  7142. case 6:
  7143. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  7144. case 5:
  7145. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  7146. case 4:
  7147. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  7148. case 3:
  7149. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  7150. case 2:
  7151. case 1:
  7152. default:
  7153. break;
  7154. }
  7155. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  7156. /* Write our heartbeat update interval to APE. */
  7157. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  7158. APE_HOST_HEARTBEAT_INT_DISABLE);
  7159. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  7160. return 0;
  7161. }
  7162. /* Called at device open time to get the chip ready for
  7163. * packet processing. Invoked with tp->lock held.
  7164. */
  7165. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  7166. {
  7167. tg3_switch_clocks(tp);
  7168. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7169. return tg3_reset_hw(tp, reset_phy);
  7170. }
  7171. #define TG3_STAT_ADD32(PSTAT, REG) \
  7172. do { u32 __val = tr32(REG); \
  7173. (PSTAT)->low += __val; \
  7174. if ((PSTAT)->low < __val) \
  7175. (PSTAT)->high += 1; \
  7176. } while (0)
  7177. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  7178. {
  7179. struct tg3_hw_stats *sp = tp->hw_stats;
  7180. if (!netif_carrier_ok(tp->dev))
  7181. return;
  7182. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  7183. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  7184. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  7185. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  7186. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  7187. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  7188. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  7189. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  7190. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  7191. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  7192. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  7193. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  7194. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  7195. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  7196. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  7197. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  7198. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  7199. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  7200. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  7201. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  7202. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  7203. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  7204. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  7205. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  7206. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  7207. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  7208. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  7209. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  7210. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  7211. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  7212. }
  7213. static void tg3_timer(unsigned long __opaque)
  7214. {
  7215. struct tg3 *tp = (struct tg3 *) __opaque;
  7216. if (tp->irq_sync)
  7217. goto restart_timer;
  7218. spin_lock(&tp->lock);
  7219. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7220. /* All of this garbage is because when using non-tagged
  7221. * IRQ status the mailbox/status_block protocol the chip
  7222. * uses with the cpu is race prone.
  7223. */
  7224. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  7225. tw32(GRC_LOCAL_CTRL,
  7226. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  7227. } else {
  7228. tw32(HOSTCC_MODE, tp->coalesce_mode |
  7229. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  7230. }
  7231. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  7232. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  7233. spin_unlock(&tp->lock);
  7234. schedule_work(&tp->reset_task);
  7235. return;
  7236. }
  7237. }
  7238. /* This part only runs once per second. */
  7239. if (!--tp->timer_counter) {
  7240. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  7241. tg3_periodic_fetch_stats(tp);
  7242. if (tp->setlpicnt && !--tp->setlpicnt) {
  7243. u32 val = tr32(TG3_CPMU_EEE_MODE);
  7244. tw32(TG3_CPMU_EEE_MODE,
  7245. val | TG3_CPMU_EEEMD_LPI_ENABLE);
  7246. }
  7247. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  7248. u32 mac_stat;
  7249. int phy_event;
  7250. mac_stat = tr32(MAC_STATUS);
  7251. phy_event = 0;
  7252. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  7253. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7254. phy_event = 1;
  7255. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7256. phy_event = 1;
  7257. if (phy_event)
  7258. tg3_setup_phy(tp, 0);
  7259. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  7260. u32 mac_stat = tr32(MAC_STATUS);
  7261. int need_setup = 0;
  7262. if (netif_carrier_ok(tp->dev) &&
  7263. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7264. need_setup = 1;
  7265. }
  7266. if (!netif_carrier_ok(tp->dev) &&
  7267. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7268. MAC_STATUS_SIGNAL_DET))) {
  7269. need_setup = 1;
  7270. }
  7271. if (need_setup) {
  7272. if (!tp->serdes_counter) {
  7273. tw32_f(MAC_MODE,
  7274. (tp->mac_mode &
  7275. ~MAC_MODE_PORT_MODE_MASK));
  7276. udelay(40);
  7277. tw32_f(MAC_MODE, tp->mac_mode);
  7278. udelay(40);
  7279. }
  7280. tg3_setup_phy(tp, 0);
  7281. }
  7282. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7283. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  7284. tg3_serdes_parallel_detect(tp);
  7285. }
  7286. tp->timer_counter = tp->timer_multiplier;
  7287. }
  7288. /* Heartbeat is only sent once every 2 seconds.
  7289. *
  7290. * The heartbeat is to tell the ASF firmware that the host
  7291. * driver is still alive. In the event that the OS crashes,
  7292. * ASF needs to reset the hardware to free up the FIFO space
  7293. * that may be filled with rx packets destined for the host.
  7294. * If the FIFO is full, ASF will no longer function properly.
  7295. *
  7296. * Unintended resets have been reported on real time kernels
  7297. * where the timer doesn't run on time. Netpoll will also have
  7298. * same problem.
  7299. *
  7300. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7301. * to check the ring condition when the heartbeat is expiring
  7302. * before doing the reset. This will prevent most unintended
  7303. * resets.
  7304. */
  7305. if (!--tp->asf_counter) {
  7306. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  7307. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  7308. tg3_wait_for_event_ack(tp);
  7309. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7310. FWCMD_NICDRV_ALIVE3);
  7311. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7312. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  7313. TG3_FW_UPDATE_TIMEOUT_SEC);
  7314. tg3_generate_fw_event(tp);
  7315. }
  7316. tp->asf_counter = tp->asf_multiplier;
  7317. }
  7318. spin_unlock(&tp->lock);
  7319. restart_timer:
  7320. tp->timer.expires = jiffies + tp->timer_offset;
  7321. add_timer(&tp->timer);
  7322. }
  7323. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7324. {
  7325. irq_handler_t fn;
  7326. unsigned long flags;
  7327. char *name;
  7328. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7329. if (tp->irq_cnt == 1)
  7330. name = tp->dev->name;
  7331. else {
  7332. name = &tnapi->irq_lbl[0];
  7333. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7334. name[IFNAMSIZ-1] = 0;
  7335. }
  7336. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7337. fn = tg3_msi;
  7338. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  7339. fn = tg3_msi_1shot;
  7340. flags = IRQF_SAMPLE_RANDOM;
  7341. } else {
  7342. fn = tg3_interrupt;
  7343. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7344. fn = tg3_interrupt_tagged;
  7345. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  7346. }
  7347. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7348. }
  7349. static int tg3_test_interrupt(struct tg3 *tp)
  7350. {
  7351. struct tg3_napi *tnapi = &tp->napi[0];
  7352. struct net_device *dev = tp->dev;
  7353. int err, i, intr_ok = 0;
  7354. u32 val;
  7355. if (!netif_running(dev))
  7356. return -ENODEV;
  7357. tg3_disable_ints(tp);
  7358. free_irq(tnapi->irq_vec, tnapi);
  7359. /*
  7360. * Turn off MSI one shot mode. Otherwise this test has no
  7361. * observable way to know whether the interrupt was delivered.
  7362. */
  7363. if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  7364. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7365. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7366. tw32(MSGINT_MODE, val);
  7367. }
  7368. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7369. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7370. if (err)
  7371. return err;
  7372. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7373. tg3_enable_ints(tp);
  7374. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7375. tnapi->coal_now);
  7376. for (i = 0; i < 5; i++) {
  7377. u32 int_mbox, misc_host_ctrl;
  7378. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7379. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7380. if ((int_mbox != 0) ||
  7381. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7382. intr_ok = 1;
  7383. break;
  7384. }
  7385. msleep(10);
  7386. }
  7387. tg3_disable_ints(tp);
  7388. free_irq(tnapi->irq_vec, tnapi);
  7389. err = tg3_request_irq(tp, 0);
  7390. if (err)
  7391. return err;
  7392. if (intr_ok) {
  7393. /* Reenable MSI one shot mode. */
  7394. if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  7395. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7396. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7397. tw32(MSGINT_MODE, val);
  7398. }
  7399. return 0;
  7400. }
  7401. return -EIO;
  7402. }
  7403. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7404. * successfully restored
  7405. */
  7406. static int tg3_test_msi(struct tg3 *tp)
  7407. {
  7408. int err;
  7409. u16 pci_cmd;
  7410. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  7411. return 0;
  7412. /* Turn off SERR reporting in case MSI terminates with Master
  7413. * Abort.
  7414. */
  7415. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7416. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7417. pci_cmd & ~PCI_COMMAND_SERR);
  7418. err = tg3_test_interrupt(tp);
  7419. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7420. if (!err)
  7421. return 0;
  7422. /* other failures */
  7423. if (err != -EIO)
  7424. return err;
  7425. /* MSI test failed, go back to INTx mode */
  7426. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  7427. "to INTx mode. Please report this failure to the PCI "
  7428. "maintainer and include system chipset information\n");
  7429. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7430. pci_disable_msi(tp->pdev);
  7431. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7432. tp->napi[0].irq_vec = tp->pdev->irq;
  7433. err = tg3_request_irq(tp, 0);
  7434. if (err)
  7435. return err;
  7436. /* Need to reset the chip because the MSI cycle may have terminated
  7437. * with Master Abort.
  7438. */
  7439. tg3_full_lock(tp, 1);
  7440. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7441. err = tg3_init_hw(tp, 1);
  7442. tg3_full_unlock(tp);
  7443. if (err)
  7444. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7445. return err;
  7446. }
  7447. static int tg3_request_firmware(struct tg3 *tp)
  7448. {
  7449. const __be32 *fw_data;
  7450. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7451. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  7452. tp->fw_needed);
  7453. return -ENOENT;
  7454. }
  7455. fw_data = (void *)tp->fw->data;
  7456. /* Firmware blob starts with version numbers, followed by
  7457. * start address and _full_ length including BSS sections
  7458. * (which must be longer than the actual data, of course
  7459. */
  7460. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7461. if (tp->fw_len < (tp->fw->size - 12)) {
  7462. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  7463. tp->fw_len, tp->fw_needed);
  7464. release_firmware(tp->fw);
  7465. tp->fw = NULL;
  7466. return -EINVAL;
  7467. }
  7468. /* We no longer need firmware; we have it. */
  7469. tp->fw_needed = NULL;
  7470. return 0;
  7471. }
  7472. static bool tg3_enable_msix(struct tg3 *tp)
  7473. {
  7474. int i, rc, cpus = num_online_cpus();
  7475. struct msix_entry msix_ent[tp->irq_max];
  7476. if (cpus == 1)
  7477. /* Just fallback to the simpler MSI mode. */
  7478. return false;
  7479. /*
  7480. * We want as many rx rings enabled as there are cpus.
  7481. * The first MSIX vector only deals with link interrupts, etc,
  7482. * so we add one to the number of vectors we are requesting.
  7483. */
  7484. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7485. for (i = 0; i < tp->irq_max; i++) {
  7486. msix_ent[i].entry = i;
  7487. msix_ent[i].vector = 0;
  7488. }
  7489. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7490. if (rc < 0) {
  7491. return false;
  7492. } else if (rc != 0) {
  7493. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7494. return false;
  7495. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  7496. tp->irq_cnt, rc);
  7497. tp->irq_cnt = rc;
  7498. }
  7499. for (i = 0; i < tp->irq_max; i++)
  7500. tp->napi[i].irq_vec = msix_ent[i].vector;
  7501. netif_set_real_num_tx_queues(tp->dev, 1);
  7502. rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
  7503. if (netif_set_real_num_rx_queues(tp->dev, rc)) {
  7504. pci_disable_msix(tp->pdev);
  7505. return false;
  7506. }
  7507. if (tp->irq_cnt > 1)
  7508. tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
  7509. return true;
  7510. }
  7511. static void tg3_ints_init(struct tg3 *tp)
  7512. {
  7513. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
  7514. !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7515. /* All MSI supporting chips should support tagged
  7516. * status. Assert that this is the case.
  7517. */
  7518. netdev_warn(tp->dev,
  7519. "MSI without TAGGED_STATUS? Not using MSI\n");
  7520. goto defcfg;
  7521. }
  7522. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
  7523. tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
  7524. else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
  7525. pci_enable_msi(tp->pdev) == 0)
  7526. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  7527. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7528. u32 msi_mode = tr32(MSGINT_MODE);
  7529. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7530. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7531. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7532. }
  7533. defcfg:
  7534. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  7535. tp->irq_cnt = 1;
  7536. tp->napi[0].irq_vec = tp->pdev->irq;
  7537. netif_set_real_num_tx_queues(tp->dev, 1);
  7538. netif_set_real_num_rx_queues(tp->dev, 1);
  7539. }
  7540. }
  7541. static void tg3_ints_fini(struct tg3 *tp)
  7542. {
  7543. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7544. pci_disable_msix(tp->pdev);
  7545. else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  7546. pci_disable_msi(tp->pdev);
  7547. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
  7548. tp->tg3_flags3 &= ~(TG3_FLG3_ENABLE_RSS | TG3_FLG3_ENABLE_TSS);
  7549. }
  7550. static int tg3_open(struct net_device *dev)
  7551. {
  7552. struct tg3 *tp = netdev_priv(dev);
  7553. int i, err;
  7554. if (tp->fw_needed) {
  7555. err = tg3_request_firmware(tp);
  7556. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7557. if (err)
  7558. return err;
  7559. } else if (err) {
  7560. netdev_warn(tp->dev, "TSO capability disabled\n");
  7561. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  7562. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7563. netdev_notice(tp->dev, "TSO capability restored\n");
  7564. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  7565. }
  7566. }
  7567. netif_carrier_off(tp->dev);
  7568. err = tg3_set_power_state(tp, PCI_D0);
  7569. if (err)
  7570. return err;
  7571. tg3_full_lock(tp, 0);
  7572. tg3_disable_ints(tp);
  7573. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7574. tg3_full_unlock(tp);
  7575. /*
  7576. * Setup interrupts first so we know how
  7577. * many NAPI resources to allocate
  7578. */
  7579. tg3_ints_init(tp);
  7580. /* The placement of this call is tied
  7581. * to the setup and use of Host TX descriptors.
  7582. */
  7583. err = tg3_alloc_consistent(tp);
  7584. if (err)
  7585. goto err_out1;
  7586. tg3_napi_init(tp);
  7587. tg3_napi_enable(tp);
  7588. for (i = 0; i < tp->irq_cnt; i++) {
  7589. struct tg3_napi *tnapi = &tp->napi[i];
  7590. err = tg3_request_irq(tp, i);
  7591. if (err) {
  7592. for (i--; i >= 0; i--)
  7593. free_irq(tnapi->irq_vec, tnapi);
  7594. break;
  7595. }
  7596. }
  7597. if (err)
  7598. goto err_out2;
  7599. tg3_full_lock(tp, 0);
  7600. err = tg3_init_hw(tp, 1);
  7601. if (err) {
  7602. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7603. tg3_free_rings(tp);
  7604. } else {
  7605. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7606. tp->timer_offset = HZ;
  7607. else
  7608. tp->timer_offset = HZ / 10;
  7609. BUG_ON(tp->timer_offset > HZ);
  7610. tp->timer_counter = tp->timer_multiplier =
  7611. (HZ / tp->timer_offset);
  7612. tp->asf_counter = tp->asf_multiplier =
  7613. ((HZ / tp->timer_offset) * 2);
  7614. init_timer(&tp->timer);
  7615. tp->timer.expires = jiffies + tp->timer_offset;
  7616. tp->timer.data = (unsigned long) tp;
  7617. tp->timer.function = tg3_timer;
  7618. }
  7619. tg3_full_unlock(tp);
  7620. if (err)
  7621. goto err_out3;
  7622. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7623. err = tg3_test_msi(tp);
  7624. if (err) {
  7625. tg3_full_lock(tp, 0);
  7626. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7627. tg3_free_rings(tp);
  7628. tg3_full_unlock(tp);
  7629. goto err_out2;
  7630. }
  7631. if (!(tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  7632. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7633. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7634. tw32(PCIE_TRANSACTION_CFG,
  7635. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7636. }
  7637. }
  7638. tg3_phy_start(tp);
  7639. tg3_full_lock(tp, 0);
  7640. add_timer(&tp->timer);
  7641. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7642. tg3_enable_ints(tp);
  7643. tg3_full_unlock(tp);
  7644. netif_tx_start_all_queues(dev);
  7645. return 0;
  7646. err_out3:
  7647. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7648. struct tg3_napi *tnapi = &tp->napi[i];
  7649. free_irq(tnapi->irq_vec, tnapi);
  7650. }
  7651. err_out2:
  7652. tg3_napi_disable(tp);
  7653. tg3_napi_fini(tp);
  7654. tg3_free_consistent(tp);
  7655. err_out1:
  7656. tg3_ints_fini(tp);
  7657. return err;
  7658. }
  7659. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
  7660. struct rtnl_link_stats64 *);
  7661. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7662. static int tg3_close(struct net_device *dev)
  7663. {
  7664. int i;
  7665. struct tg3 *tp = netdev_priv(dev);
  7666. tg3_napi_disable(tp);
  7667. cancel_work_sync(&tp->reset_task);
  7668. netif_tx_stop_all_queues(dev);
  7669. del_timer_sync(&tp->timer);
  7670. tg3_phy_stop(tp);
  7671. tg3_full_lock(tp, 1);
  7672. tg3_disable_ints(tp);
  7673. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7674. tg3_free_rings(tp);
  7675. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7676. tg3_full_unlock(tp);
  7677. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7678. struct tg3_napi *tnapi = &tp->napi[i];
  7679. free_irq(tnapi->irq_vec, tnapi);
  7680. }
  7681. tg3_ints_fini(tp);
  7682. tg3_get_stats64(tp->dev, &tp->net_stats_prev);
  7683. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7684. sizeof(tp->estats_prev));
  7685. tg3_napi_fini(tp);
  7686. tg3_free_consistent(tp);
  7687. tg3_set_power_state(tp, PCI_D3hot);
  7688. netif_carrier_off(tp->dev);
  7689. return 0;
  7690. }
  7691. static inline u64 get_stat64(tg3_stat64_t *val)
  7692. {
  7693. return ((u64)val->high << 32) | ((u64)val->low);
  7694. }
  7695. static u64 calc_crc_errors(struct tg3 *tp)
  7696. {
  7697. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7698. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7699. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7700. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7701. u32 val;
  7702. spin_lock_bh(&tp->lock);
  7703. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7704. tg3_writephy(tp, MII_TG3_TEST1,
  7705. val | MII_TG3_TEST1_CRC_EN);
  7706. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  7707. } else
  7708. val = 0;
  7709. spin_unlock_bh(&tp->lock);
  7710. tp->phy_crc_errors += val;
  7711. return tp->phy_crc_errors;
  7712. }
  7713. return get_stat64(&hw_stats->rx_fcs_errors);
  7714. }
  7715. #define ESTAT_ADD(member) \
  7716. estats->member = old_estats->member + \
  7717. get_stat64(&hw_stats->member)
  7718. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7719. {
  7720. struct tg3_ethtool_stats *estats = &tp->estats;
  7721. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7722. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7723. if (!hw_stats)
  7724. return old_estats;
  7725. ESTAT_ADD(rx_octets);
  7726. ESTAT_ADD(rx_fragments);
  7727. ESTAT_ADD(rx_ucast_packets);
  7728. ESTAT_ADD(rx_mcast_packets);
  7729. ESTAT_ADD(rx_bcast_packets);
  7730. ESTAT_ADD(rx_fcs_errors);
  7731. ESTAT_ADD(rx_align_errors);
  7732. ESTAT_ADD(rx_xon_pause_rcvd);
  7733. ESTAT_ADD(rx_xoff_pause_rcvd);
  7734. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7735. ESTAT_ADD(rx_xoff_entered);
  7736. ESTAT_ADD(rx_frame_too_long_errors);
  7737. ESTAT_ADD(rx_jabbers);
  7738. ESTAT_ADD(rx_undersize_packets);
  7739. ESTAT_ADD(rx_in_length_errors);
  7740. ESTAT_ADD(rx_out_length_errors);
  7741. ESTAT_ADD(rx_64_or_less_octet_packets);
  7742. ESTAT_ADD(rx_65_to_127_octet_packets);
  7743. ESTAT_ADD(rx_128_to_255_octet_packets);
  7744. ESTAT_ADD(rx_256_to_511_octet_packets);
  7745. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7746. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7747. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7748. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7749. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7750. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7751. ESTAT_ADD(tx_octets);
  7752. ESTAT_ADD(tx_collisions);
  7753. ESTAT_ADD(tx_xon_sent);
  7754. ESTAT_ADD(tx_xoff_sent);
  7755. ESTAT_ADD(tx_flow_control);
  7756. ESTAT_ADD(tx_mac_errors);
  7757. ESTAT_ADD(tx_single_collisions);
  7758. ESTAT_ADD(tx_mult_collisions);
  7759. ESTAT_ADD(tx_deferred);
  7760. ESTAT_ADD(tx_excessive_collisions);
  7761. ESTAT_ADD(tx_late_collisions);
  7762. ESTAT_ADD(tx_collide_2times);
  7763. ESTAT_ADD(tx_collide_3times);
  7764. ESTAT_ADD(tx_collide_4times);
  7765. ESTAT_ADD(tx_collide_5times);
  7766. ESTAT_ADD(tx_collide_6times);
  7767. ESTAT_ADD(tx_collide_7times);
  7768. ESTAT_ADD(tx_collide_8times);
  7769. ESTAT_ADD(tx_collide_9times);
  7770. ESTAT_ADD(tx_collide_10times);
  7771. ESTAT_ADD(tx_collide_11times);
  7772. ESTAT_ADD(tx_collide_12times);
  7773. ESTAT_ADD(tx_collide_13times);
  7774. ESTAT_ADD(tx_collide_14times);
  7775. ESTAT_ADD(tx_collide_15times);
  7776. ESTAT_ADD(tx_ucast_packets);
  7777. ESTAT_ADD(tx_mcast_packets);
  7778. ESTAT_ADD(tx_bcast_packets);
  7779. ESTAT_ADD(tx_carrier_sense_errors);
  7780. ESTAT_ADD(tx_discards);
  7781. ESTAT_ADD(tx_errors);
  7782. ESTAT_ADD(dma_writeq_full);
  7783. ESTAT_ADD(dma_write_prioq_full);
  7784. ESTAT_ADD(rxbds_empty);
  7785. ESTAT_ADD(rx_discards);
  7786. ESTAT_ADD(rx_errors);
  7787. ESTAT_ADD(rx_threshold_hit);
  7788. ESTAT_ADD(dma_readq_full);
  7789. ESTAT_ADD(dma_read_prioq_full);
  7790. ESTAT_ADD(tx_comp_queue_full);
  7791. ESTAT_ADD(ring_set_send_prod_index);
  7792. ESTAT_ADD(ring_status_update);
  7793. ESTAT_ADD(nic_irqs);
  7794. ESTAT_ADD(nic_avoided_irqs);
  7795. ESTAT_ADD(nic_tx_threshold_hit);
  7796. return estats;
  7797. }
  7798. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  7799. struct rtnl_link_stats64 *stats)
  7800. {
  7801. struct tg3 *tp = netdev_priv(dev);
  7802. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  7803. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7804. if (!hw_stats)
  7805. return old_stats;
  7806. stats->rx_packets = old_stats->rx_packets +
  7807. get_stat64(&hw_stats->rx_ucast_packets) +
  7808. get_stat64(&hw_stats->rx_mcast_packets) +
  7809. get_stat64(&hw_stats->rx_bcast_packets);
  7810. stats->tx_packets = old_stats->tx_packets +
  7811. get_stat64(&hw_stats->tx_ucast_packets) +
  7812. get_stat64(&hw_stats->tx_mcast_packets) +
  7813. get_stat64(&hw_stats->tx_bcast_packets);
  7814. stats->rx_bytes = old_stats->rx_bytes +
  7815. get_stat64(&hw_stats->rx_octets);
  7816. stats->tx_bytes = old_stats->tx_bytes +
  7817. get_stat64(&hw_stats->tx_octets);
  7818. stats->rx_errors = old_stats->rx_errors +
  7819. get_stat64(&hw_stats->rx_errors);
  7820. stats->tx_errors = old_stats->tx_errors +
  7821. get_stat64(&hw_stats->tx_errors) +
  7822. get_stat64(&hw_stats->tx_mac_errors) +
  7823. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7824. get_stat64(&hw_stats->tx_discards);
  7825. stats->multicast = old_stats->multicast +
  7826. get_stat64(&hw_stats->rx_mcast_packets);
  7827. stats->collisions = old_stats->collisions +
  7828. get_stat64(&hw_stats->tx_collisions);
  7829. stats->rx_length_errors = old_stats->rx_length_errors +
  7830. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7831. get_stat64(&hw_stats->rx_undersize_packets);
  7832. stats->rx_over_errors = old_stats->rx_over_errors +
  7833. get_stat64(&hw_stats->rxbds_empty);
  7834. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7835. get_stat64(&hw_stats->rx_align_errors);
  7836. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7837. get_stat64(&hw_stats->tx_discards);
  7838. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7839. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7840. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7841. calc_crc_errors(tp);
  7842. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7843. get_stat64(&hw_stats->rx_discards);
  7844. stats->rx_dropped = tp->rx_dropped;
  7845. return stats;
  7846. }
  7847. static inline u32 calc_crc(unsigned char *buf, int len)
  7848. {
  7849. u32 reg;
  7850. u32 tmp;
  7851. int j, k;
  7852. reg = 0xffffffff;
  7853. for (j = 0; j < len; j++) {
  7854. reg ^= buf[j];
  7855. for (k = 0; k < 8; k++) {
  7856. tmp = reg & 0x01;
  7857. reg >>= 1;
  7858. if (tmp)
  7859. reg ^= 0xedb88320;
  7860. }
  7861. }
  7862. return ~reg;
  7863. }
  7864. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7865. {
  7866. /* accept or reject all multicast frames */
  7867. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7868. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7869. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7870. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7871. }
  7872. static void __tg3_set_rx_mode(struct net_device *dev)
  7873. {
  7874. struct tg3 *tp = netdev_priv(dev);
  7875. u32 rx_mode;
  7876. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7877. RX_MODE_KEEP_VLAN_TAG);
  7878. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7879. * flag clear.
  7880. */
  7881. #if TG3_VLAN_TAG_USED
  7882. if (!tp->vlgrp &&
  7883. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7884. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7885. #else
  7886. /* By definition, VLAN is disabled always in this
  7887. * case.
  7888. */
  7889. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7890. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7891. #endif
  7892. if (dev->flags & IFF_PROMISC) {
  7893. /* Promiscuous mode. */
  7894. rx_mode |= RX_MODE_PROMISC;
  7895. } else if (dev->flags & IFF_ALLMULTI) {
  7896. /* Accept all multicast. */
  7897. tg3_set_multi(tp, 1);
  7898. } else if (netdev_mc_empty(dev)) {
  7899. /* Reject all multicast. */
  7900. tg3_set_multi(tp, 0);
  7901. } else {
  7902. /* Accept one or more multicast(s). */
  7903. struct netdev_hw_addr *ha;
  7904. u32 mc_filter[4] = { 0, };
  7905. u32 regidx;
  7906. u32 bit;
  7907. u32 crc;
  7908. netdev_for_each_mc_addr(ha, dev) {
  7909. crc = calc_crc(ha->addr, ETH_ALEN);
  7910. bit = ~crc & 0x7f;
  7911. regidx = (bit & 0x60) >> 5;
  7912. bit &= 0x1f;
  7913. mc_filter[regidx] |= (1 << bit);
  7914. }
  7915. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7916. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7917. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7918. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7919. }
  7920. if (rx_mode != tp->rx_mode) {
  7921. tp->rx_mode = rx_mode;
  7922. tw32_f(MAC_RX_MODE, rx_mode);
  7923. udelay(10);
  7924. }
  7925. }
  7926. static void tg3_set_rx_mode(struct net_device *dev)
  7927. {
  7928. struct tg3 *tp = netdev_priv(dev);
  7929. if (!netif_running(dev))
  7930. return;
  7931. tg3_full_lock(tp, 0);
  7932. __tg3_set_rx_mode(dev);
  7933. tg3_full_unlock(tp);
  7934. }
  7935. #define TG3_REGDUMP_LEN (32 * 1024)
  7936. static int tg3_get_regs_len(struct net_device *dev)
  7937. {
  7938. return TG3_REGDUMP_LEN;
  7939. }
  7940. static void tg3_get_regs(struct net_device *dev,
  7941. struct ethtool_regs *regs, void *_p)
  7942. {
  7943. u32 *p = _p;
  7944. struct tg3 *tp = netdev_priv(dev);
  7945. u8 *orig_p = _p;
  7946. int i;
  7947. regs->version = 0;
  7948. memset(p, 0, TG3_REGDUMP_LEN);
  7949. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  7950. return;
  7951. tg3_full_lock(tp, 0);
  7952. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7953. #define GET_REG32_LOOP(base, len) \
  7954. do { p = (u32 *)(orig_p + (base)); \
  7955. for (i = 0; i < len; i += 4) \
  7956. __GET_REG32((base) + i); \
  7957. } while (0)
  7958. #define GET_REG32_1(reg) \
  7959. do { p = (u32 *)(orig_p + (reg)); \
  7960. __GET_REG32((reg)); \
  7961. } while (0)
  7962. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7963. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7964. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7965. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7966. GET_REG32_1(SNDDATAC_MODE);
  7967. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7968. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7969. GET_REG32_1(SNDBDC_MODE);
  7970. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7971. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7972. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7973. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7974. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7975. GET_REG32_1(RCVDCC_MODE);
  7976. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7977. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7978. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7979. GET_REG32_1(MBFREE_MODE);
  7980. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7981. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7982. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7983. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7984. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7985. GET_REG32_1(RX_CPU_MODE);
  7986. GET_REG32_1(RX_CPU_STATE);
  7987. GET_REG32_1(RX_CPU_PGMCTR);
  7988. GET_REG32_1(RX_CPU_HWBKPT);
  7989. GET_REG32_1(TX_CPU_MODE);
  7990. GET_REG32_1(TX_CPU_STATE);
  7991. GET_REG32_1(TX_CPU_PGMCTR);
  7992. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7993. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7994. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7995. GET_REG32_1(DMAC_MODE);
  7996. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7997. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7998. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7999. #undef __GET_REG32
  8000. #undef GET_REG32_LOOP
  8001. #undef GET_REG32_1
  8002. tg3_full_unlock(tp);
  8003. }
  8004. static int tg3_get_eeprom_len(struct net_device *dev)
  8005. {
  8006. struct tg3 *tp = netdev_priv(dev);
  8007. return tp->nvram_size;
  8008. }
  8009. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8010. {
  8011. struct tg3 *tp = netdev_priv(dev);
  8012. int ret;
  8013. u8 *pd;
  8014. u32 i, offset, len, b_offset, b_count;
  8015. __be32 val;
  8016. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8017. return -EINVAL;
  8018. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8019. return -EAGAIN;
  8020. offset = eeprom->offset;
  8021. len = eeprom->len;
  8022. eeprom->len = 0;
  8023. eeprom->magic = TG3_EEPROM_MAGIC;
  8024. if (offset & 3) {
  8025. /* adjustments to start on required 4 byte boundary */
  8026. b_offset = offset & 3;
  8027. b_count = 4 - b_offset;
  8028. if (b_count > len) {
  8029. /* i.e. offset=1 len=2 */
  8030. b_count = len;
  8031. }
  8032. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  8033. if (ret)
  8034. return ret;
  8035. memcpy(data, ((char *)&val) + b_offset, b_count);
  8036. len -= b_count;
  8037. offset += b_count;
  8038. eeprom->len += b_count;
  8039. }
  8040. /* read bytes upto the last 4 byte boundary */
  8041. pd = &data[eeprom->len];
  8042. for (i = 0; i < (len - (len & 3)); i += 4) {
  8043. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  8044. if (ret) {
  8045. eeprom->len += i;
  8046. return ret;
  8047. }
  8048. memcpy(pd + i, &val, 4);
  8049. }
  8050. eeprom->len += i;
  8051. if (len & 3) {
  8052. /* read last bytes not ending on 4 byte boundary */
  8053. pd = &data[eeprom->len];
  8054. b_count = len & 3;
  8055. b_offset = offset + len - b_count;
  8056. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  8057. if (ret)
  8058. return ret;
  8059. memcpy(pd, &val, b_count);
  8060. eeprom->len += b_count;
  8061. }
  8062. return 0;
  8063. }
  8064. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  8065. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8066. {
  8067. struct tg3 *tp = netdev_priv(dev);
  8068. int ret;
  8069. u32 offset, len, b_offset, odd_len;
  8070. u8 *buf;
  8071. __be32 start, end;
  8072. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8073. return -EAGAIN;
  8074. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  8075. eeprom->magic != TG3_EEPROM_MAGIC)
  8076. return -EINVAL;
  8077. offset = eeprom->offset;
  8078. len = eeprom->len;
  8079. if ((b_offset = (offset & 3))) {
  8080. /* adjustments to start on required 4 byte boundary */
  8081. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  8082. if (ret)
  8083. return ret;
  8084. len += b_offset;
  8085. offset &= ~3;
  8086. if (len < 4)
  8087. len = 4;
  8088. }
  8089. odd_len = 0;
  8090. if (len & 3) {
  8091. /* adjustments to end on required 4 byte boundary */
  8092. odd_len = 1;
  8093. len = (len + 3) & ~3;
  8094. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8095. if (ret)
  8096. return ret;
  8097. }
  8098. buf = data;
  8099. if (b_offset || odd_len) {
  8100. buf = kmalloc(len, GFP_KERNEL);
  8101. if (!buf)
  8102. return -ENOMEM;
  8103. if (b_offset)
  8104. memcpy(buf, &start, 4);
  8105. if (odd_len)
  8106. memcpy(buf+len-4, &end, 4);
  8107. memcpy(buf + b_offset, data, eeprom->len);
  8108. }
  8109. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8110. if (buf != data)
  8111. kfree(buf);
  8112. return ret;
  8113. }
  8114. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8115. {
  8116. struct tg3 *tp = netdev_priv(dev);
  8117. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8118. struct phy_device *phydev;
  8119. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8120. return -EAGAIN;
  8121. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8122. return phy_ethtool_gset(phydev, cmd);
  8123. }
  8124. cmd->supported = (SUPPORTED_Autoneg);
  8125. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8126. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8127. SUPPORTED_1000baseT_Full);
  8128. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8129. cmd->supported |= (SUPPORTED_100baseT_Half |
  8130. SUPPORTED_100baseT_Full |
  8131. SUPPORTED_10baseT_Half |
  8132. SUPPORTED_10baseT_Full |
  8133. SUPPORTED_TP);
  8134. cmd->port = PORT_TP;
  8135. } else {
  8136. cmd->supported |= SUPPORTED_FIBRE;
  8137. cmd->port = PORT_FIBRE;
  8138. }
  8139. cmd->advertising = tp->link_config.advertising;
  8140. if (netif_running(dev)) {
  8141. cmd->speed = tp->link_config.active_speed;
  8142. cmd->duplex = tp->link_config.active_duplex;
  8143. } else {
  8144. cmd->speed = SPEED_INVALID;
  8145. cmd->duplex = DUPLEX_INVALID;
  8146. }
  8147. cmd->phy_address = tp->phy_addr;
  8148. cmd->transceiver = XCVR_INTERNAL;
  8149. cmd->autoneg = tp->link_config.autoneg;
  8150. cmd->maxtxpkt = 0;
  8151. cmd->maxrxpkt = 0;
  8152. return 0;
  8153. }
  8154. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8155. {
  8156. struct tg3 *tp = netdev_priv(dev);
  8157. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8158. struct phy_device *phydev;
  8159. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8160. return -EAGAIN;
  8161. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8162. return phy_ethtool_sset(phydev, cmd);
  8163. }
  8164. if (cmd->autoneg != AUTONEG_ENABLE &&
  8165. cmd->autoneg != AUTONEG_DISABLE)
  8166. return -EINVAL;
  8167. if (cmd->autoneg == AUTONEG_DISABLE &&
  8168. cmd->duplex != DUPLEX_FULL &&
  8169. cmd->duplex != DUPLEX_HALF)
  8170. return -EINVAL;
  8171. if (cmd->autoneg == AUTONEG_ENABLE) {
  8172. u32 mask = ADVERTISED_Autoneg |
  8173. ADVERTISED_Pause |
  8174. ADVERTISED_Asym_Pause;
  8175. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8176. mask |= ADVERTISED_1000baseT_Half |
  8177. ADVERTISED_1000baseT_Full;
  8178. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  8179. mask |= ADVERTISED_100baseT_Half |
  8180. ADVERTISED_100baseT_Full |
  8181. ADVERTISED_10baseT_Half |
  8182. ADVERTISED_10baseT_Full |
  8183. ADVERTISED_TP;
  8184. else
  8185. mask |= ADVERTISED_FIBRE;
  8186. if (cmd->advertising & ~mask)
  8187. return -EINVAL;
  8188. mask &= (ADVERTISED_1000baseT_Half |
  8189. ADVERTISED_1000baseT_Full |
  8190. ADVERTISED_100baseT_Half |
  8191. ADVERTISED_100baseT_Full |
  8192. ADVERTISED_10baseT_Half |
  8193. ADVERTISED_10baseT_Full);
  8194. cmd->advertising &= mask;
  8195. } else {
  8196. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  8197. if (cmd->speed != SPEED_1000)
  8198. return -EINVAL;
  8199. if (cmd->duplex != DUPLEX_FULL)
  8200. return -EINVAL;
  8201. } else {
  8202. if (cmd->speed != SPEED_100 &&
  8203. cmd->speed != SPEED_10)
  8204. return -EINVAL;
  8205. }
  8206. }
  8207. tg3_full_lock(tp, 0);
  8208. tp->link_config.autoneg = cmd->autoneg;
  8209. if (cmd->autoneg == AUTONEG_ENABLE) {
  8210. tp->link_config.advertising = (cmd->advertising |
  8211. ADVERTISED_Autoneg);
  8212. tp->link_config.speed = SPEED_INVALID;
  8213. tp->link_config.duplex = DUPLEX_INVALID;
  8214. } else {
  8215. tp->link_config.advertising = 0;
  8216. tp->link_config.speed = cmd->speed;
  8217. tp->link_config.duplex = cmd->duplex;
  8218. }
  8219. tp->link_config.orig_speed = tp->link_config.speed;
  8220. tp->link_config.orig_duplex = tp->link_config.duplex;
  8221. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  8222. if (netif_running(dev))
  8223. tg3_setup_phy(tp, 1);
  8224. tg3_full_unlock(tp);
  8225. return 0;
  8226. }
  8227. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8228. {
  8229. struct tg3 *tp = netdev_priv(dev);
  8230. strcpy(info->driver, DRV_MODULE_NAME);
  8231. strcpy(info->version, DRV_MODULE_VERSION);
  8232. strcpy(info->fw_version, tp->fw_ver);
  8233. strcpy(info->bus_info, pci_name(tp->pdev));
  8234. }
  8235. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8236. {
  8237. struct tg3 *tp = netdev_priv(dev);
  8238. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  8239. device_can_wakeup(&tp->pdev->dev))
  8240. wol->supported = WAKE_MAGIC;
  8241. else
  8242. wol->supported = 0;
  8243. wol->wolopts = 0;
  8244. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  8245. device_can_wakeup(&tp->pdev->dev))
  8246. wol->wolopts = WAKE_MAGIC;
  8247. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8248. }
  8249. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8250. {
  8251. struct tg3 *tp = netdev_priv(dev);
  8252. struct device *dp = &tp->pdev->dev;
  8253. if (wol->wolopts & ~WAKE_MAGIC)
  8254. return -EINVAL;
  8255. if ((wol->wolopts & WAKE_MAGIC) &&
  8256. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  8257. return -EINVAL;
  8258. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  8259. spin_lock_bh(&tp->lock);
  8260. if (device_may_wakeup(dp))
  8261. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  8262. else
  8263. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  8264. spin_unlock_bh(&tp->lock);
  8265. return 0;
  8266. }
  8267. static u32 tg3_get_msglevel(struct net_device *dev)
  8268. {
  8269. struct tg3 *tp = netdev_priv(dev);
  8270. return tp->msg_enable;
  8271. }
  8272. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8273. {
  8274. struct tg3 *tp = netdev_priv(dev);
  8275. tp->msg_enable = value;
  8276. }
  8277. static int tg3_set_tso(struct net_device *dev, u32 value)
  8278. {
  8279. struct tg3 *tp = netdev_priv(dev);
  8280. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  8281. if (value)
  8282. return -EINVAL;
  8283. return 0;
  8284. }
  8285. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  8286. ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  8287. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3))) {
  8288. if (value) {
  8289. dev->features |= NETIF_F_TSO6;
  8290. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  8291. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8292. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  8293. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  8294. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  8295. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  8296. dev->features |= NETIF_F_TSO_ECN;
  8297. } else
  8298. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  8299. }
  8300. return ethtool_op_set_tso(dev, value);
  8301. }
  8302. static int tg3_nway_reset(struct net_device *dev)
  8303. {
  8304. struct tg3 *tp = netdev_priv(dev);
  8305. int r;
  8306. if (!netif_running(dev))
  8307. return -EAGAIN;
  8308. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  8309. return -EINVAL;
  8310. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8311. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8312. return -EAGAIN;
  8313. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8314. } else {
  8315. u32 bmcr;
  8316. spin_lock_bh(&tp->lock);
  8317. r = -EINVAL;
  8318. tg3_readphy(tp, MII_BMCR, &bmcr);
  8319. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8320. ((bmcr & BMCR_ANENABLE) ||
  8321. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  8322. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8323. BMCR_ANENABLE);
  8324. r = 0;
  8325. }
  8326. spin_unlock_bh(&tp->lock);
  8327. }
  8328. return r;
  8329. }
  8330. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8331. {
  8332. struct tg3 *tp = netdev_priv(dev);
  8333. ering->rx_max_pending = tp->rx_std_ring_mask;
  8334. ering->rx_mini_max_pending = 0;
  8335. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8336. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  8337. else
  8338. ering->rx_jumbo_max_pending = 0;
  8339. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8340. ering->rx_pending = tp->rx_pending;
  8341. ering->rx_mini_pending = 0;
  8342. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8343. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8344. else
  8345. ering->rx_jumbo_pending = 0;
  8346. ering->tx_pending = tp->napi[0].tx_pending;
  8347. }
  8348. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8349. {
  8350. struct tg3 *tp = netdev_priv(dev);
  8351. int i, irq_sync = 0, err = 0;
  8352. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  8353. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  8354. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8355. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8356. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  8357. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8358. return -EINVAL;
  8359. if (netif_running(dev)) {
  8360. tg3_phy_stop(tp);
  8361. tg3_netif_stop(tp);
  8362. irq_sync = 1;
  8363. }
  8364. tg3_full_lock(tp, irq_sync);
  8365. tp->rx_pending = ering->rx_pending;
  8366. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  8367. tp->rx_pending > 63)
  8368. tp->rx_pending = 63;
  8369. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8370. for (i = 0; i < tp->irq_max; i++)
  8371. tp->napi[i].tx_pending = ering->tx_pending;
  8372. if (netif_running(dev)) {
  8373. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8374. err = tg3_restart_hw(tp, 1);
  8375. if (!err)
  8376. tg3_netif_start(tp);
  8377. }
  8378. tg3_full_unlock(tp);
  8379. if (irq_sync && !err)
  8380. tg3_phy_start(tp);
  8381. return err;
  8382. }
  8383. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8384. {
  8385. struct tg3 *tp = netdev_priv(dev);
  8386. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  8387. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8388. epause->rx_pause = 1;
  8389. else
  8390. epause->rx_pause = 0;
  8391. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8392. epause->tx_pause = 1;
  8393. else
  8394. epause->tx_pause = 0;
  8395. }
  8396. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8397. {
  8398. struct tg3 *tp = netdev_priv(dev);
  8399. int err = 0;
  8400. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8401. u32 newadv;
  8402. struct phy_device *phydev;
  8403. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8404. if (!(phydev->supported & SUPPORTED_Pause) ||
  8405. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8406. (epause->rx_pause != epause->tx_pause)))
  8407. return -EINVAL;
  8408. tp->link_config.flowctrl = 0;
  8409. if (epause->rx_pause) {
  8410. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8411. if (epause->tx_pause) {
  8412. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8413. newadv = ADVERTISED_Pause;
  8414. } else
  8415. newadv = ADVERTISED_Pause |
  8416. ADVERTISED_Asym_Pause;
  8417. } else if (epause->tx_pause) {
  8418. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8419. newadv = ADVERTISED_Asym_Pause;
  8420. } else
  8421. newadv = 0;
  8422. if (epause->autoneg)
  8423. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8424. else
  8425. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8426. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  8427. u32 oldadv = phydev->advertising &
  8428. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8429. if (oldadv != newadv) {
  8430. phydev->advertising &=
  8431. ~(ADVERTISED_Pause |
  8432. ADVERTISED_Asym_Pause);
  8433. phydev->advertising |= newadv;
  8434. if (phydev->autoneg) {
  8435. /*
  8436. * Always renegotiate the link to
  8437. * inform our link partner of our
  8438. * flow control settings, even if the
  8439. * flow control is forced. Let
  8440. * tg3_adjust_link() do the final
  8441. * flow control setup.
  8442. */
  8443. return phy_start_aneg(phydev);
  8444. }
  8445. }
  8446. if (!epause->autoneg)
  8447. tg3_setup_flow_control(tp, 0, 0);
  8448. } else {
  8449. tp->link_config.orig_advertising &=
  8450. ~(ADVERTISED_Pause |
  8451. ADVERTISED_Asym_Pause);
  8452. tp->link_config.orig_advertising |= newadv;
  8453. }
  8454. } else {
  8455. int irq_sync = 0;
  8456. if (netif_running(dev)) {
  8457. tg3_netif_stop(tp);
  8458. irq_sync = 1;
  8459. }
  8460. tg3_full_lock(tp, irq_sync);
  8461. if (epause->autoneg)
  8462. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8463. else
  8464. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8465. if (epause->rx_pause)
  8466. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8467. else
  8468. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8469. if (epause->tx_pause)
  8470. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8471. else
  8472. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8473. if (netif_running(dev)) {
  8474. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8475. err = tg3_restart_hw(tp, 1);
  8476. if (!err)
  8477. tg3_netif_start(tp);
  8478. }
  8479. tg3_full_unlock(tp);
  8480. }
  8481. return err;
  8482. }
  8483. static u32 tg3_get_rx_csum(struct net_device *dev)
  8484. {
  8485. struct tg3 *tp = netdev_priv(dev);
  8486. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  8487. }
  8488. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  8489. {
  8490. struct tg3 *tp = netdev_priv(dev);
  8491. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8492. if (data != 0)
  8493. return -EINVAL;
  8494. return 0;
  8495. }
  8496. spin_lock_bh(&tp->lock);
  8497. if (data)
  8498. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  8499. else
  8500. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  8501. spin_unlock_bh(&tp->lock);
  8502. return 0;
  8503. }
  8504. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  8505. {
  8506. struct tg3 *tp = netdev_priv(dev);
  8507. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8508. if (data != 0)
  8509. return -EINVAL;
  8510. return 0;
  8511. }
  8512. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8513. ethtool_op_set_tx_ipv6_csum(dev, data);
  8514. else
  8515. ethtool_op_set_tx_csum(dev, data);
  8516. return 0;
  8517. }
  8518. static int tg3_get_sset_count(struct net_device *dev, int sset)
  8519. {
  8520. switch (sset) {
  8521. case ETH_SS_TEST:
  8522. return TG3_NUM_TEST;
  8523. case ETH_SS_STATS:
  8524. return TG3_NUM_STATS;
  8525. default:
  8526. return -EOPNOTSUPP;
  8527. }
  8528. }
  8529. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  8530. {
  8531. switch (stringset) {
  8532. case ETH_SS_STATS:
  8533. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8534. break;
  8535. case ETH_SS_TEST:
  8536. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8537. break;
  8538. default:
  8539. WARN_ON(1); /* we need a WARN() */
  8540. break;
  8541. }
  8542. }
  8543. static int tg3_phys_id(struct net_device *dev, u32 data)
  8544. {
  8545. struct tg3 *tp = netdev_priv(dev);
  8546. int i;
  8547. if (!netif_running(tp->dev))
  8548. return -EAGAIN;
  8549. if (data == 0)
  8550. data = UINT_MAX / 2;
  8551. for (i = 0; i < (data * 2); i++) {
  8552. if ((i % 2) == 0)
  8553. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8554. LED_CTRL_1000MBPS_ON |
  8555. LED_CTRL_100MBPS_ON |
  8556. LED_CTRL_10MBPS_ON |
  8557. LED_CTRL_TRAFFIC_OVERRIDE |
  8558. LED_CTRL_TRAFFIC_BLINK |
  8559. LED_CTRL_TRAFFIC_LED);
  8560. else
  8561. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8562. LED_CTRL_TRAFFIC_OVERRIDE);
  8563. if (msleep_interruptible(500))
  8564. break;
  8565. }
  8566. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8567. return 0;
  8568. }
  8569. static void tg3_get_ethtool_stats(struct net_device *dev,
  8570. struct ethtool_stats *estats, u64 *tmp_stats)
  8571. {
  8572. struct tg3 *tp = netdev_priv(dev);
  8573. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8574. }
  8575. #define NVRAM_TEST_SIZE 0x100
  8576. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8577. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8578. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8579. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8580. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8581. static int tg3_test_nvram(struct tg3 *tp)
  8582. {
  8583. u32 csum, magic;
  8584. __be32 *buf;
  8585. int i, j, k, err = 0, size;
  8586. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8587. return 0;
  8588. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8589. return -EIO;
  8590. if (magic == TG3_EEPROM_MAGIC)
  8591. size = NVRAM_TEST_SIZE;
  8592. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8593. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8594. TG3_EEPROM_SB_FORMAT_1) {
  8595. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8596. case TG3_EEPROM_SB_REVISION_0:
  8597. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8598. break;
  8599. case TG3_EEPROM_SB_REVISION_2:
  8600. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8601. break;
  8602. case TG3_EEPROM_SB_REVISION_3:
  8603. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8604. break;
  8605. default:
  8606. return 0;
  8607. }
  8608. } else
  8609. return 0;
  8610. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8611. size = NVRAM_SELFBOOT_HW_SIZE;
  8612. else
  8613. return -EIO;
  8614. buf = kmalloc(size, GFP_KERNEL);
  8615. if (buf == NULL)
  8616. return -ENOMEM;
  8617. err = -EIO;
  8618. for (i = 0, j = 0; i < size; i += 4, j++) {
  8619. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8620. if (err)
  8621. break;
  8622. }
  8623. if (i < size)
  8624. goto out;
  8625. /* Selfboot format */
  8626. magic = be32_to_cpu(buf[0]);
  8627. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8628. TG3_EEPROM_MAGIC_FW) {
  8629. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8630. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8631. TG3_EEPROM_SB_REVISION_2) {
  8632. /* For rev 2, the csum doesn't include the MBA. */
  8633. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8634. csum8 += buf8[i];
  8635. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8636. csum8 += buf8[i];
  8637. } else {
  8638. for (i = 0; i < size; i++)
  8639. csum8 += buf8[i];
  8640. }
  8641. if (csum8 == 0) {
  8642. err = 0;
  8643. goto out;
  8644. }
  8645. err = -EIO;
  8646. goto out;
  8647. }
  8648. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8649. TG3_EEPROM_MAGIC_HW) {
  8650. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8651. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8652. u8 *buf8 = (u8 *) buf;
  8653. /* Separate the parity bits and the data bytes. */
  8654. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8655. if ((i == 0) || (i == 8)) {
  8656. int l;
  8657. u8 msk;
  8658. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8659. parity[k++] = buf8[i] & msk;
  8660. i++;
  8661. } else if (i == 16) {
  8662. int l;
  8663. u8 msk;
  8664. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8665. parity[k++] = buf8[i] & msk;
  8666. i++;
  8667. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8668. parity[k++] = buf8[i] & msk;
  8669. i++;
  8670. }
  8671. data[j++] = buf8[i];
  8672. }
  8673. err = -EIO;
  8674. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8675. u8 hw8 = hweight8(data[i]);
  8676. if ((hw8 & 0x1) && parity[i])
  8677. goto out;
  8678. else if (!(hw8 & 0x1) && !parity[i])
  8679. goto out;
  8680. }
  8681. err = 0;
  8682. goto out;
  8683. }
  8684. /* Bootstrap checksum at offset 0x10 */
  8685. csum = calc_crc((unsigned char *) buf, 0x10);
  8686. if (csum != be32_to_cpu(buf[0x10/4]))
  8687. goto out;
  8688. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8689. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8690. if (csum != be32_to_cpu(buf[0xfc/4]))
  8691. goto out;
  8692. err = 0;
  8693. out:
  8694. kfree(buf);
  8695. return err;
  8696. }
  8697. #define TG3_SERDES_TIMEOUT_SEC 2
  8698. #define TG3_COPPER_TIMEOUT_SEC 6
  8699. static int tg3_test_link(struct tg3 *tp)
  8700. {
  8701. int i, max;
  8702. if (!netif_running(tp->dev))
  8703. return -ENODEV;
  8704. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  8705. max = TG3_SERDES_TIMEOUT_SEC;
  8706. else
  8707. max = TG3_COPPER_TIMEOUT_SEC;
  8708. for (i = 0; i < max; i++) {
  8709. if (netif_carrier_ok(tp->dev))
  8710. return 0;
  8711. if (msleep_interruptible(1000))
  8712. break;
  8713. }
  8714. return -EIO;
  8715. }
  8716. /* Only test the commonly used registers */
  8717. static int tg3_test_registers(struct tg3 *tp)
  8718. {
  8719. int i, is_5705, is_5750;
  8720. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8721. static struct {
  8722. u16 offset;
  8723. u16 flags;
  8724. #define TG3_FL_5705 0x1
  8725. #define TG3_FL_NOT_5705 0x2
  8726. #define TG3_FL_NOT_5788 0x4
  8727. #define TG3_FL_NOT_5750 0x8
  8728. u32 read_mask;
  8729. u32 write_mask;
  8730. } reg_tbl[] = {
  8731. /* MAC Control Registers */
  8732. { MAC_MODE, TG3_FL_NOT_5705,
  8733. 0x00000000, 0x00ef6f8c },
  8734. { MAC_MODE, TG3_FL_5705,
  8735. 0x00000000, 0x01ef6b8c },
  8736. { MAC_STATUS, TG3_FL_NOT_5705,
  8737. 0x03800107, 0x00000000 },
  8738. { MAC_STATUS, TG3_FL_5705,
  8739. 0x03800100, 0x00000000 },
  8740. { MAC_ADDR_0_HIGH, 0x0000,
  8741. 0x00000000, 0x0000ffff },
  8742. { MAC_ADDR_0_LOW, 0x0000,
  8743. 0x00000000, 0xffffffff },
  8744. { MAC_RX_MTU_SIZE, 0x0000,
  8745. 0x00000000, 0x0000ffff },
  8746. { MAC_TX_MODE, 0x0000,
  8747. 0x00000000, 0x00000070 },
  8748. { MAC_TX_LENGTHS, 0x0000,
  8749. 0x00000000, 0x00003fff },
  8750. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8751. 0x00000000, 0x000007fc },
  8752. { MAC_RX_MODE, TG3_FL_5705,
  8753. 0x00000000, 0x000007dc },
  8754. { MAC_HASH_REG_0, 0x0000,
  8755. 0x00000000, 0xffffffff },
  8756. { MAC_HASH_REG_1, 0x0000,
  8757. 0x00000000, 0xffffffff },
  8758. { MAC_HASH_REG_2, 0x0000,
  8759. 0x00000000, 0xffffffff },
  8760. { MAC_HASH_REG_3, 0x0000,
  8761. 0x00000000, 0xffffffff },
  8762. /* Receive Data and Receive BD Initiator Control Registers. */
  8763. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8764. 0x00000000, 0xffffffff },
  8765. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8766. 0x00000000, 0xffffffff },
  8767. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8768. 0x00000000, 0x00000003 },
  8769. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8770. 0x00000000, 0xffffffff },
  8771. { RCVDBDI_STD_BD+0, 0x0000,
  8772. 0x00000000, 0xffffffff },
  8773. { RCVDBDI_STD_BD+4, 0x0000,
  8774. 0x00000000, 0xffffffff },
  8775. { RCVDBDI_STD_BD+8, 0x0000,
  8776. 0x00000000, 0xffff0002 },
  8777. { RCVDBDI_STD_BD+0xc, 0x0000,
  8778. 0x00000000, 0xffffffff },
  8779. /* Receive BD Initiator Control Registers. */
  8780. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8781. 0x00000000, 0xffffffff },
  8782. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8783. 0x00000000, 0x000003ff },
  8784. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8785. 0x00000000, 0xffffffff },
  8786. /* Host Coalescing Control Registers. */
  8787. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8788. 0x00000000, 0x00000004 },
  8789. { HOSTCC_MODE, TG3_FL_5705,
  8790. 0x00000000, 0x000000f6 },
  8791. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8792. 0x00000000, 0xffffffff },
  8793. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8794. 0x00000000, 0x000003ff },
  8795. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8796. 0x00000000, 0xffffffff },
  8797. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8798. 0x00000000, 0x000003ff },
  8799. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8800. 0x00000000, 0xffffffff },
  8801. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8802. 0x00000000, 0x000000ff },
  8803. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8804. 0x00000000, 0xffffffff },
  8805. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8806. 0x00000000, 0x000000ff },
  8807. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8808. 0x00000000, 0xffffffff },
  8809. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8810. 0x00000000, 0xffffffff },
  8811. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8812. 0x00000000, 0xffffffff },
  8813. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8814. 0x00000000, 0x000000ff },
  8815. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8816. 0x00000000, 0xffffffff },
  8817. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8818. 0x00000000, 0x000000ff },
  8819. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8820. 0x00000000, 0xffffffff },
  8821. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8822. 0x00000000, 0xffffffff },
  8823. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8824. 0x00000000, 0xffffffff },
  8825. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8826. 0x00000000, 0xffffffff },
  8827. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8828. 0x00000000, 0xffffffff },
  8829. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8830. 0xffffffff, 0x00000000 },
  8831. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8832. 0xffffffff, 0x00000000 },
  8833. /* Buffer Manager Control Registers. */
  8834. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8835. 0x00000000, 0x007fff80 },
  8836. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8837. 0x00000000, 0x007fffff },
  8838. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8839. 0x00000000, 0x0000003f },
  8840. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8841. 0x00000000, 0x000001ff },
  8842. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8843. 0x00000000, 0x000001ff },
  8844. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8845. 0xffffffff, 0x00000000 },
  8846. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8847. 0xffffffff, 0x00000000 },
  8848. /* Mailbox Registers */
  8849. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8850. 0x00000000, 0x000001ff },
  8851. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8852. 0x00000000, 0x000001ff },
  8853. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8854. 0x00000000, 0x000007ff },
  8855. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8856. 0x00000000, 0x000001ff },
  8857. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8858. };
  8859. is_5705 = is_5750 = 0;
  8860. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8861. is_5705 = 1;
  8862. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8863. is_5750 = 1;
  8864. }
  8865. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8866. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8867. continue;
  8868. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8869. continue;
  8870. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8871. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8872. continue;
  8873. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8874. continue;
  8875. offset = (u32) reg_tbl[i].offset;
  8876. read_mask = reg_tbl[i].read_mask;
  8877. write_mask = reg_tbl[i].write_mask;
  8878. /* Save the original register content */
  8879. save_val = tr32(offset);
  8880. /* Determine the read-only value. */
  8881. read_val = save_val & read_mask;
  8882. /* Write zero to the register, then make sure the read-only bits
  8883. * are not changed and the read/write bits are all zeros.
  8884. */
  8885. tw32(offset, 0);
  8886. val = tr32(offset);
  8887. /* Test the read-only and read/write bits. */
  8888. if (((val & read_mask) != read_val) || (val & write_mask))
  8889. goto out;
  8890. /* Write ones to all the bits defined by RdMask and WrMask, then
  8891. * make sure the read-only bits are not changed and the
  8892. * read/write bits are all ones.
  8893. */
  8894. tw32(offset, read_mask | write_mask);
  8895. val = tr32(offset);
  8896. /* Test the read-only bits. */
  8897. if ((val & read_mask) != read_val)
  8898. goto out;
  8899. /* Test the read/write bits. */
  8900. if ((val & write_mask) != write_mask)
  8901. goto out;
  8902. tw32(offset, save_val);
  8903. }
  8904. return 0;
  8905. out:
  8906. if (netif_msg_hw(tp))
  8907. netdev_err(tp->dev,
  8908. "Register test failed at offset %x\n", offset);
  8909. tw32(offset, save_val);
  8910. return -EIO;
  8911. }
  8912. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8913. {
  8914. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8915. int i;
  8916. u32 j;
  8917. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8918. for (j = 0; j < len; j += 4) {
  8919. u32 val;
  8920. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8921. tg3_read_mem(tp, offset + j, &val);
  8922. if (val != test_pattern[i])
  8923. return -EIO;
  8924. }
  8925. }
  8926. return 0;
  8927. }
  8928. static int tg3_test_memory(struct tg3 *tp)
  8929. {
  8930. static struct mem_entry {
  8931. u32 offset;
  8932. u32 len;
  8933. } mem_tbl_570x[] = {
  8934. { 0x00000000, 0x00b50},
  8935. { 0x00002000, 0x1c000},
  8936. { 0xffffffff, 0x00000}
  8937. }, mem_tbl_5705[] = {
  8938. { 0x00000100, 0x0000c},
  8939. { 0x00000200, 0x00008},
  8940. { 0x00004000, 0x00800},
  8941. { 0x00006000, 0x01000},
  8942. { 0x00008000, 0x02000},
  8943. { 0x00010000, 0x0e000},
  8944. { 0xffffffff, 0x00000}
  8945. }, mem_tbl_5755[] = {
  8946. { 0x00000200, 0x00008},
  8947. { 0x00004000, 0x00800},
  8948. { 0x00006000, 0x00800},
  8949. { 0x00008000, 0x02000},
  8950. { 0x00010000, 0x0c000},
  8951. { 0xffffffff, 0x00000}
  8952. }, mem_tbl_5906[] = {
  8953. { 0x00000200, 0x00008},
  8954. { 0x00004000, 0x00400},
  8955. { 0x00006000, 0x00400},
  8956. { 0x00008000, 0x01000},
  8957. { 0x00010000, 0x01000},
  8958. { 0xffffffff, 0x00000}
  8959. }, mem_tbl_5717[] = {
  8960. { 0x00000200, 0x00008},
  8961. { 0x00010000, 0x0a000},
  8962. { 0x00020000, 0x13c00},
  8963. { 0xffffffff, 0x00000}
  8964. }, mem_tbl_57765[] = {
  8965. { 0x00000200, 0x00008},
  8966. { 0x00004000, 0x00800},
  8967. { 0x00006000, 0x09800},
  8968. { 0x00010000, 0x0a000},
  8969. { 0xffffffff, 0x00000}
  8970. };
  8971. struct mem_entry *mem_tbl;
  8972. int err = 0;
  8973. int i;
  8974. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  8975. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  8976. mem_tbl = mem_tbl_5717;
  8977. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  8978. mem_tbl = mem_tbl_57765;
  8979. else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8980. mem_tbl = mem_tbl_5755;
  8981. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8982. mem_tbl = mem_tbl_5906;
  8983. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8984. mem_tbl = mem_tbl_5705;
  8985. else
  8986. mem_tbl = mem_tbl_570x;
  8987. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8988. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  8989. if (err)
  8990. break;
  8991. }
  8992. return err;
  8993. }
  8994. #define TG3_MAC_LOOPBACK 0
  8995. #define TG3_PHY_LOOPBACK 1
  8996. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8997. {
  8998. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8999. u32 desc_idx, coal_now;
  9000. struct sk_buff *skb, *rx_skb;
  9001. u8 *tx_data;
  9002. dma_addr_t map;
  9003. int num_pkts, tx_len, rx_len, i, err;
  9004. struct tg3_rx_buffer_desc *desc;
  9005. struct tg3_napi *tnapi, *rnapi;
  9006. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  9007. tnapi = &tp->napi[0];
  9008. rnapi = &tp->napi[0];
  9009. if (tp->irq_cnt > 1) {
  9010. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  9011. rnapi = &tp->napi[1];
  9012. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  9013. tnapi = &tp->napi[1];
  9014. }
  9015. coal_now = tnapi->coal_now | rnapi->coal_now;
  9016. if (loopback_mode == TG3_MAC_LOOPBACK) {
  9017. /* HW errata - mac loopback fails in some cases on 5780.
  9018. * Normal traffic and PHY loopback are not affected by
  9019. * errata.
  9020. */
  9021. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  9022. return 0;
  9023. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  9024. MAC_MODE_PORT_INT_LPBACK;
  9025. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9026. mac_mode |= MAC_MODE_LINK_POLARITY;
  9027. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  9028. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9029. else
  9030. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9031. tw32(MAC_MODE, mac_mode);
  9032. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  9033. u32 val;
  9034. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9035. tg3_phy_fet_toggle_apd(tp, false);
  9036. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  9037. } else
  9038. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  9039. tg3_phy_toggle_automdix(tp, 0);
  9040. tg3_writephy(tp, MII_BMCR, val);
  9041. udelay(40);
  9042. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  9043. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9044. tg3_writephy(tp, MII_TG3_FET_PTEST,
  9045. MII_TG3_FET_PTEST_FRC_TX_LINK |
  9046. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  9047. /* The write needs to be flushed for the AC131 */
  9048. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9049. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  9050. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9051. } else
  9052. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9053. /* reset to prevent losing 1st rx packet intermittently */
  9054. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  9055. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  9056. udelay(10);
  9057. tw32_f(MAC_RX_MODE, tp->rx_mode);
  9058. }
  9059. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  9060. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  9061. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  9062. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  9063. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  9064. mac_mode |= MAC_MODE_LINK_POLARITY;
  9065. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  9066. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  9067. }
  9068. tw32(MAC_MODE, mac_mode);
  9069. } else {
  9070. return -EINVAL;
  9071. }
  9072. err = -EIO;
  9073. tx_len = 1514;
  9074. skb = netdev_alloc_skb(tp->dev, tx_len);
  9075. if (!skb)
  9076. return -ENOMEM;
  9077. tx_data = skb_put(skb, tx_len);
  9078. memcpy(tx_data, tp->dev->dev_addr, 6);
  9079. memset(tx_data + 6, 0x0, 8);
  9080. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  9081. for (i = 14; i < tx_len; i++)
  9082. tx_data[i] = (u8) (i & 0xff);
  9083. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  9084. if (pci_dma_mapping_error(tp->pdev, map)) {
  9085. dev_kfree_skb(skb);
  9086. return -EIO;
  9087. }
  9088. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9089. rnapi->coal_now);
  9090. udelay(10);
  9091. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  9092. num_pkts = 0;
  9093. tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
  9094. tnapi->tx_prod++;
  9095. num_pkts++;
  9096. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  9097. tr32_mailbox(tnapi->prodmbox);
  9098. udelay(10);
  9099. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  9100. for (i = 0; i < 35; i++) {
  9101. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9102. coal_now);
  9103. udelay(10);
  9104. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  9105. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  9106. if ((tx_idx == tnapi->tx_prod) &&
  9107. (rx_idx == (rx_start_idx + num_pkts)))
  9108. break;
  9109. }
  9110. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  9111. dev_kfree_skb(skb);
  9112. if (tx_idx != tnapi->tx_prod)
  9113. goto out;
  9114. if (rx_idx != rx_start_idx + num_pkts)
  9115. goto out;
  9116. desc = &rnapi->rx_rcb[rx_start_idx];
  9117. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  9118. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  9119. if (opaque_key != RXD_OPAQUE_RING_STD)
  9120. goto out;
  9121. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  9122. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  9123. goto out;
  9124. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  9125. if (rx_len != tx_len)
  9126. goto out;
  9127. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  9128. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
  9129. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  9130. for (i = 14; i < tx_len; i++) {
  9131. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  9132. goto out;
  9133. }
  9134. err = 0;
  9135. /* tg3_free_rings will unmap and free the rx_skb */
  9136. out:
  9137. return err;
  9138. }
  9139. #define TG3_MAC_LOOPBACK_FAILED 1
  9140. #define TG3_PHY_LOOPBACK_FAILED 2
  9141. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  9142. TG3_PHY_LOOPBACK_FAILED)
  9143. static int tg3_test_loopback(struct tg3 *tp)
  9144. {
  9145. int err = 0;
  9146. u32 cpmuctrl = 0;
  9147. if (!netif_running(tp->dev))
  9148. return TG3_LOOPBACK_FAILED;
  9149. err = tg3_reset_hw(tp, 1);
  9150. if (err)
  9151. return TG3_LOOPBACK_FAILED;
  9152. /* Turn off gphy autopowerdown. */
  9153. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9154. tg3_phy_toggle_apd(tp, false);
  9155. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9156. int i;
  9157. u32 status;
  9158. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  9159. /* Wait for up to 40 microseconds to acquire lock. */
  9160. for (i = 0; i < 4; i++) {
  9161. status = tr32(TG3_CPMU_MUTEX_GNT);
  9162. if (status == CPMU_MUTEX_GNT_DRIVER)
  9163. break;
  9164. udelay(10);
  9165. }
  9166. if (status != CPMU_MUTEX_GNT_DRIVER)
  9167. return TG3_LOOPBACK_FAILED;
  9168. /* Turn off link-based power management. */
  9169. cpmuctrl = tr32(TG3_CPMU_CTRL);
  9170. tw32(TG3_CPMU_CTRL,
  9171. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  9172. CPMU_CTRL_LINK_AWARE_MODE));
  9173. }
  9174. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  9175. err |= TG3_MAC_LOOPBACK_FAILED;
  9176. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9177. tw32(TG3_CPMU_CTRL, cpmuctrl);
  9178. /* Release the mutex */
  9179. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  9180. }
  9181. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9182. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  9183. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  9184. err |= TG3_PHY_LOOPBACK_FAILED;
  9185. }
  9186. /* Re-enable gphy autopowerdown. */
  9187. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9188. tg3_phy_toggle_apd(tp, true);
  9189. return err;
  9190. }
  9191. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9192. u64 *data)
  9193. {
  9194. struct tg3 *tp = netdev_priv(dev);
  9195. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9196. tg3_set_power_state(tp, PCI_D0);
  9197. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9198. if (tg3_test_nvram(tp) != 0) {
  9199. etest->flags |= ETH_TEST_FL_FAILED;
  9200. data[0] = 1;
  9201. }
  9202. if (tg3_test_link(tp) != 0) {
  9203. etest->flags |= ETH_TEST_FL_FAILED;
  9204. data[1] = 1;
  9205. }
  9206. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9207. int err, err2 = 0, irq_sync = 0;
  9208. if (netif_running(dev)) {
  9209. tg3_phy_stop(tp);
  9210. tg3_netif_stop(tp);
  9211. irq_sync = 1;
  9212. }
  9213. tg3_full_lock(tp, irq_sync);
  9214. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9215. err = tg3_nvram_lock(tp);
  9216. tg3_halt_cpu(tp, RX_CPU_BASE);
  9217. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9218. tg3_halt_cpu(tp, TX_CPU_BASE);
  9219. if (!err)
  9220. tg3_nvram_unlock(tp);
  9221. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  9222. tg3_phy_reset(tp);
  9223. if (tg3_test_registers(tp) != 0) {
  9224. etest->flags |= ETH_TEST_FL_FAILED;
  9225. data[2] = 1;
  9226. }
  9227. if (tg3_test_memory(tp) != 0) {
  9228. etest->flags |= ETH_TEST_FL_FAILED;
  9229. data[3] = 1;
  9230. }
  9231. if ((data[4] = tg3_test_loopback(tp)) != 0)
  9232. etest->flags |= ETH_TEST_FL_FAILED;
  9233. tg3_full_unlock(tp);
  9234. if (tg3_test_interrupt(tp) != 0) {
  9235. etest->flags |= ETH_TEST_FL_FAILED;
  9236. data[5] = 1;
  9237. }
  9238. tg3_full_lock(tp, 0);
  9239. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9240. if (netif_running(dev)) {
  9241. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9242. err2 = tg3_restart_hw(tp, 1);
  9243. if (!err2)
  9244. tg3_netif_start(tp);
  9245. }
  9246. tg3_full_unlock(tp);
  9247. if (irq_sync && !err2)
  9248. tg3_phy_start(tp);
  9249. }
  9250. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9251. tg3_set_power_state(tp, PCI_D3hot);
  9252. }
  9253. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9254. {
  9255. struct mii_ioctl_data *data = if_mii(ifr);
  9256. struct tg3 *tp = netdev_priv(dev);
  9257. int err;
  9258. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  9259. struct phy_device *phydev;
  9260. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9261. return -EAGAIN;
  9262. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9263. return phy_mii_ioctl(phydev, ifr, cmd);
  9264. }
  9265. switch (cmd) {
  9266. case SIOCGMIIPHY:
  9267. data->phy_id = tp->phy_addr;
  9268. /* fallthru */
  9269. case SIOCGMIIREG: {
  9270. u32 mii_regval;
  9271. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9272. break; /* We have no PHY */
  9273. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9274. return -EAGAIN;
  9275. spin_lock_bh(&tp->lock);
  9276. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9277. spin_unlock_bh(&tp->lock);
  9278. data->val_out = mii_regval;
  9279. return err;
  9280. }
  9281. case SIOCSMIIREG:
  9282. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9283. break; /* We have no PHY */
  9284. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9285. return -EAGAIN;
  9286. spin_lock_bh(&tp->lock);
  9287. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9288. spin_unlock_bh(&tp->lock);
  9289. return err;
  9290. default:
  9291. /* do nothing */
  9292. break;
  9293. }
  9294. return -EOPNOTSUPP;
  9295. }
  9296. #if TG3_VLAN_TAG_USED
  9297. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  9298. {
  9299. struct tg3 *tp = netdev_priv(dev);
  9300. if (!netif_running(dev)) {
  9301. tp->vlgrp = grp;
  9302. return;
  9303. }
  9304. tg3_netif_stop(tp);
  9305. tg3_full_lock(tp, 0);
  9306. tp->vlgrp = grp;
  9307. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  9308. __tg3_set_rx_mode(dev);
  9309. tg3_netif_start(tp);
  9310. tg3_full_unlock(tp);
  9311. }
  9312. #endif
  9313. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9314. {
  9315. struct tg3 *tp = netdev_priv(dev);
  9316. memcpy(ec, &tp->coal, sizeof(*ec));
  9317. return 0;
  9318. }
  9319. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9320. {
  9321. struct tg3 *tp = netdev_priv(dev);
  9322. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9323. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9324. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  9325. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9326. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9327. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9328. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9329. }
  9330. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9331. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9332. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9333. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9334. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9335. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9336. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9337. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9338. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9339. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9340. return -EINVAL;
  9341. /* No rx interrupts will be generated if both are zero */
  9342. if ((ec->rx_coalesce_usecs == 0) &&
  9343. (ec->rx_max_coalesced_frames == 0))
  9344. return -EINVAL;
  9345. /* No tx interrupts will be generated if both are zero */
  9346. if ((ec->tx_coalesce_usecs == 0) &&
  9347. (ec->tx_max_coalesced_frames == 0))
  9348. return -EINVAL;
  9349. /* Only copy relevant parameters, ignore all others. */
  9350. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9351. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9352. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9353. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9354. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9355. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9356. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9357. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9358. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9359. if (netif_running(dev)) {
  9360. tg3_full_lock(tp, 0);
  9361. __tg3_set_coalesce(tp, &tp->coal);
  9362. tg3_full_unlock(tp);
  9363. }
  9364. return 0;
  9365. }
  9366. static const struct ethtool_ops tg3_ethtool_ops = {
  9367. .get_settings = tg3_get_settings,
  9368. .set_settings = tg3_set_settings,
  9369. .get_drvinfo = tg3_get_drvinfo,
  9370. .get_regs_len = tg3_get_regs_len,
  9371. .get_regs = tg3_get_regs,
  9372. .get_wol = tg3_get_wol,
  9373. .set_wol = tg3_set_wol,
  9374. .get_msglevel = tg3_get_msglevel,
  9375. .set_msglevel = tg3_set_msglevel,
  9376. .nway_reset = tg3_nway_reset,
  9377. .get_link = ethtool_op_get_link,
  9378. .get_eeprom_len = tg3_get_eeprom_len,
  9379. .get_eeprom = tg3_get_eeprom,
  9380. .set_eeprom = tg3_set_eeprom,
  9381. .get_ringparam = tg3_get_ringparam,
  9382. .set_ringparam = tg3_set_ringparam,
  9383. .get_pauseparam = tg3_get_pauseparam,
  9384. .set_pauseparam = tg3_set_pauseparam,
  9385. .get_rx_csum = tg3_get_rx_csum,
  9386. .set_rx_csum = tg3_set_rx_csum,
  9387. .set_tx_csum = tg3_set_tx_csum,
  9388. .set_sg = ethtool_op_set_sg,
  9389. .set_tso = tg3_set_tso,
  9390. .self_test = tg3_self_test,
  9391. .get_strings = tg3_get_strings,
  9392. .phys_id = tg3_phys_id,
  9393. .get_ethtool_stats = tg3_get_ethtool_stats,
  9394. .get_coalesce = tg3_get_coalesce,
  9395. .set_coalesce = tg3_set_coalesce,
  9396. .get_sset_count = tg3_get_sset_count,
  9397. };
  9398. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9399. {
  9400. u32 cursize, val, magic;
  9401. tp->nvram_size = EEPROM_CHIP_SIZE;
  9402. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9403. return;
  9404. if ((magic != TG3_EEPROM_MAGIC) &&
  9405. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9406. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9407. return;
  9408. /*
  9409. * Size the chip by reading offsets at increasing powers of two.
  9410. * When we encounter our validation signature, we know the addressing
  9411. * has wrapped around, and thus have our chip size.
  9412. */
  9413. cursize = 0x10;
  9414. while (cursize < tp->nvram_size) {
  9415. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9416. return;
  9417. if (val == magic)
  9418. break;
  9419. cursize <<= 1;
  9420. }
  9421. tp->nvram_size = cursize;
  9422. }
  9423. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9424. {
  9425. u32 val;
  9426. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9427. tg3_nvram_read(tp, 0, &val) != 0)
  9428. return;
  9429. /* Selfboot format */
  9430. if (val != TG3_EEPROM_MAGIC) {
  9431. tg3_get_eeprom_size(tp);
  9432. return;
  9433. }
  9434. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9435. if (val != 0) {
  9436. /* This is confusing. We want to operate on the
  9437. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9438. * call will read from NVRAM and byteswap the data
  9439. * according to the byteswapping settings for all
  9440. * other register accesses. This ensures the data we
  9441. * want will always reside in the lower 16-bits.
  9442. * However, the data in NVRAM is in LE format, which
  9443. * means the data from the NVRAM read will always be
  9444. * opposite the endianness of the CPU. The 16-bit
  9445. * byteswap then brings the data to CPU endianness.
  9446. */
  9447. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9448. return;
  9449. }
  9450. }
  9451. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9452. }
  9453. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9454. {
  9455. u32 nvcfg1;
  9456. nvcfg1 = tr32(NVRAM_CFG1);
  9457. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9458. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9459. } else {
  9460. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9461. tw32(NVRAM_CFG1, nvcfg1);
  9462. }
  9463. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  9464. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9465. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9466. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9467. tp->nvram_jedecnum = JEDEC_ATMEL;
  9468. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9469. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9470. break;
  9471. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9472. tp->nvram_jedecnum = JEDEC_ATMEL;
  9473. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9474. break;
  9475. case FLASH_VENDOR_ATMEL_EEPROM:
  9476. tp->nvram_jedecnum = JEDEC_ATMEL;
  9477. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9478. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9479. break;
  9480. case FLASH_VENDOR_ST:
  9481. tp->nvram_jedecnum = JEDEC_ST;
  9482. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9483. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9484. break;
  9485. case FLASH_VENDOR_SAIFUN:
  9486. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9487. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9488. break;
  9489. case FLASH_VENDOR_SST_SMALL:
  9490. case FLASH_VENDOR_SST_LARGE:
  9491. tp->nvram_jedecnum = JEDEC_SST;
  9492. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9493. break;
  9494. }
  9495. } else {
  9496. tp->nvram_jedecnum = JEDEC_ATMEL;
  9497. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9498. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9499. }
  9500. }
  9501. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9502. {
  9503. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9504. case FLASH_5752PAGE_SIZE_256:
  9505. tp->nvram_pagesize = 256;
  9506. break;
  9507. case FLASH_5752PAGE_SIZE_512:
  9508. tp->nvram_pagesize = 512;
  9509. break;
  9510. case FLASH_5752PAGE_SIZE_1K:
  9511. tp->nvram_pagesize = 1024;
  9512. break;
  9513. case FLASH_5752PAGE_SIZE_2K:
  9514. tp->nvram_pagesize = 2048;
  9515. break;
  9516. case FLASH_5752PAGE_SIZE_4K:
  9517. tp->nvram_pagesize = 4096;
  9518. break;
  9519. case FLASH_5752PAGE_SIZE_264:
  9520. tp->nvram_pagesize = 264;
  9521. break;
  9522. case FLASH_5752PAGE_SIZE_528:
  9523. tp->nvram_pagesize = 528;
  9524. break;
  9525. }
  9526. }
  9527. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9528. {
  9529. u32 nvcfg1;
  9530. nvcfg1 = tr32(NVRAM_CFG1);
  9531. /* NVRAM protection for TPM */
  9532. if (nvcfg1 & (1 << 27))
  9533. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9534. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9535. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9536. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9537. tp->nvram_jedecnum = JEDEC_ATMEL;
  9538. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9539. break;
  9540. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9541. tp->nvram_jedecnum = JEDEC_ATMEL;
  9542. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9543. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9544. break;
  9545. case FLASH_5752VENDOR_ST_M45PE10:
  9546. case FLASH_5752VENDOR_ST_M45PE20:
  9547. case FLASH_5752VENDOR_ST_M45PE40:
  9548. tp->nvram_jedecnum = JEDEC_ST;
  9549. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9550. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9551. break;
  9552. }
  9553. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  9554. tg3_nvram_get_pagesize(tp, nvcfg1);
  9555. } else {
  9556. /* For eeprom, set pagesize to maximum eeprom size */
  9557. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9558. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9559. tw32(NVRAM_CFG1, nvcfg1);
  9560. }
  9561. }
  9562. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9563. {
  9564. u32 nvcfg1, protect = 0;
  9565. nvcfg1 = tr32(NVRAM_CFG1);
  9566. /* NVRAM protection for TPM */
  9567. if (nvcfg1 & (1 << 27)) {
  9568. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9569. protect = 1;
  9570. }
  9571. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9572. switch (nvcfg1) {
  9573. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9574. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9575. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9576. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9577. tp->nvram_jedecnum = JEDEC_ATMEL;
  9578. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9579. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9580. tp->nvram_pagesize = 264;
  9581. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9582. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9583. tp->nvram_size = (protect ? 0x3e200 :
  9584. TG3_NVRAM_SIZE_512KB);
  9585. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9586. tp->nvram_size = (protect ? 0x1f200 :
  9587. TG3_NVRAM_SIZE_256KB);
  9588. else
  9589. tp->nvram_size = (protect ? 0x1f200 :
  9590. TG3_NVRAM_SIZE_128KB);
  9591. break;
  9592. case FLASH_5752VENDOR_ST_M45PE10:
  9593. case FLASH_5752VENDOR_ST_M45PE20:
  9594. case FLASH_5752VENDOR_ST_M45PE40:
  9595. tp->nvram_jedecnum = JEDEC_ST;
  9596. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9597. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9598. tp->nvram_pagesize = 256;
  9599. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9600. tp->nvram_size = (protect ?
  9601. TG3_NVRAM_SIZE_64KB :
  9602. TG3_NVRAM_SIZE_128KB);
  9603. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9604. tp->nvram_size = (protect ?
  9605. TG3_NVRAM_SIZE_64KB :
  9606. TG3_NVRAM_SIZE_256KB);
  9607. else
  9608. tp->nvram_size = (protect ?
  9609. TG3_NVRAM_SIZE_128KB :
  9610. TG3_NVRAM_SIZE_512KB);
  9611. break;
  9612. }
  9613. }
  9614. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9615. {
  9616. u32 nvcfg1;
  9617. nvcfg1 = tr32(NVRAM_CFG1);
  9618. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9619. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9620. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9621. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9622. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9623. tp->nvram_jedecnum = JEDEC_ATMEL;
  9624. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9625. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9626. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9627. tw32(NVRAM_CFG1, nvcfg1);
  9628. break;
  9629. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9630. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9631. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9632. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9633. tp->nvram_jedecnum = JEDEC_ATMEL;
  9634. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9635. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9636. tp->nvram_pagesize = 264;
  9637. break;
  9638. case FLASH_5752VENDOR_ST_M45PE10:
  9639. case FLASH_5752VENDOR_ST_M45PE20:
  9640. case FLASH_5752VENDOR_ST_M45PE40:
  9641. tp->nvram_jedecnum = JEDEC_ST;
  9642. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9643. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9644. tp->nvram_pagesize = 256;
  9645. break;
  9646. }
  9647. }
  9648. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9649. {
  9650. u32 nvcfg1, protect = 0;
  9651. nvcfg1 = tr32(NVRAM_CFG1);
  9652. /* NVRAM protection for TPM */
  9653. if (nvcfg1 & (1 << 27)) {
  9654. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9655. protect = 1;
  9656. }
  9657. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9658. switch (nvcfg1) {
  9659. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9660. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9661. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9662. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9663. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9664. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9665. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9666. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9667. tp->nvram_jedecnum = JEDEC_ATMEL;
  9668. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9669. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9670. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9671. tp->nvram_pagesize = 256;
  9672. break;
  9673. case FLASH_5761VENDOR_ST_A_M45PE20:
  9674. case FLASH_5761VENDOR_ST_A_M45PE40:
  9675. case FLASH_5761VENDOR_ST_A_M45PE80:
  9676. case FLASH_5761VENDOR_ST_A_M45PE16:
  9677. case FLASH_5761VENDOR_ST_M_M45PE20:
  9678. case FLASH_5761VENDOR_ST_M_M45PE40:
  9679. case FLASH_5761VENDOR_ST_M_M45PE80:
  9680. case FLASH_5761VENDOR_ST_M_M45PE16:
  9681. tp->nvram_jedecnum = JEDEC_ST;
  9682. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9683. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9684. tp->nvram_pagesize = 256;
  9685. break;
  9686. }
  9687. if (protect) {
  9688. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9689. } else {
  9690. switch (nvcfg1) {
  9691. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9692. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9693. case FLASH_5761VENDOR_ST_A_M45PE16:
  9694. case FLASH_5761VENDOR_ST_M_M45PE16:
  9695. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9696. break;
  9697. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9698. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9699. case FLASH_5761VENDOR_ST_A_M45PE80:
  9700. case FLASH_5761VENDOR_ST_M_M45PE80:
  9701. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9702. break;
  9703. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9704. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9705. case FLASH_5761VENDOR_ST_A_M45PE40:
  9706. case FLASH_5761VENDOR_ST_M_M45PE40:
  9707. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9708. break;
  9709. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9710. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9711. case FLASH_5761VENDOR_ST_A_M45PE20:
  9712. case FLASH_5761VENDOR_ST_M_M45PE20:
  9713. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9714. break;
  9715. }
  9716. }
  9717. }
  9718. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9719. {
  9720. tp->nvram_jedecnum = JEDEC_ATMEL;
  9721. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9722. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9723. }
  9724. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9725. {
  9726. u32 nvcfg1;
  9727. nvcfg1 = tr32(NVRAM_CFG1);
  9728. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9729. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9730. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9731. tp->nvram_jedecnum = JEDEC_ATMEL;
  9732. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9733. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9734. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9735. tw32(NVRAM_CFG1, nvcfg1);
  9736. return;
  9737. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9738. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9739. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9740. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9741. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9742. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9743. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9744. tp->nvram_jedecnum = JEDEC_ATMEL;
  9745. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9746. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9747. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9748. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9749. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9750. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9751. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9752. break;
  9753. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9754. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9755. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9756. break;
  9757. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9758. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9759. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9760. break;
  9761. }
  9762. break;
  9763. case FLASH_5752VENDOR_ST_M45PE10:
  9764. case FLASH_5752VENDOR_ST_M45PE20:
  9765. case FLASH_5752VENDOR_ST_M45PE40:
  9766. tp->nvram_jedecnum = JEDEC_ST;
  9767. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9768. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9769. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9770. case FLASH_5752VENDOR_ST_M45PE10:
  9771. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9772. break;
  9773. case FLASH_5752VENDOR_ST_M45PE20:
  9774. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9775. break;
  9776. case FLASH_5752VENDOR_ST_M45PE40:
  9777. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9778. break;
  9779. }
  9780. break;
  9781. default:
  9782. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9783. return;
  9784. }
  9785. tg3_nvram_get_pagesize(tp, nvcfg1);
  9786. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9787. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9788. }
  9789. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  9790. {
  9791. u32 nvcfg1;
  9792. nvcfg1 = tr32(NVRAM_CFG1);
  9793. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9794. case FLASH_5717VENDOR_ATMEL_EEPROM:
  9795. case FLASH_5717VENDOR_MICRO_EEPROM:
  9796. tp->nvram_jedecnum = JEDEC_ATMEL;
  9797. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9798. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9799. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9800. tw32(NVRAM_CFG1, nvcfg1);
  9801. return;
  9802. case FLASH_5717VENDOR_ATMEL_MDB011D:
  9803. case FLASH_5717VENDOR_ATMEL_ADB011B:
  9804. case FLASH_5717VENDOR_ATMEL_ADB011D:
  9805. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9806. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9807. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9808. case FLASH_5717VENDOR_ATMEL_45USPT:
  9809. tp->nvram_jedecnum = JEDEC_ATMEL;
  9810. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9811. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9812. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9813. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9814. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9815. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9816. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9817. break;
  9818. default:
  9819. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9820. break;
  9821. }
  9822. break;
  9823. case FLASH_5717VENDOR_ST_M_M25PE10:
  9824. case FLASH_5717VENDOR_ST_A_M25PE10:
  9825. case FLASH_5717VENDOR_ST_M_M45PE10:
  9826. case FLASH_5717VENDOR_ST_A_M45PE10:
  9827. case FLASH_5717VENDOR_ST_M_M25PE20:
  9828. case FLASH_5717VENDOR_ST_A_M25PE20:
  9829. case FLASH_5717VENDOR_ST_M_M45PE20:
  9830. case FLASH_5717VENDOR_ST_A_M45PE20:
  9831. case FLASH_5717VENDOR_ST_25USPT:
  9832. case FLASH_5717VENDOR_ST_45USPT:
  9833. tp->nvram_jedecnum = JEDEC_ST;
  9834. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9835. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9836. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9837. case FLASH_5717VENDOR_ST_M_M25PE20:
  9838. case FLASH_5717VENDOR_ST_A_M25PE20:
  9839. case FLASH_5717VENDOR_ST_M_M45PE20:
  9840. case FLASH_5717VENDOR_ST_A_M45PE20:
  9841. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9842. break;
  9843. default:
  9844. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9845. break;
  9846. }
  9847. break;
  9848. default:
  9849. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9850. return;
  9851. }
  9852. tg3_nvram_get_pagesize(tp, nvcfg1);
  9853. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9854. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9855. }
  9856. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9857. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9858. {
  9859. tw32_f(GRC_EEPROM_ADDR,
  9860. (EEPROM_ADDR_FSM_RESET |
  9861. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9862. EEPROM_ADDR_CLKPERD_SHIFT)));
  9863. msleep(1);
  9864. /* Enable seeprom accesses. */
  9865. tw32_f(GRC_LOCAL_CTRL,
  9866. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9867. udelay(100);
  9868. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9869. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9870. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9871. if (tg3_nvram_lock(tp)) {
  9872. netdev_warn(tp->dev,
  9873. "Cannot get nvram lock, %s failed\n",
  9874. __func__);
  9875. return;
  9876. }
  9877. tg3_enable_nvram_access(tp);
  9878. tp->nvram_size = 0;
  9879. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9880. tg3_get_5752_nvram_info(tp);
  9881. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9882. tg3_get_5755_nvram_info(tp);
  9883. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9884. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9885. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9886. tg3_get_5787_nvram_info(tp);
  9887. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9888. tg3_get_5761_nvram_info(tp);
  9889. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9890. tg3_get_5906_nvram_info(tp);
  9891. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  9892. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9893. tg3_get_57780_nvram_info(tp);
  9894. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  9895. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  9896. tg3_get_5717_nvram_info(tp);
  9897. else
  9898. tg3_get_nvram_info(tp);
  9899. if (tp->nvram_size == 0)
  9900. tg3_get_nvram_size(tp);
  9901. tg3_disable_nvram_access(tp);
  9902. tg3_nvram_unlock(tp);
  9903. } else {
  9904. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9905. tg3_get_eeprom_size(tp);
  9906. }
  9907. }
  9908. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9909. u32 offset, u32 len, u8 *buf)
  9910. {
  9911. int i, j, rc = 0;
  9912. u32 val;
  9913. for (i = 0; i < len; i += 4) {
  9914. u32 addr;
  9915. __be32 data;
  9916. addr = offset + i;
  9917. memcpy(&data, buf + i, 4);
  9918. /*
  9919. * The SEEPROM interface expects the data to always be opposite
  9920. * the native endian format. We accomplish this by reversing
  9921. * all the operations that would have been performed on the
  9922. * data from a call to tg3_nvram_read_be32().
  9923. */
  9924. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  9925. val = tr32(GRC_EEPROM_ADDR);
  9926. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9927. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9928. EEPROM_ADDR_READ);
  9929. tw32(GRC_EEPROM_ADDR, val |
  9930. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9931. (addr & EEPROM_ADDR_ADDR_MASK) |
  9932. EEPROM_ADDR_START |
  9933. EEPROM_ADDR_WRITE);
  9934. for (j = 0; j < 1000; j++) {
  9935. val = tr32(GRC_EEPROM_ADDR);
  9936. if (val & EEPROM_ADDR_COMPLETE)
  9937. break;
  9938. msleep(1);
  9939. }
  9940. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9941. rc = -EBUSY;
  9942. break;
  9943. }
  9944. }
  9945. return rc;
  9946. }
  9947. /* offset and length are dword aligned */
  9948. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9949. u8 *buf)
  9950. {
  9951. int ret = 0;
  9952. u32 pagesize = tp->nvram_pagesize;
  9953. u32 pagemask = pagesize - 1;
  9954. u32 nvram_cmd;
  9955. u8 *tmp;
  9956. tmp = kmalloc(pagesize, GFP_KERNEL);
  9957. if (tmp == NULL)
  9958. return -ENOMEM;
  9959. while (len) {
  9960. int j;
  9961. u32 phy_addr, page_off, size;
  9962. phy_addr = offset & ~pagemask;
  9963. for (j = 0; j < pagesize; j += 4) {
  9964. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  9965. (__be32 *) (tmp + j));
  9966. if (ret)
  9967. break;
  9968. }
  9969. if (ret)
  9970. break;
  9971. page_off = offset & pagemask;
  9972. size = pagesize;
  9973. if (len < size)
  9974. size = len;
  9975. len -= size;
  9976. memcpy(tmp + page_off, buf, size);
  9977. offset = offset + (pagesize - page_off);
  9978. tg3_enable_nvram_access(tp);
  9979. /*
  9980. * Before we can erase the flash page, we need
  9981. * to issue a special "write enable" command.
  9982. */
  9983. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9984. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9985. break;
  9986. /* Erase the target page */
  9987. tw32(NVRAM_ADDR, phy_addr);
  9988. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9989. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9990. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9991. break;
  9992. /* Issue another write enable to start the write. */
  9993. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9994. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9995. break;
  9996. for (j = 0; j < pagesize; j += 4) {
  9997. __be32 data;
  9998. data = *((__be32 *) (tmp + j));
  9999. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10000. tw32(NVRAM_ADDR, phy_addr + j);
  10001. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  10002. NVRAM_CMD_WR;
  10003. if (j == 0)
  10004. nvram_cmd |= NVRAM_CMD_FIRST;
  10005. else if (j == (pagesize - 4))
  10006. nvram_cmd |= NVRAM_CMD_LAST;
  10007. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10008. break;
  10009. }
  10010. if (ret)
  10011. break;
  10012. }
  10013. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10014. tg3_nvram_exec_cmd(tp, nvram_cmd);
  10015. kfree(tmp);
  10016. return ret;
  10017. }
  10018. /* offset and length are dword aligned */
  10019. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  10020. u8 *buf)
  10021. {
  10022. int i, ret = 0;
  10023. for (i = 0; i < len; i += 4, offset += 4) {
  10024. u32 page_off, phy_addr, nvram_cmd;
  10025. __be32 data;
  10026. memcpy(&data, buf + i, 4);
  10027. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10028. page_off = offset % tp->nvram_pagesize;
  10029. phy_addr = tg3_nvram_phys_addr(tp, offset);
  10030. tw32(NVRAM_ADDR, phy_addr);
  10031. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  10032. if (page_off == 0 || i == 0)
  10033. nvram_cmd |= NVRAM_CMD_FIRST;
  10034. if (page_off == (tp->nvram_pagesize - 4))
  10035. nvram_cmd |= NVRAM_CMD_LAST;
  10036. if (i == (len - 4))
  10037. nvram_cmd |= NVRAM_CMD_LAST;
  10038. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  10039. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  10040. (tp->nvram_jedecnum == JEDEC_ST) &&
  10041. (nvram_cmd & NVRAM_CMD_FIRST)) {
  10042. if ((ret = tg3_nvram_exec_cmd(tp,
  10043. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  10044. NVRAM_CMD_DONE)))
  10045. break;
  10046. }
  10047. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  10048. /* We always do complete word writes to eeprom. */
  10049. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  10050. }
  10051. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10052. break;
  10053. }
  10054. return ret;
  10055. }
  10056. /* offset and length are dword aligned */
  10057. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  10058. {
  10059. int ret;
  10060. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  10061. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  10062. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  10063. udelay(40);
  10064. }
  10065. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  10066. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  10067. } else {
  10068. u32 grc_mode;
  10069. ret = tg3_nvram_lock(tp);
  10070. if (ret)
  10071. return ret;
  10072. tg3_enable_nvram_access(tp);
  10073. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  10074. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
  10075. tw32(NVRAM_WRITE1, 0x406);
  10076. grc_mode = tr32(GRC_MODE);
  10077. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  10078. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  10079. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  10080. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  10081. buf);
  10082. } else {
  10083. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  10084. buf);
  10085. }
  10086. grc_mode = tr32(GRC_MODE);
  10087. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  10088. tg3_disable_nvram_access(tp);
  10089. tg3_nvram_unlock(tp);
  10090. }
  10091. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  10092. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  10093. udelay(40);
  10094. }
  10095. return ret;
  10096. }
  10097. struct subsys_tbl_ent {
  10098. u16 subsys_vendor, subsys_devid;
  10099. u32 phy_id;
  10100. };
  10101. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  10102. /* Broadcom boards. */
  10103. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10104. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  10105. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10106. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  10107. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10108. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  10109. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10110. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  10111. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10112. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  10113. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10114. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  10115. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10116. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  10117. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10118. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  10119. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10120. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  10121. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10122. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  10123. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10124. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  10125. /* 3com boards. */
  10126. { TG3PCI_SUBVENDOR_ID_3COM,
  10127. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  10128. { TG3PCI_SUBVENDOR_ID_3COM,
  10129. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  10130. { TG3PCI_SUBVENDOR_ID_3COM,
  10131. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  10132. { TG3PCI_SUBVENDOR_ID_3COM,
  10133. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  10134. { TG3PCI_SUBVENDOR_ID_3COM,
  10135. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  10136. /* DELL boards. */
  10137. { TG3PCI_SUBVENDOR_ID_DELL,
  10138. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  10139. { TG3PCI_SUBVENDOR_ID_DELL,
  10140. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  10141. { TG3PCI_SUBVENDOR_ID_DELL,
  10142. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  10143. { TG3PCI_SUBVENDOR_ID_DELL,
  10144. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  10145. /* Compaq boards. */
  10146. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10147. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  10148. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10149. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  10150. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10151. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  10152. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10153. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  10154. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10155. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  10156. /* IBM boards. */
  10157. { TG3PCI_SUBVENDOR_ID_IBM,
  10158. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  10159. };
  10160. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  10161. {
  10162. int i;
  10163. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  10164. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  10165. tp->pdev->subsystem_vendor) &&
  10166. (subsys_id_to_phy_id[i].subsys_devid ==
  10167. tp->pdev->subsystem_device))
  10168. return &subsys_id_to_phy_id[i];
  10169. }
  10170. return NULL;
  10171. }
  10172. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  10173. {
  10174. u32 val;
  10175. u16 pmcsr;
  10176. /* On some early chips the SRAM cannot be accessed in D3hot state,
  10177. * so need make sure we're in D0.
  10178. */
  10179. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  10180. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  10181. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  10182. msleep(1);
  10183. /* Make sure register accesses (indirect or otherwise)
  10184. * will function correctly.
  10185. */
  10186. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10187. tp->misc_host_ctrl);
  10188. /* The memory arbiter has to be enabled in order for SRAM accesses
  10189. * to succeed. Normally on powerup the tg3 chip firmware will make
  10190. * sure it is enabled, but other entities such as system netboot
  10191. * code might disable it.
  10192. */
  10193. val = tr32(MEMARB_MODE);
  10194. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  10195. tp->phy_id = TG3_PHY_ID_INVALID;
  10196. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10197. /* Assume an onboard device and WOL capable by default. */
  10198. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  10199. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10200. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10201. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10202. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10203. }
  10204. val = tr32(VCPU_CFGSHDW);
  10205. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10206. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10207. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10208. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  10209. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10210. goto done;
  10211. }
  10212. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10213. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10214. u32 nic_cfg, led_cfg;
  10215. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10216. int eeprom_phy_serdes = 0;
  10217. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10218. tp->nic_sram_data_cfg = nic_cfg;
  10219. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10220. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10221. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  10222. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  10223. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  10224. (ver > 0) && (ver < 0x100))
  10225. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10226. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10227. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10228. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10229. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10230. eeprom_phy_serdes = 1;
  10231. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10232. if (nic_phy_id != 0) {
  10233. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10234. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10235. eeprom_phy_id = (id1 >> 16) << 10;
  10236. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10237. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10238. } else
  10239. eeprom_phy_id = 0;
  10240. tp->phy_id = eeprom_phy_id;
  10241. if (eeprom_phy_serdes) {
  10242. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10243. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10244. else
  10245. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  10246. }
  10247. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10248. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10249. SHASTA_EXT_LED_MODE_MASK);
  10250. else
  10251. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10252. switch (led_cfg) {
  10253. default:
  10254. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10255. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10256. break;
  10257. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10258. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10259. break;
  10260. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10261. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10262. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10263. * read on some older 5700/5701 bootcode.
  10264. */
  10265. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10266. ASIC_REV_5700 ||
  10267. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10268. ASIC_REV_5701)
  10269. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10270. break;
  10271. case SHASTA_EXT_LED_SHARED:
  10272. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10273. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10274. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10275. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10276. LED_CTRL_MODE_PHY_2);
  10277. break;
  10278. case SHASTA_EXT_LED_MAC:
  10279. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10280. break;
  10281. case SHASTA_EXT_LED_COMBO:
  10282. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10283. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10284. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10285. LED_CTRL_MODE_PHY_2);
  10286. break;
  10287. }
  10288. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10289. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10290. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10291. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10292. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10293. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10294. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10295. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  10296. if ((tp->pdev->subsystem_vendor ==
  10297. PCI_VENDOR_ID_ARIMA) &&
  10298. (tp->pdev->subsystem_device == 0x205a ||
  10299. tp->pdev->subsystem_device == 0x2063))
  10300. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10301. } else {
  10302. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10303. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10304. }
  10305. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10306. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  10307. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10308. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  10309. }
  10310. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10311. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10312. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  10313. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  10314. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10315. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  10316. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  10317. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  10318. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10319. if (cfg2 & (1 << 17))
  10320. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  10321. /* serdes signal pre-emphasis in register 0x590 set by */
  10322. /* bootcode if bit 18 is set */
  10323. if (cfg2 & (1 << 18))
  10324. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  10325. if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10326. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  10327. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10328. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  10329. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10330. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10331. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
  10332. u32 cfg3;
  10333. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10334. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10335. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10336. }
  10337. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  10338. tp->tg3_flags3 |= TG3_FLG3_RGMII_INBAND_DISABLE;
  10339. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10340. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  10341. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10342. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  10343. }
  10344. done:
  10345. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  10346. device_set_wakeup_enable(&tp->pdev->dev,
  10347. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  10348. }
  10349. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10350. {
  10351. int i;
  10352. u32 val;
  10353. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10354. tw32(OTP_CTRL, cmd);
  10355. /* Wait for up to 1 ms for command to execute. */
  10356. for (i = 0; i < 100; i++) {
  10357. val = tr32(OTP_STATUS);
  10358. if (val & OTP_STATUS_CMD_DONE)
  10359. break;
  10360. udelay(10);
  10361. }
  10362. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10363. }
  10364. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10365. * configuration is a 32-bit value that straddles the alignment boundary.
  10366. * We do two 32-bit reads and then shift and merge the results.
  10367. */
  10368. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10369. {
  10370. u32 bhalf_otp, thalf_otp;
  10371. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10372. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10373. return 0;
  10374. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10375. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10376. return 0;
  10377. thalf_otp = tr32(OTP_READ_DATA);
  10378. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10379. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10380. return 0;
  10381. bhalf_otp = tr32(OTP_READ_DATA);
  10382. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10383. }
  10384. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10385. {
  10386. u32 hw_phy_id_1, hw_phy_id_2;
  10387. u32 hw_phy_id, hw_phy_id_masked;
  10388. int err;
  10389. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  10390. return tg3_phy_init(tp);
  10391. /* Reading the PHY ID register can conflict with ASF
  10392. * firmware access to the PHY hardware.
  10393. */
  10394. err = 0;
  10395. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10396. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  10397. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  10398. } else {
  10399. /* Now read the physical PHY_ID from the chip and verify
  10400. * that it is sane. If it doesn't look good, we fall back
  10401. * to either the hard-coded table based PHY_ID and failing
  10402. * that the value found in the eeprom area.
  10403. */
  10404. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  10405. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  10406. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  10407. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  10408. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  10409. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  10410. }
  10411. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  10412. tp->phy_id = hw_phy_id;
  10413. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  10414. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10415. else
  10416. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  10417. } else {
  10418. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  10419. /* Do nothing, phy ID already set up in
  10420. * tg3_get_eeprom_hw_cfg().
  10421. */
  10422. } else {
  10423. struct subsys_tbl_ent *p;
  10424. /* No eeprom signature? Try the hardcoded
  10425. * subsys device table.
  10426. */
  10427. p = tg3_lookup_by_subsys(tp);
  10428. if (!p)
  10429. return -ENODEV;
  10430. tp->phy_id = p->phy_id;
  10431. if (!tp->phy_id ||
  10432. tp->phy_id == TG3_PHY_ID_BCM8002)
  10433. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10434. }
  10435. }
  10436. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  10437. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10438. tp->pci_chip_rev_id != CHIPREV_ID_57765_A0))
  10439. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  10440. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  10441. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  10442. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  10443. u32 bmsr, adv_reg, tg3_ctrl, mask;
  10444. tg3_readphy(tp, MII_BMSR, &bmsr);
  10445. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  10446. (bmsr & BMSR_LSTATUS))
  10447. goto skip_phy_reset;
  10448. err = tg3_phy_reset(tp);
  10449. if (err)
  10450. return err;
  10451. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  10452. ADVERTISE_100HALF | ADVERTISE_100FULL |
  10453. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  10454. tg3_ctrl = 0;
  10455. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  10456. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  10457. MII_TG3_CTRL_ADV_1000_FULL);
  10458. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10459. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  10460. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  10461. MII_TG3_CTRL_ENABLE_AS_MASTER);
  10462. }
  10463. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10464. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10465. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10466. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10467. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10468. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10469. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10470. tg3_writephy(tp, MII_BMCR,
  10471. BMCR_ANENABLE | BMCR_ANRESTART);
  10472. }
  10473. tg3_phy_set_wirespeed(tp);
  10474. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10475. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10476. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10477. }
  10478. skip_phy_reset:
  10479. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  10480. err = tg3_init_5401phy_dsp(tp);
  10481. if (err)
  10482. return err;
  10483. err = tg3_init_5401phy_dsp(tp);
  10484. }
  10485. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  10486. tp->link_config.advertising =
  10487. (ADVERTISED_1000baseT_Half |
  10488. ADVERTISED_1000baseT_Full |
  10489. ADVERTISED_Autoneg |
  10490. ADVERTISED_FIBRE);
  10491. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  10492. tp->link_config.advertising &=
  10493. ~(ADVERTISED_1000baseT_Half |
  10494. ADVERTISED_1000baseT_Full);
  10495. return err;
  10496. }
  10497. static void __devinit tg3_read_vpd(struct tg3 *tp)
  10498. {
  10499. u8 *vpd_data;
  10500. unsigned int block_end, rosize, len;
  10501. int j, i = 0;
  10502. u32 magic;
  10503. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  10504. tg3_nvram_read(tp, 0x0, &magic))
  10505. goto out_no_vpd;
  10506. vpd_data = kmalloc(TG3_NVM_VPD_LEN, GFP_KERNEL);
  10507. if (!vpd_data)
  10508. goto out_no_vpd;
  10509. if (magic == TG3_EEPROM_MAGIC) {
  10510. for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
  10511. u32 tmp;
  10512. /* The data is in little-endian format in NVRAM.
  10513. * Use the big-endian read routines to preserve
  10514. * the byte order as it exists in NVRAM.
  10515. */
  10516. if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &tmp))
  10517. goto out_not_found;
  10518. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  10519. }
  10520. } else {
  10521. ssize_t cnt;
  10522. unsigned int pos = 0;
  10523. for (; pos < TG3_NVM_VPD_LEN && i < 3; i++, pos += cnt) {
  10524. cnt = pci_read_vpd(tp->pdev, pos,
  10525. TG3_NVM_VPD_LEN - pos,
  10526. &vpd_data[pos]);
  10527. if (cnt == -ETIMEDOUT || -EINTR)
  10528. cnt = 0;
  10529. else if (cnt < 0)
  10530. goto out_not_found;
  10531. }
  10532. if (pos != TG3_NVM_VPD_LEN)
  10533. goto out_not_found;
  10534. }
  10535. i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
  10536. PCI_VPD_LRDT_RO_DATA);
  10537. if (i < 0)
  10538. goto out_not_found;
  10539. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  10540. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  10541. i += PCI_VPD_LRDT_TAG_SIZE;
  10542. if (block_end > TG3_NVM_VPD_LEN)
  10543. goto out_not_found;
  10544. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10545. PCI_VPD_RO_KEYWORD_MFR_ID);
  10546. if (j > 0) {
  10547. len = pci_vpd_info_field_size(&vpd_data[j]);
  10548. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10549. if (j + len > block_end || len != 4 ||
  10550. memcmp(&vpd_data[j], "1028", 4))
  10551. goto partno;
  10552. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10553. PCI_VPD_RO_KEYWORD_VENDOR0);
  10554. if (j < 0)
  10555. goto partno;
  10556. len = pci_vpd_info_field_size(&vpd_data[j]);
  10557. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10558. if (j + len > block_end)
  10559. goto partno;
  10560. memcpy(tp->fw_ver, &vpd_data[j], len);
  10561. strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
  10562. }
  10563. partno:
  10564. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10565. PCI_VPD_RO_KEYWORD_PARTNO);
  10566. if (i < 0)
  10567. goto out_not_found;
  10568. len = pci_vpd_info_field_size(&vpd_data[i]);
  10569. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  10570. if (len > TG3_BPN_SIZE ||
  10571. (len + i) > TG3_NVM_VPD_LEN)
  10572. goto out_not_found;
  10573. memcpy(tp->board_part_number, &vpd_data[i], len);
  10574. out_not_found:
  10575. kfree(vpd_data);
  10576. if (tp->board_part_number[0])
  10577. return;
  10578. out_no_vpd:
  10579. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  10580. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
  10581. strcpy(tp->board_part_number, "BCM5717");
  10582. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  10583. strcpy(tp->board_part_number, "BCM5718");
  10584. else
  10585. goto nomatch;
  10586. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  10587. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10588. strcpy(tp->board_part_number, "BCM57780");
  10589. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10590. strcpy(tp->board_part_number, "BCM57760");
  10591. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10592. strcpy(tp->board_part_number, "BCM57790");
  10593. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  10594. strcpy(tp->board_part_number, "BCM57788");
  10595. else
  10596. goto nomatch;
  10597. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  10598. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  10599. strcpy(tp->board_part_number, "BCM57761");
  10600. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  10601. strcpy(tp->board_part_number, "BCM57765");
  10602. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  10603. strcpy(tp->board_part_number, "BCM57781");
  10604. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  10605. strcpy(tp->board_part_number, "BCM57785");
  10606. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  10607. strcpy(tp->board_part_number, "BCM57791");
  10608. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10609. strcpy(tp->board_part_number, "BCM57795");
  10610. else
  10611. goto nomatch;
  10612. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10613. strcpy(tp->board_part_number, "BCM95906");
  10614. } else {
  10615. nomatch:
  10616. strcpy(tp->board_part_number, "none");
  10617. }
  10618. }
  10619. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10620. {
  10621. u32 val;
  10622. if (tg3_nvram_read(tp, offset, &val) ||
  10623. (val & 0xfc000000) != 0x0c000000 ||
  10624. tg3_nvram_read(tp, offset + 4, &val) ||
  10625. val != 0)
  10626. return 0;
  10627. return 1;
  10628. }
  10629. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  10630. {
  10631. u32 val, offset, start, ver_offset;
  10632. int i, dst_off;
  10633. bool newver = false;
  10634. if (tg3_nvram_read(tp, 0xc, &offset) ||
  10635. tg3_nvram_read(tp, 0x4, &start))
  10636. return;
  10637. offset = tg3_nvram_logical_addr(tp, offset);
  10638. if (tg3_nvram_read(tp, offset, &val))
  10639. return;
  10640. if ((val & 0xfc000000) == 0x0c000000) {
  10641. if (tg3_nvram_read(tp, offset + 4, &val))
  10642. return;
  10643. if (val == 0)
  10644. newver = true;
  10645. }
  10646. dst_off = strlen(tp->fw_ver);
  10647. if (newver) {
  10648. if (TG3_VER_SIZE - dst_off < 16 ||
  10649. tg3_nvram_read(tp, offset + 8, &ver_offset))
  10650. return;
  10651. offset = offset + ver_offset - start;
  10652. for (i = 0; i < 16; i += 4) {
  10653. __be32 v;
  10654. if (tg3_nvram_read_be32(tp, offset + i, &v))
  10655. return;
  10656. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  10657. }
  10658. } else {
  10659. u32 major, minor;
  10660. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  10661. return;
  10662. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  10663. TG3_NVM_BCVER_MAJSFT;
  10664. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  10665. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  10666. "v%d.%02d", major, minor);
  10667. }
  10668. }
  10669. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  10670. {
  10671. u32 val, major, minor;
  10672. /* Use native endian representation */
  10673. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  10674. return;
  10675. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  10676. TG3_NVM_HWSB_CFG1_MAJSFT;
  10677. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  10678. TG3_NVM_HWSB_CFG1_MINSFT;
  10679. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  10680. }
  10681. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10682. {
  10683. u32 offset, major, minor, build;
  10684. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  10685. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10686. return;
  10687. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10688. case TG3_EEPROM_SB_REVISION_0:
  10689. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10690. break;
  10691. case TG3_EEPROM_SB_REVISION_2:
  10692. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10693. break;
  10694. case TG3_EEPROM_SB_REVISION_3:
  10695. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10696. break;
  10697. case TG3_EEPROM_SB_REVISION_4:
  10698. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  10699. break;
  10700. case TG3_EEPROM_SB_REVISION_5:
  10701. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  10702. break;
  10703. case TG3_EEPROM_SB_REVISION_6:
  10704. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  10705. break;
  10706. default:
  10707. return;
  10708. }
  10709. if (tg3_nvram_read(tp, offset, &val))
  10710. return;
  10711. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  10712. TG3_EEPROM_SB_EDH_BLD_SHFT;
  10713. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  10714. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  10715. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  10716. if (minor > 99 || build > 26)
  10717. return;
  10718. offset = strlen(tp->fw_ver);
  10719. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  10720. " v%d.%02d", major, minor);
  10721. if (build > 0) {
  10722. offset = strlen(tp->fw_ver);
  10723. if (offset < TG3_VER_SIZE - 1)
  10724. tp->fw_ver[offset] = 'a' + build - 1;
  10725. }
  10726. }
  10727. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  10728. {
  10729. u32 val, offset, start;
  10730. int i, vlen;
  10731. for (offset = TG3_NVM_DIR_START;
  10732. offset < TG3_NVM_DIR_END;
  10733. offset += TG3_NVM_DIRENT_SIZE) {
  10734. if (tg3_nvram_read(tp, offset, &val))
  10735. return;
  10736. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  10737. break;
  10738. }
  10739. if (offset == TG3_NVM_DIR_END)
  10740. return;
  10741. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10742. start = 0x08000000;
  10743. else if (tg3_nvram_read(tp, offset - 4, &start))
  10744. return;
  10745. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  10746. !tg3_fw_img_is_valid(tp, offset) ||
  10747. tg3_nvram_read(tp, offset + 8, &val))
  10748. return;
  10749. offset += val - start;
  10750. vlen = strlen(tp->fw_ver);
  10751. tp->fw_ver[vlen++] = ',';
  10752. tp->fw_ver[vlen++] = ' ';
  10753. for (i = 0; i < 4; i++) {
  10754. __be32 v;
  10755. if (tg3_nvram_read_be32(tp, offset, &v))
  10756. return;
  10757. offset += sizeof(v);
  10758. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  10759. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  10760. break;
  10761. }
  10762. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  10763. vlen += sizeof(v);
  10764. }
  10765. }
  10766. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  10767. {
  10768. int vlen;
  10769. u32 apedata;
  10770. char *fwtype;
  10771. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  10772. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  10773. return;
  10774. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  10775. if (apedata != APE_SEG_SIG_MAGIC)
  10776. return;
  10777. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  10778. if (!(apedata & APE_FW_STATUS_READY))
  10779. return;
  10780. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  10781. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
  10782. tp->tg3_flags3 |= TG3_FLG3_APE_HAS_NCSI;
  10783. fwtype = "NCSI";
  10784. } else {
  10785. fwtype = "DASH";
  10786. }
  10787. vlen = strlen(tp->fw_ver);
  10788. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  10789. fwtype,
  10790. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  10791. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  10792. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  10793. (apedata & APE_FW_VERSION_BLDMSK));
  10794. }
  10795. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  10796. {
  10797. u32 val;
  10798. bool vpd_vers = false;
  10799. if (tp->fw_ver[0] != 0)
  10800. vpd_vers = true;
  10801. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  10802. strcat(tp->fw_ver, "sb");
  10803. return;
  10804. }
  10805. if (tg3_nvram_read(tp, 0, &val))
  10806. return;
  10807. if (val == TG3_EEPROM_MAGIC)
  10808. tg3_read_bc_ver(tp);
  10809. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  10810. tg3_read_sb_ver(tp, val);
  10811. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10812. tg3_read_hwsb_ver(tp);
  10813. else
  10814. return;
  10815. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10816. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) || vpd_vers)
  10817. goto done;
  10818. tg3_read_mgmtfw_ver(tp);
  10819. done:
  10820. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  10821. }
  10822. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  10823. static void inline vlan_features_add(struct net_device *dev, unsigned long flags)
  10824. {
  10825. #if TG3_VLAN_TAG_USED
  10826. dev->vlan_features |= flags;
  10827. #endif
  10828. }
  10829. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  10830. {
  10831. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10832. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  10833. return 4096;
  10834. else if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  10835. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10836. return 1024;
  10837. else
  10838. return 512;
  10839. }
  10840. static int __devinit tg3_get_invariants(struct tg3 *tp)
  10841. {
  10842. static struct pci_device_id write_reorder_chipsets[] = {
  10843. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10844. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  10845. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10846. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  10847. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  10848. PCI_DEVICE_ID_VIA_8385_0) },
  10849. { },
  10850. };
  10851. u32 misc_ctrl_reg;
  10852. u32 pci_state_reg, grc_misc_cfg;
  10853. u32 val;
  10854. u16 pci_cmd;
  10855. int err;
  10856. /* Force memory write invalidate off. If we leave it on,
  10857. * then on 5700_BX chips we have to enable a workaround.
  10858. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  10859. * to match the cacheline size. The Broadcom driver have this
  10860. * workaround but turns MWI off all the times so never uses
  10861. * it. This seems to suggest that the workaround is insufficient.
  10862. */
  10863. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10864. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  10865. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10866. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  10867. * has the register indirect write enable bit set before
  10868. * we try to access any of the MMIO registers. It is also
  10869. * critical that the PCI-X hw workaround situation is decided
  10870. * before that as well.
  10871. */
  10872. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10873. &misc_ctrl_reg);
  10874. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  10875. MISC_HOST_CTRL_CHIPREV_SHIFT);
  10876. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  10877. u32 prod_id_asic_rev;
  10878. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  10879. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  10880. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719)
  10881. pci_read_config_dword(tp->pdev,
  10882. TG3PCI_GEN2_PRODID_ASICREV,
  10883. &prod_id_asic_rev);
  10884. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  10885. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  10886. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  10887. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  10888. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  10889. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10890. pci_read_config_dword(tp->pdev,
  10891. TG3PCI_GEN15_PRODID_ASICREV,
  10892. &prod_id_asic_rev);
  10893. else
  10894. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  10895. &prod_id_asic_rev);
  10896. tp->pci_chip_rev_id = prod_id_asic_rev;
  10897. }
  10898. /* Wrong chip ID in 5752 A0. This code can be removed later
  10899. * as A0 is not in production.
  10900. */
  10901. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  10902. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  10903. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10904. * we need to disable memory and use config. cycles
  10905. * only to access all registers. The 5702/03 chips
  10906. * can mistakenly decode the special cycles from the
  10907. * ICH chipsets as memory write cycles, causing corruption
  10908. * of register and memory space. Only certain ICH bridges
  10909. * will drive special cycles with non-zero data during the
  10910. * address phase which can fall within the 5703's address
  10911. * range. This is not an ICH bug as the PCI spec allows
  10912. * non-zero address during special cycles. However, only
  10913. * these ICH bridges are known to drive non-zero addresses
  10914. * during special cycles.
  10915. *
  10916. * Since special cycles do not cross PCI bridges, we only
  10917. * enable this workaround if the 5703 is on the secondary
  10918. * bus of these ICH bridges.
  10919. */
  10920. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10921. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10922. static struct tg3_dev_id {
  10923. u32 vendor;
  10924. u32 device;
  10925. u32 rev;
  10926. } ich_chipsets[] = {
  10927. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10928. PCI_ANY_ID },
  10929. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10930. PCI_ANY_ID },
  10931. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10932. 0xa },
  10933. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10934. PCI_ANY_ID },
  10935. { },
  10936. };
  10937. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10938. struct pci_dev *bridge = NULL;
  10939. while (pci_id->vendor != 0) {
  10940. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10941. bridge);
  10942. if (!bridge) {
  10943. pci_id++;
  10944. continue;
  10945. }
  10946. if (pci_id->rev != PCI_ANY_ID) {
  10947. if (bridge->revision > pci_id->rev)
  10948. continue;
  10949. }
  10950. if (bridge->subordinate &&
  10951. (bridge->subordinate->number ==
  10952. tp->pdev->bus->number)) {
  10953. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10954. pci_dev_put(bridge);
  10955. break;
  10956. }
  10957. }
  10958. }
  10959. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10960. static struct tg3_dev_id {
  10961. u32 vendor;
  10962. u32 device;
  10963. } bridge_chipsets[] = {
  10964. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10965. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10966. { },
  10967. };
  10968. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10969. struct pci_dev *bridge = NULL;
  10970. while (pci_id->vendor != 0) {
  10971. bridge = pci_get_device(pci_id->vendor,
  10972. pci_id->device,
  10973. bridge);
  10974. if (!bridge) {
  10975. pci_id++;
  10976. continue;
  10977. }
  10978. if (bridge->subordinate &&
  10979. (bridge->subordinate->number <=
  10980. tp->pdev->bus->number) &&
  10981. (bridge->subordinate->subordinate >=
  10982. tp->pdev->bus->number)) {
  10983. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10984. pci_dev_put(bridge);
  10985. break;
  10986. }
  10987. }
  10988. }
  10989. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10990. * DMA addresses > 40-bit. This bridge may have other additional
  10991. * 57xx devices behind it in some 4-port NIC designs for example.
  10992. * Any tg3 device found behind the bridge will also need the 40-bit
  10993. * DMA workaround.
  10994. */
  10995. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10996. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10997. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10998. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10999. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  11000. } else {
  11001. struct pci_dev *bridge = NULL;
  11002. do {
  11003. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  11004. PCI_DEVICE_ID_SERVERWORKS_EPB,
  11005. bridge);
  11006. if (bridge && bridge->subordinate &&
  11007. (bridge->subordinate->number <=
  11008. tp->pdev->bus->number) &&
  11009. (bridge->subordinate->subordinate >=
  11010. tp->pdev->bus->number)) {
  11011. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  11012. pci_dev_put(bridge);
  11013. break;
  11014. }
  11015. } while (bridge);
  11016. }
  11017. /* Initialize misc host control in PCI block. */
  11018. tp->misc_host_ctrl |= (misc_ctrl_reg &
  11019. MISC_HOST_CTRL_CHIPREV);
  11020. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11021. tp->misc_host_ctrl);
  11022. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  11023. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  11024. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  11025. tp->pdev_peer = tg3_find_peer(tp);
  11026. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11027. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11028. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11029. tp->tg3_flags3 |= TG3_FLG3_5717_PLUS;
  11030. /* Intentionally exclude ASIC_REV_5906 */
  11031. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11032. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11033. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11034. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11035. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11036. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11037. (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
  11038. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  11039. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11040. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11041. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11042. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11043. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11044. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  11045. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  11046. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  11047. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  11048. /* 5700 B0 chips do not support checksumming correctly due
  11049. * to hardware bugs.
  11050. */
  11051. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  11052. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  11053. else {
  11054. unsigned long features = NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_GRO;
  11055. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  11056. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  11057. features |= NETIF_F_IPV6_CSUM;
  11058. tp->dev->features |= features;
  11059. vlan_features_add(tp->dev, features);
  11060. }
  11061. /* Determine TSO capabilities */
  11062. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  11063. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
  11064. else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11065. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11066. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  11067. else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  11068. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  11069. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  11070. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  11071. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  11072. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11073. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11074. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  11075. tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
  11076. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11077. tp->fw_needed = FIRMWARE_TG3TSO5;
  11078. else
  11079. tp->fw_needed = FIRMWARE_TG3TSO;
  11080. }
  11081. tp->irq_max = 1;
  11082. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  11083. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  11084. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  11085. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  11086. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  11087. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  11088. tp->pdev_peer == tp->pdev))
  11089. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  11090. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11091. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11092. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  11093. }
  11094. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  11095. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
  11096. tp->irq_max = TG3_IRQ_MAX_VECS;
  11097. }
  11098. }
  11099. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11100. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11101. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11102. tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
  11103. else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
  11104. tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
  11105. tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
  11106. }
  11107. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  11108. tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
  11109. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  11110. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  11111. (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
  11112. tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
  11113. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11114. &pci_state_reg);
  11115. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  11116. if (tp->pcie_cap != 0) {
  11117. u16 lnkctl;
  11118. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  11119. pcie_set_readrq(tp->pdev, 4096);
  11120. pci_read_config_word(tp->pdev,
  11121. tp->pcie_cap + PCI_EXP_LNKCTL,
  11122. &lnkctl);
  11123. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  11124. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11125. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  11126. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11127. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11128. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  11129. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  11130. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  11131. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  11132. tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
  11133. }
  11134. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  11135. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  11136. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  11137. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11138. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  11139. if (!tp->pcix_cap) {
  11140. dev_err(&tp->pdev->dev,
  11141. "Cannot find PCI-X capability, aborting\n");
  11142. return -EIO;
  11143. }
  11144. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  11145. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  11146. }
  11147. /* If we have an AMD 762 or VIA K8T800 chipset, write
  11148. * reordering to the mailbox registers done by the host
  11149. * controller can cause major troubles. We read back from
  11150. * every mailbox register write to force the writes to be
  11151. * posted to the chip in order.
  11152. */
  11153. if (pci_dev_present(write_reorder_chipsets) &&
  11154. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11155. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  11156. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  11157. &tp->pci_cacheline_sz);
  11158. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11159. &tp->pci_lat_timer);
  11160. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11161. tp->pci_lat_timer < 64) {
  11162. tp->pci_lat_timer = 64;
  11163. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11164. tp->pci_lat_timer);
  11165. }
  11166. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  11167. /* 5700 BX chips need to have their TX producer index
  11168. * mailboxes written twice to workaround a bug.
  11169. */
  11170. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  11171. /* If we are in PCI-X mode, enable register write workaround.
  11172. *
  11173. * The workaround is to use indirect register accesses
  11174. * for all chip writes not to mailbox registers.
  11175. */
  11176. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11177. u32 pm_reg;
  11178. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11179. /* The chip can have it's power management PCI config
  11180. * space registers clobbered due to this bug.
  11181. * So explicitly force the chip into D0 here.
  11182. */
  11183. pci_read_config_dword(tp->pdev,
  11184. tp->pm_cap + PCI_PM_CTRL,
  11185. &pm_reg);
  11186. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  11187. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  11188. pci_write_config_dword(tp->pdev,
  11189. tp->pm_cap + PCI_PM_CTRL,
  11190. pm_reg);
  11191. /* Also, force SERR#/PERR# in PCI command. */
  11192. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11193. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  11194. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11195. }
  11196. }
  11197. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  11198. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  11199. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  11200. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  11201. /* Chip-specific fixup from Broadcom driver */
  11202. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  11203. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  11204. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  11205. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  11206. }
  11207. /* Default fast path register access methods */
  11208. tp->read32 = tg3_read32;
  11209. tp->write32 = tg3_write32;
  11210. tp->read32_mbox = tg3_read32;
  11211. tp->write32_mbox = tg3_write32;
  11212. tp->write32_tx_mbox = tg3_write32;
  11213. tp->write32_rx_mbox = tg3_write32;
  11214. /* Various workaround register access methods */
  11215. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  11216. tp->write32 = tg3_write_indirect_reg32;
  11217. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11218. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  11219. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  11220. /*
  11221. * Back to back register writes can cause problems on these
  11222. * chips, the workaround is to read back all reg writes
  11223. * except those to mailbox regs.
  11224. *
  11225. * See tg3_write_indirect_reg32().
  11226. */
  11227. tp->write32 = tg3_write_flush_reg32;
  11228. }
  11229. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  11230. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  11231. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11232. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  11233. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11234. }
  11235. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  11236. tp->read32 = tg3_read_indirect_reg32;
  11237. tp->write32 = tg3_write_indirect_reg32;
  11238. tp->read32_mbox = tg3_read_indirect_mbox;
  11239. tp->write32_mbox = tg3_write_indirect_mbox;
  11240. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11241. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11242. iounmap(tp->regs);
  11243. tp->regs = NULL;
  11244. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11245. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11246. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11247. }
  11248. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11249. tp->read32_mbox = tg3_read32_mbox_5906;
  11250. tp->write32_mbox = tg3_write32_mbox_5906;
  11251. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11252. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11253. }
  11254. if (tp->write32 == tg3_write_indirect_reg32 ||
  11255. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11256. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11257. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11258. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  11259. /* Get eeprom hw config before calling tg3_set_power_state().
  11260. * In particular, the TG3_FLG2_IS_NIC flag must be
  11261. * determined before calling tg3_set_power_state() so that
  11262. * we know whether or not to switch out of Vaux power.
  11263. * When the flag is set, it means that GPIO1 is used for eeprom
  11264. * write protect and also implies that it is a LOM where GPIOs
  11265. * are not used to switch power.
  11266. */
  11267. tg3_get_eeprom_hw_cfg(tp);
  11268. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11269. /* Allow reads and writes to the
  11270. * APE register and memory space.
  11271. */
  11272. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  11273. PCISTATE_ALLOW_APE_SHMEM_WR |
  11274. PCISTATE_ALLOW_APE_PSPACE_WR;
  11275. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11276. pci_state_reg);
  11277. }
  11278. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11279. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11280. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11281. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11282. (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
  11283. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  11284. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  11285. * GPIO1 driven high will bring 5700's external PHY out of reset.
  11286. * It is also used as eeprom write protect on LOMs.
  11287. */
  11288. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11289. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11290. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  11291. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11292. GRC_LCLCTRL_GPIO_OUTPUT1);
  11293. /* Unused GPIO3 must be driven as output on 5752 because there
  11294. * are no pull-up resistors on unused GPIO pins.
  11295. */
  11296. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11297. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11298. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11299. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11300. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11301. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11302. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11303. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11304. /* Turn off the debug UART. */
  11305. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11306. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  11307. /* Keep VMain power. */
  11308. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11309. GRC_LCLCTRL_GPIO_OUTPUT0;
  11310. }
  11311. /* Force the chip into D0. */
  11312. err = tg3_set_power_state(tp, PCI_D0);
  11313. if (err) {
  11314. dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
  11315. return err;
  11316. }
  11317. /* Derive initial jumbo mode from MTU assigned in
  11318. * ether_setup() via the alloc_etherdev() call
  11319. */
  11320. if (tp->dev->mtu > ETH_DATA_LEN &&
  11321. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11322. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  11323. /* Determine WakeOnLan speed to use. */
  11324. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11325. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11326. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11327. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11328. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  11329. } else {
  11330. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  11331. }
  11332. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11333. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  11334. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11335. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11336. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  11337. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11338. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11339. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  11340. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11341. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  11342. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11343. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11344. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  11345. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11346. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  11347. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  11348. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  11349. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11350. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11351. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
  11352. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11353. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11354. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11355. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11356. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11357. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11358. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  11359. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11360. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  11361. } else
  11362. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  11363. }
  11364. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11365. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11366. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11367. if (tp->phy_otp == 0)
  11368. tp->phy_otp = TG3_OTP_DEFAULT;
  11369. }
  11370. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  11371. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11372. else
  11373. tp->mi_mode = MAC_MI_MODE_BASE;
  11374. tp->coalesce_mode = 0;
  11375. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11376. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11377. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11378. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11379. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11380. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  11381. err = tg3_mdio_init(tp);
  11382. if (err)
  11383. return err;
  11384. /* Initialize data/descriptor byte/word swapping. */
  11385. val = tr32(GRC_MODE);
  11386. val &= GRC_MODE_HOST_STACKUP;
  11387. tw32(GRC_MODE, val | tp->grc_mode);
  11388. tg3_switch_clocks(tp);
  11389. /* Clear this out for sanity. */
  11390. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11391. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11392. &pci_state_reg);
  11393. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  11394. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  11395. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  11396. if (chiprevid == CHIPREV_ID_5701_A0 ||
  11397. chiprevid == CHIPREV_ID_5701_B0 ||
  11398. chiprevid == CHIPREV_ID_5701_B2 ||
  11399. chiprevid == CHIPREV_ID_5701_B5) {
  11400. void __iomem *sram_base;
  11401. /* Write some dummy words into the SRAM status block
  11402. * area, see if it reads back correctly. If the return
  11403. * value is bad, force enable the PCIX workaround.
  11404. */
  11405. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  11406. writel(0x00000000, sram_base);
  11407. writel(0x00000000, sram_base + 4);
  11408. writel(0xffffffff, sram_base + 4);
  11409. if (readl(sram_base) != 0x00000000)
  11410. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11411. }
  11412. }
  11413. udelay(50);
  11414. tg3_nvram_init(tp);
  11415. grc_misc_cfg = tr32(GRC_MISC_CFG);
  11416. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  11417. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11418. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  11419. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  11420. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  11421. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  11422. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  11423. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  11424. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  11425. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  11426. HOSTCC_MODE_CLRTICK_TXBD);
  11427. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  11428. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11429. tp->misc_host_ctrl);
  11430. }
  11431. /* Preserve the APE MAC_MODE bits */
  11432. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  11433. tp->mac_mode = tr32(MAC_MODE) |
  11434. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  11435. else
  11436. tp->mac_mode = TG3_DEF_MAC_MODE;
  11437. /* these are limited to 10/100 only */
  11438. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11439. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  11440. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11441. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11442. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  11443. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  11444. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  11445. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11446. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  11447. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  11448. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  11449. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  11450. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11451. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11452. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  11453. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  11454. err = tg3_phy_probe(tp);
  11455. if (err) {
  11456. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  11457. /* ... but do not return immediately ... */
  11458. tg3_mdio_fini(tp);
  11459. }
  11460. tg3_read_vpd(tp);
  11461. tg3_read_fw_ver(tp);
  11462. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  11463. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11464. } else {
  11465. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11466. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11467. else
  11468. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11469. }
  11470. /* 5700 {AX,BX} chips have a broken status block link
  11471. * change bit implementation, so we must use the
  11472. * status register in those cases.
  11473. */
  11474. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11475. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11476. else
  11477. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  11478. /* The led_ctrl is set during tg3_phy_probe, here we might
  11479. * have to force the link status polling mechanism based
  11480. * upon subsystem IDs.
  11481. */
  11482. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  11483. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11484. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  11485. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11486. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11487. }
  11488. /* For all SERDES we poll the MAC status register. */
  11489. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11490. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  11491. else
  11492. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  11493. tp->rx_offset = NET_IP_ALIGN + TG3_RX_HEADROOM;
  11494. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  11495. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11496. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
  11497. tp->rx_offset -= NET_IP_ALIGN;
  11498. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  11499. tp->rx_copy_thresh = ~(u16)0;
  11500. #endif
  11501. }
  11502. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  11503. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  11504. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  11505. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  11506. /* Increment the rx prod index on the rx std ring by at most
  11507. * 8 for these chips to workaround hw errata.
  11508. */
  11509. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11510. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11511. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11512. tp->rx_std_max_post = 8;
  11513. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  11514. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  11515. PCIE_PWR_MGMT_L1_THRESH_MSK;
  11516. return err;
  11517. }
  11518. #ifdef CONFIG_SPARC
  11519. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  11520. {
  11521. struct net_device *dev = tp->dev;
  11522. struct pci_dev *pdev = tp->pdev;
  11523. struct device_node *dp = pci_device_to_OF_node(pdev);
  11524. const unsigned char *addr;
  11525. int len;
  11526. addr = of_get_property(dp, "local-mac-address", &len);
  11527. if (addr && len == 6) {
  11528. memcpy(dev->dev_addr, addr, 6);
  11529. memcpy(dev->perm_addr, dev->dev_addr, 6);
  11530. return 0;
  11531. }
  11532. return -ENODEV;
  11533. }
  11534. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  11535. {
  11536. struct net_device *dev = tp->dev;
  11537. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  11538. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  11539. return 0;
  11540. }
  11541. #endif
  11542. static int __devinit tg3_get_device_address(struct tg3 *tp)
  11543. {
  11544. struct net_device *dev = tp->dev;
  11545. u32 hi, lo, mac_offset;
  11546. int addr_ok = 0;
  11547. #ifdef CONFIG_SPARC
  11548. if (!tg3_get_macaddr_sparc(tp))
  11549. return 0;
  11550. #endif
  11551. mac_offset = 0x7c;
  11552. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  11553. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11554. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  11555. mac_offset = 0xcc;
  11556. if (tg3_nvram_lock(tp))
  11557. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  11558. else
  11559. tg3_nvram_unlock(tp);
  11560. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11561. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  11562. if (PCI_FUNC(tp->pdev->devfn) & 1)
  11563. mac_offset = 0xcc;
  11564. if (PCI_FUNC(tp->pdev->devfn) > 1)
  11565. mac_offset += 0x18c;
  11566. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11567. mac_offset = 0x10;
  11568. /* First try to get it from MAC address mailbox. */
  11569. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  11570. if ((hi >> 16) == 0x484b) {
  11571. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11572. dev->dev_addr[1] = (hi >> 0) & 0xff;
  11573. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  11574. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11575. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11576. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11577. dev->dev_addr[5] = (lo >> 0) & 0xff;
  11578. /* Some old bootcode may report a 0 MAC address in SRAM */
  11579. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  11580. }
  11581. if (!addr_ok) {
  11582. /* Next, try NVRAM. */
  11583. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  11584. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  11585. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  11586. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  11587. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  11588. }
  11589. /* Finally just fetch it out of the MAC control regs. */
  11590. else {
  11591. hi = tr32(MAC_ADDR_0_HIGH);
  11592. lo = tr32(MAC_ADDR_0_LOW);
  11593. dev->dev_addr[5] = lo & 0xff;
  11594. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11595. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11596. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11597. dev->dev_addr[1] = hi & 0xff;
  11598. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11599. }
  11600. }
  11601. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  11602. #ifdef CONFIG_SPARC
  11603. if (!tg3_get_default_macaddr_sparc(tp))
  11604. return 0;
  11605. #endif
  11606. return -EINVAL;
  11607. }
  11608. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  11609. return 0;
  11610. }
  11611. #define BOUNDARY_SINGLE_CACHELINE 1
  11612. #define BOUNDARY_MULTI_CACHELINE 2
  11613. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  11614. {
  11615. int cacheline_size;
  11616. u8 byte;
  11617. int goal;
  11618. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  11619. if (byte == 0)
  11620. cacheline_size = 1024;
  11621. else
  11622. cacheline_size = (int) byte * 4;
  11623. /* On 5703 and later chips, the boundary bits have no
  11624. * effect.
  11625. */
  11626. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11627. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11628. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11629. goto out;
  11630. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  11631. goal = BOUNDARY_MULTI_CACHELINE;
  11632. #else
  11633. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  11634. goal = BOUNDARY_SINGLE_CACHELINE;
  11635. #else
  11636. goal = 0;
  11637. #endif
  11638. #endif
  11639. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  11640. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  11641. goto out;
  11642. }
  11643. if (!goal)
  11644. goto out;
  11645. /* PCI controllers on most RISC systems tend to disconnect
  11646. * when a device tries to burst across a cache-line boundary.
  11647. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  11648. *
  11649. * Unfortunately, for PCI-E there are only limited
  11650. * write-side controls for this, and thus for reads
  11651. * we will still get the disconnects. We'll also waste
  11652. * these PCI cycles for both read and write for chips
  11653. * other than 5700 and 5701 which do not implement the
  11654. * boundary bits.
  11655. */
  11656. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11657. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  11658. switch (cacheline_size) {
  11659. case 16:
  11660. case 32:
  11661. case 64:
  11662. case 128:
  11663. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11664. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  11665. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  11666. } else {
  11667. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11668. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11669. }
  11670. break;
  11671. case 256:
  11672. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  11673. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  11674. break;
  11675. default:
  11676. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11677. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11678. break;
  11679. }
  11680. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11681. switch (cacheline_size) {
  11682. case 16:
  11683. case 32:
  11684. case 64:
  11685. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11686. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11687. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  11688. break;
  11689. }
  11690. /* fallthrough */
  11691. case 128:
  11692. default:
  11693. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11694. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  11695. break;
  11696. }
  11697. } else {
  11698. switch (cacheline_size) {
  11699. case 16:
  11700. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11701. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  11702. DMA_RWCTRL_WRITE_BNDRY_16);
  11703. break;
  11704. }
  11705. /* fallthrough */
  11706. case 32:
  11707. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11708. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  11709. DMA_RWCTRL_WRITE_BNDRY_32);
  11710. break;
  11711. }
  11712. /* fallthrough */
  11713. case 64:
  11714. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11715. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  11716. DMA_RWCTRL_WRITE_BNDRY_64);
  11717. break;
  11718. }
  11719. /* fallthrough */
  11720. case 128:
  11721. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11722. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  11723. DMA_RWCTRL_WRITE_BNDRY_128);
  11724. break;
  11725. }
  11726. /* fallthrough */
  11727. case 256:
  11728. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  11729. DMA_RWCTRL_WRITE_BNDRY_256);
  11730. break;
  11731. case 512:
  11732. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  11733. DMA_RWCTRL_WRITE_BNDRY_512);
  11734. break;
  11735. case 1024:
  11736. default:
  11737. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  11738. DMA_RWCTRL_WRITE_BNDRY_1024);
  11739. break;
  11740. }
  11741. }
  11742. out:
  11743. return val;
  11744. }
  11745. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  11746. {
  11747. struct tg3_internal_buffer_desc test_desc;
  11748. u32 sram_dma_descs;
  11749. int i, ret;
  11750. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  11751. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  11752. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  11753. tw32(RDMAC_STATUS, 0);
  11754. tw32(WDMAC_STATUS, 0);
  11755. tw32(BUFMGR_MODE, 0);
  11756. tw32(FTQ_RESET, 0);
  11757. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  11758. test_desc.addr_lo = buf_dma & 0xffffffff;
  11759. test_desc.nic_mbuf = 0x00002100;
  11760. test_desc.len = size;
  11761. /*
  11762. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  11763. * the *second* time the tg3 driver was getting loaded after an
  11764. * initial scan.
  11765. *
  11766. * Broadcom tells me:
  11767. * ...the DMA engine is connected to the GRC block and a DMA
  11768. * reset may affect the GRC block in some unpredictable way...
  11769. * The behavior of resets to individual blocks has not been tested.
  11770. *
  11771. * Broadcom noted the GRC reset will also reset all sub-components.
  11772. */
  11773. if (to_device) {
  11774. test_desc.cqid_sqid = (13 << 8) | 2;
  11775. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  11776. udelay(40);
  11777. } else {
  11778. test_desc.cqid_sqid = (16 << 8) | 7;
  11779. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  11780. udelay(40);
  11781. }
  11782. test_desc.flags = 0x00000005;
  11783. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  11784. u32 val;
  11785. val = *(((u32 *)&test_desc) + i);
  11786. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  11787. sram_dma_descs + (i * sizeof(u32)));
  11788. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  11789. }
  11790. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11791. if (to_device)
  11792. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  11793. else
  11794. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  11795. ret = -ENODEV;
  11796. for (i = 0; i < 40; i++) {
  11797. u32 val;
  11798. if (to_device)
  11799. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  11800. else
  11801. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  11802. if ((val & 0xffff) == sram_dma_descs) {
  11803. ret = 0;
  11804. break;
  11805. }
  11806. udelay(100);
  11807. }
  11808. return ret;
  11809. }
  11810. #define TEST_BUFFER_SIZE 0x2000
  11811. static int __devinit tg3_test_dma(struct tg3 *tp)
  11812. {
  11813. dma_addr_t buf_dma;
  11814. u32 *buf, saved_dma_rwctrl;
  11815. int ret = 0;
  11816. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  11817. if (!buf) {
  11818. ret = -ENOMEM;
  11819. goto out_nofree;
  11820. }
  11821. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  11822. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  11823. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  11824. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  11825. goto out;
  11826. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11827. /* DMA read watermark not used on PCIE */
  11828. tp->dma_rwctrl |= 0x00180000;
  11829. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  11830. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11831. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  11832. tp->dma_rwctrl |= 0x003f0000;
  11833. else
  11834. tp->dma_rwctrl |= 0x003f000f;
  11835. } else {
  11836. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11837. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  11838. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  11839. u32 read_water = 0x7;
  11840. /* If the 5704 is behind the EPB bridge, we can
  11841. * do the less restrictive ONE_DMA workaround for
  11842. * better performance.
  11843. */
  11844. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  11845. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11846. tp->dma_rwctrl |= 0x8000;
  11847. else if (ccval == 0x6 || ccval == 0x7)
  11848. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  11849. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  11850. read_water = 4;
  11851. /* Set bit 23 to enable PCIX hw bug fix */
  11852. tp->dma_rwctrl |=
  11853. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  11854. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  11855. (1 << 23);
  11856. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  11857. /* 5780 always in PCIX mode */
  11858. tp->dma_rwctrl |= 0x00144000;
  11859. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11860. /* 5714 always in PCIX mode */
  11861. tp->dma_rwctrl |= 0x00148000;
  11862. } else {
  11863. tp->dma_rwctrl |= 0x001b000f;
  11864. }
  11865. }
  11866. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11867. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11868. tp->dma_rwctrl &= 0xfffffff0;
  11869. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11870. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11871. /* Remove this if it causes problems for some boards. */
  11872. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  11873. /* On 5700/5701 chips, we need to set this bit.
  11874. * Otherwise the chip will issue cacheline transactions
  11875. * to streamable DMA memory with not all the byte
  11876. * enables turned on. This is an error on several
  11877. * RISC PCI controllers, in particular sparc64.
  11878. *
  11879. * On 5703/5704 chips, this bit has been reassigned
  11880. * a different meaning. In particular, it is used
  11881. * on those chips to enable a PCI-X workaround.
  11882. */
  11883. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  11884. }
  11885. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11886. #if 0
  11887. /* Unneeded, already done by tg3_get_invariants. */
  11888. tg3_switch_clocks(tp);
  11889. #endif
  11890. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11891. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  11892. goto out;
  11893. /* It is best to perform DMA test with maximum write burst size
  11894. * to expose the 5700/5701 write DMA bug.
  11895. */
  11896. saved_dma_rwctrl = tp->dma_rwctrl;
  11897. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11898. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11899. while (1) {
  11900. u32 *p = buf, i;
  11901. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  11902. p[i] = i;
  11903. /* Send the buffer to the chip. */
  11904. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  11905. if (ret) {
  11906. dev_err(&tp->pdev->dev,
  11907. "%s: Buffer write failed. err = %d\n",
  11908. __func__, ret);
  11909. break;
  11910. }
  11911. #if 0
  11912. /* validate data reached card RAM correctly. */
  11913. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11914. u32 val;
  11915. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  11916. if (le32_to_cpu(val) != p[i]) {
  11917. dev_err(&tp->pdev->dev,
  11918. "%s: Buffer corrupted on device! "
  11919. "(%d != %d)\n", __func__, val, i);
  11920. /* ret = -ENODEV here? */
  11921. }
  11922. p[i] = 0;
  11923. }
  11924. #endif
  11925. /* Now read it back. */
  11926. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  11927. if (ret) {
  11928. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  11929. "err = %d\n", __func__, ret);
  11930. break;
  11931. }
  11932. /* Verify it. */
  11933. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11934. if (p[i] == i)
  11935. continue;
  11936. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11937. DMA_RWCTRL_WRITE_BNDRY_16) {
  11938. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11939. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11940. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11941. break;
  11942. } else {
  11943. dev_err(&tp->pdev->dev,
  11944. "%s: Buffer corrupted on read back! "
  11945. "(%d != %d)\n", __func__, p[i], i);
  11946. ret = -ENODEV;
  11947. goto out;
  11948. }
  11949. }
  11950. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  11951. /* Success. */
  11952. ret = 0;
  11953. break;
  11954. }
  11955. }
  11956. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11957. DMA_RWCTRL_WRITE_BNDRY_16) {
  11958. static struct pci_device_id dma_wait_state_chipsets[] = {
  11959. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  11960. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  11961. { },
  11962. };
  11963. /* DMA test passed without adjusting DMA boundary,
  11964. * now look for chipsets that are known to expose the
  11965. * DMA bug without failing the test.
  11966. */
  11967. if (pci_dev_present(dma_wait_state_chipsets)) {
  11968. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11969. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11970. } else {
  11971. /* Safe to use the calculated DMA boundary. */
  11972. tp->dma_rwctrl = saved_dma_rwctrl;
  11973. }
  11974. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11975. }
  11976. out:
  11977. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  11978. out_nofree:
  11979. return ret;
  11980. }
  11981. static void __devinit tg3_init_link_config(struct tg3 *tp)
  11982. {
  11983. tp->link_config.advertising =
  11984. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11985. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11986. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  11987. ADVERTISED_Autoneg | ADVERTISED_MII);
  11988. tp->link_config.speed = SPEED_INVALID;
  11989. tp->link_config.duplex = DUPLEX_INVALID;
  11990. tp->link_config.autoneg = AUTONEG_ENABLE;
  11991. tp->link_config.active_speed = SPEED_INVALID;
  11992. tp->link_config.active_duplex = DUPLEX_INVALID;
  11993. tp->link_config.orig_speed = SPEED_INVALID;
  11994. tp->link_config.orig_duplex = DUPLEX_INVALID;
  11995. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  11996. }
  11997. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  11998. {
  11999. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  12000. tp->bufmgr_config.mbuf_read_dma_low_water =
  12001. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12002. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12003. DEFAULT_MB_MACRX_LOW_WATER_57765;
  12004. tp->bufmgr_config.mbuf_high_water =
  12005. DEFAULT_MB_HIGH_WATER_57765;
  12006. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12007. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12008. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12009. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  12010. tp->bufmgr_config.mbuf_high_water_jumbo =
  12011. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  12012. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  12013. tp->bufmgr_config.mbuf_read_dma_low_water =
  12014. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12015. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12016. DEFAULT_MB_MACRX_LOW_WATER_5705;
  12017. tp->bufmgr_config.mbuf_high_water =
  12018. DEFAULT_MB_HIGH_WATER_5705;
  12019. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12020. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12021. DEFAULT_MB_MACRX_LOW_WATER_5906;
  12022. tp->bufmgr_config.mbuf_high_water =
  12023. DEFAULT_MB_HIGH_WATER_5906;
  12024. }
  12025. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12026. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  12027. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12028. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  12029. tp->bufmgr_config.mbuf_high_water_jumbo =
  12030. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  12031. } else {
  12032. tp->bufmgr_config.mbuf_read_dma_low_water =
  12033. DEFAULT_MB_RDMA_LOW_WATER;
  12034. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12035. DEFAULT_MB_MACRX_LOW_WATER;
  12036. tp->bufmgr_config.mbuf_high_water =
  12037. DEFAULT_MB_HIGH_WATER;
  12038. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12039. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  12040. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12041. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  12042. tp->bufmgr_config.mbuf_high_water_jumbo =
  12043. DEFAULT_MB_HIGH_WATER_JUMBO;
  12044. }
  12045. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  12046. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  12047. }
  12048. static char * __devinit tg3_phy_string(struct tg3 *tp)
  12049. {
  12050. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  12051. case TG3_PHY_ID_BCM5400: return "5400";
  12052. case TG3_PHY_ID_BCM5401: return "5401";
  12053. case TG3_PHY_ID_BCM5411: return "5411";
  12054. case TG3_PHY_ID_BCM5701: return "5701";
  12055. case TG3_PHY_ID_BCM5703: return "5703";
  12056. case TG3_PHY_ID_BCM5704: return "5704";
  12057. case TG3_PHY_ID_BCM5705: return "5705";
  12058. case TG3_PHY_ID_BCM5750: return "5750";
  12059. case TG3_PHY_ID_BCM5752: return "5752";
  12060. case TG3_PHY_ID_BCM5714: return "5714";
  12061. case TG3_PHY_ID_BCM5780: return "5780";
  12062. case TG3_PHY_ID_BCM5755: return "5755";
  12063. case TG3_PHY_ID_BCM5787: return "5787";
  12064. case TG3_PHY_ID_BCM5784: return "5784";
  12065. case TG3_PHY_ID_BCM5756: return "5722/5756";
  12066. case TG3_PHY_ID_BCM5906: return "5906";
  12067. case TG3_PHY_ID_BCM5761: return "5761";
  12068. case TG3_PHY_ID_BCM5718C: return "5718C";
  12069. case TG3_PHY_ID_BCM5718S: return "5718S";
  12070. case TG3_PHY_ID_BCM57765: return "57765";
  12071. case TG3_PHY_ID_BCM5719C: return "5719C";
  12072. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  12073. case 0: return "serdes";
  12074. default: return "unknown";
  12075. }
  12076. }
  12077. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  12078. {
  12079. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  12080. strcpy(str, "PCI Express");
  12081. return str;
  12082. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  12083. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  12084. strcpy(str, "PCIX:");
  12085. if ((clock_ctrl == 7) ||
  12086. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  12087. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  12088. strcat(str, "133MHz");
  12089. else if (clock_ctrl == 0)
  12090. strcat(str, "33MHz");
  12091. else if (clock_ctrl == 2)
  12092. strcat(str, "50MHz");
  12093. else if (clock_ctrl == 4)
  12094. strcat(str, "66MHz");
  12095. else if (clock_ctrl == 6)
  12096. strcat(str, "100MHz");
  12097. } else {
  12098. strcpy(str, "PCI:");
  12099. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  12100. strcat(str, "66MHz");
  12101. else
  12102. strcat(str, "33MHz");
  12103. }
  12104. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  12105. strcat(str, ":32-bit");
  12106. else
  12107. strcat(str, ":64-bit");
  12108. return str;
  12109. }
  12110. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  12111. {
  12112. struct pci_dev *peer;
  12113. unsigned int func, devnr = tp->pdev->devfn & ~7;
  12114. for (func = 0; func < 8; func++) {
  12115. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  12116. if (peer && peer != tp->pdev)
  12117. break;
  12118. pci_dev_put(peer);
  12119. }
  12120. /* 5704 can be configured in single-port mode, set peer to
  12121. * tp->pdev in that case.
  12122. */
  12123. if (!peer) {
  12124. peer = tp->pdev;
  12125. return peer;
  12126. }
  12127. /*
  12128. * We don't need to keep the refcount elevated; there's no way
  12129. * to remove one half of this device without removing the other
  12130. */
  12131. pci_dev_put(peer);
  12132. return peer;
  12133. }
  12134. static void __devinit tg3_init_coal(struct tg3 *tp)
  12135. {
  12136. struct ethtool_coalesce *ec = &tp->coal;
  12137. memset(ec, 0, sizeof(*ec));
  12138. ec->cmd = ETHTOOL_GCOALESCE;
  12139. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  12140. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  12141. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  12142. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  12143. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  12144. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  12145. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  12146. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  12147. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  12148. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  12149. HOSTCC_MODE_CLRTICK_TXBD)) {
  12150. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  12151. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  12152. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  12153. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  12154. }
  12155. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  12156. ec->rx_coalesce_usecs_irq = 0;
  12157. ec->tx_coalesce_usecs_irq = 0;
  12158. ec->stats_block_coalesce_usecs = 0;
  12159. }
  12160. }
  12161. static const struct net_device_ops tg3_netdev_ops = {
  12162. .ndo_open = tg3_open,
  12163. .ndo_stop = tg3_close,
  12164. .ndo_start_xmit = tg3_start_xmit,
  12165. .ndo_get_stats64 = tg3_get_stats64,
  12166. .ndo_validate_addr = eth_validate_addr,
  12167. .ndo_set_multicast_list = tg3_set_rx_mode,
  12168. .ndo_set_mac_address = tg3_set_mac_addr,
  12169. .ndo_do_ioctl = tg3_ioctl,
  12170. .ndo_tx_timeout = tg3_tx_timeout,
  12171. .ndo_change_mtu = tg3_change_mtu,
  12172. #if TG3_VLAN_TAG_USED
  12173. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  12174. #endif
  12175. #ifdef CONFIG_NET_POLL_CONTROLLER
  12176. .ndo_poll_controller = tg3_poll_controller,
  12177. #endif
  12178. };
  12179. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  12180. .ndo_open = tg3_open,
  12181. .ndo_stop = tg3_close,
  12182. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  12183. .ndo_get_stats64 = tg3_get_stats64,
  12184. .ndo_validate_addr = eth_validate_addr,
  12185. .ndo_set_multicast_list = tg3_set_rx_mode,
  12186. .ndo_set_mac_address = tg3_set_mac_addr,
  12187. .ndo_do_ioctl = tg3_ioctl,
  12188. .ndo_tx_timeout = tg3_tx_timeout,
  12189. .ndo_change_mtu = tg3_change_mtu,
  12190. #if TG3_VLAN_TAG_USED
  12191. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  12192. #endif
  12193. #ifdef CONFIG_NET_POLL_CONTROLLER
  12194. .ndo_poll_controller = tg3_poll_controller,
  12195. #endif
  12196. };
  12197. static int __devinit tg3_init_one(struct pci_dev *pdev,
  12198. const struct pci_device_id *ent)
  12199. {
  12200. struct net_device *dev;
  12201. struct tg3 *tp;
  12202. int i, err, pm_cap;
  12203. u32 sndmbx, rcvmbx, intmbx;
  12204. char str[40];
  12205. u64 dma_mask, persist_dma_mask;
  12206. printk_once(KERN_INFO "%s\n", version);
  12207. err = pci_enable_device(pdev);
  12208. if (err) {
  12209. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  12210. return err;
  12211. }
  12212. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  12213. if (err) {
  12214. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  12215. goto err_out_disable_pdev;
  12216. }
  12217. pci_set_master(pdev);
  12218. /* Find power-management capability. */
  12219. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  12220. if (pm_cap == 0) {
  12221. dev_err(&pdev->dev,
  12222. "Cannot find Power Management capability, aborting\n");
  12223. err = -EIO;
  12224. goto err_out_free_res;
  12225. }
  12226. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  12227. if (!dev) {
  12228. dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
  12229. err = -ENOMEM;
  12230. goto err_out_free_res;
  12231. }
  12232. SET_NETDEV_DEV(dev, &pdev->dev);
  12233. #if TG3_VLAN_TAG_USED
  12234. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  12235. #endif
  12236. tp = netdev_priv(dev);
  12237. tp->pdev = pdev;
  12238. tp->dev = dev;
  12239. tp->pm_cap = pm_cap;
  12240. tp->rx_mode = TG3_DEF_RX_MODE;
  12241. tp->tx_mode = TG3_DEF_TX_MODE;
  12242. if (tg3_debug > 0)
  12243. tp->msg_enable = tg3_debug;
  12244. else
  12245. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12246. /* The word/byte swap controls here control register access byte
  12247. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12248. * setting below.
  12249. */
  12250. tp->misc_host_ctrl =
  12251. MISC_HOST_CTRL_MASK_PCI_INT |
  12252. MISC_HOST_CTRL_WORD_SWAP |
  12253. MISC_HOST_CTRL_INDIR_ACCESS |
  12254. MISC_HOST_CTRL_PCISTATE_RW;
  12255. /* The NONFRM (non-frame) byte/word swap controls take effect
  12256. * on descriptor entries, anything which isn't packet data.
  12257. *
  12258. * The StrongARM chips on the board (one for tx, one for rx)
  12259. * are running in big-endian mode.
  12260. */
  12261. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12262. GRC_MODE_WSWAP_NONFRM_DATA);
  12263. #ifdef __BIG_ENDIAN
  12264. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12265. #endif
  12266. spin_lock_init(&tp->lock);
  12267. spin_lock_init(&tp->indirect_lock);
  12268. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12269. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12270. if (!tp->regs) {
  12271. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  12272. err = -ENOMEM;
  12273. goto err_out_free_dev;
  12274. }
  12275. tg3_init_link_config(tp);
  12276. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12277. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12278. dev->ethtool_ops = &tg3_ethtool_ops;
  12279. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12280. dev->irq = pdev->irq;
  12281. err = tg3_get_invariants(tp);
  12282. if (err) {
  12283. dev_err(&pdev->dev,
  12284. "Problem fetching invariants of chip, aborting\n");
  12285. goto err_out_iounmap;
  12286. }
  12287. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  12288. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  12289. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
  12290. dev->netdev_ops = &tg3_netdev_ops;
  12291. else
  12292. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  12293. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12294. * device behind the EPB cannot support DMA addresses > 40-bit.
  12295. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12296. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12297. * do DMA address check in tg3_start_xmit().
  12298. */
  12299. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  12300. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12301. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  12302. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12303. #ifdef CONFIG_HIGHMEM
  12304. dma_mask = DMA_BIT_MASK(64);
  12305. #endif
  12306. } else
  12307. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12308. /* Configure DMA attributes. */
  12309. if (dma_mask > DMA_BIT_MASK(32)) {
  12310. err = pci_set_dma_mask(pdev, dma_mask);
  12311. if (!err) {
  12312. dev->features |= NETIF_F_HIGHDMA;
  12313. err = pci_set_consistent_dma_mask(pdev,
  12314. persist_dma_mask);
  12315. if (err < 0) {
  12316. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  12317. "DMA for consistent allocations\n");
  12318. goto err_out_iounmap;
  12319. }
  12320. }
  12321. }
  12322. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12323. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12324. if (err) {
  12325. dev_err(&pdev->dev,
  12326. "No usable DMA configuration, aborting\n");
  12327. goto err_out_iounmap;
  12328. }
  12329. }
  12330. tg3_init_bufmgr_config(tp);
  12331. /* Selectively allow TSO based on operating conditions */
  12332. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  12333. (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
  12334. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  12335. else {
  12336. tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
  12337. tp->fw_needed = NULL;
  12338. }
  12339. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  12340. tp->fw_needed = FIRMWARE_TG3;
  12341. /* TSO is on by default on chips that support hardware TSO.
  12342. * Firmware TSO on older chips gives lower performance, so it
  12343. * is off by default, but can be enabled using ethtool.
  12344. */
  12345. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
  12346. (dev->features & NETIF_F_IP_CSUM)) {
  12347. dev->features |= NETIF_F_TSO;
  12348. vlan_features_add(dev, NETIF_F_TSO);
  12349. }
  12350. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  12351. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
  12352. if (dev->features & NETIF_F_IPV6_CSUM) {
  12353. dev->features |= NETIF_F_TSO6;
  12354. vlan_features_add(dev, NETIF_F_TSO6);
  12355. }
  12356. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  12357. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12358. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12359. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12360. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12361. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  12362. dev->features |= NETIF_F_TSO_ECN;
  12363. vlan_features_add(dev, NETIF_F_TSO_ECN);
  12364. }
  12365. }
  12366. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12367. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  12368. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12369. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  12370. tp->rx_pending = 63;
  12371. }
  12372. err = tg3_get_device_address(tp);
  12373. if (err) {
  12374. dev_err(&pdev->dev,
  12375. "Could not obtain valid ethernet address, aborting\n");
  12376. goto err_out_iounmap;
  12377. }
  12378. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  12379. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12380. if (!tp->aperegs) {
  12381. dev_err(&pdev->dev,
  12382. "Cannot map APE registers, aborting\n");
  12383. err = -ENOMEM;
  12384. goto err_out_iounmap;
  12385. }
  12386. tg3_ape_lock_init(tp);
  12387. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  12388. tg3_read_dash_ver(tp);
  12389. }
  12390. /*
  12391. * Reset chip in case UNDI or EFI driver did not shutdown
  12392. * DMA self test will enable WDMAC and we'll see (spurious)
  12393. * pending DMA on the PCI bus at that point.
  12394. */
  12395. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12396. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12397. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12398. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12399. }
  12400. err = tg3_test_dma(tp);
  12401. if (err) {
  12402. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  12403. goto err_out_apeunmap;
  12404. }
  12405. /* flow control autonegotiation is default behavior */
  12406. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  12407. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  12408. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12409. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12410. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12411. for (i = 0; i < tp->irq_max; i++) {
  12412. struct tg3_napi *tnapi = &tp->napi[i];
  12413. tnapi->tp = tp;
  12414. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12415. tnapi->int_mbox = intmbx;
  12416. if (i < 4)
  12417. intmbx += 0x8;
  12418. else
  12419. intmbx += 0x4;
  12420. tnapi->consmbox = rcvmbx;
  12421. tnapi->prodmbox = sndmbx;
  12422. if (i)
  12423. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12424. else
  12425. tnapi->coal_now = HOSTCC_MODE_NOW;
  12426. if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
  12427. break;
  12428. /*
  12429. * If we support MSIX, we'll be using RSS. If we're using
  12430. * RSS, the first vector only handles link interrupts and the
  12431. * remaining vectors handle rx and tx interrupts. Reuse the
  12432. * mailbox values for the next iteration. The values we setup
  12433. * above are still useful for the single vectored mode.
  12434. */
  12435. if (!i)
  12436. continue;
  12437. rcvmbx += 0x8;
  12438. if (sndmbx & 0x4)
  12439. sndmbx -= 0x4;
  12440. else
  12441. sndmbx += 0xc;
  12442. }
  12443. tg3_init_coal(tp);
  12444. pci_set_drvdata(pdev, dev);
  12445. err = register_netdev(dev);
  12446. if (err) {
  12447. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  12448. goto err_out_apeunmap;
  12449. }
  12450. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  12451. tp->board_part_number,
  12452. tp->pci_chip_rev_id,
  12453. tg3_bus_string(tp, str),
  12454. dev->dev_addr);
  12455. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  12456. struct phy_device *phydev;
  12457. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  12458. netdev_info(dev,
  12459. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  12460. phydev->drv->name, dev_name(&phydev->dev));
  12461. } else {
  12462. char *ethtype;
  12463. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  12464. ethtype = "10/100Base-TX";
  12465. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  12466. ethtype = "1000Base-SX";
  12467. else
  12468. ethtype = "10/100/1000Base-T";
  12469. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  12470. "(WireSpeed[%d])\n", tg3_phy_string(tp), ethtype,
  12471. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0);
  12472. }
  12473. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  12474. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  12475. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  12476. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  12477. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  12478. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  12479. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  12480. tp->dma_rwctrl,
  12481. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  12482. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  12483. return 0;
  12484. err_out_apeunmap:
  12485. if (tp->aperegs) {
  12486. iounmap(tp->aperegs);
  12487. tp->aperegs = NULL;
  12488. }
  12489. err_out_iounmap:
  12490. if (tp->regs) {
  12491. iounmap(tp->regs);
  12492. tp->regs = NULL;
  12493. }
  12494. err_out_free_dev:
  12495. free_netdev(dev);
  12496. err_out_free_res:
  12497. pci_release_regions(pdev);
  12498. err_out_disable_pdev:
  12499. pci_disable_device(pdev);
  12500. pci_set_drvdata(pdev, NULL);
  12501. return err;
  12502. }
  12503. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  12504. {
  12505. struct net_device *dev = pci_get_drvdata(pdev);
  12506. if (dev) {
  12507. struct tg3 *tp = netdev_priv(dev);
  12508. if (tp->fw)
  12509. release_firmware(tp->fw);
  12510. flush_scheduled_work();
  12511. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  12512. tg3_phy_fini(tp);
  12513. tg3_mdio_fini(tp);
  12514. }
  12515. unregister_netdev(dev);
  12516. if (tp->aperegs) {
  12517. iounmap(tp->aperegs);
  12518. tp->aperegs = NULL;
  12519. }
  12520. if (tp->regs) {
  12521. iounmap(tp->regs);
  12522. tp->regs = NULL;
  12523. }
  12524. free_netdev(dev);
  12525. pci_release_regions(pdev);
  12526. pci_disable_device(pdev);
  12527. pci_set_drvdata(pdev, NULL);
  12528. }
  12529. }
  12530. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  12531. {
  12532. struct net_device *dev = pci_get_drvdata(pdev);
  12533. struct tg3 *tp = netdev_priv(dev);
  12534. pci_power_t target_state;
  12535. int err;
  12536. /* PCI register 4 needs to be saved whether netif_running() or not.
  12537. * MSI address and data need to be saved if using MSI and
  12538. * netif_running().
  12539. */
  12540. pci_save_state(pdev);
  12541. if (!netif_running(dev))
  12542. return 0;
  12543. flush_scheduled_work();
  12544. tg3_phy_stop(tp);
  12545. tg3_netif_stop(tp);
  12546. del_timer_sync(&tp->timer);
  12547. tg3_full_lock(tp, 1);
  12548. tg3_disable_ints(tp);
  12549. tg3_full_unlock(tp);
  12550. netif_device_detach(dev);
  12551. tg3_full_lock(tp, 0);
  12552. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12553. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  12554. tg3_full_unlock(tp);
  12555. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  12556. err = tg3_set_power_state(tp, target_state);
  12557. if (err) {
  12558. int err2;
  12559. tg3_full_lock(tp, 0);
  12560. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12561. err2 = tg3_restart_hw(tp, 1);
  12562. if (err2)
  12563. goto out;
  12564. tp->timer.expires = jiffies + tp->timer_offset;
  12565. add_timer(&tp->timer);
  12566. netif_device_attach(dev);
  12567. tg3_netif_start(tp);
  12568. out:
  12569. tg3_full_unlock(tp);
  12570. if (!err2)
  12571. tg3_phy_start(tp);
  12572. }
  12573. return err;
  12574. }
  12575. static int tg3_resume(struct pci_dev *pdev)
  12576. {
  12577. struct net_device *dev = pci_get_drvdata(pdev);
  12578. struct tg3 *tp = netdev_priv(dev);
  12579. int err;
  12580. pci_restore_state(tp->pdev);
  12581. if (!netif_running(dev))
  12582. return 0;
  12583. err = tg3_set_power_state(tp, PCI_D0);
  12584. if (err)
  12585. return err;
  12586. netif_device_attach(dev);
  12587. tg3_full_lock(tp, 0);
  12588. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12589. err = tg3_restart_hw(tp, 1);
  12590. if (err)
  12591. goto out;
  12592. tp->timer.expires = jiffies + tp->timer_offset;
  12593. add_timer(&tp->timer);
  12594. tg3_netif_start(tp);
  12595. out:
  12596. tg3_full_unlock(tp);
  12597. if (!err)
  12598. tg3_phy_start(tp);
  12599. return err;
  12600. }
  12601. static struct pci_driver tg3_driver = {
  12602. .name = DRV_MODULE_NAME,
  12603. .id_table = tg3_pci_tbl,
  12604. .probe = tg3_init_one,
  12605. .remove = __devexit_p(tg3_remove_one),
  12606. .suspend = tg3_suspend,
  12607. .resume = tg3_resume
  12608. };
  12609. static int __init tg3_init(void)
  12610. {
  12611. return pci_register_driver(&tg3_driver);
  12612. }
  12613. static void __exit tg3_cleanup(void)
  12614. {
  12615. pci_unregister_driver(&tg3_driver);
  12616. }
  12617. module_init(tg3_init);
  12618. module_exit(tg3_cleanup);