tenxpress.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496
  1. /****************************************************************************
  2. * Driver for Solarflare Solarstorm network controllers and boards
  3. * Copyright 2007-2009 Solarflare Communications Inc.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published
  7. * by the Free Software Foundation, incorporated herein by reference.
  8. */
  9. #include <linux/delay.h>
  10. #include <linux/rtnetlink.h>
  11. #include <linux/seq_file.h>
  12. #include <linux/slab.h>
  13. #include "efx.h"
  14. #include "mdio_10g.h"
  15. #include "nic.h"
  16. #include "phy.h"
  17. #include "regs.h"
  18. #include "workarounds.h"
  19. #include "selftest.h"
  20. /* We expect these MMDs to be in the package. */
  21. #define TENXPRESS_REQUIRED_DEVS (MDIO_DEVS_PMAPMD | \
  22. MDIO_DEVS_PCS | \
  23. MDIO_DEVS_PHYXS | \
  24. MDIO_DEVS_AN)
  25. #define SFX7101_LOOPBACKS ((1 << LOOPBACK_PHYXS) | \
  26. (1 << LOOPBACK_PCS) | \
  27. (1 << LOOPBACK_PMAPMD) | \
  28. (1 << LOOPBACK_PHYXS_WS))
  29. /* We complain if we fail to see the link partner as 10G capable this many
  30. * times in a row (must be > 1 as sampling the autoneg. registers is racy)
  31. */
  32. #define MAX_BAD_LP_TRIES (5)
  33. /* Extended control register */
  34. #define PMA_PMD_XCONTROL_REG 49152
  35. #define PMA_PMD_EXT_GMII_EN_LBN 1
  36. #define PMA_PMD_EXT_GMII_EN_WIDTH 1
  37. #define PMA_PMD_EXT_CLK_OUT_LBN 2
  38. #define PMA_PMD_EXT_CLK_OUT_WIDTH 1
  39. #define PMA_PMD_LNPGA_POWERDOWN_LBN 8
  40. #define PMA_PMD_LNPGA_POWERDOWN_WIDTH 1
  41. #define PMA_PMD_EXT_CLK312_WIDTH 1
  42. #define PMA_PMD_EXT_LPOWER_LBN 12
  43. #define PMA_PMD_EXT_LPOWER_WIDTH 1
  44. #define PMA_PMD_EXT_ROBUST_LBN 14
  45. #define PMA_PMD_EXT_ROBUST_WIDTH 1
  46. #define PMA_PMD_EXT_SSR_LBN 15
  47. #define PMA_PMD_EXT_SSR_WIDTH 1
  48. /* extended status register */
  49. #define PMA_PMD_XSTATUS_REG 49153
  50. #define PMA_PMD_XSTAT_MDIX_LBN 14
  51. #define PMA_PMD_XSTAT_FLP_LBN (12)
  52. /* LED control register */
  53. #define PMA_PMD_LED_CTRL_REG 49159
  54. #define PMA_PMA_LED_ACTIVITY_LBN (3)
  55. /* LED function override register */
  56. #define PMA_PMD_LED_OVERR_REG 49161
  57. /* Bit positions for different LEDs (there are more but not wired on SFE4001)*/
  58. #define PMA_PMD_LED_LINK_LBN (0)
  59. #define PMA_PMD_LED_SPEED_LBN (2)
  60. #define PMA_PMD_LED_TX_LBN (4)
  61. #define PMA_PMD_LED_RX_LBN (6)
  62. /* Override settings */
  63. #define PMA_PMD_LED_AUTO (0) /* H/W control */
  64. #define PMA_PMD_LED_ON (1)
  65. #define PMA_PMD_LED_OFF (2)
  66. #define PMA_PMD_LED_FLASH (3)
  67. #define PMA_PMD_LED_MASK 3
  68. /* All LEDs under hardware control */
  69. /* Green and Amber under hardware control, Red off */
  70. #define SFX7101_PMA_PMD_LED_DEFAULT (PMA_PMD_LED_OFF << PMA_PMD_LED_RX_LBN)
  71. #define PMA_PMD_SPEED_ENABLE_REG 49192
  72. #define PMA_PMD_100TX_ADV_LBN 1
  73. #define PMA_PMD_100TX_ADV_WIDTH 1
  74. #define PMA_PMD_1000T_ADV_LBN 2
  75. #define PMA_PMD_1000T_ADV_WIDTH 1
  76. #define PMA_PMD_10000T_ADV_LBN 3
  77. #define PMA_PMD_10000T_ADV_WIDTH 1
  78. #define PMA_PMD_SPEED_LBN 4
  79. #define PMA_PMD_SPEED_WIDTH 4
  80. /* Misc register defines */
  81. #define PCS_CLOCK_CTRL_REG 55297
  82. #define PLL312_RST_N_LBN 2
  83. #define PCS_SOFT_RST2_REG 55302
  84. #define SERDES_RST_N_LBN 13
  85. #define XGXS_RST_N_LBN 12
  86. #define PCS_TEST_SELECT_REG 55303 /* PRM 10.5.8 */
  87. #define CLK312_EN_LBN 3
  88. /* PHYXS registers */
  89. #define PHYXS_XCONTROL_REG 49152
  90. #define PHYXS_RESET_LBN 15
  91. #define PHYXS_RESET_WIDTH 1
  92. #define PHYXS_TEST1 (49162)
  93. #define LOOPBACK_NEAR_LBN (8)
  94. #define LOOPBACK_NEAR_WIDTH (1)
  95. /* Boot status register */
  96. #define PCS_BOOT_STATUS_REG 53248
  97. #define PCS_BOOT_FATAL_ERROR_LBN 0
  98. #define PCS_BOOT_PROGRESS_LBN 1
  99. #define PCS_BOOT_PROGRESS_WIDTH 2
  100. #define PCS_BOOT_PROGRESS_INIT 0
  101. #define PCS_BOOT_PROGRESS_WAIT_MDIO 1
  102. #define PCS_BOOT_PROGRESS_CHECKSUM 2
  103. #define PCS_BOOT_PROGRESS_JUMP 3
  104. #define PCS_BOOT_DOWNLOAD_WAIT_LBN 3
  105. #define PCS_BOOT_CODE_STARTED_LBN 4
  106. /* 100M/1G PHY registers */
  107. #define GPHY_XCONTROL_REG 49152
  108. #define GPHY_ISOLATE_LBN 10
  109. #define GPHY_ISOLATE_WIDTH 1
  110. #define GPHY_DUPLEX_LBN 8
  111. #define GPHY_DUPLEX_WIDTH 1
  112. #define GPHY_LOOPBACK_NEAR_LBN 14
  113. #define GPHY_LOOPBACK_NEAR_WIDTH 1
  114. #define C22EXT_STATUS_REG 49153
  115. #define C22EXT_STATUS_LINK_LBN 2
  116. #define C22EXT_STATUS_LINK_WIDTH 1
  117. #define C22EXT_MSTSLV_CTRL 49161
  118. #define C22EXT_MSTSLV_CTRL_ADV_1000_HD_LBN 8
  119. #define C22EXT_MSTSLV_CTRL_ADV_1000_FD_LBN 9
  120. #define C22EXT_MSTSLV_STATUS 49162
  121. #define C22EXT_MSTSLV_STATUS_LP_1000_HD_LBN 10
  122. #define C22EXT_MSTSLV_STATUS_LP_1000_FD_LBN 11
  123. /* Time to wait between powering down the LNPGA and turning off the power
  124. * rails */
  125. #define LNPGA_PDOWN_WAIT (HZ / 5)
  126. struct tenxpress_phy_data {
  127. enum efx_loopback_mode loopback_mode;
  128. enum efx_phy_mode phy_mode;
  129. int bad_lp_tries;
  130. };
  131. static int tenxpress_init(struct efx_nic *efx)
  132. {
  133. /* Enable 312.5 MHz clock */
  134. efx_mdio_write(efx, MDIO_MMD_PCS, PCS_TEST_SELECT_REG,
  135. 1 << CLK312_EN_LBN);
  136. /* Set the LEDs up as: Green = Link, Amber = Link/Act, Red = Off */
  137. efx_mdio_set_flag(efx, MDIO_MMD_PMAPMD, PMA_PMD_LED_CTRL_REG,
  138. 1 << PMA_PMA_LED_ACTIVITY_LBN, true);
  139. efx_mdio_write(efx, MDIO_MMD_PMAPMD, PMA_PMD_LED_OVERR_REG,
  140. SFX7101_PMA_PMD_LED_DEFAULT);
  141. return 0;
  142. }
  143. static int tenxpress_phy_probe(struct efx_nic *efx)
  144. {
  145. struct tenxpress_phy_data *phy_data;
  146. /* Allocate phy private storage */
  147. phy_data = kzalloc(sizeof(*phy_data), GFP_KERNEL);
  148. if (!phy_data)
  149. return -ENOMEM;
  150. efx->phy_data = phy_data;
  151. phy_data->phy_mode = efx->phy_mode;
  152. efx->mdio.mmds = TENXPRESS_REQUIRED_DEVS;
  153. efx->mdio.mode_support = MDIO_SUPPORTS_C45;
  154. efx->loopback_modes = SFX7101_LOOPBACKS | FALCON_XMAC_LOOPBACKS;
  155. efx->link_advertising = (ADVERTISED_TP | ADVERTISED_Autoneg |
  156. ADVERTISED_10000baseT_Full);
  157. return 0;
  158. }
  159. static int tenxpress_phy_init(struct efx_nic *efx)
  160. {
  161. int rc;
  162. falcon_board(efx)->type->init_phy(efx);
  163. if (!(efx->phy_mode & PHY_MODE_SPECIAL)) {
  164. rc = efx_mdio_wait_reset_mmds(efx, TENXPRESS_REQUIRED_DEVS);
  165. if (rc < 0)
  166. return rc;
  167. rc = efx_mdio_check_mmds(efx, TENXPRESS_REQUIRED_DEVS, 0);
  168. if (rc < 0)
  169. return rc;
  170. }
  171. rc = tenxpress_init(efx);
  172. if (rc < 0)
  173. return rc;
  174. /* Reinitialise flow control settings */
  175. efx_link_set_wanted_fc(efx, efx->wanted_fc);
  176. efx_mdio_an_reconfigure(efx);
  177. schedule_timeout_uninterruptible(HZ / 5); /* 200ms */
  178. /* Let XGXS and SerDes out of reset */
  179. falcon_reset_xaui(efx);
  180. return 0;
  181. }
  182. /* Perform a "special software reset" on the PHY. The caller is
  183. * responsible for saving and restoring the PHY hardware registers
  184. * properly, and masking/unmasking LASI */
  185. static int tenxpress_special_reset(struct efx_nic *efx)
  186. {
  187. int rc, reg;
  188. /* The XGMAC clock is driven from the SFX7101 312MHz clock, so
  189. * a special software reset can glitch the XGMAC sufficiently for stats
  190. * requests to fail. */
  191. falcon_stop_nic_stats(efx);
  192. /* Initiate reset */
  193. reg = efx_mdio_read(efx, MDIO_MMD_PMAPMD, PMA_PMD_XCONTROL_REG);
  194. reg |= (1 << PMA_PMD_EXT_SSR_LBN);
  195. efx_mdio_write(efx, MDIO_MMD_PMAPMD, PMA_PMD_XCONTROL_REG, reg);
  196. mdelay(200);
  197. /* Wait for the blocks to come out of reset */
  198. rc = efx_mdio_wait_reset_mmds(efx, TENXPRESS_REQUIRED_DEVS);
  199. if (rc < 0)
  200. goto out;
  201. /* Try and reconfigure the device */
  202. rc = tenxpress_init(efx);
  203. if (rc < 0)
  204. goto out;
  205. /* Wait for the XGXS state machine to churn */
  206. mdelay(10);
  207. out:
  208. falcon_start_nic_stats(efx);
  209. return rc;
  210. }
  211. static void sfx7101_check_bad_lp(struct efx_nic *efx, bool link_ok)
  212. {
  213. struct tenxpress_phy_data *pd = efx->phy_data;
  214. bool bad_lp;
  215. int reg;
  216. if (link_ok) {
  217. bad_lp = false;
  218. } else {
  219. /* Check that AN has started but not completed. */
  220. reg = efx_mdio_read(efx, MDIO_MMD_AN, MDIO_STAT1);
  221. if (!(reg & MDIO_AN_STAT1_LPABLE))
  222. return; /* LP status is unknown */
  223. bad_lp = !(reg & MDIO_AN_STAT1_COMPLETE);
  224. if (bad_lp)
  225. pd->bad_lp_tries++;
  226. }
  227. /* Nothing to do if all is well and was previously so. */
  228. if (!pd->bad_lp_tries)
  229. return;
  230. /* Use the RX (red) LED as an error indicator once we've seen AN
  231. * failure several times in a row, and also log a message. */
  232. if (!bad_lp || pd->bad_lp_tries == MAX_BAD_LP_TRIES) {
  233. reg = efx_mdio_read(efx, MDIO_MMD_PMAPMD,
  234. PMA_PMD_LED_OVERR_REG);
  235. reg &= ~(PMA_PMD_LED_MASK << PMA_PMD_LED_RX_LBN);
  236. if (!bad_lp) {
  237. reg |= PMA_PMD_LED_OFF << PMA_PMD_LED_RX_LBN;
  238. } else {
  239. reg |= PMA_PMD_LED_FLASH << PMA_PMD_LED_RX_LBN;
  240. netif_err(efx, link, efx->net_dev,
  241. "appears to be plugged into a port"
  242. " that is not 10GBASE-T capable. The PHY"
  243. " supports 10GBASE-T ONLY, so no link can"
  244. " be established\n");
  245. }
  246. efx_mdio_write(efx, MDIO_MMD_PMAPMD,
  247. PMA_PMD_LED_OVERR_REG, reg);
  248. pd->bad_lp_tries = bad_lp;
  249. }
  250. }
  251. static bool sfx7101_link_ok(struct efx_nic *efx)
  252. {
  253. return efx_mdio_links_ok(efx,
  254. MDIO_DEVS_PMAPMD |
  255. MDIO_DEVS_PCS |
  256. MDIO_DEVS_PHYXS);
  257. }
  258. static void tenxpress_ext_loopback(struct efx_nic *efx)
  259. {
  260. efx_mdio_set_flag(efx, MDIO_MMD_PHYXS, PHYXS_TEST1,
  261. 1 << LOOPBACK_NEAR_LBN,
  262. efx->loopback_mode == LOOPBACK_PHYXS);
  263. }
  264. static void tenxpress_low_power(struct efx_nic *efx)
  265. {
  266. efx_mdio_set_mmds_lpower(
  267. efx, !!(efx->phy_mode & PHY_MODE_LOW_POWER),
  268. TENXPRESS_REQUIRED_DEVS);
  269. }
  270. static int tenxpress_phy_reconfigure(struct efx_nic *efx)
  271. {
  272. struct tenxpress_phy_data *phy_data = efx->phy_data;
  273. bool phy_mode_change, loop_reset;
  274. if (efx->phy_mode & (PHY_MODE_OFF | PHY_MODE_SPECIAL)) {
  275. phy_data->phy_mode = efx->phy_mode;
  276. return 0;
  277. }
  278. phy_mode_change = (efx->phy_mode == PHY_MODE_NORMAL &&
  279. phy_data->phy_mode != PHY_MODE_NORMAL);
  280. loop_reset = (LOOPBACK_OUT_OF(phy_data, efx, LOOPBACKS_EXTERNAL(efx)) ||
  281. LOOPBACK_CHANGED(phy_data, efx, 1 << LOOPBACK_GPHY));
  282. if (loop_reset || phy_mode_change) {
  283. tenxpress_special_reset(efx);
  284. falcon_reset_xaui(efx);
  285. }
  286. tenxpress_low_power(efx);
  287. efx_mdio_transmit_disable(efx);
  288. efx_mdio_phy_reconfigure(efx);
  289. tenxpress_ext_loopback(efx);
  290. efx_mdio_an_reconfigure(efx);
  291. phy_data->loopback_mode = efx->loopback_mode;
  292. phy_data->phy_mode = efx->phy_mode;
  293. return 0;
  294. }
  295. static void
  296. tenxpress_get_settings(struct efx_nic *efx, struct ethtool_cmd *ecmd);
  297. /* Poll for link state changes */
  298. static bool tenxpress_phy_poll(struct efx_nic *efx)
  299. {
  300. struct efx_link_state old_state = efx->link_state;
  301. efx->link_state.up = sfx7101_link_ok(efx);
  302. efx->link_state.speed = 10000;
  303. efx->link_state.fd = true;
  304. efx->link_state.fc = efx_mdio_get_pause(efx);
  305. sfx7101_check_bad_lp(efx, efx->link_state.up);
  306. return !efx_link_state_equal(&efx->link_state, &old_state);
  307. }
  308. static void sfx7101_phy_fini(struct efx_nic *efx)
  309. {
  310. int reg;
  311. /* Power down the LNPGA */
  312. reg = (1 << PMA_PMD_LNPGA_POWERDOWN_LBN);
  313. efx_mdio_write(efx, MDIO_MMD_PMAPMD, PMA_PMD_XCONTROL_REG, reg);
  314. /* Waiting here ensures that the board fini, which can turn
  315. * off the power to the PHY, won't get run until the LNPGA
  316. * powerdown has been given long enough to complete. */
  317. schedule_timeout_uninterruptible(LNPGA_PDOWN_WAIT); /* 200 ms */
  318. }
  319. static void tenxpress_phy_remove(struct efx_nic *efx)
  320. {
  321. kfree(efx->phy_data);
  322. efx->phy_data = NULL;
  323. }
  324. /* Override the RX, TX and link LEDs */
  325. void tenxpress_set_id_led(struct efx_nic *efx, enum efx_led_mode mode)
  326. {
  327. int reg;
  328. switch (mode) {
  329. case EFX_LED_OFF:
  330. reg = (PMA_PMD_LED_OFF << PMA_PMD_LED_TX_LBN) |
  331. (PMA_PMD_LED_OFF << PMA_PMD_LED_RX_LBN) |
  332. (PMA_PMD_LED_OFF << PMA_PMD_LED_LINK_LBN);
  333. break;
  334. case EFX_LED_ON:
  335. reg = (PMA_PMD_LED_ON << PMA_PMD_LED_TX_LBN) |
  336. (PMA_PMD_LED_ON << PMA_PMD_LED_RX_LBN) |
  337. (PMA_PMD_LED_ON << PMA_PMD_LED_LINK_LBN);
  338. break;
  339. default:
  340. reg = SFX7101_PMA_PMD_LED_DEFAULT;
  341. break;
  342. }
  343. efx_mdio_write(efx, MDIO_MMD_PMAPMD, PMA_PMD_LED_OVERR_REG, reg);
  344. }
  345. static const char *const sfx7101_test_names[] = {
  346. "bist"
  347. };
  348. static const char *sfx7101_test_name(struct efx_nic *efx, unsigned int index)
  349. {
  350. if (index < ARRAY_SIZE(sfx7101_test_names))
  351. return sfx7101_test_names[index];
  352. return NULL;
  353. }
  354. static int
  355. sfx7101_run_tests(struct efx_nic *efx, int *results, unsigned flags)
  356. {
  357. int rc;
  358. if (!(flags & ETH_TEST_FL_OFFLINE))
  359. return 0;
  360. /* BIST is automatically run after a special software reset */
  361. rc = tenxpress_special_reset(efx);
  362. results[0] = rc ? -1 : 1;
  363. efx_mdio_an_reconfigure(efx);
  364. return rc;
  365. }
  366. static void
  367. tenxpress_get_settings(struct efx_nic *efx, struct ethtool_cmd *ecmd)
  368. {
  369. u32 adv = 0, lpa = 0;
  370. int reg;
  371. reg = efx_mdio_read(efx, MDIO_MMD_AN, MDIO_AN_10GBT_CTRL);
  372. if (reg & MDIO_AN_10GBT_CTRL_ADV10G)
  373. adv |= ADVERTISED_10000baseT_Full;
  374. reg = efx_mdio_read(efx, MDIO_MMD_AN, MDIO_AN_10GBT_STAT);
  375. if (reg & MDIO_AN_10GBT_STAT_LP10G)
  376. lpa |= ADVERTISED_10000baseT_Full;
  377. mdio45_ethtool_gset_npage(&efx->mdio, ecmd, adv, lpa);
  378. /* In loopback, the PHY automatically brings up the correct interface,
  379. * but doesn't advertise the correct speed. So override it */
  380. if (LOOPBACK_EXTERNAL(efx))
  381. ecmd->speed = SPEED_10000;
  382. }
  383. static int tenxpress_set_settings(struct efx_nic *efx, struct ethtool_cmd *ecmd)
  384. {
  385. if (!ecmd->autoneg)
  386. return -EINVAL;
  387. return efx_mdio_set_settings(efx, ecmd);
  388. }
  389. static void sfx7101_set_npage_adv(struct efx_nic *efx, u32 advertising)
  390. {
  391. efx_mdio_set_flag(efx, MDIO_MMD_AN, MDIO_AN_10GBT_CTRL,
  392. MDIO_AN_10GBT_CTRL_ADV10G,
  393. advertising & ADVERTISED_10000baseT_Full);
  394. }
  395. struct efx_phy_operations falcon_sfx7101_phy_ops = {
  396. .probe = tenxpress_phy_probe,
  397. .init = tenxpress_phy_init,
  398. .reconfigure = tenxpress_phy_reconfigure,
  399. .poll = tenxpress_phy_poll,
  400. .fini = sfx7101_phy_fini,
  401. .remove = tenxpress_phy_remove,
  402. .get_settings = tenxpress_get_settings,
  403. .set_settings = tenxpress_set_settings,
  404. .set_npage_adv = sfx7101_set_npage_adv,
  405. .test_alive = efx_mdio_test_alive,
  406. .test_name = sfx7101_test_name,
  407. .run_tests = sfx7101_run_tests,
  408. };