pch_gbe_main.c 69 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477
  1. /*
  2. * Copyright (C) 1999 - 2010 Intel Corporation.
  3. * Copyright (C) 2010 OKI SEMICONDUCTOR Co., LTD.
  4. *
  5. * This code was derived from the Intel e1000e Linux driver.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include "pch_gbe.h"
  21. #include "pch_gbe_api.h"
  22. #define DRV_VERSION "1.00"
  23. const char pch_driver_version[] = DRV_VERSION;
  24. #define PCI_DEVICE_ID_INTEL_IOH1_GBE 0x8802 /* Pci device ID */
  25. #define PCH_GBE_MAR_ENTRIES 16
  26. #define PCH_GBE_SHORT_PKT 64
  27. #define DSC_INIT16 0xC000
  28. #define PCH_GBE_DMA_ALIGN 0
  29. #define PCH_GBE_WATCHDOG_PERIOD (1 * HZ) /* watchdog time */
  30. #define PCH_GBE_COPYBREAK_DEFAULT 256
  31. #define PCH_GBE_PCI_BAR 1
  32. #define PCH_GBE_TX_WEIGHT 64
  33. #define PCH_GBE_RX_WEIGHT 64
  34. #define PCH_GBE_RX_BUFFER_WRITE 16
  35. /* Initialize the wake-on-LAN settings */
  36. #define PCH_GBE_WL_INIT_SETTING (PCH_GBE_WLC_MP)
  37. #define PCH_GBE_MAC_RGMII_CTRL_SETTING ( \
  38. PCH_GBE_CHIP_TYPE_INTERNAL | \
  39. PCH_GBE_RGMII_MODE_RGMII | \
  40. PCH_GBE_CRS_SEL \
  41. )
  42. /* Ethertype field values */
  43. #define PCH_GBE_MAX_JUMBO_FRAME_SIZE 10318
  44. #define PCH_GBE_FRAME_SIZE_2048 2048
  45. #define PCH_GBE_FRAME_SIZE_4096 4096
  46. #define PCH_GBE_FRAME_SIZE_8192 8192
  47. #define PCH_GBE_GET_DESC(R, i, type) (&(((struct type *)((R).desc))[i]))
  48. #define PCH_GBE_RX_DESC(R, i) PCH_GBE_GET_DESC(R, i, pch_gbe_rx_desc)
  49. #define PCH_GBE_TX_DESC(R, i) PCH_GBE_GET_DESC(R, i, pch_gbe_tx_desc)
  50. #define PCH_GBE_DESC_UNUSED(R) \
  51. ((((R)->next_to_clean > (R)->next_to_use) ? 0 : (R)->count) + \
  52. (R)->next_to_clean - (R)->next_to_use - 1)
  53. /* Pause packet value */
  54. #define PCH_GBE_PAUSE_PKT1_VALUE 0x00C28001
  55. #define PCH_GBE_PAUSE_PKT2_VALUE 0x00000100
  56. #define PCH_GBE_PAUSE_PKT4_VALUE 0x01000888
  57. #define PCH_GBE_PAUSE_PKT5_VALUE 0x0000FFFF
  58. #define PCH_GBE_ETH_ALEN 6
  59. /* This defines the bits that are set in the Interrupt Mask
  60. * Set/Read Register. Each bit is documented below:
  61. * o RXT0 = Receiver Timer Interrupt (ring 0)
  62. * o TXDW = Transmit Descriptor Written Back
  63. * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
  64. * o RXSEQ = Receive Sequence Error
  65. * o LSC = Link Status Change
  66. */
  67. #define PCH_GBE_INT_ENABLE_MASK ( \
  68. PCH_GBE_INT_RX_DMA_CMPLT | \
  69. PCH_GBE_INT_RX_DSC_EMP | \
  70. PCH_GBE_INT_WOL_DET | \
  71. PCH_GBE_INT_TX_CMPLT \
  72. )
  73. static unsigned int copybreak __read_mostly = PCH_GBE_COPYBREAK_DEFAULT;
  74. static int pch_gbe_mdio_read(struct net_device *netdev, int addr, int reg);
  75. static void pch_gbe_mdio_write(struct net_device *netdev, int addr, int reg,
  76. int data);
  77. /**
  78. * pch_gbe_mac_read_mac_addr - Read MAC address
  79. * @hw: Pointer to the HW structure
  80. * Returns
  81. * 0: Successful.
  82. */
  83. s32 pch_gbe_mac_read_mac_addr(struct pch_gbe_hw *hw)
  84. {
  85. u32 adr1a, adr1b;
  86. adr1a = ioread32(&hw->reg->mac_adr[0].high);
  87. adr1b = ioread32(&hw->reg->mac_adr[0].low);
  88. hw->mac.addr[0] = (u8)(adr1a & 0xFF);
  89. hw->mac.addr[1] = (u8)((adr1a >> 8) & 0xFF);
  90. hw->mac.addr[2] = (u8)((adr1a >> 16) & 0xFF);
  91. hw->mac.addr[3] = (u8)((adr1a >> 24) & 0xFF);
  92. hw->mac.addr[4] = (u8)(adr1b & 0xFF);
  93. hw->mac.addr[5] = (u8)((adr1b >> 8) & 0xFF);
  94. pr_debug("hw->mac.addr : %pM\n", hw->mac.addr);
  95. return 0;
  96. }
  97. /**
  98. * pch_gbe_wait_clr_bit - Wait to clear a bit
  99. * @reg: Pointer of register
  100. * @busy: Busy bit
  101. */
  102. static void pch_gbe_wait_clr_bit(void *reg, u32 bit)
  103. {
  104. u32 tmp;
  105. /* wait busy */
  106. tmp = 1000;
  107. while ((ioread32(reg) & bit) && --tmp)
  108. cpu_relax();
  109. if (!tmp)
  110. pr_err("Error: busy bit is not cleared\n");
  111. }
  112. /**
  113. * pch_gbe_mac_mar_set - Set MAC address register
  114. * @hw: Pointer to the HW structure
  115. * @addr: Pointer to the MAC address
  116. * @index: MAC address array register
  117. */
  118. static void pch_gbe_mac_mar_set(struct pch_gbe_hw *hw, u8 * addr, u32 index)
  119. {
  120. u32 mar_low, mar_high, adrmask;
  121. pr_debug("index : 0x%x\n", index);
  122. /*
  123. * HW expects these in little endian so we reverse the byte order
  124. * from network order (big endian) to little endian
  125. */
  126. mar_high = ((u32) addr[0] | ((u32) addr[1] << 8) |
  127. ((u32) addr[2] << 16) | ((u32) addr[3] << 24));
  128. mar_low = ((u32) addr[4] | ((u32) addr[5] << 8));
  129. /* Stop the MAC Address of index. */
  130. adrmask = ioread32(&hw->reg->ADDR_MASK);
  131. iowrite32((adrmask | (0x0001 << index)), &hw->reg->ADDR_MASK);
  132. /* wait busy */
  133. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  134. /* Set the MAC address to the MAC address 1A/1B register */
  135. iowrite32(mar_high, &hw->reg->mac_adr[index].high);
  136. iowrite32(mar_low, &hw->reg->mac_adr[index].low);
  137. /* Start the MAC address of index */
  138. iowrite32((adrmask & ~(0x0001 << index)), &hw->reg->ADDR_MASK);
  139. /* wait busy */
  140. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  141. }
  142. /**
  143. * pch_gbe_mac_reset_hw - Reset hardware
  144. * @hw: Pointer to the HW structure
  145. */
  146. static void pch_gbe_mac_reset_hw(struct pch_gbe_hw *hw)
  147. {
  148. /* Read the MAC address. and store to the private data */
  149. pch_gbe_mac_read_mac_addr(hw);
  150. iowrite32(PCH_GBE_ALL_RST, &hw->reg->RESET);
  151. #ifdef PCH_GBE_MAC_IFOP_RGMII
  152. iowrite32(PCH_GBE_MODE_GMII_ETHER, &hw->reg->MODE);
  153. #endif
  154. pch_gbe_wait_clr_bit(&hw->reg->RESET, PCH_GBE_ALL_RST);
  155. /* Setup the receive address */
  156. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  157. return;
  158. }
  159. /**
  160. * pch_gbe_mac_init_rx_addrs - Initialize receive address's
  161. * @hw: Pointer to the HW structure
  162. * @mar_count: Receive address registers
  163. */
  164. static void pch_gbe_mac_init_rx_addrs(struct pch_gbe_hw *hw, u16 mar_count)
  165. {
  166. u32 i;
  167. /* Setup the receive address */
  168. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  169. /* Zero out the other receive addresses */
  170. for (i = 1; i < mar_count; i++) {
  171. iowrite32(0, &hw->reg->mac_adr[i].high);
  172. iowrite32(0, &hw->reg->mac_adr[i].low);
  173. }
  174. iowrite32(0xFFFE, &hw->reg->ADDR_MASK);
  175. /* wait busy */
  176. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  177. }
  178. /**
  179. * pch_gbe_mac_mc_addr_list_update - Update Multicast addresses
  180. * @hw: Pointer to the HW structure
  181. * @mc_addr_list: Array of multicast addresses to program
  182. * @mc_addr_count: Number of multicast addresses to program
  183. * @mar_used_count: The first MAC Address register free to program
  184. * @mar_total_num: Total number of supported MAC Address Registers
  185. */
  186. static void pch_gbe_mac_mc_addr_list_update(struct pch_gbe_hw *hw,
  187. u8 *mc_addr_list, u32 mc_addr_count,
  188. u32 mar_used_count, u32 mar_total_num)
  189. {
  190. u32 i, adrmask;
  191. /* Load the first set of multicast addresses into the exact
  192. * filters (RAR). If there are not enough to fill the RAR
  193. * array, clear the filters.
  194. */
  195. for (i = mar_used_count; i < mar_total_num; i++) {
  196. if (mc_addr_count) {
  197. pch_gbe_mac_mar_set(hw, mc_addr_list, i);
  198. mc_addr_count--;
  199. mc_addr_list += PCH_GBE_ETH_ALEN;
  200. } else {
  201. /* Clear MAC address mask */
  202. adrmask = ioread32(&hw->reg->ADDR_MASK);
  203. iowrite32((adrmask | (0x0001 << i)),
  204. &hw->reg->ADDR_MASK);
  205. /* wait busy */
  206. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  207. /* Clear MAC address */
  208. iowrite32(0, &hw->reg->mac_adr[i].high);
  209. iowrite32(0, &hw->reg->mac_adr[i].low);
  210. }
  211. }
  212. }
  213. /**
  214. * pch_gbe_mac_force_mac_fc - Force the MAC's flow control settings
  215. * @hw: Pointer to the HW structure
  216. * Returns
  217. * 0: Successful.
  218. * Negative value: Failed.
  219. */
  220. s32 pch_gbe_mac_force_mac_fc(struct pch_gbe_hw *hw)
  221. {
  222. struct pch_gbe_mac_info *mac = &hw->mac;
  223. u32 rx_fctrl;
  224. pr_debug("mac->fc = %u\n", mac->fc);
  225. rx_fctrl = ioread32(&hw->reg->RX_FCTRL);
  226. switch (mac->fc) {
  227. case PCH_GBE_FC_NONE:
  228. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  229. mac->tx_fc_enable = false;
  230. break;
  231. case PCH_GBE_FC_RX_PAUSE:
  232. rx_fctrl |= PCH_GBE_FL_CTRL_EN;
  233. mac->tx_fc_enable = false;
  234. break;
  235. case PCH_GBE_FC_TX_PAUSE:
  236. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  237. mac->tx_fc_enable = true;
  238. break;
  239. case PCH_GBE_FC_FULL:
  240. rx_fctrl |= PCH_GBE_FL_CTRL_EN;
  241. mac->tx_fc_enable = true;
  242. break;
  243. default:
  244. pr_err("Flow control param set incorrectly\n");
  245. return -EINVAL;
  246. }
  247. if (mac->link_duplex == DUPLEX_HALF)
  248. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  249. iowrite32(rx_fctrl, &hw->reg->RX_FCTRL);
  250. pr_debug("RX_FCTRL reg : 0x%08x mac->tx_fc_enable : %d\n",
  251. ioread32(&hw->reg->RX_FCTRL), mac->tx_fc_enable);
  252. return 0;
  253. }
  254. /**
  255. * pch_gbe_mac_set_wol_event - Set wake-on-lan event
  256. * @hw: Pointer to the HW structure
  257. * @wu_evt: Wake up event
  258. */
  259. static void pch_gbe_mac_set_wol_event(struct pch_gbe_hw *hw, u32 wu_evt)
  260. {
  261. u32 addr_mask;
  262. pr_debug("wu_evt : 0x%08x ADDR_MASK reg : 0x%08x\n",
  263. wu_evt, ioread32(&hw->reg->ADDR_MASK));
  264. if (wu_evt) {
  265. /* Set Wake-On-Lan address mask */
  266. addr_mask = ioread32(&hw->reg->ADDR_MASK);
  267. iowrite32(addr_mask, &hw->reg->WOL_ADDR_MASK);
  268. /* wait busy */
  269. pch_gbe_wait_clr_bit(&hw->reg->WOL_ADDR_MASK, PCH_GBE_WLA_BUSY);
  270. iowrite32(0, &hw->reg->WOL_ST);
  271. iowrite32((wu_evt | PCH_GBE_WLC_WOL_MODE), &hw->reg->WOL_CTRL);
  272. iowrite32(0x02, &hw->reg->TCPIP_ACC);
  273. iowrite32(PCH_GBE_INT_ENABLE_MASK, &hw->reg->INT_EN);
  274. } else {
  275. iowrite32(0, &hw->reg->WOL_CTRL);
  276. iowrite32(0, &hw->reg->WOL_ST);
  277. }
  278. return;
  279. }
  280. /**
  281. * pch_gbe_mac_ctrl_miim - Control MIIM interface
  282. * @hw: Pointer to the HW structure
  283. * @addr: Address of PHY
  284. * @dir: Operetion. (Write or Read)
  285. * @reg: Access register of PHY
  286. * @data: Write data.
  287. *
  288. * Returns: Read date.
  289. */
  290. u16 pch_gbe_mac_ctrl_miim(struct pch_gbe_hw *hw, u32 addr, u32 dir, u32 reg,
  291. u16 data)
  292. {
  293. u32 data_out = 0;
  294. unsigned int i;
  295. unsigned long flags;
  296. spin_lock_irqsave(&hw->miim_lock, flags);
  297. for (i = 100; i; --i) {
  298. if ((ioread32(&hw->reg->MIIM) & PCH_GBE_MIIM_OPER_READY))
  299. break;
  300. udelay(20);
  301. }
  302. if (i == 0) {
  303. pr_err("pch-gbe.miim won't go Ready\n");
  304. spin_unlock_irqrestore(&hw->miim_lock, flags);
  305. return 0; /* No way to indicate timeout error */
  306. }
  307. iowrite32(((reg << PCH_GBE_MIIM_REG_ADDR_SHIFT) |
  308. (addr << PCH_GBE_MIIM_PHY_ADDR_SHIFT) |
  309. dir | data), &hw->reg->MIIM);
  310. for (i = 0; i < 100; i++) {
  311. udelay(20);
  312. data_out = ioread32(&hw->reg->MIIM);
  313. if ((data_out & PCH_GBE_MIIM_OPER_READY))
  314. break;
  315. }
  316. spin_unlock_irqrestore(&hw->miim_lock, flags);
  317. pr_debug("PHY %s: reg=%d, data=0x%04X\n",
  318. dir == PCH_GBE_MIIM_OPER_READ ? "READ" : "WRITE", reg,
  319. dir == PCH_GBE_MIIM_OPER_READ ? data_out : data);
  320. return (u16) data_out;
  321. }
  322. /**
  323. * pch_gbe_mac_set_pause_packet - Set pause packet
  324. * @hw: Pointer to the HW structure
  325. */
  326. static void pch_gbe_mac_set_pause_packet(struct pch_gbe_hw *hw)
  327. {
  328. unsigned long tmp2, tmp3;
  329. /* Set Pause packet */
  330. tmp2 = hw->mac.addr[1];
  331. tmp2 = (tmp2 << 8) | hw->mac.addr[0];
  332. tmp2 = PCH_GBE_PAUSE_PKT2_VALUE | (tmp2 << 16);
  333. tmp3 = hw->mac.addr[5];
  334. tmp3 = (tmp3 << 8) | hw->mac.addr[4];
  335. tmp3 = (tmp3 << 8) | hw->mac.addr[3];
  336. tmp3 = (tmp3 << 8) | hw->mac.addr[2];
  337. iowrite32(PCH_GBE_PAUSE_PKT1_VALUE, &hw->reg->PAUSE_PKT1);
  338. iowrite32(tmp2, &hw->reg->PAUSE_PKT2);
  339. iowrite32(tmp3, &hw->reg->PAUSE_PKT3);
  340. iowrite32(PCH_GBE_PAUSE_PKT4_VALUE, &hw->reg->PAUSE_PKT4);
  341. iowrite32(PCH_GBE_PAUSE_PKT5_VALUE, &hw->reg->PAUSE_PKT5);
  342. /* Transmit Pause Packet */
  343. iowrite32(PCH_GBE_PS_PKT_RQ, &hw->reg->PAUSE_REQ);
  344. pr_debug("PAUSE_PKT1-5 reg : 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x\n",
  345. ioread32(&hw->reg->PAUSE_PKT1), ioread32(&hw->reg->PAUSE_PKT2),
  346. ioread32(&hw->reg->PAUSE_PKT3), ioread32(&hw->reg->PAUSE_PKT4),
  347. ioread32(&hw->reg->PAUSE_PKT5));
  348. return;
  349. }
  350. /**
  351. * pch_gbe_alloc_queues - Allocate memory for all rings
  352. * @adapter: Board private structure to initialize
  353. * Returns
  354. * 0: Successfully
  355. * Negative value: Failed
  356. */
  357. static int pch_gbe_alloc_queues(struct pch_gbe_adapter *adapter)
  358. {
  359. int size;
  360. size = (int)sizeof(struct pch_gbe_tx_ring);
  361. adapter->tx_ring = kzalloc(size, GFP_KERNEL);
  362. if (!adapter->tx_ring)
  363. return -ENOMEM;
  364. size = (int)sizeof(struct pch_gbe_rx_ring);
  365. adapter->rx_ring = kzalloc(size, GFP_KERNEL);
  366. if (!adapter->rx_ring) {
  367. kfree(adapter->tx_ring);
  368. return -ENOMEM;
  369. }
  370. return 0;
  371. }
  372. /**
  373. * pch_gbe_init_stats - Initialize status
  374. * @adapter: Board private structure to initialize
  375. */
  376. static void pch_gbe_init_stats(struct pch_gbe_adapter *adapter)
  377. {
  378. memset(&adapter->stats, 0, sizeof(adapter->stats));
  379. return;
  380. }
  381. /**
  382. * pch_gbe_init_phy - Initialize PHY
  383. * @adapter: Board private structure to initialize
  384. * Returns
  385. * 0: Successfully
  386. * Negative value: Failed
  387. */
  388. static int pch_gbe_init_phy(struct pch_gbe_adapter *adapter)
  389. {
  390. struct net_device *netdev = adapter->netdev;
  391. u32 addr;
  392. u16 bmcr, stat;
  393. /* Discover phy addr by searching addrs in order {1,0,2,..., 31} */
  394. for (addr = 0; addr < PCH_GBE_PHY_REGS_LEN; addr++) {
  395. adapter->mii.phy_id = (addr == 0) ? 1 : (addr == 1) ? 0 : addr;
  396. bmcr = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMCR);
  397. stat = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMSR);
  398. stat = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMSR);
  399. if (!((bmcr == 0xFFFF) || ((stat == 0) && (bmcr == 0))))
  400. break;
  401. }
  402. adapter->hw.phy.addr = adapter->mii.phy_id;
  403. pr_debug("phy_addr = %d\n", adapter->mii.phy_id);
  404. if (addr == 32)
  405. return -EAGAIN;
  406. /* Selected the phy and isolate the rest */
  407. for (addr = 0; addr < PCH_GBE_PHY_REGS_LEN; addr++) {
  408. if (addr != adapter->mii.phy_id) {
  409. pch_gbe_mdio_write(netdev, addr, MII_BMCR,
  410. BMCR_ISOLATE);
  411. } else {
  412. bmcr = pch_gbe_mdio_read(netdev, addr, MII_BMCR);
  413. pch_gbe_mdio_write(netdev, addr, MII_BMCR,
  414. bmcr & ~BMCR_ISOLATE);
  415. }
  416. }
  417. /* MII setup */
  418. adapter->mii.phy_id_mask = 0x1F;
  419. adapter->mii.reg_num_mask = 0x1F;
  420. adapter->mii.dev = adapter->netdev;
  421. adapter->mii.mdio_read = pch_gbe_mdio_read;
  422. adapter->mii.mdio_write = pch_gbe_mdio_write;
  423. adapter->mii.supports_gmii = mii_check_gmii_support(&adapter->mii);
  424. return 0;
  425. }
  426. /**
  427. * pch_gbe_mdio_read - The read function for mii
  428. * @netdev: Network interface device structure
  429. * @addr: Phy ID
  430. * @reg: Access location
  431. * Returns
  432. * 0: Successfully
  433. * Negative value: Failed
  434. */
  435. static int pch_gbe_mdio_read(struct net_device *netdev, int addr, int reg)
  436. {
  437. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  438. struct pch_gbe_hw *hw = &adapter->hw;
  439. return pch_gbe_mac_ctrl_miim(hw, addr, PCH_GBE_HAL_MIIM_READ, reg,
  440. (u16) 0);
  441. }
  442. /**
  443. * pch_gbe_mdio_write - The write function for mii
  444. * @netdev: Network interface device structure
  445. * @addr: Phy ID (not used)
  446. * @reg: Access location
  447. * @data: Write data
  448. */
  449. static void pch_gbe_mdio_write(struct net_device *netdev,
  450. int addr, int reg, int data)
  451. {
  452. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  453. struct pch_gbe_hw *hw = &adapter->hw;
  454. pch_gbe_mac_ctrl_miim(hw, addr, PCH_GBE_HAL_MIIM_WRITE, reg, data);
  455. }
  456. /**
  457. * pch_gbe_reset_task - Reset processing at the time of transmission timeout
  458. * @work: Pointer of board private structure
  459. */
  460. static void pch_gbe_reset_task(struct work_struct *work)
  461. {
  462. struct pch_gbe_adapter *adapter;
  463. adapter = container_of(work, struct pch_gbe_adapter, reset_task);
  464. pch_gbe_reinit_locked(adapter);
  465. }
  466. /**
  467. * pch_gbe_reinit_locked- Re-initialization
  468. * @adapter: Board private structure
  469. */
  470. void pch_gbe_reinit_locked(struct pch_gbe_adapter *adapter)
  471. {
  472. struct net_device *netdev = adapter->netdev;
  473. rtnl_lock();
  474. if (netif_running(netdev)) {
  475. pch_gbe_down(adapter);
  476. pch_gbe_up(adapter);
  477. }
  478. rtnl_unlock();
  479. }
  480. /**
  481. * pch_gbe_reset - Reset GbE
  482. * @adapter: Board private structure
  483. */
  484. void pch_gbe_reset(struct pch_gbe_adapter *adapter)
  485. {
  486. pch_gbe_mac_reset_hw(&adapter->hw);
  487. /* Setup the receive address. */
  488. pch_gbe_mac_init_rx_addrs(&adapter->hw, PCH_GBE_MAR_ENTRIES);
  489. if (pch_gbe_hal_init_hw(&adapter->hw))
  490. pr_err("Hardware Error\n");
  491. }
  492. /**
  493. * pch_gbe_free_irq - Free an interrupt
  494. * @adapter: Board private structure
  495. */
  496. static void pch_gbe_free_irq(struct pch_gbe_adapter *adapter)
  497. {
  498. struct net_device *netdev = adapter->netdev;
  499. free_irq(adapter->pdev->irq, netdev);
  500. if (adapter->have_msi) {
  501. pci_disable_msi(adapter->pdev);
  502. pr_debug("call pci_disable_msi\n");
  503. }
  504. }
  505. /**
  506. * pch_gbe_irq_disable - Mask off interrupt generation on the NIC
  507. * @adapter: Board private structure
  508. */
  509. static void pch_gbe_irq_disable(struct pch_gbe_adapter *adapter)
  510. {
  511. struct pch_gbe_hw *hw = &adapter->hw;
  512. atomic_inc(&adapter->irq_sem);
  513. iowrite32(0, &hw->reg->INT_EN);
  514. ioread32(&hw->reg->INT_ST);
  515. synchronize_irq(adapter->pdev->irq);
  516. pr_debug("INT_EN reg : 0x%08x\n", ioread32(&hw->reg->INT_EN));
  517. }
  518. /**
  519. * pch_gbe_irq_enable - Enable default interrupt generation settings
  520. * @adapter: Board private structure
  521. */
  522. static void pch_gbe_irq_enable(struct pch_gbe_adapter *adapter)
  523. {
  524. struct pch_gbe_hw *hw = &adapter->hw;
  525. if (likely(atomic_dec_and_test(&adapter->irq_sem)))
  526. iowrite32(PCH_GBE_INT_ENABLE_MASK, &hw->reg->INT_EN);
  527. ioread32(&hw->reg->INT_ST);
  528. pr_debug("INT_EN reg : 0x%08x\n", ioread32(&hw->reg->INT_EN));
  529. }
  530. /**
  531. * pch_gbe_setup_tctl - configure the Transmit control registers
  532. * @adapter: Board private structure
  533. */
  534. static void pch_gbe_setup_tctl(struct pch_gbe_adapter *adapter)
  535. {
  536. struct pch_gbe_hw *hw = &adapter->hw;
  537. u32 tx_mode, tcpip;
  538. tx_mode = PCH_GBE_TM_LONG_PKT |
  539. PCH_GBE_TM_ST_AND_FD |
  540. PCH_GBE_TM_SHORT_PKT |
  541. PCH_GBE_TM_TH_TX_STRT_8 |
  542. PCH_GBE_TM_TH_ALM_EMP_4 | PCH_GBE_TM_TH_ALM_FULL_8;
  543. iowrite32(tx_mode, &hw->reg->TX_MODE);
  544. tcpip = ioread32(&hw->reg->TCPIP_ACC);
  545. tcpip |= PCH_GBE_TX_TCPIPACC_EN;
  546. iowrite32(tcpip, &hw->reg->TCPIP_ACC);
  547. return;
  548. }
  549. /**
  550. * pch_gbe_configure_tx - Configure Transmit Unit after Reset
  551. * @adapter: Board private structure
  552. */
  553. static void pch_gbe_configure_tx(struct pch_gbe_adapter *adapter)
  554. {
  555. struct pch_gbe_hw *hw = &adapter->hw;
  556. u32 tdba, tdlen, dctrl;
  557. pr_debug("dma addr = 0x%08llx size = 0x%08x\n",
  558. (unsigned long long)adapter->tx_ring->dma,
  559. adapter->tx_ring->size);
  560. /* Setup the HW Tx Head and Tail descriptor pointers */
  561. tdba = adapter->tx_ring->dma;
  562. tdlen = adapter->tx_ring->size - 0x10;
  563. iowrite32(tdba, &hw->reg->TX_DSC_BASE);
  564. iowrite32(tdlen, &hw->reg->TX_DSC_SIZE);
  565. iowrite32(tdba, &hw->reg->TX_DSC_SW_P);
  566. /* Enables Transmission DMA */
  567. dctrl = ioread32(&hw->reg->DMA_CTRL);
  568. dctrl |= PCH_GBE_TX_DMA_EN;
  569. iowrite32(dctrl, &hw->reg->DMA_CTRL);
  570. }
  571. /**
  572. * pch_gbe_setup_rctl - Configure the receive control registers
  573. * @adapter: Board private structure
  574. */
  575. static void pch_gbe_setup_rctl(struct pch_gbe_adapter *adapter)
  576. {
  577. struct pch_gbe_hw *hw = &adapter->hw;
  578. u32 rx_mode, tcpip;
  579. rx_mode = PCH_GBE_ADD_FIL_EN | PCH_GBE_MLT_FIL_EN |
  580. PCH_GBE_RH_ALM_EMP_4 | PCH_GBE_RH_ALM_FULL_4 | PCH_GBE_RH_RD_TRG_8;
  581. iowrite32(rx_mode, &hw->reg->RX_MODE);
  582. tcpip = ioread32(&hw->reg->TCPIP_ACC);
  583. if (adapter->rx_csum) {
  584. tcpip &= ~PCH_GBE_RX_TCPIPACC_OFF;
  585. tcpip |= PCH_GBE_RX_TCPIPACC_EN;
  586. } else {
  587. tcpip |= PCH_GBE_RX_TCPIPACC_OFF;
  588. tcpip &= ~PCH_GBE_RX_TCPIPACC_EN;
  589. }
  590. iowrite32(tcpip, &hw->reg->TCPIP_ACC);
  591. return;
  592. }
  593. /**
  594. * pch_gbe_configure_rx - Configure Receive Unit after Reset
  595. * @adapter: Board private structure
  596. */
  597. static void pch_gbe_configure_rx(struct pch_gbe_adapter *adapter)
  598. {
  599. struct pch_gbe_hw *hw = &adapter->hw;
  600. u32 rdba, rdlen, rctl, rxdma;
  601. pr_debug("dma adr = 0x%08llx size = 0x%08x\n",
  602. (unsigned long long)adapter->rx_ring->dma,
  603. adapter->rx_ring->size);
  604. pch_gbe_mac_force_mac_fc(hw);
  605. /* Disables Receive MAC */
  606. rctl = ioread32(&hw->reg->MAC_RX_EN);
  607. iowrite32((rctl & ~PCH_GBE_MRE_MAC_RX_EN), &hw->reg->MAC_RX_EN);
  608. /* Disables Receive DMA */
  609. rxdma = ioread32(&hw->reg->DMA_CTRL);
  610. rxdma &= ~PCH_GBE_RX_DMA_EN;
  611. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  612. pr_debug("MAC_RX_EN reg = 0x%08x DMA_CTRL reg = 0x%08x\n",
  613. ioread32(&hw->reg->MAC_RX_EN),
  614. ioread32(&hw->reg->DMA_CTRL));
  615. /* Setup the HW Rx Head and Tail Descriptor Pointers and
  616. * the Base and Length of the Rx Descriptor Ring */
  617. rdba = adapter->rx_ring->dma;
  618. rdlen = adapter->rx_ring->size - 0x10;
  619. iowrite32(rdba, &hw->reg->RX_DSC_BASE);
  620. iowrite32(rdlen, &hw->reg->RX_DSC_SIZE);
  621. iowrite32((rdba + rdlen), &hw->reg->RX_DSC_SW_P);
  622. /* Enables Receive DMA */
  623. rxdma = ioread32(&hw->reg->DMA_CTRL);
  624. rxdma |= PCH_GBE_RX_DMA_EN;
  625. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  626. /* Enables Receive */
  627. iowrite32(PCH_GBE_MRE_MAC_RX_EN, &hw->reg->MAC_RX_EN);
  628. }
  629. /**
  630. * pch_gbe_unmap_and_free_tx_resource - Unmap and free tx socket buffer
  631. * @adapter: Board private structure
  632. * @buffer_info: Buffer information structure
  633. */
  634. static void pch_gbe_unmap_and_free_tx_resource(
  635. struct pch_gbe_adapter *adapter, struct pch_gbe_buffer *buffer_info)
  636. {
  637. if (buffer_info->mapped) {
  638. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  639. buffer_info->length, DMA_TO_DEVICE);
  640. buffer_info->mapped = false;
  641. }
  642. if (buffer_info->skb) {
  643. dev_kfree_skb_any(buffer_info->skb);
  644. buffer_info->skb = NULL;
  645. }
  646. }
  647. /**
  648. * pch_gbe_unmap_and_free_rx_resource - Unmap and free rx socket buffer
  649. * @adapter: Board private structure
  650. * @buffer_info: Buffer information structure
  651. */
  652. static void pch_gbe_unmap_and_free_rx_resource(
  653. struct pch_gbe_adapter *adapter,
  654. struct pch_gbe_buffer *buffer_info)
  655. {
  656. if (buffer_info->mapped) {
  657. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  658. buffer_info->length, DMA_FROM_DEVICE);
  659. buffer_info->mapped = false;
  660. }
  661. if (buffer_info->skb) {
  662. dev_kfree_skb_any(buffer_info->skb);
  663. buffer_info->skb = NULL;
  664. }
  665. }
  666. /**
  667. * pch_gbe_clean_tx_ring - Free Tx Buffers
  668. * @adapter: Board private structure
  669. * @tx_ring: Ring to be cleaned
  670. */
  671. static void pch_gbe_clean_tx_ring(struct pch_gbe_adapter *adapter,
  672. struct pch_gbe_tx_ring *tx_ring)
  673. {
  674. struct pch_gbe_hw *hw = &adapter->hw;
  675. struct pch_gbe_buffer *buffer_info;
  676. unsigned long size;
  677. unsigned int i;
  678. /* Free all the Tx ring sk_buffs */
  679. for (i = 0; i < tx_ring->count; i++) {
  680. buffer_info = &tx_ring->buffer_info[i];
  681. pch_gbe_unmap_and_free_tx_resource(adapter, buffer_info);
  682. }
  683. pr_debug("call pch_gbe_unmap_and_free_tx_resource() %d count\n", i);
  684. size = (unsigned long)sizeof(struct pch_gbe_buffer) * tx_ring->count;
  685. memset(tx_ring->buffer_info, 0, size);
  686. /* Zero out the descriptor ring */
  687. memset(tx_ring->desc, 0, tx_ring->size);
  688. tx_ring->next_to_use = 0;
  689. tx_ring->next_to_clean = 0;
  690. iowrite32(tx_ring->dma, &hw->reg->TX_DSC_HW_P);
  691. iowrite32((tx_ring->size - 0x10), &hw->reg->TX_DSC_SIZE);
  692. }
  693. /**
  694. * pch_gbe_clean_rx_ring - Free Rx Buffers
  695. * @adapter: Board private structure
  696. * @rx_ring: Ring to free buffers from
  697. */
  698. static void
  699. pch_gbe_clean_rx_ring(struct pch_gbe_adapter *adapter,
  700. struct pch_gbe_rx_ring *rx_ring)
  701. {
  702. struct pch_gbe_hw *hw = &adapter->hw;
  703. struct pch_gbe_buffer *buffer_info;
  704. unsigned long size;
  705. unsigned int i;
  706. /* Free all the Rx ring sk_buffs */
  707. for (i = 0; i < rx_ring->count; i++) {
  708. buffer_info = &rx_ring->buffer_info[i];
  709. pch_gbe_unmap_and_free_rx_resource(adapter, buffer_info);
  710. }
  711. pr_debug("call pch_gbe_unmap_and_free_rx_resource() %d count\n", i);
  712. size = (unsigned long)sizeof(struct pch_gbe_buffer) * rx_ring->count;
  713. memset(rx_ring->buffer_info, 0, size);
  714. /* Zero out the descriptor ring */
  715. memset(rx_ring->desc, 0, rx_ring->size);
  716. rx_ring->next_to_clean = 0;
  717. rx_ring->next_to_use = 0;
  718. iowrite32(rx_ring->dma, &hw->reg->RX_DSC_HW_P);
  719. iowrite32((rx_ring->size - 0x10), &hw->reg->RX_DSC_SIZE);
  720. }
  721. static void pch_gbe_set_rgmii_ctrl(struct pch_gbe_adapter *adapter, u16 speed,
  722. u16 duplex)
  723. {
  724. struct pch_gbe_hw *hw = &adapter->hw;
  725. unsigned long rgmii = 0;
  726. /* Set the RGMII control. */
  727. #ifdef PCH_GBE_MAC_IFOP_RGMII
  728. switch (speed) {
  729. case SPEED_10:
  730. rgmii = (PCH_GBE_RGMII_RATE_2_5M |
  731. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  732. break;
  733. case SPEED_100:
  734. rgmii = (PCH_GBE_RGMII_RATE_25M |
  735. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  736. break;
  737. case SPEED_1000:
  738. rgmii = (PCH_GBE_RGMII_RATE_125M |
  739. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  740. break;
  741. }
  742. iowrite32(rgmii, &hw->reg->RGMII_CTRL);
  743. #else /* GMII */
  744. rgmii = 0;
  745. iowrite32(rgmii, &hw->reg->RGMII_CTRL);
  746. #endif
  747. }
  748. static void pch_gbe_set_mode(struct pch_gbe_adapter *adapter, u16 speed,
  749. u16 duplex)
  750. {
  751. struct net_device *netdev = adapter->netdev;
  752. struct pch_gbe_hw *hw = &adapter->hw;
  753. unsigned long mode = 0;
  754. /* Set the communication mode */
  755. switch (speed) {
  756. case SPEED_10:
  757. mode = PCH_GBE_MODE_MII_ETHER;
  758. netdev->tx_queue_len = 10;
  759. break;
  760. case SPEED_100:
  761. mode = PCH_GBE_MODE_MII_ETHER;
  762. netdev->tx_queue_len = 100;
  763. break;
  764. case SPEED_1000:
  765. mode = PCH_GBE_MODE_GMII_ETHER;
  766. break;
  767. }
  768. if (duplex == DUPLEX_FULL)
  769. mode |= PCH_GBE_MODE_FULL_DUPLEX;
  770. else
  771. mode |= PCH_GBE_MODE_HALF_DUPLEX;
  772. iowrite32(mode, &hw->reg->MODE);
  773. }
  774. /**
  775. * pch_gbe_watchdog - Watchdog process
  776. * @data: Board private structure
  777. */
  778. static void pch_gbe_watchdog(unsigned long data)
  779. {
  780. struct pch_gbe_adapter *adapter = (struct pch_gbe_adapter *)data;
  781. struct net_device *netdev = adapter->netdev;
  782. struct pch_gbe_hw *hw = &adapter->hw;
  783. struct ethtool_cmd cmd;
  784. pr_debug("right now = %ld\n", jiffies);
  785. pch_gbe_update_stats(adapter);
  786. if ((mii_link_ok(&adapter->mii)) && (!netif_carrier_ok(netdev))) {
  787. netdev->tx_queue_len = adapter->tx_queue_len;
  788. /* mii library handles link maintenance tasks */
  789. if (mii_ethtool_gset(&adapter->mii, &cmd)) {
  790. pr_err("ethtool get setting Error\n");
  791. mod_timer(&adapter->watchdog_timer,
  792. round_jiffies(jiffies +
  793. PCH_GBE_WATCHDOG_PERIOD));
  794. return;
  795. }
  796. hw->mac.link_speed = cmd.speed;
  797. hw->mac.link_duplex = cmd.duplex;
  798. /* Set the RGMII control. */
  799. pch_gbe_set_rgmii_ctrl(adapter, hw->mac.link_speed,
  800. hw->mac.link_duplex);
  801. /* Set the communication mode */
  802. pch_gbe_set_mode(adapter, hw->mac.link_speed,
  803. hw->mac.link_duplex);
  804. netdev_dbg(netdev,
  805. "Link is Up %d Mbps %s-Duplex\n",
  806. cmd.speed,
  807. cmd.duplex == DUPLEX_FULL ? "Full" : "Half");
  808. netif_carrier_on(netdev);
  809. netif_wake_queue(netdev);
  810. } else if ((!mii_link_ok(&adapter->mii)) &&
  811. (netif_carrier_ok(netdev))) {
  812. netdev_dbg(netdev, "NIC Link is Down\n");
  813. hw->mac.link_speed = SPEED_10;
  814. hw->mac.link_duplex = DUPLEX_HALF;
  815. netif_carrier_off(netdev);
  816. netif_stop_queue(netdev);
  817. }
  818. mod_timer(&adapter->watchdog_timer,
  819. round_jiffies(jiffies + PCH_GBE_WATCHDOG_PERIOD));
  820. }
  821. /**
  822. * pch_gbe_tx_queue - Carry out queuing of the transmission data
  823. * @adapter: Board private structure
  824. * @tx_ring: Tx descriptor ring structure
  825. * @skb: Sockt buffer structure
  826. */
  827. static void pch_gbe_tx_queue(struct pch_gbe_adapter *adapter,
  828. struct pch_gbe_tx_ring *tx_ring,
  829. struct sk_buff *skb)
  830. {
  831. struct pch_gbe_hw *hw = &adapter->hw;
  832. struct pch_gbe_tx_desc *tx_desc;
  833. struct pch_gbe_buffer *buffer_info;
  834. struct sk_buff *tmp_skb;
  835. unsigned int frame_ctrl;
  836. unsigned int ring_num;
  837. unsigned long flags;
  838. /*-- Set frame control --*/
  839. frame_ctrl = 0;
  840. if (unlikely(skb->len < PCH_GBE_SHORT_PKT))
  841. frame_ctrl |= PCH_GBE_TXD_CTRL_APAD;
  842. if (unlikely(!adapter->tx_csum))
  843. frame_ctrl |= PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF;
  844. /* Performs checksum processing */
  845. /*
  846. * It is because the hardware accelerator does not support a checksum,
  847. * when the received data size is less than 64 bytes.
  848. */
  849. if ((skb->len < PCH_GBE_SHORT_PKT) && (adapter->tx_csum)) {
  850. frame_ctrl |= PCH_GBE_TXD_CTRL_APAD |
  851. PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF;
  852. if (skb->protocol == htons(ETH_P_IP)) {
  853. struct iphdr *iph = ip_hdr(skb);
  854. unsigned int offset;
  855. iph->check = 0;
  856. iph->check = ip_fast_csum((u8 *) iph, iph->ihl);
  857. offset = skb_transport_offset(skb);
  858. if (iph->protocol == IPPROTO_TCP) {
  859. skb->csum = 0;
  860. tcp_hdr(skb)->check = 0;
  861. skb->csum = skb_checksum(skb, offset,
  862. skb->len - offset, 0);
  863. tcp_hdr(skb)->check =
  864. csum_tcpudp_magic(iph->saddr,
  865. iph->daddr,
  866. skb->len - offset,
  867. IPPROTO_TCP,
  868. skb->csum);
  869. } else if (iph->protocol == IPPROTO_UDP) {
  870. skb->csum = 0;
  871. udp_hdr(skb)->check = 0;
  872. skb->csum =
  873. skb_checksum(skb, offset,
  874. skb->len - offset, 0);
  875. udp_hdr(skb)->check =
  876. csum_tcpudp_magic(iph->saddr,
  877. iph->daddr,
  878. skb->len - offset,
  879. IPPROTO_UDP,
  880. skb->csum);
  881. }
  882. }
  883. }
  884. spin_lock_irqsave(&tx_ring->tx_lock, flags);
  885. ring_num = tx_ring->next_to_use;
  886. if (unlikely((ring_num + 1) == tx_ring->count))
  887. tx_ring->next_to_use = 0;
  888. else
  889. tx_ring->next_to_use = ring_num + 1;
  890. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  891. buffer_info = &tx_ring->buffer_info[ring_num];
  892. tmp_skb = buffer_info->skb;
  893. /* [Header:14][payload] ---> [Header:14][paddong:2][payload] */
  894. memcpy(tmp_skb->data, skb->data, ETH_HLEN);
  895. tmp_skb->data[ETH_HLEN] = 0x00;
  896. tmp_skb->data[ETH_HLEN + 1] = 0x00;
  897. tmp_skb->len = skb->len;
  898. memcpy(&tmp_skb->data[ETH_HLEN + 2], &skb->data[ETH_HLEN],
  899. (skb->len - ETH_HLEN));
  900. /*-- Set Buffer infomation --*/
  901. buffer_info->length = tmp_skb->len;
  902. buffer_info->dma = dma_map_single(&adapter->pdev->dev, tmp_skb->data,
  903. buffer_info->length,
  904. DMA_TO_DEVICE);
  905. if (dma_mapping_error(&adapter->pdev->dev, buffer_info->dma)) {
  906. pr_err("TX DMA map failed\n");
  907. buffer_info->dma = 0;
  908. buffer_info->time_stamp = 0;
  909. tx_ring->next_to_use = ring_num;
  910. return;
  911. }
  912. buffer_info->mapped = true;
  913. buffer_info->time_stamp = jiffies;
  914. /*-- Set Tx descriptor --*/
  915. tx_desc = PCH_GBE_TX_DESC(*tx_ring, ring_num);
  916. tx_desc->buffer_addr = (buffer_info->dma);
  917. tx_desc->length = (tmp_skb->len);
  918. tx_desc->tx_words_eob = ((tmp_skb->len + 3));
  919. tx_desc->tx_frame_ctrl = (frame_ctrl);
  920. tx_desc->gbec_status = (DSC_INIT16);
  921. if (unlikely(++ring_num == tx_ring->count))
  922. ring_num = 0;
  923. /* Update software pointer of TX descriptor */
  924. iowrite32(tx_ring->dma +
  925. (int)sizeof(struct pch_gbe_tx_desc) * ring_num,
  926. &hw->reg->TX_DSC_SW_P);
  927. dev_kfree_skb_any(skb);
  928. }
  929. /**
  930. * pch_gbe_update_stats - Update the board statistics counters
  931. * @adapter: Board private structure
  932. */
  933. void pch_gbe_update_stats(struct pch_gbe_adapter *adapter)
  934. {
  935. struct net_device *netdev = adapter->netdev;
  936. struct pci_dev *pdev = adapter->pdev;
  937. struct pch_gbe_hw_stats *stats = &adapter->stats;
  938. unsigned long flags;
  939. /*
  940. * Prevent stats update while adapter is being reset, or if the pci
  941. * connection is down.
  942. */
  943. if ((pdev->error_state) && (pdev->error_state != pci_channel_io_normal))
  944. return;
  945. spin_lock_irqsave(&adapter->stats_lock, flags);
  946. /* Update device status "adapter->stats" */
  947. stats->rx_errors = stats->rx_crc_errors + stats->rx_frame_errors;
  948. stats->tx_errors = stats->tx_length_errors +
  949. stats->tx_aborted_errors +
  950. stats->tx_carrier_errors + stats->tx_timeout_count;
  951. /* Update network device status "adapter->net_stats" */
  952. netdev->stats.rx_packets = stats->rx_packets;
  953. netdev->stats.rx_bytes = stats->rx_bytes;
  954. netdev->stats.rx_dropped = stats->rx_dropped;
  955. netdev->stats.tx_packets = stats->tx_packets;
  956. netdev->stats.tx_bytes = stats->tx_bytes;
  957. netdev->stats.tx_dropped = stats->tx_dropped;
  958. /* Fill out the OS statistics structure */
  959. netdev->stats.multicast = stats->multicast;
  960. netdev->stats.collisions = stats->collisions;
  961. /* Rx Errors */
  962. netdev->stats.rx_errors = stats->rx_errors;
  963. netdev->stats.rx_crc_errors = stats->rx_crc_errors;
  964. netdev->stats.rx_frame_errors = stats->rx_frame_errors;
  965. /* Tx Errors */
  966. netdev->stats.tx_errors = stats->tx_errors;
  967. netdev->stats.tx_aborted_errors = stats->tx_aborted_errors;
  968. netdev->stats.tx_carrier_errors = stats->tx_carrier_errors;
  969. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  970. }
  971. /**
  972. * pch_gbe_intr - Interrupt Handler
  973. * @irq: Interrupt number
  974. * @data: Pointer to a network interface device structure
  975. * Returns
  976. * - IRQ_HANDLED: Our interrupt
  977. * - IRQ_NONE: Not our interrupt
  978. */
  979. static irqreturn_t pch_gbe_intr(int irq, void *data)
  980. {
  981. struct net_device *netdev = data;
  982. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  983. struct pch_gbe_hw *hw = &adapter->hw;
  984. u32 int_st;
  985. u32 int_en;
  986. /* Check request status */
  987. int_st = ioread32(&hw->reg->INT_ST);
  988. int_st = int_st & ioread32(&hw->reg->INT_EN);
  989. /* When request status is no interruption factor */
  990. if (unlikely(!int_st))
  991. return IRQ_NONE; /* Not our interrupt. End processing. */
  992. pr_debug("%s occur int_st = 0x%08x\n", __func__, int_st);
  993. if (int_st & PCH_GBE_INT_RX_FRAME_ERR)
  994. adapter->stats.intr_rx_frame_err_count++;
  995. if (int_st & PCH_GBE_INT_RX_FIFO_ERR)
  996. adapter->stats.intr_rx_fifo_err_count++;
  997. if (int_st & PCH_GBE_INT_RX_DMA_ERR)
  998. adapter->stats.intr_rx_dma_err_count++;
  999. if (int_st & PCH_GBE_INT_TX_FIFO_ERR)
  1000. adapter->stats.intr_tx_fifo_err_count++;
  1001. if (int_st & PCH_GBE_INT_TX_DMA_ERR)
  1002. adapter->stats.intr_tx_dma_err_count++;
  1003. if (int_st & PCH_GBE_INT_TCPIP_ERR)
  1004. adapter->stats.intr_tcpip_err_count++;
  1005. /* When Rx descriptor is empty */
  1006. if ((int_st & PCH_GBE_INT_RX_DSC_EMP)) {
  1007. adapter->stats.intr_rx_dsc_empty_count++;
  1008. pr_err("Rx descriptor is empty\n");
  1009. int_en = ioread32(&hw->reg->INT_EN);
  1010. iowrite32((int_en & ~PCH_GBE_INT_RX_DSC_EMP), &hw->reg->INT_EN);
  1011. if (hw->mac.tx_fc_enable) {
  1012. /* Set Pause packet */
  1013. pch_gbe_mac_set_pause_packet(hw);
  1014. }
  1015. if ((int_en & (PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT))
  1016. == 0) {
  1017. return IRQ_HANDLED;
  1018. }
  1019. }
  1020. /* When request status is Receive interruption */
  1021. if ((int_st & (PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT))) {
  1022. if (likely(napi_schedule_prep(&adapter->napi))) {
  1023. /* Enable only Rx Descriptor empty */
  1024. atomic_inc(&adapter->irq_sem);
  1025. int_en = ioread32(&hw->reg->INT_EN);
  1026. int_en &=
  1027. ~(PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT);
  1028. iowrite32(int_en, &hw->reg->INT_EN);
  1029. /* Start polling for NAPI */
  1030. __napi_schedule(&adapter->napi);
  1031. }
  1032. }
  1033. pr_debug("return = 0x%08x INT_EN reg = 0x%08x\n",
  1034. IRQ_HANDLED, ioread32(&hw->reg->INT_EN));
  1035. return IRQ_HANDLED;
  1036. }
  1037. /**
  1038. * pch_gbe_alloc_rx_buffers - Replace used receive buffers; legacy & extended
  1039. * @adapter: Board private structure
  1040. * @rx_ring: Rx descriptor ring
  1041. * @cleaned_count: Cleaned count
  1042. */
  1043. static void
  1044. pch_gbe_alloc_rx_buffers(struct pch_gbe_adapter *adapter,
  1045. struct pch_gbe_rx_ring *rx_ring, int cleaned_count)
  1046. {
  1047. struct net_device *netdev = adapter->netdev;
  1048. struct pci_dev *pdev = adapter->pdev;
  1049. struct pch_gbe_hw *hw = &adapter->hw;
  1050. struct pch_gbe_rx_desc *rx_desc;
  1051. struct pch_gbe_buffer *buffer_info;
  1052. struct sk_buff *skb;
  1053. unsigned int i;
  1054. unsigned int bufsz;
  1055. bufsz = adapter->rx_buffer_len + PCH_GBE_DMA_ALIGN;
  1056. i = rx_ring->next_to_use;
  1057. while ((cleaned_count--)) {
  1058. buffer_info = &rx_ring->buffer_info[i];
  1059. skb = buffer_info->skb;
  1060. if (skb) {
  1061. skb_trim(skb, 0);
  1062. } else {
  1063. skb = netdev_alloc_skb(netdev, bufsz);
  1064. if (unlikely(!skb)) {
  1065. /* Better luck next round */
  1066. adapter->stats.rx_alloc_buff_failed++;
  1067. break;
  1068. }
  1069. /* 64byte align */
  1070. skb_reserve(skb, PCH_GBE_DMA_ALIGN);
  1071. buffer_info->skb = skb;
  1072. buffer_info->length = adapter->rx_buffer_len;
  1073. }
  1074. buffer_info->dma = dma_map_single(&pdev->dev,
  1075. skb->data,
  1076. buffer_info->length,
  1077. DMA_FROM_DEVICE);
  1078. if (dma_mapping_error(&adapter->pdev->dev, buffer_info->dma)) {
  1079. dev_kfree_skb(skb);
  1080. buffer_info->skb = NULL;
  1081. buffer_info->dma = 0;
  1082. adapter->stats.rx_alloc_buff_failed++;
  1083. break; /* while !buffer_info->skb */
  1084. }
  1085. buffer_info->mapped = true;
  1086. rx_desc = PCH_GBE_RX_DESC(*rx_ring, i);
  1087. rx_desc->buffer_addr = (buffer_info->dma);
  1088. rx_desc->gbec_status = DSC_INIT16;
  1089. pr_debug("i = %d buffer_info->dma = 0x08%llx buffer_info->length = 0x%x\n",
  1090. i, (unsigned long long)buffer_info->dma,
  1091. buffer_info->length);
  1092. if (unlikely(++i == rx_ring->count))
  1093. i = 0;
  1094. }
  1095. if (likely(rx_ring->next_to_use != i)) {
  1096. rx_ring->next_to_use = i;
  1097. if (unlikely(i-- == 0))
  1098. i = (rx_ring->count - 1);
  1099. iowrite32(rx_ring->dma +
  1100. (int)sizeof(struct pch_gbe_rx_desc) * i,
  1101. &hw->reg->RX_DSC_SW_P);
  1102. }
  1103. return;
  1104. }
  1105. /**
  1106. * pch_gbe_alloc_tx_buffers - Allocate transmit buffers
  1107. * @adapter: Board private structure
  1108. * @tx_ring: Tx descriptor ring
  1109. */
  1110. static void pch_gbe_alloc_tx_buffers(struct pch_gbe_adapter *adapter,
  1111. struct pch_gbe_tx_ring *tx_ring)
  1112. {
  1113. struct pch_gbe_buffer *buffer_info;
  1114. struct sk_buff *skb;
  1115. unsigned int i;
  1116. unsigned int bufsz;
  1117. struct pch_gbe_tx_desc *tx_desc;
  1118. bufsz =
  1119. adapter->hw.mac.max_frame_size + PCH_GBE_DMA_ALIGN + NET_IP_ALIGN;
  1120. for (i = 0; i < tx_ring->count; i++) {
  1121. buffer_info = &tx_ring->buffer_info[i];
  1122. skb = netdev_alloc_skb(adapter->netdev, bufsz);
  1123. skb_reserve(skb, PCH_GBE_DMA_ALIGN);
  1124. buffer_info->skb = skb;
  1125. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1126. tx_desc->gbec_status = (DSC_INIT16);
  1127. }
  1128. return;
  1129. }
  1130. /**
  1131. * pch_gbe_clean_tx - Reclaim resources after transmit completes
  1132. * @adapter: Board private structure
  1133. * @tx_ring: Tx descriptor ring
  1134. * Returns
  1135. * true: Cleaned the descriptor
  1136. * false: Not cleaned the descriptor
  1137. */
  1138. static bool
  1139. pch_gbe_clean_tx(struct pch_gbe_adapter *adapter,
  1140. struct pch_gbe_tx_ring *tx_ring)
  1141. {
  1142. struct pch_gbe_tx_desc *tx_desc;
  1143. struct pch_gbe_buffer *buffer_info;
  1144. struct sk_buff *skb;
  1145. unsigned int i;
  1146. unsigned int cleaned_count = 0;
  1147. bool cleaned = false;
  1148. pr_debug("next_to_clean : %d\n", tx_ring->next_to_clean);
  1149. i = tx_ring->next_to_clean;
  1150. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1151. pr_debug("gbec_status:0x%04x dma_status:0x%04x\n",
  1152. tx_desc->gbec_status, tx_desc->dma_status);
  1153. while ((tx_desc->gbec_status & DSC_INIT16) == 0x0000) {
  1154. pr_debug("gbec_status:0x%04x\n", tx_desc->gbec_status);
  1155. cleaned = true;
  1156. buffer_info = &tx_ring->buffer_info[i];
  1157. skb = buffer_info->skb;
  1158. if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_ABT)) {
  1159. adapter->stats.tx_aborted_errors++;
  1160. pr_err("Transfer Abort Error\n");
  1161. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_CRSER)
  1162. ) {
  1163. adapter->stats.tx_carrier_errors++;
  1164. pr_err("Transfer Carrier Sense Error\n");
  1165. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_EXCOL)
  1166. ) {
  1167. adapter->stats.tx_aborted_errors++;
  1168. pr_err("Transfer Collision Abort Error\n");
  1169. } else if ((tx_desc->gbec_status &
  1170. (PCH_GBE_TXD_GMAC_STAT_SNGCOL |
  1171. PCH_GBE_TXD_GMAC_STAT_MLTCOL))) {
  1172. adapter->stats.collisions++;
  1173. adapter->stats.tx_packets++;
  1174. adapter->stats.tx_bytes += skb->len;
  1175. pr_debug("Transfer Collision\n");
  1176. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_CMPLT)
  1177. ) {
  1178. adapter->stats.tx_packets++;
  1179. adapter->stats.tx_bytes += skb->len;
  1180. }
  1181. if (buffer_info->mapped) {
  1182. pr_debug("unmap buffer_info->dma : %d\n", i);
  1183. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  1184. buffer_info->length, DMA_TO_DEVICE);
  1185. buffer_info->mapped = false;
  1186. }
  1187. if (buffer_info->skb) {
  1188. pr_debug("trim buffer_info->skb : %d\n", i);
  1189. skb_trim(buffer_info->skb, 0);
  1190. }
  1191. tx_desc->gbec_status = DSC_INIT16;
  1192. if (unlikely(++i == tx_ring->count))
  1193. i = 0;
  1194. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1195. /* weight of a sort for tx, to avoid endless transmit cleanup */
  1196. if (cleaned_count++ == PCH_GBE_TX_WEIGHT)
  1197. break;
  1198. }
  1199. pr_debug("called pch_gbe_unmap_and_free_tx_resource() %d count\n",
  1200. cleaned_count);
  1201. /* Recover from running out of Tx resources in xmit_frame */
  1202. if (unlikely(cleaned && (netif_queue_stopped(adapter->netdev)))) {
  1203. netif_wake_queue(adapter->netdev);
  1204. adapter->stats.tx_restart_count++;
  1205. pr_debug("Tx wake queue\n");
  1206. }
  1207. spin_lock(&adapter->tx_queue_lock);
  1208. tx_ring->next_to_clean = i;
  1209. spin_unlock(&adapter->tx_queue_lock);
  1210. pr_debug("next_to_clean : %d\n", tx_ring->next_to_clean);
  1211. return cleaned;
  1212. }
  1213. /**
  1214. * pch_gbe_clean_rx - Send received data up the network stack; legacy
  1215. * @adapter: Board private structure
  1216. * @rx_ring: Rx descriptor ring
  1217. * @work_done: Completed count
  1218. * @work_to_do: Request count
  1219. * Returns
  1220. * true: Cleaned the descriptor
  1221. * false: Not cleaned the descriptor
  1222. */
  1223. static bool
  1224. pch_gbe_clean_rx(struct pch_gbe_adapter *adapter,
  1225. struct pch_gbe_rx_ring *rx_ring,
  1226. int *work_done, int work_to_do)
  1227. {
  1228. struct net_device *netdev = adapter->netdev;
  1229. struct pci_dev *pdev = adapter->pdev;
  1230. struct pch_gbe_buffer *buffer_info;
  1231. struct pch_gbe_rx_desc *rx_desc;
  1232. u32 length;
  1233. unsigned char tmp_packet[ETH_HLEN];
  1234. unsigned int i;
  1235. unsigned int cleaned_count = 0;
  1236. bool cleaned = false;
  1237. struct sk_buff *skb;
  1238. u8 dma_status;
  1239. u16 gbec_status;
  1240. u32 tcp_ip_status;
  1241. u8 skb_copy_flag = 0;
  1242. u8 skb_padding_flag = 0;
  1243. i = rx_ring->next_to_clean;
  1244. while (*work_done < work_to_do) {
  1245. /* Check Rx descriptor status */
  1246. rx_desc = PCH_GBE_RX_DESC(*rx_ring, i);
  1247. if (rx_desc->gbec_status == DSC_INIT16)
  1248. break;
  1249. cleaned = true;
  1250. cleaned_count++;
  1251. dma_status = rx_desc->dma_status;
  1252. gbec_status = rx_desc->gbec_status;
  1253. tcp_ip_status = rx_desc->tcp_ip_status;
  1254. rx_desc->gbec_status = DSC_INIT16;
  1255. buffer_info = &rx_ring->buffer_info[i];
  1256. skb = buffer_info->skb;
  1257. /* unmap dma */
  1258. dma_unmap_single(&pdev->dev, buffer_info->dma,
  1259. buffer_info->length, DMA_FROM_DEVICE);
  1260. buffer_info->mapped = false;
  1261. /* Prefetch the packet */
  1262. prefetch(skb->data);
  1263. pr_debug("RxDecNo = 0x%04x Status[DMA:0x%02x GBE:0x%04x "
  1264. "TCP:0x%08x] BufInf = 0x%p\n",
  1265. i, dma_status, gbec_status, tcp_ip_status,
  1266. buffer_info);
  1267. /* Error check */
  1268. if (unlikely(gbec_status & PCH_GBE_RXD_GMAC_STAT_NOTOCTAL)) {
  1269. adapter->stats.rx_frame_errors++;
  1270. pr_err("Receive Not Octal Error\n");
  1271. } else if (unlikely(gbec_status &
  1272. PCH_GBE_RXD_GMAC_STAT_NBLERR)) {
  1273. adapter->stats.rx_frame_errors++;
  1274. pr_err("Receive Nibble Error\n");
  1275. } else if (unlikely(gbec_status &
  1276. PCH_GBE_RXD_GMAC_STAT_CRCERR)) {
  1277. adapter->stats.rx_crc_errors++;
  1278. pr_err("Receive CRC Error\n");
  1279. } else {
  1280. /* get receive length */
  1281. /* length convert[-3], padding[-2] */
  1282. length = (rx_desc->rx_words_eob) - 3 - 2;
  1283. /* Decide the data conversion method */
  1284. if (!adapter->rx_csum) {
  1285. /* [Header:14][payload] */
  1286. skb_padding_flag = 0;
  1287. skb_copy_flag = 1;
  1288. } else {
  1289. /* [Header:14][padding:2][payload] */
  1290. skb_padding_flag = 1;
  1291. if (length < copybreak)
  1292. skb_copy_flag = 1;
  1293. else
  1294. skb_copy_flag = 0;
  1295. }
  1296. /* Data conversion */
  1297. if (skb_copy_flag) { /* recycle skb */
  1298. struct sk_buff *new_skb;
  1299. new_skb =
  1300. netdev_alloc_skb(netdev,
  1301. length + NET_IP_ALIGN);
  1302. if (new_skb) {
  1303. if (!skb_padding_flag) {
  1304. skb_reserve(new_skb,
  1305. NET_IP_ALIGN);
  1306. }
  1307. memcpy(new_skb->data, skb->data,
  1308. length);
  1309. /* save the skb
  1310. * in buffer_info as good */
  1311. skb = new_skb;
  1312. } else if (!skb_padding_flag) {
  1313. /* dorrop error */
  1314. pr_err("New skb allocation Error\n");
  1315. goto dorrop;
  1316. }
  1317. } else {
  1318. buffer_info->skb = NULL;
  1319. }
  1320. if (skb_padding_flag) {
  1321. memcpy(&tmp_packet[0], &skb->data[0], ETH_HLEN);
  1322. memcpy(&skb->data[NET_IP_ALIGN], &tmp_packet[0],
  1323. ETH_HLEN);
  1324. skb_reserve(skb, NET_IP_ALIGN);
  1325. }
  1326. /* update status of driver */
  1327. adapter->stats.rx_bytes += length;
  1328. adapter->stats.rx_packets++;
  1329. if ((gbec_status & PCH_GBE_RXD_GMAC_STAT_MARMLT))
  1330. adapter->stats.multicast++;
  1331. /* Write meta date of skb */
  1332. skb_put(skb, length);
  1333. skb->protocol = eth_type_trans(skb, netdev);
  1334. if ((tcp_ip_status & PCH_GBE_RXD_ACC_STAT_TCPIPOK) ==
  1335. PCH_GBE_RXD_ACC_STAT_TCPIPOK) {
  1336. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1337. } else {
  1338. skb->ip_summed = CHECKSUM_NONE;
  1339. }
  1340. napi_gro_receive(&adapter->napi, skb);
  1341. (*work_done)++;
  1342. pr_debug("Receive skb->ip_summed: %d length: %d\n",
  1343. skb->ip_summed, length);
  1344. }
  1345. dorrop:
  1346. /* return some buffers to hardware, one at a time is too slow */
  1347. if (unlikely(cleaned_count >= PCH_GBE_RX_BUFFER_WRITE)) {
  1348. pch_gbe_alloc_rx_buffers(adapter, rx_ring,
  1349. cleaned_count);
  1350. cleaned_count = 0;
  1351. }
  1352. if (++i == rx_ring->count)
  1353. i = 0;
  1354. }
  1355. rx_ring->next_to_clean = i;
  1356. if (cleaned_count)
  1357. pch_gbe_alloc_rx_buffers(adapter, rx_ring, cleaned_count);
  1358. return cleaned;
  1359. }
  1360. /**
  1361. * pch_gbe_setup_tx_resources - Allocate Tx resources (Descriptors)
  1362. * @adapter: Board private structure
  1363. * @tx_ring: Tx descriptor ring (for a specific queue) to setup
  1364. * Returns
  1365. * 0: Successfully
  1366. * Negative value: Failed
  1367. */
  1368. int pch_gbe_setup_tx_resources(struct pch_gbe_adapter *adapter,
  1369. struct pch_gbe_tx_ring *tx_ring)
  1370. {
  1371. struct pci_dev *pdev = adapter->pdev;
  1372. struct pch_gbe_tx_desc *tx_desc;
  1373. int size;
  1374. int desNo;
  1375. size = (int)sizeof(struct pch_gbe_buffer) * tx_ring->count;
  1376. tx_ring->buffer_info = vmalloc(size);
  1377. if (!tx_ring->buffer_info) {
  1378. pr_err("Unable to allocate memory for the buffer infomation\n");
  1379. return -ENOMEM;
  1380. }
  1381. memset(tx_ring->buffer_info, 0, size);
  1382. tx_ring->size = tx_ring->count * (int)sizeof(struct pch_gbe_tx_desc);
  1383. tx_ring->desc = dma_alloc_coherent(&pdev->dev, tx_ring->size,
  1384. &tx_ring->dma, GFP_KERNEL);
  1385. if (!tx_ring->desc) {
  1386. vfree(tx_ring->buffer_info);
  1387. pr_err("Unable to allocate memory for the transmit descriptor ring\n");
  1388. return -ENOMEM;
  1389. }
  1390. memset(tx_ring->desc, 0, tx_ring->size);
  1391. tx_ring->next_to_use = 0;
  1392. tx_ring->next_to_clean = 0;
  1393. spin_lock_init(&tx_ring->tx_lock);
  1394. for (desNo = 0; desNo < tx_ring->count; desNo++) {
  1395. tx_desc = PCH_GBE_TX_DESC(*tx_ring, desNo);
  1396. tx_desc->gbec_status = DSC_INIT16;
  1397. }
  1398. pr_debug("tx_ring->desc = 0x%p tx_ring->dma = 0x%08llx\n"
  1399. "next_to_clean = 0x%08x next_to_use = 0x%08x\n",
  1400. tx_ring->desc, (unsigned long long)tx_ring->dma,
  1401. tx_ring->next_to_clean, tx_ring->next_to_use);
  1402. return 0;
  1403. }
  1404. /**
  1405. * pch_gbe_setup_rx_resources - Allocate Rx resources (Descriptors)
  1406. * @adapter: Board private structure
  1407. * @rx_ring: Rx descriptor ring (for a specific queue) to setup
  1408. * Returns
  1409. * 0: Successfully
  1410. * Negative value: Failed
  1411. */
  1412. int pch_gbe_setup_rx_resources(struct pch_gbe_adapter *adapter,
  1413. struct pch_gbe_rx_ring *rx_ring)
  1414. {
  1415. struct pci_dev *pdev = adapter->pdev;
  1416. struct pch_gbe_rx_desc *rx_desc;
  1417. int size;
  1418. int desNo;
  1419. size = (int)sizeof(struct pch_gbe_buffer) * rx_ring->count;
  1420. rx_ring->buffer_info = vmalloc(size);
  1421. if (!rx_ring->buffer_info) {
  1422. pr_err("Unable to allocate memory for the receive descriptor ring\n");
  1423. return -ENOMEM;
  1424. }
  1425. memset(rx_ring->buffer_info, 0, size);
  1426. rx_ring->size = rx_ring->count * (int)sizeof(struct pch_gbe_rx_desc);
  1427. rx_ring->desc = dma_alloc_coherent(&pdev->dev, rx_ring->size,
  1428. &rx_ring->dma, GFP_KERNEL);
  1429. if (!rx_ring->desc) {
  1430. pr_err("Unable to allocate memory for the receive descriptor ring\n");
  1431. vfree(rx_ring->buffer_info);
  1432. return -ENOMEM;
  1433. }
  1434. memset(rx_ring->desc, 0, rx_ring->size);
  1435. rx_ring->next_to_clean = 0;
  1436. rx_ring->next_to_use = 0;
  1437. for (desNo = 0; desNo < rx_ring->count; desNo++) {
  1438. rx_desc = PCH_GBE_RX_DESC(*rx_ring, desNo);
  1439. rx_desc->gbec_status = DSC_INIT16;
  1440. }
  1441. pr_debug("rx_ring->desc = 0x%p rx_ring->dma = 0x%08llx "
  1442. "next_to_clean = 0x%08x next_to_use = 0x%08x\n",
  1443. rx_ring->desc, (unsigned long long)rx_ring->dma,
  1444. rx_ring->next_to_clean, rx_ring->next_to_use);
  1445. return 0;
  1446. }
  1447. /**
  1448. * pch_gbe_free_tx_resources - Free Tx Resources
  1449. * @adapter: Board private structure
  1450. * @tx_ring: Tx descriptor ring for a specific queue
  1451. */
  1452. void pch_gbe_free_tx_resources(struct pch_gbe_adapter *adapter,
  1453. struct pch_gbe_tx_ring *tx_ring)
  1454. {
  1455. struct pci_dev *pdev = adapter->pdev;
  1456. pch_gbe_clean_tx_ring(adapter, tx_ring);
  1457. vfree(tx_ring->buffer_info);
  1458. tx_ring->buffer_info = NULL;
  1459. pci_free_consistent(pdev, tx_ring->size, tx_ring->desc, tx_ring->dma);
  1460. tx_ring->desc = NULL;
  1461. }
  1462. /**
  1463. * pch_gbe_free_rx_resources - Free Rx Resources
  1464. * @adapter: Board private structure
  1465. * @rx_ring: Ring to clean the resources from
  1466. */
  1467. void pch_gbe_free_rx_resources(struct pch_gbe_adapter *adapter,
  1468. struct pch_gbe_rx_ring *rx_ring)
  1469. {
  1470. struct pci_dev *pdev = adapter->pdev;
  1471. pch_gbe_clean_rx_ring(adapter, rx_ring);
  1472. vfree(rx_ring->buffer_info);
  1473. rx_ring->buffer_info = NULL;
  1474. pci_free_consistent(pdev, rx_ring->size, rx_ring->desc, rx_ring->dma);
  1475. rx_ring->desc = NULL;
  1476. }
  1477. /**
  1478. * pch_gbe_request_irq - Allocate an interrupt line
  1479. * @adapter: Board private structure
  1480. * Returns
  1481. * 0: Successfully
  1482. * Negative value: Failed
  1483. */
  1484. static int pch_gbe_request_irq(struct pch_gbe_adapter *adapter)
  1485. {
  1486. struct net_device *netdev = adapter->netdev;
  1487. int err;
  1488. int flags;
  1489. flags = IRQF_SHARED;
  1490. adapter->have_msi = false;
  1491. err = pci_enable_msi(adapter->pdev);
  1492. pr_debug("call pci_enable_msi\n");
  1493. if (err) {
  1494. pr_debug("call pci_enable_msi - Error: %d\n", err);
  1495. } else {
  1496. flags = 0;
  1497. adapter->have_msi = true;
  1498. }
  1499. err = request_irq(adapter->pdev->irq, &pch_gbe_intr,
  1500. flags, netdev->name, netdev);
  1501. if (err)
  1502. pr_err("Unable to allocate interrupt Error: %d\n", err);
  1503. pr_debug("adapter->have_msi : %d flags : 0x%04x return : 0x%04x\n",
  1504. adapter->have_msi, flags, err);
  1505. return err;
  1506. }
  1507. static void pch_gbe_set_multi(struct net_device *netdev);
  1508. /**
  1509. * pch_gbe_up - Up GbE network device
  1510. * @adapter: Board private structure
  1511. * Returns
  1512. * 0: Successfully
  1513. * Negative value: Failed
  1514. */
  1515. int pch_gbe_up(struct pch_gbe_adapter *adapter)
  1516. {
  1517. struct net_device *netdev = adapter->netdev;
  1518. struct pch_gbe_tx_ring *tx_ring = adapter->tx_ring;
  1519. struct pch_gbe_rx_ring *rx_ring = adapter->rx_ring;
  1520. int err;
  1521. /* hardware has been reset, we need to reload some things */
  1522. pch_gbe_set_multi(netdev);
  1523. pch_gbe_setup_tctl(adapter);
  1524. pch_gbe_configure_tx(adapter);
  1525. pch_gbe_setup_rctl(adapter);
  1526. pch_gbe_configure_rx(adapter);
  1527. err = pch_gbe_request_irq(adapter);
  1528. if (err) {
  1529. pr_err("Error: can't bring device up\n");
  1530. return err;
  1531. }
  1532. pch_gbe_alloc_tx_buffers(adapter, tx_ring);
  1533. pch_gbe_alloc_rx_buffers(adapter, rx_ring, rx_ring->count);
  1534. adapter->tx_queue_len = netdev->tx_queue_len;
  1535. mod_timer(&adapter->watchdog_timer, jiffies);
  1536. napi_enable(&adapter->napi);
  1537. pch_gbe_irq_enable(adapter);
  1538. netif_start_queue(adapter->netdev);
  1539. return 0;
  1540. }
  1541. /**
  1542. * pch_gbe_down - Down GbE network device
  1543. * @adapter: Board private structure
  1544. */
  1545. void pch_gbe_down(struct pch_gbe_adapter *adapter)
  1546. {
  1547. struct net_device *netdev = adapter->netdev;
  1548. /* signal that we're down so the interrupt handler does not
  1549. * reschedule our watchdog timer */
  1550. napi_disable(&adapter->napi);
  1551. atomic_set(&adapter->irq_sem, 0);
  1552. pch_gbe_irq_disable(adapter);
  1553. pch_gbe_free_irq(adapter);
  1554. del_timer_sync(&adapter->watchdog_timer);
  1555. netdev->tx_queue_len = adapter->tx_queue_len;
  1556. netif_carrier_off(netdev);
  1557. netif_stop_queue(netdev);
  1558. pch_gbe_reset(adapter);
  1559. pch_gbe_clean_tx_ring(adapter, adapter->tx_ring);
  1560. pch_gbe_clean_rx_ring(adapter, adapter->rx_ring);
  1561. }
  1562. /**
  1563. * pch_gbe_sw_init - Initialize general software structures (struct pch_gbe_adapter)
  1564. * @adapter: Board private structure to initialize
  1565. * Returns
  1566. * 0: Successfully
  1567. * Negative value: Failed
  1568. */
  1569. static int pch_gbe_sw_init(struct pch_gbe_adapter *adapter)
  1570. {
  1571. struct pch_gbe_hw *hw = &adapter->hw;
  1572. struct net_device *netdev = adapter->netdev;
  1573. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_2048;
  1574. hw->mac.max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
  1575. hw->mac.min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
  1576. /* Initialize the hardware-specific values */
  1577. if (pch_gbe_hal_setup_init_funcs(hw)) {
  1578. pr_err("Hardware Initialization Failure\n");
  1579. return -EIO;
  1580. }
  1581. if (pch_gbe_alloc_queues(adapter)) {
  1582. pr_err("Unable to allocate memory for queues\n");
  1583. return -ENOMEM;
  1584. }
  1585. spin_lock_init(&adapter->hw.miim_lock);
  1586. spin_lock_init(&adapter->tx_queue_lock);
  1587. spin_lock_init(&adapter->stats_lock);
  1588. spin_lock_init(&adapter->ethtool_lock);
  1589. atomic_set(&adapter->irq_sem, 0);
  1590. pch_gbe_irq_disable(adapter);
  1591. pch_gbe_init_stats(adapter);
  1592. pr_debug("rx_buffer_len : %d mac.min_frame_size : %d mac.max_frame_size : %d\n",
  1593. (u32) adapter->rx_buffer_len,
  1594. hw->mac.min_frame_size, hw->mac.max_frame_size);
  1595. return 0;
  1596. }
  1597. /**
  1598. * pch_gbe_open - Called when a network interface is made active
  1599. * @netdev: Network interface device structure
  1600. * Returns
  1601. * 0: Successfully
  1602. * Negative value: Failed
  1603. */
  1604. static int pch_gbe_open(struct net_device *netdev)
  1605. {
  1606. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1607. struct pch_gbe_hw *hw = &adapter->hw;
  1608. int err;
  1609. /* allocate transmit descriptors */
  1610. err = pch_gbe_setup_tx_resources(adapter, adapter->tx_ring);
  1611. if (err)
  1612. goto err_setup_tx;
  1613. /* allocate receive descriptors */
  1614. err = pch_gbe_setup_rx_resources(adapter, adapter->rx_ring);
  1615. if (err)
  1616. goto err_setup_rx;
  1617. pch_gbe_hal_power_up_phy(hw);
  1618. err = pch_gbe_up(adapter);
  1619. if (err)
  1620. goto err_up;
  1621. pr_debug("Success End\n");
  1622. return 0;
  1623. err_up:
  1624. if (!adapter->wake_up_evt)
  1625. pch_gbe_hal_power_down_phy(hw);
  1626. pch_gbe_free_rx_resources(adapter, adapter->rx_ring);
  1627. err_setup_rx:
  1628. pch_gbe_free_tx_resources(adapter, adapter->tx_ring);
  1629. err_setup_tx:
  1630. pch_gbe_reset(adapter);
  1631. pr_err("Error End\n");
  1632. return err;
  1633. }
  1634. /**
  1635. * pch_gbe_stop - Disables a network interface
  1636. * @netdev: Network interface device structure
  1637. * Returns
  1638. * 0: Successfully
  1639. */
  1640. static int pch_gbe_stop(struct net_device *netdev)
  1641. {
  1642. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1643. struct pch_gbe_hw *hw = &adapter->hw;
  1644. pch_gbe_down(adapter);
  1645. if (!adapter->wake_up_evt)
  1646. pch_gbe_hal_power_down_phy(hw);
  1647. pch_gbe_free_tx_resources(adapter, adapter->tx_ring);
  1648. pch_gbe_free_rx_resources(adapter, adapter->rx_ring);
  1649. return 0;
  1650. }
  1651. /**
  1652. * pch_gbe_xmit_frame - Packet transmitting start
  1653. * @skb: Socket buffer structure
  1654. * @netdev: Network interface device structure
  1655. * Returns
  1656. * - NETDEV_TX_OK: Normal end
  1657. * - NETDEV_TX_BUSY: Error end
  1658. */
  1659. static int pch_gbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  1660. {
  1661. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1662. struct pch_gbe_tx_ring *tx_ring = adapter->tx_ring;
  1663. unsigned long flags;
  1664. if (unlikely(skb->len > (adapter->hw.mac.max_frame_size - 4))) {
  1665. pr_err("Transfer length Error: skb len: %d > max: %d\n",
  1666. skb->len, adapter->hw.mac.max_frame_size);
  1667. dev_kfree_skb_any(skb);
  1668. adapter->stats.tx_length_errors++;
  1669. return NETDEV_TX_OK;
  1670. }
  1671. if (!spin_trylock_irqsave(&tx_ring->tx_lock, flags)) {
  1672. /* Collision - tell upper layer to requeue */
  1673. return NETDEV_TX_LOCKED;
  1674. }
  1675. if (unlikely(!PCH_GBE_DESC_UNUSED(tx_ring))) {
  1676. netif_stop_queue(netdev);
  1677. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1678. pr_debug("Return : BUSY next_to use : 0x%08x next_to clean : 0x%08x\n",
  1679. tx_ring->next_to_use, tx_ring->next_to_clean);
  1680. return NETDEV_TX_BUSY;
  1681. }
  1682. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1683. /* CRC,ITAG no support */
  1684. pch_gbe_tx_queue(adapter, tx_ring, skb);
  1685. return NETDEV_TX_OK;
  1686. }
  1687. /**
  1688. * pch_gbe_get_stats - Get System Network Statistics
  1689. * @netdev: Network interface device structure
  1690. * Returns: The current stats
  1691. */
  1692. static struct net_device_stats *pch_gbe_get_stats(struct net_device *netdev)
  1693. {
  1694. /* only return the current stats */
  1695. return &netdev->stats;
  1696. }
  1697. /**
  1698. * pch_gbe_set_multi - Multicast and Promiscuous mode set
  1699. * @netdev: Network interface device structure
  1700. */
  1701. static void pch_gbe_set_multi(struct net_device *netdev)
  1702. {
  1703. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1704. struct pch_gbe_hw *hw = &adapter->hw;
  1705. struct netdev_hw_addr *ha;
  1706. u8 *mta_list;
  1707. u32 rctl;
  1708. int i;
  1709. int mc_count;
  1710. pr_debug("netdev->flags : 0x%08x\n", netdev->flags);
  1711. /* Check for Promiscuous and All Multicast modes */
  1712. rctl = ioread32(&hw->reg->RX_MODE);
  1713. mc_count = netdev_mc_count(netdev);
  1714. if ((netdev->flags & IFF_PROMISC)) {
  1715. rctl &= ~PCH_GBE_ADD_FIL_EN;
  1716. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1717. } else if ((netdev->flags & IFF_ALLMULTI)) {
  1718. /* all the multicasting receive permissions */
  1719. rctl |= PCH_GBE_ADD_FIL_EN;
  1720. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1721. } else {
  1722. if (mc_count >= PCH_GBE_MAR_ENTRIES) {
  1723. /* all the multicasting receive permissions */
  1724. rctl |= PCH_GBE_ADD_FIL_EN;
  1725. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1726. } else {
  1727. rctl |= (PCH_GBE_ADD_FIL_EN | PCH_GBE_MLT_FIL_EN);
  1728. }
  1729. }
  1730. iowrite32(rctl, &hw->reg->RX_MODE);
  1731. if (mc_count >= PCH_GBE_MAR_ENTRIES)
  1732. return;
  1733. mta_list = kmalloc(mc_count * ETH_ALEN, GFP_ATOMIC);
  1734. if (!mta_list)
  1735. return;
  1736. /* The shared function expects a packed array of only addresses. */
  1737. i = 0;
  1738. netdev_for_each_mc_addr(ha, netdev) {
  1739. if (i == mc_count)
  1740. break;
  1741. memcpy(mta_list + (i++ * ETH_ALEN), &ha->addr, ETH_ALEN);
  1742. }
  1743. pch_gbe_mac_mc_addr_list_update(hw, mta_list, i, 1,
  1744. PCH_GBE_MAR_ENTRIES);
  1745. kfree(mta_list);
  1746. pr_debug("RX_MODE reg(check bit31,30 ADD,MLT) : 0x%08x netdev->mc_count : 0x%08x\n",
  1747. ioread32(&hw->reg->RX_MODE), mc_count);
  1748. }
  1749. /**
  1750. * pch_gbe_set_mac - Change the Ethernet Address of the NIC
  1751. * @netdev: Network interface device structure
  1752. * @addr: Pointer to an address structure
  1753. * Returns
  1754. * 0: Successfully
  1755. * -EADDRNOTAVAIL: Failed
  1756. */
  1757. static int pch_gbe_set_mac(struct net_device *netdev, void *addr)
  1758. {
  1759. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1760. struct sockaddr *skaddr = addr;
  1761. int ret_val;
  1762. if (!is_valid_ether_addr(skaddr->sa_data)) {
  1763. ret_val = -EADDRNOTAVAIL;
  1764. } else {
  1765. memcpy(netdev->dev_addr, skaddr->sa_data, netdev->addr_len);
  1766. memcpy(adapter->hw.mac.addr, skaddr->sa_data, netdev->addr_len);
  1767. pch_gbe_mac_mar_set(&adapter->hw, adapter->hw.mac.addr, 0);
  1768. ret_val = 0;
  1769. }
  1770. pr_debug("ret_val : 0x%08x\n", ret_val);
  1771. pr_debug("dev_addr : %pM\n", netdev->dev_addr);
  1772. pr_debug("mac_addr : %pM\n", adapter->hw.mac.addr);
  1773. pr_debug("MAC_ADR1AB reg : 0x%08x 0x%08x\n",
  1774. ioread32(&adapter->hw.reg->mac_adr[0].high),
  1775. ioread32(&adapter->hw.reg->mac_adr[0].low));
  1776. return ret_val;
  1777. }
  1778. /**
  1779. * pch_gbe_change_mtu - Change the Maximum Transfer Unit
  1780. * @netdev: Network interface device structure
  1781. * @new_mtu: New value for maximum frame size
  1782. * Returns
  1783. * 0: Successfully
  1784. * -EINVAL: Failed
  1785. */
  1786. static int pch_gbe_change_mtu(struct net_device *netdev, int new_mtu)
  1787. {
  1788. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1789. int max_frame;
  1790. max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
  1791. if ((max_frame < ETH_ZLEN + ETH_FCS_LEN) ||
  1792. (max_frame > PCH_GBE_MAX_JUMBO_FRAME_SIZE)) {
  1793. pr_err("Invalid MTU setting\n");
  1794. return -EINVAL;
  1795. }
  1796. if (max_frame <= PCH_GBE_FRAME_SIZE_2048)
  1797. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_2048;
  1798. else if (max_frame <= PCH_GBE_FRAME_SIZE_4096)
  1799. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_4096;
  1800. else if (max_frame <= PCH_GBE_FRAME_SIZE_8192)
  1801. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_8192;
  1802. else
  1803. adapter->rx_buffer_len = PCH_GBE_MAX_JUMBO_FRAME_SIZE;
  1804. netdev->mtu = new_mtu;
  1805. adapter->hw.mac.max_frame_size = max_frame;
  1806. if (netif_running(netdev))
  1807. pch_gbe_reinit_locked(adapter);
  1808. else
  1809. pch_gbe_reset(adapter);
  1810. pr_debug("max_frame : %d rx_buffer_len : %d mtu : %d max_frame_size : %d\n",
  1811. max_frame, (u32) adapter->rx_buffer_len, netdev->mtu,
  1812. adapter->hw.mac.max_frame_size);
  1813. return 0;
  1814. }
  1815. /**
  1816. * pch_gbe_ioctl - Controls register through a MII interface
  1817. * @netdev: Network interface device structure
  1818. * @ifr: Pointer to ifr structure
  1819. * @cmd: Control command
  1820. * Returns
  1821. * 0: Successfully
  1822. * Negative value: Failed
  1823. */
  1824. static int pch_gbe_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  1825. {
  1826. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1827. pr_debug("cmd : 0x%04x\n", cmd);
  1828. return generic_mii_ioctl(&adapter->mii, if_mii(ifr), cmd, NULL);
  1829. }
  1830. /**
  1831. * pch_gbe_tx_timeout - Respond to a Tx Hang
  1832. * @netdev: Network interface device structure
  1833. */
  1834. static void pch_gbe_tx_timeout(struct net_device *netdev)
  1835. {
  1836. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1837. /* Do the reset outside of interrupt context */
  1838. adapter->stats.tx_timeout_count++;
  1839. schedule_work(&adapter->reset_task);
  1840. }
  1841. /**
  1842. * pch_gbe_napi_poll - NAPI receive and transfer polling callback
  1843. * @napi: Pointer of polling device struct
  1844. * @budget: The maximum number of a packet
  1845. * Returns
  1846. * false: Exit the polling mode
  1847. * true: Continue the polling mode
  1848. */
  1849. static int pch_gbe_napi_poll(struct napi_struct *napi, int budget)
  1850. {
  1851. struct pch_gbe_adapter *adapter =
  1852. container_of(napi, struct pch_gbe_adapter, napi);
  1853. struct net_device *netdev = adapter->netdev;
  1854. int work_done = 0;
  1855. bool poll_end_flag = false;
  1856. bool cleaned = false;
  1857. pr_debug("budget : %d\n", budget);
  1858. /* Keep link state information with original netdev */
  1859. if (!netif_carrier_ok(netdev)) {
  1860. poll_end_flag = true;
  1861. } else {
  1862. cleaned = pch_gbe_clean_tx(adapter, adapter->tx_ring);
  1863. pch_gbe_clean_rx(adapter, adapter->rx_ring, &work_done, budget);
  1864. if (cleaned)
  1865. work_done = budget;
  1866. /* If no Tx and not enough Rx work done,
  1867. * exit the polling mode
  1868. */
  1869. if ((work_done < budget) || !netif_running(netdev))
  1870. poll_end_flag = true;
  1871. }
  1872. if (poll_end_flag) {
  1873. napi_complete(napi);
  1874. pch_gbe_irq_enable(adapter);
  1875. }
  1876. pr_debug("poll_end_flag : %d work_done : %d budget : %d\n",
  1877. poll_end_flag, work_done, budget);
  1878. return work_done;
  1879. }
  1880. #ifdef CONFIG_NET_POLL_CONTROLLER
  1881. /**
  1882. * pch_gbe_netpoll - Used by things like netconsole to send skbs
  1883. * @netdev: Network interface device structure
  1884. */
  1885. static void pch_gbe_netpoll(struct net_device *netdev)
  1886. {
  1887. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1888. disable_irq(adapter->pdev->irq);
  1889. pch_gbe_intr(adapter->pdev->irq, netdev);
  1890. enable_irq(adapter->pdev->irq);
  1891. }
  1892. #endif
  1893. static const struct net_device_ops pch_gbe_netdev_ops = {
  1894. .ndo_open = pch_gbe_open,
  1895. .ndo_stop = pch_gbe_stop,
  1896. .ndo_start_xmit = pch_gbe_xmit_frame,
  1897. .ndo_get_stats = pch_gbe_get_stats,
  1898. .ndo_set_mac_address = pch_gbe_set_mac,
  1899. .ndo_tx_timeout = pch_gbe_tx_timeout,
  1900. .ndo_change_mtu = pch_gbe_change_mtu,
  1901. .ndo_do_ioctl = pch_gbe_ioctl,
  1902. .ndo_set_multicast_list = &pch_gbe_set_multi,
  1903. #ifdef CONFIG_NET_POLL_CONTROLLER
  1904. .ndo_poll_controller = pch_gbe_netpoll,
  1905. #endif
  1906. };
  1907. static pci_ers_result_t pch_gbe_io_error_detected(struct pci_dev *pdev,
  1908. pci_channel_state_t state)
  1909. {
  1910. struct net_device *netdev = pci_get_drvdata(pdev);
  1911. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1912. netif_device_detach(netdev);
  1913. if (netif_running(netdev))
  1914. pch_gbe_down(adapter);
  1915. pci_disable_device(pdev);
  1916. /* Request a slot slot reset. */
  1917. return PCI_ERS_RESULT_NEED_RESET;
  1918. }
  1919. static pci_ers_result_t pch_gbe_io_slot_reset(struct pci_dev *pdev)
  1920. {
  1921. struct net_device *netdev = pci_get_drvdata(pdev);
  1922. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1923. struct pch_gbe_hw *hw = &adapter->hw;
  1924. if (pci_enable_device(pdev)) {
  1925. pr_err("Cannot re-enable PCI device after reset\n");
  1926. return PCI_ERS_RESULT_DISCONNECT;
  1927. }
  1928. pci_set_master(pdev);
  1929. pci_enable_wake(pdev, PCI_D0, 0);
  1930. pch_gbe_hal_power_up_phy(hw);
  1931. pch_gbe_reset(adapter);
  1932. /* Clear wake up status */
  1933. pch_gbe_mac_set_wol_event(hw, 0);
  1934. return PCI_ERS_RESULT_RECOVERED;
  1935. }
  1936. static void pch_gbe_io_resume(struct pci_dev *pdev)
  1937. {
  1938. struct net_device *netdev = pci_get_drvdata(pdev);
  1939. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1940. if (netif_running(netdev)) {
  1941. if (pch_gbe_up(adapter)) {
  1942. pr_debug("can't bring device back up after reset\n");
  1943. return;
  1944. }
  1945. }
  1946. netif_device_attach(netdev);
  1947. }
  1948. static int __pch_gbe_suspend(struct pci_dev *pdev)
  1949. {
  1950. struct net_device *netdev = pci_get_drvdata(pdev);
  1951. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1952. struct pch_gbe_hw *hw = &adapter->hw;
  1953. u32 wufc = adapter->wake_up_evt;
  1954. int retval = 0;
  1955. netif_device_detach(netdev);
  1956. if (netif_running(netdev))
  1957. pch_gbe_down(adapter);
  1958. if (wufc) {
  1959. pch_gbe_set_multi(netdev);
  1960. pch_gbe_setup_rctl(adapter);
  1961. pch_gbe_configure_rx(adapter);
  1962. pch_gbe_set_rgmii_ctrl(adapter, hw->mac.link_speed,
  1963. hw->mac.link_duplex);
  1964. pch_gbe_set_mode(adapter, hw->mac.link_speed,
  1965. hw->mac.link_duplex);
  1966. pch_gbe_mac_set_wol_event(hw, wufc);
  1967. pci_disable_device(pdev);
  1968. } else {
  1969. pch_gbe_hal_power_down_phy(hw);
  1970. pch_gbe_mac_set_wol_event(hw, wufc);
  1971. pci_disable_device(pdev);
  1972. }
  1973. return retval;
  1974. }
  1975. #ifdef CONFIG_PM
  1976. static int pch_gbe_suspend(struct device *device)
  1977. {
  1978. struct pci_dev *pdev = to_pci_dev(device);
  1979. return __pch_gbe_suspend(pdev);
  1980. }
  1981. static int pch_gbe_resume(struct device *device)
  1982. {
  1983. struct pci_dev *pdev = to_pci_dev(device);
  1984. struct net_device *netdev = pci_get_drvdata(pdev);
  1985. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1986. struct pch_gbe_hw *hw = &adapter->hw;
  1987. u32 err;
  1988. err = pci_enable_device(pdev);
  1989. if (err) {
  1990. pr_err("Cannot enable PCI device from suspend\n");
  1991. return err;
  1992. }
  1993. pci_set_master(pdev);
  1994. pch_gbe_hal_power_up_phy(hw);
  1995. pch_gbe_reset(adapter);
  1996. /* Clear wake on lan control and status */
  1997. pch_gbe_mac_set_wol_event(hw, 0);
  1998. if (netif_running(netdev))
  1999. pch_gbe_up(adapter);
  2000. netif_device_attach(netdev);
  2001. return 0;
  2002. }
  2003. #endif /* CONFIG_PM */
  2004. static void pch_gbe_shutdown(struct pci_dev *pdev)
  2005. {
  2006. __pch_gbe_suspend(pdev);
  2007. if (system_state == SYSTEM_POWER_OFF) {
  2008. pci_wake_from_d3(pdev, true);
  2009. pci_set_power_state(pdev, PCI_D3hot);
  2010. }
  2011. }
  2012. static void pch_gbe_remove(struct pci_dev *pdev)
  2013. {
  2014. struct net_device *netdev = pci_get_drvdata(pdev);
  2015. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2016. flush_scheduled_work();
  2017. unregister_netdev(netdev);
  2018. pch_gbe_hal_phy_hw_reset(&adapter->hw);
  2019. kfree(adapter->tx_ring);
  2020. kfree(adapter->rx_ring);
  2021. iounmap(adapter->hw.reg);
  2022. pci_release_regions(pdev);
  2023. free_netdev(netdev);
  2024. pci_disable_device(pdev);
  2025. }
  2026. static int pch_gbe_probe(struct pci_dev *pdev,
  2027. const struct pci_device_id *pci_id)
  2028. {
  2029. struct net_device *netdev;
  2030. struct pch_gbe_adapter *adapter;
  2031. int ret;
  2032. ret = pci_enable_device(pdev);
  2033. if (ret)
  2034. return ret;
  2035. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64))
  2036. || pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
  2037. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  2038. if (ret) {
  2039. ret = pci_set_consistent_dma_mask(pdev,
  2040. DMA_BIT_MASK(32));
  2041. if (ret) {
  2042. dev_err(&pdev->dev, "ERR: No usable DMA "
  2043. "configuration, aborting\n");
  2044. goto err_disable_device;
  2045. }
  2046. }
  2047. }
  2048. ret = pci_request_regions(pdev, KBUILD_MODNAME);
  2049. if (ret) {
  2050. dev_err(&pdev->dev,
  2051. "ERR: Can't reserve PCI I/O and memory resources\n");
  2052. goto err_disable_device;
  2053. }
  2054. pci_set_master(pdev);
  2055. netdev = alloc_etherdev((int)sizeof(struct pch_gbe_adapter));
  2056. if (!netdev) {
  2057. ret = -ENOMEM;
  2058. dev_err(&pdev->dev,
  2059. "ERR: Can't allocate and set up an Ethernet device\n");
  2060. goto err_release_pci;
  2061. }
  2062. SET_NETDEV_DEV(netdev, &pdev->dev);
  2063. pci_set_drvdata(pdev, netdev);
  2064. adapter = netdev_priv(netdev);
  2065. adapter->netdev = netdev;
  2066. adapter->pdev = pdev;
  2067. adapter->hw.back = adapter;
  2068. adapter->hw.reg = pci_iomap(pdev, PCH_GBE_PCI_BAR, 0);
  2069. if (!adapter->hw.reg) {
  2070. ret = -EIO;
  2071. dev_err(&pdev->dev, "Can't ioremap\n");
  2072. goto err_free_netdev;
  2073. }
  2074. netdev->netdev_ops = &pch_gbe_netdev_ops;
  2075. netdev->watchdog_timeo = PCH_GBE_WATCHDOG_PERIOD;
  2076. netif_napi_add(netdev, &adapter->napi,
  2077. pch_gbe_napi_poll, PCH_GBE_RX_WEIGHT);
  2078. netdev->features = NETIF_F_HW_CSUM | NETIF_F_GRO;
  2079. pch_gbe_set_ethtool_ops(netdev);
  2080. pch_gbe_mac_reset_hw(&adapter->hw);
  2081. /* setup the private structure */
  2082. ret = pch_gbe_sw_init(adapter);
  2083. if (ret)
  2084. goto err_iounmap;
  2085. /* Initialize PHY */
  2086. ret = pch_gbe_init_phy(adapter);
  2087. if (ret) {
  2088. dev_err(&pdev->dev, "PHY initialize error\n");
  2089. goto err_free_adapter;
  2090. }
  2091. pch_gbe_hal_get_bus_info(&adapter->hw);
  2092. /* Read the MAC address. and store to the private data */
  2093. ret = pch_gbe_hal_read_mac_addr(&adapter->hw);
  2094. if (ret) {
  2095. dev_err(&pdev->dev, "MAC address Read Error\n");
  2096. goto err_free_adapter;
  2097. }
  2098. memcpy(netdev->dev_addr, adapter->hw.mac.addr, netdev->addr_len);
  2099. if (!is_valid_ether_addr(netdev->dev_addr)) {
  2100. dev_err(&pdev->dev, "Invalid MAC Address\n");
  2101. ret = -EIO;
  2102. goto err_free_adapter;
  2103. }
  2104. setup_timer(&adapter->watchdog_timer, pch_gbe_watchdog,
  2105. (unsigned long)adapter);
  2106. INIT_WORK(&adapter->reset_task, pch_gbe_reset_task);
  2107. pch_gbe_check_options(adapter);
  2108. if (adapter->tx_csum)
  2109. netdev->features |= NETIF_F_HW_CSUM;
  2110. else
  2111. netdev->features &= ~NETIF_F_HW_CSUM;
  2112. /* initialize the wol settings based on the eeprom settings */
  2113. adapter->wake_up_evt = PCH_GBE_WL_INIT_SETTING;
  2114. dev_info(&pdev->dev, "MAC address : %pM\n", netdev->dev_addr);
  2115. /* reset the hardware with the new settings */
  2116. pch_gbe_reset(adapter);
  2117. ret = register_netdev(netdev);
  2118. if (ret)
  2119. goto err_free_adapter;
  2120. /* tell the stack to leave us alone until pch_gbe_open() is called */
  2121. netif_carrier_off(netdev);
  2122. netif_stop_queue(netdev);
  2123. dev_dbg(&pdev->dev, "OKIsemi(R) PCH Network Connection\n");
  2124. device_set_wakeup_enable(&pdev->dev, 1);
  2125. return 0;
  2126. err_free_adapter:
  2127. pch_gbe_hal_phy_hw_reset(&adapter->hw);
  2128. kfree(adapter->tx_ring);
  2129. kfree(adapter->rx_ring);
  2130. err_iounmap:
  2131. iounmap(adapter->hw.reg);
  2132. err_free_netdev:
  2133. free_netdev(netdev);
  2134. err_release_pci:
  2135. pci_release_regions(pdev);
  2136. err_disable_device:
  2137. pci_disable_device(pdev);
  2138. return ret;
  2139. }
  2140. static DEFINE_PCI_DEVICE_TABLE(pch_gbe_pcidev_id) = {
  2141. {.vendor = PCI_VENDOR_ID_INTEL,
  2142. .device = PCI_DEVICE_ID_INTEL_IOH1_GBE,
  2143. .subvendor = PCI_ANY_ID,
  2144. .subdevice = PCI_ANY_ID,
  2145. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2146. .class_mask = (0xFFFF00)
  2147. },
  2148. /* required last entry */
  2149. {0}
  2150. };
  2151. #ifdef CONFIG_PM
  2152. static const struct dev_pm_ops pch_gbe_pm_ops = {
  2153. .suspend = pch_gbe_suspend,
  2154. .resume = pch_gbe_resume,
  2155. .freeze = pch_gbe_suspend,
  2156. .thaw = pch_gbe_resume,
  2157. .poweroff = pch_gbe_suspend,
  2158. .restore = pch_gbe_resume,
  2159. };
  2160. #endif
  2161. static struct pci_error_handlers pch_gbe_err_handler = {
  2162. .error_detected = pch_gbe_io_error_detected,
  2163. .slot_reset = pch_gbe_io_slot_reset,
  2164. .resume = pch_gbe_io_resume
  2165. };
  2166. static struct pci_driver pch_gbe_pcidev = {
  2167. .name = KBUILD_MODNAME,
  2168. .id_table = pch_gbe_pcidev_id,
  2169. .probe = pch_gbe_probe,
  2170. .remove = pch_gbe_remove,
  2171. #ifdef CONFIG_PM_OPS
  2172. .driver.pm = &pch_gbe_pm_ops,
  2173. #endif
  2174. .shutdown = pch_gbe_shutdown,
  2175. .err_handler = &pch_gbe_err_handler
  2176. };
  2177. static int __init pch_gbe_init_module(void)
  2178. {
  2179. int ret;
  2180. ret = pci_register_driver(&pch_gbe_pcidev);
  2181. if (copybreak != PCH_GBE_COPYBREAK_DEFAULT) {
  2182. if (copybreak == 0) {
  2183. pr_info("copybreak disabled\n");
  2184. } else {
  2185. pr_info("copybreak enabled for packets <= %u bytes\n",
  2186. copybreak);
  2187. }
  2188. }
  2189. return ret;
  2190. }
  2191. static void __exit pch_gbe_exit_module(void)
  2192. {
  2193. pci_unregister_driver(&pch_gbe_pcidev);
  2194. }
  2195. module_init(pch_gbe_init_module);
  2196. module_exit(pch_gbe_exit_module);
  2197. MODULE_DESCRIPTION("OKI semiconductor PCH Gigabit ethernet Driver");
  2198. MODULE_AUTHOR("OKI semiconductor, <masa-korg@dsn.okisemi.com>");
  2199. MODULE_LICENSE("GPL");
  2200. MODULE_VERSION(DRV_VERSION);
  2201. MODULE_DEVICE_TABLE(pci, pch_gbe_pcidev_id);
  2202. module_param(copybreak, uint, 0644);
  2203. MODULE_PARM_DESC(copybreak,
  2204. "Maximum size of packet that is copied to a new buffer on receive");
  2205. /* pch_gbe_main.c */