myri10ge.c 114 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171
  1. /*************************************************************************
  2. * myri10ge.c: Myricom Myri-10G Ethernet driver.
  3. *
  4. * Copyright (C) 2005 - 2009 Myricom, Inc.
  5. * All rights reserved.
  6. *
  7. * Redistribution and use in source and binary forms, with or without
  8. * modification, are permitted provided that the following conditions
  9. * are met:
  10. * 1. Redistributions of source code must retain the above copyright
  11. * notice, this list of conditions and the following disclaimer.
  12. * 2. Redistributions in binary form must reproduce the above copyright
  13. * notice, this list of conditions and the following disclaimer in the
  14. * documentation and/or other materials provided with the distribution.
  15. * 3. Neither the name of Myricom, Inc. nor the names of its contributors
  16. * may be used to endorse or promote products derived from this software
  17. * without specific prior written permission.
  18. *
  19. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  20. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  21. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  22. * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
  23. * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  24. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  25. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  26. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
  27. * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  28. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
  29. * POSSIBILITY OF SUCH DAMAGE.
  30. *
  31. *
  32. * If the eeprom on your board is not recent enough, you will need to get a
  33. * newer firmware image at:
  34. * http://www.myri.com/scs/download-Myri10GE.html
  35. *
  36. * Contact Information:
  37. * <help@myri.com>
  38. * Myricom, Inc., 325N Santa Anita Avenue, Arcadia, CA 91006
  39. *************************************************************************/
  40. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  41. #include <linux/tcp.h>
  42. #include <linux/netdevice.h>
  43. #include <linux/skbuff.h>
  44. #include <linux/string.h>
  45. #include <linux/module.h>
  46. #include <linux/pci.h>
  47. #include <linux/dma-mapping.h>
  48. #include <linux/etherdevice.h>
  49. #include <linux/if_ether.h>
  50. #include <linux/if_vlan.h>
  51. #include <linux/inet_lro.h>
  52. #include <linux/dca.h>
  53. #include <linux/ip.h>
  54. #include <linux/inet.h>
  55. #include <linux/in.h>
  56. #include <linux/ethtool.h>
  57. #include <linux/firmware.h>
  58. #include <linux/delay.h>
  59. #include <linux/timer.h>
  60. #include <linux/vmalloc.h>
  61. #include <linux/crc32.h>
  62. #include <linux/moduleparam.h>
  63. #include <linux/io.h>
  64. #include <linux/log2.h>
  65. #include <linux/slab.h>
  66. #include <net/checksum.h>
  67. #include <net/ip.h>
  68. #include <net/tcp.h>
  69. #include <asm/byteorder.h>
  70. #include <asm/io.h>
  71. #include <asm/processor.h>
  72. #ifdef CONFIG_MTRR
  73. #include <asm/mtrr.h>
  74. #endif
  75. #include "myri10ge_mcp.h"
  76. #include "myri10ge_mcp_gen_header.h"
  77. #define MYRI10GE_VERSION_STR "1.5.2-1.459"
  78. MODULE_DESCRIPTION("Myricom 10G driver (10GbE)");
  79. MODULE_AUTHOR("Maintainer: help@myri.com");
  80. MODULE_VERSION(MYRI10GE_VERSION_STR);
  81. MODULE_LICENSE("Dual BSD/GPL");
  82. #define MYRI10GE_MAX_ETHER_MTU 9014
  83. #define MYRI10GE_ETH_STOPPED 0
  84. #define MYRI10GE_ETH_STOPPING 1
  85. #define MYRI10GE_ETH_STARTING 2
  86. #define MYRI10GE_ETH_RUNNING 3
  87. #define MYRI10GE_ETH_OPEN_FAILED 4
  88. #define MYRI10GE_EEPROM_STRINGS_SIZE 256
  89. #define MYRI10GE_MAX_SEND_DESC_TSO ((65536 / 2048) * 2)
  90. #define MYRI10GE_MAX_LRO_DESCRIPTORS 8
  91. #define MYRI10GE_LRO_MAX_PKTS 64
  92. #define MYRI10GE_NO_CONFIRM_DATA htonl(0xffffffff)
  93. #define MYRI10GE_NO_RESPONSE_RESULT 0xffffffff
  94. #define MYRI10GE_ALLOC_ORDER 0
  95. #define MYRI10GE_ALLOC_SIZE ((1 << MYRI10GE_ALLOC_ORDER) * PAGE_SIZE)
  96. #define MYRI10GE_MAX_FRAGS_PER_FRAME (MYRI10GE_MAX_ETHER_MTU/MYRI10GE_ALLOC_SIZE + 1)
  97. #define MYRI10GE_MAX_SLICES 32
  98. struct myri10ge_rx_buffer_state {
  99. struct page *page;
  100. int page_offset;
  101. DEFINE_DMA_UNMAP_ADDR(bus);
  102. DEFINE_DMA_UNMAP_LEN(len);
  103. };
  104. struct myri10ge_tx_buffer_state {
  105. struct sk_buff *skb;
  106. int last;
  107. DEFINE_DMA_UNMAP_ADDR(bus);
  108. DEFINE_DMA_UNMAP_LEN(len);
  109. };
  110. struct myri10ge_cmd {
  111. u32 data0;
  112. u32 data1;
  113. u32 data2;
  114. };
  115. struct myri10ge_rx_buf {
  116. struct mcp_kreq_ether_recv __iomem *lanai; /* lanai ptr for recv ring */
  117. struct mcp_kreq_ether_recv *shadow; /* host shadow of recv ring */
  118. struct myri10ge_rx_buffer_state *info;
  119. struct page *page;
  120. dma_addr_t bus;
  121. int page_offset;
  122. int cnt;
  123. int fill_cnt;
  124. int alloc_fail;
  125. int mask; /* number of rx slots -1 */
  126. int watchdog_needed;
  127. };
  128. struct myri10ge_tx_buf {
  129. struct mcp_kreq_ether_send __iomem *lanai; /* lanai ptr for sendq */
  130. __be32 __iomem *send_go; /* "go" doorbell ptr */
  131. __be32 __iomem *send_stop; /* "stop" doorbell ptr */
  132. struct mcp_kreq_ether_send *req_list; /* host shadow of sendq */
  133. char *req_bytes;
  134. struct myri10ge_tx_buffer_state *info;
  135. int mask; /* number of transmit slots -1 */
  136. int req ____cacheline_aligned; /* transmit slots submitted */
  137. int pkt_start; /* packets started */
  138. int stop_queue;
  139. int linearized;
  140. int done ____cacheline_aligned; /* transmit slots completed */
  141. int pkt_done; /* packets completed */
  142. int wake_queue;
  143. int queue_active;
  144. };
  145. struct myri10ge_rx_done {
  146. struct mcp_slot *entry;
  147. dma_addr_t bus;
  148. int cnt;
  149. int idx;
  150. struct net_lro_mgr lro_mgr;
  151. struct net_lro_desc lro_desc[MYRI10GE_MAX_LRO_DESCRIPTORS];
  152. };
  153. struct myri10ge_slice_netstats {
  154. unsigned long rx_packets;
  155. unsigned long tx_packets;
  156. unsigned long rx_bytes;
  157. unsigned long tx_bytes;
  158. unsigned long rx_dropped;
  159. unsigned long tx_dropped;
  160. };
  161. struct myri10ge_slice_state {
  162. struct myri10ge_tx_buf tx; /* transmit ring */
  163. struct myri10ge_rx_buf rx_small;
  164. struct myri10ge_rx_buf rx_big;
  165. struct myri10ge_rx_done rx_done;
  166. struct net_device *dev;
  167. struct napi_struct napi;
  168. struct myri10ge_priv *mgp;
  169. struct myri10ge_slice_netstats stats;
  170. __be32 __iomem *irq_claim;
  171. struct mcp_irq_data *fw_stats;
  172. dma_addr_t fw_stats_bus;
  173. int watchdog_tx_done;
  174. int watchdog_tx_req;
  175. int watchdog_rx_done;
  176. #ifdef CONFIG_MYRI10GE_DCA
  177. int cached_dca_tag;
  178. int cpu;
  179. __be32 __iomem *dca_tag;
  180. #endif
  181. char irq_desc[32];
  182. };
  183. struct myri10ge_priv {
  184. struct myri10ge_slice_state *ss;
  185. int tx_boundary; /* boundary transmits cannot cross */
  186. int num_slices;
  187. int running; /* running? */
  188. int csum_flag; /* rx_csums? */
  189. int small_bytes;
  190. int big_bytes;
  191. int max_intr_slots;
  192. struct net_device *dev;
  193. spinlock_t stats_lock;
  194. u8 __iomem *sram;
  195. int sram_size;
  196. unsigned long board_span;
  197. unsigned long iomem_base;
  198. __be32 __iomem *irq_deassert;
  199. char *mac_addr_string;
  200. struct mcp_cmd_response *cmd;
  201. dma_addr_t cmd_bus;
  202. struct pci_dev *pdev;
  203. int msi_enabled;
  204. int msix_enabled;
  205. struct msix_entry *msix_vectors;
  206. #ifdef CONFIG_MYRI10GE_DCA
  207. int dca_enabled;
  208. int relaxed_order;
  209. #endif
  210. u32 link_state;
  211. unsigned int rdma_tags_available;
  212. int intr_coal_delay;
  213. __be32 __iomem *intr_coal_delay_ptr;
  214. int mtrr;
  215. int wc_enabled;
  216. int down_cnt;
  217. wait_queue_head_t down_wq;
  218. struct work_struct watchdog_work;
  219. struct timer_list watchdog_timer;
  220. int watchdog_resets;
  221. int watchdog_pause;
  222. int pause;
  223. bool fw_name_allocated;
  224. char *fw_name;
  225. char eeprom_strings[MYRI10GE_EEPROM_STRINGS_SIZE];
  226. char *product_code_string;
  227. char fw_version[128];
  228. int fw_ver_major;
  229. int fw_ver_minor;
  230. int fw_ver_tiny;
  231. int adopted_rx_filter_bug;
  232. u8 mac_addr[6]; /* eeprom mac address */
  233. unsigned long serial_number;
  234. int vendor_specific_offset;
  235. int fw_multicast_support;
  236. unsigned long features;
  237. u32 max_tso6;
  238. u32 read_dma;
  239. u32 write_dma;
  240. u32 read_write_dma;
  241. u32 link_changes;
  242. u32 msg_enable;
  243. unsigned int board_number;
  244. int rebooted;
  245. };
  246. static char *myri10ge_fw_unaligned = "myri10ge_ethp_z8e.dat";
  247. static char *myri10ge_fw_aligned = "myri10ge_eth_z8e.dat";
  248. static char *myri10ge_fw_rss_unaligned = "myri10ge_rss_ethp_z8e.dat";
  249. static char *myri10ge_fw_rss_aligned = "myri10ge_rss_eth_z8e.dat";
  250. MODULE_FIRMWARE("myri10ge_ethp_z8e.dat");
  251. MODULE_FIRMWARE("myri10ge_eth_z8e.dat");
  252. MODULE_FIRMWARE("myri10ge_rss_ethp_z8e.dat");
  253. MODULE_FIRMWARE("myri10ge_rss_eth_z8e.dat");
  254. /* Careful: must be accessed under kparam_block_sysfs_write */
  255. static char *myri10ge_fw_name = NULL;
  256. module_param(myri10ge_fw_name, charp, S_IRUGO | S_IWUSR);
  257. MODULE_PARM_DESC(myri10ge_fw_name, "Firmware image name");
  258. #define MYRI10GE_MAX_BOARDS 8
  259. static char *myri10ge_fw_names[MYRI10GE_MAX_BOARDS] =
  260. {[0 ... (MYRI10GE_MAX_BOARDS - 1)] = NULL };
  261. module_param_array_named(myri10ge_fw_names, myri10ge_fw_names, charp, NULL,
  262. 0444);
  263. MODULE_PARM_DESC(myri10ge_fw_name, "Firmware image names per board");
  264. static int myri10ge_ecrc_enable = 1;
  265. module_param(myri10ge_ecrc_enable, int, S_IRUGO);
  266. MODULE_PARM_DESC(myri10ge_ecrc_enable, "Enable Extended CRC on PCI-E");
  267. static int myri10ge_small_bytes = -1; /* -1 == auto */
  268. module_param(myri10ge_small_bytes, int, S_IRUGO | S_IWUSR);
  269. MODULE_PARM_DESC(myri10ge_small_bytes, "Threshold of small packets");
  270. static int myri10ge_msi = 1; /* enable msi by default */
  271. module_param(myri10ge_msi, int, S_IRUGO | S_IWUSR);
  272. MODULE_PARM_DESC(myri10ge_msi, "Enable Message Signalled Interrupts");
  273. static int myri10ge_intr_coal_delay = 75;
  274. module_param(myri10ge_intr_coal_delay, int, S_IRUGO);
  275. MODULE_PARM_DESC(myri10ge_intr_coal_delay, "Interrupt coalescing delay");
  276. static int myri10ge_flow_control = 1;
  277. module_param(myri10ge_flow_control, int, S_IRUGO);
  278. MODULE_PARM_DESC(myri10ge_flow_control, "Pause parameter");
  279. static int myri10ge_deassert_wait = 1;
  280. module_param(myri10ge_deassert_wait, int, S_IRUGO | S_IWUSR);
  281. MODULE_PARM_DESC(myri10ge_deassert_wait,
  282. "Wait when deasserting legacy interrupts");
  283. static int myri10ge_force_firmware = 0;
  284. module_param(myri10ge_force_firmware, int, S_IRUGO);
  285. MODULE_PARM_DESC(myri10ge_force_firmware,
  286. "Force firmware to assume aligned completions");
  287. static int myri10ge_initial_mtu = MYRI10GE_MAX_ETHER_MTU - ETH_HLEN;
  288. module_param(myri10ge_initial_mtu, int, S_IRUGO);
  289. MODULE_PARM_DESC(myri10ge_initial_mtu, "Initial MTU");
  290. static int myri10ge_napi_weight = 64;
  291. module_param(myri10ge_napi_weight, int, S_IRUGO);
  292. MODULE_PARM_DESC(myri10ge_napi_weight, "Set NAPI weight");
  293. static int myri10ge_watchdog_timeout = 1;
  294. module_param(myri10ge_watchdog_timeout, int, S_IRUGO);
  295. MODULE_PARM_DESC(myri10ge_watchdog_timeout, "Set watchdog timeout");
  296. static int myri10ge_max_irq_loops = 1048576;
  297. module_param(myri10ge_max_irq_loops, int, S_IRUGO);
  298. MODULE_PARM_DESC(myri10ge_max_irq_loops,
  299. "Set stuck legacy IRQ detection threshold");
  300. #define MYRI10GE_MSG_DEFAULT NETIF_MSG_LINK
  301. static int myri10ge_debug = -1; /* defaults above */
  302. module_param(myri10ge_debug, int, 0);
  303. MODULE_PARM_DESC(myri10ge_debug, "Debug level (0=none,...,16=all)");
  304. static int myri10ge_lro_max_pkts = MYRI10GE_LRO_MAX_PKTS;
  305. module_param(myri10ge_lro_max_pkts, int, S_IRUGO);
  306. MODULE_PARM_DESC(myri10ge_lro_max_pkts,
  307. "Number of LRO packets to be aggregated");
  308. static int myri10ge_fill_thresh = 256;
  309. module_param(myri10ge_fill_thresh, int, S_IRUGO | S_IWUSR);
  310. MODULE_PARM_DESC(myri10ge_fill_thresh, "Number of empty rx slots allowed");
  311. static int myri10ge_reset_recover = 1;
  312. static int myri10ge_max_slices = 1;
  313. module_param(myri10ge_max_slices, int, S_IRUGO);
  314. MODULE_PARM_DESC(myri10ge_max_slices, "Max tx/rx queues");
  315. static int myri10ge_rss_hash = MXGEFW_RSS_HASH_TYPE_SRC_DST_PORT;
  316. module_param(myri10ge_rss_hash, int, S_IRUGO);
  317. MODULE_PARM_DESC(myri10ge_rss_hash, "Type of RSS hashing to do");
  318. static int myri10ge_dca = 1;
  319. module_param(myri10ge_dca, int, S_IRUGO);
  320. MODULE_PARM_DESC(myri10ge_dca, "Enable DCA if possible");
  321. #define MYRI10GE_FW_OFFSET 1024*1024
  322. #define MYRI10GE_HIGHPART_TO_U32(X) \
  323. (sizeof (X) == 8) ? ((u32)((u64)(X) >> 32)) : (0)
  324. #define MYRI10GE_LOWPART_TO_U32(X) ((u32)(X))
  325. #define myri10ge_pio_copy(to,from,size) __iowrite64_copy(to,from,size/8)
  326. static void myri10ge_set_multicast_list(struct net_device *dev);
  327. static netdev_tx_t myri10ge_sw_tso(struct sk_buff *skb,
  328. struct net_device *dev);
  329. static inline void put_be32(__be32 val, __be32 __iomem * p)
  330. {
  331. __raw_writel((__force __u32) val, (__force void __iomem *)p);
  332. }
  333. static struct net_device_stats *myri10ge_get_stats(struct net_device *dev);
  334. static void set_fw_name(struct myri10ge_priv *mgp, char *name, bool allocated)
  335. {
  336. if (mgp->fw_name_allocated)
  337. kfree(mgp->fw_name);
  338. mgp->fw_name = name;
  339. mgp->fw_name_allocated = allocated;
  340. }
  341. static int
  342. myri10ge_send_cmd(struct myri10ge_priv *mgp, u32 cmd,
  343. struct myri10ge_cmd *data, int atomic)
  344. {
  345. struct mcp_cmd *buf;
  346. char buf_bytes[sizeof(*buf) + 8];
  347. struct mcp_cmd_response *response = mgp->cmd;
  348. char __iomem *cmd_addr = mgp->sram + MXGEFW_ETH_CMD;
  349. u32 dma_low, dma_high, result, value;
  350. int sleep_total = 0;
  351. /* ensure buf is aligned to 8 bytes */
  352. buf = (struct mcp_cmd *)ALIGN((unsigned long)buf_bytes, 8);
  353. buf->data0 = htonl(data->data0);
  354. buf->data1 = htonl(data->data1);
  355. buf->data2 = htonl(data->data2);
  356. buf->cmd = htonl(cmd);
  357. dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
  358. dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
  359. buf->response_addr.low = htonl(dma_low);
  360. buf->response_addr.high = htonl(dma_high);
  361. response->result = htonl(MYRI10GE_NO_RESPONSE_RESULT);
  362. mb();
  363. myri10ge_pio_copy(cmd_addr, buf, sizeof(*buf));
  364. /* wait up to 15ms. Longest command is the DMA benchmark,
  365. * which is capped at 5ms, but runs from a timeout handler
  366. * that runs every 7.8ms. So a 15ms timeout leaves us with
  367. * a 2.2ms margin
  368. */
  369. if (atomic) {
  370. /* if atomic is set, do not sleep,
  371. * and try to get the completion quickly
  372. * (1ms will be enough for those commands) */
  373. for (sleep_total = 0;
  374. sleep_total < 1000 &&
  375. response->result == htonl(MYRI10GE_NO_RESPONSE_RESULT);
  376. sleep_total += 10) {
  377. udelay(10);
  378. mb();
  379. }
  380. } else {
  381. /* use msleep for most command */
  382. for (sleep_total = 0;
  383. sleep_total < 15 &&
  384. response->result == htonl(MYRI10GE_NO_RESPONSE_RESULT);
  385. sleep_total++)
  386. msleep(1);
  387. }
  388. result = ntohl(response->result);
  389. value = ntohl(response->data);
  390. if (result != MYRI10GE_NO_RESPONSE_RESULT) {
  391. if (result == 0) {
  392. data->data0 = value;
  393. return 0;
  394. } else if (result == MXGEFW_CMD_UNKNOWN) {
  395. return -ENOSYS;
  396. } else if (result == MXGEFW_CMD_ERROR_UNALIGNED) {
  397. return -E2BIG;
  398. } else if (result == MXGEFW_CMD_ERROR_RANGE &&
  399. cmd == MXGEFW_CMD_ENABLE_RSS_QUEUES &&
  400. (data->
  401. data1 & MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES) !=
  402. 0) {
  403. return -ERANGE;
  404. } else {
  405. dev_err(&mgp->pdev->dev,
  406. "command %d failed, result = %d\n",
  407. cmd, result);
  408. return -ENXIO;
  409. }
  410. }
  411. dev_err(&mgp->pdev->dev, "command %d timed out, result = %d\n",
  412. cmd, result);
  413. return -EAGAIN;
  414. }
  415. /*
  416. * The eeprom strings on the lanaiX have the format
  417. * SN=x\0
  418. * MAC=x:x:x:x:x:x\0
  419. * PT:ddd mmm xx xx:xx:xx xx\0
  420. * PV:ddd mmm xx xx:xx:xx xx\0
  421. */
  422. static int myri10ge_read_mac_addr(struct myri10ge_priv *mgp)
  423. {
  424. char *ptr, *limit;
  425. int i;
  426. ptr = mgp->eeprom_strings;
  427. limit = mgp->eeprom_strings + MYRI10GE_EEPROM_STRINGS_SIZE;
  428. while (*ptr != '\0' && ptr < limit) {
  429. if (memcmp(ptr, "MAC=", 4) == 0) {
  430. ptr += 4;
  431. mgp->mac_addr_string = ptr;
  432. for (i = 0; i < 6; i++) {
  433. if ((ptr + 2) > limit)
  434. goto abort;
  435. mgp->mac_addr[i] =
  436. simple_strtoul(ptr, &ptr, 16);
  437. ptr += 1;
  438. }
  439. }
  440. if (memcmp(ptr, "PC=", 3) == 0) {
  441. ptr += 3;
  442. mgp->product_code_string = ptr;
  443. }
  444. if (memcmp((const void *)ptr, "SN=", 3) == 0) {
  445. ptr += 3;
  446. mgp->serial_number = simple_strtoul(ptr, &ptr, 10);
  447. }
  448. while (ptr < limit && *ptr++) ;
  449. }
  450. return 0;
  451. abort:
  452. dev_err(&mgp->pdev->dev, "failed to parse eeprom_strings\n");
  453. return -ENXIO;
  454. }
  455. /*
  456. * Enable or disable periodic RDMAs from the host to make certain
  457. * chipsets resend dropped PCIe messages
  458. */
  459. static void myri10ge_dummy_rdma(struct myri10ge_priv *mgp, int enable)
  460. {
  461. char __iomem *submit;
  462. __be32 buf[16] __attribute__ ((__aligned__(8)));
  463. u32 dma_low, dma_high;
  464. int i;
  465. /* clear confirmation addr */
  466. mgp->cmd->data = 0;
  467. mb();
  468. /* send a rdma command to the PCIe engine, and wait for the
  469. * response in the confirmation address. The firmware should
  470. * write a -1 there to indicate it is alive and well
  471. */
  472. dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
  473. dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
  474. buf[0] = htonl(dma_high); /* confirm addr MSW */
  475. buf[1] = htonl(dma_low); /* confirm addr LSW */
  476. buf[2] = MYRI10GE_NO_CONFIRM_DATA; /* confirm data */
  477. buf[3] = htonl(dma_high); /* dummy addr MSW */
  478. buf[4] = htonl(dma_low); /* dummy addr LSW */
  479. buf[5] = htonl(enable); /* enable? */
  480. submit = mgp->sram + MXGEFW_BOOT_DUMMY_RDMA;
  481. myri10ge_pio_copy(submit, &buf, sizeof(buf));
  482. for (i = 0; mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA && i < 20; i++)
  483. msleep(1);
  484. if (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA)
  485. dev_err(&mgp->pdev->dev, "dummy rdma %s failed\n",
  486. (enable ? "enable" : "disable"));
  487. }
  488. static int
  489. myri10ge_validate_firmware(struct myri10ge_priv *mgp,
  490. struct mcp_gen_header *hdr)
  491. {
  492. struct device *dev = &mgp->pdev->dev;
  493. /* check firmware type */
  494. if (ntohl(hdr->mcp_type) != MCP_TYPE_ETH) {
  495. dev_err(dev, "Bad firmware type: 0x%x\n", ntohl(hdr->mcp_type));
  496. return -EINVAL;
  497. }
  498. /* save firmware version for ethtool */
  499. strncpy(mgp->fw_version, hdr->version, sizeof(mgp->fw_version));
  500. sscanf(mgp->fw_version, "%d.%d.%d", &mgp->fw_ver_major,
  501. &mgp->fw_ver_minor, &mgp->fw_ver_tiny);
  502. if (!(mgp->fw_ver_major == MXGEFW_VERSION_MAJOR &&
  503. mgp->fw_ver_minor == MXGEFW_VERSION_MINOR)) {
  504. dev_err(dev, "Found firmware version %s\n", mgp->fw_version);
  505. dev_err(dev, "Driver needs %d.%d\n", MXGEFW_VERSION_MAJOR,
  506. MXGEFW_VERSION_MINOR);
  507. return -EINVAL;
  508. }
  509. return 0;
  510. }
  511. static int myri10ge_load_hotplug_firmware(struct myri10ge_priv *mgp, u32 * size)
  512. {
  513. unsigned crc, reread_crc;
  514. const struct firmware *fw;
  515. struct device *dev = &mgp->pdev->dev;
  516. unsigned char *fw_readback;
  517. struct mcp_gen_header *hdr;
  518. size_t hdr_offset;
  519. int status;
  520. unsigned i;
  521. if ((status = request_firmware(&fw, mgp->fw_name, dev)) < 0) {
  522. dev_err(dev, "Unable to load %s firmware image via hotplug\n",
  523. mgp->fw_name);
  524. status = -EINVAL;
  525. goto abort_with_nothing;
  526. }
  527. /* check size */
  528. if (fw->size >= mgp->sram_size - MYRI10GE_FW_OFFSET ||
  529. fw->size < MCP_HEADER_PTR_OFFSET + 4) {
  530. dev_err(dev, "Firmware size invalid:%d\n", (int)fw->size);
  531. status = -EINVAL;
  532. goto abort_with_fw;
  533. }
  534. /* check id */
  535. hdr_offset = ntohl(*(__be32 *) (fw->data + MCP_HEADER_PTR_OFFSET));
  536. if ((hdr_offset & 3) || hdr_offset + sizeof(*hdr) > fw->size) {
  537. dev_err(dev, "Bad firmware file\n");
  538. status = -EINVAL;
  539. goto abort_with_fw;
  540. }
  541. hdr = (void *)(fw->data + hdr_offset);
  542. status = myri10ge_validate_firmware(mgp, hdr);
  543. if (status != 0)
  544. goto abort_with_fw;
  545. crc = crc32(~0, fw->data, fw->size);
  546. for (i = 0; i < fw->size; i += 256) {
  547. myri10ge_pio_copy(mgp->sram + MYRI10GE_FW_OFFSET + i,
  548. fw->data + i,
  549. min(256U, (unsigned)(fw->size - i)));
  550. mb();
  551. readb(mgp->sram);
  552. }
  553. fw_readback = vmalloc(fw->size);
  554. if (!fw_readback) {
  555. status = -ENOMEM;
  556. goto abort_with_fw;
  557. }
  558. /* corruption checking is good for parity recovery and buggy chipset */
  559. memcpy_fromio(fw_readback, mgp->sram + MYRI10GE_FW_OFFSET, fw->size);
  560. reread_crc = crc32(~0, fw_readback, fw->size);
  561. vfree(fw_readback);
  562. if (crc != reread_crc) {
  563. dev_err(dev, "CRC failed(fw-len=%u), got 0x%x (expect 0x%x)\n",
  564. (unsigned)fw->size, reread_crc, crc);
  565. status = -EIO;
  566. goto abort_with_fw;
  567. }
  568. *size = (u32) fw->size;
  569. abort_with_fw:
  570. release_firmware(fw);
  571. abort_with_nothing:
  572. return status;
  573. }
  574. static int myri10ge_adopt_running_firmware(struct myri10ge_priv *mgp)
  575. {
  576. struct mcp_gen_header *hdr;
  577. struct device *dev = &mgp->pdev->dev;
  578. const size_t bytes = sizeof(struct mcp_gen_header);
  579. size_t hdr_offset;
  580. int status;
  581. /* find running firmware header */
  582. hdr_offset = swab32(readl(mgp->sram + MCP_HEADER_PTR_OFFSET));
  583. if ((hdr_offset & 3) || hdr_offset + sizeof(*hdr) > mgp->sram_size) {
  584. dev_err(dev, "Running firmware has bad header offset (%d)\n",
  585. (int)hdr_offset);
  586. return -EIO;
  587. }
  588. /* copy header of running firmware from SRAM to host memory to
  589. * validate firmware */
  590. hdr = kmalloc(bytes, GFP_KERNEL);
  591. if (hdr == NULL) {
  592. dev_err(dev, "could not malloc firmware hdr\n");
  593. return -ENOMEM;
  594. }
  595. memcpy_fromio(hdr, mgp->sram + hdr_offset, bytes);
  596. status = myri10ge_validate_firmware(mgp, hdr);
  597. kfree(hdr);
  598. /* check to see if adopted firmware has bug where adopting
  599. * it will cause broadcasts to be filtered unless the NIC
  600. * is kept in ALLMULTI mode */
  601. if (mgp->fw_ver_major == 1 && mgp->fw_ver_minor == 4 &&
  602. mgp->fw_ver_tiny >= 4 && mgp->fw_ver_tiny <= 11) {
  603. mgp->adopted_rx_filter_bug = 1;
  604. dev_warn(dev, "Adopting fw %d.%d.%d: "
  605. "working around rx filter bug\n",
  606. mgp->fw_ver_major, mgp->fw_ver_minor,
  607. mgp->fw_ver_tiny);
  608. }
  609. return status;
  610. }
  611. static int myri10ge_get_firmware_capabilities(struct myri10ge_priv *mgp)
  612. {
  613. struct myri10ge_cmd cmd;
  614. int status;
  615. /* probe for IPv6 TSO support */
  616. mgp->features = NETIF_F_SG | NETIF_F_HW_CSUM | NETIF_F_TSO;
  617. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_MAX_TSO6_HDR_SIZE,
  618. &cmd, 0);
  619. if (status == 0) {
  620. mgp->max_tso6 = cmd.data0;
  621. mgp->features |= NETIF_F_TSO6;
  622. }
  623. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_RX_RING_SIZE, &cmd, 0);
  624. if (status != 0) {
  625. dev_err(&mgp->pdev->dev,
  626. "failed MXGEFW_CMD_GET_RX_RING_SIZE\n");
  627. return -ENXIO;
  628. }
  629. mgp->max_intr_slots = 2 * (cmd.data0 / sizeof(struct mcp_dma_addr));
  630. return 0;
  631. }
  632. static int myri10ge_load_firmware(struct myri10ge_priv *mgp, int adopt)
  633. {
  634. char __iomem *submit;
  635. __be32 buf[16] __attribute__ ((__aligned__(8)));
  636. u32 dma_low, dma_high, size;
  637. int status, i;
  638. size = 0;
  639. status = myri10ge_load_hotplug_firmware(mgp, &size);
  640. if (status) {
  641. if (!adopt)
  642. return status;
  643. dev_warn(&mgp->pdev->dev, "hotplug firmware loading failed\n");
  644. /* Do not attempt to adopt firmware if there
  645. * was a bad crc */
  646. if (status == -EIO)
  647. return status;
  648. status = myri10ge_adopt_running_firmware(mgp);
  649. if (status != 0) {
  650. dev_err(&mgp->pdev->dev,
  651. "failed to adopt running firmware\n");
  652. return status;
  653. }
  654. dev_info(&mgp->pdev->dev,
  655. "Successfully adopted running firmware\n");
  656. if (mgp->tx_boundary == 4096) {
  657. dev_warn(&mgp->pdev->dev,
  658. "Using firmware currently running on NIC"
  659. ". For optimal\n");
  660. dev_warn(&mgp->pdev->dev,
  661. "performance consider loading optimized "
  662. "firmware\n");
  663. dev_warn(&mgp->pdev->dev, "via hotplug\n");
  664. }
  665. set_fw_name(mgp, "adopted", false);
  666. mgp->tx_boundary = 2048;
  667. myri10ge_dummy_rdma(mgp, 1);
  668. status = myri10ge_get_firmware_capabilities(mgp);
  669. return status;
  670. }
  671. /* clear confirmation addr */
  672. mgp->cmd->data = 0;
  673. mb();
  674. /* send a reload command to the bootstrap MCP, and wait for the
  675. * response in the confirmation address. The firmware should
  676. * write a -1 there to indicate it is alive and well
  677. */
  678. dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
  679. dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
  680. buf[0] = htonl(dma_high); /* confirm addr MSW */
  681. buf[1] = htonl(dma_low); /* confirm addr LSW */
  682. buf[2] = MYRI10GE_NO_CONFIRM_DATA; /* confirm data */
  683. /* FIX: All newest firmware should un-protect the bottom of
  684. * the sram before handoff. However, the very first interfaces
  685. * do not. Therefore the handoff copy must skip the first 8 bytes
  686. */
  687. buf[3] = htonl(MYRI10GE_FW_OFFSET + 8); /* where the code starts */
  688. buf[4] = htonl(size - 8); /* length of code */
  689. buf[5] = htonl(8); /* where to copy to */
  690. buf[6] = htonl(0); /* where to jump to */
  691. submit = mgp->sram + MXGEFW_BOOT_HANDOFF;
  692. myri10ge_pio_copy(submit, &buf, sizeof(buf));
  693. mb();
  694. msleep(1);
  695. mb();
  696. i = 0;
  697. while (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA && i < 9) {
  698. msleep(1 << i);
  699. i++;
  700. }
  701. if (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA) {
  702. dev_err(&mgp->pdev->dev, "handoff failed\n");
  703. return -ENXIO;
  704. }
  705. myri10ge_dummy_rdma(mgp, 1);
  706. status = myri10ge_get_firmware_capabilities(mgp);
  707. return status;
  708. }
  709. static int myri10ge_update_mac_address(struct myri10ge_priv *mgp, u8 * addr)
  710. {
  711. struct myri10ge_cmd cmd;
  712. int status;
  713. cmd.data0 = ((addr[0] << 24) | (addr[1] << 16)
  714. | (addr[2] << 8) | addr[3]);
  715. cmd.data1 = ((addr[4] << 8) | (addr[5]));
  716. status = myri10ge_send_cmd(mgp, MXGEFW_SET_MAC_ADDRESS, &cmd, 0);
  717. return status;
  718. }
  719. static int myri10ge_change_pause(struct myri10ge_priv *mgp, int pause)
  720. {
  721. struct myri10ge_cmd cmd;
  722. int status, ctl;
  723. ctl = pause ? MXGEFW_ENABLE_FLOW_CONTROL : MXGEFW_DISABLE_FLOW_CONTROL;
  724. status = myri10ge_send_cmd(mgp, ctl, &cmd, 0);
  725. if (status) {
  726. netdev_err(mgp->dev, "Failed to set flow control mode\n");
  727. return status;
  728. }
  729. mgp->pause = pause;
  730. return 0;
  731. }
  732. static void
  733. myri10ge_change_promisc(struct myri10ge_priv *mgp, int promisc, int atomic)
  734. {
  735. struct myri10ge_cmd cmd;
  736. int status, ctl;
  737. ctl = promisc ? MXGEFW_ENABLE_PROMISC : MXGEFW_DISABLE_PROMISC;
  738. status = myri10ge_send_cmd(mgp, ctl, &cmd, atomic);
  739. if (status)
  740. netdev_err(mgp->dev, "Failed to set promisc mode\n");
  741. }
  742. static int myri10ge_dma_test(struct myri10ge_priv *mgp, int test_type)
  743. {
  744. struct myri10ge_cmd cmd;
  745. int status;
  746. u32 len;
  747. struct page *dmatest_page;
  748. dma_addr_t dmatest_bus;
  749. char *test = " ";
  750. dmatest_page = alloc_page(GFP_KERNEL);
  751. if (!dmatest_page)
  752. return -ENOMEM;
  753. dmatest_bus = pci_map_page(mgp->pdev, dmatest_page, 0, PAGE_SIZE,
  754. DMA_BIDIRECTIONAL);
  755. /* Run a small DMA test.
  756. * The magic multipliers to the length tell the firmware
  757. * to do DMA read, write, or read+write tests. The
  758. * results are returned in cmd.data0. The upper 16
  759. * bits or the return is the number of transfers completed.
  760. * The lower 16 bits is the time in 0.5us ticks that the
  761. * transfers took to complete.
  762. */
  763. len = mgp->tx_boundary;
  764. cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
  765. cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
  766. cmd.data2 = len * 0x10000;
  767. status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
  768. if (status != 0) {
  769. test = "read";
  770. goto abort;
  771. }
  772. mgp->read_dma = ((cmd.data0 >> 16) * len * 2) / (cmd.data0 & 0xffff);
  773. cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
  774. cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
  775. cmd.data2 = len * 0x1;
  776. status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
  777. if (status != 0) {
  778. test = "write";
  779. goto abort;
  780. }
  781. mgp->write_dma = ((cmd.data0 >> 16) * len * 2) / (cmd.data0 & 0xffff);
  782. cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
  783. cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
  784. cmd.data2 = len * 0x10001;
  785. status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
  786. if (status != 0) {
  787. test = "read/write";
  788. goto abort;
  789. }
  790. mgp->read_write_dma = ((cmd.data0 >> 16) * len * 2 * 2) /
  791. (cmd.data0 & 0xffff);
  792. abort:
  793. pci_unmap_page(mgp->pdev, dmatest_bus, PAGE_SIZE, DMA_BIDIRECTIONAL);
  794. put_page(dmatest_page);
  795. if (status != 0 && test_type != MXGEFW_CMD_UNALIGNED_TEST)
  796. dev_warn(&mgp->pdev->dev, "DMA %s benchmark failed: %d\n",
  797. test, status);
  798. return status;
  799. }
  800. static int myri10ge_reset(struct myri10ge_priv *mgp)
  801. {
  802. struct myri10ge_cmd cmd;
  803. struct myri10ge_slice_state *ss;
  804. int i, status;
  805. size_t bytes;
  806. #ifdef CONFIG_MYRI10GE_DCA
  807. unsigned long dca_tag_off;
  808. #endif
  809. /* try to send a reset command to the card to see if it
  810. * is alive */
  811. memset(&cmd, 0, sizeof(cmd));
  812. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_RESET, &cmd, 0);
  813. if (status != 0) {
  814. dev_err(&mgp->pdev->dev, "failed reset\n");
  815. return -ENXIO;
  816. }
  817. (void)myri10ge_dma_test(mgp, MXGEFW_DMA_TEST);
  818. /*
  819. * Use non-ndis mcp_slot (eg, 4 bytes total,
  820. * no toeplitz hash value returned. Older firmware will
  821. * not understand this command, but will use the correct
  822. * sized mcp_slot, so we ignore error returns
  823. */
  824. cmd.data0 = MXGEFW_RSS_MCP_SLOT_TYPE_MIN;
  825. (void)myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_RSS_MCP_SLOT_TYPE, &cmd, 0);
  826. /* Now exchange information about interrupts */
  827. bytes = mgp->max_intr_slots * sizeof(*mgp->ss[0].rx_done.entry);
  828. cmd.data0 = (u32) bytes;
  829. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_SIZE, &cmd, 0);
  830. /*
  831. * Even though we already know how many slices are supported
  832. * via myri10ge_probe_slices() MXGEFW_CMD_GET_MAX_RSS_QUEUES
  833. * has magic side effects, and must be called after a reset.
  834. * It must be called prior to calling any RSS related cmds,
  835. * including assigning an interrupt queue for anything but
  836. * slice 0. It must also be called *after*
  837. * MXGEFW_CMD_SET_INTRQ_SIZE, since the intrq size is used by
  838. * the firmware to compute offsets.
  839. */
  840. if (mgp->num_slices > 1) {
  841. /* ask the maximum number of slices it supports */
  842. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_MAX_RSS_QUEUES,
  843. &cmd, 0);
  844. if (status != 0) {
  845. dev_err(&mgp->pdev->dev,
  846. "failed to get number of slices\n");
  847. }
  848. /*
  849. * MXGEFW_CMD_ENABLE_RSS_QUEUES must be called prior
  850. * to setting up the interrupt queue DMA
  851. */
  852. cmd.data0 = mgp->num_slices;
  853. cmd.data1 = MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE;
  854. if (mgp->dev->real_num_tx_queues > 1)
  855. cmd.data1 |= MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES;
  856. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ENABLE_RSS_QUEUES,
  857. &cmd, 0);
  858. /* Firmware older than 1.4.32 only supports multiple
  859. * RX queues, so if we get an error, first retry using a
  860. * single TX queue before giving up */
  861. if (status != 0 && mgp->dev->real_num_tx_queues > 1) {
  862. netif_set_real_num_tx_queues(mgp->dev, 1);
  863. cmd.data0 = mgp->num_slices;
  864. cmd.data1 = MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE;
  865. status = myri10ge_send_cmd(mgp,
  866. MXGEFW_CMD_ENABLE_RSS_QUEUES,
  867. &cmd, 0);
  868. }
  869. if (status != 0) {
  870. dev_err(&mgp->pdev->dev,
  871. "failed to set number of slices\n");
  872. return status;
  873. }
  874. }
  875. for (i = 0; i < mgp->num_slices; i++) {
  876. ss = &mgp->ss[i];
  877. cmd.data0 = MYRI10GE_LOWPART_TO_U32(ss->rx_done.bus);
  878. cmd.data1 = MYRI10GE_HIGHPART_TO_U32(ss->rx_done.bus);
  879. cmd.data2 = i;
  880. status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_DMA,
  881. &cmd, 0);
  882. };
  883. status |=
  884. myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_IRQ_ACK_OFFSET, &cmd, 0);
  885. for (i = 0; i < mgp->num_slices; i++) {
  886. ss = &mgp->ss[i];
  887. ss->irq_claim =
  888. (__iomem __be32 *) (mgp->sram + cmd.data0 + 8 * i);
  889. }
  890. status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_IRQ_DEASSERT_OFFSET,
  891. &cmd, 0);
  892. mgp->irq_deassert = (__iomem __be32 *) (mgp->sram + cmd.data0);
  893. status |= myri10ge_send_cmd
  894. (mgp, MXGEFW_CMD_GET_INTR_COAL_DELAY_OFFSET, &cmd, 0);
  895. mgp->intr_coal_delay_ptr = (__iomem __be32 *) (mgp->sram + cmd.data0);
  896. if (status != 0) {
  897. dev_err(&mgp->pdev->dev, "failed set interrupt parameters\n");
  898. return status;
  899. }
  900. put_be32(htonl(mgp->intr_coal_delay), mgp->intr_coal_delay_ptr);
  901. #ifdef CONFIG_MYRI10GE_DCA
  902. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_DCA_OFFSET, &cmd, 0);
  903. dca_tag_off = cmd.data0;
  904. for (i = 0; i < mgp->num_slices; i++) {
  905. ss = &mgp->ss[i];
  906. if (status == 0) {
  907. ss->dca_tag = (__iomem __be32 *)
  908. (mgp->sram + dca_tag_off + 4 * i);
  909. } else {
  910. ss->dca_tag = NULL;
  911. }
  912. }
  913. #endif /* CONFIG_MYRI10GE_DCA */
  914. /* reset mcp/driver shared state back to 0 */
  915. mgp->link_changes = 0;
  916. for (i = 0; i < mgp->num_slices; i++) {
  917. ss = &mgp->ss[i];
  918. memset(ss->rx_done.entry, 0, bytes);
  919. ss->tx.req = 0;
  920. ss->tx.done = 0;
  921. ss->tx.pkt_start = 0;
  922. ss->tx.pkt_done = 0;
  923. ss->rx_big.cnt = 0;
  924. ss->rx_small.cnt = 0;
  925. ss->rx_done.idx = 0;
  926. ss->rx_done.cnt = 0;
  927. ss->tx.wake_queue = 0;
  928. ss->tx.stop_queue = 0;
  929. }
  930. status = myri10ge_update_mac_address(mgp, mgp->dev->dev_addr);
  931. myri10ge_change_pause(mgp, mgp->pause);
  932. myri10ge_set_multicast_list(mgp->dev);
  933. return status;
  934. }
  935. #ifdef CONFIG_MYRI10GE_DCA
  936. static int myri10ge_toggle_relaxed(struct pci_dev *pdev, int on)
  937. {
  938. int ret, cap, err;
  939. u16 ctl;
  940. cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  941. if (!cap)
  942. return 0;
  943. err = pci_read_config_word(pdev, cap + PCI_EXP_DEVCTL, &ctl);
  944. ret = (ctl & PCI_EXP_DEVCTL_RELAX_EN) >> 4;
  945. if (ret != on) {
  946. ctl &= ~PCI_EXP_DEVCTL_RELAX_EN;
  947. ctl |= (on << 4);
  948. pci_write_config_word(pdev, cap + PCI_EXP_DEVCTL, ctl);
  949. }
  950. return ret;
  951. }
  952. static void
  953. myri10ge_write_dca(struct myri10ge_slice_state *ss, int cpu, int tag)
  954. {
  955. ss->cached_dca_tag = tag;
  956. put_be32(htonl(tag), ss->dca_tag);
  957. }
  958. static inline void myri10ge_update_dca(struct myri10ge_slice_state *ss)
  959. {
  960. int cpu = get_cpu();
  961. int tag;
  962. if (cpu != ss->cpu) {
  963. tag = dca3_get_tag(&ss->mgp->pdev->dev, cpu);
  964. if (ss->cached_dca_tag != tag)
  965. myri10ge_write_dca(ss, cpu, tag);
  966. ss->cpu = cpu;
  967. }
  968. put_cpu();
  969. }
  970. static void myri10ge_setup_dca(struct myri10ge_priv *mgp)
  971. {
  972. int err, i;
  973. struct pci_dev *pdev = mgp->pdev;
  974. if (mgp->ss[0].dca_tag == NULL || mgp->dca_enabled)
  975. return;
  976. if (!myri10ge_dca) {
  977. dev_err(&pdev->dev, "dca disabled by administrator\n");
  978. return;
  979. }
  980. err = dca_add_requester(&pdev->dev);
  981. if (err) {
  982. if (err != -ENODEV)
  983. dev_err(&pdev->dev,
  984. "dca_add_requester() failed, err=%d\n", err);
  985. return;
  986. }
  987. mgp->relaxed_order = myri10ge_toggle_relaxed(pdev, 0);
  988. mgp->dca_enabled = 1;
  989. for (i = 0; i < mgp->num_slices; i++) {
  990. mgp->ss[i].cpu = -1;
  991. mgp->ss[i].cached_dca_tag = -1;
  992. myri10ge_update_dca(&mgp->ss[i]);
  993. }
  994. }
  995. static void myri10ge_teardown_dca(struct myri10ge_priv *mgp)
  996. {
  997. struct pci_dev *pdev = mgp->pdev;
  998. int err;
  999. if (!mgp->dca_enabled)
  1000. return;
  1001. mgp->dca_enabled = 0;
  1002. if (mgp->relaxed_order)
  1003. myri10ge_toggle_relaxed(pdev, 1);
  1004. err = dca_remove_requester(&pdev->dev);
  1005. }
  1006. static int myri10ge_notify_dca_device(struct device *dev, void *data)
  1007. {
  1008. struct myri10ge_priv *mgp;
  1009. unsigned long event;
  1010. mgp = dev_get_drvdata(dev);
  1011. event = *(unsigned long *)data;
  1012. if (event == DCA_PROVIDER_ADD)
  1013. myri10ge_setup_dca(mgp);
  1014. else if (event == DCA_PROVIDER_REMOVE)
  1015. myri10ge_teardown_dca(mgp);
  1016. return 0;
  1017. }
  1018. #endif /* CONFIG_MYRI10GE_DCA */
  1019. static inline void
  1020. myri10ge_submit_8rx(struct mcp_kreq_ether_recv __iomem * dst,
  1021. struct mcp_kreq_ether_recv *src)
  1022. {
  1023. __be32 low;
  1024. low = src->addr_low;
  1025. src->addr_low = htonl(DMA_BIT_MASK(32));
  1026. myri10ge_pio_copy(dst, src, 4 * sizeof(*src));
  1027. mb();
  1028. myri10ge_pio_copy(dst + 4, src + 4, 4 * sizeof(*src));
  1029. mb();
  1030. src->addr_low = low;
  1031. put_be32(low, &dst->addr_low);
  1032. mb();
  1033. }
  1034. static inline void myri10ge_vlan_ip_csum(struct sk_buff *skb, __wsum hw_csum)
  1035. {
  1036. struct vlan_hdr *vh = (struct vlan_hdr *)(skb->data);
  1037. if ((skb->protocol == htons(ETH_P_8021Q)) &&
  1038. (vh->h_vlan_encapsulated_proto == htons(ETH_P_IP) ||
  1039. vh->h_vlan_encapsulated_proto == htons(ETH_P_IPV6))) {
  1040. skb->csum = hw_csum;
  1041. skb->ip_summed = CHECKSUM_COMPLETE;
  1042. }
  1043. }
  1044. static inline void
  1045. myri10ge_rx_skb_build(struct sk_buff *skb, u8 * va,
  1046. struct skb_frag_struct *rx_frags, int len, int hlen)
  1047. {
  1048. struct skb_frag_struct *skb_frags;
  1049. skb->len = skb->data_len = len;
  1050. skb->truesize = len + sizeof(struct sk_buff);
  1051. /* attach the page(s) */
  1052. skb_frags = skb_shinfo(skb)->frags;
  1053. while (len > 0) {
  1054. memcpy(skb_frags, rx_frags, sizeof(*skb_frags));
  1055. len -= rx_frags->size;
  1056. skb_frags++;
  1057. rx_frags++;
  1058. skb_shinfo(skb)->nr_frags++;
  1059. }
  1060. /* pskb_may_pull is not available in irq context, but
  1061. * skb_pull() (for ether_pad and eth_type_trans()) requires
  1062. * the beginning of the packet in skb_headlen(), move it
  1063. * manually */
  1064. skb_copy_to_linear_data(skb, va, hlen);
  1065. skb_shinfo(skb)->frags[0].page_offset += hlen;
  1066. skb_shinfo(skb)->frags[0].size -= hlen;
  1067. skb->data_len -= hlen;
  1068. skb->tail += hlen;
  1069. skb_pull(skb, MXGEFW_PAD);
  1070. }
  1071. static void
  1072. myri10ge_alloc_rx_pages(struct myri10ge_priv *mgp, struct myri10ge_rx_buf *rx,
  1073. int bytes, int watchdog)
  1074. {
  1075. struct page *page;
  1076. int idx;
  1077. #if MYRI10GE_ALLOC_SIZE > 4096
  1078. int end_offset;
  1079. #endif
  1080. if (unlikely(rx->watchdog_needed && !watchdog))
  1081. return;
  1082. /* try to refill entire ring */
  1083. while (rx->fill_cnt != (rx->cnt + rx->mask + 1)) {
  1084. idx = rx->fill_cnt & rx->mask;
  1085. if (rx->page_offset + bytes <= MYRI10GE_ALLOC_SIZE) {
  1086. /* we can use part of previous page */
  1087. get_page(rx->page);
  1088. } else {
  1089. /* we need a new page */
  1090. page =
  1091. alloc_pages(GFP_ATOMIC | __GFP_COMP,
  1092. MYRI10GE_ALLOC_ORDER);
  1093. if (unlikely(page == NULL)) {
  1094. if (rx->fill_cnt - rx->cnt < 16)
  1095. rx->watchdog_needed = 1;
  1096. return;
  1097. }
  1098. rx->page = page;
  1099. rx->page_offset = 0;
  1100. rx->bus = pci_map_page(mgp->pdev, page, 0,
  1101. MYRI10GE_ALLOC_SIZE,
  1102. PCI_DMA_FROMDEVICE);
  1103. }
  1104. rx->info[idx].page = rx->page;
  1105. rx->info[idx].page_offset = rx->page_offset;
  1106. /* note that this is the address of the start of the
  1107. * page */
  1108. dma_unmap_addr_set(&rx->info[idx], bus, rx->bus);
  1109. rx->shadow[idx].addr_low =
  1110. htonl(MYRI10GE_LOWPART_TO_U32(rx->bus) + rx->page_offset);
  1111. rx->shadow[idx].addr_high =
  1112. htonl(MYRI10GE_HIGHPART_TO_U32(rx->bus));
  1113. /* start next packet on a cacheline boundary */
  1114. rx->page_offset += SKB_DATA_ALIGN(bytes);
  1115. #if MYRI10GE_ALLOC_SIZE > 4096
  1116. /* don't cross a 4KB boundary */
  1117. end_offset = rx->page_offset + bytes - 1;
  1118. if ((unsigned)(rx->page_offset ^ end_offset) > 4095)
  1119. rx->page_offset = end_offset & ~4095;
  1120. #endif
  1121. rx->fill_cnt++;
  1122. /* copy 8 descriptors to the firmware at a time */
  1123. if ((idx & 7) == 7) {
  1124. myri10ge_submit_8rx(&rx->lanai[idx - 7],
  1125. &rx->shadow[idx - 7]);
  1126. }
  1127. }
  1128. }
  1129. static inline void
  1130. myri10ge_unmap_rx_page(struct pci_dev *pdev,
  1131. struct myri10ge_rx_buffer_state *info, int bytes)
  1132. {
  1133. /* unmap the recvd page if we're the only or last user of it */
  1134. if (bytes >= MYRI10GE_ALLOC_SIZE / 2 ||
  1135. (info->page_offset + 2 * bytes) > MYRI10GE_ALLOC_SIZE) {
  1136. pci_unmap_page(pdev, (dma_unmap_addr(info, bus)
  1137. & ~(MYRI10GE_ALLOC_SIZE - 1)),
  1138. MYRI10GE_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
  1139. }
  1140. }
  1141. #define MYRI10GE_HLEN 64 /* The number of bytes to copy from a
  1142. * page into an skb */
  1143. static inline int
  1144. myri10ge_rx_done(struct myri10ge_slice_state *ss, struct myri10ge_rx_buf *rx,
  1145. int bytes, int len, __wsum csum)
  1146. {
  1147. struct myri10ge_priv *mgp = ss->mgp;
  1148. struct sk_buff *skb;
  1149. struct skb_frag_struct rx_frags[MYRI10GE_MAX_FRAGS_PER_FRAME];
  1150. int i, idx, hlen, remainder;
  1151. struct pci_dev *pdev = mgp->pdev;
  1152. struct net_device *dev = mgp->dev;
  1153. u8 *va;
  1154. len += MXGEFW_PAD;
  1155. idx = rx->cnt & rx->mask;
  1156. va = page_address(rx->info[idx].page) + rx->info[idx].page_offset;
  1157. prefetch(va);
  1158. /* Fill skb_frag_struct(s) with data from our receive */
  1159. for (i = 0, remainder = len; remainder > 0; i++) {
  1160. myri10ge_unmap_rx_page(pdev, &rx->info[idx], bytes);
  1161. rx_frags[i].page = rx->info[idx].page;
  1162. rx_frags[i].page_offset = rx->info[idx].page_offset;
  1163. if (remainder < MYRI10GE_ALLOC_SIZE)
  1164. rx_frags[i].size = remainder;
  1165. else
  1166. rx_frags[i].size = MYRI10GE_ALLOC_SIZE;
  1167. rx->cnt++;
  1168. idx = rx->cnt & rx->mask;
  1169. remainder -= MYRI10GE_ALLOC_SIZE;
  1170. }
  1171. if (dev->features & NETIF_F_LRO) {
  1172. rx_frags[0].page_offset += MXGEFW_PAD;
  1173. rx_frags[0].size -= MXGEFW_PAD;
  1174. len -= MXGEFW_PAD;
  1175. lro_receive_frags(&ss->rx_done.lro_mgr, rx_frags,
  1176. /* opaque, will come back in get_frag_header */
  1177. len, len,
  1178. (void *)(__force unsigned long)csum, csum);
  1179. return 1;
  1180. }
  1181. hlen = MYRI10GE_HLEN > len ? len : MYRI10GE_HLEN;
  1182. /* allocate an skb to attach the page(s) to. This is done
  1183. * after trying LRO, so as to avoid skb allocation overheads */
  1184. skb = netdev_alloc_skb(dev, MYRI10GE_HLEN + 16);
  1185. if (unlikely(skb == NULL)) {
  1186. ss->stats.rx_dropped++;
  1187. do {
  1188. i--;
  1189. put_page(rx_frags[i].page);
  1190. } while (i != 0);
  1191. return 0;
  1192. }
  1193. /* Attach the pages to the skb, and trim off any padding */
  1194. myri10ge_rx_skb_build(skb, va, rx_frags, len, hlen);
  1195. if (skb_shinfo(skb)->frags[0].size <= 0) {
  1196. put_page(skb_shinfo(skb)->frags[0].page);
  1197. skb_shinfo(skb)->nr_frags = 0;
  1198. }
  1199. skb->protocol = eth_type_trans(skb, dev);
  1200. skb_record_rx_queue(skb, ss - &mgp->ss[0]);
  1201. if (mgp->csum_flag) {
  1202. if ((skb->protocol == htons(ETH_P_IP)) ||
  1203. (skb->protocol == htons(ETH_P_IPV6))) {
  1204. skb->csum = csum;
  1205. skb->ip_summed = CHECKSUM_COMPLETE;
  1206. } else
  1207. myri10ge_vlan_ip_csum(skb, csum);
  1208. }
  1209. netif_receive_skb(skb);
  1210. return 1;
  1211. }
  1212. static inline void
  1213. myri10ge_tx_done(struct myri10ge_slice_state *ss, int mcp_index)
  1214. {
  1215. struct pci_dev *pdev = ss->mgp->pdev;
  1216. struct myri10ge_tx_buf *tx = &ss->tx;
  1217. struct netdev_queue *dev_queue;
  1218. struct sk_buff *skb;
  1219. int idx, len;
  1220. while (tx->pkt_done != mcp_index) {
  1221. idx = tx->done & tx->mask;
  1222. skb = tx->info[idx].skb;
  1223. /* Mark as free */
  1224. tx->info[idx].skb = NULL;
  1225. if (tx->info[idx].last) {
  1226. tx->pkt_done++;
  1227. tx->info[idx].last = 0;
  1228. }
  1229. tx->done++;
  1230. len = dma_unmap_len(&tx->info[idx], len);
  1231. dma_unmap_len_set(&tx->info[idx], len, 0);
  1232. if (skb) {
  1233. ss->stats.tx_bytes += skb->len;
  1234. ss->stats.tx_packets++;
  1235. dev_kfree_skb_irq(skb);
  1236. if (len)
  1237. pci_unmap_single(pdev,
  1238. dma_unmap_addr(&tx->info[idx],
  1239. bus), len,
  1240. PCI_DMA_TODEVICE);
  1241. } else {
  1242. if (len)
  1243. pci_unmap_page(pdev,
  1244. dma_unmap_addr(&tx->info[idx],
  1245. bus), len,
  1246. PCI_DMA_TODEVICE);
  1247. }
  1248. }
  1249. dev_queue = netdev_get_tx_queue(ss->dev, ss - ss->mgp->ss);
  1250. /*
  1251. * Make a minimal effort to prevent the NIC from polling an
  1252. * idle tx queue. If we can't get the lock we leave the queue
  1253. * active. In this case, either a thread was about to start
  1254. * using the queue anyway, or we lost a race and the NIC will
  1255. * waste some of its resources polling an inactive queue for a
  1256. * while.
  1257. */
  1258. if ((ss->mgp->dev->real_num_tx_queues > 1) &&
  1259. __netif_tx_trylock(dev_queue)) {
  1260. if (tx->req == tx->done) {
  1261. tx->queue_active = 0;
  1262. put_be32(htonl(1), tx->send_stop);
  1263. mb();
  1264. mmiowb();
  1265. }
  1266. __netif_tx_unlock(dev_queue);
  1267. }
  1268. /* start the queue if we've stopped it */
  1269. if (netif_tx_queue_stopped(dev_queue) &&
  1270. tx->req - tx->done < (tx->mask >> 1)) {
  1271. tx->wake_queue++;
  1272. netif_tx_wake_queue(dev_queue);
  1273. }
  1274. }
  1275. static inline int
  1276. myri10ge_clean_rx_done(struct myri10ge_slice_state *ss, int budget)
  1277. {
  1278. struct myri10ge_rx_done *rx_done = &ss->rx_done;
  1279. struct myri10ge_priv *mgp = ss->mgp;
  1280. struct net_device *netdev = mgp->dev;
  1281. unsigned long rx_bytes = 0;
  1282. unsigned long rx_packets = 0;
  1283. unsigned long rx_ok;
  1284. int idx = rx_done->idx;
  1285. int cnt = rx_done->cnt;
  1286. int work_done = 0;
  1287. u16 length;
  1288. __wsum checksum;
  1289. while (rx_done->entry[idx].length != 0 && work_done < budget) {
  1290. length = ntohs(rx_done->entry[idx].length);
  1291. rx_done->entry[idx].length = 0;
  1292. checksum = csum_unfold(rx_done->entry[idx].checksum);
  1293. if (length <= mgp->small_bytes)
  1294. rx_ok = myri10ge_rx_done(ss, &ss->rx_small,
  1295. mgp->small_bytes,
  1296. length, checksum);
  1297. else
  1298. rx_ok = myri10ge_rx_done(ss, &ss->rx_big,
  1299. mgp->big_bytes,
  1300. length, checksum);
  1301. rx_packets += rx_ok;
  1302. rx_bytes += rx_ok * (unsigned long)length;
  1303. cnt++;
  1304. idx = cnt & (mgp->max_intr_slots - 1);
  1305. work_done++;
  1306. }
  1307. rx_done->idx = idx;
  1308. rx_done->cnt = cnt;
  1309. ss->stats.rx_packets += rx_packets;
  1310. ss->stats.rx_bytes += rx_bytes;
  1311. if (netdev->features & NETIF_F_LRO)
  1312. lro_flush_all(&rx_done->lro_mgr);
  1313. /* restock receive rings if needed */
  1314. if (ss->rx_small.fill_cnt - ss->rx_small.cnt < myri10ge_fill_thresh)
  1315. myri10ge_alloc_rx_pages(mgp, &ss->rx_small,
  1316. mgp->small_bytes + MXGEFW_PAD, 0);
  1317. if (ss->rx_big.fill_cnt - ss->rx_big.cnt < myri10ge_fill_thresh)
  1318. myri10ge_alloc_rx_pages(mgp, &ss->rx_big, mgp->big_bytes, 0);
  1319. return work_done;
  1320. }
  1321. static inline void myri10ge_check_statblock(struct myri10ge_priv *mgp)
  1322. {
  1323. struct mcp_irq_data *stats = mgp->ss[0].fw_stats;
  1324. if (unlikely(stats->stats_updated)) {
  1325. unsigned link_up = ntohl(stats->link_up);
  1326. if (mgp->link_state != link_up) {
  1327. mgp->link_state = link_up;
  1328. if (mgp->link_state == MXGEFW_LINK_UP) {
  1329. if (netif_msg_link(mgp))
  1330. netdev_info(mgp->dev, "link up\n");
  1331. netif_carrier_on(mgp->dev);
  1332. mgp->link_changes++;
  1333. } else {
  1334. if (netif_msg_link(mgp))
  1335. netdev_info(mgp->dev, "link %s\n",
  1336. link_up == MXGEFW_LINK_MYRINET ?
  1337. "mismatch (Myrinet detected)" :
  1338. "down");
  1339. netif_carrier_off(mgp->dev);
  1340. mgp->link_changes++;
  1341. }
  1342. }
  1343. if (mgp->rdma_tags_available !=
  1344. ntohl(stats->rdma_tags_available)) {
  1345. mgp->rdma_tags_available =
  1346. ntohl(stats->rdma_tags_available);
  1347. netdev_warn(mgp->dev, "RDMA timed out! %d tags left\n",
  1348. mgp->rdma_tags_available);
  1349. }
  1350. mgp->down_cnt += stats->link_down;
  1351. if (stats->link_down)
  1352. wake_up(&mgp->down_wq);
  1353. }
  1354. }
  1355. static int myri10ge_poll(struct napi_struct *napi, int budget)
  1356. {
  1357. struct myri10ge_slice_state *ss =
  1358. container_of(napi, struct myri10ge_slice_state, napi);
  1359. int work_done;
  1360. #ifdef CONFIG_MYRI10GE_DCA
  1361. if (ss->mgp->dca_enabled)
  1362. myri10ge_update_dca(ss);
  1363. #endif
  1364. /* process as many rx events as NAPI will allow */
  1365. work_done = myri10ge_clean_rx_done(ss, budget);
  1366. if (work_done < budget) {
  1367. napi_complete(napi);
  1368. put_be32(htonl(3), ss->irq_claim);
  1369. }
  1370. return work_done;
  1371. }
  1372. static irqreturn_t myri10ge_intr(int irq, void *arg)
  1373. {
  1374. struct myri10ge_slice_state *ss = arg;
  1375. struct myri10ge_priv *mgp = ss->mgp;
  1376. struct mcp_irq_data *stats = ss->fw_stats;
  1377. struct myri10ge_tx_buf *tx = &ss->tx;
  1378. u32 send_done_count;
  1379. int i;
  1380. /* an interrupt on a non-zero receive-only slice is implicitly
  1381. * valid since MSI-X irqs are not shared */
  1382. if ((mgp->dev->real_num_tx_queues == 1) && (ss != mgp->ss)) {
  1383. napi_schedule(&ss->napi);
  1384. return IRQ_HANDLED;
  1385. }
  1386. /* make sure it is our IRQ, and that the DMA has finished */
  1387. if (unlikely(!stats->valid))
  1388. return IRQ_NONE;
  1389. /* low bit indicates receives are present, so schedule
  1390. * napi poll handler */
  1391. if (stats->valid & 1)
  1392. napi_schedule(&ss->napi);
  1393. if (!mgp->msi_enabled && !mgp->msix_enabled) {
  1394. put_be32(0, mgp->irq_deassert);
  1395. if (!myri10ge_deassert_wait)
  1396. stats->valid = 0;
  1397. mb();
  1398. } else
  1399. stats->valid = 0;
  1400. /* Wait for IRQ line to go low, if using INTx */
  1401. i = 0;
  1402. while (1) {
  1403. i++;
  1404. /* check for transmit completes and receives */
  1405. send_done_count = ntohl(stats->send_done_count);
  1406. if (send_done_count != tx->pkt_done)
  1407. myri10ge_tx_done(ss, (int)send_done_count);
  1408. if (unlikely(i > myri10ge_max_irq_loops)) {
  1409. netdev_err(mgp->dev, "irq stuck?\n");
  1410. stats->valid = 0;
  1411. schedule_work(&mgp->watchdog_work);
  1412. }
  1413. if (likely(stats->valid == 0))
  1414. break;
  1415. cpu_relax();
  1416. barrier();
  1417. }
  1418. /* Only slice 0 updates stats */
  1419. if (ss == mgp->ss)
  1420. myri10ge_check_statblock(mgp);
  1421. put_be32(htonl(3), ss->irq_claim + 1);
  1422. return IRQ_HANDLED;
  1423. }
  1424. static int
  1425. myri10ge_get_settings(struct net_device *netdev, struct ethtool_cmd *cmd)
  1426. {
  1427. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1428. char *ptr;
  1429. int i;
  1430. cmd->autoneg = AUTONEG_DISABLE;
  1431. cmd->speed = SPEED_10000;
  1432. cmd->duplex = DUPLEX_FULL;
  1433. /*
  1434. * parse the product code to deterimine the interface type
  1435. * (CX4, XFP, Quad Ribbon Fiber) by looking at the character
  1436. * after the 3rd dash in the driver's cached copy of the
  1437. * EEPROM's product code string.
  1438. */
  1439. ptr = mgp->product_code_string;
  1440. if (ptr == NULL) {
  1441. netdev_err(netdev, "Missing product code\n");
  1442. return 0;
  1443. }
  1444. for (i = 0; i < 3; i++, ptr++) {
  1445. ptr = strchr(ptr, '-');
  1446. if (ptr == NULL) {
  1447. netdev_err(netdev, "Invalid product code %s\n",
  1448. mgp->product_code_string);
  1449. return 0;
  1450. }
  1451. }
  1452. if (*ptr == '2')
  1453. ptr++;
  1454. if (*ptr == 'R' || *ptr == 'Q' || *ptr == 'S') {
  1455. /* We've found either an XFP, quad ribbon fiber, or SFP+ */
  1456. cmd->port = PORT_FIBRE;
  1457. cmd->supported |= SUPPORTED_FIBRE;
  1458. cmd->advertising |= ADVERTISED_FIBRE;
  1459. } else {
  1460. cmd->port = PORT_OTHER;
  1461. }
  1462. if (*ptr == 'R' || *ptr == 'S')
  1463. cmd->transceiver = XCVR_EXTERNAL;
  1464. else
  1465. cmd->transceiver = XCVR_INTERNAL;
  1466. return 0;
  1467. }
  1468. static void
  1469. myri10ge_get_drvinfo(struct net_device *netdev, struct ethtool_drvinfo *info)
  1470. {
  1471. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1472. strlcpy(info->driver, "myri10ge", sizeof(info->driver));
  1473. strlcpy(info->version, MYRI10GE_VERSION_STR, sizeof(info->version));
  1474. strlcpy(info->fw_version, mgp->fw_version, sizeof(info->fw_version));
  1475. strlcpy(info->bus_info, pci_name(mgp->pdev), sizeof(info->bus_info));
  1476. }
  1477. static int
  1478. myri10ge_get_coalesce(struct net_device *netdev, struct ethtool_coalesce *coal)
  1479. {
  1480. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1481. coal->rx_coalesce_usecs = mgp->intr_coal_delay;
  1482. return 0;
  1483. }
  1484. static int
  1485. myri10ge_set_coalesce(struct net_device *netdev, struct ethtool_coalesce *coal)
  1486. {
  1487. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1488. mgp->intr_coal_delay = coal->rx_coalesce_usecs;
  1489. put_be32(htonl(mgp->intr_coal_delay), mgp->intr_coal_delay_ptr);
  1490. return 0;
  1491. }
  1492. static void
  1493. myri10ge_get_pauseparam(struct net_device *netdev,
  1494. struct ethtool_pauseparam *pause)
  1495. {
  1496. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1497. pause->autoneg = 0;
  1498. pause->rx_pause = mgp->pause;
  1499. pause->tx_pause = mgp->pause;
  1500. }
  1501. static int
  1502. myri10ge_set_pauseparam(struct net_device *netdev,
  1503. struct ethtool_pauseparam *pause)
  1504. {
  1505. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1506. if (pause->tx_pause != mgp->pause)
  1507. return myri10ge_change_pause(mgp, pause->tx_pause);
  1508. if (pause->rx_pause != mgp->pause)
  1509. return myri10ge_change_pause(mgp, pause->rx_pause);
  1510. if (pause->autoneg != 0)
  1511. return -EINVAL;
  1512. return 0;
  1513. }
  1514. static void
  1515. myri10ge_get_ringparam(struct net_device *netdev,
  1516. struct ethtool_ringparam *ring)
  1517. {
  1518. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1519. ring->rx_mini_max_pending = mgp->ss[0].rx_small.mask + 1;
  1520. ring->rx_max_pending = mgp->ss[0].rx_big.mask + 1;
  1521. ring->rx_jumbo_max_pending = 0;
  1522. ring->tx_max_pending = mgp->ss[0].tx.mask + 1;
  1523. ring->rx_mini_pending = ring->rx_mini_max_pending;
  1524. ring->rx_pending = ring->rx_max_pending;
  1525. ring->rx_jumbo_pending = ring->rx_jumbo_max_pending;
  1526. ring->tx_pending = ring->tx_max_pending;
  1527. }
  1528. static u32 myri10ge_get_rx_csum(struct net_device *netdev)
  1529. {
  1530. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1531. if (mgp->csum_flag)
  1532. return 1;
  1533. else
  1534. return 0;
  1535. }
  1536. static int myri10ge_set_rx_csum(struct net_device *netdev, u32 csum_enabled)
  1537. {
  1538. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1539. int err = 0;
  1540. if (csum_enabled)
  1541. mgp->csum_flag = MXGEFW_FLAGS_CKSUM;
  1542. else {
  1543. netdev->features &= ~NETIF_F_LRO;
  1544. mgp->csum_flag = 0;
  1545. }
  1546. return err;
  1547. }
  1548. static int myri10ge_set_tso(struct net_device *netdev, u32 tso_enabled)
  1549. {
  1550. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1551. unsigned long flags = mgp->features & (NETIF_F_TSO6 | NETIF_F_TSO);
  1552. if (tso_enabled)
  1553. netdev->features |= flags;
  1554. else
  1555. netdev->features &= ~flags;
  1556. return 0;
  1557. }
  1558. static const char myri10ge_gstrings_main_stats[][ETH_GSTRING_LEN] = {
  1559. "rx_packets", "tx_packets", "rx_bytes", "tx_bytes", "rx_errors",
  1560. "tx_errors", "rx_dropped", "tx_dropped", "multicast", "collisions",
  1561. "rx_length_errors", "rx_over_errors", "rx_crc_errors",
  1562. "rx_frame_errors", "rx_fifo_errors", "rx_missed_errors",
  1563. "tx_aborted_errors", "tx_carrier_errors", "tx_fifo_errors",
  1564. "tx_heartbeat_errors", "tx_window_errors",
  1565. /* device-specific stats */
  1566. "tx_boundary", "WC", "irq", "MSI", "MSIX",
  1567. "read_dma_bw_MBs", "write_dma_bw_MBs", "read_write_dma_bw_MBs",
  1568. "serial_number", "watchdog_resets",
  1569. #ifdef CONFIG_MYRI10GE_DCA
  1570. "dca_capable_firmware", "dca_device_present",
  1571. #endif
  1572. "link_changes", "link_up", "dropped_link_overflow",
  1573. "dropped_link_error_or_filtered",
  1574. "dropped_pause", "dropped_bad_phy", "dropped_bad_crc32",
  1575. "dropped_unicast_filtered", "dropped_multicast_filtered",
  1576. "dropped_runt", "dropped_overrun", "dropped_no_small_buffer",
  1577. "dropped_no_big_buffer"
  1578. };
  1579. static const char myri10ge_gstrings_slice_stats[][ETH_GSTRING_LEN] = {
  1580. "----------- slice ---------",
  1581. "tx_pkt_start", "tx_pkt_done", "tx_req", "tx_done",
  1582. "rx_small_cnt", "rx_big_cnt",
  1583. "wake_queue", "stop_queue", "tx_linearized", "LRO aggregated",
  1584. "LRO flushed",
  1585. "LRO avg aggr", "LRO no_desc"
  1586. };
  1587. #define MYRI10GE_NET_STATS_LEN 21
  1588. #define MYRI10GE_MAIN_STATS_LEN ARRAY_SIZE(myri10ge_gstrings_main_stats)
  1589. #define MYRI10GE_SLICE_STATS_LEN ARRAY_SIZE(myri10ge_gstrings_slice_stats)
  1590. static void
  1591. myri10ge_get_strings(struct net_device *netdev, u32 stringset, u8 * data)
  1592. {
  1593. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1594. int i;
  1595. switch (stringset) {
  1596. case ETH_SS_STATS:
  1597. memcpy(data, *myri10ge_gstrings_main_stats,
  1598. sizeof(myri10ge_gstrings_main_stats));
  1599. data += sizeof(myri10ge_gstrings_main_stats);
  1600. for (i = 0; i < mgp->num_slices; i++) {
  1601. memcpy(data, *myri10ge_gstrings_slice_stats,
  1602. sizeof(myri10ge_gstrings_slice_stats));
  1603. data += sizeof(myri10ge_gstrings_slice_stats);
  1604. }
  1605. break;
  1606. }
  1607. }
  1608. static int myri10ge_get_sset_count(struct net_device *netdev, int sset)
  1609. {
  1610. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1611. switch (sset) {
  1612. case ETH_SS_STATS:
  1613. return MYRI10GE_MAIN_STATS_LEN +
  1614. mgp->num_slices * MYRI10GE_SLICE_STATS_LEN;
  1615. default:
  1616. return -EOPNOTSUPP;
  1617. }
  1618. }
  1619. static void
  1620. myri10ge_get_ethtool_stats(struct net_device *netdev,
  1621. struct ethtool_stats *stats, u64 * data)
  1622. {
  1623. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1624. struct myri10ge_slice_state *ss;
  1625. int slice;
  1626. int i;
  1627. /* force stats update */
  1628. (void)myri10ge_get_stats(netdev);
  1629. for (i = 0; i < MYRI10GE_NET_STATS_LEN; i++)
  1630. data[i] = ((unsigned long *)&netdev->stats)[i];
  1631. data[i++] = (unsigned int)mgp->tx_boundary;
  1632. data[i++] = (unsigned int)mgp->wc_enabled;
  1633. data[i++] = (unsigned int)mgp->pdev->irq;
  1634. data[i++] = (unsigned int)mgp->msi_enabled;
  1635. data[i++] = (unsigned int)mgp->msix_enabled;
  1636. data[i++] = (unsigned int)mgp->read_dma;
  1637. data[i++] = (unsigned int)mgp->write_dma;
  1638. data[i++] = (unsigned int)mgp->read_write_dma;
  1639. data[i++] = (unsigned int)mgp->serial_number;
  1640. data[i++] = (unsigned int)mgp->watchdog_resets;
  1641. #ifdef CONFIG_MYRI10GE_DCA
  1642. data[i++] = (unsigned int)(mgp->ss[0].dca_tag != NULL);
  1643. data[i++] = (unsigned int)(mgp->dca_enabled);
  1644. #endif
  1645. data[i++] = (unsigned int)mgp->link_changes;
  1646. /* firmware stats are useful only in the first slice */
  1647. ss = &mgp->ss[0];
  1648. data[i++] = (unsigned int)ntohl(ss->fw_stats->link_up);
  1649. data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_link_overflow);
  1650. data[i++] =
  1651. (unsigned int)ntohl(ss->fw_stats->dropped_link_error_or_filtered);
  1652. data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_pause);
  1653. data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_bad_phy);
  1654. data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_bad_crc32);
  1655. data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_unicast_filtered);
  1656. data[i++] =
  1657. (unsigned int)ntohl(ss->fw_stats->dropped_multicast_filtered);
  1658. data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_runt);
  1659. data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_overrun);
  1660. data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_no_small_buffer);
  1661. data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_no_big_buffer);
  1662. for (slice = 0; slice < mgp->num_slices; slice++) {
  1663. ss = &mgp->ss[slice];
  1664. data[i++] = slice;
  1665. data[i++] = (unsigned int)ss->tx.pkt_start;
  1666. data[i++] = (unsigned int)ss->tx.pkt_done;
  1667. data[i++] = (unsigned int)ss->tx.req;
  1668. data[i++] = (unsigned int)ss->tx.done;
  1669. data[i++] = (unsigned int)ss->rx_small.cnt;
  1670. data[i++] = (unsigned int)ss->rx_big.cnt;
  1671. data[i++] = (unsigned int)ss->tx.wake_queue;
  1672. data[i++] = (unsigned int)ss->tx.stop_queue;
  1673. data[i++] = (unsigned int)ss->tx.linearized;
  1674. data[i++] = ss->rx_done.lro_mgr.stats.aggregated;
  1675. data[i++] = ss->rx_done.lro_mgr.stats.flushed;
  1676. if (ss->rx_done.lro_mgr.stats.flushed)
  1677. data[i++] = ss->rx_done.lro_mgr.stats.aggregated /
  1678. ss->rx_done.lro_mgr.stats.flushed;
  1679. else
  1680. data[i++] = 0;
  1681. data[i++] = ss->rx_done.lro_mgr.stats.no_desc;
  1682. }
  1683. }
  1684. static void myri10ge_set_msglevel(struct net_device *netdev, u32 value)
  1685. {
  1686. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1687. mgp->msg_enable = value;
  1688. }
  1689. static u32 myri10ge_get_msglevel(struct net_device *netdev)
  1690. {
  1691. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1692. return mgp->msg_enable;
  1693. }
  1694. static int myri10ge_set_flags(struct net_device *netdev, u32 value)
  1695. {
  1696. return ethtool_op_set_flags(netdev, value, ETH_FLAG_LRO);
  1697. }
  1698. static const struct ethtool_ops myri10ge_ethtool_ops = {
  1699. .get_settings = myri10ge_get_settings,
  1700. .get_drvinfo = myri10ge_get_drvinfo,
  1701. .get_coalesce = myri10ge_get_coalesce,
  1702. .set_coalesce = myri10ge_set_coalesce,
  1703. .get_pauseparam = myri10ge_get_pauseparam,
  1704. .set_pauseparam = myri10ge_set_pauseparam,
  1705. .get_ringparam = myri10ge_get_ringparam,
  1706. .get_rx_csum = myri10ge_get_rx_csum,
  1707. .set_rx_csum = myri10ge_set_rx_csum,
  1708. .set_tx_csum = ethtool_op_set_tx_hw_csum,
  1709. .set_sg = ethtool_op_set_sg,
  1710. .set_tso = myri10ge_set_tso,
  1711. .get_link = ethtool_op_get_link,
  1712. .get_strings = myri10ge_get_strings,
  1713. .get_sset_count = myri10ge_get_sset_count,
  1714. .get_ethtool_stats = myri10ge_get_ethtool_stats,
  1715. .set_msglevel = myri10ge_set_msglevel,
  1716. .get_msglevel = myri10ge_get_msglevel,
  1717. .get_flags = ethtool_op_get_flags,
  1718. .set_flags = myri10ge_set_flags
  1719. };
  1720. static int myri10ge_allocate_rings(struct myri10ge_slice_state *ss)
  1721. {
  1722. struct myri10ge_priv *mgp = ss->mgp;
  1723. struct myri10ge_cmd cmd;
  1724. struct net_device *dev = mgp->dev;
  1725. int tx_ring_size, rx_ring_size;
  1726. int tx_ring_entries, rx_ring_entries;
  1727. int i, slice, status;
  1728. size_t bytes;
  1729. /* get ring sizes */
  1730. slice = ss - mgp->ss;
  1731. cmd.data0 = slice;
  1732. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SEND_RING_SIZE, &cmd, 0);
  1733. tx_ring_size = cmd.data0;
  1734. cmd.data0 = slice;
  1735. status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_RX_RING_SIZE, &cmd, 0);
  1736. if (status != 0)
  1737. return status;
  1738. rx_ring_size = cmd.data0;
  1739. tx_ring_entries = tx_ring_size / sizeof(struct mcp_kreq_ether_send);
  1740. rx_ring_entries = rx_ring_size / sizeof(struct mcp_dma_addr);
  1741. ss->tx.mask = tx_ring_entries - 1;
  1742. ss->rx_small.mask = ss->rx_big.mask = rx_ring_entries - 1;
  1743. status = -ENOMEM;
  1744. /* allocate the host shadow rings */
  1745. bytes = 8 + (MYRI10GE_MAX_SEND_DESC_TSO + 4)
  1746. * sizeof(*ss->tx.req_list);
  1747. ss->tx.req_bytes = kzalloc(bytes, GFP_KERNEL);
  1748. if (ss->tx.req_bytes == NULL)
  1749. goto abort_with_nothing;
  1750. /* ensure req_list entries are aligned to 8 bytes */
  1751. ss->tx.req_list = (struct mcp_kreq_ether_send *)
  1752. ALIGN((unsigned long)ss->tx.req_bytes, 8);
  1753. ss->tx.queue_active = 0;
  1754. bytes = rx_ring_entries * sizeof(*ss->rx_small.shadow);
  1755. ss->rx_small.shadow = kzalloc(bytes, GFP_KERNEL);
  1756. if (ss->rx_small.shadow == NULL)
  1757. goto abort_with_tx_req_bytes;
  1758. bytes = rx_ring_entries * sizeof(*ss->rx_big.shadow);
  1759. ss->rx_big.shadow = kzalloc(bytes, GFP_KERNEL);
  1760. if (ss->rx_big.shadow == NULL)
  1761. goto abort_with_rx_small_shadow;
  1762. /* allocate the host info rings */
  1763. bytes = tx_ring_entries * sizeof(*ss->tx.info);
  1764. ss->tx.info = kzalloc(bytes, GFP_KERNEL);
  1765. if (ss->tx.info == NULL)
  1766. goto abort_with_rx_big_shadow;
  1767. bytes = rx_ring_entries * sizeof(*ss->rx_small.info);
  1768. ss->rx_small.info = kzalloc(bytes, GFP_KERNEL);
  1769. if (ss->rx_small.info == NULL)
  1770. goto abort_with_tx_info;
  1771. bytes = rx_ring_entries * sizeof(*ss->rx_big.info);
  1772. ss->rx_big.info = kzalloc(bytes, GFP_KERNEL);
  1773. if (ss->rx_big.info == NULL)
  1774. goto abort_with_rx_small_info;
  1775. /* Fill the receive rings */
  1776. ss->rx_big.cnt = 0;
  1777. ss->rx_small.cnt = 0;
  1778. ss->rx_big.fill_cnt = 0;
  1779. ss->rx_small.fill_cnt = 0;
  1780. ss->rx_small.page_offset = MYRI10GE_ALLOC_SIZE;
  1781. ss->rx_big.page_offset = MYRI10GE_ALLOC_SIZE;
  1782. ss->rx_small.watchdog_needed = 0;
  1783. ss->rx_big.watchdog_needed = 0;
  1784. myri10ge_alloc_rx_pages(mgp, &ss->rx_small,
  1785. mgp->small_bytes + MXGEFW_PAD, 0);
  1786. if (ss->rx_small.fill_cnt < ss->rx_small.mask + 1) {
  1787. netdev_err(dev, "slice-%d: alloced only %d small bufs\n",
  1788. slice, ss->rx_small.fill_cnt);
  1789. goto abort_with_rx_small_ring;
  1790. }
  1791. myri10ge_alloc_rx_pages(mgp, &ss->rx_big, mgp->big_bytes, 0);
  1792. if (ss->rx_big.fill_cnt < ss->rx_big.mask + 1) {
  1793. netdev_err(dev, "slice-%d: alloced only %d big bufs\n",
  1794. slice, ss->rx_big.fill_cnt);
  1795. goto abort_with_rx_big_ring;
  1796. }
  1797. return 0;
  1798. abort_with_rx_big_ring:
  1799. for (i = ss->rx_big.cnt; i < ss->rx_big.fill_cnt; i++) {
  1800. int idx = i & ss->rx_big.mask;
  1801. myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_big.info[idx],
  1802. mgp->big_bytes);
  1803. put_page(ss->rx_big.info[idx].page);
  1804. }
  1805. abort_with_rx_small_ring:
  1806. for (i = ss->rx_small.cnt; i < ss->rx_small.fill_cnt; i++) {
  1807. int idx = i & ss->rx_small.mask;
  1808. myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_small.info[idx],
  1809. mgp->small_bytes + MXGEFW_PAD);
  1810. put_page(ss->rx_small.info[idx].page);
  1811. }
  1812. kfree(ss->rx_big.info);
  1813. abort_with_rx_small_info:
  1814. kfree(ss->rx_small.info);
  1815. abort_with_tx_info:
  1816. kfree(ss->tx.info);
  1817. abort_with_rx_big_shadow:
  1818. kfree(ss->rx_big.shadow);
  1819. abort_with_rx_small_shadow:
  1820. kfree(ss->rx_small.shadow);
  1821. abort_with_tx_req_bytes:
  1822. kfree(ss->tx.req_bytes);
  1823. ss->tx.req_bytes = NULL;
  1824. ss->tx.req_list = NULL;
  1825. abort_with_nothing:
  1826. return status;
  1827. }
  1828. static void myri10ge_free_rings(struct myri10ge_slice_state *ss)
  1829. {
  1830. struct myri10ge_priv *mgp = ss->mgp;
  1831. struct sk_buff *skb;
  1832. struct myri10ge_tx_buf *tx;
  1833. int i, len, idx;
  1834. /* If not allocated, skip it */
  1835. if (ss->tx.req_list == NULL)
  1836. return;
  1837. for (i = ss->rx_big.cnt; i < ss->rx_big.fill_cnt; i++) {
  1838. idx = i & ss->rx_big.mask;
  1839. if (i == ss->rx_big.fill_cnt - 1)
  1840. ss->rx_big.info[idx].page_offset = MYRI10GE_ALLOC_SIZE;
  1841. myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_big.info[idx],
  1842. mgp->big_bytes);
  1843. put_page(ss->rx_big.info[idx].page);
  1844. }
  1845. for (i = ss->rx_small.cnt; i < ss->rx_small.fill_cnt; i++) {
  1846. idx = i & ss->rx_small.mask;
  1847. if (i == ss->rx_small.fill_cnt - 1)
  1848. ss->rx_small.info[idx].page_offset =
  1849. MYRI10GE_ALLOC_SIZE;
  1850. myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_small.info[idx],
  1851. mgp->small_bytes + MXGEFW_PAD);
  1852. put_page(ss->rx_small.info[idx].page);
  1853. }
  1854. tx = &ss->tx;
  1855. while (tx->done != tx->req) {
  1856. idx = tx->done & tx->mask;
  1857. skb = tx->info[idx].skb;
  1858. /* Mark as free */
  1859. tx->info[idx].skb = NULL;
  1860. tx->done++;
  1861. len = dma_unmap_len(&tx->info[idx], len);
  1862. dma_unmap_len_set(&tx->info[idx], len, 0);
  1863. if (skb) {
  1864. ss->stats.tx_dropped++;
  1865. dev_kfree_skb_any(skb);
  1866. if (len)
  1867. pci_unmap_single(mgp->pdev,
  1868. dma_unmap_addr(&tx->info[idx],
  1869. bus), len,
  1870. PCI_DMA_TODEVICE);
  1871. } else {
  1872. if (len)
  1873. pci_unmap_page(mgp->pdev,
  1874. dma_unmap_addr(&tx->info[idx],
  1875. bus), len,
  1876. PCI_DMA_TODEVICE);
  1877. }
  1878. }
  1879. kfree(ss->rx_big.info);
  1880. kfree(ss->rx_small.info);
  1881. kfree(ss->tx.info);
  1882. kfree(ss->rx_big.shadow);
  1883. kfree(ss->rx_small.shadow);
  1884. kfree(ss->tx.req_bytes);
  1885. ss->tx.req_bytes = NULL;
  1886. ss->tx.req_list = NULL;
  1887. }
  1888. static int myri10ge_request_irq(struct myri10ge_priv *mgp)
  1889. {
  1890. struct pci_dev *pdev = mgp->pdev;
  1891. struct myri10ge_slice_state *ss;
  1892. struct net_device *netdev = mgp->dev;
  1893. int i;
  1894. int status;
  1895. mgp->msi_enabled = 0;
  1896. mgp->msix_enabled = 0;
  1897. status = 0;
  1898. if (myri10ge_msi) {
  1899. if (mgp->num_slices > 1) {
  1900. status =
  1901. pci_enable_msix(pdev, mgp->msix_vectors,
  1902. mgp->num_slices);
  1903. if (status == 0) {
  1904. mgp->msix_enabled = 1;
  1905. } else {
  1906. dev_err(&pdev->dev,
  1907. "Error %d setting up MSI-X\n", status);
  1908. return status;
  1909. }
  1910. }
  1911. if (mgp->msix_enabled == 0) {
  1912. status = pci_enable_msi(pdev);
  1913. if (status != 0) {
  1914. dev_err(&pdev->dev,
  1915. "Error %d setting up MSI; falling back to xPIC\n",
  1916. status);
  1917. } else {
  1918. mgp->msi_enabled = 1;
  1919. }
  1920. }
  1921. }
  1922. if (mgp->msix_enabled) {
  1923. for (i = 0; i < mgp->num_slices; i++) {
  1924. ss = &mgp->ss[i];
  1925. snprintf(ss->irq_desc, sizeof(ss->irq_desc),
  1926. "%s:slice-%d", netdev->name, i);
  1927. status = request_irq(mgp->msix_vectors[i].vector,
  1928. myri10ge_intr, 0, ss->irq_desc,
  1929. ss);
  1930. if (status != 0) {
  1931. dev_err(&pdev->dev,
  1932. "slice %d failed to allocate IRQ\n", i);
  1933. i--;
  1934. while (i >= 0) {
  1935. free_irq(mgp->msix_vectors[i].vector,
  1936. &mgp->ss[i]);
  1937. i--;
  1938. }
  1939. pci_disable_msix(pdev);
  1940. return status;
  1941. }
  1942. }
  1943. } else {
  1944. status = request_irq(pdev->irq, myri10ge_intr, IRQF_SHARED,
  1945. mgp->dev->name, &mgp->ss[0]);
  1946. if (status != 0) {
  1947. dev_err(&pdev->dev, "failed to allocate IRQ\n");
  1948. if (mgp->msi_enabled)
  1949. pci_disable_msi(pdev);
  1950. }
  1951. }
  1952. return status;
  1953. }
  1954. static void myri10ge_free_irq(struct myri10ge_priv *mgp)
  1955. {
  1956. struct pci_dev *pdev = mgp->pdev;
  1957. int i;
  1958. if (mgp->msix_enabled) {
  1959. for (i = 0; i < mgp->num_slices; i++)
  1960. free_irq(mgp->msix_vectors[i].vector, &mgp->ss[i]);
  1961. } else {
  1962. free_irq(pdev->irq, &mgp->ss[0]);
  1963. }
  1964. if (mgp->msi_enabled)
  1965. pci_disable_msi(pdev);
  1966. if (mgp->msix_enabled)
  1967. pci_disable_msix(pdev);
  1968. }
  1969. static int
  1970. myri10ge_get_frag_header(struct skb_frag_struct *frag, void **mac_hdr,
  1971. void **ip_hdr, void **tcpudp_hdr,
  1972. u64 * hdr_flags, void *priv)
  1973. {
  1974. struct ethhdr *eh;
  1975. struct vlan_ethhdr *veh;
  1976. struct iphdr *iph;
  1977. u8 *va = page_address(frag->page) + frag->page_offset;
  1978. unsigned long ll_hlen;
  1979. /* passed opaque through lro_receive_frags() */
  1980. __wsum csum = (__force __wsum) (unsigned long)priv;
  1981. /* find the mac header, aborting if not IPv4 */
  1982. eh = (struct ethhdr *)va;
  1983. *mac_hdr = eh;
  1984. ll_hlen = ETH_HLEN;
  1985. if (eh->h_proto != htons(ETH_P_IP)) {
  1986. if (eh->h_proto == htons(ETH_P_8021Q)) {
  1987. veh = (struct vlan_ethhdr *)va;
  1988. if (veh->h_vlan_encapsulated_proto != htons(ETH_P_IP))
  1989. return -1;
  1990. ll_hlen += VLAN_HLEN;
  1991. /*
  1992. * HW checksum starts ETH_HLEN bytes into
  1993. * frame, so we must subtract off the VLAN
  1994. * header's checksum before csum can be used
  1995. */
  1996. csum = csum_sub(csum, csum_partial(va + ETH_HLEN,
  1997. VLAN_HLEN, 0));
  1998. } else {
  1999. return -1;
  2000. }
  2001. }
  2002. *hdr_flags = LRO_IPV4;
  2003. iph = (struct iphdr *)(va + ll_hlen);
  2004. *ip_hdr = iph;
  2005. if (iph->protocol != IPPROTO_TCP)
  2006. return -1;
  2007. if (iph->frag_off & htons(IP_MF | IP_OFFSET))
  2008. return -1;
  2009. *hdr_flags |= LRO_TCP;
  2010. *tcpudp_hdr = (u8 *) (*ip_hdr) + (iph->ihl << 2);
  2011. /* verify the IP checksum */
  2012. if (unlikely(ip_fast_csum((u8 *) iph, iph->ihl)))
  2013. return -1;
  2014. /* verify the checksum */
  2015. if (unlikely(csum_tcpudp_magic(iph->saddr, iph->daddr,
  2016. ntohs(iph->tot_len) - (iph->ihl << 2),
  2017. IPPROTO_TCP, csum)))
  2018. return -1;
  2019. return 0;
  2020. }
  2021. static int myri10ge_get_txrx(struct myri10ge_priv *mgp, int slice)
  2022. {
  2023. struct myri10ge_cmd cmd;
  2024. struct myri10ge_slice_state *ss;
  2025. int status;
  2026. ss = &mgp->ss[slice];
  2027. status = 0;
  2028. if (slice == 0 || (mgp->dev->real_num_tx_queues > 1)) {
  2029. cmd.data0 = slice;
  2030. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SEND_OFFSET,
  2031. &cmd, 0);
  2032. ss->tx.lanai = (struct mcp_kreq_ether_send __iomem *)
  2033. (mgp->sram + cmd.data0);
  2034. }
  2035. cmd.data0 = slice;
  2036. status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SMALL_RX_OFFSET,
  2037. &cmd, 0);
  2038. ss->rx_small.lanai = (struct mcp_kreq_ether_recv __iomem *)
  2039. (mgp->sram + cmd.data0);
  2040. cmd.data0 = slice;
  2041. status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_BIG_RX_OFFSET, &cmd, 0);
  2042. ss->rx_big.lanai = (struct mcp_kreq_ether_recv __iomem *)
  2043. (mgp->sram + cmd.data0);
  2044. ss->tx.send_go = (__iomem __be32 *)
  2045. (mgp->sram + MXGEFW_ETH_SEND_GO + 64 * slice);
  2046. ss->tx.send_stop = (__iomem __be32 *)
  2047. (mgp->sram + MXGEFW_ETH_SEND_STOP + 64 * slice);
  2048. return status;
  2049. }
  2050. static int myri10ge_set_stats(struct myri10ge_priv *mgp, int slice)
  2051. {
  2052. struct myri10ge_cmd cmd;
  2053. struct myri10ge_slice_state *ss;
  2054. int status;
  2055. ss = &mgp->ss[slice];
  2056. cmd.data0 = MYRI10GE_LOWPART_TO_U32(ss->fw_stats_bus);
  2057. cmd.data1 = MYRI10GE_HIGHPART_TO_U32(ss->fw_stats_bus);
  2058. cmd.data2 = sizeof(struct mcp_irq_data) | (slice << 16);
  2059. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_STATS_DMA_V2, &cmd, 0);
  2060. if (status == -ENOSYS) {
  2061. dma_addr_t bus = ss->fw_stats_bus;
  2062. if (slice != 0)
  2063. return -EINVAL;
  2064. bus += offsetof(struct mcp_irq_data, send_done_count);
  2065. cmd.data0 = MYRI10GE_LOWPART_TO_U32(bus);
  2066. cmd.data1 = MYRI10GE_HIGHPART_TO_U32(bus);
  2067. status = myri10ge_send_cmd(mgp,
  2068. MXGEFW_CMD_SET_STATS_DMA_OBSOLETE,
  2069. &cmd, 0);
  2070. /* Firmware cannot support multicast without STATS_DMA_V2 */
  2071. mgp->fw_multicast_support = 0;
  2072. } else {
  2073. mgp->fw_multicast_support = 1;
  2074. }
  2075. return 0;
  2076. }
  2077. static int myri10ge_open(struct net_device *dev)
  2078. {
  2079. struct myri10ge_slice_state *ss;
  2080. struct myri10ge_priv *mgp = netdev_priv(dev);
  2081. struct myri10ge_cmd cmd;
  2082. int i, status, big_pow2, slice;
  2083. u8 *itable;
  2084. struct net_lro_mgr *lro_mgr;
  2085. if (mgp->running != MYRI10GE_ETH_STOPPED)
  2086. return -EBUSY;
  2087. mgp->running = MYRI10GE_ETH_STARTING;
  2088. status = myri10ge_reset(mgp);
  2089. if (status != 0) {
  2090. netdev_err(dev, "failed reset\n");
  2091. goto abort_with_nothing;
  2092. }
  2093. if (mgp->num_slices > 1) {
  2094. cmd.data0 = mgp->num_slices;
  2095. cmd.data1 = MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE;
  2096. if (mgp->dev->real_num_tx_queues > 1)
  2097. cmd.data1 |= MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES;
  2098. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ENABLE_RSS_QUEUES,
  2099. &cmd, 0);
  2100. if (status != 0) {
  2101. netdev_err(dev, "failed to set number of slices\n");
  2102. goto abort_with_nothing;
  2103. }
  2104. /* setup the indirection table */
  2105. cmd.data0 = mgp->num_slices;
  2106. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_RSS_TABLE_SIZE,
  2107. &cmd, 0);
  2108. status |= myri10ge_send_cmd(mgp,
  2109. MXGEFW_CMD_GET_RSS_TABLE_OFFSET,
  2110. &cmd, 0);
  2111. if (status != 0) {
  2112. netdev_err(dev, "failed to setup rss tables\n");
  2113. goto abort_with_nothing;
  2114. }
  2115. /* just enable an identity mapping */
  2116. itable = mgp->sram + cmd.data0;
  2117. for (i = 0; i < mgp->num_slices; i++)
  2118. __raw_writeb(i, &itable[i]);
  2119. cmd.data0 = 1;
  2120. cmd.data1 = myri10ge_rss_hash;
  2121. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_RSS_ENABLE,
  2122. &cmd, 0);
  2123. if (status != 0) {
  2124. netdev_err(dev, "failed to enable slices\n");
  2125. goto abort_with_nothing;
  2126. }
  2127. }
  2128. status = myri10ge_request_irq(mgp);
  2129. if (status != 0)
  2130. goto abort_with_nothing;
  2131. /* decide what small buffer size to use. For good TCP rx
  2132. * performance, it is important to not receive 1514 byte
  2133. * frames into jumbo buffers, as it confuses the socket buffer
  2134. * accounting code, leading to drops and erratic performance.
  2135. */
  2136. if (dev->mtu <= ETH_DATA_LEN)
  2137. /* enough for a TCP header */
  2138. mgp->small_bytes = (128 > SMP_CACHE_BYTES)
  2139. ? (128 - MXGEFW_PAD)
  2140. : (SMP_CACHE_BYTES - MXGEFW_PAD);
  2141. else
  2142. /* enough for a vlan encapsulated ETH_DATA_LEN frame */
  2143. mgp->small_bytes = VLAN_ETH_FRAME_LEN;
  2144. /* Override the small buffer size? */
  2145. if (myri10ge_small_bytes > 0)
  2146. mgp->small_bytes = myri10ge_small_bytes;
  2147. /* Firmware needs the big buff size as a power of 2. Lie and
  2148. * tell him the buffer is larger, because we only use 1
  2149. * buffer/pkt, and the mtu will prevent overruns.
  2150. */
  2151. big_pow2 = dev->mtu + ETH_HLEN + VLAN_HLEN + MXGEFW_PAD;
  2152. if (big_pow2 < MYRI10GE_ALLOC_SIZE / 2) {
  2153. while (!is_power_of_2(big_pow2))
  2154. big_pow2++;
  2155. mgp->big_bytes = dev->mtu + ETH_HLEN + VLAN_HLEN + MXGEFW_PAD;
  2156. } else {
  2157. big_pow2 = MYRI10GE_ALLOC_SIZE;
  2158. mgp->big_bytes = big_pow2;
  2159. }
  2160. /* setup the per-slice data structures */
  2161. for (slice = 0; slice < mgp->num_slices; slice++) {
  2162. ss = &mgp->ss[slice];
  2163. status = myri10ge_get_txrx(mgp, slice);
  2164. if (status != 0) {
  2165. netdev_err(dev, "failed to get ring sizes or locations\n");
  2166. goto abort_with_rings;
  2167. }
  2168. status = myri10ge_allocate_rings(ss);
  2169. if (status != 0)
  2170. goto abort_with_rings;
  2171. /* only firmware which supports multiple TX queues
  2172. * supports setting up the tx stats on non-zero
  2173. * slices */
  2174. if (slice == 0 || mgp->dev->real_num_tx_queues > 1)
  2175. status = myri10ge_set_stats(mgp, slice);
  2176. if (status) {
  2177. netdev_err(dev, "Couldn't set stats DMA\n");
  2178. goto abort_with_rings;
  2179. }
  2180. lro_mgr = &ss->rx_done.lro_mgr;
  2181. lro_mgr->dev = dev;
  2182. lro_mgr->features = LRO_F_NAPI;
  2183. lro_mgr->ip_summed = CHECKSUM_COMPLETE;
  2184. lro_mgr->ip_summed_aggr = CHECKSUM_UNNECESSARY;
  2185. lro_mgr->max_desc = MYRI10GE_MAX_LRO_DESCRIPTORS;
  2186. lro_mgr->lro_arr = ss->rx_done.lro_desc;
  2187. lro_mgr->get_frag_header = myri10ge_get_frag_header;
  2188. lro_mgr->max_aggr = myri10ge_lro_max_pkts;
  2189. lro_mgr->frag_align_pad = 2;
  2190. if (lro_mgr->max_aggr > MAX_SKB_FRAGS)
  2191. lro_mgr->max_aggr = MAX_SKB_FRAGS;
  2192. /* must happen prior to any irq */
  2193. napi_enable(&(ss)->napi);
  2194. }
  2195. /* now give firmware buffers sizes, and MTU */
  2196. cmd.data0 = dev->mtu + ETH_HLEN + VLAN_HLEN;
  2197. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_MTU, &cmd, 0);
  2198. cmd.data0 = mgp->small_bytes;
  2199. status |=
  2200. myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_SMALL_BUFFER_SIZE, &cmd, 0);
  2201. cmd.data0 = big_pow2;
  2202. status |=
  2203. myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_BIG_BUFFER_SIZE, &cmd, 0);
  2204. if (status) {
  2205. netdev_err(dev, "Couldn't set buffer sizes\n");
  2206. goto abort_with_rings;
  2207. }
  2208. /*
  2209. * Set Linux style TSO mode; this is needed only on newer
  2210. * firmware versions. Older versions default to Linux
  2211. * style TSO
  2212. */
  2213. cmd.data0 = 0;
  2214. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_TSO_MODE, &cmd, 0);
  2215. if (status && status != -ENOSYS) {
  2216. netdev_err(dev, "Couldn't set TSO mode\n");
  2217. goto abort_with_rings;
  2218. }
  2219. mgp->link_state = ~0U;
  2220. mgp->rdma_tags_available = 15;
  2221. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ETHERNET_UP, &cmd, 0);
  2222. if (status) {
  2223. netdev_err(dev, "Couldn't bring up link\n");
  2224. goto abort_with_rings;
  2225. }
  2226. mgp->running = MYRI10GE_ETH_RUNNING;
  2227. mgp->watchdog_timer.expires = jiffies + myri10ge_watchdog_timeout * HZ;
  2228. add_timer(&mgp->watchdog_timer);
  2229. netif_tx_wake_all_queues(dev);
  2230. return 0;
  2231. abort_with_rings:
  2232. while (slice) {
  2233. slice--;
  2234. napi_disable(&mgp->ss[slice].napi);
  2235. }
  2236. for (i = 0; i < mgp->num_slices; i++)
  2237. myri10ge_free_rings(&mgp->ss[i]);
  2238. myri10ge_free_irq(mgp);
  2239. abort_with_nothing:
  2240. mgp->running = MYRI10GE_ETH_STOPPED;
  2241. return -ENOMEM;
  2242. }
  2243. static int myri10ge_close(struct net_device *dev)
  2244. {
  2245. struct myri10ge_priv *mgp = netdev_priv(dev);
  2246. struct myri10ge_cmd cmd;
  2247. int status, old_down_cnt;
  2248. int i;
  2249. if (mgp->running != MYRI10GE_ETH_RUNNING)
  2250. return 0;
  2251. if (mgp->ss[0].tx.req_bytes == NULL)
  2252. return 0;
  2253. del_timer_sync(&mgp->watchdog_timer);
  2254. mgp->running = MYRI10GE_ETH_STOPPING;
  2255. for (i = 0; i < mgp->num_slices; i++) {
  2256. napi_disable(&mgp->ss[i].napi);
  2257. }
  2258. netif_carrier_off(dev);
  2259. netif_tx_stop_all_queues(dev);
  2260. if (mgp->rebooted == 0) {
  2261. old_down_cnt = mgp->down_cnt;
  2262. mb();
  2263. status =
  2264. myri10ge_send_cmd(mgp, MXGEFW_CMD_ETHERNET_DOWN, &cmd, 0);
  2265. if (status)
  2266. netdev_err(dev, "Couldn't bring down link\n");
  2267. wait_event_timeout(mgp->down_wq, old_down_cnt != mgp->down_cnt,
  2268. HZ);
  2269. if (old_down_cnt == mgp->down_cnt)
  2270. netdev_err(dev, "never got down irq\n");
  2271. }
  2272. netif_tx_disable(dev);
  2273. myri10ge_free_irq(mgp);
  2274. for (i = 0; i < mgp->num_slices; i++)
  2275. myri10ge_free_rings(&mgp->ss[i]);
  2276. mgp->running = MYRI10GE_ETH_STOPPED;
  2277. return 0;
  2278. }
  2279. /* copy an array of struct mcp_kreq_ether_send's to the mcp. Copy
  2280. * backwards one at a time and handle ring wraps */
  2281. static inline void
  2282. myri10ge_submit_req_backwards(struct myri10ge_tx_buf *tx,
  2283. struct mcp_kreq_ether_send *src, int cnt)
  2284. {
  2285. int idx, starting_slot;
  2286. starting_slot = tx->req;
  2287. while (cnt > 1) {
  2288. cnt--;
  2289. idx = (starting_slot + cnt) & tx->mask;
  2290. myri10ge_pio_copy(&tx->lanai[idx], &src[cnt], sizeof(*src));
  2291. mb();
  2292. }
  2293. }
  2294. /*
  2295. * copy an array of struct mcp_kreq_ether_send's to the mcp. Copy
  2296. * at most 32 bytes at a time, so as to avoid involving the software
  2297. * pio handler in the nic. We re-write the first segment's flags
  2298. * to mark them valid only after writing the entire chain.
  2299. */
  2300. static inline void
  2301. myri10ge_submit_req(struct myri10ge_tx_buf *tx, struct mcp_kreq_ether_send *src,
  2302. int cnt)
  2303. {
  2304. int idx, i;
  2305. struct mcp_kreq_ether_send __iomem *dstp, *dst;
  2306. struct mcp_kreq_ether_send *srcp;
  2307. u8 last_flags;
  2308. idx = tx->req & tx->mask;
  2309. last_flags = src->flags;
  2310. src->flags = 0;
  2311. mb();
  2312. dst = dstp = &tx->lanai[idx];
  2313. srcp = src;
  2314. if ((idx + cnt) < tx->mask) {
  2315. for (i = 0; i < (cnt - 1); i += 2) {
  2316. myri10ge_pio_copy(dstp, srcp, 2 * sizeof(*src));
  2317. mb(); /* force write every 32 bytes */
  2318. srcp += 2;
  2319. dstp += 2;
  2320. }
  2321. } else {
  2322. /* submit all but the first request, and ensure
  2323. * that it is submitted below */
  2324. myri10ge_submit_req_backwards(tx, src, cnt);
  2325. i = 0;
  2326. }
  2327. if (i < cnt) {
  2328. /* submit the first request */
  2329. myri10ge_pio_copy(dstp, srcp, sizeof(*src));
  2330. mb(); /* barrier before setting valid flag */
  2331. }
  2332. /* re-write the last 32-bits with the valid flags */
  2333. src->flags = last_flags;
  2334. put_be32(*((__be32 *) src + 3), (__be32 __iomem *) dst + 3);
  2335. tx->req += cnt;
  2336. mb();
  2337. }
  2338. /*
  2339. * Transmit a packet. We need to split the packet so that a single
  2340. * segment does not cross myri10ge->tx_boundary, so this makes segment
  2341. * counting tricky. So rather than try to count segments up front, we
  2342. * just give up if there are too few segments to hold a reasonably
  2343. * fragmented packet currently available. If we run
  2344. * out of segments while preparing a packet for DMA, we just linearize
  2345. * it and try again.
  2346. */
  2347. static netdev_tx_t myri10ge_xmit(struct sk_buff *skb,
  2348. struct net_device *dev)
  2349. {
  2350. struct myri10ge_priv *mgp = netdev_priv(dev);
  2351. struct myri10ge_slice_state *ss;
  2352. struct mcp_kreq_ether_send *req;
  2353. struct myri10ge_tx_buf *tx;
  2354. struct skb_frag_struct *frag;
  2355. struct netdev_queue *netdev_queue;
  2356. dma_addr_t bus;
  2357. u32 low;
  2358. __be32 high_swapped;
  2359. unsigned int len;
  2360. int idx, last_idx, avail, frag_cnt, frag_idx, count, mss, max_segments;
  2361. u16 pseudo_hdr_offset, cksum_offset, queue;
  2362. int cum_len, seglen, boundary, rdma_count;
  2363. u8 flags, odd_flag;
  2364. queue = skb_get_queue_mapping(skb);
  2365. ss = &mgp->ss[queue];
  2366. netdev_queue = netdev_get_tx_queue(mgp->dev, queue);
  2367. tx = &ss->tx;
  2368. again:
  2369. req = tx->req_list;
  2370. avail = tx->mask - 1 - (tx->req - tx->done);
  2371. mss = 0;
  2372. max_segments = MXGEFW_MAX_SEND_DESC;
  2373. if (skb_is_gso(skb)) {
  2374. mss = skb_shinfo(skb)->gso_size;
  2375. max_segments = MYRI10GE_MAX_SEND_DESC_TSO;
  2376. }
  2377. if ((unlikely(avail < max_segments))) {
  2378. /* we are out of transmit resources */
  2379. tx->stop_queue++;
  2380. netif_tx_stop_queue(netdev_queue);
  2381. return NETDEV_TX_BUSY;
  2382. }
  2383. /* Setup checksum offloading, if needed */
  2384. cksum_offset = 0;
  2385. pseudo_hdr_offset = 0;
  2386. odd_flag = 0;
  2387. flags = (MXGEFW_FLAGS_NO_TSO | MXGEFW_FLAGS_FIRST);
  2388. if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
  2389. cksum_offset = skb_transport_offset(skb);
  2390. pseudo_hdr_offset = cksum_offset + skb->csum_offset;
  2391. /* If the headers are excessively large, then we must
  2392. * fall back to a software checksum */
  2393. if (unlikely(!mss && (cksum_offset > 255 ||
  2394. pseudo_hdr_offset > 127))) {
  2395. if (skb_checksum_help(skb))
  2396. goto drop;
  2397. cksum_offset = 0;
  2398. pseudo_hdr_offset = 0;
  2399. } else {
  2400. odd_flag = MXGEFW_FLAGS_ALIGN_ODD;
  2401. flags |= MXGEFW_FLAGS_CKSUM;
  2402. }
  2403. }
  2404. cum_len = 0;
  2405. if (mss) { /* TSO */
  2406. /* this removes any CKSUM flag from before */
  2407. flags = (MXGEFW_FLAGS_TSO_HDR | MXGEFW_FLAGS_FIRST);
  2408. /* negative cum_len signifies to the
  2409. * send loop that we are still in the
  2410. * header portion of the TSO packet.
  2411. * TSO header can be at most 1KB long */
  2412. cum_len = -(skb_transport_offset(skb) + tcp_hdrlen(skb));
  2413. /* for IPv6 TSO, the checksum offset stores the
  2414. * TCP header length, to save the firmware from
  2415. * the need to parse the headers */
  2416. if (skb_is_gso_v6(skb)) {
  2417. cksum_offset = tcp_hdrlen(skb);
  2418. /* Can only handle headers <= max_tso6 long */
  2419. if (unlikely(-cum_len > mgp->max_tso6))
  2420. return myri10ge_sw_tso(skb, dev);
  2421. }
  2422. /* for TSO, pseudo_hdr_offset holds mss.
  2423. * The firmware figures out where to put
  2424. * the checksum by parsing the header. */
  2425. pseudo_hdr_offset = mss;
  2426. } else
  2427. /* Mark small packets, and pad out tiny packets */
  2428. if (skb->len <= MXGEFW_SEND_SMALL_SIZE) {
  2429. flags |= MXGEFW_FLAGS_SMALL;
  2430. /* pad frames to at least ETH_ZLEN bytes */
  2431. if (unlikely(skb->len < ETH_ZLEN)) {
  2432. if (skb_padto(skb, ETH_ZLEN)) {
  2433. /* The packet is gone, so we must
  2434. * return 0 */
  2435. ss->stats.tx_dropped += 1;
  2436. return NETDEV_TX_OK;
  2437. }
  2438. /* adjust the len to account for the zero pad
  2439. * so that the nic can know how long it is */
  2440. skb->len = ETH_ZLEN;
  2441. }
  2442. }
  2443. /* map the skb for DMA */
  2444. len = skb_headlen(skb);
  2445. idx = tx->req & tx->mask;
  2446. tx->info[idx].skb = skb;
  2447. bus = pci_map_single(mgp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  2448. dma_unmap_addr_set(&tx->info[idx], bus, bus);
  2449. dma_unmap_len_set(&tx->info[idx], len, len);
  2450. frag_cnt = skb_shinfo(skb)->nr_frags;
  2451. frag_idx = 0;
  2452. count = 0;
  2453. rdma_count = 0;
  2454. /* "rdma_count" is the number of RDMAs belonging to the
  2455. * current packet BEFORE the current send request. For
  2456. * non-TSO packets, this is equal to "count".
  2457. * For TSO packets, rdma_count needs to be reset
  2458. * to 0 after a segment cut.
  2459. *
  2460. * The rdma_count field of the send request is
  2461. * the number of RDMAs of the packet starting at
  2462. * that request. For TSO send requests with one ore more cuts
  2463. * in the middle, this is the number of RDMAs starting
  2464. * after the last cut in the request. All previous
  2465. * segments before the last cut implicitly have 1 RDMA.
  2466. *
  2467. * Since the number of RDMAs is not known beforehand,
  2468. * it must be filled-in retroactively - after each
  2469. * segmentation cut or at the end of the entire packet.
  2470. */
  2471. while (1) {
  2472. /* Break the SKB or Fragment up into pieces which
  2473. * do not cross mgp->tx_boundary */
  2474. low = MYRI10GE_LOWPART_TO_U32(bus);
  2475. high_swapped = htonl(MYRI10GE_HIGHPART_TO_U32(bus));
  2476. while (len) {
  2477. u8 flags_next;
  2478. int cum_len_next;
  2479. if (unlikely(count == max_segments))
  2480. goto abort_linearize;
  2481. boundary =
  2482. (low + mgp->tx_boundary) & ~(mgp->tx_boundary - 1);
  2483. seglen = boundary - low;
  2484. if (seglen > len)
  2485. seglen = len;
  2486. flags_next = flags & ~MXGEFW_FLAGS_FIRST;
  2487. cum_len_next = cum_len + seglen;
  2488. if (mss) { /* TSO */
  2489. (req - rdma_count)->rdma_count = rdma_count + 1;
  2490. if (likely(cum_len >= 0)) { /* payload */
  2491. int next_is_first, chop;
  2492. chop = (cum_len_next > mss);
  2493. cum_len_next = cum_len_next % mss;
  2494. next_is_first = (cum_len_next == 0);
  2495. flags |= chop * MXGEFW_FLAGS_TSO_CHOP;
  2496. flags_next |= next_is_first *
  2497. MXGEFW_FLAGS_FIRST;
  2498. rdma_count |= -(chop | next_is_first);
  2499. rdma_count += chop & !next_is_first;
  2500. } else if (likely(cum_len_next >= 0)) { /* header ends */
  2501. int small;
  2502. rdma_count = -1;
  2503. cum_len_next = 0;
  2504. seglen = -cum_len;
  2505. small = (mss <= MXGEFW_SEND_SMALL_SIZE);
  2506. flags_next = MXGEFW_FLAGS_TSO_PLD |
  2507. MXGEFW_FLAGS_FIRST |
  2508. (small * MXGEFW_FLAGS_SMALL);
  2509. }
  2510. }
  2511. req->addr_high = high_swapped;
  2512. req->addr_low = htonl(low);
  2513. req->pseudo_hdr_offset = htons(pseudo_hdr_offset);
  2514. req->pad = 0; /* complete solid 16-byte block; does this matter? */
  2515. req->rdma_count = 1;
  2516. req->length = htons(seglen);
  2517. req->cksum_offset = cksum_offset;
  2518. req->flags = flags | ((cum_len & 1) * odd_flag);
  2519. low += seglen;
  2520. len -= seglen;
  2521. cum_len = cum_len_next;
  2522. flags = flags_next;
  2523. req++;
  2524. count++;
  2525. rdma_count++;
  2526. if (cksum_offset != 0 && !(mss && skb_is_gso_v6(skb))) {
  2527. if (unlikely(cksum_offset > seglen))
  2528. cksum_offset -= seglen;
  2529. else
  2530. cksum_offset = 0;
  2531. }
  2532. }
  2533. if (frag_idx == frag_cnt)
  2534. break;
  2535. /* map next fragment for DMA */
  2536. idx = (count + tx->req) & tx->mask;
  2537. frag = &skb_shinfo(skb)->frags[frag_idx];
  2538. frag_idx++;
  2539. len = frag->size;
  2540. bus = pci_map_page(mgp->pdev, frag->page, frag->page_offset,
  2541. len, PCI_DMA_TODEVICE);
  2542. dma_unmap_addr_set(&tx->info[idx], bus, bus);
  2543. dma_unmap_len_set(&tx->info[idx], len, len);
  2544. }
  2545. (req - rdma_count)->rdma_count = rdma_count;
  2546. if (mss)
  2547. do {
  2548. req--;
  2549. req->flags |= MXGEFW_FLAGS_TSO_LAST;
  2550. } while (!(req->flags & (MXGEFW_FLAGS_TSO_CHOP |
  2551. MXGEFW_FLAGS_FIRST)));
  2552. idx = ((count - 1) + tx->req) & tx->mask;
  2553. tx->info[idx].last = 1;
  2554. myri10ge_submit_req(tx, tx->req_list, count);
  2555. /* if using multiple tx queues, make sure NIC polls the
  2556. * current slice */
  2557. if ((mgp->dev->real_num_tx_queues > 1) && tx->queue_active == 0) {
  2558. tx->queue_active = 1;
  2559. put_be32(htonl(1), tx->send_go);
  2560. mb();
  2561. mmiowb();
  2562. }
  2563. tx->pkt_start++;
  2564. if ((avail - count) < MXGEFW_MAX_SEND_DESC) {
  2565. tx->stop_queue++;
  2566. netif_tx_stop_queue(netdev_queue);
  2567. }
  2568. return NETDEV_TX_OK;
  2569. abort_linearize:
  2570. /* Free any DMA resources we've alloced and clear out the skb
  2571. * slot so as to not trip up assertions, and to avoid a
  2572. * double-free if linearizing fails */
  2573. last_idx = (idx + 1) & tx->mask;
  2574. idx = tx->req & tx->mask;
  2575. tx->info[idx].skb = NULL;
  2576. do {
  2577. len = dma_unmap_len(&tx->info[idx], len);
  2578. if (len) {
  2579. if (tx->info[idx].skb != NULL)
  2580. pci_unmap_single(mgp->pdev,
  2581. dma_unmap_addr(&tx->info[idx],
  2582. bus), len,
  2583. PCI_DMA_TODEVICE);
  2584. else
  2585. pci_unmap_page(mgp->pdev,
  2586. dma_unmap_addr(&tx->info[idx],
  2587. bus), len,
  2588. PCI_DMA_TODEVICE);
  2589. dma_unmap_len_set(&tx->info[idx], len, 0);
  2590. tx->info[idx].skb = NULL;
  2591. }
  2592. idx = (idx + 1) & tx->mask;
  2593. } while (idx != last_idx);
  2594. if (skb_is_gso(skb)) {
  2595. netdev_err(mgp->dev, "TSO but wanted to linearize?!?!?\n");
  2596. goto drop;
  2597. }
  2598. if (skb_linearize(skb))
  2599. goto drop;
  2600. tx->linearized++;
  2601. goto again;
  2602. drop:
  2603. dev_kfree_skb_any(skb);
  2604. ss->stats.tx_dropped += 1;
  2605. return NETDEV_TX_OK;
  2606. }
  2607. static netdev_tx_t myri10ge_sw_tso(struct sk_buff *skb,
  2608. struct net_device *dev)
  2609. {
  2610. struct sk_buff *segs, *curr;
  2611. struct myri10ge_priv *mgp = netdev_priv(dev);
  2612. struct myri10ge_slice_state *ss;
  2613. netdev_tx_t status;
  2614. segs = skb_gso_segment(skb, dev->features & ~NETIF_F_TSO6);
  2615. if (IS_ERR(segs))
  2616. goto drop;
  2617. while (segs) {
  2618. curr = segs;
  2619. segs = segs->next;
  2620. curr->next = NULL;
  2621. status = myri10ge_xmit(curr, dev);
  2622. if (status != 0) {
  2623. dev_kfree_skb_any(curr);
  2624. if (segs != NULL) {
  2625. curr = segs;
  2626. segs = segs->next;
  2627. curr->next = NULL;
  2628. dev_kfree_skb_any(segs);
  2629. }
  2630. goto drop;
  2631. }
  2632. }
  2633. dev_kfree_skb_any(skb);
  2634. return NETDEV_TX_OK;
  2635. drop:
  2636. ss = &mgp->ss[skb_get_queue_mapping(skb)];
  2637. dev_kfree_skb_any(skb);
  2638. ss->stats.tx_dropped += 1;
  2639. return NETDEV_TX_OK;
  2640. }
  2641. static struct net_device_stats *myri10ge_get_stats(struct net_device *dev)
  2642. {
  2643. struct myri10ge_priv *mgp = netdev_priv(dev);
  2644. struct myri10ge_slice_netstats *slice_stats;
  2645. struct net_device_stats *stats = &dev->stats;
  2646. int i;
  2647. spin_lock(&mgp->stats_lock);
  2648. memset(stats, 0, sizeof(*stats));
  2649. for (i = 0; i < mgp->num_slices; i++) {
  2650. slice_stats = &mgp->ss[i].stats;
  2651. stats->rx_packets += slice_stats->rx_packets;
  2652. stats->tx_packets += slice_stats->tx_packets;
  2653. stats->rx_bytes += slice_stats->rx_bytes;
  2654. stats->tx_bytes += slice_stats->tx_bytes;
  2655. stats->rx_dropped += slice_stats->rx_dropped;
  2656. stats->tx_dropped += slice_stats->tx_dropped;
  2657. }
  2658. spin_unlock(&mgp->stats_lock);
  2659. return stats;
  2660. }
  2661. static void myri10ge_set_multicast_list(struct net_device *dev)
  2662. {
  2663. struct myri10ge_priv *mgp = netdev_priv(dev);
  2664. struct myri10ge_cmd cmd;
  2665. struct netdev_hw_addr *ha;
  2666. __be32 data[2] = { 0, 0 };
  2667. int err;
  2668. /* can be called from atomic contexts,
  2669. * pass 1 to force atomicity in myri10ge_send_cmd() */
  2670. myri10ge_change_promisc(mgp, dev->flags & IFF_PROMISC, 1);
  2671. /* This firmware is known to not support multicast */
  2672. if (!mgp->fw_multicast_support)
  2673. return;
  2674. /* Disable multicast filtering */
  2675. err = myri10ge_send_cmd(mgp, MXGEFW_ENABLE_ALLMULTI, &cmd, 1);
  2676. if (err != 0) {
  2677. netdev_err(dev, "Failed MXGEFW_ENABLE_ALLMULTI, error status: %d\n",
  2678. err);
  2679. goto abort;
  2680. }
  2681. if ((dev->flags & IFF_ALLMULTI) || mgp->adopted_rx_filter_bug) {
  2682. /* request to disable multicast filtering, so quit here */
  2683. return;
  2684. }
  2685. /* Flush the filters */
  2686. err = myri10ge_send_cmd(mgp, MXGEFW_LEAVE_ALL_MULTICAST_GROUPS,
  2687. &cmd, 1);
  2688. if (err != 0) {
  2689. netdev_err(dev, "Failed MXGEFW_LEAVE_ALL_MULTICAST_GROUPS, error status: %d\n",
  2690. err);
  2691. goto abort;
  2692. }
  2693. /* Walk the multicast list, and add each address */
  2694. netdev_for_each_mc_addr(ha, dev) {
  2695. memcpy(data, &ha->addr, 6);
  2696. cmd.data0 = ntohl(data[0]);
  2697. cmd.data1 = ntohl(data[1]);
  2698. err = myri10ge_send_cmd(mgp, MXGEFW_JOIN_MULTICAST_GROUP,
  2699. &cmd, 1);
  2700. if (err != 0) {
  2701. netdev_err(dev, "Failed MXGEFW_JOIN_MULTICAST_GROUP, error status:%d %pM\n",
  2702. err, ha->addr);
  2703. goto abort;
  2704. }
  2705. }
  2706. /* Enable multicast filtering */
  2707. err = myri10ge_send_cmd(mgp, MXGEFW_DISABLE_ALLMULTI, &cmd, 1);
  2708. if (err != 0) {
  2709. netdev_err(dev, "Failed MXGEFW_DISABLE_ALLMULTI, error status: %d\n",
  2710. err);
  2711. goto abort;
  2712. }
  2713. return;
  2714. abort:
  2715. return;
  2716. }
  2717. static int myri10ge_set_mac_address(struct net_device *dev, void *addr)
  2718. {
  2719. struct sockaddr *sa = addr;
  2720. struct myri10ge_priv *mgp = netdev_priv(dev);
  2721. int status;
  2722. if (!is_valid_ether_addr(sa->sa_data))
  2723. return -EADDRNOTAVAIL;
  2724. status = myri10ge_update_mac_address(mgp, sa->sa_data);
  2725. if (status != 0) {
  2726. netdev_err(dev, "changing mac address failed with %d\n",
  2727. status);
  2728. return status;
  2729. }
  2730. /* change the dev structure */
  2731. memcpy(dev->dev_addr, sa->sa_data, 6);
  2732. return 0;
  2733. }
  2734. static int myri10ge_change_mtu(struct net_device *dev, int new_mtu)
  2735. {
  2736. struct myri10ge_priv *mgp = netdev_priv(dev);
  2737. int error = 0;
  2738. if ((new_mtu < 68) || (ETH_HLEN + new_mtu > MYRI10GE_MAX_ETHER_MTU)) {
  2739. netdev_err(dev, "new mtu (%d) is not valid\n", new_mtu);
  2740. return -EINVAL;
  2741. }
  2742. netdev_info(dev, "changing mtu from %d to %d\n", dev->mtu, new_mtu);
  2743. if (mgp->running) {
  2744. /* if we change the mtu on an active device, we must
  2745. * reset the device so the firmware sees the change */
  2746. myri10ge_close(dev);
  2747. dev->mtu = new_mtu;
  2748. myri10ge_open(dev);
  2749. } else
  2750. dev->mtu = new_mtu;
  2751. return error;
  2752. }
  2753. /*
  2754. * Enable ECRC to align PCI-E Completion packets on an 8-byte boundary.
  2755. * Only do it if the bridge is a root port since we don't want to disturb
  2756. * any other device, except if forced with myri10ge_ecrc_enable > 1.
  2757. */
  2758. static void myri10ge_enable_ecrc(struct myri10ge_priv *mgp)
  2759. {
  2760. struct pci_dev *bridge = mgp->pdev->bus->self;
  2761. struct device *dev = &mgp->pdev->dev;
  2762. unsigned cap;
  2763. unsigned err_cap;
  2764. u16 val;
  2765. u8 ext_type;
  2766. int ret;
  2767. if (!myri10ge_ecrc_enable || !bridge)
  2768. return;
  2769. /* check that the bridge is a root port */
  2770. cap = pci_find_capability(bridge, PCI_CAP_ID_EXP);
  2771. pci_read_config_word(bridge, cap + PCI_CAP_FLAGS, &val);
  2772. ext_type = (val & PCI_EXP_FLAGS_TYPE) >> 4;
  2773. if (ext_type != PCI_EXP_TYPE_ROOT_PORT) {
  2774. if (myri10ge_ecrc_enable > 1) {
  2775. struct pci_dev *prev_bridge, *old_bridge = bridge;
  2776. /* Walk the hierarchy up to the root port
  2777. * where ECRC has to be enabled */
  2778. do {
  2779. prev_bridge = bridge;
  2780. bridge = bridge->bus->self;
  2781. if (!bridge || prev_bridge == bridge) {
  2782. dev_err(dev,
  2783. "Failed to find root port"
  2784. " to force ECRC\n");
  2785. return;
  2786. }
  2787. cap =
  2788. pci_find_capability(bridge, PCI_CAP_ID_EXP);
  2789. pci_read_config_word(bridge,
  2790. cap + PCI_CAP_FLAGS, &val);
  2791. ext_type = (val & PCI_EXP_FLAGS_TYPE) >> 4;
  2792. } while (ext_type != PCI_EXP_TYPE_ROOT_PORT);
  2793. dev_info(dev,
  2794. "Forcing ECRC on non-root port %s"
  2795. " (enabling on root port %s)\n",
  2796. pci_name(old_bridge), pci_name(bridge));
  2797. } else {
  2798. dev_err(dev,
  2799. "Not enabling ECRC on non-root port %s\n",
  2800. pci_name(bridge));
  2801. return;
  2802. }
  2803. }
  2804. cap = pci_find_ext_capability(bridge, PCI_EXT_CAP_ID_ERR);
  2805. if (!cap)
  2806. return;
  2807. ret = pci_read_config_dword(bridge, cap + PCI_ERR_CAP, &err_cap);
  2808. if (ret) {
  2809. dev_err(dev, "failed reading ext-conf-space of %s\n",
  2810. pci_name(bridge));
  2811. dev_err(dev, "\t pci=nommconf in use? "
  2812. "or buggy/incomplete/absent ACPI MCFG attr?\n");
  2813. return;
  2814. }
  2815. if (!(err_cap & PCI_ERR_CAP_ECRC_GENC))
  2816. return;
  2817. err_cap |= PCI_ERR_CAP_ECRC_GENE;
  2818. pci_write_config_dword(bridge, cap + PCI_ERR_CAP, err_cap);
  2819. dev_info(dev, "Enabled ECRC on upstream bridge %s\n", pci_name(bridge));
  2820. }
  2821. /*
  2822. * The Lanai Z8E PCI-E interface achieves higher Read-DMA throughput
  2823. * when the PCI-E Completion packets are aligned on an 8-byte
  2824. * boundary. Some PCI-E chip sets always align Completion packets; on
  2825. * the ones that do not, the alignment can be enforced by enabling
  2826. * ECRC generation (if supported).
  2827. *
  2828. * When PCI-E Completion packets are not aligned, it is actually more
  2829. * efficient to limit Read-DMA transactions to 2KB, rather than 4KB.
  2830. *
  2831. * If the driver can neither enable ECRC nor verify that it has
  2832. * already been enabled, then it must use a firmware image which works
  2833. * around unaligned completion packets (myri10ge_rss_ethp_z8e.dat), and it
  2834. * should also ensure that it never gives the device a Read-DMA which is
  2835. * larger than 2KB by setting the tx_boundary to 2KB. If ECRC is
  2836. * enabled, then the driver should use the aligned (myri10ge_rss_eth_z8e.dat)
  2837. * firmware image, and set tx_boundary to 4KB.
  2838. */
  2839. static void myri10ge_firmware_probe(struct myri10ge_priv *mgp)
  2840. {
  2841. struct pci_dev *pdev = mgp->pdev;
  2842. struct device *dev = &pdev->dev;
  2843. int status;
  2844. mgp->tx_boundary = 4096;
  2845. /*
  2846. * Verify the max read request size was set to 4KB
  2847. * before trying the test with 4KB.
  2848. */
  2849. status = pcie_get_readrq(pdev);
  2850. if (status < 0) {
  2851. dev_err(dev, "Couldn't read max read req size: %d\n", status);
  2852. goto abort;
  2853. }
  2854. if (status != 4096) {
  2855. dev_warn(dev, "Max Read Request size != 4096 (%d)\n", status);
  2856. mgp->tx_boundary = 2048;
  2857. }
  2858. /*
  2859. * load the optimized firmware (which assumes aligned PCIe
  2860. * completions) in order to see if it works on this host.
  2861. */
  2862. set_fw_name(mgp, myri10ge_fw_aligned, false);
  2863. status = myri10ge_load_firmware(mgp, 1);
  2864. if (status != 0) {
  2865. goto abort;
  2866. }
  2867. /*
  2868. * Enable ECRC if possible
  2869. */
  2870. myri10ge_enable_ecrc(mgp);
  2871. /*
  2872. * Run a DMA test which watches for unaligned completions and
  2873. * aborts on the first one seen.
  2874. */
  2875. status = myri10ge_dma_test(mgp, MXGEFW_CMD_UNALIGNED_TEST);
  2876. if (status == 0)
  2877. return; /* keep the aligned firmware */
  2878. if (status != -E2BIG)
  2879. dev_warn(dev, "DMA test failed: %d\n", status);
  2880. if (status == -ENOSYS)
  2881. dev_warn(dev, "Falling back to ethp! "
  2882. "Please install up to date fw\n");
  2883. abort:
  2884. /* fall back to using the unaligned firmware */
  2885. mgp->tx_boundary = 2048;
  2886. set_fw_name(mgp, myri10ge_fw_unaligned, false);
  2887. }
  2888. static void myri10ge_select_firmware(struct myri10ge_priv *mgp)
  2889. {
  2890. int overridden = 0;
  2891. if (myri10ge_force_firmware == 0) {
  2892. int link_width, exp_cap;
  2893. u16 lnk;
  2894. exp_cap = pci_find_capability(mgp->pdev, PCI_CAP_ID_EXP);
  2895. pci_read_config_word(mgp->pdev, exp_cap + PCI_EXP_LNKSTA, &lnk);
  2896. link_width = (lnk >> 4) & 0x3f;
  2897. /* Check to see if Link is less than 8 or if the
  2898. * upstream bridge is known to provide aligned
  2899. * completions */
  2900. if (link_width < 8) {
  2901. dev_info(&mgp->pdev->dev, "PCIE x%d Link\n",
  2902. link_width);
  2903. mgp->tx_boundary = 4096;
  2904. set_fw_name(mgp, myri10ge_fw_aligned, false);
  2905. } else {
  2906. myri10ge_firmware_probe(mgp);
  2907. }
  2908. } else {
  2909. if (myri10ge_force_firmware == 1) {
  2910. dev_info(&mgp->pdev->dev,
  2911. "Assuming aligned completions (forced)\n");
  2912. mgp->tx_boundary = 4096;
  2913. set_fw_name(mgp, myri10ge_fw_aligned, false);
  2914. } else {
  2915. dev_info(&mgp->pdev->dev,
  2916. "Assuming unaligned completions (forced)\n");
  2917. mgp->tx_boundary = 2048;
  2918. set_fw_name(mgp, myri10ge_fw_unaligned, false);
  2919. }
  2920. }
  2921. kparam_block_sysfs_write(myri10ge_fw_name);
  2922. if (myri10ge_fw_name != NULL) {
  2923. char *fw_name = kstrdup(myri10ge_fw_name, GFP_KERNEL);
  2924. if (fw_name) {
  2925. overridden = 1;
  2926. set_fw_name(mgp, fw_name, true);
  2927. }
  2928. }
  2929. kparam_unblock_sysfs_write(myri10ge_fw_name);
  2930. if (mgp->board_number < MYRI10GE_MAX_BOARDS &&
  2931. myri10ge_fw_names[mgp->board_number] != NULL &&
  2932. strlen(myri10ge_fw_names[mgp->board_number])) {
  2933. set_fw_name(mgp, myri10ge_fw_names[mgp->board_number], false);
  2934. overridden = 1;
  2935. }
  2936. if (overridden)
  2937. dev_info(&mgp->pdev->dev, "overriding firmware to %s\n",
  2938. mgp->fw_name);
  2939. }
  2940. #ifdef CONFIG_PM
  2941. static int myri10ge_suspend(struct pci_dev *pdev, pm_message_t state)
  2942. {
  2943. struct myri10ge_priv *mgp;
  2944. struct net_device *netdev;
  2945. mgp = pci_get_drvdata(pdev);
  2946. if (mgp == NULL)
  2947. return -EINVAL;
  2948. netdev = mgp->dev;
  2949. netif_device_detach(netdev);
  2950. if (netif_running(netdev)) {
  2951. netdev_info(netdev, "closing\n");
  2952. rtnl_lock();
  2953. myri10ge_close(netdev);
  2954. rtnl_unlock();
  2955. }
  2956. myri10ge_dummy_rdma(mgp, 0);
  2957. pci_save_state(pdev);
  2958. pci_disable_device(pdev);
  2959. return pci_set_power_state(pdev, pci_choose_state(pdev, state));
  2960. }
  2961. static int myri10ge_resume(struct pci_dev *pdev)
  2962. {
  2963. struct myri10ge_priv *mgp;
  2964. struct net_device *netdev;
  2965. int status;
  2966. u16 vendor;
  2967. mgp = pci_get_drvdata(pdev);
  2968. if (mgp == NULL)
  2969. return -EINVAL;
  2970. netdev = mgp->dev;
  2971. pci_set_power_state(pdev, 0); /* zeros conf space as a side effect */
  2972. msleep(5); /* give card time to respond */
  2973. pci_read_config_word(mgp->pdev, PCI_VENDOR_ID, &vendor);
  2974. if (vendor == 0xffff) {
  2975. netdev_err(mgp->dev, "device disappeared!\n");
  2976. return -EIO;
  2977. }
  2978. status = pci_restore_state(pdev);
  2979. if (status)
  2980. return status;
  2981. status = pci_enable_device(pdev);
  2982. if (status) {
  2983. dev_err(&pdev->dev, "failed to enable device\n");
  2984. return status;
  2985. }
  2986. pci_set_master(pdev);
  2987. myri10ge_reset(mgp);
  2988. myri10ge_dummy_rdma(mgp, 1);
  2989. /* Save configuration space to be restored if the
  2990. * nic resets due to a parity error */
  2991. pci_save_state(pdev);
  2992. if (netif_running(netdev)) {
  2993. rtnl_lock();
  2994. status = myri10ge_open(netdev);
  2995. rtnl_unlock();
  2996. if (status != 0)
  2997. goto abort_with_enabled;
  2998. }
  2999. netif_device_attach(netdev);
  3000. return 0;
  3001. abort_with_enabled:
  3002. pci_disable_device(pdev);
  3003. return -EIO;
  3004. }
  3005. #endif /* CONFIG_PM */
  3006. static u32 myri10ge_read_reboot(struct myri10ge_priv *mgp)
  3007. {
  3008. struct pci_dev *pdev = mgp->pdev;
  3009. int vs = mgp->vendor_specific_offset;
  3010. u32 reboot;
  3011. /*enter read32 mode */
  3012. pci_write_config_byte(pdev, vs + 0x10, 0x3);
  3013. /*read REBOOT_STATUS (0xfffffff0) */
  3014. pci_write_config_dword(pdev, vs + 0x18, 0xfffffff0);
  3015. pci_read_config_dword(pdev, vs + 0x14, &reboot);
  3016. return reboot;
  3017. }
  3018. /*
  3019. * This watchdog is used to check whether the board has suffered
  3020. * from a parity error and needs to be recovered.
  3021. */
  3022. static void myri10ge_watchdog(struct work_struct *work)
  3023. {
  3024. struct myri10ge_priv *mgp =
  3025. container_of(work, struct myri10ge_priv, watchdog_work);
  3026. struct myri10ge_tx_buf *tx;
  3027. u32 reboot;
  3028. int status, rebooted;
  3029. int i;
  3030. u16 cmd, vendor;
  3031. mgp->watchdog_resets++;
  3032. pci_read_config_word(mgp->pdev, PCI_COMMAND, &cmd);
  3033. rebooted = 0;
  3034. if ((cmd & PCI_COMMAND_MASTER) == 0) {
  3035. /* Bus master DMA disabled? Check to see
  3036. * if the card rebooted due to a parity error
  3037. * For now, just report it */
  3038. reboot = myri10ge_read_reboot(mgp);
  3039. netdev_err(mgp->dev, "NIC rebooted (0x%x),%s resetting\n",
  3040. reboot,
  3041. myri10ge_reset_recover ? "" : " not");
  3042. if (myri10ge_reset_recover == 0)
  3043. return;
  3044. rtnl_lock();
  3045. mgp->rebooted = 1;
  3046. rebooted = 1;
  3047. myri10ge_close(mgp->dev);
  3048. myri10ge_reset_recover--;
  3049. mgp->rebooted = 0;
  3050. /*
  3051. * A rebooted nic will come back with config space as
  3052. * it was after power was applied to PCIe bus.
  3053. * Attempt to restore config space which was saved
  3054. * when the driver was loaded, or the last time the
  3055. * nic was resumed from power saving mode.
  3056. */
  3057. pci_restore_state(mgp->pdev);
  3058. /* save state again for accounting reasons */
  3059. pci_save_state(mgp->pdev);
  3060. } else {
  3061. /* if we get back -1's from our slot, perhaps somebody
  3062. * powered off our card. Don't try to reset it in
  3063. * this case */
  3064. if (cmd == 0xffff) {
  3065. pci_read_config_word(mgp->pdev, PCI_VENDOR_ID, &vendor);
  3066. if (vendor == 0xffff) {
  3067. netdev_err(mgp->dev, "device disappeared!\n");
  3068. return;
  3069. }
  3070. }
  3071. /* Perhaps it is a software error. Try to reset */
  3072. netdev_err(mgp->dev, "device timeout, resetting\n");
  3073. for (i = 0; i < mgp->num_slices; i++) {
  3074. tx = &mgp->ss[i].tx;
  3075. netdev_err(mgp->dev, "(%d): %d %d %d %d %d %d\n",
  3076. i, tx->queue_active, tx->req,
  3077. tx->done, tx->pkt_start, tx->pkt_done,
  3078. (int)ntohl(mgp->ss[i].fw_stats->
  3079. send_done_count));
  3080. msleep(2000);
  3081. netdev_info(mgp->dev, "(%d): %d %d %d %d %d %d\n",
  3082. i, tx->queue_active, tx->req,
  3083. tx->done, tx->pkt_start, tx->pkt_done,
  3084. (int)ntohl(mgp->ss[i].fw_stats->
  3085. send_done_count));
  3086. }
  3087. }
  3088. if (!rebooted) {
  3089. rtnl_lock();
  3090. myri10ge_close(mgp->dev);
  3091. }
  3092. status = myri10ge_load_firmware(mgp, 1);
  3093. if (status != 0)
  3094. netdev_err(mgp->dev, "failed to load firmware\n");
  3095. else
  3096. myri10ge_open(mgp->dev);
  3097. rtnl_unlock();
  3098. }
  3099. /*
  3100. * We use our own timer routine rather than relying upon
  3101. * netdev->tx_timeout because we have a very large hardware transmit
  3102. * queue. Due to the large queue, the netdev->tx_timeout function
  3103. * cannot detect a NIC with a parity error in a timely fashion if the
  3104. * NIC is lightly loaded.
  3105. */
  3106. static void myri10ge_watchdog_timer(unsigned long arg)
  3107. {
  3108. struct myri10ge_priv *mgp;
  3109. struct myri10ge_slice_state *ss;
  3110. int i, reset_needed, busy_slice_cnt;
  3111. u32 rx_pause_cnt;
  3112. u16 cmd;
  3113. mgp = (struct myri10ge_priv *)arg;
  3114. rx_pause_cnt = ntohl(mgp->ss[0].fw_stats->dropped_pause);
  3115. busy_slice_cnt = 0;
  3116. for (i = 0, reset_needed = 0;
  3117. i < mgp->num_slices && reset_needed == 0; ++i) {
  3118. ss = &mgp->ss[i];
  3119. if (ss->rx_small.watchdog_needed) {
  3120. myri10ge_alloc_rx_pages(mgp, &ss->rx_small,
  3121. mgp->small_bytes + MXGEFW_PAD,
  3122. 1);
  3123. if (ss->rx_small.fill_cnt - ss->rx_small.cnt >=
  3124. myri10ge_fill_thresh)
  3125. ss->rx_small.watchdog_needed = 0;
  3126. }
  3127. if (ss->rx_big.watchdog_needed) {
  3128. myri10ge_alloc_rx_pages(mgp, &ss->rx_big,
  3129. mgp->big_bytes, 1);
  3130. if (ss->rx_big.fill_cnt - ss->rx_big.cnt >=
  3131. myri10ge_fill_thresh)
  3132. ss->rx_big.watchdog_needed = 0;
  3133. }
  3134. if (ss->tx.req != ss->tx.done &&
  3135. ss->tx.done == ss->watchdog_tx_done &&
  3136. ss->watchdog_tx_req != ss->watchdog_tx_done) {
  3137. /* nic seems like it might be stuck.. */
  3138. if (rx_pause_cnt != mgp->watchdog_pause) {
  3139. if (net_ratelimit())
  3140. netdev_err(mgp->dev, "slice %d: TX paused, check link partner\n",
  3141. i);
  3142. } else {
  3143. netdev_warn(mgp->dev, "slice %d stuck:", i);
  3144. reset_needed = 1;
  3145. }
  3146. }
  3147. if (ss->watchdog_tx_done != ss->tx.done ||
  3148. ss->watchdog_rx_done != ss->rx_done.cnt) {
  3149. busy_slice_cnt++;
  3150. }
  3151. ss->watchdog_tx_done = ss->tx.done;
  3152. ss->watchdog_tx_req = ss->tx.req;
  3153. ss->watchdog_rx_done = ss->rx_done.cnt;
  3154. }
  3155. /* if we've sent or received no traffic, poll the NIC to
  3156. * ensure it is still there. Otherwise, we risk not noticing
  3157. * an error in a timely fashion */
  3158. if (busy_slice_cnt == 0) {
  3159. pci_read_config_word(mgp->pdev, PCI_COMMAND, &cmd);
  3160. if ((cmd & PCI_COMMAND_MASTER) == 0) {
  3161. reset_needed = 1;
  3162. }
  3163. }
  3164. mgp->watchdog_pause = rx_pause_cnt;
  3165. if (reset_needed) {
  3166. schedule_work(&mgp->watchdog_work);
  3167. } else {
  3168. /* rearm timer */
  3169. mod_timer(&mgp->watchdog_timer,
  3170. jiffies + myri10ge_watchdog_timeout * HZ);
  3171. }
  3172. }
  3173. static void myri10ge_free_slices(struct myri10ge_priv *mgp)
  3174. {
  3175. struct myri10ge_slice_state *ss;
  3176. struct pci_dev *pdev = mgp->pdev;
  3177. size_t bytes;
  3178. int i;
  3179. if (mgp->ss == NULL)
  3180. return;
  3181. for (i = 0; i < mgp->num_slices; i++) {
  3182. ss = &mgp->ss[i];
  3183. if (ss->rx_done.entry != NULL) {
  3184. bytes = mgp->max_intr_slots *
  3185. sizeof(*ss->rx_done.entry);
  3186. dma_free_coherent(&pdev->dev, bytes,
  3187. ss->rx_done.entry, ss->rx_done.bus);
  3188. ss->rx_done.entry = NULL;
  3189. }
  3190. if (ss->fw_stats != NULL) {
  3191. bytes = sizeof(*ss->fw_stats);
  3192. dma_free_coherent(&pdev->dev, bytes,
  3193. ss->fw_stats, ss->fw_stats_bus);
  3194. ss->fw_stats = NULL;
  3195. }
  3196. }
  3197. kfree(mgp->ss);
  3198. mgp->ss = NULL;
  3199. }
  3200. static int myri10ge_alloc_slices(struct myri10ge_priv *mgp)
  3201. {
  3202. struct myri10ge_slice_state *ss;
  3203. struct pci_dev *pdev = mgp->pdev;
  3204. size_t bytes;
  3205. int i;
  3206. bytes = sizeof(*mgp->ss) * mgp->num_slices;
  3207. mgp->ss = kzalloc(bytes, GFP_KERNEL);
  3208. if (mgp->ss == NULL) {
  3209. return -ENOMEM;
  3210. }
  3211. for (i = 0; i < mgp->num_slices; i++) {
  3212. ss = &mgp->ss[i];
  3213. bytes = mgp->max_intr_slots * sizeof(*ss->rx_done.entry);
  3214. ss->rx_done.entry = dma_alloc_coherent(&pdev->dev, bytes,
  3215. &ss->rx_done.bus,
  3216. GFP_KERNEL);
  3217. if (ss->rx_done.entry == NULL)
  3218. goto abort;
  3219. memset(ss->rx_done.entry, 0, bytes);
  3220. bytes = sizeof(*ss->fw_stats);
  3221. ss->fw_stats = dma_alloc_coherent(&pdev->dev, bytes,
  3222. &ss->fw_stats_bus,
  3223. GFP_KERNEL);
  3224. if (ss->fw_stats == NULL)
  3225. goto abort;
  3226. ss->mgp = mgp;
  3227. ss->dev = mgp->dev;
  3228. netif_napi_add(ss->dev, &ss->napi, myri10ge_poll,
  3229. myri10ge_napi_weight);
  3230. }
  3231. return 0;
  3232. abort:
  3233. myri10ge_free_slices(mgp);
  3234. return -ENOMEM;
  3235. }
  3236. /*
  3237. * This function determines the number of slices supported.
  3238. * The number slices is the minumum of the number of CPUS,
  3239. * the number of MSI-X irqs supported, the number of slices
  3240. * supported by the firmware
  3241. */
  3242. static void myri10ge_probe_slices(struct myri10ge_priv *mgp)
  3243. {
  3244. struct myri10ge_cmd cmd;
  3245. struct pci_dev *pdev = mgp->pdev;
  3246. char *old_fw;
  3247. bool old_allocated;
  3248. int i, status, ncpus, msix_cap;
  3249. mgp->num_slices = 1;
  3250. msix_cap = pci_find_capability(pdev, PCI_CAP_ID_MSIX);
  3251. ncpus = num_online_cpus();
  3252. if (myri10ge_max_slices == 1 || msix_cap == 0 ||
  3253. (myri10ge_max_slices == -1 && ncpus < 2))
  3254. return;
  3255. /* try to load the slice aware rss firmware */
  3256. old_fw = mgp->fw_name;
  3257. old_allocated = mgp->fw_name_allocated;
  3258. /* don't free old_fw if we override it. */
  3259. mgp->fw_name_allocated = false;
  3260. if (myri10ge_fw_name != NULL) {
  3261. dev_info(&mgp->pdev->dev, "overriding rss firmware to %s\n",
  3262. myri10ge_fw_name);
  3263. set_fw_name(mgp, myri10ge_fw_name, false);
  3264. } else if (old_fw == myri10ge_fw_aligned)
  3265. set_fw_name(mgp, myri10ge_fw_rss_aligned, false);
  3266. else
  3267. set_fw_name(mgp, myri10ge_fw_rss_unaligned, false);
  3268. status = myri10ge_load_firmware(mgp, 0);
  3269. if (status != 0) {
  3270. dev_info(&pdev->dev, "Rss firmware not found\n");
  3271. if (old_allocated)
  3272. kfree(old_fw);
  3273. return;
  3274. }
  3275. /* hit the board with a reset to ensure it is alive */
  3276. memset(&cmd, 0, sizeof(cmd));
  3277. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_RESET, &cmd, 0);
  3278. if (status != 0) {
  3279. dev_err(&mgp->pdev->dev, "failed reset\n");
  3280. goto abort_with_fw;
  3281. }
  3282. mgp->max_intr_slots = cmd.data0 / sizeof(struct mcp_slot);
  3283. /* tell it the size of the interrupt queues */
  3284. cmd.data0 = mgp->max_intr_slots * sizeof(struct mcp_slot);
  3285. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_SIZE, &cmd, 0);
  3286. if (status != 0) {
  3287. dev_err(&mgp->pdev->dev, "failed MXGEFW_CMD_SET_INTRQ_SIZE\n");
  3288. goto abort_with_fw;
  3289. }
  3290. /* ask the maximum number of slices it supports */
  3291. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_MAX_RSS_QUEUES, &cmd, 0);
  3292. if (status != 0)
  3293. goto abort_with_fw;
  3294. else
  3295. mgp->num_slices = cmd.data0;
  3296. /* Only allow multiple slices if MSI-X is usable */
  3297. if (!myri10ge_msi) {
  3298. goto abort_with_fw;
  3299. }
  3300. /* if the admin did not specify a limit to how many
  3301. * slices we should use, cap it automatically to the
  3302. * number of CPUs currently online */
  3303. if (myri10ge_max_slices == -1)
  3304. myri10ge_max_slices = ncpus;
  3305. if (mgp->num_slices > myri10ge_max_slices)
  3306. mgp->num_slices = myri10ge_max_slices;
  3307. /* Now try to allocate as many MSI-X vectors as we have
  3308. * slices. We give up on MSI-X if we can only get a single
  3309. * vector. */
  3310. mgp->msix_vectors = kcalloc(mgp->num_slices, sizeof(*mgp->msix_vectors),
  3311. GFP_KERNEL);
  3312. if (mgp->msix_vectors == NULL)
  3313. goto disable_msix;
  3314. for (i = 0; i < mgp->num_slices; i++) {
  3315. mgp->msix_vectors[i].entry = i;
  3316. }
  3317. while (mgp->num_slices > 1) {
  3318. /* make sure it is a power of two */
  3319. while (!is_power_of_2(mgp->num_slices))
  3320. mgp->num_slices--;
  3321. if (mgp->num_slices == 1)
  3322. goto disable_msix;
  3323. status = pci_enable_msix(pdev, mgp->msix_vectors,
  3324. mgp->num_slices);
  3325. if (status == 0) {
  3326. pci_disable_msix(pdev);
  3327. if (old_allocated)
  3328. kfree(old_fw);
  3329. return;
  3330. }
  3331. if (status > 0)
  3332. mgp->num_slices = status;
  3333. else
  3334. goto disable_msix;
  3335. }
  3336. disable_msix:
  3337. if (mgp->msix_vectors != NULL) {
  3338. kfree(mgp->msix_vectors);
  3339. mgp->msix_vectors = NULL;
  3340. }
  3341. abort_with_fw:
  3342. mgp->num_slices = 1;
  3343. set_fw_name(mgp, old_fw, old_allocated);
  3344. myri10ge_load_firmware(mgp, 0);
  3345. }
  3346. static const struct net_device_ops myri10ge_netdev_ops = {
  3347. .ndo_open = myri10ge_open,
  3348. .ndo_stop = myri10ge_close,
  3349. .ndo_start_xmit = myri10ge_xmit,
  3350. .ndo_get_stats = myri10ge_get_stats,
  3351. .ndo_validate_addr = eth_validate_addr,
  3352. .ndo_change_mtu = myri10ge_change_mtu,
  3353. .ndo_set_multicast_list = myri10ge_set_multicast_list,
  3354. .ndo_set_mac_address = myri10ge_set_mac_address,
  3355. };
  3356. static int myri10ge_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  3357. {
  3358. struct net_device *netdev;
  3359. struct myri10ge_priv *mgp;
  3360. struct device *dev = &pdev->dev;
  3361. int i;
  3362. int status = -ENXIO;
  3363. int dac_enabled;
  3364. unsigned hdr_offset, ss_offset;
  3365. static int board_number;
  3366. netdev = alloc_etherdev_mq(sizeof(*mgp), MYRI10GE_MAX_SLICES);
  3367. if (netdev == NULL) {
  3368. dev_err(dev, "Could not allocate ethernet device\n");
  3369. return -ENOMEM;
  3370. }
  3371. SET_NETDEV_DEV(netdev, &pdev->dev);
  3372. mgp = netdev_priv(netdev);
  3373. mgp->dev = netdev;
  3374. mgp->pdev = pdev;
  3375. mgp->csum_flag = MXGEFW_FLAGS_CKSUM;
  3376. mgp->pause = myri10ge_flow_control;
  3377. mgp->intr_coal_delay = myri10ge_intr_coal_delay;
  3378. mgp->msg_enable = netif_msg_init(myri10ge_debug, MYRI10GE_MSG_DEFAULT);
  3379. mgp->board_number = board_number;
  3380. init_waitqueue_head(&mgp->down_wq);
  3381. if (pci_enable_device(pdev)) {
  3382. dev_err(&pdev->dev, "pci_enable_device call failed\n");
  3383. status = -ENODEV;
  3384. goto abort_with_netdev;
  3385. }
  3386. /* Find the vendor-specific cap so we can check
  3387. * the reboot register later on */
  3388. mgp->vendor_specific_offset
  3389. = pci_find_capability(pdev, PCI_CAP_ID_VNDR);
  3390. /* Set our max read request to 4KB */
  3391. status = pcie_set_readrq(pdev, 4096);
  3392. if (status != 0) {
  3393. dev_err(&pdev->dev, "Error %d writing PCI_EXP_DEVCTL\n",
  3394. status);
  3395. goto abort_with_enabled;
  3396. }
  3397. pci_set_master(pdev);
  3398. dac_enabled = 1;
  3399. status = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
  3400. if (status != 0) {
  3401. dac_enabled = 0;
  3402. dev_err(&pdev->dev,
  3403. "64-bit pci address mask was refused, "
  3404. "trying 32-bit\n");
  3405. status = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3406. }
  3407. if (status != 0) {
  3408. dev_err(&pdev->dev, "Error %d setting DMA mask\n", status);
  3409. goto abort_with_enabled;
  3410. }
  3411. (void)pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  3412. mgp->cmd = dma_alloc_coherent(&pdev->dev, sizeof(*mgp->cmd),
  3413. &mgp->cmd_bus, GFP_KERNEL);
  3414. if (mgp->cmd == NULL)
  3415. goto abort_with_enabled;
  3416. mgp->board_span = pci_resource_len(pdev, 0);
  3417. mgp->iomem_base = pci_resource_start(pdev, 0);
  3418. mgp->mtrr = -1;
  3419. mgp->wc_enabled = 0;
  3420. #ifdef CONFIG_MTRR
  3421. mgp->mtrr = mtrr_add(mgp->iomem_base, mgp->board_span,
  3422. MTRR_TYPE_WRCOMB, 1);
  3423. if (mgp->mtrr >= 0)
  3424. mgp->wc_enabled = 1;
  3425. #endif
  3426. mgp->sram = ioremap_wc(mgp->iomem_base, mgp->board_span);
  3427. if (mgp->sram == NULL) {
  3428. dev_err(&pdev->dev, "ioremap failed for %ld bytes at 0x%lx\n",
  3429. mgp->board_span, mgp->iomem_base);
  3430. status = -ENXIO;
  3431. goto abort_with_mtrr;
  3432. }
  3433. hdr_offset =
  3434. ntohl(__raw_readl(mgp->sram + MCP_HEADER_PTR_OFFSET)) & 0xffffc;
  3435. ss_offset = hdr_offset + offsetof(struct mcp_gen_header, string_specs);
  3436. mgp->sram_size = ntohl(__raw_readl(mgp->sram + ss_offset));
  3437. if (mgp->sram_size > mgp->board_span ||
  3438. mgp->sram_size <= MYRI10GE_FW_OFFSET) {
  3439. dev_err(&pdev->dev,
  3440. "invalid sram_size %dB or board span %ldB\n",
  3441. mgp->sram_size, mgp->board_span);
  3442. goto abort_with_ioremap;
  3443. }
  3444. memcpy_fromio(mgp->eeprom_strings,
  3445. mgp->sram + mgp->sram_size, MYRI10GE_EEPROM_STRINGS_SIZE);
  3446. memset(mgp->eeprom_strings + MYRI10GE_EEPROM_STRINGS_SIZE - 2, 0, 2);
  3447. status = myri10ge_read_mac_addr(mgp);
  3448. if (status)
  3449. goto abort_with_ioremap;
  3450. for (i = 0; i < ETH_ALEN; i++)
  3451. netdev->dev_addr[i] = mgp->mac_addr[i];
  3452. myri10ge_select_firmware(mgp);
  3453. status = myri10ge_load_firmware(mgp, 1);
  3454. if (status != 0) {
  3455. dev_err(&pdev->dev, "failed to load firmware\n");
  3456. goto abort_with_ioremap;
  3457. }
  3458. myri10ge_probe_slices(mgp);
  3459. status = myri10ge_alloc_slices(mgp);
  3460. if (status != 0) {
  3461. dev_err(&pdev->dev, "failed to alloc slice state\n");
  3462. goto abort_with_firmware;
  3463. }
  3464. netif_set_real_num_tx_queues(netdev, mgp->num_slices);
  3465. netif_set_real_num_rx_queues(netdev, mgp->num_slices);
  3466. status = myri10ge_reset(mgp);
  3467. if (status != 0) {
  3468. dev_err(&pdev->dev, "failed reset\n");
  3469. goto abort_with_slices;
  3470. }
  3471. #ifdef CONFIG_MYRI10GE_DCA
  3472. myri10ge_setup_dca(mgp);
  3473. #endif
  3474. pci_set_drvdata(pdev, mgp);
  3475. if ((myri10ge_initial_mtu + ETH_HLEN) > MYRI10GE_MAX_ETHER_MTU)
  3476. myri10ge_initial_mtu = MYRI10GE_MAX_ETHER_MTU - ETH_HLEN;
  3477. if ((myri10ge_initial_mtu + ETH_HLEN) < 68)
  3478. myri10ge_initial_mtu = 68;
  3479. netdev->netdev_ops = &myri10ge_netdev_ops;
  3480. netdev->mtu = myri10ge_initial_mtu;
  3481. netdev->base_addr = mgp->iomem_base;
  3482. netdev->features = mgp->features;
  3483. if (dac_enabled)
  3484. netdev->features |= NETIF_F_HIGHDMA;
  3485. netdev->features |= NETIF_F_LRO;
  3486. netdev->vlan_features |= mgp->features;
  3487. if (mgp->fw_ver_tiny < 37)
  3488. netdev->vlan_features &= ~NETIF_F_TSO6;
  3489. if (mgp->fw_ver_tiny < 32)
  3490. netdev->vlan_features &= ~NETIF_F_TSO;
  3491. /* make sure we can get an irq, and that MSI can be
  3492. * setup (if available). Also ensure netdev->irq
  3493. * is set to correct value if MSI is enabled */
  3494. status = myri10ge_request_irq(mgp);
  3495. if (status != 0)
  3496. goto abort_with_firmware;
  3497. netdev->irq = pdev->irq;
  3498. myri10ge_free_irq(mgp);
  3499. /* Save configuration space to be restored if the
  3500. * nic resets due to a parity error */
  3501. pci_save_state(pdev);
  3502. /* Setup the watchdog timer */
  3503. setup_timer(&mgp->watchdog_timer, myri10ge_watchdog_timer,
  3504. (unsigned long)mgp);
  3505. spin_lock_init(&mgp->stats_lock);
  3506. SET_ETHTOOL_OPS(netdev, &myri10ge_ethtool_ops);
  3507. INIT_WORK(&mgp->watchdog_work, myri10ge_watchdog);
  3508. status = register_netdev(netdev);
  3509. if (status != 0) {
  3510. dev_err(&pdev->dev, "register_netdev failed: %d\n", status);
  3511. goto abort_with_state;
  3512. }
  3513. if (mgp->msix_enabled)
  3514. dev_info(dev, "%d MSI-X IRQs, tx bndry %d, fw %s, WC %s\n",
  3515. mgp->num_slices, mgp->tx_boundary, mgp->fw_name,
  3516. (mgp->wc_enabled ? "Enabled" : "Disabled"));
  3517. else
  3518. dev_info(dev, "%s IRQ %d, tx bndry %d, fw %s, WC %s\n",
  3519. mgp->msi_enabled ? "MSI" : "xPIC",
  3520. netdev->irq, mgp->tx_boundary, mgp->fw_name,
  3521. (mgp->wc_enabled ? "Enabled" : "Disabled"));
  3522. board_number++;
  3523. return 0;
  3524. abort_with_state:
  3525. pci_restore_state(pdev);
  3526. abort_with_slices:
  3527. myri10ge_free_slices(mgp);
  3528. abort_with_firmware:
  3529. myri10ge_dummy_rdma(mgp, 0);
  3530. abort_with_ioremap:
  3531. if (mgp->mac_addr_string != NULL)
  3532. dev_err(&pdev->dev,
  3533. "myri10ge_probe() failed: MAC=%s, SN=%ld\n",
  3534. mgp->mac_addr_string, mgp->serial_number);
  3535. iounmap(mgp->sram);
  3536. abort_with_mtrr:
  3537. #ifdef CONFIG_MTRR
  3538. if (mgp->mtrr >= 0)
  3539. mtrr_del(mgp->mtrr, mgp->iomem_base, mgp->board_span);
  3540. #endif
  3541. dma_free_coherent(&pdev->dev, sizeof(*mgp->cmd),
  3542. mgp->cmd, mgp->cmd_bus);
  3543. abort_with_enabled:
  3544. pci_disable_device(pdev);
  3545. abort_with_netdev:
  3546. set_fw_name(mgp, NULL, false);
  3547. free_netdev(netdev);
  3548. return status;
  3549. }
  3550. /*
  3551. * myri10ge_remove
  3552. *
  3553. * Does what is necessary to shutdown one Myrinet device. Called
  3554. * once for each Myrinet card by the kernel when a module is
  3555. * unloaded.
  3556. */
  3557. static void myri10ge_remove(struct pci_dev *pdev)
  3558. {
  3559. struct myri10ge_priv *mgp;
  3560. struct net_device *netdev;
  3561. mgp = pci_get_drvdata(pdev);
  3562. if (mgp == NULL)
  3563. return;
  3564. flush_scheduled_work();
  3565. netdev = mgp->dev;
  3566. unregister_netdev(netdev);
  3567. #ifdef CONFIG_MYRI10GE_DCA
  3568. myri10ge_teardown_dca(mgp);
  3569. #endif
  3570. myri10ge_dummy_rdma(mgp, 0);
  3571. /* avoid a memory leak */
  3572. pci_restore_state(pdev);
  3573. iounmap(mgp->sram);
  3574. #ifdef CONFIG_MTRR
  3575. if (mgp->mtrr >= 0)
  3576. mtrr_del(mgp->mtrr, mgp->iomem_base, mgp->board_span);
  3577. #endif
  3578. myri10ge_free_slices(mgp);
  3579. if (mgp->msix_vectors != NULL)
  3580. kfree(mgp->msix_vectors);
  3581. dma_free_coherent(&pdev->dev, sizeof(*mgp->cmd),
  3582. mgp->cmd, mgp->cmd_bus);
  3583. set_fw_name(mgp, NULL, false);
  3584. free_netdev(netdev);
  3585. pci_disable_device(pdev);
  3586. pci_set_drvdata(pdev, NULL);
  3587. }
  3588. #define PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E 0x0008
  3589. #define PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E_9 0x0009
  3590. static DEFINE_PCI_DEVICE_TABLE(myri10ge_pci_tbl) = {
  3591. {PCI_DEVICE(PCI_VENDOR_ID_MYRICOM, PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E)},
  3592. {PCI_DEVICE
  3593. (PCI_VENDOR_ID_MYRICOM, PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E_9)},
  3594. {0},
  3595. };
  3596. MODULE_DEVICE_TABLE(pci, myri10ge_pci_tbl);
  3597. static struct pci_driver myri10ge_driver = {
  3598. .name = "myri10ge",
  3599. .probe = myri10ge_probe,
  3600. .remove = myri10ge_remove,
  3601. .id_table = myri10ge_pci_tbl,
  3602. #ifdef CONFIG_PM
  3603. .suspend = myri10ge_suspend,
  3604. .resume = myri10ge_resume,
  3605. #endif
  3606. };
  3607. #ifdef CONFIG_MYRI10GE_DCA
  3608. static int
  3609. myri10ge_notify_dca(struct notifier_block *nb, unsigned long event, void *p)
  3610. {
  3611. int err = driver_for_each_device(&myri10ge_driver.driver,
  3612. NULL, &event,
  3613. myri10ge_notify_dca_device);
  3614. if (err)
  3615. return NOTIFY_BAD;
  3616. return NOTIFY_DONE;
  3617. }
  3618. static struct notifier_block myri10ge_dca_notifier = {
  3619. .notifier_call = myri10ge_notify_dca,
  3620. .next = NULL,
  3621. .priority = 0,
  3622. };
  3623. #endif /* CONFIG_MYRI10GE_DCA */
  3624. static __init int myri10ge_init_module(void)
  3625. {
  3626. pr_info("Version %s\n", MYRI10GE_VERSION_STR);
  3627. if (myri10ge_rss_hash > MXGEFW_RSS_HASH_TYPE_MAX) {
  3628. pr_err("Illegal rssh hash type %d, defaulting to source port\n",
  3629. myri10ge_rss_hash);
  3630. myri10ge_rss_hash = MXGEFW_RSS_HASH_TYPE_SRC_PORT;
  3631. }
  3632. #ifdef CONFIG_MYRI10GE_DCA
  3633. dca_register_notify(&myri10ge_dca_notifier);
  3634. #endif
  3635. if (myri10ge_max_slices > MYRI10GE_MAX_SLICES)
  3636. myri10ge_max_slices = MYRI10GE_MAX_SLICES;
  3637. return pci_register_driver(&myri10ge_driver);
  3638. }
  3639. module_init(myri10ge_init_module);
  3640. static __exit void myri10ge_cleanup_module(void)
  3641. {
  3642. #ifdef CONFIG_MYRI10GE_DCA
  3643. dca_unregister_notify(&myri10ge_dca_notifier);
  3644. #endif
  3645. pci_unregister_driver(&myri10ge_driver);
  3646. }
  3647. module_exit(myri10ge_cleanup_module);