bnx2x_link.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335
  1. /* Copyright 2008-2010 Broadcom Corporation
  2. *
  3. * Unless you and Broadcom execute a separate written software license
  4. * agreement governing use of this software, this software is licensed to you
  5. * under the terms of the GNU General Public License version 2, available
  6. * at http://www.gnu.org/licenses/old-licenses/gpl-2.0.html (the "GPL").
  7. *
  8. * Notwithstanding the above, under no circumstances may you combine this
  9. * software in any way with any other Broadcom software provided under a
  10. * license other than the GPL, without Broadcom's express prior written
  11. * consent.
  12. *
  13. * Written by Yaniv Rosner
  14. *
  15. */
  16. #ifndef BNX2X_LINK_H
  17. #define BNX2X_LINK_H
  18. /***********************************************************/
  19. /* Defines */
  20. /***********************************************************/
  21. #define DEFAULT_PHY_DEV_ADDR 3
  22. #define E2_DEFAULT_PHY_DEV_ADDR 5
  23. #define BNX2X_FLOW_CTRL_AUTO PORT_FEATURE_FLOW_CONTROL_AUTO
  24. #define BNX2X_FLOW_CTRL_TX PORT_FEATURE_FLOW_CONTROL_TX
  25. #define BNX2X_FLOW_CTRL_RX PORT_FEATURE_FLOW_CONTROL_RX
  26. #define BNX2X_FLOW_CTRL_BOTH PORT_FEATURE_FLOW_CONTROL_BOTH
  27. #define BNX2X_FLOW_CTRL_NONE PORT_FEATURE_FLOW_CONTROL_NONE
  28. #define SPEED_AUTO_NEG 0
  29. #define SPEED_12000 12000
  30. #define SPEED_12500 12500
  31. #define SPEED_13000 13000
  32. #define SPEED_15000 15000
  33. #define SPEED_16000 16000
  34. #define SFP_EEPROM_VENDOR_NAME_ADDR 0x14
  35. #define SFP_EEPROM_VENDOR_NAME_SIZE 16
  36. #define SFP_EEPROM_VENDOR_OUI_ADDR 0x25
  37. #define SFP_EEPROM_VENDOR_OUI_SIZE 3
  38. #define SFP_EEPROM_PART_NO_ADDR 0x28
  39. #define SFP_EEPROM_PART_NO_SIZE 16
  40. #define PWR_FLT_ERR_MSG_LEN 250
  41. #define XGXS_EXT_PHY_TYPE(ext_phy_config) \
  42. ((ext_phy_config) & PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK)
  43. #define XGXS_EXT_PHY_ADDR(ext_phy_config) \
  44. (((ext_phy_config) & PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK) >> \
  45. PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT)
  46. #define SERDES_EXT_PHY_TYPE(ext_phy_config) \
  47. ((ext_phy_config) & PORT_HW_CFG_SERDES_EXT_PHY_TYPE_MASK)
  48. /* Single Media Direct board is the plain 577xx board with CX4/RJ45 jacks */
  49. #define SINGLE_MEDIA_DIRECT(params) (params->num_phys == 1)
  50. /* Single Media board contains single external phy */
  51. #define SINGLE_MEDIA(params) (params->num_phys == 2)
  52. /* Dual Media board contains two external phy with different media */
  53. #define DUAL_MEDIA(params) (params->num_phys == 3)
  54. #define FW_PARAM_MDIO_CTRL_OFFSET 16
  55. #define FW_PARAM_SET(phy_addr, phy_type, mdio_access) \
  56. (phy_addr | phy_type | mdio_access << FW_PARAM_MDIO_CTRL_OFFSET)
  57. /***********************************************************/
  58. /* Structs */
  59. /***********************************************************/
  60. #define INT_PHY 0
  61. #define EXT_PHY1 1
  62. #define EXT_PHY2 2
  63. #define MAX_PHYS 3
  64. /* Same configuration is shared between the XGXS and the first external phy */
  65. #define LINK_CONFIG_SIZE (MAX_PHYS - 1)
  66. #define LINK_CONFIG_IDX(_phy_idx) ((_phy_idx == INT_PHY) ? \
  67. 0 : (_phy_idx - 1))
  68. /***********************************************************/
  69. /* bnx2x_phy struct */
  70. /* Defines the required arguments and function per phy */
  71. /***********************************************************/
  72. struct link_vars;
  73. struct link_params;
  74. struct bnx2x_phy;
  75. typedef u8 (*config_init_t)(struct bnx2x_phy *phy, struct link_params *params,
  76. struct link_vars *vars);
  77. typedef u8 (*read_status_t)(struct bnx2x_phy *phy, struct link_params *params,
  78. struct link_vars *vars);
  79. typedef void (*link_reset_t)(struct bnx2x_phy *phy,
  80. struct link_params *params);
  81. typedef void (*config_loopback_t)(struct bnx2x_phy *phy,
  82. struct link_params *params);
  83. typedef u8 (*format_fw_ver_t)(u32 raw, u8 *str, u16 *len);
  84. typedef void (*hw_reset_t)(struct bnx2x_phy *phy, struct link_params *params);
  85. typedef void (*set_link_led_t)(struct bnx2x_phy *phy,
  86. struct link_params *params, u8 mode);
  87. typedef void (*phy_specific_func_t)(struct bnx2x_phy *phy,
  88. struct link_params *params, u32 action);
  89. struct bnx2x_phy {
  90. u32 type;
  91. /* Loaded during init */
  92. u8 addr;
  93. u8 flags;
  94. /* Require HW lock */
  95. #define FLAGS_HW_LOCK_REQUIRED (1<<0)
  96. /* No Over-Current detection */
  97. #define FLAGS_NOC (1<<1)
  98. /* Fan failure detection required */
  99. #define FLAGS_FAN_FAILURE_DET_REQ (1<<2)
  100. /* Initialize first the XGXS and only then the phy itself */
  101. #define FLAGS_INIT_XGXS_FIRST (1<<3)
  102. #define FLAGS_REARM_LATCH_SIGNAL (1<<6)
  103. #define FLAGS_SFP_NOT_APPROVED (1<<7)
  104. u8 def_md_devad;
  105. u8 reserved;
  106. /* preemphasis values for the rx side */
  107. u16 rx_preemphasis[4];
  108. /* preemphasis values for the tx side */
  109. u16 tx_preemphasis[4];
  110. /* EMAC address for access MDIO */
  111. u32 mdio_ctrl;
  112. u32 supported;
  113. u32 media_type;
  114. #define ETH_PHY_UNSPECIFIED 0x0
  115. #define ETH_PHY_SFP_FIBER 0x1
  116. #define ETH_PHY_XFP_FIBER 0x2
  117. #define ETH_PHY_DA_TWINAX 0x3
  118. #define ETH_PHY_BASE_T 0x4
  119. #define ETH_PHY_NOT_PRESENT 0xff
  120. /* The address in which version is located*/
  121. u32 ver_addr;
  122. u16 req_flow_ctrl;
  123. u16 req_line_speed;
  124. u32 speed_cap_mask;
  125. u16 req_duplex;
  126. u16 rsrv;
  127. /* Called per phy/port init, and it configures LASI, speed, autoneg,
  128. duplex, flow control negotiation, etc. */
  129. config_init_t config_init;
  130. /* Called due to interrupt. It determines the link, speed */
  131. read_status_t read_status;
  132. /* Called when driver is unloading. Should reset the phy */
  133. link_reset_t link_reset;
  134. /* Set the loopback configuration for the phy */
  135. config_loopback_t config_loopback;
  136. /* Format the given raw number into str up to len */
  137. format_fw_ver_t format_fw_ver;
  138. /* Reset the phy (both ports) */
  139. hw_reset_t hw_reset;
  140. /* Set link led mode (on/off/oper)*/
  141. set_link_led_t set_link_led;
  142. /* PHY Specific tasks */
  143. phy_specific_func_t phy_specific_func;
  144. #define DISABLE_TX 1
  145. #define ENABLE_TX 2
  146. };
  147. /* Inputs parameters to the CLC */
  148. struct link_params {
  149. u8 port;
  150. /* Default / User Configuration */
  151. u8 loopback_mode;
  152. #define LOOPBACK_NONE 0
  153. #define LOOPBACK_EMAC 1
  154. #define LOOPBACK_BMAC 2
  155. #define LOOPBACK_XGXS 3
  156. #define LOOPBACK_EXT_PHY 4
  157. #define LOOPBACK_EXT 5
  158. /* Device parameters */
  159. u8 mac_addr[6];
  160. u16 req_duplex[LINK_CONFIG_SIZE];
  161. u16 req_flow_ctrl[LINK_CONFIG_SIZE];
  162. u16 req_line_speed[LINK_CONFIG_SIZE]; /* Also determine AutoNeg */
  163. /* shmem parameters */
  164. u32 shmem_base;
  165. u32 shmem2_base;
  166. u32 speed_cap_mask[LINK_CONFIG_SIZE];
  167. u32 switch_cfg;
  168. #define SWITCH_CFG_1G PORT_FEATURE_CON_SWITCH_1G_SWITCH
  169. #define SWITCH_CFG_10G PORT_FEATURE_CON_SWITCH_10G_SWITCH
  170. #define SWITCH_CFG_AUTO_DETECT PORT_FEATURE_CON_SWITCH_AUTO_DETECT
  171. u32 lane_config;
  172. /* Phy register parameter */
  173. u32 chip_id;
  174. u32 feature_config_flags;
  175. #define FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED (1<<0)
  176. #define FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY (1<<2)
  177. #define FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY (1<<3)
  178. /* Will be populated during common init */
  179. struct bnx2x_phy phy[MAX_PHYS];
  180. /* Will be populated during common init */
  181. u8 num_phys;
  182. u8 rsrv;
  183. u16 hw_led_mode; /* part of the hw_config read from the shmem */
  184. u32 multi_phy_config;
  185. /* Device pointer passed to all callback functions */
  186. struct bnx2x *bp;
  187. u16 req_fc_auto_adv; /* Should be set to TX / BOTH when
  188. req_flow_ctrl is set to AUTO */
  189. };
  190. /* Output parameters */
  191. struct link_vars {
  192. u8 phy_flags;
  193. u8 mac_type;
  194. #define MAC_TYPE_NONE 0
  195. #define MAC_TYPE_EMAC 1
  196. #define MAC_TYPE_BMAC 2
  197. u8 phy_link_up; /* internal phy link indication */
  198. u8 link_up;
  199. u16 line_speed;
  200. u16 duplex;
  201. u16 flow_ctrl;
  202. u16 ieee_fc;
  203. /* The same definitions as the shmem parameter */
  204. u32 link_status;
  205. };
  206. /***********************************************************/
  207. /* Functions */
  208. /***********************************************************/
  209. u8 bnx2x_phy_init(struct link_params *input, struct link_vars *output);
  210. /* Reset the link. Should be called when driver or interface goes down
  211. Before calling phy firmware upgrade, the reset_ext_phy should be set
  212. to 0 */
  213. u8 bnx2x_link_reset(struct link_params *params, struct link_vars *vars,
  214. u8 reset_ext_phy);
  215. /* bnx2x_link_update should be called upon link interrupt */
  216. u8 bnx2x_link_update(struct link_params *input, struct link_vars *output);
  217. /* use the following phy functions to read/write from external_phy
  218. In order to use it to read/write internal phy registers, use
  219. DEFAULT_PHY_DEV_ADDR as devad, and (_bank + (_addr & 0xf)) as
  220. the register */
  221. u8 bnx2x_phy_read(struct link_params *params, u8 phy_addr,
  222. u8 devad, u16 reg, u16 *ret_val);
  223. u8 bnx2x_phy_write(struct link_params *params, u8 phy_addr,
  224. u8 devad, u16 reg, u16 val);
  225. /* Reads the link_status from the shmem,
  226. and update the link vars accordingly */
  227. void bnx2x_link_status_update(struct link_params *input,
  228. struct link_vars *output);
  229. /* returns string representing the fw_version of the external phy */
  230. u8 bnx2x_get_ext_phy_fw_version(struct link_params *params, u8 driver_loaded,
  231. u8 *version, u16 len);
  232. /* Set/Unset the led
  233. Basically, the CLC takes care of the led for the link, but in case one needs
  234. to set/unset the led unnaturally, set the "mode" to LED_MODE_OPER to
  235. blink the led, and LED_MODE_OFF to set the led off.*/
  236. u8 bnx2x_set_led(struct link_params *params, struct link_vars *vars,
  237. u8 mode, u32 speed);
  238. #define LED_MODE_OFF 0
  239. #define LED_MODE_ON 1
  240. #define LED_MODE_OPER 2
  241. #define LED_MODE_FRONT_PANEL_OFF 3
  242. /* bnx2x_handle_module_detect_int should be called upon module detection
  243. interrupt */
  244. void bnx2x_handle_module_detect_int(struct link_params *params);
  245. /* Get the actual link status. In case it returns 0, link is up,
  246. otherwise link is down*/
  247. u8 bnx2x_test_link(struct link_params *input, struct link_vars *vars,
  248. u8 is_serdes);
  249. /* One-time initialization for external phy after power up */
  250. u8 bnx2x_common_init_phy(struct bnx2x *bp, u32 shmem_base_path[],
  251. u32 shmem2_base_path[], u32 chip_id);
  252. /* Reset the external PHY using GPIO */
  253. void bnx2x_ext_phy_hw_reset(struct bnx2x *bp, u8 port);
  254. /* Reset the external of SFX7101 */
  255. void bnx2x_sfx7101_sp_sw_reset(struct bnx2x *bp, struct bnx2x_phy *phy);
  256. void bnx2x_hw_reset_phy(struct link_params *params);
  257. /* Checks if HW lock is required for this phy/board type */
  258. u8 bnx2x_hw_lock_required(struct bnx2x *bp, u32 shmem_base,
  259. u32 shmem2_base);
  260. /* Check swap bit and adjust PHY order */
  261. u32 bnx2x_phy_selection(struct link_params *params);
  262. /* Probe the phys on board, and populate them in "params" */
  263. u8 bnx2x_phy_probe(struct link_params *params);
  264. /* Checks if fan failure detection is required on one of the phys on board */
  265. u8 bnx2x_fan_failure_det_req(struct bnx2x *bp, u32 shmem_base,
  266. u32 shmem2_base, u8 port);
  267. #endif /* BNX2X_LINK_H */